blob: 7c3d2de93652d148991758ddb40092c4819a557c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
57static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
58{
59 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
60
61 return priv_ops->macversion_supported(ah->hw_version.macVersion);
62}
63
Luis R. Rodriguez64773962010-04-15 17:38:17 -040064static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
65 struct ath9k_channel *chan)
66{
67 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
68}
69
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040070static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
71{
72 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
73 return;
74
75 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
76}
77
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040078static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
79{
80 /* You will not have this callback if using the old ANI */
81 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
82 return;
83
84 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
85}
86
Sujithf1dc5602008-10-29 10:16:30 +053087/********************/
88/* Helper Functions */
89/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053092{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070093 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 struct ath_common *common = ath9k_hw_common(ah);
95 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053096
Sujith2660b812009-02-09 13:27:26 +053097 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020098 clockrate = ATH9K_CLOCK_RATE_CCK;
99 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
100 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
101 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
102 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400103 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200104 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
105
106 if (conf_is_ht40(conf))
107 clockrate *= 2;
108
109 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujithcbe61d82009-02-09 13:27:12 +0530112static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530113{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200114 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530115
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200116 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd4632008-11-28 22:18:05 +0530131
Joe Perches226afe62010-12-02 19:12:37 -0800132 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400138EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140u32 ath9k_hw_reverse_bits(u32 val, u32 n)
141{
142 u32 retval;
143 int i;
144
145 for (i = 0, retval = 0; i < n; i++) {
146 retval = (retval << 1) | (val & 1);
147 val >>= 1;
148 }
149 return retval;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530153 u16 flags, u16 *low,
154 u16 *high)
155{
Sujith2660b812009-02-09 13:27:26 +0530156 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530157
158 if (flags & CHANNEL_5GHZ) {
159 *low = pCap->low_5ghz_chan;
160 *high = pCap->high_5ghz_chan;
161 return true;
162 }
163 if ((flags & CHANNEL_2GHZ)) {
164 *low = pCap->low_2ghz_chan;
165 *high = pCap->high_2ghz_chan;
166 return true;
167 }
168 return false;
169}
170
Sujithcbe61d82009-02-09 13:27:12 +0530171u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530173 u32 frameLen, u16 rateix,
174 bool shortPreamble)
175{
176 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530177
178 if (kbps == 0)
179 return 0;
180
Felix Fietkau545750d2009-11-23 22:21:01 +0100181 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100184 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime >>= 1;
186 numBits = frameLen << 3;
187 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
188 break;
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530190 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530191 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
192 numBits = OFDM_PLCP_BITS + (frameLen << 3);
193 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
194 txTime = OFDM_SIFS_TIME_QUARTER
195 + OFDM_PREAMBLE_TIME_QUARTER
196 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530197 } else if (ah->curchan &&
198 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME_HALF +
203 OFDM_PREAMBLE_TIME_HALF
204 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
205 } else {
206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
210 + (numSymbols * OFDM_SYMBOL_TIME);
211 }
212 break;
213 default:
Joe Perches38002762010-12-02 19:12:36 -0800214 ath_err(ath9k_hw_common(ah),
215 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530216 txTime = 0;
217 break;
218 }
219
220 return txTime;
221}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400222EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530223
Sujithcbe61d82009-02-09 13:27:12 +0530224void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530225 struct ath9k_channel *chan,
226 struct chan_centers *centers)
227{
228 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530229
230 if (!IS_CHAN_HT40(chan)) {
231 centers->ctl_center = centers->ext_center =
232 centers->synth_center = chan->channel;
233 return;
234 }
235
236 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
237 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
238 centers->synth_center =
239 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
240 extoff = 1;
241 } else {
242 centers->synth_center =
243 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
244 extoff = -1;
245 }
246
247 centers->ctl_center =
248 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530250 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700251 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530252}
253
254/******************/
255/* Chip Revisions */
256/******************/
257
Sujithcbe61d82009-02-09 13:27:12 +0530258static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530259{
260 u32 val;
261
262 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263
264 if (val == 0xFF) {
265 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion =
267 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530269 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530270 } else {
271 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530272 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530273
Sujithd535a422009-02-09 13:27:06 +0530274 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530275
Sujithd535a422009-02-09 13:27:06 +0530276 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530277 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530278 }
279}
280
Sujithf1dc5602008-10-29 10:16:30 +0530281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100287 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299
300 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301}
302
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530304static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530305{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700306 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530308 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800309 static const u32 patternData[4] = {
310 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
311 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400312 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530313
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400314 if (!AR_SREV_9300_20_OR_LATER(ah)) {
315 loop_max = 2;
316 regAddr[1] = AR_PHY_BASE + (8 << 2);
317 } else
318 loop_max = 1;
319
320 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530321 u32 addr = regAddr[i];
322 u32 wrData, rdData;
323
324 regHold[i] = REG_READ(ah, addr);
325 for (j = 0; j < 0x100; j++) {
326 wrData = (j << 16) | j;
327 REG_WRITE(ah, addr, wrData);
328 rdData = REG_READ(ah, addr);
329 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800330 ath_err(common,
331 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
332 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530333 return false;
334 }
335 }
336 for (j = 0; j < 4; j++) {
337 wrData = patternData[j];
338 REG_WRITE(ah, addr, wrData);
339 rdData = REG_READ(ah, addr);
340 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800341 ath_err(common,
342 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
343 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530344 return false;
345 }
346 }
347 REG_WRITE(ah, regAddr[i], regHold[i]);
348 }
349 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530350
Sujithf1dc5602008-10-29 10:16:30 +0530351 return true;
352}
353
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700354static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355{
356 int i;
357
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.dma_beacon_response_time = 2;
359 ah->config.sw_beacon_response_time = 10;
360 ah->config.additional_swba_backoff = 0;
361 ah->config.ack_6mb = 0x0;
362 ah->config.cwm_ignore_extcca = 0;
363 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530364 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530365 ah->config.pcie_waen = 0;
366 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400367 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700368
369 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530370 ah->config.spurchans[i][0] = AR_NO_SPUR;
371 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700372 }
373
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500374 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
375 ah->config.ht_enable = 1;
376 else
377 ah->config.ht_enable = 0;
378
Sujith0ce024c2009-12-14 14:57:00 +0530379 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400380 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400381
382 /*
383 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
384 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
385 * This means we use it for all AR5416 devices, and the few
386 * minor PCI AR9280 devices out there.
387 *
388 * Serialization is required because these devices do not handle
389 * well the case of two concurrent reads/writes due to the latency
390 * involved. During one read/write another read/write can be issued
391 * on another CPU while the previous read/write may still be working
392 * on our hardware, if we hit this case the hardware poops in a loop.
393 * We prevent this by serializing reads and writes.
394 *
395 * This issue is not present on PCI-Express devices or pre-AR5416
396 * devices (legacy, 802.11abg).
397 */
398 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700399 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400}
401
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700402static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700404 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
405
406 regulatory->country_code = CTRY_DEFAULT;
407 regulatory->power_limit = MAX_RATE_POWER;
408 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
409
Sujithd535a422009-02-09 13:27:06 +0530410 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530411 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
Sujith2660b812009-02-09 13:27:26 +0530413 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200414 ah->sta_id1_defaults =
415 AR_STA_ID1_CRPT_MIC_ENABLE |
416 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530417 ah->beacon_interval = 100;
418 ah->enable_32kHz_clock = DONT_USE_32KHZ;
419 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530420 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200421 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700422}
423
Sujithcbe61d82009-02-09 13:27:12 +0530424static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700426 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530427 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530429 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800430 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431
Sujithf1dc5602008-10-29 10:16:30 +0530432 sum = 0;
433 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400434 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530435 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700436 common->macaddr[2 * i] = eeval >> 8;
437 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438 }
Sujithd8baa932009-03-30 15:28:25 +0530439 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530440 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 return 0;
443}
444
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700445static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446{
447 int ecode;
448
Sujith527d4852010-03-17 14:25:16 +0530449 if (!AR_SREV_9271(ah)) {
450 if (!ath9k_hw_chip_test(ah))
451 return -ENODEV;
452 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400454 if (!AR_SREV_9300_20_OR_LATER(ah)) {
455 ecode = ar9002_hw_rf_claim(ah);
456 if (ecode != 0)
457 return ecode;
458 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700460 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 if (ecode != 0)
462 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530463
Joe Perches226afe62010-12-02 19:12:37 -0800464 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
465 "Eeprom VER: %d, REV: %d\n",
466 ah->eep_ops->get_eeprom_ver(ah),
467 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530468
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400469 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
470 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800471 ath_err(ath9k_hw_common(ah),
472 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530473 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400474 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400475 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476
477 if (!AR_SREV_9100(ah)) {
478 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700479 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480 }
Sujithf1dc5602008-10-29 10:16:30 +0530481
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482 return 0;
483}
484
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400485static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700486{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400487 if (AR_SREV_9300_20_OR_LATER(ah))
488 ar9003_hw_attach_ops(ah);
489 else
490 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700491}
492
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400493/* Called for all hardware families */
494static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700495{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700496 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700497 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700498
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400499 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
500 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700501
502 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800503 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700504 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700505 }
506
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400507 ath9k_hw_init_defaults(ah);
508 ath9k_hw_init_config(ah);
509
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400510 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400511
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700512 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800513 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700514 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700515 }
516
517 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
518 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400519 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
520 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700521 ah->config.serialize_regmode =
522 SER_REG_MODE_ON;
523 } else {
524 ah->config.serialize_regmode =
525 SER_REG_MODE_OFF;
526 }
527 }
528
Joe Perches226afe62010-12-02 19:12:37 -0800529 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700530 ah->config.serialize_regmode);
531
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500532 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
533 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
534 else
535 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
536
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400537 if (!ath9k_hw_macversion_supported(ah)) {
Joe Perches38002762010-12-02 19:12:36 -0800538 ath_err(common,
539 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
540 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700541 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700542 }
543
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400544 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400545 ah->is_pciexpress = false;
546
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700547 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700548 ath9k_hw_init_cal_settings(ah);
549
550 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200551 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400553 if (!AR_SREV_9300_20_OR_LATER(ah))
554 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555
556 ath9k_hw_init_mode_regs(ah);
557
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400558 /*
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400559 * Read back AR_WA into a permanent copy and set bits 14 and 17.
560 * We need to do this to avoid RMW of this register. We cannot
561 * read the reg when chip is asleep.
562 */
563 ah->WARegVal = REG_READ(ah, AR_WA);
564 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
565 AR_WA_ASPM_TIMER_BASED_DISABLE);
566
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530568 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569 else
570 ath9k_hw_disablepcie(ah);
571
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400572 if (!AR_SREV_9300_20_OR_LATER(ah))
573 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530574
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700575 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700576 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700577 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578
579 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100580 r = ath9k_hw_fill_cap_info(ah);
581 if (r)
582 return r;
583
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700584 r = ath9k_hw_init_macaddr(ah);
585 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800586 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700587 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588 }
589
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400590 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530591 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592 else
Sujith2660b812009-02-09 13:27:26 +0530593 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700594
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400595 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400597 common->state = ATH_HW_INITIALIZED;
598
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700599 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600}
601
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400602int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530603{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400604 int ret;
605 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530606
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
608 switch (ah->hw_version.devid) {
609 case AR5416_DEVID_PCI:
610 case AR5416_DEVID_PCIE:
611 case AR5416_AR9100_DEVID:
612 case AR9160_DEVID_PCI:
613 case AR9280_DEVID_PCI:
614 case AR9280_DEVID_PCIE:
615 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400616 case AR9287_DEVID_PCI:
617 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400619 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800620 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400621 break;
622 default:
623 if (common->bus_ops->ath_bus_type == ATH_USB)
624 break;
Joe Perches38002762010-12-02 19:12:36 -0800625 ath_err(common, "Hardware device ID 0x%04x not supported\n",
626 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400627 return -EOPNOTSUPP;
628 }
Sujithf1dc5602008-10-29 10:16:30 +0530629
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 ret = __ath9k_hw_init(ah);
631 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800632 ath_err(common,
633 "Unable to initialize hardware; initialization status: %d\n",
634 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400635 return ret;
636 }
Sujithf1dc5602008-10-29 10:16:30 +0530637
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530639}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530641
Sujithcbe61d82009-02-09 13:27:12 +0530642static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530643{
Sujith7d0d0df2010-04-16 11:53:57 +0530644 ENABLE_REGWRITE_BUFFER(ah);
645
Sujithf1dc5602008-10-29 10:16:30 +0530646 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
647 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
648
649 REG_WRITE(ah, AR_QOS_NO_ACK,
650 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
651 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
652 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
653
654 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
655 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
656 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
657 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
658 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530659
660 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530661}
662
Sujithcbe61d82009-02-09 13:27:12 +0530663static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530664 struct ath9k_channel *chan)
665{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800666 u32 pll;
667
668 if (AR_SREV_9485(ah))
669 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
670
671 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530672
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100673 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530674
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400675 /* Switch the core clock for ar9271 to 117Mhz */
676 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530677 udelay(500);
678 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400679 }
680
Sujithf1dc5602008-10-29 10:16:30 +0530681 udelay(RTC_PLL_SETTLE_DELAY);
682
683 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
684}
685
Sujithcbe61d82009-02-09 13:27:12 +0530686static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800687 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530688{
Pavel Roskin152d5302010-03-31 18:05:37 -0400689 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530690 AR_IMR_TXURN |
691 AR_IMR_RXERR |
692 AR_IMR_RXORN |
693 AR_IMR_BCNMISC;
694
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400695 if (AR_SREV_9300_20_OR_LATER(ah)) {
696 imr_reg |= AR_IMR_RXOK_HP;
697 if (ah->config.rx_intr_mitigation)
698 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
699 else
700 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530701
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400702 } else {
703 if (ah->config.rx_intr_mitigation)
704 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
705 else
706 imr_reg |= AR_IMR_RXOK;
707 }
708
709 if (ah->config.tx_intr_mitigation)
710 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
711 else
712 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530713
Colin McCabed97809d2008-12-01 13:38:55 -0800714 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400715 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530716
Sujith7d0d0df2010-04-16 11:53:57 +0530717 ENABLE_REGWRITE_BUFFER(ah);
718
Pavel Roskin152d5302010-03-31 18:05:37 -0400719 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500720 ah->imrs2_reg |= AR_IMR_S2_GTT;
721 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530722
723 if (!AR_SREV_9100(ah)) {
724 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
725 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
726 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
727 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400728
Sujith7d0d0df2010-04-16 11:53:57 +0530729 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530730
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400731 if (AR_SREV_9300_20_OR_LATER(ah)) {
732 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
733 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
734 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
735 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
736 }
Sujithf1dc5602008-10-29 10:16:30 +0530737}
738
Felix Fietkau0005baf2010-01-15 02:33:40 +0100739static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530740{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100741 u32 val = ath9k_hw_mac_to_clks(ah, us);
742 val = min(val, (u32) 0xFFFF);
743 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530744}
745
Felix Fietkau0005baf2010-01-15 02:33:40 +0100746static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530747{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100748 u32 val = ath9k_hw_mac_to_clks(ah, us);
749 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
750 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
751}
752
753static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
754{
755 u32 val = ath9k_hw_mac_to_clks(ah, us);
756 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
757 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530758}
759
Sujithcbe61d82009-02-09 13:27:12 +0530760static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530761{
Sujithf1dc5602008-10-29 10:16:30 +0530762 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800763 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
764 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530765 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530766 return false;
767 } else {
768 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530769 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530770 return true;
771 }
772}
773
Felix Fietkau0005baf2010-01-15 02:33:40 +0100774void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530775{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100776 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
777 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100778 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100779 int sifstime;
780
Joe Perches226afe62010-12-02 19:12:37 -0800781 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
782 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530783
Sujith2660b812009-02-09 13:27:26 +0530784 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530785 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530786 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100787
788 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
789 sifstime = 16;
790 else
791 sifstime = 10;
792
Felix Fietkaue239d852010-01-15 02:34:58 +0100793 /* As defined by IEEE 802.11-2007 17.3.8.6 */
794 slottime = ah->slottime + 3 * ah->coverage_class;
795 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100796
797 /*
798 * Workaround for early ACK timeouts, add an offset to match the
799 * initval's 64us ack timeout value.
800 * This was initially only meant to work around an issue with delayed
801 * BA frames in some implementations, but it has been found to fix ACK
802 * timeout issues in other cases as well.
803 */
804 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
805 acktimeout += 64 - sifstime - ah->slottime;
806
Felix Fietkaue239d852010-01-15 02:34:58 +0100807 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100808 ath9k_hw_set_ack_timeout(ah, acktimeout);
809 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530810 if (ah->globaltxtimeout != (u32) -1)
811 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530812}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100813EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530814
Sujith285f2dd2010-01-08 10:36:07 +0530815void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700816{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400817 struct ath_common *common = ath9k_hw_common(ah);
818
Sujith736b3a22010-03-17 14:25:24 +0530819 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400820 goto free_hw;
821
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700822 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400823
824free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400825 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826}
Sujith285f2dd2010-01-08 10:36:07 +0530827EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828
Sujithf1dc5602008-10-29 10:16:30 +0530829/*******/
830/* INI */
831/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400833u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400834{
835 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
836
837 if (IS_CHAN_B(chan))
838 ctl |= CTL_11B;
839 else if (IS_CHAN_G(chan))
840 ctl |= CTL_11G;
841 else
842 ctl |= CTL_11A;
843
844 return ctl;
845}
846
Sujithf1dc5602008-10-29 10:16:30 +0530847/****************************************/
848/* Reset and Channel Switching Routines */
849/****************************************/
850
Sujithcbe61d82009-02-09 13:27:12 +0530851static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530852{
Felix Fietkau57b32222010-04-15 17:39:22 -0400853 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530854 u32 regval;
855
Sujith7d0d0df2010-04-16 11:53:57 +0530856 ENABLE_REGWRITE_BUFFER(ah);
857
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400858 /*
859 * set AHB_MODE not to do cacheline prefetches
860 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400861 if (!AR_SREV_9300_20_OR_LATER(ah)) {
862 regval = REG_READ(ah, AR_AHB_MODE);
863 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
864 }
Sujithf1dc5602008-10-29 10:16:30 +0530865
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400866 /*
867 * let mac dma reads be in 128 byte chunks
868 */
Sujithf1dc5602008-10-29 10:16:30 +0530869 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
870 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
871
Sujith7d0d0df2010-04-16 11:53:57 +0530872 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530873
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400874 /*
875 * Restore TX Trigger Level to its pre-reset value.
876 * The initial value depends on whether aggregation is enabled, and is
877 * adjusted whenever underruns are detected.
878 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400879 if (!AR_SREV_9300_20_OR_LATER(ah))
880 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530881
Sujith7d0d0df2010-04-16 11:53:57 +0530882 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530883
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400884 /*
885 * let mac dma writes be in 128 byte chunks
886 */
Sujithf1dc5602008-10-29 10:16:30 +0530887 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
888 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
889
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400890 /*
891 * Setup receive FIFO threshold to hold off TX activities
892 */
Sujithf1dc5602008-10-29 10:16:30 +0530893 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
894
Felix Fietkau57b32222010-04-15 17:39:22 -0400895 if (AR_SREV_9300_20_OR_LATER(ah)) {
896 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
897 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
898
899 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
900 ah->caps.rx_status_len);
901 }
902
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400903 /*
904 * reduce the number of usable entries in PCU TXBUF to avoid
905 * wrap around issues.
906 */
Sujithf1dc5602008-10-29 10:16:30 +0530907 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400908 /* For AR9285 the number of Fifos are reduced to half.
909 * So set the usable tx buf size also to half to
910 * avoid data/delimiter underruns
911 */
Sujithf1dc5602008-10-29 10:16:30 +0530912 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
913 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400914 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530915 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
916 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
917 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400918
Sujith7d0d0df2010-04-16 11:53:57 +0530919 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530920
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400921 if (AR_SREV_9300_20_OR_LATER(ah))
922 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530923}
924
Sujithcbe61d82009-02-09 13:27:12 +0530925static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530926{
927 u32 val;
928
929 val = REG_READ(ah, AR_STA_ID1);
930 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
931 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800932 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530933 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
934 | AR_STA_ID1_KSRCH_MODE);
935 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
936 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800937 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400938 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530939 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
940 | AR_STA_ID1_KSRCH_MODE);
941 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
942 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800943 case NL80211_IFTYPE_STATION:
Sujithf1dc5602008-10-29 10:16:30 +0530944 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
945 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530946 default:
947 if (ah->is_monitoring)
948 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
949 break;
Sujithf1dc5602008-10-29 10:16:30 +0530950 }
951}
952
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400953void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
954 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700955{
956 u32 coef_exp, coef_man;
957
958 for (coef_exp = 31; coef_exp > 0; coef_exp--)
959 if ((coef_scaled >> coef_exp) & 0x1)
960 break;
961
962 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
963
964 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
965
966 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
967 *coef_exponent = coef_exp - 16;
968}
969
Sujithcbe61d82009-02-09 13:27:12 +0530970static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530971{
972 u32 rst_flags;
973 u32 tmpReg;
974
Sujith70768492009-02-16 13:23:12 +0530975 if (AR_SREV_9100(ah)) {
976 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
977 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
978 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
979 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
980 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
981 }
982
Sujith7d0d0df2010-04-16 11:53:57 +0530983 ENABLE_REGWRITE_BUFFER(ah);
984
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400985 if (AR_SREV_9300_20_OR_LATER(ah)) {
986 REG_WRITE(ah, AR_WA, ah->WARegVal);
987 udelay(10);
988 }
989
Sujithf1dc5602008-10-29 10:16:30 +0530990 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
991 AR_RTC_FORCE_WAKE_ON_INT);
992
993 if (AR_SREV_9100(ah)) {
994 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
995 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
996 } else {
997 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
998 if (tmpReg &
999 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1000 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001001 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301002 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001003
1004 val = AR_RC_HOSTIF;
1005 if (!AR_SREV_9300_20_OR_LATER(ah))
1006 val |= AR_RC_AHB;
1007 REG_WRITE(ah, AR_RC, val);
1008
1009 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301010 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301011
1012 rst_flags = AR_RTC_RC_MAC_WARM;
1013 if (type == ATH9K_RESET_COLD)
1014 rst_flags |= AR_RTC_RC_MAC_COLD;
1015 }
1016
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001017 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301018
1019 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301020
Sujithf1dc5602008-10-29 10:16:30 +05301021 udelay(50);
1022
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001023 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301024 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001025 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1026 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301027 return false;
1028 }
1029
1030 if (!AR_SREV_9100(ah))
1031 REG_WRITE(ah, AR_RC, 0);
1032
Sujithf1dc5602008-10-29 10:16:30 +05301033 if (AR_SREV_9100(ah))
1034 udelay(50);
1035
1036 return true;
1037}
1038
Sujithcbe61d82009-02-09 13:27:12 +05301039static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301040{
Sujith7d0d0df2010-04-16 11:53:57 +05301041 ENABLE_REGWRITE_BUFFER(ah);
1042
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001043 if (AR_SREV_9300_20_OR_LATER(ah)) {
1044 REG_WRITE(ah, AR_WA, ah->WARegVal);
1045 udelay(10);
1046 }
1047
Sujithf1dc5602008-10-29 10:16:30 +05301048 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1049 AR_RTC_FORCE_WAKE_ON_INT);
1050
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001051 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301052 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1053
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001054 REG_WRITE(ah, AR_RTC_RESET, 0);
Luis R. Rodriguezee031112010-06-21 18:38:51 -04001055 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301056
Sujith7d0d0df2010-04-16 11:53:57 +05301057 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301058
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001059 if (!AR_SREV_9300_20_OR_LATER(ah))
1060 udelay(2);
1061
1062 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301063 REG_WRITE(ah, AR_RC, 0);
1064
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001065 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301066
1067 if (!ath9k_hw_wait(ah,
1068 AR_RTC_STATUS,
1069 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301070 AR_RTC_STATUS_ON,
1071 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001072 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1073 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301074 return false;
1075 }
1076
1077 ath9k_hw_read_revisions(ah);
1078
1079 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1080}
1081
Sujithcbe61d82009-02-09 13:27:12 +05301082static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301083{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001084 if (AR_SREV_9300_20_OR_LATER(ah)) {
1085 REG_WRITE(ah, AR_WA, ah->WARegVal);
1086 udelay(10);
1087 }
1088
Sujithf1dc5602008-10-29 10:16:30 +05301089 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1090 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1091
1092 switch (type) {
1093 case ATH9K_RESET_POWER_ON:
1094 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301095 case ATH9K_RESET_WARM:
1096 case ATH9K_RESET_COLD:
1097 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301098 default:
1099 return false;
1100 }
1101}
1102
Sujithcbe61d82009-02-09 13:27:12 +05301103static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301104 struct ath9k_channel *chan)
1105{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301106 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301107 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1108 return false;
1109 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301110 return false;
1111
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001112 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301113 return false;
1114
Sujith2660b812009-02-09 13:27:26 +05301115 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301116 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301117 ath9k_hw_set_rfmode(ah, chan);
1118
1119 return true;
1120}
1121
Sujithcbe61d82009-02-09 13:27:12 +05301122static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001123 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301124{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001125 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001126 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001127 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001128 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001129 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301130
1131 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1132 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001133 ath_dbg(common, ATH_DBG_QUEUE,
1134 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301135 return false;
1136 }
1137 }
1138
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001139 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001140 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301141 return false;
1142 }
1143
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001144 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301145
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001146 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001147 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001148 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001149 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301150 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001151 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301152
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001153 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001154 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301155 channel->max_antenna_gain * 2,
1156 channel->max_power * 2,
1157 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001158 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301159
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001160 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301161
1162 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1163 ath9k_hw_set_delta_slope(ah, chan);
1164
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001165 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301166
Sujithf1dc5602008-10-29 10:16:30 +05301167 return true;
1168}
1169
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001170bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301171{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001172 int count = 50;
1173 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301174
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001175 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001176 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301177
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001178 do {
1179 reg = REG_READ(ah, AR_OBS_BUS_1);
1180
1181 if ((reg & 0x7E7FFFEF) == 0x00702400)
1182 continue;
1183
1184 switch (reg & 0x7E000B00) {
1185 case 0x1E000000:
1186 case 0x52000B00:
1187 case 0x18000B00:
1188 continue;
1189 default:
1190 return true;
1191 }
1192 } while (count-- > 0);
1193
1194 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301195}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001196EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301197
Sujithcbe61d82009-02-09 13:27:12 +05301198int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001199 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001200{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001201 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001202 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301203 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001204 u32 saveDefAntenna;
1205 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301206 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001207 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001208
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001209 ah->txchainmask = common->tx_chainmask;
1210 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001211
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001212 if (!ah->chip_fullsleep) {
1213 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001214 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001215 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001216 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001217 bChannelChange = false;
1218 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001219 }
1220
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001221 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001222 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001223
Felix Fietkaud9891c72010-09-29 17:15:27 +02001224 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001225 ath9k_hw_getnf(ah, curchan);
1226
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001227 ah->caldata = caldata;
1228 if (caldata &&
1229 (chan->channel != caldata->channel ||
1230 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1231 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1232 /* Operating channel changed, reset channel calibration data */
1233 memset(caldata, 0, sizeof(*caldata));
1234 ath9k_init_nfcal_hist_buffer(ah, chan);
1235 }
1236
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001237 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301238 (ah->chip_fullsleep != true) &&
1239 (ah->curchan != NULL) &&
1240 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001241 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301242 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301243 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001244
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001245 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301246 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001247 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301248 if (AR_SREV_9271(ah))
1249 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001250 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001251 }
1252 }
1253
1254 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1255 if (saveDefAntenna == 0)
1256 saveDefAntenna = 1;
1257
1258 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1259
Sujith46fe7822009-09-17 09:25:25 +05301260 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001261 if (AR_SREV_9100(ah) ||
1262 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301263 tsf = ath9k_hw_gettsf64(ah);
1264
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001265 saveLedState = REG_READ(ah, AR_CFG_LED) &
1266 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1267 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1268
1269 ath9k_hw_mark_phy_inactive(ah);
1270
Sujith05020d22010-03-17 14:25:23 +05301271 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001272 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1273 REG_WRITE(ah,
1274 AR9271_RESET_POWER_DOWN_CONTROL,
1275 AR9271_RADIO_RF_RST);
1276 udelay(50);
1277 }
1278
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001279 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001280 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001281 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001282 }
1283
Sujith05020d22010-03-17 14:25:23 +05301284 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001285 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1286 ah->htc_reset_init = false;
1287 REG_WRITE(ah,
1288 AR9271_RESET_POWER_DOWN_CONTROL,
1289 AR9271_GATE_MAC_CTL);
1290 udelay(50);
1291 }
1292
Sujith46fe7822009-09-17 09:25:25 +05301293 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001294 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301295 ath9k_hw_settsf64(ah, tsf);
1296
Felix Fietkau7a370812010-09-22 12:34:52 +02001297 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301298 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001299
Sujithe9141f72010-06-01 15:14:10 +05301300 if (!AR_SREV_9300_20_OR_LATER(ah))
1301 ar9002_hw_enable_async_fifo(ah);
1302
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001303 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001304 if (r)
1305 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001306
Felix Fietkauf860d522010-06-30 02:07:48 +02001307 /*
1308 * Some AR91xx SoC devices frequently fail to accept TSF writes
1309 * right after the chip reset. When that happens, write a new
1310 * value after the initvals have been applied, with an offset
1311 * based on measured time difference
1312 */
1313 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1314 tsf += 1500;
1315 ath9k_hw_settsf64(ah, tsf);
1316 }
1317
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001318 /* Setup MFP options for CCMP */
1319 if (AR_SREV_9280_20_OR_LATER(ah)) {
1320 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1321 * frames when constructing CCMP AAD. */
1322 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1323 0xc7ff);
1324 ah->sw_mgmt_crypto = false;
1325 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1326 /* Disable hardware crypto for management frames */
1327 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1328 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1329 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1330 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1331 ah->sw_mgmt_crypto = true;
1332 } else
1333 ah->sw_mgmt_crypto = true;
1334
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001335 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1336 ath9k_hw_set_delta_slope(ah, chan);
1337
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001338 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301339 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001340
Sujith6819d572010-04-16 11:53:56 +05301341 ath9k_hw_set_operating_mode(ah, ah->opmode);
1342
Sujith7d0d0df2010-04-16 11:53:57 +05301343 ENABLE_REGWRITE_BUFFER(ah);
1344
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001345 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1346 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001347 | macStaId1
1348 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301349 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301350 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301351 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001352 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001353 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001354 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001355 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001356 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1357
Sujith7d0d0df2010-04-16 11:53:57 +05301358 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301359
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001360 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001361 if (r)
1362 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001363
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001364 ath9k_hw_set_clockrate(ah);
1365
Sujith7d0d0df2010-04-16 11:53:57 +05301366 ENABLE_REGWRITE_BUFFER(ah);
1367
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001368 for (i = 0; i < AR_NUM_DCU; i++)
1369 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1370
Sujith7d0d0df2010-04-16 11:53:57 +05301371 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301372
Sujith2660b812009-02-09 13:27:26 +05301373 ah->intr_txqs = 0;
1374 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001375 ath9k_hw_resettxqueue(ah, i);
1376
Sujith2660b812009-02-09 13:27:26 +05301377 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001378 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001379 ath9k_hw_init_qos(ah);
1380
Sujith2660b812009-02-09 13:27:26 +05301381 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301382 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301383
Felix Fietkau0005baf2010-01-15 02:33:40 +01001384 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001386 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301387 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001388 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301389 }
1390
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391 REG_WRITE(ah, AR_STA_ID1,
1392 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1393
1394 ath9k_hw_set_dma(ah);
1395
1396 REG_WRITE(ah, AR_OBS, 8);
1397
Sujith0ce024c2009-12-14 14:57:00 +05301398 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001399 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1400 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1401 }
1402
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001403 if (ah->config.tx_intr_mitigation) {
1404 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1405 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1406 }
1407
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001408 ath9k_hw_init_bb(ah, chan);
1409
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001410 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001411 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412
Sujith7d0d0df2010-04-16 11:53:57 +05301413 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001415 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1417
Sujith7d0d0df2010-04-16 11:53:57 +05301418 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301419
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001420 /*
1421 * For big endian systems turn on swapping for descriptors
1422 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423 if (AR_SREV_9100(ah)) {
1424 u32 mask;
1425 mask = REG_READ(ah, AR_CFG);
1426 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001427 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301428 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 } else {
1430 mask =
1431 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1432 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001433 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301434 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001435 }
1436 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301437 if (common->bus_ops->ath_bus_type == ATH_USB) {
1438 /* Configure AR9271 target WLAN */
1439 if (AR_SREV_9271(ah))
1440 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1441 else
1442 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1443 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001444#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001445 else
1446 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001447#endif
1448 }
1449
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001450 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301451 ath9k_hw_btcoex_enable(ah);
1452
Felix Fietkau00c86592010-07-30 21:02:09 +02001453 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001454 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001455
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001456 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001458EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001459
Sujithf1dc5602008-10-29 10:16:30 +05301460/******************************/
1461/* Power Management (Chipset) */
1462/******************************/
1463
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001464/*
1465 * Notify Power Mgt is disabled in self-generated frames.
1466 * If requested, force chip to sleep.
1467 */
Sujithcbe61d82009-02-09 13:27:12 +05301468static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301469{
1470 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1471 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001472 /*
1473 * Clear the RTC force wake bit to allow the
1474 * mac to go to sleep.
1475 */
Sujithf1dc5602008-10-29 10:16:30 +05301476 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1477 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001478 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301479 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1480
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001481 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301482 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301483 REG_CLR_BIT(ah, (AR_RTC_RESET),
1484 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301485 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001486
1487 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1488 if (AR_SREV_9300_20_OR_LATER(ah))
1489 REG_WRITE(ah, AR_WA,
1490 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001491}
1492
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001493/*
1494 * Notify Power Management is enabled in self-generating
1495 * frames. If request, set power mode of chip to
1496 * auto/normal. Duration in units of 128us (1/8 TU).
1497 */
Sujithcbe61d82009-02-09 13:27:12 +05301498static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001499{
Sujithf1dc5602008-10-29 10:16:30 +05301500 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1501 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301502 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001503
Sujithf1dc5602008-10-29 10:16:30 +05301504 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001505 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301506 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1507 AR_RTC_FORCE_WAKE_ON_INT);
1508 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001509 /*
1510 * Clear the RTC force wake bit to allow the
1511 * mac to go to sleep.
1512 */
Sujithf1dc5602008-10-29 10:16:30 +05301513 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1514 AR_RTC_FORCE_WAKE_EN);
1515 }
1516 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001517
1518 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1519 if (AR_SREV_9300_20_OR_LATER(ah))
1520 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301521}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001522
Sujithcbe61d82009-02-09 13:27:12 +05301523static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301524{
1525 u32 val;
1526 int i;
1527
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001528 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1529 if (AR_SREV_9300_20_OR_LATER(ah)) {
1530 REG_WRITE(ah, AR_WA, ah->WARegVal);
1531 udelay(10);
1532 }
1533
Sujithf1dc5602008-10-29 10:16:30 +05301534 if (setChip) {
1535 if ((REG_READ(ah, AR_RTC_STATUS) &
1536 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1537 if (ath9k_hw_set_reset_reg(ah,
1538 ATH9K_RESET_POWER_ON) != true) {
1539 return false;
1540 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001541 if (!AR_SREV_9300_20_OR_LATER(ah))
1542 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301543 }
1544 if (AR_SREV_9100(ah))
1545 REG_SET_BIT(ah, AR_RTC_RESET,
1546 AR_RTC_RESET_EN);
1547
1548 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1549 AR_RTC_FORCE_WAKE_EN);
1550 udelay(50);
1551
1552 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1553 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1554 if (val == AR_RTC_STATUS_ON)
1555 break;
1556 udelay(50);
1557 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1558 AR_RTC_FORCE_WAKE_EN);
1559 }
1560 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001561 ath_err(ath9k_hw_common(ah),
1562 "Failed to wakeup in %uus\n",
1563 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301564 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001565 }
1566 }
1567
Sujithf1dc5602008-10-29 10:16:30 +05301568 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1569
1570 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001571}
1572
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001573bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301574{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001575 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301576 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301577 static const char *modes[] = {
1578 "AWAKE",
1579 "FULL-SLEEP",
1580 "NETWORK SLEEP",
1581 "UNDEFINED"
1582 };
Sujithf1dc5602008-10-29 10:16:30 +05301583
Gabor Juhoscbdec972009-07-24 17:27:22 +02001584 if (ah->power_mode == mode)
1585 return status;
1586
Joe Perches226afe62010-12-02 19:12:37 -08001587 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1588 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301589
1590 switch (mode) {
1591 case ATH9K_PM_AWAKE:
1592 status = ath9k_hw_set_power_awake(ah, setChip);
1593 break;
1594 case ATH9K_PM_FULL_SLEEP:
1595 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301596 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301597 break;
1598 case ATH9K_PM_NETWORK_SLEEP:
1599 ath9k_set_power_network_sleep(ah, setChip);
1600 break;
1601 default:
Joe Perches38002762010-12-02 19:12:36 -08001602 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301603 return false;
1604 }
Sujith2660b812009-02-09 13:27:26 +05301605 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301606
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001607 /*
1608 * XXX: If this warning never comes up after a while then
1609 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1610 * ath9k_hw_setpower() return type void.
1611 */
1612 ATH_DBG_WARN_ON_ONCE(!status);
1613
Sujithf1dc5602008-10-29 10:16:30 +05301614 return status;
1615}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001616EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301617
Sujithf1dc5602008-10-29 10:16:30 +05301618/*******************/
1619/* Beacon Handling */
1620/*******************/
1621
Sujithcbe61d82009-02-09 13:27:12 +05301622void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001623{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001624 int flags = 0;
1625
Sujith2660b812009-02-09 13:27:26 +05301626 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001627
Sujith7d0d0df2010-04-16 11:53:57 +05301628 ENABLE_REGWRITE_BUFFER(ah);
1629
Sujith2660b812009-02-09 13:27:26 +05301630 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001631 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001632 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001633 REG_SET_BIT(ah, AR_TXCFG,
1634 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1635 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1636 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301637 (ah->atim_window ? ah->
1638 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001639 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001640 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001641 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1642 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1643 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301644 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301645 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001646 REG_WRITE(ah, AR_NEXT_SWBA,
1647 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301648 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301649 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001650 flags |=
1651 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1652 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001653 default:
Joe Perches226afe62010-12-02 19:12:37 -08001654 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1655 "%s: unsupported opmode: %d\n",
1656 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001657 return;
1658 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659 }
1660
1661 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1662 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1663 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1664 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1665
Sujith7d0d0df2010-04-16 11:53:57 +05301666 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301667
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668 beacon_period &= ~ATH9K_BEACON_ENA;
1669 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001670 ath9k_hw_reset_tsf(ah);
1671 }
1672
1673 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1674}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001675EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001676
Sujithcbe61d82009-02-09 13:27:12 +05301677void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301678 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679{
1680 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301681 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001682 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001683
Sujith7d0d0df2010-04-16 11:53:57 +05301684 ENABLE_REGWRITE_BUFFER(ah);
1685
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001686 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1687
1688 REG_WRITE(ah, AR_BEACON_PERIOD,
1689 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1690 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1691 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1692
Sujith7d0d0df2010-04-16 11:53:57 +05301693 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301694
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695 REG_RMW_FIELD(ah, AR_RSSI_THR,
1696 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1697
1698 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1699
1700 if (bs->bs_sleepduration > beaconintval)
1701 beaconintval = bs->bs_sleepduration;
1702
1703 dtimperiod = bs->bs_dtimperiod;
1704 if (bs->bs_sleepduration > dtimperiod)
1705 dtimperiod = bs->bs_sleepduration;
1706
1707 if (beaconintval == dtimperiod)
1708 nextTbtt = bs->bs_nextdtim;
1709 else
1710 nextTbtt = bs->bs_nexttbtt;
1711
Joe Perches226afe62010-12-02 19:12:37 -08001712 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1713 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1714 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1715 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001716
Sujith7d0d0df2010-04-16 11:53:57 +05301717 ENABLE_REGWRITE_BUFFER(ah);
1718
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001719 REG_WRITE(ah, AR_NEXT_DTIM,
1720 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1721 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1722
1723 REG_WRITE(ah, AR_SLEEP1,
1724 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1725 | AR_SLEEP1_ASSUME_DTIM);
1726
Sujith60b67f52008-08-07 10:52:38 +05301727 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001728 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1729 else
1730 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1731
1732 REG_WRITE(ah, AR_SLEEP2,
1733 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1734
1735 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1736 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1737
Sujith7d0d0df2010-04-16 11:53:57 +05301738 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301739
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 REG_SET_BIT(ah, AR_TIMER_MODE,
1741 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1742 AR_DTIM_TIMER_EN);
1743
Sujith4af9cf42009-02-12 10:06:47 +05301744 /* TSF Out of Range Threshold */
1745 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001747EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001748
Sujithf1dc5602008-10-29 10:16:30 +05301749/*******************/
1750/* HW Capabilities */
1751/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001753int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001754{
Sujith2660b812009-02-09 13:27:26 +05301755 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001756 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001757 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001758 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001759
Sujithf1dc5602008-10-29 10:16:30 +05301760 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001761 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762
Sujithf74df6f2009-02-09 13:27:24 +05301763 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001764 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301765
Sujithf74df6f2009-02-09 13:27:24 +05301766 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001767 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301768 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001769 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301770
Sujithf74df6f2009-02-09 13:27:24 +05301771 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301772
Sujith2660b812009-02-09 13:27:26 +05301773 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301774 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001775 if (regulatory->current_rd == 0x64 ||
1776 regulatory->current_rd == 0x65)
1777 regulatory->current_rd += 5;
1778 else if (regulatory->current_rd == 0x41)
1779 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001780 ath_dbg(common, ATH_DBG_REGULATORY,
1781 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 }
Sujithdc2222a2008-08-14 13:26:55 +05301783
Sujithf74df6f2009-02-09 13:27:24 +05301784 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001785 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001786 ath_err(common,
1787 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001788 return -EINVAL;
1789 }
1790
Felix Fietkaud4659912010-10-14 16:02:39 +02001791 if (eeval & AR5416_OPFLAGS_11A)
1792 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793
Felix Fietkaud4659912010-10-14 16:02:39 +02001794 if (eeval & AR5416_OPFLAGS_11G)
1795 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301796
Sujithf74df6f2009-02-09 13:27:24 +05301797 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001798 /*
1799 * For AR9271 we will temporarilly uses the rx chainmax as read from
1800 * the EEPROM.
1801 */
Sujith8147f5d2009-02-20 15:13:23 +05301802 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001803 !(eeval & AR5416_OPFLAGS_11A) &&
1804 !(AR_SREV_9271(ah)))
1805 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301806 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1807 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001808 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301809 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301810
Felix Fietkau7a370812010-09-22 12:34:52 +02001811 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301812
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001813 /* enable key search for every frame in an aggregate */
1814 if (AR_SREV_9300_20_OR_LATER(ah))
1815 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1816
Sujithf1dc5602008-10-29 10:16:30 +05301817 pCap->low_2ghz_chan = 2312;
1818 pCap->high_2ghz_chan = 2732;
1819
1820 pCap->low_5ghz_chan = 4920;
1821 pCap->high_5ghz_chan = 6100;
1822
Bruno Randolfce2220d2010-09-17 11:36:25 +09001823 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1824
Sujith2660b812009-02-09 13:27:26 +05301825 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301826 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1827 else
1828 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1829
Sujithf1dc5602008-10-29 10:16:30 +05301830 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1831 pCap->total_queues =
1832 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1833 else
1834 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1835
1836 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1837 pCap->keycache_size =
1838 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1839 else
1840 pCap->keycache_size = AR_KEYTABLE_SIZE;
1841
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001842 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1843 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1844 else
1845 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301846
Sujith5b5fa352010-03-17 14:25:15 +05301847 if (AR_SREV_9271(ah))
1848 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301849 else if (AR_DEVID_7010(ah))
1850 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001851 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301852 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001853 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301854 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1855 else
1856 pCap->num_gpio_pins = AR_NUM_GPIO;
1857
Sujithf1dc5602008-10-29 10:16:30 +05301858 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1859 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1860 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1861 } else {
1862 pCap->rts_aggr_limit = (8 * 1024);
1863 }
1864
1865 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1866
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301867#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301868 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1869 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1870 ah->rfkill_gpio =
1871 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1872 ah->rfkill_polarity =
1873 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301874
1875 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1876 }
1877#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001878 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301879 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1880 else
1881 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301882
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301883 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301884 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1885 else
1886 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1887
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001888 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301889 pCap->reg_cap =
1890 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1891 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1892 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1893 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1894 } else {
1895 pCap->reg_cap =
1896 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1897 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1898 }
1899
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301900 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1901 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1902 AR_SREV_5416(ah))
1903 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301904
1905 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301906 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301907 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301908 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301909
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001910 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001911 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1912 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301913
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301914 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001915 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1916 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301917 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001918 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301919 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301920 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001921 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301922 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001923
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001924 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001925 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1926 if (!AR_SREV_9485(ah))
1927 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1928
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001929 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1930 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1931 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001932 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001933 pCap->txs_len = sizeof(struct ar9003_txs);
Felix Fietkau49352502010-06-12 00:33:59 -04001934 if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1935 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001936 } else {
1937 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001938 if (AR_SREV_9280_20(ah) &&
1939 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1940 AR5416_EEP_MINOR_VER_16) ||
1941 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1942 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001943 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001944
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001945 if (AR_SREV_9300_20_OR_LATER(ah))
1946 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1947
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001948 if (AR_SREV_9300_20_OR_LATER(ah))
1949 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1950
Felix Fietkaua42acef2010-09-22 12:34:54 +02001951 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001952 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1953
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001954 if (AR_SREV_9285(ah))
1955 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1956 ant_div_ctl1 =
1957 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1958 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1959 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1960 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301961 if (AR_SREV_9300_20_OR_LATER(ah)) {
1962 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1963 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1964 }
1965
1966
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001967
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08001968 if (AR_SREV_9485_10(ah)) {
1969 pCap->pcie_lcr_extsync_en = true;
1970 pCap->pcie_lcr_offset = 0x80;
1971 }
1972
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001973 tx_chainmask = pCap->tx_chainmask;
1974 rx_chainmask = pCap->rx_chainmask;
1975 while (tx_chainmask || rx_chainmask) {
1976 if (tx_chainmask & BIT(0))
1977 pCap->max_txchains++;
1978 if (rx_chainmask & BIT(0))
1979 pCap->max_rxchains++;
1980
1981 tx_chainmask >>= 1;
1982 rx_chainmask >>= 1;
1983 }
1984
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001985 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001986}
1987
Sujithf1dc5602008-10-29 10:16:30 +05301988/****************************/
1989/* GPIO / RFKILL / Antennae */
1990/****************************/
1991
Sujithcbe61d82009-02-09 13:27:12 +05301992static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301993 u32 gpio, u32 type)
1994{
1995 int addr;
1996 u32 gpio_shift, tmp;
1997
1998 if (gpio > 11)
1999 addr = AR_GPIO_OUTPUT_MUX3;
2000 else if (gpio > 5)
2001 addr = AR_GPIO_OUTPUT_MUX2;
2002 else
2003 addr = AR_GPIO_OUTPUT_MUX1;
2004
2005 gpio_shift = (gpio % 6) * 5;
2006
2007 if (AR_SREV_9280_20_OR_LATER(ah)
2008 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2009 REG_RMW(ah, addr, (type << gpio_shift),
2010 (0x1f << gpio_shift));
2011 } else {
2012 tmp = REG_READ(ah, addr);
2013 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2014 tmp &= ~(0x1f << gpio_shift);
2015 tmp |= (type << gpio_shift);
2016 REG_WRITE(ah, addr, tmp);
2017 }
2018}
2019
Sujithcbe61d82009-02-09 13:27:12 +05302020void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302021{
2022 u32 gpio_shift;
2023
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002024 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302025
Sujith88c1f4f2010-06-30 14:46:31 +05302026 if (AR_DEVID_7010(ah)) {
2027 gpio_shift = gpio;
2028 REG_RMW(ah, AR7010_GPIO_OE,
2029 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2030 (AR7010_GPIO_OE_MASK << gpio_shift));
2031 return;
2032 }
Sujithf1dc5602008-10-29 10:16:30 +05302033
Sujith88c1f4f2010-06-30 14:46:31 +05302034 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302035 REG_RMW(ah,
2036 AR_GPIO_OE_OUT,
2037 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2038 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2039}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002040EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302041
Sujithcbe61d82009-02-09 13:27:12 +05302042u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302043{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302044#define MS_REG_READ(x, y) \
2045 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2046
Sujith2660b812009-02-09 13:27:26 +05302047 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302048 return 0xffffffff;
2049
Sujith88c1f4f2010-06-30 14:46:31 +05302050 if (AR_DEVID_7010(ah)) {
2051 u32 val;
2052 val = REG_READ(ah, AR7010_GPIO_IN);
2053 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2054 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002055 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2056 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002057 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302058 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002059 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302060 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002061 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302062 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002063 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302064 return MS_REG_READ(AR928X, gpio) != 0;
2065 else
2066 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302067}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002068EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302069
Sujithcbe61d82009-02-09 13:27:12 +05302070void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302071 u32 ah_signal_type)
2072{
2073 u32 gpio_shift;
2074
Sujith88c1f4f2010-06-30 14:46:31 +05302075 if (AR_DEVID_7010(ah)) {
2076 gpio_shift = gpio;
2077 REG_RMW(ah, AR7010_GPIO_OE,
2078 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2079 (AR7010_GPIO_OE_MASK << gpio_shift));
2080 return;
2081 }
2082
Sujithf1dc5602008-10-29 10:16:30 +05302083 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302084 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302085 REG_RMW(ah,
2086 AR_GPIO_OE_OUT,
2087 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2088 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2089}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002090EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302091
Sujithcbe61d82009-02-09 13:27:12 +05302092void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302093{
Sujith88c1f4f2010-06-30 14:46:31 +05302094 if (AR_DEVID_7010(ah)) {
2095 val = val ? 0 : 1;
2096 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2097 AR_GPIO_BIT(gpio));
2098 return;
2099 }
2100
Sujith5b5fa352010-03-17 14:25:15 +05302101 if (AR_SREV_9271(ah))
2102 val = ~val;
2103
Sujithf1dc5602008-10-29 10:16:30 +05302104 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2105 AR_GPIO_BIT(gpio));
2106}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002107EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302108
Sujithcbe61d82009-02-09 13:27:12 +05302109u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302110{
2111 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2112}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002113EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302114
Sujithcbe61d82009-02-09 13:27:12 +05302115void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302116{
2117 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002119EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302120
Sujithf1dc5602008-10-29 10:16:30 +05302121/*********************/
2122/* General Operation */
2123/*********************/
2124
Sujithcbe61d82009-02-09 13:27:12 +05302125u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302126{
2127 u32 bits = REG_READ(ah, AR_RX_FILTER);
2128 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2129
2130 if (phybits & AR_PHY_ERR_RADAR)
2131 bits |= ATH9K_RX_FILTER_PHYRADAR;
2132 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2133 bits |= ATH9K_RX_FILTER_PHYERR;
2134
2135 return bits;
2136}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002137EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302138
Sujithcbe61d82009-02-09 13:27:12 +05302139void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302140{
2141 u32 phybits;
2142
Sujith7d0d0df2010-04-16 11:53:57 +05302143 ENABLE_REGWRITE_BUFFER(ah);
2144
Sujith7ea310b2009-09-03 12:08:43 +05302145 REG_WRITE(ah, AR_RX_FILTER, bits);
2146
Sujithf1dc5602008-10-29 10:16:30 +05302147 phybits = 0;
2148 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2149 phybits |= AR_PHY_ERR_RADAR;
2150 if (bits & ATH9K_RX_FILTER_PHYERR)
2151 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2152 REG_WRITE(ah, AR_PHY_ERR, phybits);
2153
2154 if (phybits)
2155 REG_WRITE(ah, AR_RXCFG,
2156 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2157 else
2158 REG_WRITE(ah, AR_RXCFG,
2159 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302160
2161 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302162}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002163EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302164
Sujithcbe61d82009-02-09 13:27:12 +05302165bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302166{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302167 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2168 return false;
2169
2170 ath9k_hw_init_pll(ah, NULL);
2171 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302172}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002173EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302174
Sujithcbe61d82009-02-09 13:27:12 +05302175bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302176{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002177 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302178 return false;
2179
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302180 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2181 return false;
2182
2183 ath9k_hw_init_pll(ah, NULL);
2184 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302185}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002186EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302187
Felix Fietkaude40f312010-10-20 03:08:53 +02002188void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302189{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002190 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302191 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002192 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302193
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002194 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302195
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002196 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002197 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002198 channel->max_antenna_gain * 2,
2199 channel->max_power * 2,
2200 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002201 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302202}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002203EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302204
Sujithcbe61d82009-02-09 13:27:12 +05302205void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302206{
Sujith2660b812009-02-09 13:27:26 +05302207 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302208}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002209EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302210
Sujithcbe61d82009-02-09 13:27:12 +05302211void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302212{
2213 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2214 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2215}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002216EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302217
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002218void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302219{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002220 struct ath_common *common = ath9k_hw_common(ah);
2221
2222 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2223 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2224 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302225}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002226EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302227
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002228#define ATH9K_MAX_TSF_READ 10
2229
Sujithcbe61d82009-02-09 13:27:12 +05302230u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302231{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002232 u32 tsf_lower, tsf_upper1, tsf_upper2;
2233 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302234
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002235 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2236 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2237 tsf_lower = REG_READ(ah, AR_TSF_L32);
2238 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2239 if (tsf_upper2 == tsf_upper1)
2240 break;
2241 tsf_upper1 = tsf_upper2;
2242 }
Sujithf1dc5602008-10-29 10:16:30 +05302243
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002244 WARN_ON( i == ATH9K_MAX_TSF_READ );
2245
2246 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302247}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002248EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302249
Sujithcbe61d82009-02-09 13:27:12 +05302250void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002251{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002252 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002253 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002254}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002255EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002256
Sujithcbe61d82009-02-09 13:27:12 +05302257void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302258{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002259 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2260 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002261 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2262 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002263
Sujithf1dc5602008-10-29 10:16:30 +05302264 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002266EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujith54e4cec2009-08-07 09:45:09 +05302268void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302271 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272 else
Sujith2660b812009-02-09 13:27:26 +05302273 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002275EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002277void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002279 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302280 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002282 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302283 macmode = AR_2040_JOINED_RX_CLEAR;
2284 else
2285 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286
Sujithf1dc5602008-10-29 10:16:30 +05302287 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302289
2290/* HW Generic timers configuration */
2291
2292static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2293{
2294 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2295 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2296 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2297 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2298 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2299 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2300 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2301 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2302 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2303 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2304 AR_NDP2_TIMER_MODE, 0x0002},
2305 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2306 AR_NDP2_TIMER_MODE, 0x0004},
2307 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2308 AR_NDP2_TIMER_MODE, 0x0008},
2309 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2310 AR_NDP2_TIMER_MODE, 0x0010},
2311 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2312 AR_NDP2_TIMER_MODE, 0x0020},
2313 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2314 AR_NDP2_TIMER_MODE, 0x0040},
2315 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2316 AR_NDP2_TIMER_MODE, 0x0080}
2317};
2318
2319/* HW generic timer primitives */
2320
2321/* compute and clear index of rightmost 1 */
2322static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2323{
2324 u32 b;
2325
2326 b = *mask;
2327 b &= (0-b);
2328 *mask &= ~b;
2329 b *= debruijn32;
2330 b >>= 27;
2331
2332 return timer_table->gen_timer_index[b];
2333}
2334
Felix Fietkau744bcb42010-10-15 20:03:33 +02002335static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302336{
2337 return REG_READ(ah, AR_TSF_L32);
2338}
2339
2340struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2341 void (*trigger)(void *),
2342 void (*overflow)(void *),
2343 void *arg,
2344 u8 timer_index)
2345{
2346 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2347 struct ath_gen_timer *timer;
2348
2349 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2350
2351 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002352 ath_err(ath9k_hw_common(ah),
2353 "Failed to allocate memory for hw timer[%d]\n",
2354 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302355 return NULL;
2356 }
2357
2358 /* allocate a hardware generic timer slot */
2359 timer_table->timers[timer_index] = timer;
2360 timer->index = timer_index;
2361 timer->trigger = trigger;
2362 timer->overflow = overflow;
2363 timer->arg = arg;
2364
2365 return timer;
2366}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002367EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302368
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002369void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2370 struct ath_gen_timer *timer,
2371 u32 timer_next,
2372 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302373{
2374 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2375 u32 tsf;
2376
2377 BUG_ON(!timer_period);
2378
2379 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2380
2381 tsf = ath9k_hw_gettsf32(ah);
2382
Joe Perches226afe62010-12-02 19:12:37 -08002383 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2384 "current tsf %x period %x timer_next %x\n",
2385 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302386
2387 /*
2388 * Pull timer_next forward if the current TSF already passed it
2389 * because of software latency
2390 */
2391 if (timer_next < tsf)
2392 timer_next = tsf + timer_period;
2393
2394 /*
2395 * Program generic timer registers
2396 */
2397 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2398 timer_next);
2399 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2400 timer_period);
2401 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2402 gen_tmr_configuration[timer->index].mode_mask);
2403
2404 /* Enable both trigger and thresh interrupt masks */
2405 REG_SET_BIT(ah, AR_IMR_S5,
2406 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2407 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302408}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002409EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302410
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002411void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302412{
2413 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2414
2415 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2416 (timer->index >= ATH_MAX_GEN_TIMER)) {
2417 return;
2418 }
2419
2420 /* Clear generic timer enable bits. */
2421 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2422 gen_tmr_configuration[timer->index].mode_mask);
2423
2424 /* Disable both trigger and thresh interrupt masks */
2425 REG_CLR_BIT(ah, AR_IMR_S5,
2426 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2427 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2428
2429 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302430}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002431EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302432
2433void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2434{
2435 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2436
2437 /* free the hardware generic timer slot */
2438 timer_table->timers[timer->index] = NULL;
2439 kfree(timer);
2440}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002441EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302442
2443/*
2444 * Generic Timer Interrupts handling
2445 */
2446void ath_gen_timer_isr(struct ath_hw *ah)
2447{
2448 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2449 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002450 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302451 u32 trigger_mask, thresh_mask, index;
2452
2453 /* get hardware generic timer interrupt status */
2454 trigger_mask = ah->intr_gen_timer_trigger;
2455 thresh_mask = ah->intr_gen_timer_thresh;
2456 trigger_mask &= timer_table->timer_mask.val;
2457 thresh_mask &= timer_table->timer_mask.val;
2458
2459 trigger_mask &= ~thresh_mask;
2460
2461 while (thresh_mask) {
2462 index = rightmost_index(timer_table, &thresh_mask);
2463 timer = timer_table->timers[index];
2464 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002465 ath_dbg(common, ATH_DBG_HWTIMER,
2466 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302467 timer->overflow(timer->arg);
2468 }
2469
2470 while (trigger_mask) {
2471 index = rightmost_index(timer_table, &trigger_mask);
2472 timer = timer_table->timers[index];
2473 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002474 ath_dbg(common, ATH_DBG_HWTIMER,
2475 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302476 timer->trigger(timer->arg);
2477 }
2478}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002479EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002480
Sujith05020d22010-03-17 14:25:23 +05302481/********/
2482/* HTC */
2483/********/
2484
2485void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2486{
2487 ah->htc_reset_init = true;
2488}
2489EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2490
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002491static struct {
2492 u32 version;
2493 const char * name;
2494} ath_mac_bb_names[] = {
2495 /* Devices with external radios */
2496 { AR_SREV_VERSION_5416_PCI, "5416" },
2497 { AR_SREV_VERSION_5416_PCIE, "5418" },
2498 { AR_SREV_VERSION_9100, "9100" },
2499 { AR_SREV_VERSION_9160, "9160" },
2500 /* Single-chip solutions */
2501 { AR_SREV_VERSION_9280, "9280" },
2502 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002503 { AR_SREV_VERSION_9287, "9287" },
2504 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002505 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002506};
2507
2508/* For devices with external radios */
2509static struct {
2510 u16 version;
2511 const char * name;
2512} ath_rf_names[] = {
2513 { 0, "5133" },
2514 { AR_RAD5133_SREV_MAJOR, "5133" },
2515 { AR_RAD5122_SREV_MAJOR, "5122" },
2516 { AR_RAD2133_SREV_MAJOR, "2133" },
2517 { AR_RAD2122_SREV_MAJOR, "2122" }
2518};
2519
2520/*
2521 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2522 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002523static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002524{
2525 int i;
2526
2527 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2528 if (ath_mac_bb_names[i].version == mac_bb_version) {
2529 return ath_mac_bb_names[i].name;
2530 }
2531 }
2532
2533 return "????";
2534}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002535
2536/*
2537 * Return the RF name. "????" is returned if the RF is unknown.
2538 * Used for devices with external radios.
2539 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002540static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002541{
2542 int i;
2543
2544 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2545 if (ath_rf_names[i].version == rf_version) {
2546 return ath_rf_names[i].name;
2547 }
2548 }
2549
2550 return "????";
2551}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002552
2553void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2554{
2555 int used;
2556
2557 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002558 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002559 used = snprintf(hw_name, len,
2560 "Atheros AR%s Rev:%x",
2561 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2562 ah->hw_version.macRev);
2563 }
2564 else {
2565 used = snprintf(hw_name, len,
2566 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2567 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2568 ah->hw_version.macRev,
2569 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2570 AR_RADIO_SREV_MAJOR)),
2571 ah->hw_version.phyRev);
2572 }
2573
2574 hw_name[used] = '\0';
2575}
2576EXPORT_SYMBOL(ath9k_hw_name);