blob: 802d679dc994654512f058f0b025586ad150bc58 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sil.c - Silicon Image SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2003-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright 2003 Benjamin Herrenschmidt
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 *
Jeff Garzik953d1132005-08-26 19:46:24 -040030 * Documentation for SiI 3112:
31 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
32 *
33 * Other errata and documentation available under NDA.
34 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/init.h>
41#include <linux/blkdev.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
46#include <linux/libata.h>
47
48#define DRV_NAME "sata_sil"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040049#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090052 SIL_MMIO_BAR = 5,
53
Tejun Heoe653a1e2006-03-05 16:03:52 +090054 /*
55 * host flags
56 */
Tejun Heo201ce852006-06-26 21:23:52 +090057 SIL_FLAG_NO_SATA_IRQ = (1 << 28),
Tejun Heoe4e10e32006-02-25 13:52:30 +090058 SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
Tejun Heoe4deec62005-08-23 07:27:25 +090059 SIL_FLAG_MOD15WRITE = (1 << 30),
Tejun Heo20888d82006-05-31 18:27:53 +090060
Jeff Garzikcca39742006-08-24 03:19:22 -040061 SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo0c887582007-08-06 18:36:23 +090062 ATA_FLAG_MMIO,
63 SIL_DFL_LINK_FLAGS = ATA_LFLAG_HRST_TO_RESUME,
Tejun Heoe4deec62005-08-23 07:27:25 +090064
Tejun Heoe653a1e2006-03-05 16:03:52 +090065 /*
66 * Controller IDs
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 sil_3112 = 0,
Tejun Heo201ce852006-06-26 21:23:52 +090069 sil_3112_no_sata_irq = 1,
70 sil_3512 = 2,
71 sil_3114 = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Tejun Heoe653a1e2006-03-05 16:03:52 +090073 /*
74 * Register offsets
75 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 SIL_SYSCFG = 0x48,
Tejun Heoe653a1e2006-03-05 16:03:52 +090077
78 /*
79 * Register bits
80 */
81 /* SYSCFG */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 SIL_MASK_IDE0_INT = (1 << 22),
83 SIL_MASK_IDE1_INT = (1 << 23),
84 SIL_MASK_IDE2_INT = (1 << 24),
85 SIL_MASK_IDE3_INT = (1 << 25),
86 SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
87 SIL_MASK_4PORT = SIL_MASK_2PORT |
88 SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
89
Tejun Heoe653a1e2006-03-05 16:03:52 +090090 /* BMDMA/BMDMA2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 SIL_INTR_STEERING = (1 << 1),
Tejun Heoe653a1e2006-03-05 16:03:52 +090092
Tejun Heo20888d82006-05-31 18:27:53 +090093 SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
94 SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
95 SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
96 SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
97 SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
98 SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
99 SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
100 SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
101 SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
102 SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
103
104 /* SIEN */
105 SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
106
Tejun Heoe653a1e2006-03-05 16:03:52 +0900107 /*
108 * Others
109 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 SIL_QUIRK_MOD15WRITE = (1 << 0),
111 SIL_QUIRK_UDMA5MAX = (1 << 1),
112};
113
114static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700115#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900116static int sil_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700117#endif
Alancd0d3bb2007-03-02 00:56:15 +0000118static void sil_dev_config(struct ata_device *dev);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900119static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
120static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Tejun Heo02607312007-08-06 18:36:23 +0900121static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
Tejun Heof6aae272006-05-15 20:58:27 +0900122static void sil_freeze(struct ata_port *ap);
123static void sil_thaw(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Jeff Garzik374b1872005-08-30 05:42:52 -0400125
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500126static const struct pci_device_id sil_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400127 { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
128 { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
129 { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
130 { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
131 { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
132 { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
133 { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 { } /* terminate list */
136};
137
138
139/* TODO firmware versions should be added - eric */
140static const struct sil_drivelist {
141 const char * product;
142 unsigned int quirk;
143} sil_blacklist [] = {
144 { "ST320012AS", SIL_QUIRK_MOD15WRITE },
145 { "ST330013AS", SIL_QUIRK_MOD15WRITE },
146 { "ST340017AS", SIL_QUIRK_MOD15WRITE },
147 { "ST360015AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 { "ST380023AS", SIL_QUIRK_MOD15WRITE },
149 { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
151 { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
152 { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
153 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
154 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
155 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
156 { }
157};
158
159static struct pci_driver sil_pci_driver = {
160 .name = DRV_NAME,
161 .id_table = sil_pci_tbl,
162 .probe = sil_init_one,
163 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700164#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900165 .suspend = ata_pci_device_suspend,
166 .resume = sil_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700167#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168};
169
Jeff Garzik193515d2005-11-07 00:59:37 -0500170static struct scsi_host_template sil_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 .module = THIS_MODULE,
172 .name = DRV_NAME,
173 .ioctl = ata_scsi_ioctl,
174 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 .can_queue = ATA_DEF_QUEUE,
176 .this_id = ATA_SHT_THIS_ID,
177 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
179 .emulated = ATA_SHT_EMULATED,
180 .use_clustering = ATA_SHT_USE_CLUSTERING,
181 .proc_name = DRV_NAME,
182 .dma_boundary = ATA_DMA_BOUNDARY,
183 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900184 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
187
Jeff Garzik057ace52005-10-22 14:27:05 -0400188static const struct ata_port_operations sil_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 .port_disable = ata_port_disable,
190 .dev_config = sil_dev_config,
191 .tf_load = ata_tf_load,
192 .tf_read = ata_tf_read,
193 .check_status = ata_check_status,
194 .exec_command = ata_exec_command,
195 .dev_select = ata_std_dev_select,
Alan Cox9d2c7c72007-03-08 23:09:12 +0000196 .set_mode = sil_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 .bmdma_setup = ata_bmdma_setup,
198 .bmdma_start = ata_bmdma_start,
199 .bmdma_stop = ata_bmdma_stop,
200 .bmdma_status = ata_bmdma_status,
201 .qc_prep = ata_qc_prep,
202 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900203 .data_xfer = ata_data_xfer,
Tejun Heof6aae272006-05-15 20:58:27 +0900204 .freeze = sil_freeze,
205 .thaw = sil_thaw,
206 .error_handler = ata_bmdma_error_handler,
207 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900209 .irq_on = ata_irq_on,
210 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 .scr_read = sil_scr_read,
212 .scr_write = sil_scr_write,
213 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214};
215
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100216static const struct ata_port_info sil_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 /* sil_3112 */
218 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400219 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
Tejun Heo0c887582007-08-06 18:36:23 +0900220 .link_flags = SIL_DFL_LINK_FLAGS,
Tejun Heoe4deec62005-08-23 07:27:25 +0900221 .pio_mask = 0x1f, /* pio0-4 */
222 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400223 .udma_mask = ATA_UDMA5,
Tejun Heoe4deec62005-08-23 07:27:25 +0900224 .port_ops = &sil_ops,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900225 },
Tejun Heo201ce852006-06-26 21:23:52 +0900226 /* sil_3112_no_sata_irq */
227 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400228 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
Tejun Heo201ce852006-06-26 21:23:52 +0900229 SIL_FLAG_NO_SATA_IRQ,
Tejun Heo0c887582007-08-06 18:36:23 +0900230 .link_flags = SIL_DFL_LINK_FLAGS,
Tejun Heo201ce852006-06-26 21:23:52 +0900231 .pio_mask = 0x1f, /* pio0-4 */
232 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400233 .udma_mask = ATA_UDMA5,
Tejun Heo201ce852006-06-26 21:23:52 +0900234 .port_ops = &sil_ops,
235 },
Tejun Heo0ee304d2006-02-25 13:52:30 +0900236 /* sil_3512 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400238 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Tejun Heo0c887582007-08-06 18:36:23 +0900239 .link_flags = SIL_DFL_LINK_FLAGS,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900240 .pio_mask = 0x1f, /* pio0-4 */
241 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400242 .udma_mask = ATA_UDMA5,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900243 .port_ops = &sil_ops,
244 },
245 /* sil_3114 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400247 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Tejun Heo0c887582007-08-06 18:36:23 +0900248 .link_flags = SIL_DFL_LINK_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 .pio_mask = 0x1f, /* pio0-4 */
250 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400251 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .port_ops = &sil_ops,
253 },
254};
255
256/* per-port register offsets */
257/* TODO: we can probably calculate rather than use a table */
258static const struct {
259 unsigned long tf; /* ATA taskfile register block */
260 unsigned long ctl; /* ATA control/altstatus register block */
261 unsigned long bmdma; /* DMA register block */
Tejun Heo20888d82006-05-31 18:27:53 +0900262 unsigned long bmdma2; /* DMA register block #2 */
Tejun Heo48d4ef22006-03-05 16:03:52 +0900263 unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 unsigned long scr; /* SATA control register block */
265 unsigned long sien; /* SATA Interrupt Enable register */
266 unsigned long xfer_mode;/* data transfer mode register */
Tejun Heoe4e10e32006-02-25 13:52:30 +0900267 unsigned long sfis_cfg; /* SATA FIS reception config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268} sil_port[] = {
269 /* port 0 ... */
Jeff Garzik5bcd7a002007-05-26 16:35:42 -0400270 /* tf ctl bmdma bmdma2 fifo scr sien mode sfis */
271 { 0x80, 0x8A, 0x0, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
272 { 0xC0, 0xCA, 0x8, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
Tejun Heo20888d82006-05-31 18:27:53 +0900273 { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
274 { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /* ... port 3 */
276};
277
278MODULE_AUTHOR("Jeff Garzik");
279MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
280MODULE_LICENSE("GPL");
281MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
282MODULE_VERSION(DRV_VERSION);
283
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500284static int slow_down = 0;
285module_param(slow_down, int, 0444);
286MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
287
Jeff Garzik374b1872005-08-30 05:42:52 -0400288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
290{
291 u8 cache_line = 0;
292 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
293 return cache_line;
294}
295
Alan Cox9d2c7c72007-03-08 23:09:12 +0000296/**
297 * sil_set_mode - wrap set_mode functions
Tejun Heo02607312007-08-06 18:36:23 +0900298 * @link: link to set up
Alan Cox9d2c7c72007-03-08 23:09:12 +0000299 * @r_failed: returned device when we fail
300 *
301 * Wrap the libata method for device setup as after the setup we need
302 * to inspect the results and do some configuration work
303 */
304
Tejun Heo02607312007-08-06 18:36:23 +0900305static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
Tejun Heo02607312007-08-06 18:36:23 +0900307 struct ata_port *ap = link->ap;
308 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heo0d5ff562007-02-01 15:06:36 +0900309 void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
Tejun Heo02607312007-08-06 18:36:23 +0900310 struct ata_device *dev;
Tejun Heof58229f2007-08-06 18:36:23 +0900311 u32 tmp, dev_mode[2] = { };
Alan Cox9d2c7c72007-03-08 23:09:12 +0000312 int rc;
Jeff Garzika617c092007-05-21 20:14:23 -0400313
Tejun Heo02607312007-08-06 18:36:23 +0900314 rc = ata_do_set_mode(link, r_failed);
Alan Cox9d2c7c72007-03-08 23:09:12 +0000315 if (rc)
316 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Tejun Heo02607312007-08-06 18:36:23 +0900318 ata_link_for_each_dev(dev, link) {
Tejun Heoe1211e32006-04-01 01:38:18 +0900319 if (!ata_dev_enabled(dev))
Tejun Heof58229f2007-08-06 18:36:23 +0900320 dev_mode[dev->devno] = 0; /* PIO0/1/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 else if (dev->flags & ATA_DFLAG_PIO)
Tejun Heof58229f2007-08-06 18:36:23 +0900322 dev_mode[dev->devno] = 1; /* PIO3/4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 else
Tejun Heof58229f2007-08-06 18:36:23 +0900324 dev_mode[dev->devno] = 3; /* UDMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* value 2 indicates MDMA */
326 }
327
328 tmp = readl(addr);
329 tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
330 tmp |= dev_mode[0];
331 tmp |= (dev_mode[1] << 4);
332 writel(tmp, addr);
333 readl(addr); /* flush */
Alan Cox9d2c7c72007-03-08 23:09:12 +0000334 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Tejun Heo0d5ff562007-02-01 15:06:36 +0900337static inline void __iomem *sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900339 void __iomem *offset = ap->ioaddr.scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 switch (sc_reg) {
342 case SCR_STATUS:
343 return offset + 4;
344 case SCR_ERROR:
345 return offset + 8;
346 case SCR_CONTROL:
347 return offset;
348 default:
349 /* do nothing */
350 break;
351 }
352
Randy Dunlap8d9db2d2007-02-16 01:40:06 -0800353 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
Tejun Heoda3dbb12007-07-16 14:29:40 +0900356static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900358 void __iomem *mmio = sil_scr_addr(ap, sc_reg);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900359
360 if (mmio) {
361 *val = readl(mmio);
362 return 0;
363 }
364 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
Tejun Heoda3dbb12007-07-16 14:29:40 +0900367static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900369 void __iomem *mmio = sil_scr_addr(ap, sc_reg);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900370
371 if (mmio) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 writel(val, mmio);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900373 return 0;
374 }
375 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
Tejun Heocbe88fb2006-05-31 18:27:55 +0900378static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
379{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900380 struct ata_eh_info *ehi = &ap->link.eh_info;
381 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900382 u8 status;
383
Tejun Heoe5738902006-05-31 18:28:16 +0900384 if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
Tejun Heod4c85322006-06-12 18:45:55 +0900385 u32 serror;
386
387 /* SIEN doesn't mask SATA IRQs on some 3112s. Those
388 * controllers continue to assert IRQ as long as
389 * SError bits are pending. Clear SError immediately.
390 */
Tejun Heoda3dbb12007-07-16 14:29:40 +0900391 sil_scr_read(ap, SCR_ERROR, &serror);
Tejun Heod4c85322006-06-12 18:45:55 +0900392 sil_scr_write(ap, SCR_ERROR, serror);
393
394 /* Trigger hotplug and accumulate SError only if the
395 * port isn't already frozen. Otherwise, PHY events
396 * during hardreset makes controllers with broken SIEN
397 * repeat probing needlessly.
398 */
Tejun Heob51e9e52006-06-29 01:29:30 +0900399 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900400 ata_ehi_hotplugged(&ap->link.eh_info);
401 ap->link.eh_info.serror |= serror;
Tejun Heod4c85322006-06-12 18:45:55 +0900402 }
403
Tejun Heoe5738902006-05-31 18:28:16 +0900404 goto freeze;
405 }
406
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900407 if (unlikely(!qc))
Tejun Heocbe88fb2006-05-31 18:27:55 +0900408 goto freeze;
409
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900410 if (unlikely(qc->tf.flags & ATA_TFLAG_POLLING)) {
411 /* this sometimes happens, just clear IRQ */
412 ata_chk_status(ap);
413 return;
414 }
415
Tejun Heocbe88fb2006-05-31 18:27:55 +0900416 /* Check whether we are expecting interrupt in this state */
417 switch (ap->hsm_task_state) {
418 case HSM_ST_FIRST:
419 /* Some pre-ATAPI-4 devices assert INTRQ
420 * at this state when ready to receive CDB.
421 */
422
423 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
424 * The flag was turned on only for atapi devices.
425 * No need to check is_atapi_taskfile(&qc->tf) again.
426 */
427 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
428 goto err_hsm;
429 break;
430 case HSM_ST_LAST:
431 if (qc->tf.protocol == ATA_PROT_DMA ||
432 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
433 /* clear DMA-Start bit */
434 ap->ops->bmdma_stop(qc);
435
436 if (bmdma2 & SIL_DMA_ERROR) {
437 qc->err_mask |= AC_ERR_HOST_BUS;
438 ap->hsm_task_state = HSM_ST_ERR;
439 }
440 }
441 break;
442 case HSM_ST:
443 break;
444 default:
445 goto err_hsm;
446 }
447
448 /* check main status, clearing INTRQ */
449 status = ata_chk_status(ap);
450 if (unlikely(status & ATA_BUSY))
451 goto err_hsm;
452
453 /* ack bmdma irq events */
454 ata_bmdma_irq_clear(ap);
455
456 /* kick HSM in the ass */
457 ata_hsm_move(ap, qc, status, 0);
458
Tejun Heoea547632006-11-17 12:06:21 +0900459 if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
460 qc->tf.protocol == ATA_PROT_ATAPI_DMA))
461 ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
462
Tejun Heocbe88fb2006-05-31 18:27:55 +0900463 return;
464
465 err_hsm:
466 qc->err_mask |= AC_ERR_HSM;
467 freeze:
468 ata_port_freeze(ap);
469}
470
David Howells7d12e782006-10-05 14:55:46 +0100471static irqreturn_t sil_interrupt(int irq, void *dev_instance)
Tejun Heocbe88fb2006-05-31 18:27:55 +0900472{
Jeff Garzikcca39742006-08-24 03:19:22 -0400473 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900474 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900475 int handled = 0;
476 int i;
477
Jeff Garzikcca39742006-08-24 03:19:22 -0400478 spin_lock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900479
Jeff Garzikcca39742006-08-24 03:19:22 -0400480 for (i = 0; i < host->n_ports; i++) {
481 struct ata_port *ap = host->ports[i];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900482 u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
483
484 if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
485 continue;
486
Tejun Heo201ce852006-06-26 21:23:52 +0900487 /* turn off SATA_IRQ if not supported */
488 if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
489 bmdma2 &= ~SIL_DMA_SATA_IRQ;
490
Tejun Heo23fa9612006-06-12 14:18:51 +0900491 if (bmdma2 == 0xffffffff ||
492 !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
Tejun Heocbe88fb2006-05-31 18:27:55 +0900493 continue;
494
495 sil_host_intr(ap, bmdma2);
496 handled = 1;
497 }
498
Jeff Garzikcca39742006-08-24 03:19:22 -0400499 spin_unlock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900500
501 return IRQ_RETVAL(handled);
502}
503
Tejun Heof6aae272006-05-15 20:58:27 +0900504static void sil_freeze(struct ata_port *ap)
505{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900506 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900507 u32 tmp;
508
Tejun Heoe5738902006-05-31 18:28:16 +0900509 /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
510 writel(0, mmio_base + sil_port[ap->port_no].sien);
511
Tejun Heof6aae272006-05-15 20:58:27 +0900512 /* plug IRQ */
513 tmp = readl(mmio_base + SIL_SYSCFG);
514 tmp |= SIL_MASK_IDE0_INT << ap->port_no;
515 writel(tmp, mmio_base + SIL_SYSCFG);
516 readl(mmio_base + SIL_SYSCFG); /* flush */
517}
518
519static void sil_thaw(struct ata_port *ap)
520{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900521 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900522 u32 tmp;
523
524 /* clear IRQ */
525 ata_chk_status(ap);
526 ata_bmdma_irq_clear(ap);
527
Tejun Heo201ce852006-06-26 21:23:52 +0900528 /* turn on SATA IRQ if supported */
529 if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
530 writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
Tejun Heoe5738902006-05-31 18:28:16 +0900531
Tejun Heof6aae272006-05-15 20:58:27 +0900532 /* turn on IRQ */
533 tmp = readl(mmio_base + SIL_SYSCFG);
534 tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
535 writel(tmp, mmio_base + SIL_SYSCFG);
536}
537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538/**
539 * sil_dev_config - Apply device/host-specific errata fixups
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * @dev: Device to be examined
541 *
542 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
543 * device is known to be present, this function is called.
544 * We apply two errata fixups which are specific to Silicon Image,
545 * a Seagate and a Maxtor fixup.
546 *
547 * For certain Seagate devices, we must limit the maximum sectors
548 * to under 8K.
549 *
550 * For certain Maxtor devices, we must not program the drive
551 * beyond udma5.
552 *
553 * Both fixups are unfairly pessimistic. As soon as I get more
554 * information on these errata, I will create a more exhaustive
555 * list, and apply the fixups to only the specific
556 * devices/hosts/firmwares that need it.
557 *
558 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
559 * The Maxtor quirk is in the blacklist, but I'm keeping the original
560 * pessimistic fix for the following reasons...
561 * - There seems to be less info on it, only one device gleaned off the
562 * Windows driver, maybe only one is affected. More info would be greatly
563 * appreciated.
564 * - But then again UDMA5 is hardly anything to complain about
565 */
Alancd0d3bb2007-03-02 00:56:15 +0000566static void sil_dev_config(struct ata_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900568 struct ata_port *ap = dev->link->ap;
569 int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 unsigned int n, quirks = 0;
Tejun Heoa0cf7332007-01-02 20:18:49 +0900571 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Tejun Heoa0cf7332007-01-02 20:18:49 +0900573 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Jeff Garzik8a60a072005-07-31 13:13:24 -0400575 for (n = 0; sil_blacklist[n].product; n++)
Tejun Heo2e026712006-02-12 22:47:04 +0900576 if (!strcmp(sil_blacklist[n].product, model_num)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 quirks = sil_blacklist[n].quirk;
578 break;
579 }
Jeff Garzik8a60a072005-07-31 13:13:24 -0400580
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 /* limit requests to 15 sectors */
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500582 if (slow_down ||
583 ((ap->flags & SIL_FLAG_MOD15WRITE) &&
584 (quirks & SIL_QUIRK_MOD15WRITE))) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900585 if (print_info)
586 ata_dev_printk(dev, KERN_INFO, "applying Seagate "
587 "errata fix (mod15write workaround)\n");
Tejun Heob00eec12006-02-12 23:32:59 +0900588 dev->max_sectors = 15;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 return;
590 }
591
592 /* limit to udma5 */
593 if (quirks & SIL_QUIRK_UDMA5MAX) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900594 if (print_info)
595 ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
596 "errata fix %s\n", model_num);
Tejun Heo5a529132006-03-24 14:07:50 +0900597 dev->udma_mask &= ATA_UDMA5;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 return;
599 }
600}
601
Tejun Heo4447d352007-04-17 23:44:08 +0900602static void sil_init_controller(struct ata_host *host)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900603{
Tejun Heo4447d352007-04-17 23:44:08 +0900604 struct pci_dev *pdev = to_pci_dev(host->dev);
605 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heo3d8ec912006-07-03 16:07:27 +0900606 u8 cls;
607 u32 tmp;
608 int i;
609
610 /* Initialize FIFO PCI bus arbitration */
611 cls = sil_get_device_cache_line(pdev);
612 if (cls) {
613 cls >>= 3;
614 cls++; /* cls = (line_size/8)+1 */
Tejun Heo4447d352007-04-17 23:44:08 +0900615 for (i = 0; i < host->n_ports; i++)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900616 writew(cls << 8 | cls,
617 mmio_base + sil_port[i].fifo_cfg);
618 } else
619 dev_printk(KERN_WARNING, &pdev->dev,
620 "cache line size not set. Driver may not function\n");
621
622 /* Apply R_ERR on DMA activate FIS errata workaround */
Tejun Heo4447d352007-04-17 23:44:08 +0900623 if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900624 int cnt;
625
Tejun Heo4447d352007-04-17 23:44:08 +0900626 for (i = 0, cnt = 0; i < host->n_ports; i++) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900627 tmp = readl(mmio_base + sil_port[i].sfis_cfg);
628 if ((tmp & 0x3) != 0x01)
629 continue;
630 if (!cnt)
631 dev_printk(KERN_INFO, &pdev->dev,
632 "Applying R_ERR on DMA activate "
633 "FIS errata fix\n");
634 writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
635 cnt++;
636 }
637 }
638
Tejun Heo4447d352007-04-17 23:44:08 +0900639 if (host->n_ports == 4) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900640 /* flip the magic "make 4 ports work" bit */
641 tmp = readl(mmio_base + sil_port[2].bmdma);
642 if ((tmp & SIL_INTR_STEERING) == 0)
643 writel(tmp | SIL_INTR_STEERING,
644 mmio_base + sil_port[2].bmdma);
645 }
646}
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
649{
650 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900651 int board_id = ent->driver_data;
652 const struct ata_port_info *ppi[] = { &sil_port_info[board_id], NULL };
653 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400654 void __iomem *mmio_base;
Tejun Heo4447d352007-04-17 23:44:08 +0900655 int n_ports, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
658 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500659 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Tejun Heo4447d352007-04-17 23:44:08 +0900661 /* allocate host */
662 n_ports = 2;
663 if (board_id == sil_3114)
664 n_ports = 4;
665
666 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
667 if (!host)
668 return -ENOMEM;
669
670 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900671 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (rc)
673 return rc;
674
Tejun Heo0d5ff562007-02-01 15:06:36 +0900675 rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
676 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900677 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900678 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900679 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900680 host->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
682 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
683 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900684 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
686 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900687 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Tejun Heo4447d352007-04-17 23:44:08 +0900689 mmio_base = host->iomap[SIL_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Tejun Heo4447d352007-04-17 23:44:08 +0900691 for (i = 0; i < host->n_ports; i++) {
692 struct ata_ioports *ioaddr = &host->ports[i]->ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Tejun Heo4447d352007-04-17 23:44:08 +0900694 ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
695 ioaddr->altstatus_addr =
696 ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
697 ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
698 ioaddr->scr_addr = mmio_base + sil_port[i].scr;
699 ata_std_ports(ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
701
Tejun Heo4447d352007-04-17 23:44:08 +0900702 /* initialize and activate */
703 sil_init_controller(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900706 return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
707 &sil_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700710#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900711static int sil_pci_device_resume(struct pci_dev *pdev)
712{
Jeff Garzikcca39742006-08-24 03:19:22 -0400713 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo553c4aa2006-12-26 19:39:50 +0900714 int rc;
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900715
Tejun Heo553c4aa2006-12-26 19:39:50 +0900716 rc = ata_pci_device_do_resume(pdev);
717 if (rc)
718 return rc;
719
Tejun Heo4447d352007-04-17 23:44:08 +0900720 sil_init_controller(host);
Jeff Garzikcca39742006-08-24 03:19:22 -0400721 ata_host_resume(host);
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900722
723 return 0;
724}
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700725#endif
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727static int __init sil_init(void)
728{
Pavel Roskinb7887192006-08-10 18:13:18 +0900729 return pci_register_driver(&sil_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
732static void __exit sil_exit(void)
733{
734 pci_unregister_driver(&sil_pci_driver);
735}
736
737
738module_init(sil_init);
739module_exit(sil_exit);