blob: cb8ffc19a57826248d59ec63f3b764de5944096f [file] [log] [blame]
Arun Menon8ef6d5a2013-01-04 21:20:26 -08001/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys1c0f0562012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Rohit Vaswani341c2032012-11-08 18:49:29 -080022#include <mach/gpio.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060023#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantall33d01f52012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menon697e91b2012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Praveen Chidambaramf27a5152013-02-01 11:44:53 -070055#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
57#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053058#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059#endif
60#ifdef CONFIG_MSM_DSPS
61#include <mach/msm_dsps.h>
62#endif
63
64
65/* Address of GSBI blocks */
66#define MSM_GSBI1_PHYS 0x16000000
67#define MSM_GSBI2_PHYS 0x16100000
68#define MSM_GSBI3_PHYS 0x16200000
69#define MSM_GSBI4_PHYS 0x16300000
70#define MSM_GSBI5_PHYS 0x16400000
71#define MSM_GSBI6_PHYS 0x16500000
72#define MSM_GSBI7_PHYS 0x16600000
73#define MSM_GSBI8_PHYS 0x1A000000
74#define MSM_GSBI9_PHYS 0x1A100000
75#define MSM_GSBI10_PHYS 0x1A200000
76#define MSM_GSBI11_PHYS 0x12440000
77#define MSM_GSBI12_PHYS 0x12480000
78
79#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
80#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053081#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070082#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053083#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084
85/* GSBI QUP devices */
86#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
87#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
88#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
89#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
90#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
91#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
92#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
93#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
94#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
95#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
96#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
97#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
98#define MSM_QUP_SIZE SZ_4K
99
100#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
101#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
102#define MSM_PMIC_SSBI_SIZE SZ_4K
103
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700104#define MSM8960_HSUSB_PHYS 0x12500000
105#define MSM8960_HSUSB_SIZE SZ_4K
106
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530107#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
108#define MSM8960_PC_CNTR_SIZE 0x40
Anji Jonnala93129922012-10-09 20:57:53 +0530109#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530110
111static struct resource msm8960_resources_pccntr[] = {
112 {
113 .start = MSM8960_PC_CNTR_PHYS,
114 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
115 .flags = IORESOURCE_MEM,
116 },
117};
118
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700119static struct msm_pm_init_data_type msm_pm_data = {
120 .retention_calls_tz = true,
121};
122
123struct platform_device msm8960_pm_8x60 = {
124 .name = "pm-8x60",
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530125 .id = -1,
126 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
127 .resource = msm8960_resources_pccntr,
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700128 .dev = {
129 .platform_data = &msm_pm_data,
130 },
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530131};
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133static struct resource resources_otg[] = {
134 {
135 .start = MSM8960_HSUSB_PHYS,
136 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
137 .flags = IORESOURCE_MEM,
138 },
139 {
140 .start = USB1_HS_IRQ,
141 .end = USB1_HS_IRQ,
142 .flags = IORESOURCE_IRQ,
143 },
144};
145
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700146struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147 .name = "msm_otg",
148 .id = -1,
149 .num_resources = ARRAY_SIZE(resources_otg),
150 .resource = resources_otg,
151 .dev = {
152 .coherent_dma_mask = 0xffffffff,
153 },
154};
155
156static struct resource resources_hsusb[] = {
157 {
158 .start = MSM8960_HSUSB_PHYS,
159 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
160 .flags = IORESOURCE_MEM,
161 },
162 {
163 .start = USB1_HS_IRQ,
164 .end = USB1_HS_IRQ,
165 .flags = IORESOURCE_IRQ,
166 },
167};
168
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700169struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 .name = "msm_hsusb",
171 .id = -1,
172 .num_resources = ARRAY_SIZE(resources_hsusb),
173 .resource = resources_hsusb,
174 .dev = {
175 .coherent_dma_mask = 0xffffffff,
176 },
177};
178
179static struct resource resources_hsusb_host[] = {
180 {
181 .start = MSM8960_HSUSB_PHYS,
182 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
183 .flags = IORESOURCE_MEM,
184 },
185 {
186 .start = USB1_HS_IRQ,
187 .end = USB1_HS_IRQ,
188 .flags = IORESOURCE_IRQ,
189 },
190};
191
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193struct platform_device msm_device_hsusb_host = {
194 .name = "msm_hsusb_host",
195 .id = -1,
196 .num_resources = ARRAY_SIZE(resources_hsusb_host),
197 .resource = resources_hsusb_host,
198 .dev = {
199 .dma_mask = &dma_mask,
200 .coherent_dma_mask = 0xffffffff,
201 },
202};
203
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530204static struct resource resources_hsic_host[] = {
205 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700206 .start = 0x12520000,
207 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530208 .flags = IORESOURCE_MEM,
209 },
210 {
211 .start = USB_HSIC_IRQ,
212 .end = USB_HSIC_IRQ,
213 .flags = IORESOURCE_IRQ,
214 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800215 {
216 .start = MSM_GPIO_TO_INT(69),
217 .end = MSM_GPIO_TO_INT(69),
218 .name = "peripheral_status_irq",
219 .flags = IORESOURCE_IRQ,
220 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530221};
222
223struct platform_device msm_device_hsic_host = {
224 .name = "msm_hsic_host",
225 .id = -1,
226 .num_resources = ARRAY_SIZE(resources_hsic_host),
227 .resource = resources_hsic_host,
228 .dev = {
229 .dma_mask = &dma_mask,
230 .coherent_dma_mask = DMA_BIT_MASK(32),
231 },
232};
233
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700234struct platform_device msm8960_device_acpuclk = {
235 .name = "acpuclk-8960",
236 .id = -1,
237};
238
Patrick Daly6578e0c2012-07-19 18:50:02 -0700239struct platform_device msm8960ab_device_acpuclk = {
240 .name = "acpuclk-8960ab",
241 .id = -1,
242};
243
Mona Hossain11c03ac2011-10-26 12:42:10 -0700244#define SHARED_IMEM_TZ_BASE 0x2a03f720
245static struct resource tzlog_resources[] = {
246 {
247 .start = SHARED_IMEM_TZ_BASE,
248 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
249 .flags = IORESOURCE_MEM,
250 },
251};
252
253struct platform_device msm_device_tz_log = {
254 .name = "tz_log",
255 .id = 0,
256 .num_resources = ARRAY_SIZE(tzlog_resources),
257 .resource = tzlog_resources,
258};
259
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260static struct resource resources_uart_gsbi2[] = {
261 {
262 .start = MSM8960_GSBI2_UARTDM_IRQ,
263 .end = MSM8960_GSBI2_UARTDM_IRQ,
264 .flags = IORESOURCE_IRQ,
265 },
266 {
267 .start = MSM_UART2DM_PHYS,
268 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
269 .name = "uartdm_resource",
270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .start = MSM_GSBI2_PHYS,
274 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
275 .name = "gsbi_resource",
276 .flags = IORESOURCE_MEM,
277 },
278};
279
280struct platform_device msm8960_device_uart_gsbi2 = {
281 .name = "msm_serial_hsl",
282 .id = 0,
283 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
284 .resource = resources_uart_gsbi2,
285};
Mayank Rana9f51f582011-08-04 18:35:59 +0530286/* GSBI 6 used into UARTDM Mode */
287static struct resource msm_uart_dm6_resources[] = {
288 {
289 .start = MSM_UART6DM_PHYS,
290 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
291 .name = "uartdm_resource",
292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .start = GSBI6_UARTDM_IRQ,
296 .end = GSBI6_UARTDM_IRQ,
297 .flags = IORESOURCE_IRQ,
298 },
299 {
300 .start = MSM_GSBI6_PHYS,
301 .end = MSM_GSBI6_PHYS + 4 - 1,
302 .name = "gsbi_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = DMOV_HSUART_GSBI6_TX_CHAN,
307 .end = DMOV_HSUART_GSBI6_RX_CHAN,
308 .name = "uartdm_channels",
309 .flags = IORESOURCE_DMA,
310 },
311 {
312 .start = DMOV_HSUART_GSBI6_TX_CRCI,
313 .end = DMOV_HSUART_GSBI6_RX_CRCI,
314 .name = "uartdm_crci",
315 .flags = IORESOURCE_DMA,
316 },
317};
318static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
319struct platform_device msm_device_uart_dm6 = {
320 .name = "msm_serial_hs",
321 .id = 0,
322 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
323 .resource = msm_uart_dm6_resources,
324 .dev = {
325 .dma_mask = &msm_uart_dm6_dma_mask,
326 .coherent_dma_mask = DMA_BIT_MASK(32),
327 },
328};
Mayank Rana1f02d952012-07-04 19:11:20 +0530329
330/* GSBI 8 used into UARTDM Mode */
331static struct resource msm_uart_dm8_resources[] = {
332 {
333 .start = MSM_UART8DM_PHYS,
334 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
335 .name = "uartdm_resource",
336 .flags = IORESOURCE_MEM,
337 },
338 {
339 .start = GSBI8_UARTDM_IRQ,
340 .end = GSBI8_UARTDM_IRQ,
341 .flags = IORESOURCE_IRQ,
342 },
343 {
344 .start = MSM_GSBI8_PHYS,
345 .end = MSM_GSBI8_PHYS + 4 - 1,
346 .name = "gsbi_resource",
347 .flags = IORESOURCE_MEM,
348 },
349 {
350 .start = DMOV_HSUART_GSBI8_TX_CHAN,
351 .end = DMOV_HSUART_GSBI8_RX_CHAN,
352 .name = "uartdm_channels",
353 .flags = IORESOURCE_DMA,
354 },
355 {
356 .start = DMOV_HSUART_GSBI8_TX_CRCI,
357 .end = DMOV_HSUART_GSBI8_RX_CRCI,
358 .name = "uartdm_crci",
359 .flags = IORESOURCE_DMA,
360 },
361};
362
363static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
364struct platform_device msm_device_uart_dm8 = {
365 .name = "msm_serial_hs",
366 .id = 2,
367 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
368 .resource = msm_uart_dm8_resources,
369 .dev = {
370 .dma_mask = &msm_uart_dm8_dma_mask,
371 .coherent_dma_mask = DMA_BIT_MASK(32),
372 },
373};
374
Mayank Ranae009c922012-03-22 03:02:06 +0530375/*
376 * GSBI 9 used into UARTDM Mode
377 * For 8960 Fusion 2.2 Primary IPC
378 */
379static struct resource msm_uart_dm9_resources[] = {
380 {
381 .start = MSM_UART9DM_PHYS,
382 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
383 .name = "uartdm_resource",
384 .flags = IORESOURCE_MEM,
385 },
386 {
387 .start = GSBI9_UARTDM_IRQ,
388 .end = GSBI9_UARTDM_IRQ,
389 .flags = IORESOURCE_IRQ,
390 },
391 {
392 .start = MSM_GSBI9_PHYS,
393 .end = MSM_GSBI9_PHYS + 4 - 1,
394 .name = "gsbi_resource",
395 .flags = IORESOURCE_MEM,
396 },
397 {
398 .start = DMOV_HSUART_GSBI9_TX_CHAN,
399 .end = DMOV_HSUART_GSBI9_RX_CHAN,
400 .name = "uartdm_channels",
401 .flags = IORESOURCE_DMA,
402 },
403 {
404 .start = DMOV_HSUART_GSBI9_TX_CRCI,
405 .end = DMOV_HSUART_GSBI9_RX_CRCI,
406 .name = "uartdm_crci",
407 .flags = IORESOURCE_DMA,
408 },
409};
410static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
411struct platform_device msm_device_uart_dm9 = {
412 .name = "msm_serial_hs",
413 .id = 1,
414 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
415 .resource = msm_uart_dm9_resources,
416 .dev = {
417 .dma_mask = &msm_uart_dm9_dma_mask,
418 .coherent_dma_mask = DMA_BIT_MASK(32),
419 },
420};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421
422static struct resource resources_uart_gsbi5[] = {
423 {
424 .start = GSBI5_UARTDM_IRQ,
425 .end = GSBI5_UARTDM_IRQ,
426 .flags = IORESOURCE_IRQ,
427 },
428 {
429 .start = MSM_UART5DM_PHYS,
430 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
431 .name = "uartdm_resource",
432 .flags = IORESOURCE_MEM,
433 },
434 {
435 .start = MSM_GSBI5_PHYS,
436 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
437 .name = "gsbi_resource",
438 .flags = IORESOURCE_MEM,
439 },
440};
441
442struct platform_device msm8960_device_uart_gsbi5 = {
443 .name = "msm_serial_hsl",
444 .id = 0,
445 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
446 .resource = resources_uart_gsbi5,
447};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700448
449static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
450 .line = 0,
451};
452
453static struct resource resources_uart_gsbi8[] = {
454 {
455 .start = GSBI8_UARTDM_IRQ,
456 .end = GSBI8_UARTDM_IRQ,
457 .flags = IORESOURCE_IRQ,
458 },
459 {
460 .start = MSM_UART8DM_PHYS,
461 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
462 .name = "uartdm_resource",
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .start = MSM_GSBI8_PHYS,
467 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
468 .name = "gsbi_resource",
469 .flags = IORESOURCE_MEM,
470 },
471};
472
473struct platform_device msm8960_device_uart_gsbi8 = {
474 .name = "msm_serial_hsl",
475 .id = 1,
476 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
477 .resource = resources_uart_gsbi8,
478 .dev.platform_data = &uart_gsbi8_pdata,
479};
480
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481/* MSM Video core device */
482#ifdef CONFIG_MSM_BUS_SCALING
483static struct msm_bus_vectors vidc_init_vectors[] = {
484 {
485 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
486 .dst = MSM_BUS_SLAVE_EBI_CH0,
487 .ab = 0,
488 .ib = 0,
489 },
490 {
491 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
492 .dst = MSM_BUS_SLAVE_EBI_CH0,
493 .ab = 0,
494 .ib = 0,
495 },
496 {
497 .src = MSM_BUS_MASTER_AMPSS_M0,
498 .dst = MSM_BUS_SLAVE_EBI_CH0,
499 .ab = 0,
500 .ib = 0,
501 },
502 {
503 .src = MSM_BUS_MASTER_AMPSS_M0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 0,
506 .ib = 0,
507 },
508};
509static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
510 {
511 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
512 .dst = MSM_BUS_SLAVE_EBI_CH0,
513 .ab = 54525952,
514 .ib = 436207616,
515 },
516 {
517 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 72351744,
520 .ib = 289406976,
521 },
522 {
523 .src = MSM_BUS_MASTER_AMPSS_M0,
524 .dst = MSM_BUS_SLAVE_EBI_CH0,
525 .ab = 500000,
526 .ib = 1000000,
527 },
528 {
529 .src = MSM_BUS_MASTER_AMPSS_M0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 500000,
532 .ib = 1000000,
533 },
534};
535static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
536 {
537 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
538 .dst = MSM_BUS_SLAVE_EBI_CH0,
539 .ab = 40894464,
540 .ib = 327155712,
541 },
542 {
543 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
544 .dst = MSM_BUS_SLAVE_EBI_CH0,
545 .ab = 48234496,
546 .ib = 192937984,
547 },
548 {
549 .src = MSM_BUS_MASTER_AMPSS_M0,
550 .dst = MSM_BUS_SLAVE_EBI_CH0,
551 .ab = 500000,
552 .ib = 2000000,
553 },
554 {
555 .src = MSM_BUS_MASTER_AMPSS_M0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 500000,
558 .ib = 2000000,
559 },
560};
561static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
562 {
563 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
564 .dst = MSM_BUS_SLAVE_EBI_CH0,
565 .ab = 163577856,
566 .ib = 1308622848,
567 },
568 {
569 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
570 .dst = MSM_BUS_SLAVE_EBI_CH0,
571 .ab = 219152384,
572 .ib = 876609536,
573 },
574 {
575 .src = MSM_BUS_MASTER_AMPSS_M0,
576 .dst = MSM_BUS_SLAVE_EBI_CH0,
577 .ab = 1750000,
578 .ib = 3500000,
579 },
580 {
581 .src = MSM_BUS_MASTER_AMPSS_M0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 1750000,
584 .ib = 3500000,
585 },
586};
587static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
588 {
589 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
590 .dst = MSM_BUS_SLAVE_EBI_CH0,
591 .ab = 121634816,
592 .ib = 973078528,
593 },
594 {
595 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
596 .dst = MSM_BUS_SLAVE_EBI_CH0,
597 .ab = 155189248,
598 .ib = 620756992,
599 },
600 {
601 .src = MSM_BUS_MASTER_AMPSS_M0,
602 .dst = MSM_BUS_SLAVE_EBI_CH0,
603 .ab = 1750000,
604 .ib = 7000000,
605 },
606 {
607 .src = MSM_BUS_MASTER_AMPSS_M0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 1750000,
610 .ib = 7000000,
611 },
612};
613static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
614 {
615 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
616 .dst = MSM_BUS_SLAVE_EBI_CH0,
617 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700618 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700619 },
620 {
621 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
622 .dst = MSM_BUS_SLAVE_EBI_CH0,
623 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700624 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700625 },
626 {
627 .src = MSM_BUS_MASTER_AMPSS_M0,
628 .dst = MSM_BUS_SLAVE_EBI_CH0,
629 .ab = 2500000,
630 .ib = 5000000,
631 },
632 {
633 .src = MSM_BUS_MASTER_AMPSS_M0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 2500000,
636 .ib = 5000000,
637 },
638};
639static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
640 {
641 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
642 .dst = MSM_BUS_SLAVE_EBI_CH0,
643 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700644 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 },
646 {
647 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
648 .dst = MSM_BUS_SLAVE_EBI_CH0,
649 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700650 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700651 },
652 {
653 .src = MSM_BUS_MASTER_AMPSS_M0,
654 .dst = MSM_BUS_SLAVE_EBI_CH0,
655 .ab = 2500000,
656 .ib = 700000000,
657 },
658 {
659 .src = MSM_BUS_MASTER_AMPSS_M0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 2500000,
662 .ib = 10000000,
663 },
664};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700665static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
666 {
667 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
668 .dst = MSM_BUS_SLAVE_EBI_CH0,
669 .ab = 222298112,
670 .ib = 3522000000U,
671 },
672 {
673 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
674 .dst = MSM_BUS_SLAVE_EBI_CH0,
675 .ab = 330301440,
676 .ib = 3522000000U,
677 },
678 {
679 .src = MSM_BUS_MASTER_AMPSS_M0,
680 .dst = MSM_BUS_SLAVE_EBI_CH0,
681 .ab = 2500000,
682 .ib = 700000000,
683 },
684 {
685 .src = MSM_BUS_MASTER_AMPSS_M0,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 2500000,
688 .ib = 10000000,
689 },
690};
691static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
692 {
693 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
694 .dst = MSM_BUS_SLAVE_EBI_CH0,
695 .ab = 222298112,
696 .ib = 3522000000U,
697 },
698 {
699 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
700 .dst = MSM_BUS_SLAVE_EBI_CH0,
701 .ab = 330301440,
702 .ib = 3522000000U,
703 },
704 {
705 .src = MSM_BUS_MASTER_AMPSS_M0,
706 .dst = MSM_BUS_SLAVE_EBI_CH0,
707 .ab = 2500000,
708 .ib = 700000000,
709 },
710 {
711 .src = MSM_BUS_MASTER_AMPSS_M0,
712 .dst = MSM_BUS_SLAVE_EBI_CH0,
713 .ab = 2500000,
714 .ib = 10000000,
715 },
716};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717
718static struct msm_bus_paths vidc_bus_client_config[] = {
719 {
720 ARRAY_SIZE(vidc_init_vectors),
721 vidc_init_vectors,
722 },
723 {
724 ARRAY_SIZE(vidc_venc_vga_vectors),
725 vidc_venc_vga_vectors,
726 },
727 {
728 ARRAY_SIZE(vidc_vdec_vga_vectors),
729 vidc_vdec_vga_vectors,
730 },
731 {
732 ARRAY_SIZE(vidc_venc_720p_vectors),
733 vidc_venc_720p_vectors,
734 },
735 {
736 ARRAY_SIZE(vidc_vdec_720p_vectors),
737 vidc_vdec_720p_vectors,
738 },
739 {
740 ARRAY_SIZE(vidc_venc_1080p_vectors),
741 vidc_venc_1080p_vectors,
742 },
743 {
744 ARRAY_SIZE(vidc_vdec_1080p_vectors),
745 vidc_vdec_1080p_vectors,
746 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700747 {
748 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menon697e91b2012-08-20 15:25:50 -0700749 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700750 },
751 {
752 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
753 vidc_vdec_1080p_turbo_vectors,
754 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755};
756
757static struct msm_bus_scale_pdata vidc_bus_client_data = {
758 vidc_bus_client_config,
759 ARRAY_SIZE(vidc_bus_client_config),
760 .name = "vidc",
761};
Arun Menon697e91b2012-08-20 15:25:50 -0700762
763static struct msm_bus_vectors vidc_pro_init_vectors[] = {
764 {
765 .src = MSM_BUS_MASTER_VIDEO_ENC,
766 .dst = MSM_BUS_SLAVE_EBI_CH0,
767 .ab = 0,
768 .ib = 0,
769 },
770 {
771 .src = MSM_BUS_MASTER_VIDEO_DEC,
772 .dst = MSM_BUS_SLAVE_EBI_CH0,
773 .ab = 0,
774 .ib = 0,
775 },
776 {
777 .src = MSM_BUS_MASTER_AMPSS_M0,
778 .dst = MSM_BUS_SLAVE_EBI_CH0,
779 .ab = 0,
780 .ib = 0,
781 },
782 {
783 .src = MSM_BUS_MASTER_AMPSS_M0,
784 .dst = MSM_BUS_SLAVE_EBI_CH0,
785 .ab = 0,
786 .ib = 0,
787 },
788};
789static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
790 {
791 .src = MSM_BUS_MASTER_VIDEO_ENC,
792 .dst = MSM_BUS_SLAVE_EBI_CH0,
793 .ab = 54525952,
794 .ib = 436207616,
795 },
796 {
797 .src = MSM_BUS_MASTER_VIDEO_DEC,
798 .dst = MSM_BUS_SLAVE_EBI_CH0,
799 .ab = 72351744,
800 .ib = 289406976,
801 },
802 {
803 .src = MSM_BUS_MASTER_AMPSS_M0,
804 .dst = MSM_BUS_SLAVE_EBI_CH0,
805 .ab = 500000,
806 .ib = 1000000,
807 },
808 {
809 .src = MSM_BUS_MASTER_AMPSS_M0,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 500000,
812 .ib = 1000000,
813 },
814};
815static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
816 {
817 .src = MSM_BUS_MASTER_VIDEO_ENC,
818 .dst = MSM_BUS_SLAVE_EBI_CH0,
819 .ab = 40894464,
820 .ib = 327155712,
821 },
822 {
823 .src = MSM_BUS_MASTER_VIDEO_DEC,
824 .dst = MSM_BUS_SLAVE_EBI_CH0,
825 .ab = 48234496,
826 .ib = 192937984,
827 },
828 {
829 .src = MSM_BUS_MASTER_AMPSS_M0,
830 .dst = MSM_BUS_SLAVE_EBI_CH0,
831 .ab = 500000,
832 .ib = 2000000,
833 },
834 {
835 .src = MSM_BUS_MASTER_AMPSS_M0,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 500000,
838 .ib = 2000000,
839 },
840};
841static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
842 {
843 .src = MSM_BUS_MASTER_VIDEO_ENC,
844 .dst = MSM_BUS_SLAVE_EBI_CH0,
845 .ab = 163577856,
846 .ib = 1308622848,
847 },
848 {
849 .src = MSM_BUS_MASTER_VIDEO_DEC,
850 .dst = MSM_BUS_SLAVE_EBI_CH0,
851 .ab = 219152384,
852 .ib = 876609536,
853 },
854 {
855 .src = MSM_BUS_MASTER_AMPSS_M0,
856 .dst = MSM_BUS_SLAVE_EBI_CH0,
857 .ab = 1750000,
858 .ib = 3500000,
859 },
860 {
861 .src = MSM_BUS_MASTER_AMPSS_M0,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 1750000,
864 .ib = 3500000,
865 },
866};
867static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
868 {
869 .src = MSM_BUS_MASTER_VIDEO_ENC,
870 .dst = MSM_BUS_SLAVE_EBI_CH0,
871 .ab = 121634816,
872 .ib = 973078528,
873 },
874 {
875 .src = MSM_BUS_MASTER_VIDEO_DEC,
876 .dst = MSM_BUS_SLAVE_EBI_CH0,
877 .ab = 155189248,
878 .ib = 620756992,
879 },
880 {
881 .src = MSM_BUS_MASTER_AMPSS_M0,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 1750000,
884 .ib = 7000000,
885 },
886 {
887 .src = MSM_BUS_MASTER_AMPSS_M0,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 1750000,
890 .ib = 7000000,
891 },
892};
893static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
894 {
895 .src = MSM_BUS_MASTER_VIDEO_ENC,
896 .dst = MSM_BUS_SLAVE_EBI_CH0,
897 .ab = 372244480,
898 .ib = 2560000000U,
899 },
900 {
901 .src = MSM_BUS_MASTER_VIDEO_DEC,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 501219328,
904 .ib = 2560000000U,
905 },
906 {
907 .src = MSM_BUS_MASTER_AMPSS_M0,
908 .dst = MSM_BUS_SLAVE_EBI_CH0,
909 .ab = 2500000,
910 .ib = 5000000,
911 },
912 {
913 .src = MSM_BUS_MASTER_AMPSS_M0,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 2500000,
916 .ib = 5000000,
917 },
918};
919static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
920 {
921 .src = MSM_BUS_MASTER_VIDEO_ENC,
922 .dst = MSM_BUS_SLAVE_EBI_CH0,
923 .ab = 222298112,
924 .ib = 2560000000U,
925 },
926 {
927 .src = MSM_BUS_MASTER_VIDEO_DEC,
928 .dst = MSM_BUS_SLAVE_EBI_CH0,
929 .ab = 330301440,
930 .ib = 2560000000U,
931 },
932 {
933 .src = MSM_BUS_MASTER_AMPSS_M0,
934 .dst = MSM_BUS_SLAVE_EBI_CH0,
935 .ab = 2500000,
936 .ib = 700000000,
937 },
938 {
939 .src = MSM_BUS_MASTER_AMPSS_M0,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 2500000,
942 .ib = 10000000,
943 },
944};
945static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
946 {
947 .src = MSM_BUS_MASTER_VIDEO_ENC,
948 .dst = MSM_BUS_SLAVE_EBI_CH0,
949 .ab = 222298112,
950 .ib = 3522000000U,
951 },
952 {
953 .src = MSM_BUS_MASTER_VIDEO_DEC,
954 .dst = MSM_BUS_SLAVE_EBI_CH0,
955 .ab = 330301440,
956 .ib = 3522000000U,
957 },
958 {
959 .src = MSM_BUS_MASTER_AMPSS_M0,
960 .dst = MSM_BUS_SLAVE_EBI_CH0,
961 .ab = 2500000,
962 .ib = 700000000,
963 },
964 {
965 .src = MSM_BUS_MASTER_AMPSS_M0,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 2500000,
968 .ib = 10000000,
969 },
970};
971static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
972 {
973 .src = MSM_BUS_MASTER_VIDEO_ENC,
974 .dst = MSM_BUS_SLAVE_EBI_CH0,
975 .ab = 222298112,
976 .ib = 3522000000U,
977 },
978 {
979 .src = MSM_BUS_MASTER_VIDEO_DEC,
980 .dst = MSM_BUS_SLAVE_EBI_CH0,
981 .ab = 330301440,
982 .ib = 3522000000U,
983 },
984 {
985 .src = MSM_BUS_MASTER_AMPSS_M0,
986 .dst = MSM_BUS_SLAVE_EBI_CH0,
987 .ab = 2500000,
988 .ib = 700000000,
989 },
990 {
991 .src = MSM_BUS_MASTER_AMPSS_M0,
992 .dst = MSM_BUS_SLAVE_EBI_CH0,
993 .ab = 2500000,
994 .ib = 10000000,
995 },
996};
997
998static struct msm_bus_paths vidc_pro_bus_client_config[] = {
999 {
1000 ARRAY_SIZE(vidc_pro_init_vectors),
1001 vidc_pro_init_vectors,
1002 },
1003 {
1004 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
1005 vidc_pro_venc_vga_vectors,
1006 },
1007 {
1008 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1009 vidc_pro_vdec_vga_vectors,
1010 },
1011 {
1012 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1013 vidc_pro_venc_720p_vectors,
1014 },
1015 {
1016 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1017 vidc_pro_vdec_720p_vectors,
1018 },
1019 {
1020 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1021 vidc_pro_venc_1080p_vectors,
1022 },
1023 {
1024 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1025 vidc_pro_vdec_1080p_vectors,
1026 },
1027 {
1028 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1029 vidc_pro_venc_1080p_turbo_vectors,
1030 },
1031 {
1032 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1033 vidc_pro_vdec_1080p_turbo_vectors,
1034 },
1035};
1036
1037static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1038 vidc_pro_bus_client_config,
1039 ARRAY_SIZE(vidc_bus_client_config),
1040 .name = "vidc",
1041};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001042#endif
1043
Mona Hossain9c430e32011-07-27 11:04:47 -07001044#ifdef CONFIG_HW_RANDOM_MSM
1045/* PRNG device */
1046#define MSM_PRNG_PHYS 0x1A500000
1047static struct resource rng_resources = {
1048 .flags = IORESOURCE_MEM,
1049 .start = MSM_PRNG_PHYS,
1050 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1051};
1052
1053struct platform_device msm_device_rng = {
1054 .name = "msm_rng",
1055 .id = 0,
1056 .num_resources = 1,
1057 .resource = &rng_resources,
1058};
1059#endif
1060
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061#define MSM_VIDC_BASE_PHYS 0x04400000
1062#define MSM_VIDC_BASE_SIZE 0x00100000
1063
1064static struct resource msm_device_vidc_resources[] = {
1065 {
1066 .start = MSM_VIDC_BASE_PHYS,
1067 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1068 .flags = IORESOURCE_MEM,
1069 },
1070 {
1071 .start = VCODEC_IRQ,
1072 .end = VCODEC_IRQ,
1073 .flags = IORESOURCE_IRQ,
1074 },
1075};
1076
Arun Menon8ef6d5a2013-01-04 21:20:26 -08001077int64_t vidc_v4l2_ns_iommu_mapping[] = {-1, -1};
1078int64_t vidc_v4l2_cp_iommu_mapping[] = {-1, -1};
1079int64_t *vidc_v4l2_iommu_mappings[] = {
1080 [MSM_VIDC_V4L2_IOMMU_MAP_NS] = vidc_v4l2_ns_iommu_mapping,
1081 [MSM_VIDC_V4L2_IOMMU_MAP_CP] = vidc_v4l2_cp_iommu_mapping,
1082};
1083
1084int64_t vidc_v4l2_load_1[] = {-1, -1};
1085int64_t vidc_v4l2_load_2[] = {-1, -1};
1086int64_t *vidc_v4l2_load_table[] = {
1087 vidc_v4l2_load_1,
1088 vidc_v4l2_load_2,
1089};
1090
1091static struct msm_vidc_v4l2_platform_data vidc_v4l2_plaform_data = {
1092 .iommu_table = vidc_v4l2_iommu_mappings,
1093 .num_iommu_table = 2,
1094 .load_table = vidc_v4l2_load_table,
1095 .num_load_table = 2,
Deva Ramasubramanian1973ba82013-03-27 15:34:38 -07001096 .max_load = 800*480*30/256,
Arun Menon8ef6d5a2013-01-04 21:20:26 -08001097};
1098
1099struct platform_device msm_device_vidc_v4l2 = {
1100 .name = "msm_vidc_v4l2",
1101 .id = 0,
1102 .num_resources = 0,
1103 .dev = {
1104 .platform_data = &vidc_v4l2_plaform_data,
1105 },
1106};
1107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001108struct msm_vidc_platform_data vidc_platform_data = {
1109#ifdef CONFIG_MSM_BUS_SCALING
1110 .vidc_bus_client_pdata = &vidc_bus_client_data,
1111#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001112#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001113 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001114 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001115 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001116#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001117 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001118 .enable_ion = 0,
1119#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001120 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301121 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001122 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301123 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001124};
1125
1126struct platform_device msm_device_vidc = {
1127 .name = "msm_vidc",
1128 .id = 0,
1129 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1130 .resource = msm_device_vidc_resources,
1131 .dev = {
1132 .platform_data = &vidc_platform_data,
1133 },
1134};
1135
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001136#define MSM_SDC1_BASE 0x12400000
1137#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1138#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1139#define MSM_SDC2_BASE 0x12140000
1140#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1141#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142#define MSM_SDC3_BASE 0x12180000
1143#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1144#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1145#define MSM_SDC4_BASE 0x121C0000
1146#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1147#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1148#define MSM_SDC5_BASE 0x12200000
1149#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1150#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1151
1152static struct resource resources_sdc1[] = {
1153 {
1154 .name = "core_mem",
1155 .flags = IORESOURCE_MEM,
1156 .start = MSM_SDC1_BASE,
1157 .end = MSM_SDC1_DML_BASE - 1,
1158 },
1159 {
1160 .name = "core_irq",
1161 .flags = IORESOURCE_IRQ,
1162 .start = SDC1_IRQ_0,
1163 .end = SDC1_IRQ_0
1164 },
1165#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1166 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301167 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001168 .start = MSM_SDC1_DML_BASE,
1169 .end = MSM_SDC1_BAM_BASE - 1,
1170 .flags = IORESOURCE_MEM,
1171 },
1172 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301173 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001174 .start = MSM_SDC1_BAM_BASE,
1175 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1176 .flags = IORESOURCE_MEM,
1177 },
1178 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301179 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 .start = SDC1_BAM_IRQ,
1181 .end = SDC1_BAM_IRQ,
1182 .flags = IORESOURCE_IRQ,
1183 },
1184#endif
1185};
1186
1187static struct resource resources_sdc2[] = {
1188 {
1189 .name = "core_mem",
1190 .flags = IORESOURCE_MEM,
1191 .start = MSM_SDC2_BASE,
1192 .end = MSM_SDC2_DML_BASE - 1,
1193 },
1194 {
1195 .name = "core_irq",
1196 .flags = IORESOURCE_IRQ,
1197 .start = SDC2_IRQ_0,
1198 .end = SDC2_IRQ_0
1199 },
1200#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1201 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301202 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001203 .start = MSM_SDC2_DML_BASE,
1204 .end = MSM_SDC2_BAM_BASE - 1,
1205 .flags = IORESOURCE_MEM,
1206 },
1207 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301208 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209 .start = MSM_SDC2_BAM_BASE,
1210 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1211 .flags = IORESOURCE_MEM,
1212 },
1213 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301214 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001215 .start = SDC2_BAM_IRQ,
1216 .end = SDC2_BAM_IRQ,
1217 .flags = IORESOURCE_IRQ,
1218 },
1219#endif
1220};
1221
1222static struct resource resources_sdc3[] = {
1223 {
1224 .name = "core_mem",
1225 .flags = IORESOURCE_MEM,
1226 .start = MSM_SDC3_BASE,
1227 .end = MSM_SDC3_DML_BASE - 1,
1228 },
1229 {
1230 .name = "core_irq",
1231 .flags = IORESOURCE_IRQ,
1232 .start = SDC3_IRQ_0,
1233 .end = SDC3_IRQ_0
1234 },
1235#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1236 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301237 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001238 .start = MSM_SDC3_DML_BASE,
1239 .end = MSM_SDC3_BAM_BASE - 1,
1240 .flags = IORESOURCE_MEM,
1241 },
1242 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301243 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001244 .start = MSM_SDC3_BAM_BASE,
1245 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1246 .flags = IORESOURCE_MEM,
1247 },
1248 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301249 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001250 .start = SDC3_BAM_IRQ,
1251 .end = SDC3_BAM_IRQ,
1252 .flags = IORESOURCE_IRQ,
1253 },
1254#endif
1255};
1256
1257static struct resource resources_sdc4[] = {
1258 {
1259 .name = "core_mem",
1260 .flags = IORESOURCE_MEM,
1261 .start = MSM_SDC4_BASE,
1262 .end = MSM_SDC4_DML_BASE - 1,
1263 },
1264 {
1265 .name = "core_irq",
1266 .flags = IORESOURCE_IRQ,
1267 .start = SDC4_IRQ_0,
1268 .end = SDC4_IRQ_0
1269 },
1270#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1271 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301272 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 .start = MSM_SDC4_DML_BASE,
1274 .end = MSM_SDC4_BAM_BASE - 1,
1275 .flags = IORESOURCE_MEM,
1276 },
1277 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301278 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279 .start = MSM_SDC4_BAM_BASE,
1280 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1281 .flags = IORESOURCE_MEM,
1282 },
1283 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301284 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 .start = SDC4_BAM_IRQ,
1286 .end = SDC4_BAM_IRQ,
1287 .flags = IORESOURCE_IRQ,
1288 },
1289#endif
1290};
1291
1292static struct resource resources_sdc5[] = {
1293 {
1294 .name = "core_mem",
1295 .flags = IORESOURCE_MEM,
1296 .start = MSM_SDC5_BASE,
1297 .end = MSM_SDC5_DML_BASE - 1,
1298 },
1299 {
1300 .name = "core_irq",
1301 .flags = IORESOURCE_IRQ,
1302 .start = SDC5_IRQ_0,
1303 .end = SDC5_IRQ_0
1304 },
1305#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1306 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301307 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308 .start = MSM_SDC5_DML_BASE,
1309 .end = MSM_SDC5_BAM_BASE - 1,
1310 .flags = IORESOURCE_MEM,
1311 },
1312 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301313 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314 .start = MSM_SDC5_BAM_BASE,
1315 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1316 .flags = IORESOURCE_MEM,
1317 },
1318 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301319 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001320 .start = SDC5_BAM_IRQ,
1321 .end = SDC5_BAM_IRQ,
1322 .flags = IORESOURCE_IRQ,
1323 },
1324#endif
1325};
1326
1327struct platform_device msm_device_sdc1 = {
1328 .name = "msm_sdcc",
1329 .id = 1,
1330 .num_resources = ARRAY_SIZE(resources_sdc1),
1331 .resource = resources_sdc1,
1332 .dev = {
1333 .coherent_dma_mask = 0xffffffff,
1334 },
1335};
1336
1337struct platform_device msm_device_sdc2 = {
1338 .name = "msm_sdcc",
1339 .id = 2,
1340 .num_resources = ARRAY_SIZE(resources_sdc2),
1341 .resource = resources_sdc2,
1342 .dev = {
1343 .coherent_dma_mask = 0xffffffff,
1344 },
1345};
1346
1347struct platform_device msm_device_sdc3 = {
1348 .name = "msm_sdcc",
1349 .id = 3,
1350 .num_resources = ARRAY_SIZE(resources_sdc3),
1351 .resource = resources_sdc3,
1352 .dev = {
1353 .coherent_dma_mask = 0xffffffff,
1354 },
1355};
1356
1357struct platform_device msm_device_sdc4 = {
1358 .name = "msm_sdcc",
1359 .id = 4,
1360 .num_resources = ARRAY_SIZE(resources_sdc4),
1361 .resource = resources_sdc4,
1362 .dev = {
1363 .coherent_dma_mask = 0xffffffff,
1364 },
1365};
1366
1367struct platform_device msm_device_sdc5 = {
1368 .name = "msm_sdcc",
1369 .id = 5,
1370 .num_resources = ARRAY_SIZE(resources_sdc5),
1371 .resource = resources_sdc5,
1372 .dev = {
1373 .coherent_dma_mask = 0xffffffff,
1374 },
1375};
1376
Stephen Boydeb819882011-08-29 14:46:30 -07001377static struct resource msm_8960_q6_lpass_resources[] = {
1378 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001379 .start = 0x28800000,
1380 .end = 0x28800000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001381 .flags = IORESOURCE_MEM,
1382 },
Stephen Boyda1cf76b2012-06-13 12:05:35 -07001383 {
1384 .start = LPASS_Q6SS_WDOG_EXPIRED,
1385 .end = LPASS_Q6SS_WDOG_EXPIRED,
1386 .flags = IORESOURCE_IRQ,
1387 },
Stephen Boydeb819882011-08-29 14:46:30 -07001388};
1389
1390static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1391 .strap_tcm_base = 0x01460000,
1392 .strap_ahb_upper = 0x00290000,
1393 .strap_ahb_lower = 0x00000280,
Stephen Boydbdb53f32012-06-05 18:39:47 -07001394 .aclk_reg = MSM_CLK_CTL_BASE + 0x23A0,
Stephen Boydeb819882011-08-29 14:46:30 -07001395 .name = "q6",
1396 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001397 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001398};
1399
1400struct platform_device msm_8960_q6_lpass = {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001401 .name = "pil-q6v4-lpass",
1402 .id = -1,
Stephen Boydeb819882011-08-29 14:46:30 -07001403 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1404 .resource = msm_8960_q6_lpass_resources,
1405 .dev.platform_data = &msm_8960_q6_lpass_data,
1406};
1407
Stephen Boydbdb53f32012-06-05 18:39:47 -07001408static struct resource msm_8960_q6_mss_resources[] = {
Stephen Boydeb819882011-08-29 14:46:30 -07001409 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001410 .start = 0x08800000,
1411 .end = 0x08800000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001412 .flags = IORESOURCE_MEM,
1413 },
1414 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001415 .start = 0x00900000,
1416 .end = 0x00900000 + SZ_16K - 1,
1417 .flags = IORESOURCE_MEM,
1418 },
1419 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001420 .start = 0x08B00000,
1421 .end = 0x08B00000 + SZ_256 - 1,
1422 .flags = IORESOURCE_MEM,
1423 },
1424 {
Stephen Boyd2efa9962012-06-12 14:20:12 -07001425 .start = 0x08882000,
1426 .end = 0x08882000 + SZ_256 - 1,
1427 .flags = IORESOURCE_MEM,
1428 },
1429 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001430 .start = 0x08900000,
1431 .end = 0x08900000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001432 .flags = IORESOURCE_MEM,
1433 },
Stephen Boyd2efa9962012-06-12 14:20:12 -07001434 {
1435 .start = 0x08982000,
1436 .end = 0x08982000 + SZ_256 - 1,
1437 .flags = IORESOURCE_MEM,
1438 },
1439 {
1440 .start = Q6FW_WDOG_EXPIRED_IRQ,
1441 .end = Q6FW_WDOG_EXPIRED_IRQ,
1442 .flags = IORESOURCE_IRQ,
1443 },
1444 {
1445 .start = Q6SW_WDOG_EXPIRED_IRQ,
1446 .end = Q6SW_WDOG_EXPIRED_IRQ,
1447 .flags = IORESOURCE_IRQ,
1448 },
Stephen Boydeb819882011-08-29 14:46:30 -07001449};
1450
Stephen Boydbdb53f32012-06-05 18:39:47 -07001451static struct pil_q6v4_pdata msm_8960_q6_mss_data[2] = {
Stephen Boydeb819882011-08-29 14:46:30 -07001452 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001453 .strap_tcm_base = 0x00400000,
1454 .strap_ahb_upper = 0x00090000,
1455 .strap_ahb_lower = 0x00000080,
1456 .aclk_reg = MSM_CLK_CTL_BASE + 0x2C6C,
1457 .jtag_clk_reg = MSM_CLK_CTL_BASE + 0x2044,
1458 .name = "modem_fw",
Stephen Boydbdb53f32012-06-05 18:39:47 -07001459 .pas_id = PAS_MODEM_FW,
1460 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001461 },
1462 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001463 .strap_tcm_base = 0x00420000,
1464 .strap_ahb_upper = 0x00090000,
1465 .strap_ahb_lower = 0x00000080,
1466 .aclk_reg = MSM_CLK_CTL_BASE + 0x2040,
1467 .jtag_clk_reg = MSM_CLK_CTL_BASE + 0x2C68,
1468 .name = "modem",
Stephen Boydbdb53f32012-06-05 18:39:47 -07001469 .pas_id = PAS_MODEM_SW,
1470 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
1471 }
Stephen Boydeb819882011-08-29 14:46:30 -07001472};
1473
Stephen Boydbdb53f32012-06-05 18:39:47 -07001474struct platform_device msm_8960_q6_mss = {
1475 .name = "pil-q6v4-modem",
1476 .id = -1,
1477 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_resources),
1478 .resource = msm_8960_q6_mss_resources,
1479 .dev.platform_data = msm_8960_q6_mss_data,
Stephen Boydeb819882011-08-29 14:46:30 -07001480};
1481
Stephen Boyd322a9922011-09-20 01:05:54 -07001482static struct resource msm_8960_riva_resources[] = {
1483 {
1484 .start = 0x03204000,
1485 .end = 0x03204000 + SZ_256 - 1,
1486 .flags = IORESOURCE_MEM,
1487 },
Stephen Boydfdec00d2012-05-10 17:04:49 -07001488 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001489 .start = 0x00900000,
1490 .end = 0x00900000 + SZ_16K - 1,
1491 .flags = IORESOURCE_MEM,
1492 },
1493 {
Stephen Boydfdec00d2012-05-10 17:04:49 -07001494 .start = RIVA_APSS_WDOG_BITE_RESET_RDY_IRQ,
1495 .end = RIVA_APSS_WDOG_BITE_RESET_RDY_IRQ,
1496 .flags = IORESOURCE_IRQ,
1497 },
Stephen Boyd322a9922011-09-20 01:05:54 -07001498};
1499
1500struct platform_device msm_8960_riva = {
1501 .name = "pil_riva",
1502 .id = -1,
1503 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1504 .resource = msm_8960_riva_resources,
1505};
1506
Stephen Boydd89eebe2011-09-28 23:28:11 -07001507struct platform_device msm_pil_tzapps = {
1508 .name = "pil_tzapps",
1509 .id = -1,
1510};
1511
Stephen Boydf169b4b2012-05-10 17:55:55 -07001512static struct resource msm_pil_dsps_resources[] = {
1513 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001514 .start = 0x00900000,
1515 .end = 0x00900000 + SZ_16K - 1,
1516 .flags = IORESOURCE_MEM,
1517 },
1518 {
Stephen Boydf169b4b2012-05-10 17:55:55 -07001519 .start = PPSS_WDOG_TIMER_IRQ,
1520 .end = PPSS_WDOG_TIMER_IRQ,
1521 .flags = IORESOURCE_IRQ,
1522 },
1523 {
1524 .start = 0x12080000,
1525 .end = 0x12080000 + SZ_8K - 1,
1526 .flags = IORESOURCE_MEM,
1527 },
1528};
1529
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001530struct platform_device msm_pil_dsps = {
Stephen Boydf169b4b2012-05-10 17:55:55 -07001531 .name = "pil_dsps",
1532 .id = -1,
1533 .resource = msm_pil_dsps_resources,
1534 .num_resources = ARRAY_SIZE(msm_pil_dsps_resources),
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001535 .dev.platform_data = "dsps",
1536};
1537
Stephen Boyd7b973de2012-03-09 12:26:16 -08001538struct platform_device msm_pil_vidc = {
1539 .name = "pil_vidc",
1540 .id = -1,
1541};
1542
Eric Holmberg023d25c2012-03-01 12:27:55 -07001543static struct resource smd_resource[] = {
1544 {
1545 .name = "a9_m2a_0",
1546 .start = INT_A9_M2A_0,
1547 .flags = IORESOURCE_IRQ,
1548 },
1549 {
1550 .name = "a9_m2a_5",
1551 .start = INT_A9_M2A_5,
1552 .flags = IORESOURCE_IRQ,
1553 },
1554 {
1555 .name = "adsp_a11",
1556 .start = INT_ADSP_A11,
1557 .flags = IORESOURCE_IRQ,
1558 },
1559 {
1560 .name = "adsp_a11_smsm",
1561 .start = INT_ADSP_A11_SMSM,
1562 .flags = IORESOURCE_IRQ,
1563 },
1564 {
1565 .name = "dsps_a11",
1566 .start = INT_DSPS_A11,
1567 .flags = IORESOURCE_IRQ,
1568 },
1569 {
1570 .name = "dsps_a11_smsm",
1571 .start = INT_DSPS_A11_SMSM,
1572 .flags = IORESOURCE_IRQ,
1573 },
1574 {
1575 .name = "wcnss_a11",
1576 .start = INT_WCNSS_A11,
1577 .flags = IORESOURCE_IRQ,
1578 },
1579 {
1580 .name = "wcnss_a11_smsm",
1581 .start = INT_WCNSS_A11_SMSM,
1582 .flags = IORESOURCE_IRQ,
1583 },
1584};
1585
1586static struct smd_subsystem_config smd_config_list[] = {
1587 {
1588 .irq_config_id = SMD_MODEM,
1589 .subsys_name = "modem",
1590 .edge = SMD_APPS_MODEM,
1591
1592 .smd_int.irq_name = "a9_m2a_0",
1593 .smd_int.flags = IRQF_TRIGGER_RISING,
1594 .smd_int.irq_id = -1,
1595 .smd_int.device_name = "smd_dev",
1596 .smd_int.dev_id = 0,
1597 .smd_int.out_bit_pos = 1 << 3,
1598 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1599 .smd_int.out_offset = 0x8,
1600
1601 .smsm_int.irq_name = "a9_m2a_5",
1602 .smsm_int.flags = IRQF_TRIGGER_RISING,
1603 .smsm_int.irq_id = -1,
1604 .smsm_int.device_name = "smd_smsm",
1605 .smsm_int.dev_id = 0,
1606 .smsm_int.out_bit_pos = 1 << 4,
1607 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1608 .smsm_int.out_offset = 0x8,
1609 },
1610 {
1611 .irq_config_id = SMD_Q6,
Stephen Boyd77db8bb2012-06-27 15:15:16 -07001612 .subsys_name = "adsp",
Eric Holmberg023d25c2012-03-01 12:27:55 -07001613 .edge = SMD_APPS_QDSP,
1614
1615 .smd_int.irq_name = "adsp_a11",
1616 .smd_int.flags = IRQF_TRIGGER_RISING,
1617 .smd_int.irq_id = -1,
1618 .smd_int.device_name = "smd_dev",
1619 .smd_int.dev_id = 0,
1620 .smd_int.out_bit_pos = 1 << 15,
1621 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1622 .smd_int.out_offset = 0x8,
1623
1624 .smsm_int.irq_name = "adsp_a11_smsm",
1625 .smsm_int.flags = IRQF_TRIGGER_RISING,
1626 .smsm_int.irq_id = -1,
1627 .smsm_int.device_name = "smd_smsm",
1628 .smsm_int.dev_id = 0,
1629 .smsm_int.out_bit_pos = 1 << 14,
1630 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1631 .smsm_int.out_offset = 0x8,
1632 },
1633 {
1634 .irq_config_id = SMD_DSPS,
1635 .subsys_name = "dsps",
1636 .edge = SMD_APPS_DSPS,
1637
1638 .smd_int.irq_name = "dsps_a11",
1639 .smd_int.flags = IRQF_TRIGGER_RISING,
1640 .smd_int.irq_id = -1,
1641 .smd_int.device_name = "smd_dev",
1642 .smd_int.dev_id = 0,
1643 .smd_int.out_bit_pos = 1,
1644 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1645 .smd_int.out_offset = 0x4080,
1646
1647 .smsm_int.irq_name = "dsps_a11_smsm",
1648 .smsm_int.flags = IRQF_TRIGGER_RISING,
1649 .smsm_int.irq_id = -1,
1650 .smsm_int.device_name = "smd_smsm",
1651 .smsm_int.dev_id = 0,
1652 .smsm_int.out_bit_pos = 1,
1653 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1654 .smsm_int.out_offset = 0x4094,
1655 },
1656 {
1657 .irq_config_id = SMD_WCNSS,
1658 .subsys_name = "wcnss",
1659 .edge = SMD_APPS_WCNSS,
1660
1661 .smd_int.irq_name = "wcnss_a11",
1662 .smd_int.flags = IRQF_TRIGGER_RISING,
1663 .smd_int.irq_id = -1,
1664 .smd_int.device_name = "smd_dev",
1665 .smd_int.dev_id = 0,
1666 .smd_int.out_bit_pos = 1 << 25,
1667 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1668 .smd_int.out_offset = 0x8,
1669
1670 .smsm_int.irq_name = "wcnss_a11_smsm",
1671 .smsm_int.flags = IRQF_TRIGGER_RISING,
1672 .smsm_int.irq_id = -1,
1673 .smsm_int.device_name = "smd_smsm",
1674 .smsm_int.dev_id = 0,
1675 .smsm_int.out_bit_pos = 1 << 23,
1676 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1677 .smsm_int.out_offset = 0x8,
1678 },
1679};
1680
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001681static struct smd_subsystem_restart_config smd_ssr_config = {
1682 .disable_smsm_reset_handshake = 1,
1683};
1684
Eric Holmberg023d25c2012-03-01 12:27:55 -07001685static struct smd_platform smd_platform_data = {
1686 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1687 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001688 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001689};
1690
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001691struct platform_device msm_device_smd = {
1692 .name = "msm_smd",
1693 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001694 .resource = smd_resource,
1695 .num_resources = ARRAY_SIZE(smd_resource),
1696 .dev = {
1697 .platform_data = &smd_platform_data,
1698 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001699};
1700
1701struct platform_device msm_device_bam_dmux = {
1702 .name = "BAM_RMNT",
1703 .id = -1,
1704};
1705
Anji Jonnalaf91d8972013-02-26 17:55:50 +05301706static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
1707 .base_addr = MSM_ACC0_BASE + 0x08,
1708 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
1709 .mask = 1UL << 13,
1710};
1711struct platform_device msm8960_cpu_slp_status = {
1712 .name = "cpu_slp_status",
1713 .id = -1,
1714 .dev = {
1715 .platform_data = &msm_pm_slp_sts_data,
1716 },
1717};
1718
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001719static struct msm_watchdog_pdata msm_watchdog_pdata = {
1720 .pet_time = 10000,
1721 .bark_time = 11000,
1722 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001723 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1724};
1725
1726static struct resource msm_watchdog_resources[] = {
1727 {
1728 .start = WDT0_ACCSCSSNBARK_INT,
1729 .end = WDT0_ACCSCSSNBARK_INT,
1730 .flags = IORESOURCE_IRQ,
1731 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001732};
1733
1734struct platform_device msm8960_device_watchdog = {
1735 .name = "msm_watchdog",
1736 .id = -1,
1737 .dev = {
1738 .platform_data = &msm_watchdog_pdata,
1739 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001740 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1741 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001742};
1743
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001744static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001745 {
1746 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001747 .flags = IORESOURCE_IRQ,
1748 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001749 {
1750 .start = 0x18320000,
1751 .end = 0x18320000 + SZ_1M - 1,
1752 .flags = IORESOURCE_MEM,
1753 },
1754};
1755
1756static struct msm_dmov_pdata msm_dmov_pdata = {
1757 .sd = 1,
1758 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001759};
1760
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001761struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001762 .name = "msm_dmov",
1763 .id = -1,
1764 .resource = msm_dmov_resource,
1765 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001766 .dev = {
1767 .platform_data = &msm_dmov_pdata,
1768 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001769};
1770
1771static struct platform_device *msm_sdcc_devices[] __initdata = {
1772 &msm_device_sdc1,
1773 &msm_device_sdc2,
1774 &msm_device_sdc3,
1775 &msm_device_sdc4,
1776 &msm_device_sdc5,
1777};
1778
1779int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1780{
1781 struct platform_device *pdev;
1782
1783 if (controller < 1 || controller > 5)
1784 return -EINVAL;
1785
1786 pdev = msm_sdcc_devices[controller-1];
1787 pdev->dev.platform_data = plat;
1788 return platform_device_register(pdev);
1789}
1790
1791static struct resource resources_qup_i2c_gsbi4[] = {
1792 {
1793 .name = "gsbi_qup_i2c_addr",
1794 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001795 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001796 .flags = IORESOURCE_MEM,
1797 },
1798 {
1799 .name = "qup_phys_addr",
1800 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001801 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001802 .flags = IORESOURCE_MEM,
1803 },
1804 {
1805 .name = "qup_err_intr",
1806 .start = GSBI4_QUP_IRQ,
1807 .end = GSBI4_QUP_IRQ,
1808 .flags = IORESOURCE_IRQ,
1809 },
1810};
1811
1812struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1813 .name = "qup_i2c",
1814 .id = 4,
1815 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1816 .resource = resources_qup_i2c_gsbi4,
1817};
1818
1819static struct resource resources_qup_i2c_gsbi3[] = {
1820 {
1821 .name = "gsbi_qup_i2c_addr",
1822 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001823 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001824 .flags = IORESOURCE_MEM,
1825 },
1826 {
1827 .name = "qup_phys_addr",
1828 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001829 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001830 .flags = IORESOURCE_MEM,
1831 },
1832 {
1833 .name = "qup_err_intr",
1834 .start = GSBI3_QUP_IRQ,
1835 .end = GSBI3_QUP_IRQ,
1836 .flags = IORESOURCE_IRQ,
1837 },
1838};
1839
1840struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1841 .name = "qup_i2c",
1842 .id = 3,
1843 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1844 .resource = resources_qup_i2c_gsbi3,
1845};
1846
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001847static struct resource resources_qup_i2c_gsbi9[] = {
1848 {
1849 .name = "gsbi_qup_i2c_addr",
1850 .start = MSM_GSBI9_PHYS,
1851 .end = MSM_GSBI9_PHYS + 4 - 1,
1852 .flags = IORESOURCE_MEM,
1853 },
1854 {
1855 .name = "qup_phys_addr",
1856 .start = MSM_GSBI9_QUP_PHYS,
1857 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1858 .flags = IORESOURCE_MEM,
1859 },
1860 {
1861 .name = "qup_err_intr",
1862 .start = GSBI9_QUP_IRQ,
1863 .end = GSBI9_QUP_IRQ,
1864 .flags = IORESOURCE_IRQ,
1865 },
1866};
1867
1868struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1869 .name = "qup_i2c",
1870 .id = 0,
1871 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1872 .resource = resources_qup_i2c_gsbi9,
1873};
1874
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001875static struct resource resources_qup_i2c_gsbi10[] = {
1876 {
1877 .name = "gsbi_qup_i2c_addr",
1878 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001879 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001880 .flags = IORESOURCE_MEM,
1881 },
1882 {
1883 .name = "qup_phys_addr",
1884 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001885 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001886 .flags = IORESOURCE_MEM,
1887 },
1888 {
1889 .name = "qup_err_intr",
1890 .start = GSBI10_QUP_IRQ,
1891 .end = GSBI10_QUP_IRQ,
1892 .flags = IORESOURCE_IRQ,
1893 },
1894};
1895
1896struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1897 .name = "qup_i2c",
1898 .id = 10,
1899 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1900 .resource = resources_qup_i2c_gsbi10,
1901};
1902
1903static struct resource resources_qup_i2c_gsbi12[] = {
1904 {
1905 .name = "gsbi_qup_i2c_addr",
1906 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001907 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001908 .flags = IORESOURCE_MEM,
1909 },
1910 {
1911 .name = "qup_phys_addr",
1912 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001913 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001914 .flags = IORESOURCE_MEM,
1915 },
1916 {
1917 .name = "qup_err_intr",
1918 .start = GSBI12_QUP_IRQ,
1919 .end = GSBI12_QUP_IRQ,
1920 .flags = IORESOURCE_IRQ,
1921 },
1922};
1923
1924struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1925 .name = "qup_i2c",
1926 .id = 12,
1927 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1928 .resource = resources_qup_i2c_gsbi12,
1929};
1930
1931#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001932static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001933 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001934 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301935 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001936 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301937 .flags = IORESOURCE_MEM,
1938 },
1939 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001940 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301941 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001942 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301943 .flags = IORESOURCE_MEM,
1944 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001945};
1946
Kevin Chanbb8ef862012-02-14 13:03:04 -08001947struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1948 .name = "msm_cam_i2c_mux",
1949 .id = 0,
1950 .resource = msm_cam_gsbi4_i2c_mux_resources,
1951 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1952};
Kevin Chanf6216f22011-10-25 18:40:11 -07001953
1954static struct resource msm_csiphy0_resources[] = {
1955 {
1956 .name = "csiphy",
1957 .start = 0x04800C00,
1958 .end = 0x04800C00 + SZ_1K - 1,
1959 .flags = IORESOURCE_MEM,
1960 },
1961 {
1962 .name = "csiphy",
1963 .start = CSIPHY_4LN_IRQ,
1964 .end = CSIPHY_4LN_IRQ,
1965 .flags = IORESOURCE_IRQ,
1966 },
1967};
1968
1969static struct resource msm_csiphy1_resources[] = {
1970 {
1971 .name = "csiphy",
1972 .start = 0x04801000,
1973 .end = 0x04801000 + SZ_1K - 1,
1974 .flags = IORESOURCE_MEM,
1975 },
1976 {
1977 .name = "csiphy",
1978 .start = MSM8960_CSIPHY_2LN_IRQ,
1979 .end = MSM8960_CSIPHY_2LN_IRQ,
1980 .flags = IORESOURCE_IRQ,
1981 },
1982};
1983
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001984static struct resource msm_csiphy2_resources[] = {
1985 {
1986 .name = "csiphy",
1987 .start = 0x04801400,
1988 .end = 0x04801400 + SZ_1K - 1,
1989 .flags = IORESOURCE_MEM,
1990 },
1991 {
1992 .name = "csiphy",
1993 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1994 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1995 .flags = IORESOURCE_IRQ,
1996 },
1997};
1998
Kevin Chanf6216f22011-10-25 18:40:11 -07001999struct platform_device msm8960_device_csiphy0 = {
2000 .name = "msm_csiphy",
2001 .id = 0,
2002 .resource = msm_csiphy0_resources,
2003 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
2004};
2005
2006struct platform_device msm8960_device_csiphy1 = {
2007 .name = "msm_csiphy",
2008 .id = 1,
2009 .resource = msm_csiphy1_resources,
2010 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
2011};
Kevin Chanc8b52e82011-10-25 23:20:21 -07002012
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002013struct platform_device msm8960_device_csiphy2 = {
2014 .name = "msm_csiphy",
2015 .id = 2,
2016 .resource = msm_csiphy2_resources,
2017 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
2018};
2019
Kevin Chanc8b52e82011-10-25 23:20:21 -07002020static struct resource msm_csid0_resources[] = {
2021 {
2022 .name = "csid",
2023 .start = 0x04800000,
2024 .end = 0x04800000 + SZ_1K - 1,
2025 .flags = IORESOURCE_MEM,
2026 },
2027 {
2028 .name = "csid",
2029 .start = CSI_0_IRQ,
2030 .end = CSI_0_IRQ,
2031 .flags = IORESOURCE_IRQ,
2032 },
2033};
2034
2035static struct resource msm_csid1_resources[] = {
2036 {
2037 .name = "csid",
2038 .start = 0x04800400,
2039 .end = 0x04800400 + SZ_1K - 1,
2040 .flags = IORESOURCE_MEM,
2041 },
2042 {
2043 .name = "csid",
2044 .start = CSI_1_IRQ,
2045 .end = CSI_1_IRQ,
2046 .flags = IORESOURCE_IRQ,
2047 },
2048};
2049
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002050static struct resource msm_csid2_resources[] = {
2051 {
2052 .name = "csid",
2053 .start = 0x04801800,
2054 .end = 0x04801800 + SZ_1K - 1,
2055 .flags = IORESOURCE_MEM,
2056 },
2057 {
2058 .name = "csid",
2059 .start = CSI_2_IRQ,
2060 .end = CSI_2_IRQ,
2061 .flags = IORESOURCE_IRQ,
2062 },
2063};
2064
Kevin Chanc8b52e82011-10-25 23:20:21 -07002065struct platform_device msm8960_device_csid0 = {
2066 .name = "msm_csid",
2067 .id = 0,
2068 .resource = msm_csid0_resources,
2069 .num_resources = ARRAY_SIZE(msm_csid0_resources),
2070};
2071
2072struct platform_device msm8960_device_csid1 = {
2073 .name = "msm_csid",
2074 .id = 1,
2075 .resource = msm_csid1_resources,
2076 .num_resources = ARRAY_SIZE(msm_csid1_resources),
2077};
Kevin Chane12c6672011-10-26 11:55:26 -07002078
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002079struct platform_device msm8960_device_csid2 = {
2080 .name = "msm_csid",
2081 .id = 2,
2082 .resource = msm_csid2_resources,
2083 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2084};
2085
Kevin Chane12c6672011-10-26 11:55:26 -07002086struct resource msm_ispif_resources[] = {
2087 {
2088 .name = "ispif",
2089 .start = 0x04800800,
2090 .end = 0x04800800 + SZ_1K - 1,
2091 .flags = IORESOURCE_MEM,
2092 },
2093 {
2094 .name = "ispif",
2095 .start = ISPIF_IRQ,
2096 .end = ISPIF_IRQ,
2097 .flags = IORESOURCE_IRQ,
2098 },
2099};
2100
2101struct platform_device msm8960_device_ispif = {
2102 .name = "msm_ispif",
2103 .id = 0,
2104 .resource = msm_ispif_resources,
2105 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2106};
Kevin Chan5827c552011-10-28 18:36:32 -07002107
2108static struct resource msm_vfe_resources[] = {
2109 {
2110 .name = "vfe32",
2111 .start = 0x04500000,
2112 .end = 0x04500000 + SZ_1M - 1,
2113 .flags = IORESOURCE_MEM,
2114 },
2115 {
2116 .name = "vfe32",
2117 .start = VFE_IRQ,
2118 .end = VFE_IRQ,
2119 .flags = IORESOURCE_IRQ,
2120 },
2121};
2122
2123struct platform_device msm8960_device_vfe = {
2124 .name = "msm_vfe",
2125 .id = 0,
2126 .resource = msm_vfe_resources,
2127 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2128};
Kevin Chana0853122011-11-07 19:48:44 -08002129
2130static struct resource msm_vpe_resources[] = {
2131 {
2132 .name = "vpe",
2133 .start = 0x05300000,
2134 .end = 0x05300000 + SZ_1M - 1,
2135 .flags = IORESOURCE_MEM,
2136 },
2137 {
2138 .name = "vpe",
2139 .start = VPE_IRQ,
2140 .end = VPE_IRQ,
2141 .flags = IORESOURCE_IRQ,
2142 },
2143};
2144
2145struct platform_device msm8960_device_vpe = {
2146 .name = "msm_vpe",
2147 .id = 0,
2148 .resource = msm_vpe_resources,
2149 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2150};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151#endif
2152
Joel Nidera1261942011-09-12 16:30:09 +03002153#define MSM_TSIF0_PHYS (0x18200000)
2154#define MSM_TSIF1_PHYS (0x18201000)
2155#define MSM_TSIF_SIZE (0x200)
2156
2157#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2158 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2159#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2160 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2161#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2162 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2163#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2164 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2165#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2166 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2167#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2168 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2169#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2170 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2171#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2172 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2173
2174static const struct msm_gpio tsif0_gpios[] = {
2175 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2176 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2177 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2178 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2179};
2180
2181static const struct msm_gpio tsif1_gpios[] = {
2182 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2183 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2184 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2185 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2186};
2187
2188struct msm_tsif_platform_data tsif1_platform_data = {
2189 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2190 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002191 .tsif_pclk = "iface_clk",
2192 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002193};
2194
2195struct resource tsif1_resources[] = {
2196 [0] = {
2197 .flags = IORESOURCE_IRQ,
2198 .start = TSIF2_IRQ,
2199 .end = TSIF2_IRQ,
2200 },
2201 [1] = {
2202 .flags = IORESOURCE_MEM,
2203 .start = MSM_TSIF1_PHYS,
2204 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2205 },
2206 [2] = {
2207 .flags = IORESOURCE_DMA,
2208 .start = DMOV_TSIF_CHAN,
2209 .end = DMOV_TSIF_CRCI,
2210 },
2211};
2212
2213struct msm_tsif_platform_data tsif0_platform_data = {
2214 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2215 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002216 .tsif_pclk = "iface_clk",
2217 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002218};
2219struct resource tsif0_resources[] = {
2220 [0] = {
2221 .flags = IORESOURCE_IRQ,
2222 .start = TSIF1_IRQ,
2223 .end = TSIF1_IRQ,
2224 },
2225 [1] = {
2226 .flags = IORESOURCE_MEM,
2227 .start = MSM_TSIF0_PHYS,
2228 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2229 },
2230 [2] = {
2231 .flags = IORESOURCE_DMA,
2232 .start = DMOV_TSIF_CHAN,
2233 .end = DMOV_TSIF_CRCI,
2234 },
2235};
2236
2237struct platform_device msm_device_tsif[2] = {
2238 {
2239 .name = "msm_tsif",
2240 .id = 0,
2241 .num_resources = ARRAY_SIZE(tsif0_resources),
2242 .resource = tsif0_resources,
2243 .dev = {
2244 .platform_data = &tsif0_platform_data
2245 },
2246 },
2247 {
2248 .name = "msm_tsif",
2249 .id = 1,
2250 .num_resources = ARRAY_SIZE(tsif1_resources),
2251 .resource = tsif1_resources,
2252 .dev = {
2253 .platform_data = &tsif1_platform_data
2254 },
2255 }
2256};
2257
Jay Chokshi33c044a2011-12-07 13:05:40 -08002258static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002259 {
2260 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2261 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2262 .flags = IORESOURCE_MEM,
2263 },
2264};
2265
Jay Chokshi33c044a2011-12-07 13:05:40 -08002266struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002267 .name = "msm_ssbi",
2268 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002269 .resource = resources_ssbi_pmic,
2270 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002271};
2272
2273static struct resource resources_qup_spi_gsbi1[] = {
2274 {
2275 .name = "spi_base",
2276 .start = MSM_GSBI1_QUP_PHYS,
2277 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2278 .flags = IORESOURCE_MEM,
2279 },
2280 {
2281 .name = "gsbi_base",
2282 .start = MSM_GSBI1_PHYS,
2283 .end = MSM_GSBI1_PHYS + 4 - 1,
2284 .flags = IORESOURCE_MEM,
2285 },
2286 {
2287 .name = "spi_irq_in",
2288 .start = MSM8960_GSBI1_QUP_IRQ,
2289 .end = MSM8960_GSBI1_QUP_IRQ,
2290 .flags = IORESOURCE_IRQ,
2291 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002292 {
2293 .name = "spi_clk",
2294 .start = 9,
2295 .end = 9,
2296 .flags = IORESOURCE_IO,
2297 },
2298 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002299 .name = "spi_miso",
2300 .start = 7,
2301 .end = 7,
2302 .flags = IORESOURCE_IO,
2303 },
2304 {
2305 .name = "spi_mosi",
2306 .start = 6,
2307 .end = 6,
2308 .flags = IORESOURCE_IO,
2309 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002310 {
2311 .name = "spi_cs",
2312 .start = 8,
2313 .end = 8,
2314 .flags = IORESOURCE_IO,
2315 },
2316 {
2317 .name = "spi_cs1",
2318 .start = 14,
2319 .end = 14,
2320 .flags = IORESOURCE_IO,
2321 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002322};
2323
2324struct platform_device msm8960_device_qup_spi_gsbi1 = {
2325 .name = "spi_qsd",
2326 .id = 0,
2327 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2328 .resource = resources_qup_spi_gsbi1,
2329};
2330
2331struct platform_device msm_pcm = {
2332 .name = "msm-pcm-dsp",
2333 .id = -1,
2334};
2335
Kiran Kandi5e809b02012-01-31 00:24:33 -08002336struct platform_device msm_multi_ch_pcm = {
2337 .name = "msm-multi-ch-pcm-dsp",
2338 .id = -1,
2339};
2340
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002341struct platform_device msm_lowlatency_pcm = {
2342 .name = "msm-lowlatency-pcm-dsp",
2343 .id = -1,
2344};
2345
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002346struct platform_device msm_pcm_routing = {
2347 .name = "msm-pcm-routing",
2348 .id = -1,
2349};
2350
2351struct platform_device msm_cpudai0 = {
2352 .name = "msm-dai-q6",
2353 .id = 0x4000,
2354};
2355
2356struct platform_device msm_cpudai1 = {
2357 .name = "msm-dai-q6",
2358 .id = 0x4001,
2359};
2360
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002361struct platform_device msm8960_cpudai_slimbus_2_rx = {
2362 .name = "msm-dai-q6",
2363 .id = 0x4004,
2364};
2365
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002366struct platform_device msm8960_cpudai_slimbus_2_tx = {
2367 .name = "msm-dai-q6",
2368 .id = 0x4005,
2369};
2370
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002371struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002372 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002373 .id = 8,
2374};
2375
2376struct platform_device msm_cpudai_bt_rx = {
2377 .name = "msm-dai-q6",
2378 .id = 0x3000,
2379};
2380
2381struct platform_device msm_cpudai_bt_tx = {
2382 .name = "msm-dai-q6",
2383 .id = 0x3001,
2384};
2385
2386struct platform_device msm_cpudai_fm_rx = {
2387 .name = "msm-dai-q6",
2388 .id = 0x3004,
2389};
2390
2391struct platform_device msm_cpudai_fm_tx = {
2392 .name = "msm-dai-q6",
2393 .id = 0x3005,
2394};
2395
Helen Zeng0705a5f2011-10-14 15:29:52 -07002396struct platform_device msm_cpudai_incall_music_rx = {
2397 .name = "msm-dai-q6",
2398 .id = 0x8005,
2399};
2400
Helen Zenge3d716a2011-10-14 16:32:16 -07002401struct platform_device msm_cpudai_incall_record_rx = {
2402 .name = "msm-dai-q6",
2403 .id = 0x8004,
2404};
2405
2406struct platform_device msm_cpudai_incall_record_tx = {
2407 .name = "msm-dai-q6",
2408 .id = 0x8003,
2409};
2410
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002411/*
2412 * Machine specific data for AUX PCM Interface
2413 * which the driver will be unware of.
2414 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002415struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002416 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002417 .mode_8k = {
2418 .mode = AFE_PCM_CFG_MODE_PCM,
2419 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002420 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002421 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2422 .slot = 0,
2423 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002424 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002425 },
2426 .mode_16k = {
2427 .mode = AFE_PCM_CFG_MODE_PCM,
2428 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002429 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002430 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2431 .slot = 0,
2432 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002433 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002434 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002435};
2436
2437struct platform_device msm_cpudai_auxpcm_rx = {
2438 .name = "msm-dai-q6",
2439 .id = 2,
2440 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002441 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002442 },
2443};
2444
2445struct platform_device msm_cpudai_auxpcm_tx = {
2446 .name = "msm-dai-q6",
2447 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002448 .dev = {
2449 .platform_data = &auxpcm_pdata,
2450 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002451};
2452
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002453struct platform_device msm_cpu_fe = {
2454 .name = "msm-dai-fe",
2455 .id = -1,
2456};
2457
2458struct platform_device msm_stub_codec = {
2459 .name = "msm-stub-codec",
2460 .id = 1,
2461};
2462
2463struct platform_device msm_voice = {
2464 .name = "msm-pcm-voice",
2465 .id = -1,
2466};
2467
2468struct platform_device msm_voip = {
2469 .name = "msm-voip-dsp",
2470 .id = -1,
2471};
2472
2473struct platform_device msm_lpa_pcm = {
2474 .name = "msm-pcm-lpa",
2475 .id = -1,
2476};
2477
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302478struct platform_device msm_compr_dsp = {
2479 .name = "msm-compr-dsp",
2480 .id = -1,
2481};
2482
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002483struct platform_device msm_pcm_hostless = {
2484 .name = "msm-pcm-hostless",
2485 .id = -1,
2486};
2487
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302488struct platform_device msm_cpudai_afe_01_rx = {
2489 .name = "msm-dai-q6",
2490 .id = 0xE0,
2491};
2492
2493struct platform_device msm_cpudai_afe_01_tx = {
2494 .name = "msm-dai-q6",
2495 .id = 0xF0,
2496};
2497
2498struct platform_device msm_cpudai_afe_02_rx = {
2499 .name = "msm-dai-q6",
2500 .id = 0xF1,
2501};
2502
2503struct platform_device msm_cpudai_afe_02_tx = {
2504 .name = "msm-dai-q6",
2505 .id = 0xE1,
2506};
2507
2508struct platform_device msm_pcm_afe = {
2509 .name = "msm-pcm-afe",
2510 .id = -1,
2511};
2512
Damir Didjusto10925802013-04-23 14:21:53 -07002513struct platform_device msm_fm_loopback = {
2514 .name = "msm-pcm-loopback",
2515 .id = -1,
2516};
2517
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002518static struct fs_driver_data gfx2d0_fs_data = {
2519 .clks = (struct fs_clk_data[]){
2520 { .name = "core_clk" },
2521 { .name = "iface_clk" },
2522 { 0 }
2523 },
2524 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002525};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002526
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002527static struct fs_driver_data gfx2d1_fs_data = {
2528 .clks = (struct fs_clk_data[]){
2529 { .name = "core_clk" },
2530 { .name = "iface_clk" },
2531 { 0 }
2532 },
2533 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2534};
2535
2536static struct fs_driver_data gfx3d_fs_data = {
2537 .clks = (struct fs_clk_data[]){
2538 { .name = "core_clk", .reset_rate = 27000000 },
2539 { .name = "iface_clk" },
2540 { 0 }
2541 },
2542 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2543};
2544
Stephen Boyd9071e512012-12-05 14:01:17 -08002545static struct fs_driver_data gfx3d_fs_data_8960ab = {
2546 .clks = (struct fs_clk_data[]){
2547 { .name = "core_clk", .reset_rate = 27000000 },
2548 { .name = "iface_clk" },
2549 { .name = "bus_clk" },
2550 { 0 }
2551 },
2552 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2553 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2554};
2555
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002556static struct fs_driver_data ijpeg_fs_data = {
2557 .clks = (struct fs_clk_data[]){
2558 { .name = "core_clk" },
2559 { .name = "iface_clk" },
2560 { .name = "bus_clk" },
2561 { 0 }
2562 },
2563 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2564};
2565
2566static struct fs_driver_data mdp_fs_data = {
2567 .clks = (struct fs_clk_data[]){
2568 { .name = "core_clk" },
2569 { .name = "iface_clk" },
2570 { .name = "bus_clk" },
2571 { .name = "vsync_clk" },
2572 { .name = "lut_clk" },
2573 { .name = "tv_src_clk" },
2574 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002575 { .name = "reset1_clk" },
2576 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002577 { 0 }
2578 },
2579 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2580 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2581};
2582
2583static struct fs_driver_data rot_fs_data = {
2584 .clks = (struct fs_clk_data[]){
2585 { .name = "core_clk" },
2586 { .name = "iface_clk" },
2587 { .name = "bus_clk" },
2588 { 0 }
2589 },
2590 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2591};
2592
2593static struct fs_driver_data ved_fs_data = {
2594 .clks = (struct fs_clk_data[]){
2595 { .name = "core_clk" },
2596 { .name = "iface_clk" },
2597 { .name = "bus_clk" },
2598 { 0 }
2599 },
2600 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2601 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2602};
2603
Matt Wagantall231cb1b2012-11-09 16:03:59 -08002604static struct fs_driver_data ved_fs_data_8960ab = {
2605 .clks = (struct fs_clk_data[]){
2606 { .name = "core_clk" },
2607 { .name = "iface_clk" },
2608 { .name = "bus_clk" },
2609 { 0 }
2610 },
2611 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2612 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2613};
2614
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002615static struct fs_driver_data vfe_fs_data = {
2616 .clks = (struct fs_clk_data[]){
2617 { .name = "core_clk" },
2618 { .name = "iface_clk" },
2619 { .name = "bus_clk" },
2620 { 0 }
2621 },
2622 .bus_port0 = MSM_BUS_MASTER_VFE,
2623};
2624
2625static struct fs_driver_data vpe_fs_data = {
2626 .clks = (struct fs_clk_data[]){
2627 { .name = "core_clk" },
2628 { .name = "iface_clk" },
2629 { .name = "bus_clk" },
2630 { 0 }
2631 },
2632 .bus_port0 = MSM_BUS_MASTER_VPE,
2633};
2634
2635struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002636 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002637 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002638 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002639 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2640 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002641 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2642 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2643 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002644 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002645};
2646unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002647
Stephen Boyd913c29d2012-10-25 11:46:04 -07002648struct platform_device *msm8960ab_footswitch[] __initdata = {
2649 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2650 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2651 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2652 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2653 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd9071e512012-12-05 14:01:17 -08002654 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall231cb1b2012-11-09 16:03:59 -08002655 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd913c29d2012-10-25 11:46:04 -07002656};
2657unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2658
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002659#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002660static struct msm_bus_vectors rotator_init_vectors[] = {
2661 {
2662 .src = MSM_BUS_MASTER_ROTATOR,
2663 .dst = MSM_BUS_SLAVE_EBI_CH0,
2664 .ab = 0,
2665 .ib = 0,
2666 },
2667};
2668
2669static struct msm_bus_vectors rotator_ui_vectors[] = {
2670 {
2671 .src = MSM_BUS_MASTER_ROTATOR,
2672 .dst = MSM_BUS_SLAVE_EBI_CH0,
2673 .ab = (1024 * 600 * 4 * 2 * 60),
2674 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2675 },
2676};
2677
2678static struct msm_bus_vectors rotator_vga_vectors[] = {
2679 {
2680 .src = MSM_BUS_MASTER_ROTATOR,
2681 .dst = MSM_BUS_SLAVE_EBI_CH0,
2682 .ab = (640 * 480 * 2 * 2 * 30),
2683 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2684 },
2685};
2686static struct msm_bus_vectors rotator_720p_vectors[] = {
2687 {
2688 .src = MSM_BUS_MASTER_ROTATOR,
2689 .dst = MSM_BUS_SLAVE_EBI_CH0,
2690 .ab = (1280 * 736 * 2 * 2 * 30),
2691 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2692 },
2693};
2694
2695static struct msm_bus_vectors rotator_1080p_vectors[] = {
2696 {
2697 .src = MSM_BUS_MASTER_ROTATOR,
2698 .dst = MSM_BUS_SLAVE_EBI_CH0,
2699 .ab = (1920 * 1088 * 2 * 2 * 30),
2700 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2701 },
2702};
2703
2704static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2705 {
2706 ARRAY_SIZE(rotator_init_vectors),
2707 rotator_init_vectors,
2708 },
2709 {
2710 ARRAY_SIZE(rotator_ui_vectors),
2711 rotator_ui_vectors,
2712 },
2713 {
2714 ARRAY_SIZE(rotator_vga_vectors),
2715 rotator_vga_vectors,
2716 },
2717 {
2718 ARRAY_SIZE(rotator_720p_vectors),
2719 rotator_720p_vectors,
2720 },
2721 {
2722 ARRAY_SIZE(rotator_1080p_vectors),
2723 rotator_1080p_vectors,
2724 },
2725};
2726
2727struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2728 rotator_bus_scale_usecases,
2729 ARRAY_SIZE(rotator_bus_scale_usecases),
2730 .name = "rotator",
2731};
2732
2733void __init msm_rotator_update_bus_vectors(unsigned int xres,
2734 unsigned int yres)
2735{
2736 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2737 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2738}
2739
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002740#define ROTATOR_HW_BASE 0x04E00000
2741static struct resource resources_msm_rotator[] = {
2742 {
2743 .start = ROTATOR_HW_BASE,
2744 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2745 .flags = IORESOURCE_MEM,
2746 },
2747 {
2748 .start = ROT_IRQ,
2749 .end = ROT_IRQ,
2750 .flags = IORESOURCE_IRQ,
2751 },
2752};
2753
2754static struct msm_rot_clocks rotator_clocks[] = {
2755 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002756 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002757 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002758 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759 },
2760 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002761 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762 .clk_type = ROTATOR_PCLK,
2763 .clk_rate = 0,
2764 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002765};
2766
2767static struct msm_rotator_platform_data rotator_pdata = {
2768 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2769 .hardware_version_number = 0x01020309,
2770 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002771#ifdef CONFIG_MSM_BUS_SCALING
2772 .bus_scale_table = &rotator_bus_scale_pdata,
2773#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002774};
2775
2776struct platform_device msm_rotator_device = {
2777 .name = "msm_rotator",
2778 .id = 0,
2779 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2780 .resource = resources_msm_rotator,
2781 .dev = {
2782 .platform_data = &rotator_pdata,
2783 },
2784};
Olav Hauganef95ae32012-05-15 09:50:30 -07002785
2786void __init msm_rotator_set_split_iommu_domain(void)
2787{
2788 rotator_pdata.rot_iommu_split_domain = 1;
2789}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002790#endif
2791
2792#define MIPI_DSI_HW_BASE 0x04700000
2793#define MDP_HW_BASE 0x05100000
2794
2795static struct resource msm_mipi_dsi1_resources[] = {
2796 {
2797 .name = "mipi_dsi",
2798 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002799 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002800 .flags = IORESOURCE_MEM,
2801 },
2802 {
2803 .start = DSI1_IRQ,
2804 .end = DSI1_IRQ,
2805 .flags = IORESOURCE_IRQ,
2806 },
2807};
2808
2809struct platform_device msm_mipi_dsi1_device = {
2810 .name = "mipi_dsi",
2811 .id = 1,
2812 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2813 .resource = msm_mipi_dsi1_resources,
2814};
2815
2816static struct resource msm_mdp_resources[] = {
2817 {
2818 .name = "mdp",
2819 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002820 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002821 .flags = IORESOURCE_MEM,
2822 },
2823 {
2824 .start = MDP_IRQ,
2825 .end = MDP_IRQ,
2826 .flags = IORESOURCE_IRQ,
2827 },
2828};
2829
2830static struct platform_device msm_mdp_device = {
2831 .name = "mdp",
2832 .id = 0,
2833 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2834 .resource = msm_mdp_resources,
2835};
2836
2837static void __init msm_register_device(struct platform_device *pdev, void *data)
2838{
2839 int ret;
2840
2841 pdev->dev.platform_data = data;
2842 ret = platform_device_register(pdev);
2843 if (ret)
2844 dev_err(&pdev->dev,
2845 "%s: platform_device_register() failed = %d\n",
2846 __func__, ret);
2847}
2848
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002849#ifdef CONFIG_MSM_BUS_SCALING
2850static struct platform_device msm_dtv_device = {
2851 .name = "dtv",
2852 .id = 0,
2853};
2854#endif
2855
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002856struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002857 .name = "lvds",
2858 .id = 0,
2859};
2860
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002861void __init msm_fb_register_device(char *name, void *data)
2862{
2863 if (!strncmp(name, "mdp", 3))
2864 msm_register_device(&msm_mdp_device, data);
2865 else if (!strncmp(name, "mipi_dsi", 8))
2866 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002867 else if (!strncmp(name, "lvds", 4))
2868 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002869#ifdef CONFIG_MSM_BUS_SCALING
2870 else if (!strncmp(name, "dtv", 3))
2871 msm_register_device(&msm_dtv_device, data);
2872#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002873 else
2874 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2875}
2876
2877static struct resource resources_sps[] = {
2878 {
2879 .name = "pipe_mem",
2880 .start = 0x12800000,
2881 .end = 0x12800000 + 0x4000 - 1,
2882 .flags = IORESOURCE_MEM,
2883 },
2884 {
2885 .name = "bamdma_dma",
2886 .start = 0x12240000,
2887 .end = 0x12240000 + 0x1000 - 1,
2888 .flags = IORESOURCE_MEM,
2889 },
2890 {
2891 .name = "bamdma_bam",
2892 .start = 0x12244000,
2893 .end = 0x12244000 + 0x4000 - 1,
2894 .flags = IORESOURCE_MEM,
2895 },
2896 {
2897 .name = "bamdma_irq",
2898 .start = SPS_BAM_DMA_IRQ,
2899 .end = SPS_BAM_DMA_IRQ,
2900 .flags = IORESOURCE_IRQ,
2901 },
2902};
2903
2904struct msm_sps_platform_data msm_sps_pdata = {
2905 .bamdma_restricted_pipes = 0x06,
2906};
2907
2908struct platform_device msm_device_sps = {
2909 .name = "msm_sps",
2910 .id = -1,
2911 .num_resources = ARRAY_SIZE(resources_sps),
2912 .resource = resources_sps,
2913 .dev.platform_data = &msm_sps_pdata,
2914};
2915
2916#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002917static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002918 [1] = MSM_GPIO_TO_INT(46),
2919 [2] = MSM_GPIO_TO_INT(150),
2920 [4] = MSM_GPIO_TO_INT(103),
2921 [5] = MSM_GPIO_TO_INT(104),
2922 [6] = MSM_GPIO_TO_INT(105),
2923 [7] = MSM_GPIO_TO_INT(106),
2924 [8] = MSM_GPIO_TO_INT(107),
2925 [9] = MSM_GPIO_TO_INT(7),
2926 [10] = MSM_GPIO_TO_INT(11),
2927 [11] = MSM_GPIO_TO_INT(15),
2928 [12] = MSM_GPIO_TO_INT(19),
2929 [13] = MSM_GPIO_TO_INT(23),
2930 [14] = MSM_GPIO_TO_INT(27),
2931 [15] = MSM_GPIO_TO_INT(31),
2932 [16] = MSM_GPIO_TO_INT(35),
2933 [19] = MSM_GPIO_TO_INT(90),
2934 [20] = MSM_GPIO_TO_INT(92),
2935 [23] = MSM_GPIO_TO_INT(85),
2936 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002938 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002939 [29] = MSM_GPIO_TO_INT(10),
2940 [30] = MSM_GPIO_TO_INT(102),
2941 [31] = MSM_GPIO_TO_INT(81),
2942 [32] = MSM_GPIO_TO_INT(78),
2943 [33] = MSM_GPIO_TO_INT(94),
2944 [34] = MSM_GPIO_TO_INT(72),
2945 [35] = MSM_GPIO_TO_INT(39),
2946 [36] = MSM_GPIO_TO_INT(43),
2947 [37] = MSM_GPIO_TO_INT(61),
2948 [38] = MSM_GPIO_TO_INT(50),
2949 [39] = MSM_GPIO_TO_INT(42),
2950 [41] = MSM_GPIO_TO_INT(62),
2951 [42] = MSM_GPIO_TO_INT(76),
2952 [43] = MSM_GPIO_TO_INT(75),
2953 [44] = MSM_GPIO_TO_INT(70),
2954 [45] = MSM_GPIO_TO_INT(69),
2955 [46] = MSM_GPIO_TO_INT(67),
2956 [47] = MSM_GPIO_TO_INT(65),
2957 [48] = MSM_GPIO_TO_INT(58),
2958 [49] = MSM_GPIO_TO_INT(54),
2959 [50] = MSM_GPIO_TO_INT(52),
2960 [51] = MSM_GPIO_TO_INT(49),
2961 [52] = MSM_GPIO_TO_INT(40),
2962 [53] = MSM_GPIO_TO_INT(37),
2963 [54] = MSM_GPIO_TO_INT(24),
2964 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002965};
2966
Praveen Chidambaram78499012011-11-01 17:15:17 -06002967static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002968 TLMM_MSM_SUMMARY_IRQ,
2969 RPM_APCC_CPU0_GP_HIGH_IRQ,
2970 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2971 RPM_APCC_CPU0_GP_LOW_IRQ,
2972 RPM_APCC_CPU0_WAKE_UP_IRQ,
2973 RPM_APCC_CPU1_GP_HIGH_IRQ,
2974 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2975 RPM_APCC_CPU1_GP_LOW_IRQ,
2976 RPM_APCC_CPU1_WAKE_UP_IRQ,
2977 MSS_TO_APPS_IRQ_0,
2978 MSS_TO_APPS_IRQ_1,
2979 MSS_TO_APPS_IRQ_2,
2980 MSS_TO_APPS_IRQ_3,
2981 MSS_TO_APPS_IRQ_4,
2982 MSS_TO_APPS_IRQ_5,
2983 MSS_TO_APPS_IRQ_6,
2984 MSS_TO_APPS_IRQ_7,
2985 MSS_TO_APPS_IRQ_8,
2986 MSS_TO_APPS_IRQ_9,
2987 LPASS_SCSS_GP_LOW_IRQ,
2988 LPASS_SCSS_GP_MEDIUM_IRQ,
2989 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002990 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002991 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002992 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002993 RIVA_APPS_WLAN_SMSM_IRQ,
2994 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2995 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002996};
2997
Praveen Chidambaram78499012011-11-01 17:15:17 -06002998struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002999 .irqs_m2a = msm_mpm_irqs_m2a,
3000 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
3001 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
3002 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
3003 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
3004 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
3005 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
3006 .mpm_apps_ipc_val = BIT(1),
3007 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
3008
3009};
3010#endif
3011
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012#define LPASS_SLIMBUS_PHYS 0x28080000
3013#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06003014#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003015/* Board info for the slimbus slave device */
3016static struct resource slimbus_res[] = {
3017 {
3018 .start = LPASS_SLIMBUS_PHYS,
3019 .end = LPASS_SLIMBUS_PHYS + 8191,
3020 .flags = IORESOURCE_MEM,
3021 .name = "slimbus_physical",
3022 },
3023 {
3024 .start = LPASS_SLIMBUS_BAM_PHYS,
3025 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
3026 .flags = IORESOURCE_MEM,
3027 .name = "slimbus_bam_physical",
3028 },
3029 {
Sagar Dhariacc969452011-09-19 10:34:30 -06003030 .start = LPASS_SLIMBUS_SLEW,
3031 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
3032 .flags = IORESOURCE_MEM,
3033 .name = "slimbus_slew_reg",
3034 },
3035 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003036 .start = SLIMBUS0_CORE_EE1_IRQ,
3037 .end = SLIMBUS0_CORE_EE1_IRQ,
3038 .flags = IORESOURCE_IRQ,
3039 .name = "slimbus_irq",
3040 },
3041 {
3042 .start = SLIMBUS0_BAM_EE1_IRQ,
3043 .end = SLIMBUS0_BAM_EE1_IRQ,
3044 .flags = IORESOURCE_IRQ,
3045 .name = "slimbus_bam_irq",
3046 },
3047};
3048
3049struct platform_device msm_slim_ctrl = {
3050 .name = "msm_slim_ctrl",
3051 .id = 1,
3052 .num_resources = ARRAY_SIZE(slimbus_res),
3053 .resource = slimbus_res,
3054 .dev = {
3055 .coherent_dma_mask = 0xffffffffULL,
3056 },
3057};
3058
Lucille Sylvester6e362412011-12-09 16:21:42 -07003059static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003060 {0, 900, 0, 0, 0},
3061 {0, 950, 0, 0, 0},
3062 {0, 950, 0, 0, 0},
3063 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003064};
3065
3066static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003067 {0, 900, 0, 0, 0},
3068 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003069};
3070
3071static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003072 .freq_tbl = &grp3d_freq[0],
3073 .core_param = {
3074 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003075 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003076 .algo_param = {
3077 .disable_pc_threshold = 0,
3078 .em_win_size_min_us = 100000,
3079 .em_win_size_max_us = 300000,
3080 .em_max_util_pct = 97,
3081 .group_id = 0,
3082 .max_freq_chg_time_us = 100000,
3083 .slack_mode_dynamic = 0,
3084 .slack_weight_thresh_pct = 0,
3085 .slack_time_min_us = 39000,
3086 .slack_time_max_us = 39000,
3087 .ss_win_size_min_us = 1000000,
3088 .ss_win_size_max_us = 1000000,
3089 .ss_util_pct = 95,
Steve Mucklee8c6d612012-12-06 14:31:00 -08003090 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003091 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003092 .energy_coeffs = {
3093 .active_coeff_a = 2492,
3094 .active_coeff_b = 0,
3095 .active_coeff_c = 0,
3096
3097 .leakage_coeff_a = -17720,
3098 .leakage_coeff_b = 37,
3099 .leakage_coeff_c = 2729,
3100 .leakage_coeff_d = -277,
3101 },
3102 .power_param = {
3103 .current_temp = 25,
3104 .num_freq = ARRAY_SIZE(grp3d_freq),
3105 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003106};
3107
3108static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003109 .freq_tbl = &grp2d_freq[0],
3110 .core_param = {
3111 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003112 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003113 .algo_param = {
3114 .disable_pc_threshold = 0,
3115 .em_win_size_min_us = 100000,
3116 .em_win_size_max_us = 300000,
3117 .em_max_util_pct = 97,
3118 .group_id = 0,
3119 .max_freq_chg_time_us = 100000,
3120 .slack_mode_dynamic = 0,
3121 .slack_weight_thresh_pct = 0,
3122 .slack_time_min_us = 39000,
3123 .slack_time_max_us = 39000,
3124 .ss_win_size_min_us = 1000000,
3125 .ss_win_size_max_us = 1000000,
3126 .ss_util_pct = 95,
Steve Mucklee8c6d612012-12-06 14:31:00 -08003127 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003128 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003129 .energy_coeffs = {
3130 .active_coeff_a = 2492,
3131 .active_coeff_b = 0,
3132 .active_coeff_c = 0,
3133
3134 .leakage_coeff_a = -17720,
3135 .leakage_coeff_b = 37,
3136 .leakage_coeff_c = 2729,
3137 .leakage_coeff_d = -277,
3138 },
3139 .power_param = {
3140 .current_temp = 25,
3141 .num_freq = ARRAY_SIZE(grp2d_freq),
3142 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003143};
3144
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003145#ifdef CONFIG_MSM_BUS_SCALING
3146static struct msm_bus_vectors grp3d_init_vectors[] = {
3147 {
3148 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3149 .dst = MSM_BUS_SLAVE_EBI_CH0,
3150 .ab = 0,
3151 .ib = 0,
3152 },
3153};
3154
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003155static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003156 {
3157 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3158 .dst = MSM_BUS_SLAVE_EBI_CH0,
3159 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003160 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003161 },
3162};
3163
3164static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3165 {
3166 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3167 .dst = MSM_BUS_SLAVE_EBI_CH0,
3168 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003169 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003170 },
3171};
3172
3173static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3174 {
3175 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3176 .dst = MSM_BUS_SLAVE_EBI_CH0,
3177 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003178 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179 },
3180};
3181
3182static struct msm_bus_vectors grp3d_max_vectors[] = {
3183 {
3184 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3185 .dst = MSM_BUS_SLAVE_EBI_CH0,
3186 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003187 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003188 },
3189};
3190
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003191struct msm_bus_vectors grp3d_init_vectors_1[] = {
3192 {
3193 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3194 .dst = MSM_BUS_SLAVE_EBI_CH0,
3195 .ab = 0,
3196 .ib = 0,
3197 },
3198 {
3199 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3200 .dst = MSM_BUS_SLAVE_EBI_CH0,
3201 .ab = 0,
3202 .ib = 0,
3203 },
3204};
3205
3206struct msm_bus_vectors grp3d_low_vectors_1[] = {
3207 {
3208 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3209 .dst = MSM_BUS_SLAVE_EBI_CH0,
3210 .ab = 0,
3211 .ib = KGSL_CONVERT_TO_MBPS(1000),
3212 },
3213 {
3214 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3215 .dst = MSM_BUS_SLAVE_EBI_CH0,
3216 .ab = 0,
3217 .ib = KGSL_CONVERT_TO_MBPS(1000),
3218 },
3219};
3220
3221struct msm_bus_vectors grp3d_nominal_low_vectors_1[] = {
3222 {
3223 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3224 .dst = MSM_BUS_SLAVE_EBI_CH0,
3225 .ab = 0,
3226 .ib = KGSL_CONVERT_TO_MBPS(2048),
3227 },
3228 {
3229 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3230 .dst = MSM_BUS_SLAVE_EBI_CH0,
3231 .ab = 0,
3232 .ib = KGSL_CONVERT_TO_MBPS(2048),
3233 },
3234};
3235
3236struct msm_bus_vectors grp3d_nominal_high_vectors_1[] = {
3237 {
3238 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3239 .dst = MSM_BUS_SLAVE_EBI_CH0,
3240 .ab = 0,
3241 .ib = KGSL_CONVERT_TO_MBPS(2656),
3242 },
3243 {
3244 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3245 .dst = MSM_BUS_SLAVE_EBI_CH0,
3246 .ab = 0,
3247 .ib = KGSL_CONVERT_TO_MBPS(2656),
3248 },
3249};
3250
3251struct msm_bus_vectors grp3d_max_vectors_1[] = {
3252 {
3253 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3254 .dst = MSM_BUS_SLAVE_EBI_CH0,
3255 .ab = 0,
3256 .ib = KGSL_CONVERT_TO_MBPS(3968),
3257 },
3258 {
3259 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3260 .dst = MSM_BUS_SLAVE_EBI_CH0,
3261 .ab = 0,
3262 .ib = KGSL_CONVERT_TO_MBPS(3968),
3263 },
3264};
3265
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003266static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3267 {
3268 ARRAY_SIZE(grp3d_init_vectors),
3269 grp3d_init_vectors,
3270 },
3271 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003272 ARRAY_SIZE(grp3d_low_vectors),
3273 grp3d_low_vectors,
3274 },
3275 {
3276 ARRAY_SIZE(grp3d_nominal_low_vectors),
3277 grp3d_nominal_low_vectors,
3278 },
3279 {
3280 ARRAY_SIZE(grp3d_nominal_high_vectors),
3281 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003282 },
3283 {
3284 ARRAY_SIZE(grp3d_max_vectors),
3285 grp3d_max_vectors,
3286 },
3287};
3288
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003289struct msm_bus_paths grp3d_bus_scale_usecases_1[] = {
3290 {
3291 ARRAY_SIZE(grp3d_init_vectors_1),
3292 grp3d_init_vectors_1,
3293 },
3294 {
3295 ARRAY_SIZE(grp3d_low_vectors_1),
3296 grp3d_low_vectors_1,
3297 },
3298 {
3299 ARRAY_SIZE(grp3d_nominal_low_vectors_1),
3300 grp3d_nominal_low_vectors_1,
3301 },
3302 {
3303 ARRAY_SIZE(grp3d_nominal_high_vectors_1),
3304 grp3d_nominal_high_vectors_1,
3305 },
3306 {
3307 ARRAY_SIZE(grp3d_max_vectors_1),
3308 grp3d_max_vectors_1,
3309 },
3310};
3311
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003312static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3313 grp3d_bus_scale_usecases,
3314 ARRAY_SIZE(grp3d_bus_scale_usecases),
3315 .name = "grp3d",
3316};
3317
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003318struct msm_bus_scale_pdata grp3d_bus_scale_pdata_ab = {
3319 grp3d_bus_scale_usecases_1,
3320 ARRAY_SIZE(grp3d_bus_scale_usecases_1),
3321 .name = "grp3d",
3322};
3323
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003324static struct msm_bus_vectors grp2d0_init_vectors[] = {
3325 {
3326 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3327 .dst = MSM_BUS_SLAVE_EBI_CH0,
3328 .ab = 0,
3329 .ib = 0,
3330 },
3331};
3332
Lucille Sylvester808eca22011-11-03 10:26:29 -07003333static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003334 {
3335 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3336 .dst = MSM_BUS_SLAVE_EBI_CH0,
3337 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003338 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003339 },
3340};
3341
Lucille Sylvester808eca22011-11-03 10:26:29 -07003342static struct msm_bus_vectors grp2d0_max_vectors[] = {
3343 {
3344 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3345 .dst = MSM_BUS_SLAVE_EBI_CH0,
3346 .ab = 0,
3347 .ib = KGSL_CONVERT_TO_MBPS(2048),
3348 },
3349};
3350
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3352 {
3353 ARRAY_SIZE(grp2d0_init_vectors),
3354 grp2d0_init_vectors,
3355 },
3356 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003357 ARRAY_SIZE(grp2d0_nominal_vectors),
3358 grp2d0_nominal_vectors,
3359 },
3360 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003361 ARRAY_SIZE(grp2d0_max_vectors),
3362 grp2d0_max_vectors,
3363 },
3364};
3365
3366struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3367 grp2d0_bus_scale_usecases,
3368 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3369 .name = "grp2d0",
3370};
3371
3372static struct msm_bus_vectors grp2d1_init_vectors[] = {
3373 {
3374 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3375 .dst = MSM_BUS_SLAVE_EBI_CH0,
3376 .ab = 0,
3377 .ib = 0,
3378 },
3379};
3380
Lucille Sylvester808eca22011-11-03 10:26:29 -07003381static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003382 {
3383 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3384 .dst = MSM_BUS_SLAVE_EBI_CH0,
3385 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003386 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003387 },
3388};
3389
Lucille Sylvester808eca22011-11-03 10:26:29 -07003390static struct msm_bus_vectors grp2d1_max_vectors[] = {
3391 {
3392 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3393 .dst = MSM_BUS_SLAVE_EBI_CH0,
3394 .ab = 0,
3395 .ib = KGSL_CONVERT_TO_MBPS(2048),
3396 },
3397};
3398
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003399static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3400 {
3401 ARRAY_SIZE(grp2d1_init_vectors),
3402 grp2d1_init_vectors,
3403 },
3404 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003405 ARRAY_SIZE(grp2d1_nominal_vectors),
3406 grp2d1_nominal_vectors,
3407 },
3408 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003409 ARRAY_SIZE(grp2d1_max_vectors),
3410 grp2d1_max_vectors,
3411 },
3412};
3413
3414struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3415 grp2d1_bus_scale_usecases,
3416 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3417 .name = "grp2d1",
3418};
3419#endif
3420
Harsh Vardhan Dwivedi623b9a22012-10-28 20:54:17 -06003421struct resource kgsl_3d0_resources_8960ab[] = {
3422 {
3423 .name = KGSL_3D0_REG_MEMORY,
3424 .start = 0x04300000, /* GFX3D address */
3425 .end = 0x0430ffff,
3426 .flags = IORESOURCE_MEM,
3427 },
3428 {
3429 .name = KGSL_3D0_SHADER_MEMORY,
3430 .start = 0x04310000, /* Shader Mem Address (8960AB) */
3431 .end = 0x0431ffff,
3432 .flags = IORESOURCE_MEM,
3433 },
3434 {
3435 .name = KGSL_3D0_IRQ,
3436 .start = GFX3D_IRQ,
3437 .end = GFX3D_IRQ,
3438 .flags = IORESOURCE_IRQ,
3439 },
3440};
3441
3442int kgsl_num_resources_8960ab = ARRAY_SIZE(kgsl_3d0_resources_8960ab);
3443
3444static struct resource kgsl_3d0_resources_8960[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003445 {
3446 .name = KGSL_3D0_REG_MEMORY,
3447 .start = 0x04300000, /* GFX3D address */
3448 .end = 0x0431ffff,
3449 .flags = IORESOURCE_MEM,
3450 },
3451 {
3452 .name = KGSL_3D0_IRQ,
3453 .start = GFX3D_IRQ,
3454 .end = GFX3D_IRQ,
3455 .flags = IORESOURCE_IRQ,
3456 },
3457};
3458
Carter Coopera4a7ed22012-08-20 22:11:42 -06003459static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003460 { "gfx3d_user", 0 },
3461 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003462};
3463
Carter Coopera4a7ed22012-08-20 22:11:42 -06003464static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3465 { "gfx3d1_user", 0 },
3466 { "gfx3d1_priv", 1 },
3467};
3468
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003469static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3470 {
Carter Coopera4a7ed22012-08-20 22:11:42 -06003471 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3472 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003473 .physstart = 0x07C00000,
3474 .physend = 0x07C00000 + SZ_1M - 1,
3475 },
Carter Coopera4a7ed22012-08-20 22:11:42 -06003476 {
3477 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3478 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3479 .physstart = 0x07D00000,
3480 .physend = 0x07D00000 + SZ_1M - 1,
3481 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003482};
3483
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003484static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003485 .pwrlevel = {
3486 {
3487 .gpu_freq = 400000000,
3488 .bus_freq = 4,
3489 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003490 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003491 {
3492 .gpu_freq = 300000000,
3493 .bus_freq = 3,
3494 .io_fraction = 33,
3495 },
3496 {
3497 .gpu_freq = 200000000,
3498 .bus_freq = 2,
3499 .io_fraction = 100,
3500 },
3501 {
3502 .gpu_freq = 128000000,
3503 .bus_freq = 1,
3504 .io_fraction = 100,
3505 },
3506 {
3507 .gpu_freq = 27000000,
3508 .bus_freq = 0,
3509 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003510 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003511 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003512 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003513 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003514 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003515 .nap_allowed = true,
3516 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003517#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003518 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003519#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003520 .iommu_data = kgsl_3d0_iommu_data,
3521 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003522 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003523};
3524
3525struct platform_device msm_kgsl_3d0 = {
3526 .name = "kgsl-3d0",
3527 .id = 0,
Harsh Vardhan Dwivedi623b9a22012-10-28 20:54:17 -06003528 .num_resources = ARRAY_SIZE(kgsl_3d0_resources_8960),
3529 .resource = kgsl_3d0_resources_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003530 .dev = {
3531 .platform_data = &kgsl_3d0_pdata,
3532 },
3533};
3534
3535static struct resource kgsl_2d0_resources[] = {
3536 {
3537 .name = KGSL_2D0_REG_MEMORY,
3538 .start = 0x04100000, /* Z180 base address */
3539 .end = 0x04100FFF,
3540 .flags = IORESOURCE_MEM,
3541 },
3542 {
3543 .name = KGSL_2D0_IRQ,
3544 .start = GFX2D0_IRQ,
3545 .end = GFX2D0_IRQ,
3546 .flags = IORESOURCE_IRQ,
3547 },
3548};
3549
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003550static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3551 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003552};
3553
3554static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3555 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003556 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3557 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003558 .physstart = 0x07D00000,
3559 .physend = 0x07D00000 + SZ_1M - 1,
3560 },
3561};
3562
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003563static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003564 .pwrlevel = {
3565 {
3566 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003567 .bus_freq = 2,
3568 },
3569 {
3570 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003571 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003572 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003573 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003574 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003575 .bus_freq = 0,
3576 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003577 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003578 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003579 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003580 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003581 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003582 .nap_allowed = true,
3583 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003584#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003585 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003586#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003587 .iommu_data = kgsl_2d0_iommu_data,
3588 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003589 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590};
3591
3592struct platform_device msm_kgsl_2d0 = {
3593 .name = "kgsl-2d0",
3594 .id = 0,
3595 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3596 .resource = kgsl_2d0_resources,
3597 .dev = {
3598 .platform_data = &kgsl_2d0_pdata,
3599 },
3600};
3601
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003602static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3603 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003604};
3605
3606static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3607 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003608 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3609 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003610 .physstart = 0x07E00000,
3611 .physend = 0x07E00000 + SZ_1M - 1,
3612 },
3613};
3614
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003615static struct resource kgsl_2d1_resources[] = {
3616 {
3617 .name = KGSL_2D1_REG_MEMORY,
3618 .start = 0x04200000, /* Z180 device 1 base address */
3619 .end = 0x04200FFF,
3620 .flags = IORESOURCE_MEM,
3621 },
3622 {
3623 .name = KGSL_2D1_IRQ,
3624 .start = GFX2D1_IRQ,
3625 .end = GFX2D1_IRQ,
3626 .flags = IORESOURCE_IRQ,
3627 },
3628};
3629
3630static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003631 .pwrlevel = {
3632 {
3633 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003634 .bus_freq = 2,
3635 },
3636 {
3637 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003638 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003639 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003640 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003641 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003642 .bus_freq = 0,
3643 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003644 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003645 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003646 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003647 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003648 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003649 .nap_allowed = true,
3650 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003651#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003652 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003653#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003654 .iommu_data = kgsl_2d1_iommu_data,
3655 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003656 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003657};
3658
3659struct platform_device msm_kgsl_2d1 = {
3660 .name = "kgsl-2d1",
3661 .id = 1,
3662 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3663 .resource = kgsl_2d1_resources,
3664 .dev = {
3665 .platform_data = &kgsl_2d1_pdata,
3666 },
3667};
3668
3669#ifdef CONFIG_MSM_GEMINI
3670static struct resource msm_gemini_resources[] = {
3671 {
3672 .start = 0x04600000,
3673 .end = 0x04600000 + SZ_1M - 1,
3674 .flags = IORESOURCE_MEM,
3675 },
3676 {
3677 .start = JPEG_IRQ,
3678 .end = JPEG_IRQ,
3679 .flags = IORESOURCE_IRQ,
3680 },
3681};
3682
3683struct platform_device msm8960_gemini_device = {
3684 .name = "msm_gemini",
3685 .resource = msm_gemini_resources,
3686 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3687};
3688#endif
3689
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003690#ifdef CONFIG_MSM_MERCURY
3691static struct resource msm_mercury_resources[] = {
3692 {
3693 .start = 0x05000000,
3694 .end = 0x05000000 + SZ_1M - 1,
3695 .name = "mercury_resource_base",
3696 .flags = IORESOURCE_MEM,
3697 },
3698 {
3699 .start = JPEGD_IRQ,
3700 .end = JPEGD_IRQ,
3701 .flags = IORESOURCE_IRQ,
3702 },
3703};
3704struct platform_device msm8960_mercury_device = {
3705 .name = "msm_mercury",
3706 .resource = msm_mercury_resources,
3707 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3708};
3709#endif
3710
Praveen Chidambaram78499012011-11-01 17:15:17 -06003711struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3712 .reg_base_addrs = {
3713 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3714 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3715 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3716 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3717 },
3718 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003719 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003720 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003721 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3722 .ipc_rpm_val = 4,
3723 .target_id = {
3724 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3725 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3726 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3727 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3728 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3729 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3730 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3731 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3732 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3733 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3734 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3735 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3736 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3737 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3738 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3739 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3740 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3741 APPS_FABRIC_CFG_HALT, 2),
3742 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3743 APPS_FABRIC_CFG_CLKMOD, 3),
3744 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3745 APPS_FABRIC_CFG_IOCTL, 1),
3746 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3747 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3748 SYS_FABRIC_CFG_HALT, 2),
3749 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3750 SYS_FABRIC_CFG_CLKMOD, 3),
3751 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3752 SYS_FABRIC_CFG_IOCTL, 1),
3753 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3754 SYSTEM_FABRIC_ARB, 29),
3755 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3756 MMSS_FABRIC_CFG_HALT, 2),
3757 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3758 MMSS_FABRIC_CFG_CLKMOD, 3),
3759 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3760 MMSS_FABRIC_CFG_IOCTL, 1),
3761 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3762 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3763 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3764 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3765 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3766 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3767 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3768 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3769 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3770 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3771 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3772 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3773 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3774 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3775 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3776 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3777 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3778 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3779 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3780 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3781 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3782 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3783 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3784 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3785 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3786 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3787 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3788 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3789 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3790 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3791 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3792 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3793 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3794 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3795 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3796 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3797 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3798 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3799 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3800 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3801 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3802 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3803 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3804 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3805 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3806 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3807 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3808 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3809 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3810 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3811 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3812 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3813 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3814 },
3815 .target_status = {
3816 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3817 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3818 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3819 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3820 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3821 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3822 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3823 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3824 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3825 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3826 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3827 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3828 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3829 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3830 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3831 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3832 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3833 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3834 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3835 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3836 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3837 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3838 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3839 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3840 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3841 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3842 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3843 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3844 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3845 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3846 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3847 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3848 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3849 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3850 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3851 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3852 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3853 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3854 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3855 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3856 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3857 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3858 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3859 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3860 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3861 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3862 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3863 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3864 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3865 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3866 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3867 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3868 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3869 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3870 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3871 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3872 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3873 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3874 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3875 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3876 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3877 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3878 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3879 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3880 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3881 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3882 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3883 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3884 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3885 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3886 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3887 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3888 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3889 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3890 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3891 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3892 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3893 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3894 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3895 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3896 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3897 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3898 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3899 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3900 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3901 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3902 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3903 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3904 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3905 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3906 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3907 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3908 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3909 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3910 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3911 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3912 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3913 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3914 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3915 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3916 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3917 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3918 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3919 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3920 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3921 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3922 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3923 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3924 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3925 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3926 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3927 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3928 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3929 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3930 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3931 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3932 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3933 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3934 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3935 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3936 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3937 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3938 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3939 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3940 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3941 },
3942 .target_ctrl_id = {
3943 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3944 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3945 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3946 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3947 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3948 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3949 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3950 },
3951 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3952 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3953 .sel_last = MSM_RPM_8960_SEL_LAST,
3954 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003955};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003956
Praveen Chidambaram78499012011-11-01 17:15:17 -06003957struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003958 .name = "msm_rpm",
3959 .id = -1,
3960};
3961
Praveen Chidambaram78499012011-11-01 17:15:17 -06003962static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3963 .phys_addr_base = 0x0010C000,
3964 .reg_offsets = {
3965 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3966 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3967 },
3968 .phys_size = SZ_8K,
Anji Jonnala11efe5a2013-03-28 13:45:58 +05303969 .log_len = 6144, /* log's buffer length in bytes */
3970 .log_len_mask = (6144 >> 2) - 1, /* length mask in units of u32 */
Praveen Chidambaram78499012011-11-01 17:15:17 -06003971};
3972
3973struct platform_device msm8960_rpm_log_device = {
3974 .name = "msm_rpm_log",
3975 .id = -1,
3976 .dev = {
3977 .platform_data = &msm_rpm_log_pdata,
3978 },
3979};
3980
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003981static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Priyanka Mathur71859f42012-10-17 10:54:35 -07003982 .version = 1,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003983};
3984
Priyanka Mathur71859f42012-10-17 10:54:35 -07003985static struct resource msm_rpm_stat_resource[] = {
3986 {
3987 .start = 0x0010D204,
3988 .end = 0x0010D204 + SZ_8K,
3989 .flags = IORESOURCE_MEM,
3990 .name = "phys_addr_base"
3991 },
3992};
3993
3994
3995
Praveen Chidambaram78499012011-11-01 17:15:17 -06003996struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003997 .name = "msm_rpm_stat",
3998 .id = -1,
Priyanka Mathur71859f42012-10-17 10:54:35 -07003999 .resource = msm_rpm_stat_resource,
4000 .num_resources = ARRAY_SIZE(msm_rpm_stat_resource),
4001 .dev = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06004002 .platform_data = &msm_rpm_stat_pdata,
Priyanka Mathur71859f42012-10-17 10:54:35 -07004003 }
Praveen Chidambaram7a712232011-10-28 13:39:45 -06004004};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06004005
Anji Jonnala93129922012-10-09 20:57:53 +05304006static struct resource resources_rpm_master_stats[] = {
4007 {
4008 .start = MSM8960_RPM_MASTER_STATS_BASE,
4009 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
4010 .flags = IORESOURCE_MEM,
4011 },
4012};
4013
4014static char *master_names[] = {
4015 "KPSS",
4016 "GPSS",
4017 "LPASS",
4018 "RIVA",
4019 "DSPS",
4020};
4021
4022static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
4023 .masters = master_names,
4024 .nomasters = ARRAY_SIZE(master_names),
4025};
4026
4027struct platform_device msm8960_rpm_master_stat_device = {
4028 .name = "msm_rpm_master_stat",
4029 .id = -1,
4030 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
4031 .resource = resources_rpm_master_stats,
4032 .dev = {
4033 .platform_data = &msm_rpm_master_stat_pdata,
4034 },
4035};
4036
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004037struct platform_device msm_bus_sys_fabric = {
4038 .name = "msm_bus_fabric",
4039 .id = MSM_BUS_FAB_SYSTEM,
4040};
4041struct platform_device msm_bus_apps_fabric = {
4042 .name = "msm_bus_fabric",
4043 .id = MSM_BUS_FAB_APPSS,
4044};
4045struct platform_device msm_bus_mm_fabric = {
4046 .name = "msm_bus_fabric",
4047 .id = MSM_BUS_FAB_MMSS,
4048};
4049struct platform_device msm_bus_sys_fpb = {
4050 .name = "msm_bus_fabric",
4051 .id = MSM_BUS_FAB_SYSTEM_FPB,
4052};
4053struct platform_device msm_bus_cpss_fpb = {
4054 .name = "msm_bus_fabric",
4055 .id = MSM_BUS_FAB_CPSS_FPB,
4056};
4057
4058/* Sensors DSPS platform data */
4059#ifdef CONFIG_MSM_DSPS
4060
Stephen Boydf169b4b2012-05-10 17:55:55 -07004061#define PPSS_REG_PHYS_BASE 0x12080000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004062
4063static struct dsps_clk_info dsps_clks[] = {};
4064static struct dsps_regulator_info dsps_regs[] = {};
4065
4066/*
4067 * Note: GPIOs field is intialized in run-time at the function
4068 * msm8960_init_dsps().
4069 */
4070
4071struct msm_dsps_platform_data msm_dsps_pdata = {
4072 .clks = dsps_clks,
4073 .clks_num = ARRAY_SIZE(dsps_clks),
4074 .gpios = NULL,
4075 .gpios_num = 0,
4076 .regs = dsps_regs,
4077 .regs_num = ARRAY_SIZE(dsps_regs),
4078 .dsps_pwr_ctl_en = 1,
4079 .signature = DSPS_SIGNATURE,
4080};
4081
4082static struct resource msm_dsps_resources[] = {
4083 {
4084 .start = PPSS_REG_PHYS_BASE,
4085 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
4086 .name = "ppss_reg",
4087 .flags = IORESOURCE_MEM,
4088 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004089};
4090
4091struct platform_device msm_dsps_device = {
4092 .name = "msm_dsps",
4093 .id = 0,
4094 .num_resources = ARRAY_SIZE(msm_dsps_resources),
4095 .resource = msm_dsps_resources,
4096 .dev.platform_data = &msm_dsps_pdata,
4097};
4098
4099#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07004100
Pratik Patel3b0ca882012-06-01 16:54:14 -07004101#define CORESIGHT_PHYS_BASE 0x01A00000
4102#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
4103#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
4104#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
4105#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
4106#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
4107#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07004108
Pratik Patel3b0ca882012-06-01 16:54:14 -07004109#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07004110
Pratik Patel3b0ca882012-06-01 16:54:14 -07004111static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004112 {
Aparna Das360cf422013-03-19 18:18:01 -07004113 .name = "tpiu-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004114 .start = CORESIGHT_TPIU_PHYS_BASE,
4115 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004116 .flags = IORESOURCE_MEM,
4117 },
4118};
4119
Pratik Patel3b0ca882012-06-01 16:54:14 -07004120static struct coresight_platform_data coresight_tpiu_pdata = {
4121 .id = 0,
4122 .name = "coresight-tpiu",
4123 .nr_inports = 1,
4124 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07004125};
4126
Pratik Patel3b0ca882012-06-01 16:54:14 -07004127struct platform_device coresight_tpiu_device = {
4128 .name = "coresight-tpiu",
4129 .id = 0,
4130 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
4131 .resource = coresight_tpiu_resources,
4132 .dev = {
4133 .platform_data = &coresight_tpiu_pdata,
4134 },
4135};
4136
4137static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004138 {
Aparna Das360cf422013-03-19 18:18:01 -07004139 .name = "etb-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004140 .start = CORESIGHT_ETB_PHYS_BASE,
4141 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004142 .flags = IORESOURCE_MEM,
4143 },
4144};
4145
Pratik Patel3b0ca882012-06-01 16:54:14 -07004146static struct coresight_platform_data coresight_etb_pdata = {
4147 .id = 1,
4148 .name = "coresight-etb",
4149 .nr_inports = 1,
4150 .nr_outports = 0,
4151 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004152};
4153
Pratik Patel3b0ca882012-06-01 16:54:14 -07004154struct platform_device coresight_etb_device = {
4155 .name = "coresight-etb",
4156 .id = 0,
4157 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4158 .resource = coresight_etb_resources,
4159 .dev = {
4160 .platform_data = &coresight_etb_pdata,
4161 },
4162};
4163
4164static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004165 {
Aparna Das360cf422013-03-19 18:18:01 -07004166 .name = "funnel-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004167 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4168 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004169 .flags = IORESOURCE_MEM,
4170 },
4171};
4172
Pratik Patel3b0ca882012-06-01 16:54:14 -07004173static const int coresight_funnel_outports[] = { 0, 1 };
4174static const int coresight_funnel_child_ids[] = { 0, 1 };
4175static const int coresight_funnel_child_ports[] = { 0, 0 };
4176
4177static struct coresight_platform_data coresight_funnel_pdata = {
4178 .id = 2,
4179 .name = "coresight-funnel",
4180 .nr_inports = 4,
4181 .outports = coresight_funnel_outports,
4182 .child_ids = coresight_funnel_child_ids,
4183 .child_ports = coresight_funnel_child_ports,
4184 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004185};
4186
Pratik Patel3b0ca882012-06-01 16:54:14 -07004187struct platform_device coresight_funnel_device = {
4188 .name = "coresight-funnel",
4189 .id = 0,
4190 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4191 .resource = coresight_funnel_resources,
4192 .dev = {
4193 .platform_data = &coresight_funnel_pdata,
4194 },
4195};
4196
4197static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004198 {
Aparna Das360cf422013-03-19 18:18:01 -07004199 .name = "stm-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004200 .start = CORESIGHT_STM_PHYS_BASE,
4201 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4202 .flags = IORESOURCE_MEM,
4203 },
4204 {
Aparna Das360cf422013-03-19 18:18:01 -07004205 .name = "stm-data-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004206 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4207 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004208 .flags = IORESOURCE_MEM,
4209 },
4210};
4211
Pratik Patel3b0ca882012-06-01 16:54:14 -07004212static const int coresight_stm_outports[] = { 0 };
4213static const int coresight_stm_child_ids[] = { 2 };
4214static const int coresight_stm_child_ports[] = { 2 };
4215
4216static struct coresight_platform_data coresight_stm_pdata = {
4217 .id = 3,
4218 .name = "coresight-stm",
4219 .nr_inports = 0,
4220 .outports = coresight_stm_outports,
4221 .child_ids = coresight_stm_child_ids,
4222 .child_ports = coresight_stm_child_ports,
4223 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004224};
4225
Pratik Patel3b0ca882012-06-01 16:54:14 -07004226struct platform_device coresight_stm_device = {
4227 .name = "coresight-stm",
4228 .id = 0,
4229 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4230 .resource = coresight_stm_resources,
4231 .dev = {
4232 .platform_data = &coresight_stm_pdata,
4233 },
4234};
4235
4236static struct resource coresight_etm0_resources[] = {
4237 {
Aparna Das360cf422013-03-19 18:18:01 -07004238 .name = "etm-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004239 .start = CORESIGHT_ETM0_PHYS_BASE,
4240 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4241 .flags = IORESOURCE_MEM,
4242 },
4243};
4244
4245static const int coresight_etm0_outports[] = { 0 };
4246static const int coresight_etm0_child_ids[] = { 2 };
4247static const int coresight_etm0_child_ports[] = { 0 };
4248
4249static struct coresight_platform_data coresight_etm0_pdata = {
4250 .id = 4,
4251 .name = "coresight-etm0",
4252 .nr_inports = 0,
4253 .outports = coresight_etm0_outports,
4254 .child_ids = coresight_etm0_child_ids,
4255 .child_ports = coresight_etm0_child_ports,
4256 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4257};
4258
4259struct platform_device coresight_etm0_device = {
4260 .name = "coresight-etm",
4261 .id = 0,
4262 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4263 .resource = coresight_etm0_resources,
4264 .dev = {
4265 .platform_data = &coresight_etm0_pdata,
4266 },
4267};
4268
4269static struct resource coresight_etm1_resources[] = {
4270 {
Aparna Das360cf422013-03-19 18:18:01 -07004271 .name = "etm-base",
Pratik Patel3b0ca882012-06-01 16:54:14 -07004272 .start = CORESIGHT_ETM1_PHYS_BASE,
4273 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4274 .flags = IORESOURCE_MEM,
4275 },
4276};
4277
4278static const int coresight_etm1_outports[] = { 0 };
4279static const int coresight_etm1_child_ids[] = { 2 };
4280static const int coresight_etm1_child_ports[] = { 1 };
4281
4282static struct coresight_platform_data coresight_etm1_pdata = {
4283 .id = 5,
4284 .name = "coresight-etm1",
4285 .nr_inports = 0,
4286 .outports = coresight_etm1_outports,
4287 .child_ids = coresight_etm1_child_ids,
4288 .child_ports = coresight_etm1_child_ports,
4289 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4290};
4291
4292struct platform_device coresight_etm1_device = {
4293 .name = "coresight-etm",
4294 .id = 1,
4295 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4296 .resource = coresight_etm1_resources,
4297 .dev = {
4298 .platform_data = &coresight_etm1_pdata,
4299 },
4300};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004301
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004302static struct resource msm_ebi1_ch0_erp_resources[] = {
4303 {
4304 .start = HSDDRX_EBI1CH0_IRQ,
4305 .flags = IORESOURCE_IRQ,
4306 },
4307 {
4308 .start = 0x00A40000,
4309 .end = 0x00A40000 + SZ_4K - 1,
4310 .flags = IORESOURCE_MEM,
4311 },
4312};
4313
4314struct platform_device msm8960_device_ebi1_ch0_erp = {
4315 .name = "msm_ebi_erp",
4316 .id = 0,
4317 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4318 .resource = msm_ebi1_ch0_erp_resources,
4319};
4320
4321static struct resource msm_ebi1_ch1_erp_resources[] = {
4322 {
4323 .start = HSDDRX_EBI1CH1_IRQ,
4324 .flags = IORESOURCE_IRQ,
4325 },
4326 {
4327 .start = 0x00D40000,
4328 .end = 0x00D40000 + SZ_4K - 1,
4329 .flags = IORESOURCE_MEM,
4330 },
4331};
4332
4333struct platform_device msm8960_device_ebi1_ch1_erp = {
4334 .name = "msm_ebi_erp",
4335 .id = 1,
4336 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4337 .resource = msm_ebi1_ch1_erp_resources,
4338};
4339
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004340static struct resource msm_cache_erp_resources[] = {
4341 {
4342 .name = "l1_irq",
4343 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4344 .flags = IORESOURCE_IRQ,
4345 },
4346 {
4347 .name = "l2_irq",
4348 .start = APCC_QGICL2IRPTREQ,
4349 .flags = IORESOURCE_IRQ,
4350 }
4351};
4352
4353struct platform_device msm8960_device_cache_erp = {
4354 .name = "msm_cache_erp",
4355 .id = -1,
4356 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4357 .resource = msm_cache_erp_resources,
4358};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004359
4360struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4361 /* Camera */
4362 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004363 .name = "ijpeg_src",
4364 .domain = CAMERA_DOMAIN,
4365 },
4366 /* Camera */
4367 {
4368 .name = "ijpeg_dst",
4369 .domain = CAMERA_DOMAIN,
4370 },
4371 /* Camera */
4372 {
4373 .name = "jpegd_src",
4374 .domain = CAMERA_DOMAIN,
4375 },
4376 /* Camera */
4377 {
4378 .name = "jpegd_dst",
4379 .domain = CAMERA_DOMAIN,
4380 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304381 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004382 {
4383 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004384 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004385 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304386 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004387 {
4388 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004389 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004390 },
4391 /* Video */
4392 {
4393 .name = "vcodec_a_mm1",
4394 .domain = VIDEO_DOMAIN,
4395 },
4396 /* Video */
4397 {
4398 .name = "vcodec_b_mm2",
4399 .domain = VIDEO_DOMAIN,
4400 },
4401 /* Video */
4402 {
4403 .name = "vcodec_a_stream",
4404 .domain = VIDEO_DOMAIN,
4405 },
4406};
4407
4408static struct mem_pool msm8960_video_pools[] = {
4409 /*
4410 * Video hardware has the following requirements:
4411 * 1. All video addresses used by the video hardware must be at a higher
4412 * address than video firmware address.
4413 * 2. Video hardware can only access a range of 256MB from the base of
4414 * the video firmware.
4415 */
4416 [VIDEO_FIRMWARE_POOL] =
4417 /* Low addresses, intended for video firmware */
4418 {
4419 .paddr = SZ_128K,
4420 .size = SZ_16M - SZ_128K,
4421 },
4422 [VIDEO_MAIN_POOL] =
4423 /* Main video pool */
4424 {
4425 .paddr = SZ_16M,
4426 .size = SZ_256M - SZ_16M,
4427 },
4428 [GEN_POOL] =
4429 /* Remaining address space up to 2G */
4430 {
4431 .paddr = SZ_256M,
4432 .size = SZ_2G - SZ_256M,
4433 },
4434};
4435
4436static struct mem_pool msm8960_camera_pools[] = {
4437 [GEN_POOL] =
4438 /* One address space for camera */
4439 {
4440 .paddr = SZ_128K,
4441 .size = SZ_2G - SZ_128K,
4442 },
4443};
4444
Olav Hauganef95ae32012-05-15 09:50:30 -07004445static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004446 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004447 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004448 {
4449 .paddr = SZ_128K,
4450 .size = SZ_2G - SZ_128K,
4451 },
4452};
4453
Olav Hauganef95ae32012-05-15 09:50:30 -07004454static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004455 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004456 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004457 {
4458 .paddr = SZ_128K,
4459 .size = SZ_2G - SZ_128K,
4460 },
4461};
4462
4463static struct msm_iommu_domain msm8960_iommu_domains[] = {
4464 [VIDEO_DOMAIN] = {
4465 .iova_pools = msm8960_video_pools,
4466 .npools = ARRAY_SIZE(msm8960_video_pools),
4467 },
4468 [CAMERA_DOMAIN] = {
4469 .iova_pools = msm8960_camera_pools,
4470 .npools = ARRAY_SIZE(msm8960_camera_pools),
4471 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004472 [DISPLAY_READ_DOMAIN] = {
4473 .iova_pools = msm8960_display_read_pools,
4474 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004475 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004476 [ROTATOR_SRC_DOMAIN] = {
4477 .iova_pools = msm8960_rotator_src_pools,
4478 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004479 },
4480};
4481
4482struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4483 .domains = msm8960_iommu_domains,
4484 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4485 .domain_names = msm8960_iommu_ctx_names,
4486 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4487 .domain_alloc_flags = 0,
4488};
4489
4490struct platform_device msm8960_iommu_domain_device = {
4491 .name = "iommu_domains",
4492 .id = -1,
4493 .dev = {
4494 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004495 }
4496};
4497
4498struct msm_rtb_platform_data msm8960_rtb_pdata = {
4499 .size = SZ_1M,
4500};
4501
4502static int __init msm_rtb_set_buffer_size(char *p)
4503{
4504 int s;
4505
4506 s = memparse(p, NULL);
4507 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4508 return 0;
4509}
4510early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4511
4512
4513struct platform_device msm8960_rtb_device = {
4514 .name = "msm_rtb",
4515 .id = -1,
4516 .dev = {
4517 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004518 },
4519};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004520
Laura Abbott0a103cf2012-05-25 09:00:23 -07004521#define MSM_8960_L1_SIZE SZ_1M
4522/*
4523 * The actual L2 size is smaller but we need a larger buffer
4524 * size to store other dump information
4525 */
4526#define MSM_8960_L2_SIZE SZ_4M
4527
Laura Abbott2ae8f362012-04-12 11:03:04 -07004528struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004529 .l2_size = MSM_8960_L2_SIZE,
4530 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004531};
4532
4533struct platform_device msm8960_cache_dump_device = {
4534 .name = "msm_cache_dump",
4535 .id = -1,
4536 .dev = {
4537 .platform_data = &msm8960_cache_dump_pdata,
4538 },
4539};
Joel King0cbf5d82012-05-24 15:21:38 -07004540
4541#define MDM2AP_ERRFATAL 40
4542#define AP2MDM_ERRFATAL 80
4543#define MDM2AP_STATUS 24
4544#define AP2MDM_STATUS 77
4545#define AP2MDM_PMIC_PWR_EN 22
4546#define AP2MDM_KPDPWR_N 79
4547#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004548#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004549
4550static struct resource sglte_resources[] = {
4551 {
4552 .start = MDM2AP_ERRFATAL,
4553 .end = MDM2AP_ERRFATAL,
4554 .name = "MDM2AP_ERRFATAL",
4555 .flags = IORESOURCE_IO,
4556 },
4557 {
4558 .start = AP2MDM_ERRFATAL,
4559 .end = AP2MDM_ERRFATAL,
4560 .name = "AP2MDM_ERRFATAL",
4561 .flags = IORESOURCE_IO,
4562 },
4563 {
4564 .start = MDM2AP_STATUS,
4565 .end = MDM2AP_STATUS,
4566 .name = "MDM2AP_STATUS",
4567 .flags = IORESOURCE_IO,
4568 },
4569 {
4570 .start = AP2MDM_STATUS,
4571 .end = AP2MDM_STATUS,
4572 .name = "AP2MDM_STATUS",
4573 .flags = IORESOURCE_IO,
4574 },
4575 {
4576 .start = AP2MDM_PMIC_PWR_EN,
4577 .end = AP2MDM_PMIC_PWR_EN,
4578 .name = "AP2MDM_PMIC_PWR_EN",
4579 .flags = IORESOURCE_IO,
4580 },
4581 {
4582 .start = AP2MDM_KPDPWR_N,
4583 .end = AP2MDM_KPDPWR_N,
4584 .name = "AP2MDM_KPDPWR_N",
4585 .flags = IORESOURCE_IO,
4586 },
4587 {
4588 .start = AP2MDM_SOFT_RESET,
4589 .end = AP2MDM_SOFT_RESET,
4590 .name = "AP2MDM_SOFT_RESET",
4591 .flags = IORESOURCE_IO,
4592 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004593 {
4594 .start = USB_SW,
4595 .end = USB_SW,
4596 .name = "USB_SW",
4597 .flags = IORESOURCE_IO,
4598 },
Joel King0cbf5d82012-05-24 15:21:38 -07004599};
4600
Rohit Vaswanid2001522012-12-05 19:23:44 -08004601static struct resource msm_gpio_resources[] = {
4602 {
4603 .start = TLMM_MSM_SUMMARY_IRQ,
4604 .end = TLMM_MSM_SUMMARY_IRQ,
4605 .flags = IORESOURCE_IRQ,
4606 },
4607};
4608
Rohit Vaswani341c2032012-11-08 18:49:29 -08004609static struct msm_gpio_pdata msm8960_gpio_pdata = {
4610 .ngpio = 152,
Rohit Vaswanied0a4ef2012-12-11 15:14:42 -08004611 .direct_connect_irqs = 8,
Rohit Vaswani341c2032012-11-08 18:49:29 -08004612};
4613
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004614struct platform_device msm_gpio_device = {
Rohit Vaswani341c2032012-11-08 18:49:29 -08004615 .name = "msmgpio",
4616 .id = -1,
4617 .num_resources = ARRAY_SIZE(msm_gpio_resources),
4618 .resource = msm_gpio_resources,
4619 .dev.platform_data = &msm8960_gpio_pdata,
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004620};
4621
Joel King0cbf5d82012-05-24 15:21:38 -07004622struct platform_device mdm_sglte_device = {
4623 .name = "mdm2_modem",
4624 .id = -1,
4625 .num_resources = ARRAY_SIZE(sglte_resources),
4626 .resource = sglte_resources,
4627};
Arun Menon697e91b2012-08-20 15:25:50 -07004628
4629struct platform_device *msm8960_vidc_device[] __initdata = {
Arun Menon8ef6d5a2013-01-04 21:20:26 -08004630 &msm_device_vidc,
4631 &msm_device_vidc_v4l2,
Arun Menon697e91b2012-08-20 15:25:50 -07004632};
4633
4634void __init msm8960_add_vidc_device(void)
4635{
4636 if (cpu_is_msm8960ab()) {
4637 struct msm_vidc_platform_data *pdata;
4638 pdata = (struct msm_vidc_platform_data *)
4639 msm_device_vidc.dev.platform_data;
4640 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4641 }
4642 platform_add_devices(msm8960_vidc_device,
4643 ARRAY_SIZE(msm8960_vidc_device));
4644}