blob: 28c53dbc92bf038092566023b4fe1368ceece545 [file] [log] [blame]
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -07001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070018#include <linux/regulator/consumer.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070019#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070020
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080021extern pgprot_t pgprot_kernel;
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -080022extern struct platform_device *msm_iommu_root_dev;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080023
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070024/* Domain attributes */
25#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
26
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080027/* Mask for the cache policy attribute */
28#define MSM_IOMMU_CP_MASK 0x03
29
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070030/* Maximum number of Machine IDs that we are allowing to be mapped to the same
31 * context bank. The number of MIDs mapped to the same CB does not affect
32 * performance, but there is a practical limit on how many distinct MIDs may
33 * be present. These mappings are typically determined at design time and are
34 * not expected to change at run time.
35 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080036#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070037
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070038/* Maximum number of SMT entries allowed by the system */
39#define MAX_NUM_SMR 128
40
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070041/**
42 * struct msm_iommu_dev - a single IOMMU hardware instance
43 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080044 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070045 */
46struct msm_iommu_dev {
47 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080048 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060049 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070050};
51
52/**
53 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
54 * name Human-readable name given to this context bank
55 * num Index of this context bank within the hardware
56 * mids List of Machine IDs that are to be mapped into this context
57 * bank, terminated by -1. The MID is a set of signals on the
58 * AXI bus that identifies the function associated with a specific
59 * memory request. (See ARM spec).
60 */
61struct msm_iommu_ctx_dev {
62 const char *name;
63 int num;
64 int mids[MAX_NUM_MIDS];
65};
66
67
68/**
69 * struct msm_iommu_drvdata - A single IOMMU hardware instance
70 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080071 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070072 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080073 * @clk: The bus clock for this IOMMU hardware instance
74 * @pclk: The clock for the IOMMU bus interconnect
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070075 * @name: Human-readable name of this IOMMU device
76 * @gdsc: Regulator needed to power this HW block (v2 only)
77 * @nsmr: Size of the SMT on this HW block (v2 only)
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080078 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070079 * A msm_iommu_drvdata holds the global driver data about a single piece
80 * of an IOMMU hardware instance.
81 */
82struct msm_iommu_drvdata {
83 void __iomem *base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080084 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060085 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080086 struct clk *clk;
87 struct clk *pclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070088 const char *name;
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070089 struct regulator *gdsc;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070090 unsigned int nsmr;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070091};
92
93/**
94 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
95 * @num: Hardware context number of this context
96 * @pdev: Platform device associated wit this HW instance
97 * @attached_elm: List element for domains to track which devices are
98 * attached to them
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070099 * @attached_domain Domain currently attached to this context (if any)
100 * @name Human-readable name of this context device
101 * @sids List of Stream IDs mapped to this context (v2 only)
102 * @nsid Number of Stream IDs mapped to this context (v2 only)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700103 *
104 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
105 * within each IOMMU hardware instance
106 */
107struct msm_iommu_ctx_drvdata {
108 int num;
109 struct platform_device *pdev;
110 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -0700111 struct iommu_domain *attached_domain;
112 const char *name;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700113 u32 sids[MAX_NUM_SMR];
114 unsigned int nsid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700115};
116
117/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700118 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
119 * interrupt is not supported in the API yet, but this will print an error
120 * message and dump useful IOMMU registers.
121 */
122irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800123irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700124
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600125#ifdef CONFIG_MSM_IOMMU
126/*
127 * Look up an IOMMU context device by its context name. NULL if none found.
128 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
129 * their platform devices.
130 */
131struct device *msm_iommu_get_ctx(const char *ctx_name);
132#else
133static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
134{
135 return NULL;
136}
137#endif
138
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700139#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700140
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800141static inline int msm_soc_version_supports_iommu_v1(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700142{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800143#ifdef CONFIG_OF
144 struct device_node *node;
145
146 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v2");
147 if (node) {
148 of_node_put(node);
149 return 0;
150 }
151#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700152 if (cpu_is_msm8960() &&
153 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
154 return 0;
155
156 if (cpu_is_msm8x60() &&
157 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
158 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
159 return 0;
160 }
161 return 1;
162}