Stepan Moskovchenko | 73a50f6 | 2012-05-03 17:29:12 -0700 | [diff] [blame^] | 1 | /* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef MSM_IOMMU_H |
| 14 | #define MSM_IOMMU_H |
| 15 | |
| 16 | #include <linux/interrupt.h> |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 17 | #include <linux/clk.h> |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 18 | #include <mach/socinfo.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 19 | |
Stepan Moskovchenko | 6ee3be8 | 2011-11-08 15:24:53 -0800 | [diff] [blame] | 20 | extern pgprot_t pgprot_kernel; |
Stepan Moskovchenko | 08bd683 | 2010-11-15 18:19:35 -0800 | [diff] [blame] | 21 | |
Stepan Moskovchenko | b243889 | 2011-08-31 17:16:19 -0700 | [diff] [blame] | 22 | /* Domain attributes */ |
| 23 | #define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1 |
| 24 | |
Stepan Moskovchenko | 08bd683 | 2010-11-15 18:19:35 -0800 | [diff] [blame] | 25 | /* Mask for the cache policy attribute */ |
| 26 | #define MSM_IOMMU_CP_MASK 0x03 |
| 27 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 28 | /* Maximum number of Machine IDs that we are allowing to be mapped to the same |
| 29 | * context bank. The number of MIDs mapped to the same CB does not affect |
| 30 | * performance, but there is a practical limit on how many distinct MIDs may |
| 31 | * be present. These mappings are typically determined at design time and are |
| 32 | * not expected to change at run time. |
| 33 | */ |
Stepan Moskovchenko | 23513c3 | 2010-11-12 19:29:47 -0800 | [diff] [blame] | 34 | #define MAX_NUM_MIDS 32 |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 35 | |
| 36 | /** |
| 37 | * struct msm_iommu_dev - a single IOMMU hardware instance |
| 38 | * name Human-readable name given to this IOMMU HW instance |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 39 | * ncb Number of context banks present on this IOMMU HW instance |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 40 | */ |
| 41 | struct msm_iommu_dev { |
| 42 | const char *name; |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 43 | int ncb; |
Shubhraprakash Das | 935e6a5 | 2012-04-05 14:47:30 -0600 | [diff] [blame] | 44 | int ttbr_split; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 45 | }; |
| 46 | |
| 47 | /** |
| 48 | * struct msm_iommu_ctx_dev - an IOMMU context bank instance |
| 49 | * name Human-readable name given to this context bank |
| 50 | * num Index of this context bank within the hardware |
| 51 | * mids List of Machine IDs that are to be mapped into this context |
| 52 | * bank, terminated by -1. The MID is a set of signals on the |
| 53 | * AXI bus that identifies the function associated with a specific |
| 54 | * memory request. (See ARM spec). |
| 55 | */ |
| 56 | struct msm_iommu_ctx_dev { |
| 57 | const char *name; |
| 58 | int num; |
| 59 | int mids[MAX_NUM_MIDS]; |
| 60 | }; |
| 61 | |
| 62 | |
| 63 | /** |
| 64 | * struct msm_iommu_drvdata - A single IOMMU hardware instance |
| 65 | * @base: IOMMU config port base address (VA) |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 66 | * @ncb The number of contexts on this IOMMU |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 67 | * @irq: Interrupt number |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 68 | * @clk: The bus clock for this IOMMU hardware instance |
| 69 | * @pclk: The clock for the IOMMU bus interconnect |
| 70 | * |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 71 | * A msm_iommu_drvdata holds the global driver data about a single piece |
| 72 | * of an IOMMU hardware instance. |
| 73 | */ |
| 74 | struct msm_iommu_drvdata { |
| 75 | void __iomem *base; |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 76 | int ncb; |
Shubhraprakash Das | 935e6a5 | 2012-04-05 14:47:30 -0600 | [diff] [blame] | 77 | int ttbr_split; |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 78 | struct clk *clk; |
| 79 | struct clk *pclk; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 80 | const char *name; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 81 | }; |
| 82 | |
| 83 | /** |
| 84 | * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance |
| 85 | * @num: Hardware context number of this context |
| 86 | * @pdev: Platform device associated wit this HW instance |
| 87 | * @attached_elm: List element for domains to track which devices are |
| 88 | * attached to them |
| 89 | * |
| 90 | * A msm_iommu_ctx_drvdata holds the driver data for a single context bank |
| 91 | * within each IOMMU hardware instance |
| 92 | */ |
| 93 | struct msm_iommu_ctx_drvdata { |
| 94 | int num; |
| 95 | struct platform_device *pdev; |
| 96 | struct list_head attached_elm; |
Stepan Moskovchenko | 73a50f6 | 2012-05-03 17:29:12 -0700 | [diff] [blame^] | 97 | struct iommu_domain *attached_domain; |
| 98 | const char *name; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 99 | }; |
| 100 | |
| 101 | /* |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 102 | * Interrupt handler for the IOMMU context fault interrupt. Hooking the |
| 103 | * interrupt is not supported in the API yet, but this will print an error |
| 104 | * message and dump useful IOMMU registers. |
| 105 | */ |
| 106 | irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id); |
| 107 | |
Shubhraprakash Das | f4f600f | 2011-08-12 13:27:34 -0600 | [diff] [blame] | 108 | #ifdef CONFIG_MSM_IOMMU |
| 109 | /* |
| 110 | * Look up an IOMMU context device by its context name. NULL if none found. |
| 111 | * Useful for testing and drivers that do not yet fully have IOMMU stuff in |
| 112 | * their platform devices. |
| 113 | */ |
| 114 | struct device *msm_iommu_get_ctx(const char *ctx_name); |
| 115 | #else |
| 116 | static inline struct device *msm_iommu_get_ctx(const char *ctx_name) |
| 117 | { |
| 118 | return NULL; |
| 119 | } |
| 120 | #endif |
| 121 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 122 | #endif |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 123 | |
| 124 | static inline int msm_soc_version_supports_iommu(void) |
| 125 | { |
| 126 | if (cpu_is_msm8960() && |
| 127 | SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2) |
| 128 | return 0; |
| 129 | |
| 130 | if (cpu_is_msm8x60() && |
| 131 | (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 || |
| 132 | SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) { |
| 133 | return 0; |
| 134 | } |
| 135 | return 1; |
| 136 | } |