blob: fb2e50da0e9c8c62dc7241d10ce8e4a0edc4b91a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
26
Francois Romieu99f252b2007-04-02 22:59:59 +020027#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/irq.h>
30
Francois Romieu865c6522008-05-11 14:51:00 +020031#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#define MODULENAME "r8169"
33#define PFX MODULENAME ": "
34
35#ifdef RTL8169_DEBUG
36#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020037 if (!(expr)) { \
38 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070039 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020040 }
Joe Perches06fa7352007-10-18 21:15:00 +020041#define dprintk(fmt, args...) \
42 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#else
44#define assert(expr) do {} while (0)
45#define dprintk(fmt, args...) do {} while (0)
46#endif /* RTL8169_DEBUG */
47
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020048#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070049 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define TX_BUFFS_AVAIL(tp) \
52 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Maximum events (Rx packets, etc.) to handle at each interrupt. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050055static const int max_interrupt_work = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
58 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050059static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61/* MAC address length */
62#define MAC_ADDR_LEN 6
63
Francois Romieu9c14cea2008-07-05 00:21:15 +020064#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
66#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
67#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010068#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
70#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
71#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
74#define R8169_NAPI_WEIGHT 64
75#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
76#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
77#define RX_BUF_SIZE 1536 /* Rx Buffer size */
78#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
82#define RTL8169_PHY_TIMEOUT (10*HZ)
83
françois romieuea8dbdd2009-03-15 01:10:50 +000084#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
85#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020086#define RTL_EEPROM_SIG_ADDR 0x0000
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* write/read MMIO register */
89#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
90#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
91#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
92#define RTL_R8(reg) readb (ioaddr + (reg))
93#define RTL_R16(reg) readw (ioaddr + (reg))
94#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
95
96enum mac_version {
Francois Romieuba6eb6e2007-06-11 23:35:18 +020097 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
98 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
99 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
100 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
101 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100102 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200103 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
104 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
105 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
106 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200107 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200108 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
109 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
110 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
111 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
112 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
113 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
114 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
115 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200116 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200117 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200118 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200119 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200120 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
121 RTL_GIGA_MAC_VER_25 = 0x19 // 8168D
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define _R(NAME,MAC,MASK) \
125 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
126
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800127static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 const char *name;
129 u8 mac_version;
130 u32 RxConfigMask; /* Clears the bits supported by this chip */
131} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200132 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
133 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
134 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
135 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
136 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100137 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200138 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
139 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
140 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200142 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
143 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
144 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
145 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200146 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
149 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200151 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200152 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200153 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200154 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200155 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
156 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157};
158#undef _R
159
Francois Romieubcf0bf92006-07-26 23:14:13 +0200160enum cfg_version {
161 RTL_CFG_0 = 0x00,
162 RTL_CFG_1,
163 RTL_CFG_2
164};
165
Francois Romieu07ce4062007-02-23 23:36:39 +0100166static void rtl_hw_start_8169(struct net_device *);
167static void rtl_hw_start_8168(struct net_device *);
168static void rtl_hw_start_8101(struct net_device *);
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170static struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200171 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200172 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200173 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100174 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200175 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
176 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200177 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200178 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
179 { PCI_VENDOR_ID_LINKSYS, 0x1032,
180 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100181 { 0x0001, 0x8168,
182 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 {0,},
184};
185
186MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
187
188static int rx_copybreak = 200;
189static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200190static struct {
191 u32 msg_enable;
192} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Francois Romieu07d3f512007-02-21 22:40:46 +0100194enum rtl_registers {
195 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100196 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100197 MAR0 = 8, /* Multicast filter. */
198 CounterAddrLow = 0x10,
199 CounterAddrHigh = 0x14,
200 TxDescStartAddrLow = 0x20,
201 TxDescStartAddrHigh = 0x24,
202 TxHDescStartAddrLow = 0x28,
203 TxHDescStartAddrHigh = 0x2c,
204 FLASH = 0x30,
205 ERSR = 0x36,
206 ChipCmd = 0x37,
207 TxPoll = 0x38,
208 IntrMask = 0x3c,
209 IntrStatus = 0x3e,
210 TxConfig = 0x40,
211 RxConfig = 0x44,
212 RxMissed = 0x4c,
213 Cfg9346 = 0x50,
214 Config0 = 0x51,
215 Config1 = 0x52,
216 Config2 = 0x53,
217 Config3 = 0x54,
218 Config4 = 0x55,
219 Config5 = 0x56,
220 MultiIntr = 0x5c,
221 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100222 PHYstatus = 0x6c,
223 RxMaxSize = 0xda,
224 CPlusCmd = 0xe0,
225 IntrMitigate = 0xe2,
226 RxDescAddrLow = 0xe4,
227 RxDescAddrHigh = 0xe8,
228 EarlyTxThres = 0xec,
229 FuncEvent = 0xf0,
230 FuncEventMask = 0xf4,
231 FuncPresetState = 0xf8,
232 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233};
234
Francois Romieuf162a5d2008-06-01 22:37:49 +0200235enum rtl8110_registers {
236 TBICSR = 0x64,
237 TBI_ANAR = 0x68,
238 TBI_LPAR = 0x6a,
239};
240
241enum rtl8168_8101_registers {
242 CSIDR = 0x64,
243 CSIAR = 0x68,
244#define CSIAR_FLAG 0x80000000
245#define CSIAR_WRITE_CMD 0x80000000
246#define CSIAR_BYTE_ENABLE 0x0f
247#define CSIAR_BYTE_ENABLE_SHIFT 12
248#define CSIAR_ADDR_MASK 0x0fff
249
250 EPHYAR = 0x80,
251#define EPHYAR_FLAG 0x80000000
252#define EPHYAR_WRITE_CMD 0x80000000
253#define EPHYAR_REG_MASK 0x1f
254#define EPHYAR_REG_SHIFT 16
255#define EPHYAR_DATA_MASK 0xffff
256 DBG_REG = 0xd1,
257#define FIX_NAK_1 (1 << 4)
258#define FIX_NAK_2 (1 << 3)
259};
260
Francois Romieu07d3f512007-02-21 22:40:46 +0100261enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100263 SYSErr = 0x8000,
264 PCSTimeout = 0x4000,
265 SWInt = 0x0100,
266 TxDescUnavail = 0x0080,
267 RxFIFOOver = 0x0040,
268 LinkChg = 0x0020,
269 RxOverflow = 0x0010,
270 TxErr = 0x0008,
271 TxOK = 0x0004,
272 RxErr = 0x0002,
273 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200276 RxFOVF = (1 << 23),
277 RxRWT = (1 << 22),
278 RxRES = (1 << 21),
279 RxRUNT = (1 << 20),
280 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100283 CmdReset = 0x10,
284 CmdRxEnb = 0x08,
285 CmdTxEnb = 0x04,
286 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Francois Romieu275391a2007-02-23 23:50:28 +0100288 /* TXPoll register p.5 */
289 HPQ = 0x80, /* Poll cmd on the high prio queue */
290 NPQ = 0x40, /* Poll cmd on the low prio queue */
291 FSWInt = 0x01, /* Forced software interrupt */
292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100294 Cfg9346_Lock = 0x00,
295 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100298 AcceptErr = 0x20,
299 AcceptRunt = 0x10,
300 AcceptBroadcast = 0x08,
301 AcceptMulticast = 0x04,
302 AcceptMyPhys = 0x02,
303 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100306 RxCfgFIFOShift = 13,
307 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 /* TxConfigBits */
310 TxInterFrameGapShift = 24,
311 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
312
Francois Romieu5d06a992006-02-23 00:47:58 +0100313 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200314 LEDS1 = (1 << 7),
315 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200316 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200317 Speed_down = (1 << 4),
318 MEMMAP = (1 << 3),
319 IOMAP = (1 << 2),
320 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100321 PMEnable = (1 << 0), /* Power Management Enable */
322
Francois Romieu6dccd162007-02-13 23:38:05 +0100323 /* Config2 register p. 25 */
324 PCI_Clock_66MHz = 0x01,
325 PCI_Clock_33MHz = 0x00,
326
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100327 /* Config3 register p.25 */
328 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
329 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200330 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100331
Francois Romieu5d06a992006-02-23 00:47:58 +0100332 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100333 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
334 MWF = (1 << 5), /* Accept Multicast wakeup frame */
335 UWF = (1 << 4), /* Accept Unicast wakeup frame */
336 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100337 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 /* TBICSR p.28 */
340 TBIReset = 0x80000000,
341 TBILoopback = 0x40000000,
342 TBINwEnable = 0x20000000,
343 TBINwRestart = 0x10000000,
344 TBILinkOk = 0x02000000,
345 TBINwComplete = 0x01000000,
346
347 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200348 EnableBist = (1 << 15), // 8168 8101
349 Mac_dbgo_oe = (1 << 14), // 8168 8101
350 Normal_mode = (1 << 13), // unused
351 Force_half_dup = (1 << 12), // 8168 8101
352 Force_rxflow_en = (1 << 11), // 8168 8101
353 Force_txflow_en = (1 << 10), // 8168 8101
354 Cxpl_dbg_sel = (1 << 9), // 8168 8101
355 ASF = (1 << 8), // 8168 8101
356 PktCntrDisable = (1 << 7), // 8168 8101
357 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 RxVlan = (1 << 6),
359 RxChkSum = (1 << 5),
360 PCIDAC = (1 << 4),
361 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100362 INTT_0 = 0x0000, // 8168
363 INTT_1 = 0x0001, // 8168
364 INTT_2 = 0x0002, // 8168
365 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100368 TBI_Enable = 0x80,
369 TxFlowCtrl = 0x40,
370 RxFlowCtrl = 0x20,
371 _1000bpsF = 0x10,
372 _100bps = 0x08,
373 _10bps = 0x04,
374 LinkStatus = 0x02,
375 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100378 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200379
380 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100381 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Francois Romieu07d3f512007-02-21 22:40:46 +0100384enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
386 RingEnd = (1 << 30), /* End of descriptor ring */
387 FirstFrag = (1 << 29), /* First segment of a packet */
388 LastFrag = (1 << 28), /* Final segment of a packet */
389
390 /* Tx private */
391 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
392 MSSShift = 16, /* MSS value position */
393 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
394 IPCS = (1 << 18), /* Calculate IP checksum */
395 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
396 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
397 TxVlanTag = (1 << 17), /* Add VLAN tag */
398
399 /* Rx private */
400 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
401 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
402
403#define RxProtoUDP (PID1)
404#define RxProtoTCP (PID0)
405#define RxProtoIP (PID1 | PID0)
406#define RxProtoMask RxProtoIP
407
408 IPFail = (1 << 16), /* IP checksum failed */
409 UDPFail = (1 << 15), /* UDP/IP checksum failed */
410 TCPFail = (1 << 14), /* TCP/IP checksum failed */
411 RxVlanTag = (1 << 16), /* VLAN tag available */
412};
413
414#define RsvdMask 0x3fffc000
415
416struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200417 __le32 opts1;
418 __le32 opts2;
419 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420};
421
422struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200423 __le32 opts1;
424 __le32 opts2;
425 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426};
427
428struct ring_info {
429 struct sk_buff *skb;
430 u32 len;
431 u8 __pad[sizeof(void *) - sizeof(u32)];
432};
433
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200434enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200435 RTL_FEATURE_WOL = (1 << 0),
436 RTL_FEATURE_MSI = (1 << 1),
437 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200438};
439
Ivan Vecera355423d2009-02-06 21:49:57 -0800440struct rtl8169_counters {
441 __le64 tx_packets;
442 __le64 rx_packets;
443 __le64 tx_errors;
444 __le32 rx_errors;
445 __le16 rx_missed;
446 __le16 align_errors;
447 __le32 tx_one_collision;
448 __le32 tx_multi_collision;
449 __le64 rx_unicast;
450 __le64 rx_broadcast;
451 __le32 rx_multicast;
452 __le16 tx_aborted;
453 __le16 tx_underun;
454};
455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456struct rtl8169_private {
457 void __iomem *mmio_addr; /* memory map physical address */
458 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000459 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700460 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200462 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 int chipset;
464 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
466 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
467 u32 dirty_rx;
468 u32 dirty_tx;
469 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
470 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
471 dma_addr_t TxPhyAddr;
472 dma_addr_t RxPhyAddr;
473 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
474 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200475 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 unsigned rx_buf_sz;
477 struct timer_list timer;
478 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100479 u16 intr_event;
480 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 int phy_1000_ctrl_reg;
483#ifdef CONFIG_R8169_VLAN
484 struct vlan_group *vlgrp;
485#endif
486 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200487 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100489 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 unsigned int (*phy_reset_pending)(void __iomem *);
491 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800492 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200493 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000494 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200495 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200496
497 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800498 struct rtl8169_counters counters;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
Ralf Baechle979b6c12005-06-13 14:30:40 -0700501MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200504MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505module_param(use_dac, int, 0);
506MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200507module_param_named(debug, debug.msg_enable, int, 0);
508MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509MODULE_LICENSE("GPL");
510MODULE_VERSION(RTL8169_VERSION);
511
512static int rtl8169_open(struct net_device *dev);
513static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100514static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100516static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100518static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200520static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700522 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200523static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200525static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700526static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200529 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
Francois Romieu07d3f512007-02-21 22:40:46 +0100531static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
533 int i;
534
Francois Romieua6baf3a2007-11-08 23:23:21 +0100535 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Francois Romieu23714082006-01-29 00:49:09 +0100537 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100538 /*
539 * Check if the RTL8169 has completed writing to the specified
540 * MII register.
541 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200542 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 break;
Francois Romieu23714082006-01-29 00:49:09 +0100544 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 }
546}
547
Francois Romieu07d3f512007-02-21 22:40:46 +0100548static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
550 int i, value = -1;
551
Francois Romieua6baf3a2007-11-08 23:23:21 +0100552 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Francois Romieu23714082006-01-29 00:49:09 +0100554 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100555 /*
556 * Check if the RTL8169 has completed retrieving data from
557 * the specified MII register.
558 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100560 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 break;
562 }
Francois Romieu23714082006-01-29 00:49:09 +0100563 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 }
565 return value;
566}
567
Francois Romieudacf8152008-08-02 20:44:13 +0200568static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
569{
570 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
571}
572
Francois Romieuccdffb92008-07-26 14:26:06 +0200573static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
574 int val)
575{
576 struct rtl8169_private *tp = netdev_priv(dev);
577 void __iomem *ioaddr = tp->mmio_addr;
578
579 mdio_write(ioaddr, location, val);
580}
581
582static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
583{
584 struct rtl8169_private *tp = netdev_priv(dev);
585 void __iomem *ioaddr = tp->mmio_addr;
586
587 return mdio_read(ioaddr, location);
588}
589
Francois Romieudacf8152008-08-02 20:44:13 +0200590static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
591{
592 unsigned int i;
593
594 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
595 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
596
597 for (i = 0; i < 100; i++) {
598 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
599 break;
600 udelay(10);
601 }
602}
603
604static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
605{
606 u16 value = 0xffff;
607 unsigned int i;
608
609 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
610
611 for (i = 0; i < 100; i++) {
612 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
613 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
614 break;
615 }
616 udelay(10);
617 }
618
619 return value;
620}
621
622static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
623{
624 unsigned int i;
625
626 RTL_W32(CSIDR, value);
627 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
628 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
629
630 for (i = 0; i < 100; i++) {
631 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
632 break;
633 udelay(10);
634 }
635}
636
637static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
638{
639 u32 value = ~0x00;
640 unsigned int i;
641
642 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
643 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
644
645 for (i = 0; i < 100; i++) {
646 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
647 value = RTL_R32(CSIDR);
648 break;
649 }
650 udelay(10);
651 }
652
653 return value;
654}
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
657{
658 RTL_W16(IntrMask, 0x0000);
659
660 RTL_W16(IntrStatus, 0xffff);
661}
662
663static void rtl8169_asic_down(void __iomem *ioaddr)
664{
665 RTL_W8(ChipCmd, 0x00);
666 rtl8169_irq_mask_and_ack(ioaddr);
667 RTL_R16(CPlusCmd);
668}
669
670static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
671{
672 return RTL_R32(TBICSR) & TBIReset;
673}
674
675static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
676{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200677 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678}
679
680static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
681{
682 return RTL_R32(TBICSR) & TBILinkOk;
683}
684
685static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
686{
687 return RTL_R8(PHYstatus) & LinkStatus;
688}
689
690static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
691{
692 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
693}
694
695static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
696{
697 unsigned int val;
698
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100699 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
700 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
703static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100704 struct rtl8169_private *tp,
705 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 unsigned long flags;
708
709 spin_lock_irqsave(&tp->lock, flags);
710 if (tp->link_ok(ioaddr)) {
711 netif_carrier_on(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200712 if (netif_msg_ifup(tp))
713 printk(KERN_INFO PFX "%s: link up\n", dev->name);
714 } else {
715 if (netif_msg_ifdown(tp))
716 printk(KERN_INFO PFX "%s: link down\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 netif_carrier_off(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200718 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 spin_unlock_irqrestore(&tp->lock, flags);
720}
721
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100722static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
723{
724 struct rtl8169_private *tp = netdev_priv(dev);
725 void __iomem *ioaddr = tp->mmio_addr;
726 u8 options;
727
728 wol->wolopts = 0;
729
730#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
731 wol->supported = WAKE_ANY;
732
733 spin_lock_irq(&tp->lock);
734
735 options = RTL_R8(Config1);
736 if (!(options & PMEnable))
737 goto out_unlock;
738
739 options = RTL_R8(Config3);
740 if (options & LinkUp)
741 wol->wolopts |= WAKE_PHY;
742 if (options & MagicPacket)
743 wol->wolopts |= WAKE_MAGIC;
744
745 options = RTL_R8(Config5);
746 if (options & UWF)
747 wol->wolopts |= WAKE_UCAST;
748 if (options & BWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200749 wol->wolopts |= WAKE_BCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100750 if (options & MWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200751 wol->wolopts |= WAKE_MCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100752
753out_unlock:
754 spin_unlock_irq(&tp->lock);
755}
756
757static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
758{
759 struct rtl8169_private *tp = netdev_priv(dev);
760 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100761 unsigned int i;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100762 static struct {
763 u32 opt;
764 u16 reg;
765 u8 mask;
766 } cfg[] = {
767 { WAKE_ANY, Config1, PMEnable },
768 { WAKE_PHY, Config3, LinkUp },
769 { WAKE_MAGIC, Config3, MagicPacket },
770 { WAKE_UCAST, Config5, UWF },
771 { WAKE_BCAST, Config5, BWF },
772 { WAKE_MCAST, Config5, MWF },
773 { WAKE_ANY, Config5, LanWake }
774 };
775
776 spin_lock_irq(&tp->lock);
777
778 RTL_W8(Cfg9346, Cfg9346_Unlock);
779
780 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
781 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
782 if (wol->wolopts & cfg[i].opt)
783 options |= cfg[i].mask;
784 RTL_W8(cfg[i].reg, options);
785 }
786
787 RTL_W8(Cfg9346, Cfg9346_Lock);
788
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200789 if (wol->wolopts)
790 tp->features |= RTL_FEATURE_WOL;
791 else
792 tp->features &= ~RTL_FEATURE_WOL;
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700793 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100794
795 spin_unlock_irq(&tp->lock);
796
797 return 0;
798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void rtl8169_get_drvinfo(struct net_device *dev,
801 struct ethtool_drvinfo *info)
802{
803 struct rtl8169_private *tp = netdev_priv(dev);
804
805 strcpy(info->driver, MODULENAME);
806 strcpy(info->version, RTL8169_VERSION);
807 strcpy(info->bus_info, pci_name(tp->pci_dev));
808}
809
810static int rtl8169_get_regs_len(struct net_device *dev)
811{
812 return R8169_REGS_SIZE;
813}
814
815static int rtl8169_set_speed_tbi(struct net_device *dev,
816 u8 autoneg, u16 speed, u8 duplex)
817{
818 struct rtl8169_private *tp = netdev_priv(dev);
819 void __iomem *ioaddr = tp->mmio_addr;
820 int ret = 0;
821 u32 reg;
822
823 reg = RTL_R32(TBICSR);
824 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
825 (duplex == DUPLEX_FULL)) {
826 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
827 } else if (autoneg == AUTONEG_ENABLE)
828 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
829 else {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200830 if (netif_msg_link(tp)) {
831 printk(KERN_WARNING "%s: "
832 "incorrect speed setting refused in TBI mode\n",
833 dev->name);
834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 ret = -EOPNOTSUPP;
836 }
837
838 return ret;
839}
840
841static int rtl8169_set_speed_xmii(struct net_device *dev,
842 u8 autoneg, u16 speed, u8 duplex)
843{
844 struct rtl8169_private *tp = netdev_priv(dev);
845 void __iomem *ioaddr = tp->mmio_addr;
françois romieu3577aa12009-05-19 10:46:48 +0000846 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
848 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +0000849 int auto_nego;
850
851 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200852 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
853 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +0000854 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
855
856 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
857 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
858
859 /* The 8100e/8101e/8102e do Fast Ethernet only. */
860 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
861 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
862 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
863 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
864 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
865 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
866 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
867 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200868 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
françois romieu3577aa12009-05-19 10:46:48 +0000869 } else if (netif_msg_link(tp)) {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200870 printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
871 dev->name);
872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
françois romieu3577aa12009-05-19 10:46:48 +0000874 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +0200875
françois romieu3577aa12009-05-19 10:46:48 +0000876 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
877 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
878 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
879 /*
880 * Wake up the PHY.
881 * Vendor specific (0x1f) and reserved (0x0e) MII
882 * registers.
883 */
884 mdio_write(ioaddr, 0x1f, 0x0000);
885 mdio_write(ioaddr, 0x0e, 0x0000);
886 }
887
888 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
889 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
890 } else {
891 giga_ctrl = 0;
892
893 if (speed == SPEED_10)
894 bmcr = 0;
895 else if (speed == SPEED_100)
896 bmcr = BMCR_SPEED100;
897 else
898 return -EINVAL;
899
900 if (duplex == DUPLEX_FULL)
901 bmcr |= BMCR_FULLDPLX;
902
Roger So2584fbc2007-07-31 23:52:42 +0200903 mdio_write(ioaddr, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +0200904 }
905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 tp->phy_1000_ctrl_reg = giga_ctrl;
907
françois romieu3577aa12009-05-19 10:46:48 +0000908 mdio_write(ioaddr, MII_BMCR, bmcr);
909
910 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
911 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
912 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
913 mdio_write(ioaddr, 0x17, 0x2138);
914 mdio_write(ioaddr, 0x0e, 0x0260);
915 } else {
916 mdio_write(ioaddr, 0x17, 0x2108);
917 mdio_write(ioaddr, 0x0e, 0x0000);
918 }
919 }
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 return 0;
922}
923
924static int rtl8169_set_speed(struct net_device *dev,
925 u8 autoneg, u16 speed, u8 duplex)
926{
927 struct rtl8169_private *tp = netdev_priv(dev);
928 int ret;
929
930 ret = tp->set_speed(dev, autoneg, speed, duplex);
931
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200932 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
934
935 return ret;
936}
937
938static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
939{
940 struct rtl8169_private *tp = netdev_priv(dev);
941 unsigned long flags;
942 int ret;
943
944 spin_lock_irqsave(&tp->lock, flags);
945 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
946 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +0200947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 return ret;
949}
950
951static u32 rtl8169_get_rx_csum(struct net_device *dev)
952{
953 struct rtl8169_private *tp = netdev_priv(dev);
954
955 return tp->cp_cmd & RxChkSum;
956}
957
958static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
959{
960 struct rtl8169_private *tp = netdev_priv(dev);
961 void __iomem *ioaddr = tp->mmio_addr;
962 unsigned long flags;
963
964 spin_lock_irqsave(&tp->lock, flags);
965
966 if (data)
967 tp->cp_cmd |= RxChkSum;
968 else
969 tp->cp_cmd &= ~RxChkSum;
970
971 RTL_W16(CPlusCmd, tp->cp_cmd);
972 RTL_R16(CPlusCmd);
973
974 spin_unlock_irqrestore(&tp->lock, flags);
975
976 return 0;
977}
978
979#ifdef CONFIG_R8169_VLAN
980
981static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
982 struct sk_buff *skb)
983{
984 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
985 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
986}
987
988static void rtl8169_vlan_rx_register(struct net_device *dev,
989 struct vlan_group *grp)
990{
991 struct rtl8169_private *tp = netdev_priv(dev);
992 void __iomem *ioaddr = tp->mmio_addr;
993 unsigned long flags;
994
995 spin_lock_irqsave(&tp->lock, flags);
996 tp->vlgrp = grp;
997 if (tp->vlgrp)
998 tp->cp_cmd |= RxVlan;
999 else
1000 tp->cp_cmd &= ~RxVlan;
1001 RTL_W16(CPlusCmd, tp->cp_cmd);
1002 RTL_R16(CPlusCmd);
1003 spin_unlock_irqrestore(&tp->lock, flags);
1004}
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1007 struct sk_buff *skb)
1008{
1009 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001010 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 int ret;
1012
Francois Romieu865c6522008-05-11 14:51:00 +02001013 if (vlgrp && (opts2 & RxVlanTag)) {
1014 vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 ret = 0;
1016 } else
1017 ret = -1;
1018 desc->opts2 = 0;
1019 return ret;
1020}
1021
1022#else /* !CONFIG_R8169_VLAN */
1023
1024static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1025 struct sk_buff *skb)
1026{
1027 return 0;
1028}
1029
1030static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1031 struct sk_buff *skb)
1032{
1033 return -1;
1034}
1035
1036#endif
1037
Francois Romieuccdffb92008-07-26 14:26:06 +02001038static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
1040 struct rtl8169_private *tp = netdev_priv(dev);
1041 void __iomem *ioaddr = tp->mmio_addr;
1042 u32 status;
1043
1044 cmd->supported =
1045 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1046 cmd->port = PORT_FIBRE;
1047 cmd->transceiver = XCVR_INTERNAL;
1048
1049 status = RTL_R32(TBICSR);
1050 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1051 cmd->autoneg = !!(status & TBINwEnable);
1052
1053 cmd->speed = SPEED_1000;
1054 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001055
1056 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057}
1058
Francois Romieuccdffb92008-07-26 14:26:06 +02001059static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
1061 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Francois Romieuccdffb92008-07-26 14:26:06 +02001063 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064}
1065
1066static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1067{
1068 struct rtl8169_private *tp = netdev_priv(dev);
1069 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001070 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
1072 spin_lock_irqsave(&tp->lock, flags);
1073
Francois Romieuccdffb92008-07-26 14:26:06 +02001074 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001077 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078}
1079
1080static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1081 void *p)
1082{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001083 struct rtl8169_private *tp = netdev_priv(dev);
1084 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Francois Romieu5b0384f2006-08-16 16:00:01 +02001086 if (regs->len > R8169_REGS_SIZE)
1087 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
Francois Romieu5b0384f2006-08-16 16:00:01 +02001089 spin_lock_irqsave(&tp->lock, flags);
1090 memcpy_fromio(p, tp->mmio_addr, regs->len);
1091 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092}
1093
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001094static u32 rtl8169_get_msglevel(struct net_device *dev)
1095{
1096 struct rtl8169_private *tp = netdev_priv(dev);
1097
1098 return tp->msg_enable;
1099}
1100
1101static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1102{
1103 struct rtl8169_private *tp = netdev_priv(dev);
1104
1105 tp->msg_enable = value;
1106}
1107
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001108static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1109 "tx_packets",
1110 "rx_packets",
1111 "tx_errors",
1112 "rx_errors",
1113 "rx_missed",
1114 "align_errors",
1115 "tx_single_collisions",
1116 "tx_multi_collisions",
1117 "unicast",
1118 "broadcast",
1119 "multicast",
1120 "tx_aborted",
1121 "tx_underrun",
1122};
1123
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001124static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001125{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001126 switch (sset) {
1127 case ETH_SS_STATS:
1128 return ARRAY_SIZE(rtl8169_gstrings);
1129 default:
1130 return -EOPNOTSUPP;
1131 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001132}
1133
Ivan Vecera355423d2009-02-06 21:49:57 -08001134static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001135{
1136 struct rtl8169_private *tp = netdev_priv(dev);
1137 void __iomem *ioaddr = tp->mmio_addr;
1138 struct rtl8169_counters *counters;
1139 dma_addr_t paddr;
1140 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001141 int wait = 1000;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001142
Ivan Vecera355423d2009-02-06 21:49:57 -08001143 /*
1144 * Some chips are unable to dump tally counters when the receiver
1145 * is disabled.
1146 */
1147 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1148 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001149
1150 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1151 if (!counters)
1152 return;
1153
1154 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001155 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001156 RTL_W32(CounterAddrLow, cmd);
1157 RTL_W32(CounterAddrLow, cmd | CounterDump);
1158
Ivan Vecera355423d2009-02-06 21:49:57 -08001159 while (wait--) {
1160 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1161 /* copy updated counters */
1162 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001163 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001164 }
1165 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001166 }
1167
1168 RTL_W32(CounterAddrLow, 0);
1169 RTL_W32(CounterAddrHigh, 0);
1170
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001171 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1172}
1173
Ivan Vecera355423d2009-02-06 21:49:57 -08001174static void rtl8169_get_ethtool_stats(struct net_device *dev,
1175 struct ethtool_stats *stats, u64 *data)
1176{
1177 struct rtl8169_private *tp = netdev_priv(dev);
1178
1179 ASSERT_RTNL();
1180
1181 rtl8169_update_counters(dev);
1182
1183 data[0] = le64_to_cpu(tp->counters.tx_packets);
1184 data[1] = le64_to_cpu(tp->counters.rx_packets);
1185 data[2] = le64_to_cpu(tp->counters.tx_errors);
1186 data[3] = le32_to_cpu(tp->counters.rx_errors);
1187 data[4] = le16_to_cpu(tp->counters.rx_missed);
1188 data[5] = le16_to_cpu(tp->counters.align_errors);
1189 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1190 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1191 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1192 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1193 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1194 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1195 data[12] = le16_to_cpu(tp->counters.tx_underun);
1196}
1197
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001198static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1199{
1200 switch(stringset) {
1201 case ETH_SS_STATS:
1202 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1203 break;
1204 }
1205}
1206
Jeff Garzik7282d492006-09-13 14:30:00 -04001207static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 .get_drvinfo = rtl8169_get_drvinfo,
1209 .get_regs_len = rtl8169_get_regs_len,
1210 .get_link = ethtool_op_get_link,
1211 .get_settings = rtl8169_get_settings,
1212 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001213 .get_msglevel = rtl8169_get_msglevel,
1214 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 .get_rx_csum = rtl8169_get_rx_csum,
1216 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 .set_tso = ethtool_op_set_tso,
1220 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001221 .get_wol = rtl8169_get_wol,
1222 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001223 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001224 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001225 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226};
1227
Francois Romieu07d3f512007-02-21 22:40:46 +01001228static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
1229 int bitnum, int bitval)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
1231 int val;
1232
1233 val = mdio_read(ioaddr, reg);
1234 val = (bitval == 1) ?
1235 val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001236 mdio_write(ioaddr, reg, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237}
1238
Francois Romieu07d3f512007-02-21 22:40:46 +01001239static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1240 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241{
Francois Romieu0e485152007-02-20 00:00:26 +01001242 /*
1243 * The driver currently handles the 8168Bf and the 8168Be identically
1244 * but they can be identified more specifically through the test below
1245 * if needed:
1246 *
1247 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001248 *
1249 * Same thing for the 8101Eb and the 8101Ec:
1250 *
1251 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001252 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 const struct {
1254 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001255 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 int mac_version;
1257 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001258 /* 8168D family. */
1259 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_25 },
1260
Francois Romieuef808d52008-06-29 13:10:54 +02001261 /* 8168C family. */
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001262 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001263 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001264 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001265 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001266 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1267 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001268 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001269 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001270 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001271
1272 /* 8168B family. */
1273 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1274 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1275 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1276 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1277
1278 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001279 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1280 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1281 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1282 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1283 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1284 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001285 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001286 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001287 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001288 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1289 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001290 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1291 /* FIXME: where did these entries come from ? -- FR */
1292 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1293 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1294
1295 /* 8110 family. */
1296 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1297 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1298 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1299 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1300 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1301 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1302
1303 { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 }, *p = mac_info;
1305 u32 reg;
1306
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001307 reg = RTL_R32(TxConfig);
1308 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 p++;
1310 tp->mac_version = p->mac_version;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001311
1312 if (p->mask == 0x00000000) {
1313 struct pci_dev *pdev = tp->pci_dev;
1314
1315 dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
1316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317}
1318
1319static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1320{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001321 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322}
1323
Francois Romieu867763c2007-08-17 18:21:58 +02001324struct phy_reg {
1325 u16 reg;
1326 u16 val;
1327};
1328
1329static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1330{
1331 while (len-- > 0) {
1332 mdio_write(ioaddr, regs->reg, regs->val);
1333 regs++;
1334 }
1335}
1336
Francois Romieu5615d9f2007-08-17 17:50:46 +02001337static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 struct {
1340 u16 regs[5]; /* Beware of bit-sign propagation */
1341 } phy_magic[5] = { {
1342 { 0x0000, //w 4 15 12 0
1343 0x00a1, //w 3 15 0 00a1
1344 0x0008, //w 2 15 0 0008
1345 0x1020, //w 1 15 0 1020
1346 0x1000 } },{ //w 0 15 0 1000
1347 { 0x7000, //w 4 15 12 7
1348 0xff41, //w 3 15 0 ff41
1349 0xde60, //w 2 15 0 de60
1350 0x0140, //w 1 15 0 0140
1351 0x0077 } },{ //w 0 15 0 0077
1352 { 0xa000, //w 4 15 12 a
1353 0xdf01, //w 3 15 0 df01
1354 0xdf20, //w 2 15 0 df20
1355 0xff95, //w 1 15 0 ff95
1356 0xfa00 } },{ //w 0 15 0 fa00
1357 { 0xb000, //w 4 15 12 b
1358 0xff41, //w 3 15 0 ff41
1359 0xde20, //w 2 15 0 de20
1360 0x0140, //w 1 15 0 0140
1361 0x00bb } },{ //w 0 15 0 00bb
1362 { 0xf000, //w 4 15 12 f
1363 0xdf01, //w 3 15 0 df01
1364 0xdf20, //w 2 15 0 df20
1365 0xff95, //w 1 15 0 ff95
1366 0xbf00 } //w 0 15 0 bf00
1367 }
1368 }, *p = phy_magic;
Francois Romieu07d3f512007-02-21 22:40:46 +01001369 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
Francois Romieua441d7b2007-08-17 18:26:35 +02001371 mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
1372 mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
1373 mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1375
1376 for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
1377 int val, pos = 4;
1378
1379 val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
1380 mdio_write(ioaddr, pos, val);
1381 while (--pos >= 0)
1382 mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
1383 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
1384 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1385 }
Francois Romieua441d7b2007-08-17 18:26:35 +02001386 mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387}
1388
Francois Romieu5615d9f2007-08-17 17:50:46 +02001389static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1390{
Francois Romieua441d7b2007-08-17 18:26:35 +02001391 struct phy_reg phy_reg_init[] = {
1392 { 0x1f, 0x0002 },
1393 { 0x01, 0x90d0 },
1394 { 0x1f, 0x0000 }
1395 };
1396
1397 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001398}
1399
Francois Romieu236b8082008-05-30 16:11:48 +02001400static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1401{
1402 struct phy_reg phy_reg_init[] = {
1403 { 0x10, 0xf41b },
1404 { 0x1f, 0x0000 }
1405 };
1406
1407 mdio_write(ioaddr, 0x1f, 0x0001);
1408 mdio_patch(ioaddr, 0x16, 1 << 0);
1409
1410 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1411}
1412
1413static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1414{
1415 struct phy_reg phy_reg_init[] = {
1416 { 0x1f, 0x0001 },
1417 { 0x10, 0xf41b },
1418 { 0x1f, 0x0000 }
1419 };
1420
1421 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1422}
1423
Francois Romieuef3386f2008-06-29 12:24:30 +02001424static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001425{
1426 struct phy_reg phy_reg_init[] = {
1427 { 0x1f, 0x0000 },
1428 { 0x1d, 0x0f00 },
1429 { 0x1f, 0x0002 },
1430 { 0x0c, 0x1ec8 },
1431 { 0x1f, 0x0000 }
1432 };
1433
1434 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1435}
1436
Francois Romieuef3386f2008-06-29 12:24:30 +02001437static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1438{
1439 struct phy_reg phy_reg_init[] = {
1440 { 0x1f, 0x0001 },
1441 { 0x1d, 0x3d98 },
1442 { 0x1f, 0x0000 }
1443 };
1444
1445 mdio_write(ioaddr, 0x1f, 0x0000);
1446 mdio_patch(ioaddr, 0x14, 1 << 5);
1447 mdio_patch(ioaddr, 0x0d, 1 << 5);
1448
1449 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1450}
1451
Francois Romieu219a1e92008-06-28 11:58:39 +02001452static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001453{
1454 struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001455 { 0x1f, 0x0001 },
1456 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001457 { 0x1f, 0x0002 },
1458 { 0x00, 0x88d4 },
1459 { 0x01, 0x82b1 },
1460 { 0x03, 0x7002 },
1461 { 0x08, 0x9e30 },
1462 { 0x09, 0x01f0 },
1463 { 0x0a, 0x5500 },
1464 { 0x0c, 0x00c8 },
1465 { 0x1f, 0x0003 },
1466 { 0x12, 0xc096 },
1467 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001468 { 0x1f, 0x0000 },
1469 { 0x1f, 0x0000 },
1470 { 0x09, 0x2000 },
1471 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001472 };
1473
1474 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001475
1476 mdio_patch(ioaddr, 0x14, 1 << 5);
1477 mdio_patch(ioaddr, 0x0d, 1 << 5);
1478 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001479}
1480
Francois Romieu219a1e92008-06-28 11:58:39 +02001481static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001482{
1483 struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001484 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001485 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001486 { 0x03, 0x802f },
1487 { 0x02, 0x4f02 },
1488 { 0x01, 0x0409 },
1489 { 0x00, 0xf099 },
1490 { 0x04, 0x9800 },
1491 { 0x04, 0x9000 },
1492 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001493 { 0x1f, 0x0002 },
1494 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001495 { 0x06, 0x0761 },
1496 { 0x1f, 0x0003 },
1497 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001498 { 0x1f, 0x0000 }
1499 };
1500
1501 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001502
1503 mdio_patch(ioaddr, 0x16, 1 << 0);
1504 mdio_patch(ioaddr, 0x14, 1 << 5);
1505 mdio_patch(ioaddr, 0x0d, 1 << 5);
1506 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001507}
1508
Francois Romieu197ff762008-06-28 13:16:02 +02001509static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1510{
1511 struct phy_reg phy_reg_init[] = {
1512 { 0x1f, 0x0001 },
1513 { 0x12, 0x2300 },
1514 { 0x1d, 0x3d98 },
1515 { 0x1f, 0x0002 },
1516 { 0x0c, 0x7eb8 },
1517 { 0x06, 0x5461 },
1518 { 0x1f, 0x0003 },
1519 { 0x16, 0x0f0a },
1520 { 0x1f, 0x0000 }
1521 };
1522
1523 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1524
1525 mdio_patch(ioaddr, 0x16, 1 << 0);
1526 mdio_patch(ioaddr, 0x14, 1 << 5);
1527 mdio_patch(ioaddr, 0x0d, 1 << 5);
1528 mdio_write(ioaddr, 0x1f, 0x0000);
1529}
1530
Francois Romieu6fb07052008-06-29 11:54:28 +02001531static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1532{
1533 rtl8168c_3_hw_phy_config(ioaddr);
1534}
1535
Francois Romieu5b538df2008-07-20 16:22:45 +02001536static void rtl8168d_hw_phy_config(void __iomem *ioaddr)
1537{
1538 struct phy_reg phy_reg_init_0[] = {
1539 { 0x1f, 0x0001 },
1540 { 0x09, 0x2770 },
1541 { 0x08, 0x04d0 },
1542 { 0x0b, 0xad15 },
1543 { 0x0c, 0x5bf0 },
1544 { 0x1c, 0xf101 },
1545 { 0x1f, 0x0003 },
1546 { 0x14, 0x94d7 },
1547 { 0x12, 0xf4d6 },
1548 { 0x09, 0xca0f },
1549 { 0x1f, 0x0002 },
1550 { 0x0b, 0x0b10 },
1551 { 0x0c, 0xd1f7 },
1552 { 0x1f, 0x0002 },
1553 { 0x06, 0x5461 },
1554 { 0x1f, 0x0002 },
1555 { 0x05, 0x6662 },
1556 { 0x1f, 0x0000 },
1557 { 0x14, 0x0060 },
1558 { 0x1f, 0x0000 },
1559 { 0x0d, 0xf8a0 },
1560 { 0x1f, 0x0005 },
1561 { 0x05, 0xffc2 }
1562 };
1563
1564 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
1565
1566 if (mdio_read(ioaddr, 0x06) == 0xc400) {
1567 struct phy_reg phy_reg_init_1[] = {
1568 { 0x1f, 0x0005 },
1569 { 0x01, 0x0300 },
1570 { 0x1f, 0x0000 },
1571 { 0x11, 0x401c },
1572 { 0x16, 0x4100 },
1573 { 0x1f, 0x0005 },
1574 { 0x07, 0x0010 },
1575 { 0x05, 0x83dc },
1576 { 0x06, 0x087d },
1577 { 0x05, 0x8300 },
1578 { 0x06, 0x0101 },
1579 { 0x06, 0x05f8 },
1580 { 0x06, 0xf9fa },
1581 { 0x06, 0xfbef },
1582 { 0x06, 0x79e2 },
1583 { 0x06, 0x835f },
1584 { 0x06, 0xe0f8 },
1585 { 0x06, 0x9ae1 },
1586 { 0x06, 0xf89b },
1587 { 0x06, 0xef31 },
1588 { 0x06, 0x3b65 },
1589 { 0x06, 0xaa07 },
1590 { 0x06, 0x81e4 },
1591 { 0x06, 0xf89a },
1592 { 0x06, 0xe5f8 },
1593 { 0x06, 0x9baf },
1594 { 0x06, 0x06ae },
1595 { 0x05, 0x83dc },
1596 { 0x06, 0x8300 },
1597 };
1598
1599 rtl_phy_write(ioaddr, phy_reg_init_1,
1600 ARRAY_SIZE(phy_reg_init_1));
1601 }
1602
1603 mdio_write(ioaddr, 0x1f, 0x0000);
1604}
1605
Francois Romieu2857ffb2008-08-02 21:08:49 +02001606static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
1607{
1608 struct phy_reg phy_reg_init[] = {
1609 { 0x1f, 0x0003 },
1610 { 0x08, 0x441d },
1611 { 0x01, 0x9100 },
1612 { 0x1f, 0x0000 }
1613 };
1614
1615 mdio_write(ioaddr, 0x1f, 0x0000);
1616 mdio_patch(ioaddr, 0x11, 1 << 12);
1617 mdio_patch(ioaddr, 0x19, 1 << 13);
1618
1619 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1620}
1621
Francois Romieu5615d9f2007-08-17 17:50:46 +02001622static void rtl_hw_phy_config(struct net_device *dev)
1623{
1624 struct rtl8169_private *tp = netdev_priv(dev);
1625 void __iomem *ioaddr = tp->mmio_addr;
1626
1627 rtl8169_print_mac_version(tp);
1628
1629 switch (tp->mac_version) {
1630 case RTL_GIGA_MAC_VER_01:
1631 break;
1632 case RTL_GIGA_MAC_VER_02:
1633 case RTL_GIGA_MAC_VER_03:
1634 rtl8169s_hw_phy_config(ioaddr);
1635 break;
1636 case RTL_GIGA_MAC_VER_04:
1637 rtl8169sb_hw_phy_config(ioaddr);
1638 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02001639 case RTL_GIGA_MAC_VER_07:
1640 case RTL_GIGA_MAC_VER_08:
1641 case RTL_GIGA_MAC_VER_09:
1642 rtl8102e_hw_phy_config(ioaddr);
1643 break;
Francois Romieu236b8082008-05-30 16:11:48 +02001644 case RTL_GIGA_MAC_VER_11:
1645 rtl8168bb_hw_phy_config(ioaddr);
1646 break;
1647 case RTL_GIGA_MAC_VER_12:
1648 rtl8168bef_hw_phy_config(ioaddr);
1649 break;
1650 case RTL_GIGA_MAC_VER_17:
1651 rtl8168bef_hw_phy_config(ioaddr);
1652 break;
Francois Romieu867763c2007-08-17 18:21:58 +02001653 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02001654 rtl8168cp_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001655 break;
1656 case RTL_GIGA_MAC_VER_19:
Francois Romieu219a1e92008-06-28 11:58:39 +02001657 rtl8168c_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001658 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02001659 case RTL_GIGA_MAC_VER_20:
Francois Romieu219a1e92008-06-28 11:58:39 +02001660 rtl8168c_2_hw_phy_config(ioaddr);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001661 break;
Francois Romieu197ff762008-06-28 13:16:02 +02001662 case RTL_GIGA_MAC_VER_21:
1663 rtl8168c_3_hw_phy_config(ioaddr);
1664 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02001665 case RTL_GIGA_MAC_VER_22:
1666 rtl8168c_4_hw_phy_config(ioaddr);
1667 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001668 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001669 case RTL_GIGA_MAC_VER_24:
Francois Romieuef3386f2008-06-29 12:24:30 +02001670 rtl8168cp_2_hw_phy_config(ioaddr);
1671 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02001672 case RTL_GIGA_MAC_VER_25:
1673 rtl8168d_hw_phy_config(ioaddr);
1674 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001675
Francois Romieu5615d9f2007-08-17 17:50:46 +02001676 default:
1677 break;
1678 }
1679}
1680
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681static void rtl8169_phy_timer(unsigned long __opaque)
1682{
1683 struct net_device *dev = (struct net_device *)__opaque;
1684 struct rtl8169_private *tp = netdev_priv(dev);
1685 struct timer_list *timer = &tp->timer;
1686 void __iomem *ioaddr = tp->mmio_addr;
1687 unsigned long timeout = RTL8169_PHY_TIMEOUT;
1688
Francois Romieubcf0bf92006-07-26 23:14:13 +02001689 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001691 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 return;
1693
1694 spin_lock_irq(&tp->lock);
1695
1696 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02001697 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 * A busy loop could burn quite a few cycles on nowadays CPU.
1699 * Let's delay the execution of the timer for a few ticks.
1700 */
1701 timeout = HZ/10;
1702 goto out_mod_timer;
1703 }
1704
1705 if (tp->link_ok(ioaddr))
1706 goto out_unlock;
1707
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001708 if (netif_msg_link(tp))
1709 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
1711 tp->phy_reset_enable(ioaddr);
1712
1713out_mod_timer:
1714 mod_timer(timer, jiffies + timeout);
1715out_unlock:
1716 spin_unlock_irq(&tp->lock);
1717}
1718
1719static inline void rtl8169_delete_timer(struct net_device *dev)
1720{
1721 struct rtl8169_private *tp = netdev_priv(dev);
1722 struct timer_list *timer = &tp->timer;
1723
Francois Romieue179bb72007-08-17 15:05:21 +02001724 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 return;
1726
1727 del_timer_sync(timer);
1728}
1729
1730static inline void rtl8169_request_timer(struct net_device *dev)
1731{
1732 struct rtl8169_private *tp = netdev_priv(dev);
1733 struct timer_list *timer = &tp->timer;
1734
Francois Romieue179bb72007-08-17 15:05:21 +02001735 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 return;
1737
Francois Romieu2efa53f2007-03-09 00:00:05 +01001738 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739}
1740
1741#ifdef CONFIG_NET_POLL_CONTROLLER
1742/*
1743 * Polling 'interrupt' - used by things like netconsole to send skbs
1744 * without having to re-enable interrupts. It's not called while
1745 * the interrupt routine is executing.
1746 */
1747static void rtl8169_netpoll(struct net_device *dev)
1748{
1749 struct rtl8169_private *tp = netdev_priv(dev);
1750 struct pci_dev *pdev = tp->pci_dev;
1751
1752 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01001753 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 enable_irq(pdev->irq);
1755}
1756#endif
1757
1758static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1759 void __iomem *ioaddr)
1760{
1761 iounmap(ioaddr);
1762 pci_release_regions(pdev);
1763 pci_disable_device(pdev);
1764 free_netdev(dev);
1765}
1766
Francois Romieubf793292006-11-01 00:53:05 +01001767static void rtl8169_phy_reset(struct net_device *dev,
1768 struct rtl8169_private *tp)
1769{
1770 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001771 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01001772
1773 tp->phy_reset_enable(ioaddr);
1774 for (i = 0; i < 100; i++) {
1775 if (!tp->phy_reset_pending(ioaddr))
1776 return;
1777 msleep(1);
1778 }
1779 if (netif_msg_link(tp))
1780 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1781}
1782
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001783static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001785 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001786
Francois Romieu5615d9f2007-08-17 17:50:46 +02001787 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001788
Marcus Sundberg773328942008-07-10 21:28:08 +02001789 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
1790 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1791 RTL_W8(0x82, 0x01);
1792 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001793
Francois Romieu6dccd162007-02-13 23:38:05 +01001794 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1795
1796 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1797 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001798
Francois Romieubcf0bf92006-07-26 23:14:13 +02001799 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001800 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1801 RTL_W8(0x82, 0x01);
1802 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1803 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1804 }
1805
Francois Romieubf793292006-11-01 00:53:05 +01001806 rtl8169_phy_reset(dev, tp);
1807
Francois Romieu901dda22007-02-21 00:10:20 +01001808 /*
1809 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1810 * only 8101. Don't panic.
1811 */
1812 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001813
1814 if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1815 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1816}
1817
Francois Romieu773d2022007-01-31 23:47:43 +01001818static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1819{
1820 void __iomem *ioaddr = tp->mmio_addr;
1821 u32 high;
1822 u32 low;
1823
1824 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1825 high = addr[4] | (addr[5] << 8);
1826
1827 spin_lock_irq(&tp->lock);
1828
1829 RTL_W8(Cfg9346, Cfg9346_Unlock);
1830 RTL_W32(MAC0, low);
1831 RTL_W32(MAC4, high);
1832 RTL_W8(Cfg9346, Cfg9346_Lock);
1833
1834 spin_unlock_irq(&tp->lock);
1835}
1836
1837static int rtl_set_mac_address(struct net_device *dev, void *p)
1838{
1839 struct rtl8169_private *tp = netdev_priv(dev);
1840 struct sockaddr *addr = p;
1841
1842 if (!is_valid_ether_addr(addr->sa_data))
1843 return -EADDRNOTAVAIL;
1844
1845 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1846
1847 rtl_rar_set(tp, dev->dev_addr);
1848
1849 return 0;
1850}
1851
Francois Romieu5f787a12006-08-17 13:02:36 +02001852static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1853{
1854 struct rtl8169_private *tp = netdev_priv(dev);
1855 struct mii_ioctl_data *data = if_mii(ifr);
1856
Francois Romieu8b4ab282008-11-19 22:05:25 -08001857 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
1858}
Francois Romieu5f787a12006-08-17 13:02:36 +02001859
Francois Romieu8b4ab282008-11-19 22:05:25 -08001860static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
1861{
Francois Romieu5f787a12006-08-17 13:02:36 +02001862 switch (cmd) {
1863 case SIOCGMIIPHY:
1864 data->phy_id = 32; /* Internal PHY */
1865 return 0;
1866
1867 case SIOCGMIIREG:
1868 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1869 return 0;
1870
1871 case SIOCSMIIREG:
1872 if (!capable(CAP_NET_ADMIN))
1873 return -EPERM;
1874 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1875 return 0;
1876 }
1877 return -EOPNOTSUPP;
1878}
1879
Francois Romieu8b4ab282008-11-19 22:05:25 -08001880static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
1881{
1882 return -EOPNOTSUPP;
1883}
1884
Francois Romieu0e485152007-02-20 00:00:26 +01001885static const struct rtl_cfg_info {
1886 void (*hw_start)(struct net_device *);
1887 unsigned int region;
1888 unsigned int align;
1889 u16 intr_event;
1890 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02001891 unsigned features;
Francois Romieu0e485152007-02-20 00:00:26 +01001892} rtl_cfg_infos [] = {
1893 [RTL_CFG_0] = {
1894 .hw_start = rtl_hw_start_8169,
1895 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01001896 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01001897 .intr_event = SYSErr | LinkChg | RxOverflow |
1898 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001899 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001900 .features = RTL_FEATURE_GMII
Francois Romieu0e485152007-02-20 00:00:26 +01001901 },
1902 [RTL_CFG_1] = {
1903 .hw_start = rtl_hw_start_8168,
1904 .region = 2,
1905 .align = 8,
1906 .intr_event = SYSErr | LinkChg | RxOverflow |
1907 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001908 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001909 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001910 },
1911 [RTL_CFG_2] = {
1912 .hw_start = rtl_hw_start_8101,
1913 .region = 2,
1914 .align = 8,
1915 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
1916 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001917 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001918 .features = RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001919 }
1920};
1921
Francois Romieufbac58f2007-10-04 22:51:38 +02001922/* Cfg9346_Unlock assumed. */
1923static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
1924 const struct rtl_cfg_info *cfg)
1925{
1926 unsigned msi = 0;
1927 u8 cfg2;
1928
1929 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02001930 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02001931 if (pci_enable_msi(pdev)) {
1932 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
1933 } else {
1934 cfg2 |= MSIEnable;
1935 msi = RTL_FEATURE_MSI;
1936 }
1937 }
1938 RTL_W8(Config2, cfg2);
1939 return msi;
1940}
1941
1942static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
1943{
1944 if (tp->features & RTL_FEATURE_MSI) {
1945 pci_disable_msi(pdev);
1946 tp->features &= ~RTL_FEATURE_MSI;
1947 }
1948}
1949
Francois Romieu8b4ab282008-11-19 22:05:25 -08001950static const struct net_device_ops rtl8169_netdev_ops = {
1951 .ndo_open = rtl8169_open,
1952 .ndo_stop = rtl8169_close,
1953 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08001954 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08001955 .ndo_tx_timeout = rtl8169_tx_timeout,
1956 .ndo_validate_addr = eth_validate_addr,
1957 .ndo_change_mtu = rtl8169_change_mtu,
1958 .ndo_set_mac_address = rtl_set_mac_address,
1959 .ndo_do_ioctl = rtl8169_ioctl,
1960 .ndo_set_multicast_list = rtl_set_rx_mode,
1961#ifdef CONFIG_R8169_VLAN
1962 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
1963#endif
1964#ifdef CONFIG_NET_POLL_CONTROLLER
1965 .ndo_poll_controller = rtl8169_netpoll,
1966#endif
1967
1968};
1969
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001970static int __devinit
1971rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1972{
Francois Romieu0e485152007-02-20 00:00:26 +01001973 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
1974 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02001976 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001977 struct net_device *dev;
1978 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001979 unsigned int i;
1980 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001982 if (netif_msg_drv(&debug)) {
1983 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
1984 MODULENAME, RTL8169_VERSION);
1985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001988 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001989 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001990 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001991 rc = -ENOMEM;
1992 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 }
1994
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08001996 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00001998 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02001999 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002000 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001
Francois Romieuccdffb92008-07-26 14:26:06 +02002002 mii = &tp->mii;
2003 mii->dev = dev;
2004 mii->mdio_read = rtl_mdio_read;
2005 mii->mdio_write = rtl_mdio_write;
2006 mii->phy_id_mask = 0x1f;
2007 mii->reg_num_mask = 0x1f;
2008 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
2009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 /* enable device (incl. PCI PM wakeup and hotplug setup) */
2011 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002012 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002013 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002014 dev_err(&pdev->dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002015 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 }
2017
2018 rc = pci_set_mwi(pdev);
2019 if (rc < 0)
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002020 goto err_out_disable_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002023 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002024 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002025 dev_err(&pdev->dev,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002026 "region #%d not an MMIO resource, aborting\n",
2027 region);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002030 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002032
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002034 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002035 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002036 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002037 "Invalid PCI region size(s), aborting\n");
2038 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002040 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 }
2042
2043 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002044 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002045 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002046 dev_err(&pdev->dev, "could not request regions.\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002047 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 }
2049
2050 tp->cp_cmd = PCIMulRW | RxChkSum;
2051
2052 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002053 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 tp->cp_cmd |= PCIDAC;
2055 dev->features |= NETIF_F_HIGHDMA;
2056 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002057 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 if (rc < 0) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002059 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002060 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002061 "DMA configuration failed.\n");
2062 }
2063 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 }
2065 }
2066
2067 pci_set_master(pdev);
2068
2069 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002070 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002071 if (!ioaddr) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002072 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002073 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 rc = -EIO;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002075 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 }
2077
Francois Romieu9c14cea2008-07-05 00:21:15 +02002078 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2079 if (!tp->pcie_cap && netif_msg_probe(tp))
2080 dev_info(&pdev->dev, "no PCI Express capability\n");
2081
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002082 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
2084 /* Soft reset the chip. */
2085 RTL_W8(ChipCmd, CmdReset);
2086
2087 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002088 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2090 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002091 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 }
2093
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002094 RTL_W16(IntrStatus, 0xffff);
2095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 /* Identify chip attached to board */
2097 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
Roel Kluincee60c32008-04-17 22:35:54 +02002101 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 if (tp->mac_version == rtl_chip_info[i].mac_version)
2103 break;
2104 }
Roel Kluincee60c32008-04-17 22:35:54 +02002105 if (i == ARRAY_SIZE(rtl_chip_info)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 /* Unknown chip: assume array element #0, original RTL-8169 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002107 if (netif_msg_probe(tp)) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002108 dev_printk(KERN_DEBUG, &pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002109 "unknown chip version, assuming %s\n",
2110 rtl_chip_info[0].name);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002111 }
Roel Kluincee60c32008-04-17 22:35:54 +02002112 i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 }
2114 tp->chipset = i;
2115
Francois Romieu5d06a992006-02-23 00:47:58 +01002116 RTL_W8(Cfg9346, Cfg9346_Unlock);
2117 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
2118 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07002119 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
2120 tp->features |= RTL_FEATURE_WOL;
2121 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
2122 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02002123 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01002124 RTL_W8(Cfg9346, Cfg9346_Lock);
2125
Francois Romieu66ec5d42007-11-06 22:56:10 +01002126 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
2127 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 tp->set_speed = rtl8169_set_speed_tbi;
2129 tp->get_settings = rtl8169_gset_tbi;
2130 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
2131 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
2132 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08002133 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002135 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 } else {
2137 tp->set_speed = rtl8169_set_speed_xmii;
2138 tp->get_settings = rtl8169_gset_xmii;
2139 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
2140 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
2141 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08002142 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 }
2144
Francois Romieudf58ef52008-10-09 14:35:58 -07002145 spin_lock_init(&tp->lock);
2146
Petr Vandrovec738e1e62008-10-12 20:58:29 -07002147 tp->mmio_addr = ioaddr;
2148
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00002149 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 for (i = 0; i < MAC_ADDR_LEN; i++)
2151 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04002152 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
2156 dev->irq = pdev->irq;
2157 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002159 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160
2161#ifdef CONFIG_R8169_VLAN
2162 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163#endif
2164
2165 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01002166 tp->align = cfg->align;
2167 tp->hw_start = cfg->hw_start;
2168 tp->intr_event = cfg->intr_event;
2169 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
Francois Romieu2efa53f2007-03-09 00:00:05 +01002171 init_timer(&tp->timer);
2172 tp->timer.data = (unsigned long) dev;
2173 tp->timer.function = rtl8169_phy_timer;
2174
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002176 if (rc < 0)
Francois Romieufbac58f2007-10-04 22:51:38 +02002177 goto err_out_msi_5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178
2179 pci_set_drvdata(pdev, dev);
2180
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002181 if (netif_msg_probe(tp)) {
Francois Romieu96b97092007-05-30 00:32:05 +02002182 u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
2183
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002184 printk(KERN_INFO "%s: %s at 0x%lx, "
2185 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
Francois Romieu96b97092007-05-30 00:32:05 +02002186 "XID %08x IRQ %d\n",
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002187 dev->name,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002188 rtl_chip_info[tp->chipset].name,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002189 dev->base_addr,
2190 dev->dev_addr[0], dev->dev_addr[1],
2191 dev->dev_addr[2], dev->dev_addr[3],
Francois Romieu96b97092007-05-30 00:32:05 +02002192 dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002195 rtl8169_init_phy(dev, tp);
Bruno Prémont8b76ab32008-10-08 17:06:25 -07002196 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002198out:
2199 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200
Francois Romieufbac58f2007-10-04 22:51:38 +02002201err_out_msi_5:
2202 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002203 iounmap(ioaddr);
2204err_out_free_res_4:
2205 pci_release_regions(pdev);
2206err_out_mwi_3:
2207 pci_clear_mwi(pdev);
2208err_out_disable_2:
2209 pci_disable_device(pdev);
2210err_out_free_dev_1:
2211 free_netdev(dev);
2212 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213}
2214
Francois Romieu07d3f512007-02-21 22:40:46 +01002215static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216{
2217 struct net_device *dev = pci_get_drvdata(pdev);
2218 struct rtl8169_private *tp = netdev_priv(dev);
2219
Francois Romieueb2a0212007-02-15 23:37:21 +01002220 flush_scheduled_work();
2221
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 unregister_netdev(dev);
Francois Romieufbac58f2007-10-04 22:51:38 +02002223 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 rtl8169_release_board(pdev, dev, tp->mmio_addr);
2225 pci_set_drvdata(pdev, NULL);
2226}
2227
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
2229 struct net_device *dev)
2230{
2231 unsigned int mtu = dev->mtu;
2232
2233 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
2234}
2235
2236static int rtl8169_open(struct net_device *dev)
2237{
2238 struct rtl8169_private *tp = netdev_priv(dev);
2239 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02002240 int retval = -ENOMEM;
2241
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242
2243 rtl8169_set_rxbufsize(tp, dev);
2244
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 /*
2246 * Rx and Tx desscriptors needs 256 bytes alignment.
2247 * pci_alloc_consistent provides more.
2248 */
2249 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
2250 &tp->TxPhyAddr);
2251 if (!tp->TxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002252 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253
2254 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
2255 &tp->RxPhyAddr);
2256 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002257 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259 retval = rtl8169_init_ring(dev);
2260 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02002261 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
David Howellsc4028952006-11-22 14:57:56 +00002263 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
Francois Romieu99f252b2007-04-02 22:59:59 +02002265 smp_mb();
2266
Francois Romieufbac58f2007-10-04 22:51:38 +02002267 retval = request_irq(dev->irq, rtl8169_interrupt,
2268 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02002269 dev->name, dev);
2270 if (retval < 0)
2271 goto err_release_ring_2;
2272
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002273 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002274
Francois Romieu07ce4062007-02-23 23:36:39 +01002275 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
2277 rtl8169_request_timer(dev);
2278
2279 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2280out:
2281 return retval;
2282
Francois Romieu99f252b2007-04-02 22:59:59 +02002283err_release_ring_2:
2284 rtl8169_rx_clear(tp);
2285err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
2287 tp->RxPhyAddr);
Francois Romieu99f252b2007-04-02 22:59:59 +02002288err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
2290 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 goto out;
2292}
2293
2294static void rtl8169_hw_reset(void __iomem *ioaddr)
2295{
2296 /* Disable interrupts */
2297 rtl8169_irq_mask_and_ack(ioaddr);
2298
2299 /* Reset the chipset */
2300 RTL_W8(ChipCmd, CmdReset);
2301
2302 /* PCI commit */
2303 RTL_R8(ChipCmd);
2304}
2305
Francois Romieu7f796d82007-06-11 23:04:41 +02002306static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01002307{
2308 void __iomem *ioaddr = tp->mmio_addr;
2309 u32 cfg = rtl8169_rx_config;
2310
2311 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
2312 RTL_W32(RxConfig, cfg);
2313
2314 /* Set DMA burst size and Interframe Gap Time */
2315 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2316 (InterFrameGap << TxInterFrameGapShift));
2317}
2318
Francois Romieu07ce4062007-02-23 23:36:39 +01002319static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320{
2321 struct rtl8169_private *tp = netdev_priv(dev);
2322 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002323 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
2325 /* Soft reset the chip. */
2326 RTL_W8(ChipCmd, CmdReset);
2327
2328 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002329 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2331 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002332 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 }
2334
Francois Romieu07ce4062007-02-23 23:36:39 +01002335 tp->hw_start(dev);
2336
Francois Romieu07ce4062007-02-23 23:36:39 +01002337 netif_start_queue(dev);
2338}
2339
2340
Francois Romieu7f796d82007-06-11 23:04:41 +02002341static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
2342 void __iomem *ioaddr)
2343{
2344 /*
2345 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2346 * register to be written before TxDescAddrLow to work.
2347 * Switching from MMIO to I/O access fixes the issue as well.
2348 */
2349 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07002350 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02002351 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07002352 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02002353}
2354
2355static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
2356{
2357 u16 cmd;
2358
2359 cmd = RTL_R16(CPlusCmd);
2360 RTL_W16(CPlusCmd, cmd);
2361 return cmd;
2362}
2363
2364static void rtl_set_rx_max_size(void __iomem *ioaddr)
2365{
2366 /* Low hurts. Let's disable the filtering. */
2367 RTL_W16(RxMaxSize, 16383);
2368}
2369
Francois Romieu6dccd162007-02-13 23:38:05 +01002370static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
2371{
2372 struct {
2373 u32 mac_version;
2374 u32 clk;
2375 u32 val;
2376 } cfg2_info [] = {
2377 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
2378 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
2379 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
2380 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2381 }, *p = cfg2_info;
2382 unsigned int i;
2383 u32 clk;
2384
2385 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01002386 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01002387 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2388 RTL_W32(0x7c, p->val);
2389 break;
2390 }
2391 }
2392}
2393
Francois Romieu07ce4062007-02-23 23:36:39 +01002394static void rtl_hw_start_8169(struct net_device *dev)
2395{
2396 struct rtl8169_private *tp = netdev_priv(dev);
2397 void __iomem *ioaddr = tp->mmio_addr;
2398 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01002399
Francois Romieu9cb427b2006-11-02 00:10:16 +01002400 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2401 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2402 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2403 }
2404
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002406 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2407 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2408 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2409 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2410 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 RTL_W8(EarlyTxThres, EarlyTxThld);
2413
Francois Romieu7f796d82007-06-11 23:04:41 +02002414 rtl_set_rx_max_size(ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415
Francois Romieuc946b302007-10-04 00:42:50 +02002416 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2417 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2418 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2419 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2420 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421
Francois Romieu7f796d82007-06-11 23:04:41 +02002422 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002423
2424 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2425 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02002426 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02002428 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 }
2430
Francois Romieubcf0bf92006-07-26 23:14:13 +02002431 RTL_W16(CPlusCmd, tp->cp_cmd);
2432
Francois Romieu6dccd162007-02-13 23:38:05 +01002433 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2434
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 /*
2436 * Undocumented corner. Supposedly:
2437 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2438 */
2439 RTL_W16(IntrMitigate, 0x0000);
2440
Francois Romieu7f796d82007-06-11 23:04:41 +02002441 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002442
Francois Romieuc946b302007-10-04 00:42:50 +02002443 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2444 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2445 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2446 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2447 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2448 rtl_set_rx_tx_config_registers(tp);
2449 }
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02002452
2453 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2454 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455
2456 RTL_W32(RxMissed, 0);
2457
Francois Romieu07ce4062007-02-23 23:36:39 +01002458 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459
2460 /* no early-rx interrupts */
2461 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002462
2463 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01002464 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002465}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466
Francois Romieu9c14cea2008-07-05 00:21:15 +02002467static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02002468{
Francois Romieu9c14cea2008-07-05 00:21:15 +02002469 struct net_device *dev = pci_get_drvdata(pdev);
2470 struct rtl8169_private *tp = netdev_priv(dev);
2471 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02002472
Francois Romieu9c14cea2008-07-05 00:21:15 +02002473 if (cap) {
2474 u16 ctl;
2475
2476 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
2477 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
2478 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
2479 }
Francois Romieu458a9f62008-08-02 15:50:02 +02002480}
2481
Francois Romieudacf8152008-08-02 20:44:13 +02002482static void rtl_csi_access_enable(void __iomem *ioaddr)
2483{
2484 u32 csi;
2485
2486 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
2487 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
2488}
2489
2490struct ephy_info {
2491 unsigned int offset;
2492 u16 mask;
2493 u16 bits;
2494};
2495
2496static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
2497{
2498 u16 w;
2499
2500 while (len-- > 0) {
2501 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
2502 rtl_ephy_write(ioaddr, e->offset, w);
2503 e++;
2504 }
2505}
2506
Francois Romieub726e492008-06-28 12:22:59 +02002507static void rtl_disable_clock_request(struct pci_dev *pdev)
2508{
2509 struct net_device *dev = pci_get_drvdata(pdev);
2510 struct rtl8169_private *tp = netdev_priv(dev);
2511 int cap = tp->pcie_cap;
2512
2513 if (cap) {
2514 u16 ctl;
2515
2516 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
2517 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
2518 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
2519 }
2520}
2521
2522#define R8168_CPCMD_QUIRK_MASK (\
2523 EnableBist | \
2524 Mac_dbgo_oe | \
2525 Force_half_dup | \
2526 Force_rxflow_en | \
2527 Force_txflow_en | \
2528 Cxpl_dbg_sel | \
2529 ASF | \
2530 PktCntrDisable | \
2531 Mac_dbgo_sel)
2532
Francois Romieu219a1e92008-06-28 11:58:39 +02002533static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
2534{
Francois Romieub726e492008-06-28 12:22:59 +02002535 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2536
2537 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2538
Francois Romieu2e68ae42008-06-28 12:00:55 +02002539 rtl_tx_performance_tweak(pdev,
2540 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02002541}
2542
2543static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
2544{
2545 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02002546
2547 RTL_W8(EarlyTxThres, EarlyTxThld);
2548
2549 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02002550}
2551
2552static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
2553{
Francois Romieub726e492008-06-28 12:22:59 +02002554 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
2555
2556 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2557
Francois Romieu219a1e92008-06-28 11:58:39 +02002558 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02002559
2560 rtl_disable_clock_request(pdev);
2561
2562 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02002563}
2564
Francois Romieuef3386f2008-06-29 12:24:30 +02002565static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02002566{
Francois Romieub726e492008-06-28 12:22:59 +02002567 static struct ephy_info e_info_8168cp[] = {
2568 { 0x01, 0, 0x0001 },
2569 { 0x02, 0x0800, 0x1000 },
2570 { 0x03, 0, 0x0042 },
2571 { 0x06, 0x0080, 0x0000 },
2572 { 0x07, 0, 0x2000 }
2573 };
2574
2575 rtl_csi_access_enable(ioaddr);
2576
2577 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
2578
Francois Romieu219a1e92008-06-28 11:58:39 +02002579 __rtl_hw_start_8168cp(ioaddr, pdev);
2580}
2581
Francois Romieuef3386f2008-06-29 12:24:30 +02002582static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
2583{
2584 rtl_csi_access_enable(ioaddr);
2585
2586 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2587
2588 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2589
2590 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2591}
2592
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002593static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
2594{
2595 rtl_csi_access_enable(ioaddr);
2596
2597 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2598
2599 /* Magic. */
2600 RTL_W8(DBG_REG, 0x20);
2601
2602 RTL_W8(EarlyTxThres, EarlyTxThld);
2603
2604 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2605
2606 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2607}
2608
Francois Romieu219a1e92008-06-28 11:58:39 +02002609static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
2610{
Francois Romieub726e492008-06-28 12:22:59 +02002611 static struct ephy_info e_info_8168c_1[] = {
2612 { 0x02, 0x0800, 0x1000 },
2613 { 0x03, 0, 0x0002 },
2614 { 0x06, 0x0080, 0x0000 }
2615 };
2616
2617 rtl_csi_access_enable(ioaddr);
2618
2619 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2620
2621 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
2622
Francois Romieu219a1e92008-06-28 11:58:39 +02002623 __rtl_hw_start_8168cp(ioaddr, pdev);
2624}
2625
2626static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
2627{
Francois Romieub726e492008-06-28 12:22:59 +02002628 static struct ephy_info e_info_8168c_2[] = {
2629 { 0x01, 0, 0x0001 },
2630 { 0x03, 0x0400, 0x0220 }
2631 };
2632
2633 rtl_csi_access_enable(ioaddr);
2634
2635 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
2636
Francois Romieu219a1e92008-06-28 11:58:39 +02002637 __rtl_hw_start_8168cp(ioaddr, pdev);
2638}
2639
Francois Romieu197ff762008-06-28 13:16:02 +02002640static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
2641{
2642 rtl_hw_start_8168c_2(ioaddr, pdev);
2643}
2644
Francois Romieu6fb07052008-06-29 11:54:28 +02002645static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
2646{
2647 rtl_csi_access_enable(ioaddr);
2648
2649 __rtl_hw_start_8168cp(ioaddr, pdev);
2650}
2651
Francois Romieu5b538df2008-07-20 16:22:45 +02002652static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
2653{
2654 rtl_csi_access_enable(ioaddr);
2655
2656 rtl_disable_clock_request(pdev);
2657
2658 RTL_W8(EarlyTxThres, EarlyTxThld);
2659
2660 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2661
2662 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2663}
2664
Francois Romieu07ce4062007-02-23 23:36:39 +01002665static void rtl_hw_start_8168(struct net_device *dev)
2666{
Francois Romieu2dd99532007-06-11 23:22:52 +02002667 struct rtl8169_private *tp = netdev_priv(dev);
2668 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002669 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02002670
2671 RTL_W8(Cfg9346, Cfg9346_Unlock);
2672
2673 RTL_W8(EarlyTxThres, EarlyTxThld);
2674
2675 rtl_set_rx_max_size(ioaddr);
2676
Francois Romieu0e485152007-02-20 00:00:26 +01002677 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02002678
2679 RTL_W16(CPlusCmd, tp->cp_cmd);
2680
Francois Romieu0e485152007-02-20 00:00:26 +01002681 RTL_W16(IntrMitigate, 0x5151);
2682
2683 /* Work around for RxFIFO overflow. */
2684 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2685 tp->intr_event |= RxFIFOOver | PCSTimeout;
2686 tp->intr_event &= ~RxOverflow;
2687 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002688
2689 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2690
Francois Romieub8363902008-06-01 12:31:57 +02002691 rtl_set_rx_mode(dev);
2692
2693 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2694 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02002695
2696 RTL_R8(IntrMask);
2697
Francois Romieu219a1e92008-06-28 11:58:39 +02002698 switch (tp->mac_version) {
2699 case RTL_GIGA_MAC_VER_11:
2700 rtl_hw_start_8168bb(ioaddr, pdev);
2701 break;
2702
2703 case RTL_GIGA_MAC_VER_12:
2704 case RTL_GIGA_MAC_VER_17:
2705 rtl_hw_start_8168bef(ioaddr, pdev);
2706 break;
2707
2708 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02002709 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02002710 break;
2711
2712 case RTL_GIGA_MAC_VER_19:
2713 rtl_hw_start_8168c_1(ioaddr, pdev);
2714 break;
2715
2716 case RTL_GIGA_MAC_VER_20:
2717 rtl_hw_start_8168c_2(ioaddr, pdev);
2718 break;
2719
Francois Romieu197ff762008-06-28 13:16:02 +02002720 case RTL_GIGA_MAC_VER_21:
2721 rtl_hw_start_8168c_3(ioaddr, pdev);
2722 break;
2723
Francois Romieu6fb07052008-06-29 11:54:28 +02002724 case RTL_GIGA_MAC_VER_22:
2725 rtl_hw_start_8168c_4(ioaddr, pdev);
2726 break;
2727
Francois Romieuef3386f2008-06-29 12:24:30 +02002728 case RTL_GIGA_MAC_VER_23:
2729 rtl_hw_start_8168cp_2(ioaddr, pdev);
2730 break;
2731
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002732 case RTL_GIGA_MAC_VER_24:
2733 rtl_hw_start_8168cp_3(ioaddr, pdev);
2734 break;
2735
Francois Romieu5b538df2008-07-20 16:22:45 +02002736 case RTL_GIGA_MAC_VER_25:
2737 rtl_hw_start_8168d(ioaddr, pdev);
2738 break;
2739
Francois Romieu219a1e92008-06-28 11:58:39 +02002740 default:
2741 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
2742 dev->name, tp->mac_version);
2743 break;
2744 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002745
Francois Romieu0e485152007-02-20 00:00:26 +01002746 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2747
Francois Romieub8363902008-06-01 12:31:57 +02002748 RTL_W8(Cfg9346, Cfg9346_Lock);
2749
Francois Romieu2dd99532007-06-11 23:22:52 +02002750 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002751
Francois Romieu0e485152007-02-20 00:00:26 +01002752 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002753}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
Francois Romieu2857ffb2008-08-02 21:08:49 +02002755#define R810X_CPCMD_QUIRK_MASK (\
2756 EnableBist | \
2757 Mac_dbgo_oe | \
2758 Force_half_dup | \
2759 Force_half_dup | \
2760 Force_txflow_en | \
2761 Cxpl_dbg_sel | \
2762 ASF | \
2763 PktCntrDisable | \
2764 PCIDAC | \
2765 PCIMulRW)
2766
2767static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
2768{
2769 static struct ephy_info e_info_8102e_1[] = {
2770 { 0x01, 0, 0x6e65 },
2771 { 0x02, 0, 0x091f },
2772 { 0x03, 0, 0xc2f9 },
2773 { 0x06, 0, 0xafb5 },
2774 { 0x07, 0, 0x0e00 },
2775 { 0x19, 0, 0xec80 },
2776 { 0x01, 0, 0x2e65 },
2777 { 0x01, 0, 0x6e65 }
2778 };
2779 u8 cfg1;
2780
2781 rtl_csi_access_enable(ioaddr);
2782
2783 RTL_W8(DBG_REG, FIX_NAK_1);
2784
2785 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2786
2787 RTL_W8(Config1,
2788 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
2789 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2790
2791 cfg1 = RTL_R8(Config1);
2792 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
2793 RTL_W8(Config1, cfg1 & ~LEDS0);
2794
2795 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2796
2797 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
2798}
2799
2800static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
2801{
2802 rtl_csi_access_enable(ioaddr);
2803
2804 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2805
2806 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
2807 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2808
2809 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2810}
2811
2812static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
2813{
2814 rtl_hw_start_8102e_2(ioaddr, pdev);
2815
2816 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
2817}
2818
Francois Romieu07ce4062007-02-23 23:36:39 +01002819static void rtl_hw_start_8101(struct net_device *dev)
2820{
Francois Romieucdf1a602007-06-11 23:29:50 +02002821 struct rtl8169_private *tp = netdev_priv(dev);
2822 void __iomem *ioaddr = tp->mmio_addr;
2823 struct pci_dev *pdev = tp->pci_dev;
2824
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002825 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2826 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02002827 int cap = tp->pcie_cap;
2828
2829 if (cap) {
2830 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
2831 PCI_EXP_DEVCTL_NOSNOOP_EN);
2832 }
Francois Romieucdf1a602007-06-11 23:29:50 +02002833 }
2834
Francois Romieu2857ffb2008-08-02 21:08:49 +02002835 switch (tp->mac_version) {
2836 case RTL_GIGA_MAC_VER_07:
2837 rtl_hw_start_8102e_1(ioaddr, pdev);
2838 break;
2839
2840 case RTL_GIGA_MAC_VER_08:
2841 rtl_hw_start_8102e_3(ioaddr, pdev);
2842 break;
2843
2844 case RTL_GIGA_MAC_VER_09:
2845 rtl_hw_start_8102e_2(ioaddr, pdev);
2846 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02002847 }
2848
2849 RTL_W8(Cfg9346, Cfg9346_Unlock);
2850
2851 RTL_W8(EarlyTxThres, EarlyTxThld);
2852
2853 rtl_set_rx_max_size(ioaddr);
2854
2855 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2856
2857 RTL_W16(CPlusCmd, tp->cp_cmd);
2858
2859 RTL_W16(IntrMitigate, 0x0000);
2860
2861 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2862
2863 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2864 rtl_set_rx_tx_config_registers(tp);
2865
2866 RTL_W8(Cfg9346, Cfg9346_Lock);
2867
2868 RTL_R8(IntrMask);
2869
Francois Romieucdf1a602007-06-11 23:29:50 +02002870 rtl_set_rx_mode(dev);
2871
Francois Romieu0e485152007-02-20 00:00:26 +01002872 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2873
Francois Romieucdf1a602007-06-11 23:29:50 +02002874 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002875
Francois Romieu0e485152007-02-20 00:00:26 +01002876 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877}
2878
2879static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
2880{
2881 struct rtl8169_private *tp = netdev_priv(dev);
2882 int ret = 0;
2883
2884 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
2885 return -EINVAL;
2886
2887 dev->mtu = new_mtu;
2888
2889 if (!netif_running(dev))
2890 goto out;
2891
2892 rtl8169_down(dev);
2893
2894 rtl8169_set_rxbufsize(tp, dev);
2895
2896 ret = rtl8169_init_ring(dev);
2897 if (ret < 0)
2898 goto out;
2899
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002900 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
Francois Romieu07ce4062007-02-23 23:36:39 +01002902 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
2904 rtl8169_request_timer(dev);
2905
2906out:
2907 return ret;
2908}
2909
2910static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
2911{
Al Viro95e09182007-12-22 18:55:39 +00002912 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
2914}
2915
2916static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
2917 struct sk_buff **sk_buff, struct RxDesc *desc)
2918{
2919 struct pci_dev *pdev = tp->pci_dev;
2920
2921 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
2922 PCI_DMA_FROMDEVICE);
2923 dev_kfree_skb(*sk_buff);
2924 *sk_buff = NULL;
2925 rtl8169_make_unusable_by_asic(desc);
2926}
2927
2928static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
2929{
2930 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
2931
2932 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
2933}
2934
2935static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
2936 u32 rx_buf_sz)
2937{
2938 desc->addr = cpu_to_le64(mapping);
2939 wmb();
2940 rtl8169_mark_to_asic(desc, rx_buf_sz);
2941}
2942
Stephen Hemminger15d31752007-06-16 22:36:41 +02002943static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
2944 struct net_device *dev,
2945 struct RxDesc *desc, int rx_buf_sz,
2946 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947{
2948 struct sk_buff *skb;
2949 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01002950 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951
Francois Romieue9f63f32007-02-28 23:16:57 +01002952 pad = align ? align : NET_IP_ALIGN;
2953
2954 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 if (!skb)
2956 goto err_out;
2957
Francois Romieue9f63f32007-02-28 23:16:57 +01002958 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959
David S. Miller689be432005-06-28 15:25:31 -07002960 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002961 PCI_DMA_FROMDEVICE);
2962
2963 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02002965 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966
2967err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 rtl8169_make_unusable_by_asic(desc);
2969 goto out;
2970}
2971
2972static void rtl8169_rx_clear(struct rtl8169_private *tp)
2973{
Francois Romieu07d3f512007-02-21 22:40:46 +01002974 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975
2976 for (i = 0; i < NUM_RX_DESC; i++) {
2977 if (tp->Rx_skbuff[i]) {
2978 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
2979 tp->RxDescArray + i);
2980 }
2981 }
2982}
2983
2984static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
2985 u32 start, u32 end)
2986{
2987 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02002988
Francois Romieu4ae47c22007-06-16 23:28:45 +02002989 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02002990 struct sk_buff *skb;
2991 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992
Francois Romieu4ae47c22007-06-16 23:28:45 +02002993 WARN_ON((s32)(end - cur) < 0);
2994
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995 if (tp->Rx_skbuff[i])
2996 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002997
Stephen Hemminger15d31752007-06-16 22:36:41 +02002998 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
2999 tp->RxDescArray + i,
3000 tp->rx_buf_sz, tp->align);
3001 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02003003
3004 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005 }
3006 return cur - start;
3007}
3008
3009static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
3010{
3011 desc->opts1 |= cpu_to_le32(RingEnd);
3012}
3013
3014static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3015{
3016 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
3017}
3018
3019static int rtl8169_init_ring(struct net_device *dev)
3020{
3021 struct rtl8169_private *tp = netdev_priv(dev);
3022
3023 rtl8169_init_ring_indexes(tp);
3024
3025 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
3026 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
3027
3028 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
3029 goto err_out;
3030
3031 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
3032
3033 return 0;
3034
3035err_out:
3036 rtl8169_rx_clear(tp);
3037 return -ENOMEM;
3038}
3039
3040static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
3041 struct TxDesc *desc)
3042{
3043 unsigned int len = tx_skb->len;
3044
3045 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
3046 desc->opts1 = 0x00;
3047 desc->opts2 = 0x00;
3048 desc->addr = 0x00;
3049 tx_skb->len = 0;
3050}
3051
3052static void rtl8169_tx_clear(struct rtl8169_private *tp)
3053{
3054 unsigned int i;
3055
3056 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
3057 unsigned int entry = i % NUM_TX_DESC;
3058 struct ring_info *tx_skb = tp->tx_skb + entry;
3059 unsigned int len = tx_skb->len;
3060
3061 if (len) {
3062 struct sk_buff *skb = tx_skb->skb;
3063
3064 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
3065 tp->TxDescArray + entry);
3066 if (skb) {
3067 dev_kfree_skb(skb);
3068 tx_skb->skb = NULL;
3069 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003070 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 }
3072 }
3073 tp->cur_tx = tp->dirty_tx = 0;
3074}
3075
David Howellsc4028952006-11-22 14:57:56 +00003076static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077{
3078 struct rtl8169_private *tp = netdev_priv(dev);
3079
David Howellsc4028952006-11-22 14:57:56 +00003080 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 schedule_delayed_work(&tp->task, 4);
3082}
3083
3084static void rtl8169_wait_for_quiescence(struct net_device *dev)
3085{
3086 struct rtl8169_private *tp = netdev_priv(dev);
3087 void __iomem *ioaddr = tp->mmio_addr;
3088
3089 synchronize_irq(dev->irq);
3090
3091 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003092 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093
3094 rtl8169_irq_mask_and_ack(ioaddr);
3095
David S. Millerd1d08d12008-01-07 20:53:33 -08003096 tp->intr_mask = 0xffff;
3097 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003098 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099}
3100
David Howellsc4028952006-11-22 14:57:56 +00003101static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102{
David Howellsc4028952006-11-22 14:57:56 +00003103 struct rtl8169_private *tp =
3104 container_of(work, struct rtl8169_private, task.work);
3105 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 int ret;
3107
Francois Romieueb2a0212007-02-15 23:37:21 +01003108 rtnl_lock();
3109
3110 if (!netif_running(dev))
3111 goto out_unlock;
3112
3113 rtl8169_wait_for_quiescence(dev);
3114 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115
3116 ret = rtl8169_open(dev);
3117 if (unlikely(ret < 0)) {
Francois Romieu07d3f512007-02-21 22:40:46 +01003118 if (net_ratelimit() && netif_msg_drv(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003119 printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
Francois Romieu07d3f512007-02-21 22:40:46 +01003120 " Rescheduling.\n", dev->name, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 }
3122 rtl8169_schedule_work(dev, rtl8169_reinit_task);
3123 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003124
3125out_unlock:
3126 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127}
3128
David Howellsc4028952006-11-22 14:57:56 +00003129static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130{
David Howellsc4028952006-11-22 14:57:56 +00003131 struct rtl8169_private *tp =
3132 container_of(work, struct rtl8169_private, task.work);
3133 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134
Francois Romieueb2a0212007-02-15 23:37:21 +01003135 rtnl_lock();
3136
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01003138 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
3140 rtl8169_wait_for_quiescence(dev);
3141
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003142 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 rtl8169_tx_clear(tp);
3144
3145 if (tp->dirty_rx == tp->cur_rx) {
3146 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01003147 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003149 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 } else {
Francois Romieu07d3f512007-02-21 22:40:46 +01003151 if (net_ratelimit() && netif_msg_intr(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003152 printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
Francois Romieu07d3f512007-02-21 22:40:46 +01003153 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 }
3155 rtl8169_schedule_work(dev, rtl8169_reset_task);
3156 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003157
3158out_unlock:
3159 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160}
3161
3162static void rtl8169_tx_timeout(struct net_device *dev)
3163{
3164 struct rtl8169_private *tp = netdev_priv(dev);
3165
3166 rtl8169_hw_reset(tp->mmio_addr);
3167
3168 /* Let's wait a bit while any (async) irq lands on */
3169 rtl8169_schedule_work(dev, rtl8169_reset_task);
3170}
3171
3172static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
3173 u32 opts1)
3174{
3175 struct skb_shared_info *info = skb_shinfo(skb);
3176 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04003177 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
3179 entry = tp->cur_tx;
3180 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
3181 skb_frag_t *frag = info->frags + cur_frag;
3182 dma_addr_t mapping;
3183 u32 status, len;
3184 void *addr;
3185
3186 entry = (entry + 1) % NUM_TX_DESC;
3187
3188 txd = tp->TxDescArray + entry;
3189 len = frag->size;
3190 addr = ((void *) page_address(frag->page)) + frag->page_offset;
3191 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
3192
3193 /* anti gcc 2.95.3 bugware (sic) */
3194 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3195
3196 txd->opts1 = cpu_to_le32(status);
3197 txd->addr = cpu_to_le64(mapping);
3198
3199 tp->tx_skb[entry].len = len;
3200 }
3201
3202 if (cur_frag) {
3203 tp->tx_skb[entry].skb = skb;
3204 txd->opts1 |= cpu_to_le32(LastFrag);
3205 }
3206
3207 return cur_frag;
3208}
3209
3210static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
3211{
3212 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07003213 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
3215 if (mss)
3216 return LargeSend | ((mss & MSSMask) << MSSShift);
3217 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07003218 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07003219 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220
3221 if (ip->protocol == IPPROTO_TCP)
3222 return IPCS | TCPCS;
3223 else if (ip->protocol == IPPROTO_UDP)
3224 return IPCS | UDPCS;
3225 WARN_ON(1); /* we need a WARN() */
3226 }
3227 return 0;
3228}
3229
3230static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
3231{
3232 struct rtl8169_private *tp = netdev_priv(dev);
3233 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
3234 struct TxDesc *txd = tp->TxDescArray + entry;
3235 void __iomem *ioaddr = tp->mmio_addr;
3236 dma_addr_t mapping;
3237 u32 status, len;
3238 u32 opts1;
Francois Romieu188f4af2006-08-16 14:51:52 +02003239 int ret = NETDEV_TX_OK;
Francois Romieu5b0384f2006-08-16 16:00:01 +02003240
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003242 if (netif_msg_drv(tp)) {
3243 printk(KERN_ERR
3244 "%s: BUG! Tx Ring full when queue awake!\n",
3245 dev->name);
3246 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247 goto err_stop;
3248 }
3249
3250 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
3251 goto err_stop;
3252
3253 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
3254
3255 frags = rtl8169_xmit_frags(tp, skb, opts1);
3256 if (frags) {
3257 len = skb_headlen(skb);
3258 opts1 |= FirstFrag;
3259 } else {
3260 len = skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 opts1 |= FirstFrag | LastFrag;
3262 tp->tx_skb[entry].skb = skb;
3263 }
3264
3265 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
3266
3267 tp->tx_skb[entry].len = len;
3268 txd->addr = cpu_to_le64(mapping);
3269 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
3270
3271 wmb();
3272
3273 /* anti gcc 2.95.3 bugware (sic) */
3274 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3275 txd->opts1 = cpu_to_le32(status);
3276
3277 dev->trans_start = jiffies;
3278
3279 tp->cur_tx += frags + 1;
3280
3281 smp_wmb();
3282
Francois Romieu275391a2007-02-23 23:50:28 +01003283 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284
3285 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
3286 netif_stop_queue(dev);
3287 smp_rmb();
3288 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
3289 netif_wake_queue(dev);
3290 }
3291
3292out:
3293 return ret;
3294
3295err_stop:
3296 netif_stop_queue(dev);
Francois Romieu188f4af2006-08-16 14:51:52 +02003297 ret = NETDEV_TX_BUSY;
Francois Romieucebf8cc2007-10-18 12:06:54 +02003298 dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003299 goto out;
3300}
3301
3302static void rtl8169_pcierr_interrupt(struct net_device *dev)
3303{
3304 struct rtl8169_private *tp = netdev_priv(dev);
3305 struct pci_dev *pdev = tp->pci_dev;
3306 void __iomem *ioaddr = tp->mmio_addr;
3307 u16 pci_status, pci_cmd;
3308
3309 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3310 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3311
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003312 if (netif_msg_intr(tp)) {
3313 printk(KERN_ERR
3314 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
3315 dev->name, pci_cmd, pci_status);
3316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317
3318 /*
3319 * The recovery sequence below admits a very elaborated explanation:
3320 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01003321 * - I did not see what else could be done;
3322 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323 *
3324 * Feel free to adjust to your needs.
3325 */
Francois Romieua27993f2006-12-18 00:04:19 +01003326 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01003327 pci_cmd &= ~PCI_COMMAND_PARITY;
3328 else
3329 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
3330
3331 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
3333 pci_write_config_word(pdev, PCI_STATUS,
3334 pci_status & (PCI_STATUS_DETECTED_PARITY |
3335 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
3336 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
3337
3338 /* The infamous DAC f*ckup only happens at boot time */
3339 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003340 if (netif_msg_intr(tp))
3341 printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 tp->cp_cmd &= ~PCIDAC;
3343 RTL_W16(CPlusCmd, tp->cp_cmd);
3344 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003345 }
3346
3347 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01003348
3349 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350}
3351
Francois Romieu07d3f512007-02-21 22:40:46 +01003352static void rtl8169_tx_interrupt(struct net_device *dev,
3353 struct rtl8169_private *tp,
3354 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355{
3356 unsigned int dirty_tx, tx_left;
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358 dirty_tx = tp->dirty_tx;
3359 smp_rmb();
3360 tx_left = tp->cur_tx - dirty_tx;
3361
3362 while (tx_left > 0) {
3363 unsigned int entry = dirty_tx % NUM_TX_DESC;
3364 struct ring_info *tx_skb = tp->tx_skb + entry;
3365 u32 len = tx_skb->len;
3366 u32 status;
3367
3368 rmb();
3369 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
3370 if (status & DescOwn)
3371 break;
3372
Francois Romieucebf8cc2007-10-18 12:06:54 +02003373 dev->stats.tx_bytes += len;
3374 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375
3376 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
3377
3378 if (status & LastFrag) {
3379 dev_kfree_skb_irq(tx_skb->skb);
3380 tx_skb->skb = NULL;
3381 }
3382 dirty_tx++;
3383 tx_left--;
3384 }
3385
3386 if (tp->dirty_tx != dirty_tx) {
3387 tp->dirty_tx = dirty_tx;
3388 smp_wmb();
3389 if (netif_queue_stopped(dev) &&
3390 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
3391 netif_wake_queue(dev);
3392 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02003393 /*
3394 * 8168 hack: TxPoll requests are lost when the Tx packets are
3395 * too close. Let's kick an extra TxPoll request when a burst
3396 * of start_xmit activity is detected (if it is not detected,
3397 * it is slow enough). -- FR
3398 */
3399 smp_rmb();
3400 if (tp->cur_tx != dirty_tx)
3401 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402 }
3403}
3404
Francois Romieu126fa4b2005-05-12 20:09:17 -04003405static inline int rtl8169_fragmented_frame(u32 status)
3406{
3407 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
3408}
3409
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
3411{
3412 u32 opts1 = le32_to_cpu(desc->opts1);
3413 u32 status = opts1 & RxProtoMask;
3414
3415 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
3416 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
3417 ((status == RxProtoIP) && !(opts1 & IPFail)))
3418 skb->ip_summed = CHECKSUM_UNNECESSARY;
3419 else
3420 skb->ip_summed = CHECKSUM_NONE;
3421}
3422
Francois Romieu07d3f512007-02-21 22:40:46 +01003423static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
3424 struct rtl8169_private *tp, int pkt_size,
3425 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003427 struct sk_buff *skb;
3428 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003430 if (pkt_size >= rx_copybreak)
3431 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432
Francois Romieu07d3f512007-02-21 22:40:46 +01003433 skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003434 if (!skb)
3435 goto out;
3436
Francois Romieu07d3f512007-02-21 22:40:46 +01003437 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
3438 PCI_DMA_FROMDEVICE);
Francois Romieu86402232007-02-20 22:20:51 +01003439 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003440 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
3441 *sk_buff = skb;
3442 done = true;
3443out:
3444 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445}
3446
Francois Romieu07d3f512007-02-21 22:40:46 +01003447static int rtl8169_rx_interrupt(struct net_device *dev,
3448 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003449 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003450{
3451 unsigned int cur_rx, rx_left;
3452 unsigned int delta, count;
3453
Linus Torvalds1da177e2005-04-16 15:20:36 -07003454 cur_rx = tp->cur_rx;
3455 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02003456 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003457
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003458 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003459 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003460 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003461 u32 status;
3462
3463 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04003464 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465
3466 if (status & DescOwn)
3467 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003468 if (unlikely(status & RxRES)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003469 if (netif_msg_rx_err(tp)) {
3470 printk(KERN_INFO
3471 "%s: Rx ERROR. status = %08x\n",
3472 dev->name, status);
3473 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003474 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02003476 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02003478 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003479 if (status & RxFOVF) {
3480 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003481 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003482 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04003483 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003486 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003488 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003489
Francois Romieu126fa4b2005-05-12 20:09:17 -04003490 /*
3491 * The driver does not support incoming fragmented
3492 * frames. They are seen as a symptom of over-mtu
3493 * sized frames.
3494 */
3495 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02003496 dev->stats.rx_dropped++;
3497 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003498 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003499 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003500 }
3501
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003503
Francois Romieu07d3f512007-02-21 22:40:46 +01003504 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003505 pci_dma_sync_single_for_device(pdev, addr,
3506 pkt_size, PCI_DMA_FROMDEVICE);
3507 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3508 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02003509 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003510 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003511 tp->Rx_skbuff[entry] = NULL;
3512 }
3513
Linus Torvalds1da177e2005-04-16 15:20:36 -07003514 skb_put(skb, pkt_size);
3515 skb->protocol = eth_type_trans(skb, dev);
3516
3517 if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
Francois Romieu865c6522008-05-11 14:51:00 +02003518 netif_receive_skb(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519
Francois Romieucebf8cc2007-10-18 12:06:54 +02003520 dev->stats.rx_bytes += pkt_size;
3521 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522 }
Francois Romieu6dccd162007-02-13 23:38:05 +01003523
3524 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00003525 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01003526 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
3527 desc->opts2 = 0;
3528 cur_rx++;
3529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530 }
3531
3532 count = cur_rx - tp->cur_rx;
3533 tp->cur_rx = cur_rx;
3534
3535 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003536 if (!delta && count && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
3538 tp->dirty_rx += delta;
3539
3540 /*
3541 * FIXME: until there is periodic timer to try and refill the ring,
3542 * a temporary shortage may definitely kill the Rx process.
3543 * - disable the asic to try and avoid an overflow and kick it again
3544 * after refill ?
3545 * - how do others driver handle this condition (Uh oh...).
3546 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003547 if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003548 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
3549
3550 return count;
3551}
3552
Francois Romieu07d3f512007-02-21 22:40:46 +01003553static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554{
Francois Romieu07d3f512007-02-21 22:40:46 +01003555 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003558 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02003559 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560
Francois Romieu865c6522008-05-11 14:51:00 +02003561 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562
Francois Romieu865c6522008-05-11 14:51:00 +02003563 /* hotplug/major error/no more work/shared irq */
3564 if ((status == 0xffff) || !status)
3565 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566
Francois Romieu865c6522008-05-11 14:51:00 +02003567 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568
Francois Romieu865c6522008-05-11 14:51:00 +02003569 if (unlikely(!netif_running(dev))) {
3570 rtl8169_asic_down(ioaddr);
3571 goto out;
3572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573
Francois Romieu865c6522008-05-11 14:51:00 +02003574 status &= tp->intr_mask;
3575 RTL_W16(IntrStatus,
3576 (status & RxFIFOOver) ? (status | RxOverflow) : status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
Francois Romieu865c6522008-05-11 14:51:00 +02003578 if (!(status & tp->intr_event))
3579 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Francois Romieu865c6522008-05-11 14:51:00 +02003581 /* Work around for rx fifo overflow */
3582 if (unlikely(status & RxFIFOOver) &&
3583 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
3584 netif_stop_queue(dev);
3585 rtl8169_tx_timeout(dev);
3586 goto out;
3587 }
Francois Romieu0e485152007-02-20 00:00:26 +01003588
Francois Romieu865c6522008-05-11 14:51:00 +02003589 if (unlikely(status & SYSErr)) {
3590 rtl8169_pcierr_interrupt(dev);
3591 goto out;
3592 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593
Francois Romieu865c6522008-05-11 14:51:00 +02003594 if (status & LinkChg)
3595 rtl8169_check_link_status(dev, tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003596
Francois Romieu865c6522008-05-11 14:51:00 +02003597 if (status & tp->napi_event) {
3598 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
3599 tp->intr_mask = ~tp->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003600
Ben Hutchings288379f2009-01-19 16:43:59 -08003601 if (likely(napi_schedule_prep(&tp->napi)))
3602 __napi_schedule(&tp->napi);
Francois Romieu865c6522008-05-11 14:51:00 +02003603 else if (netif_msg_intr(tp)) {
3604 printk(KERN_INFO "%s: interrupt %04x in poll\n",
3605 dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607 }
3608out:
3609 return IRQ_RETVAL(handled);
3610}
3611
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003612static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003614 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
3615 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003616 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003617 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003618
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003619 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003620 rtl8169_tx_interrupt(dev, tp, ioaddr);
3621
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003622 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003623 napi_complete(napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003624 tp->intr_mask = 0xffff;
3625 /*
3626 * 20040426: the barrier is not strictly required but the
3627 * behavior of the irq handler could be less predictable
3628 * without it. Btw, the lack of flush for the posted pci
3629 * write is safe - FR
3630 */
3631 smp_wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01003632 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003633 }
3634
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003635 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003637
Francois Romieu523a6092008-09-10 22:28:56 +02003638static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
3639{
3640 struct rtl8169_private *tp = netdev_priv(dev);
3641
3642 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
3643 return;
3644
3645 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
3646 RTL_W32(RxMissed, 0);
3647}
3648
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649static void rtl8169_down(struct net_device *dev)
3650{
3651 struct rtl8169_private *tp = netdev_priv(dev);
3652 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02003653 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003654
3655 rtl8169_delete_timer(dev);
3656
3657 netif_stop_queue(dev);
3658
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003659 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003660
Linus Torvalds1da177e2005-04-16 15:20:36 -07003661core_down:
3662 spin_lock_irq(&tp->lock);
3663
3664 rtl8169_asic_down(ioaddr);
3665
Francois Romieu523a6092008-09-10 22:28:56 +02003666 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003667
3668 spin_unlock_irq(&tp->lock);
3669
3670 synchronize_irq(dev->irq);
3671
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07003673 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003674
3675 /*
3676 * And now for the 50k$ question: are IRQ disabled or not ?
3677 *
3678 * Two paths lead here:
3679 * 1) dev->close
3680 * -> netif_running() is available to sync the current code and the
3681 * IRQ handler. See rtl8169_interrupt for details.
3682 * 2) dev->change_mtu
3683 * -> rtl8169_poll can not be issued again and re-enable the
3684 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02003685 *
3686 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07003687 */
Arnaud Patard733b7362006-10-12 22:33:31 +02003688 intrmask = RTL_R16(IntrMask);
3689 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003690 goto core_down;
3691
3692 rtl8169_tx_clear(tp);
3693
3694 rtl8169_rx_clear(tp);
3695}
3696
3697static int rtl8169_close(struct net_device *dev)
3698{
3699 struct rtl8169_private *tp = netdev_priv(dev);
3700 struct pci_dev *pdev = tp->pci_dev;
3701
Ivan Vecera355423d2009-02-06 21:49:57 -08003702 /* update counters before going down */
3703 rtl8169_update_counters(dev);
3704
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 rtl8169_down(dev);
3706
3707 free_irq(dev->irq, dev);
3708
Linus Torvalds1da177e2005-04-16 15:20:36 -07003709 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3710 tp->RxPhyAddr);
3711 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3712 tp->TxPhyAddr);
3713 tp->TxDescArray = NULL;
3714 tp->RxDescArray = NULL;
3715
3716 return 0;
3717}
3718
Francois Romieu07ce4062007-02-23 23:36:39 +01003719static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003720{
3721 struct rtl8169_private *tp = netdev_priv(dev);
3722 void __iomem *ioaddr = tp->mmio_addr;
3723 unsigned long flags;
3724 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01003725 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 u32 tmp = 0;
3727
3728 if (dev->flags & IFF_PROMISC) {
3729 /* Unconditionally log net taps. */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003730 if (netif_msg_link(tp)) {
3731 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3732 dev->name);
3733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003734 rx_mode =
3735 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3736 AcceptAllPhys;
3737 mc_filter[1] = mc_filter[0] = 0xffffffff;
3738 } else if ((dev->mc_count > multicast_filter_limit)
3739 || (dev->flags & IFF_ALLMULTI)) {
3740 /* Too many to filter perfectly -- accept all multicasts. */
3741 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3742 mc_filter[1] = mc_filter[0] = 0xffffffff;
3743 } else {
3744 struct dev_mc_list *mclist;
Francois Romieu07d3f512007-02-21 22:40:46 +01003745 unsigned int i;
3746
Linus Torvalds1da177e2005-04-16 15:20:36 -07003747 rx_mode = AcceptBroadcast | AcceptMyPhys;
3748 mc_filter[1] = mc_filter[0] = 0;
3749 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3750 i++, mclist = mclist->next) {
3751 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3752 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3753 rx_mode |= AcceptMulticast;
3754 }
3755 }
3756
3757 spin_lock_irqsave(&tp->lock, flags);
3758
3759 tmp = rtl8169_rx_config | rx_mode |
3760 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3761
Francois Romieuf887cce2008-07-17 22:24:18 +02003762 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01003763 u32 data = mc_filter[0];
3764
3765 mc_filter[0] = swab32(mc_filter[1]);
3766 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003767 }
3768
Linus Torvalds1da177e2005-04-16 15:20:36 -07003769 RTL_W32(MAR0 + 0, mc_filter[0]);
3770 RTL_W32(MAR0 + 4, mc_filter[1]);
3771
Francois Romieu57a9f232007-06-04 22:10:15 +02003772 RTL_W32(RxConfig, tmp);
3773
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 spin_unlock_irqrestore(&tp->lock, flags);
3775}
3776
3777/**
3778 * rtl8169_get_stats - Get rtl8169 read/write statistics
3779 * @dev: The Ethernet Device to get statistics for
3780 *
3781 * Get TX/RX statistics for rtl8169
3782 */
3783static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3784{
3785 struct rtl8169_private *tp = netdev_priv(dev);
3786 void __iomem *ioaddr = tp->mmio_addr;
3787 unsigned long flags;
3788
3789 if (netif_running(dev)) {
3790 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02003791 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 spin_unlock_irqrestore(&tp->lock, flags);
3793 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02003794
Francois Romieucebf8cc2007-10-18 12:06:54 +02003795 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003796}
3797
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003798static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01003799{
Francois Romieu5d06a992006-02-23 00:47:58 +01003800 struct rtl8169_private *tp = netdev_priv(dev);
3801 void __iomem *ioaddr = tp->mmio_addr;
3802
3803 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003804 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01003805
3806 netif_device_detach(dev);
3807 netif_stop_queue(dev);
3808
3809 spin_lock_irq(&tp->lock);
3810
3811 rtl8169_asic_down(ioaddr);
3812
Francois Romieu523a6092008-09-10 22:28:56 +02003813 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5d06a992006-02-23 00:47:58 +01003814
3815 spin_unlock_irq(&tp->lock);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003816}
Francois Romieu5d06a992006-02-23 00:47:58 +01003817
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003818#ifdef CONFIG_PM
3819
3820static int rtl8169_suspend(struct device *device)
3821{
3822 struct pci_dev *pdev = to_pci_dev(device);
3823 struct net_device *dev = pci_get_drvdata(pdev);
3824
3825 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02003826
Francois Romieu5d06a992006-02-23 00:47:58 +01003827 return 0;
3828}
3829
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003830static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01003831{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003832 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01003833 struct net_device *dev = pci_get_drvdata(pdev);
3834
3835 if (!netif_running(dev))
3836 goto out;
3837
3838 netif_device_attach(dev);
3839
Francois Romieu5d06a992006-02-23 00:47:58 +01003840 rtl8169_schedule_work(dev, rtl8169_reset_task);
3841out:
3842 return 0;
3843}
3844
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003845static struct dev_pm_ops rtl8169_pm_ops = {
3846 .suspend = rtl8169_suspend,
3847 .resume = rtl8169_resume,
3848 .freeze = rtl8169_suspend,
3849 .thaw = rtl8169_resume,
3850 .poweroff = rtl8169_suspend,
3851 .restore = rtl8169_resume,
3852};
3853
3854#define RTL8169_PM_OPS (&rtl8169_pm_ops)
3855
3856#else /* !CONFIG_PM */
3857
3858#define RTL8169_PM_OPS NULL
3859
3860#endif /* !CONFIG_PM */
3861
Francois Romieu1765f952008-09-13 17:21:40 +02003862static void rtl_shutdown(struct pci_dev *pdev)
3863{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003864 struct net_device *dev = pci_get_drvdata(pdev);
Francois Romieu1765f952008-09-13 17:21:40 +02003865
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003866 rtl8169_net_suspend(dev);
3867
3868 if (system_state == SYSTEM_POWER_OFF) {
3869 pci_wake_from_d3(pdev, true);
3870 pci_set_power_state(pdev, PCI_D3hot);
3871 }
3872}
Francois Romieu5d06a992006-02-23 00:47:58 +01003873
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874static struct pci_driver rtl8169_pci_driver = {
3875 .name = MODULENAME,
3876 .id_table = rtl8169_pci_tbl,
3877 .probe = rtl8169_init_one,
3878 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02003879 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003880 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003881};
3882
Francois Romieu07d3f512007-02-21 22:40:46 +01003883static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003884{
Jeff Garzik29917622006-08-19 17:48:59 -04003885 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886}
3887
Francois Romieu07d3f512007-02-21 22:40:46 +01003888static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003889{
3890 pci_unregister_driver(&rtl8169_pci_driver);
3891}
3892
3893module_init(rtl8169_init_module);
3894module_exit(rtl8169_cleanup_module);