blob: 90f11c5671812a147cb18d19936f44f34bd90685 [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070025#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070031#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080032#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070038 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070039 N_BASES,
40};
41
42static void __iomem *virt_bases[N_BASES];
43
44#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
45#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
46#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700107#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108#define APCS_GPLL_ENA_VOTE_REG 0x1480
109#define MMSS_PLL_VOTE_APCS_REG 0x0100
110#define MMSS_DEBUG_CLK_CTL_REG 0x0900
111#define LPASS_DEBUG_CLK_CTL_REG 0x29000
112#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
113
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700114#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800115#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700116
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700117#define USB30_MASTER_CMD_RCGR 0x03D4
118#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
119#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
120#define USB_HSIC_CMD_RCGR 0x0440
121#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
122#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700123#define SYS_NOC_USB3_AXI_CBCR 0x0108
124#define USB30_SLEEP_CBCR 0x03CC
125#define USB2A_PHY_SLEEP_CBCR 0x04AC
126#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700127#define SDCC1_APPS_CMD_RCGR 0x04D0
128#define SDCC2_APPS_CMD_RCGR 0x0510
129#define SDCC3_APPS_CMD_RCGR 0x0550
130#define SDCC4_APPS_CMD_RCGR 0x0590
131#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800132#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700133#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
134#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800135#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700136#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
137#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800138#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700139#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
140#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800141#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700142#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
143#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800144#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700145#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
146#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800147#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700148#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
149#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800150#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700151#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
152#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800153#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700154#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
155#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800156#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700157#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
158#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800159#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700160#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
161#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800162#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700163#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
164#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800165#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700166#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
167#define PDM2_CMD_RCGR 0x0CD0
168#define TSIF_REF_CMD_RCGR 0x0D90
169#define CE1_CMD_RCGR 0x1050
170#define CE2_CMD_RCGR 0x1090
171#define GP1_CMD_RCGR 0x1904
172#define GP2_CMD_RCGR 0x1944
173#define GP3_CMD_RCGR 0x1984
174#define LPAIF_SPKR_CMD_RCGR 0xA000
175#define LPAIF_PRI_CMD_RCGR 0xB000
176#define LPAIF_SEC_CMD_RCGR 0xC000
177#define LPAIF_TER_CMD_RCGR 0xD000
178#define LPAIF_QUAD_CMD_RCGR 0xE000
179#define LPAIF_PCM0_CMD_RCGR 0xF000
180#define LPAIF_PCM1_CMD_RCGR 0x10000
181#define RESAMPLER_CMD_RCGR 0x11000
182#define SLIMBUS_CMD_RCGR 0x12000
183#define LPAIF_PCMOE_CMD_RCGR 0x13000
184#define AHBFABRIC_CMD_RCGR 0x18000
185#define VCODEC0_CMD_RCGR 0x1000
186#define PCLK0_CMD_RCGR 0x2000
187#define PCLK1_CMD_RCGR 0x2020
188#define MDP_CMD_RCGR 0x2040
189#define EXTPCLK_CMD_RCGR 0x2060
190#define VSYNC_CMD_RCGR 0x2080
191#define EDPPIXEL_CMD_RCGR 0x20A0
192#define EDPLINK_CMD_RCGR 0x20C0
193#define EDPAUX_CMD_RCGR 0x20E0
194#define HDMI_CMD_RCGR 0x2100
195#define BYTE0_CMD_RCGR 0x2120
196#define BYTE1_CMD_RCGR 0x2140
197#define ESC0_CMD_RCGR 0x2160
198#define ESC1_CMD_RCGR 0x2180
199#define CSI0PHYTIMER_CMD_RCGR 0x3000
200#define CSI1PHYTIMER_CMD_RCGR 0x3030
201#define CSI2PHYTIMER_CMD_RCGR 0x3060
202#define CSI0_CMD_RCGR 0x3090
203#define CSI1_CMD_RCGR 0x3100
204#define CSI2_CMD_RCGR 0x3160
205#define CSI3_CMD_RCGR 0x31C0
206#define CCI_CMD_RCGR 0x3300
207#define MCLK0_CMD_RCGR 0x3360
208#define MCLK1_CMD_RCGR 0x3390
209#define MCLK2_CMD_RCGR 0x33C0
210#define MCLK3_CMD_RCGR 0x33F0
211#define MMSS_GP0_CMD_RCGR 0x3420
212#define MMSS_GP1_CMD_RCGR 0x3450
213#define JPEG0_CMD_RCGR 0x3500
214#define JPEG1_CMD_RCGR 0x3520
215#define JPEG2_CMD_RCGR 0x3540
216#define VFE0_CMD_RCGR 0x3600
217#define VFE1_CMD_RCGR 0x3620
218#define CPP_CMD_RCGR 0x3640
219#define GFX3D_CMD_RCGR 0x4000
220#define RBCPR_CMD_RCGR 0x4060
221#define AHB_CMD_RCGR 0x5000
222#define AXI_CMD_RCGR 0x5040
223#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700224#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700225
226#define MMSS_BCR 0x0240
227#define USB_30_BCR 0x03C0
228#define USB3_PHY_BCR 0x03FC
229#define USB_HS_HSIC_BCR 0x0400
230#define USB_HS_BCR 0x0480
231#define SDCC1_BCR 0x04C0
232#define SDCC2_BCR 0x0500
233#define SDCC3_BCR 0x0540
234#define SDCC4_BCR 0x0580
235#define BLSP1_BCR 0x05C0
236#define BLSP1_QUP1_BCR 0x0640
237#define BLSP1_UART1_BCR 0x0680
238#define BLSP1_QUP2_BCR 0x06C0
239#define BLSP1_UART2_BCR 0x0700
240#define BLSP1_QUP3_BCR 0x0740
241#define BLSP1_UART3_BCR 0x0780
242#define BLSP1_QUP4_BCR 0x07C0
243#define BLSP1_UART4_BCR 0x0800
244#define BLSP1_QUP5_BCR 0x0840
245#define BLSP1_UART5_BCR 0x0880
246#define BLSP1_QUP6_BCR 0x08C0
247#define BLSP1_UART6_BCR 0x0900
248#define BLSP2_BCR 0x0940
249#define BLSP2_QUP1_BCR 0x0980
250#define BLSP2_UART1_BCR 0x09C0
251#define BLSP2_QUP2_BCR 0x0A00
252#define BLSP2_UART2_BCR 0x0A40
253#define BLSP2_QUP3_BCR 0x0A80
254#define BLSP2_UART3_BCR 0x0AC0
255#define BLSP2_QUP4_BCR 0x0B00
256#define BLSP2_UART4_BCR 0x0B40
257#define BLSP2_QUP5_BCR 0x0B80
258#define BLSP2_UART5_BCR 0x0BC0
259#define BLSP2_QUP6_BCR 0x0C00
260#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700261#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700262#define PDM_BCR 0x0CC0
263#define PRNG_BCR 0x0D00
264#define BAM_DMA_BCR 0x0D40
265#define TSIF_BCR 0x0D80
266#define CE1_BCR 0x1040
267#define CE2_BCR 0x1080
268#define AUDIO_CORE_BCR 0x4000
269#define VENUS0_BCR 0x1020
270#define MDSS_BCR 0x2300
271#define CAMSS_PHY0_BCR 0x3020
272#define CAMSS_PHY1_BCR 0x3050
273#define CAMSS_PHY2_BCR 0x3080
274#define CAMSS_CSI0_BCR 0x30B0
275#define CAMSS_CSI0PHY_BCR 0x30C0
276#define CAMSS_CSI0RDI_BCR 0x30D0
277#define CAMSS_CSI0PIX_BCR 0x30E0
278#define CAMSS_CSI1_BCR 0x3120
279#define CAMSS_CSI1PHY_BCR 0x3130
280#define CAMSS_CSI1RDI_BCR 0x3140
281#define CAMSS_CSI1PIX_BCR 0x3150
282#define CAMSS_CSI2_BCR 0x3180
283#define CAMSS_CSI2PHY_BCR 0x3190
284#define CAMSS_CSI2RDI_BCR 0x31A0
285#define CAMSS_CSI2PIX_BCR 0x31B0
286#define CAMSS_CSI3_BCR 0x31E0
287#define CAMSS_CSI3PHY_BCR 0x31F0
288#define CAMSS_CSI3RDI_BCR 0x3200
289#define CAMSS_CSI3PIX_BCR 0x3210
290#define CAMSS_ISPIF_BCR 0x3220
291#define CAMSS_CCI_BCR 0x3340
292#define CAMSS_MCLK0_BCR 0x3380
293#define CAMSS_MCLK1_BCR 0x33B0
294#define CAMSS_MCLK2_BCR 0x33E0
295#define CAMSS_MCLK3_BCR 0x3410
296#define CAMSS_GP0_BCR 0x3440
297#define CAMSS_GP1_BCR 0x3470
298#define CAMSS_TOP_BCR 0x3480
299#define CAMSS_MICRO_BCR 0x3490
300#define CAMSS_JPEG_BCR 0x35A0
301#define CAMSS_VFE_BCR 0x36A0
302#define CAMSS_CSI_VFE0_BCR 0x3700
303#define CAMSS_CSI_VFE1_BCR 0x3710
304#define OCMEMNOC_BCR 0x50B0
305#define MMSSNOCAHB_BCR 0x5020
306#define MMSSNOCAXI_BCR 0x5060
307#define OXILI_GFX3D_CBCR 0x4028
308#define OXILICX_AHB_CBCR 0x403C
309#define OXILICX_AXI_CBCR 0x4038
310#define OXILI_BCR 0x4020
311#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700312#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700313
314#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
315#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
316#define MMSS_NOC_CFG_AHB_CBCR 0x024C
317
318#define USB30_MASTER_CBCR 0x03C8
319#define USB30_MOCK_UTMI_CBCR 0x03D0
320#define USB_HSIC_AHB_CBCR 0x0408
321#define USB_HSIC_SYSTEM_CBCR 0x040C
322#define USB_HSIC_CBCR 0x0410
323#define USB_HSIC_IO_CAL_CBCR 0x0414
324#define USB_HS_SYSTEM_CBCR 0x0484
325#define USB_HS_AHB_CBCR 0x0488
326#define SDCC1_APPS_CBCR 0x04C4
327#define SDCC1_AHB_CBCR 0x04C8
328#define SDCC2_APPS_CBCR 0x0504
329#define SDCC2_AHB_CBCR 0x0508
330#define SDCC3_APPS_CBCR 0x0544
331#define SDCC3_AHB_CBCR 0x0548
332#define SDCC4_APPS_CBCR 0x0584
333#define SDCC4_AHB_CBCR 0x0588
334#define BLSP1_AHB_CBCR 0x05C4
335#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
336#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
337#define BLSP1_UART1_APPS_CBCR 0x0684
338#define BLSP1_UART1_SIM_CBCR 0x0688
339#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
340#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
341#define BLSP1_UART2_APPS_CBCR 0x0704
342#define BLSP1_UART2_SIM_CBCR 0x0708
343#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
344#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
345#define BLSP1_UART3_APPS_CBCR 0x0784
346#define BLSP1_UART3_SIM_CBCR 0x0788
347#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
348#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
349#define BLSP1_UART4_APPS_CBCR 0x0804
350#define BLSP1_UART4_SIM_CBCR 0x0808
351#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
352#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
353#define BLSP1_UART5_APPS_CBCR 0x0884
354#define BLSP1_UART5_SIM_CBCR 0x0888
355#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
356#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
357#define BLSP1_UART6_APPS_CBCR 0x0904
358#define BLSP1_UART6_SIM_CBCR 0x0908
359#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700360#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700361#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
362#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
363#define BLSP2_UART1_APPS_CBCR 0x09C4
364#define BLSP2_UART1_SIM_CBCR 0x09C8
365#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
366#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
367#define BLSP2_UART2_APPS_CBCR 0x0A44
368#define BLSP2_UART2_SIM_CBCR 0x0A48
369#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
370#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
371#define BLSP2_UART3_APPS_CBCR 0x0AC4
372#define BLSP2_UART3_SIM_CBCR 0x0AC8
373#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
374#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
375#define BLSP2_UART4_APPS_CBCR 0x0B44
376#define BLSP2_UART4_SIM_CBCR 0x0B48
377#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
378#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
379#define BLSP2_UART5_APPS_CBCR 0x0BC4
380#define BLSP2_UART5_SIM_CBCR 0x0BC8
381#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
382#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
383#define BLSP2_UART6_APPS_CBCR 0x0C44
384#define BLSP2_UART6_SIM_CBCR 0x0C48
385#define PDM_AHB_CBCR 0x0CC4
386#define PDM_XO4_CBCR 0x0CC8
387#define PDM2_CBCR 0x0CCC
388#define PRNG_AHB_CBCR 0x0D04
389#define BAM_DMA_AHB_CBCR 0x0D44
390#define TSIF_AHB_CBCR 0x0D84
391#define TSIF_REF_CBCR 0x0D88
392#define MSG_RAM_AHB_CBCR 0x0E44
393#define CE1_CBCR 0x1044
394#define CE1_AXI_CBCR 0x1048
395#define CE1_AHB_CBCR 0x104C
396#define CE2_CBCR 0x1084
397#define CE2_AXI_CBCR 0x1088
398#define CE2_AHB_CBCR 0x108C
399#define GCC_AHB_CBCR 0x10C0
400#define GP1_CBCR 0x1900
401#define GP2_CBCR 0x1940
402#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700403#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700404#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700405#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
406#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
407#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
408#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
409#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
410#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
411#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
412#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
413#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
414#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
415#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
416#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
417#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
418#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
419#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
420#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
421#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
422#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
423#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
424#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
425#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
426#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
427#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
428#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
429#define VENUS0_VCODEC0_CBCR 0x1028
430#define VENUS0_AHB_CBCR 0x1030
431#define VENUS0_AXI_CBCR 0x1034
432#define VENUS0_OCMEMNOC_CBCR 0x1038
433#define MDSS_AHB_CBCR 0x2308
434#define MDSS_HDMI_AHB_CBCR 0x230C
435#define MDSS_AXI_CBCR 0x2310
436#define MDSS_PCLK0_CBCR 0x2314
437#define MDSS_PCLK1_CBCR 0x2318
438#define MDSS_MDP_CBCR 0x231C
439#define MDSS_MDP_LUT_CBCR 0x2320
440#define MDSS_EXTPCLK_CBCR 0x2324
441#define MDSS_VSYNC_CBCR 0x2328
442#define MDSS_EDPPIXEL_CBCR 0x232C
443#define MDSS_EDPLINK_CBCR 0x2330
444#define MDSS_EDPAUX_CBCR 0x2334
445#define MDSS_HDMI_CBCR 0x2338
446#define MDSS_BYTE0_CBCR 0x233C
447#define MDSS_BYTE1_CBCR 0x2340
448#define MDSS_ESC0_CBCR 0x2344
449#define MDSS_ESC1_CBCR 0x2348
450#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
451#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
452#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
453#define CAMSS_CSI0_CBCR 0x30B4
454#define CAMSS_CSI0_AHB_CBCR 0x30BC
455#define CAMSS_CSI0PHY_CBCR 0x30C4
456#define CAMSS_CSI0RDI_CBCR 0x30D4
457#define CAMSS_CSI0PIX_CBCR 0x30E4
458#define CAMSS_CSI1_CBCR 0x3124
459#define CAMSS_CSI1_AHB_CBCR 0x3128
460#define CAMSS_CSI1PHY_CBCR 0x3134
461#define CAMSS_CSI1RDI_CBCR 0x3144
462#define CAMSS_CSI1PIX_CBCR 0x3154
463#define CAMSS_CSI2_CBCR 0x3184
464#define CAMSS_CSI2_AHB_CBCR 0x3188
465#define CAMSS_CSI2PHY_CBCR 0x3194
466#define CAMSS_CSI2RDI_CBCR 0x31A4
467#define CAMSS_CSI2PIX_CBCR 0x31B4
468#define CAMSS_CSI3_CBCR 0x31E4
469#define CAMSS_CSI3_AHB_CBCR 0x31E8
470#define CAMSS_CSI3PHY_CBCR 0x31F4
471#define CAMSS_CSI3RDI_CBCR 0x3204
472#define CAMSS_CSI3PIX_CBCR 0x3214
473#define CAMSS_ISPIF_AHB_CBCR 0x3224
474#define CAMSS_CCI_CCI_CBCR 0x3344
475#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
476#define CAMSS_MCLK0_CBCR 0x3384
477#define CAMSS_MCLK1_CBCR 0x33B4
478#define CAMSS_MCLK2_CBCR 0x33E4
479#define CAMSS_MCLK3_CBCR 0x3414
480#define CAMSS_GP0_CBCR 0x3444
481#define CAMSS_GP1_CBCR 0x3474
482#define CAMSS_TOP_AHB_CBCR 0x3484
483#define CAMSS_MICRO_AHB_CBCR 0x3494
484#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
485#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
486#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
487#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
488#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
489#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
490#define CAMSS_VFE_VFE0_CBCR 0x36A8
491#define CAMSS_VFE_VFE1_CBCR 0x36AC
492#define CAMSS_VFE_CPP_CBCR 0x36B0
493#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
494#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
495#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
496#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
497#define CAMSS_CSI_VFE0_CBCR 0x3704
498#define CAMSS_CSI_VFE1_CBCR 0x3714
499#define MMSS_MMSSNOC_AXI_CBCR 0x506C
500#define MMSS_MMSSNOC_AHB_CBCR 0x5024
501#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
502#define MMSS_MISC_AHB_CBCR 0x502C
503#define MMSS_S0_AXI_CBCR 0x5064
504#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700505#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
506#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700507#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700508#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700509#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700510#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700511#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700512
513#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
514#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
515
516/* Mux source select values */
517#define cxo_source_val 0
518#define gpll0_source_val 1
519#define gpll1_source_val 2
520#define gnd_source_val 5
521#define mmpll0_mm_source_val 1
522#define mmpll1_mm_source_val 2
523#define mmpll3_mm_source_val 3
524#define gpll0_mm_source_val 5
525#define cxo_mm_source_val 0
526#define mm_gnd_source_val 6
527#define gpll1_hsic_source_val 4
528#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700529#define gpll0_lpass_source_val 5
530#define edppll_270_mm_source_val 4
531#define edppll_350_mm_source_val 4
532#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700533#define dsipll0_byte_mm_source_val 1
534#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700535#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700536
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800537#define F_GCC_GND \
538 { \
539 .freq_hz = 0, \
540 .m_val = 0, \
541 .n_val = 0, \
542 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
543 }
544
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700545#define F(f, s, div, m, n) \
546 { \
547 .freq_hz = (f), \
548 .src_clk = &s##_clk_src.c, \
549 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700550 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700551 .d_val = ~(n),\
552 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
553 | BVAL(10, 8, s##_source_val), \
554 }
555
556#define F_MM(f, s, div, m, n) \
557 { \
558 .freq_hz = (f), \
559 .src_clk = &s##_clk_src.c, \
560 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700561 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700562 .d_val = ~(n),\
563 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
564 | BVAL(10, 8, s##_mm_source_val), \
565 }
566
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700567#define F_HDMI(f, s, div, m, n) \
568 { \
569 .freq_hz = (f), \
570 .src_clk = &s##_clk_src, \
571 .m_val = (m), \
572 .n_val = ~((n)-(m)) * !!(n), \
573 .d_val = ~(n),\
574 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
575 | BVAL(10, 8, s##_mm_source_val), \
576 }
577
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700578#define F_MDSS(f, s, div, m, n) \
579 { \
580 .freq_hz = (f), \
581 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700582 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700583 .d_val = ~(n),\
584 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
585 | BVAL(10, 8, s##_mm_source_val), \
586 }
587
588#define F_HSIC(f, s, div, m, n) \
589 { \
590 .freq_hz = (f), \
591 .src_clk = &s##_clk_src.c, \
592 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700593 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594 .d_val = ~(n),\
595 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
596 | BVAL(10, 8, s##_hsic_source_val), \
597 }
598
599#define F_LPASS(f, s, div, m, n) \
600 { \
601 .freq_hz = (f), \
602 .src_clk = &s##_clk_src.c, \
603 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700604 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605 .d_val = ~(n),\
606 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
607 | BVAL(10, 8, s##_lpass_source_val), \
608 }
609
610#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700611 .vdd_class = &vdd_dig, \
612 .fmax = (unsigned long[VDD_DIG_NUM]) { \
613 [VDD_DIG_##l1] = (f1), \
614 }, \
615 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700617 .vdd_class = &vdd_dig, \
618 .fmax = (unsigned long[VDD_DIG_NUM]) { \
619 [VDD_DIG_##l1] = (f1), \
620 [VDD_DIG_##l2] = (f2), \
621 }, \
622 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700623#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700624 .vdd_class = &vdd_dig, \
625 .fmax = (unsigned long[VDD_DIG_NUM]) { \
626 [VDD_DIG_##l1] = (f1), \
627 [VDD_DIG_##l2] = (f2), \
628 [VDD_DIG_##l3] = (f3), \
629 }, \
630 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700631
632enum vdd_dig_levels {
633 VDD_DIG_NONE,
634 VDD_DIG_LOW,
635 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700636 VDD_DIG_HIGH,
637 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700638};
639
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700640static const int vdd_corner[] = {
641 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
642 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
643 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
644 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
645};
646
647static struct rpm_regulator *vdd_dig_reg;
648
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
650{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700651 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
652 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653}
654
Saravana Kannan55e959d2012-10-15 22:16:04 -0700655static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig, VDD_DIG_NUM);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700656
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700657#define RPM_MISC_CLK_TYPE 0x306b6c63
658#define RPM_BUS_CLK_TYPE 0x316b6c63
659#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700660
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700661#define RPM_SMD_KEY_ENABLE 0x62616E45
662
663#define CXO_ID 0x0
664#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700665
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700666#define PNOC_ID 0x0
667#define SNOC_ID 0x1
668#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700669#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700670
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700671#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700672#define OXILI_ID 0x1
673#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700674
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700675#define D0_ID 1
676#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800677#define A0_ID 4
678#define A1_ID 5
679#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700680#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800681#define DIV_CLK1_ID 11
682#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700683
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700684DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
685DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
686DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700687DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
688 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700689
690DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
691DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
692 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700693DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
694 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700695
696DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
697 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700698DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700699
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700700DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
701DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
702DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
703DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
704DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800705DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
706DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700707DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700708
709DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
710DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
711DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
712DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
713DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
714
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700715static struct pll_vote_clk gpll0_clk_src = {
716 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700717 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
718 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700719 .base = &virt_bases[GCC_BASE],
720 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700721 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700722 .rate = 600000000,
723 .dbg_name = "gpll0_clk_src",
724 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700725 CLK_INIT(gpll0_clk_src.c),
726 },
727};
728
729static struct pll_vote_clk gpll1_clk_src = {
730 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
731 .en_mask = BIT(1),
732 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
733 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 .base = &virt_bases[GCC_BASE],
735 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700736 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700737 .rate = 480000000,
738 .dbg_name = "gpll1_clk_src",
739 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700740 CLK_INIT(gpll1_clk_src.c),
741 },
742};
743
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700744static struct pll_vote_clk mmpll0_clk_src = {
745 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
746 .en_mask = BIT(0),
747 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
748 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749 .base = &virt_bases[MMSS_BASE],
750 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700751 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700752 .dbg_name = "mmpll0_clk_src",
753 .rate = 800000000,
754 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700755 CLK_INIT(mmpll0_clk_src.c),
756 },
757};
758
759static struct pll_vote_clk mmpll1_clk_src = {
760 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
761 .en_mask = BIT(1),
762 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
763 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700764 .base = &virt_bases[MMSS_BASE],
765 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700766 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700767 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700768 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700769 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800770 /* May be reassigned at runtime; alloc memory at compile time */
771 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700772 CLK_INIT(mmpll1_clk_src.c),
773 },
774};
775
776static struct pll_clk mmpll3_clk_src = {
777 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
778 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700779 .base = &virt_bases[MMSS_BASE],
780 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700781 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700782 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800783 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700784 .ops = &clk_ops_local_pll,
785 CLK_INIT(mmpll3_clk_src.c),
786 },
787};
788
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700789static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
790static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
791static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
792static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
793static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
794static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
795
796static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
797static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
798static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700799static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700800static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
801static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700802static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700803
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700804static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700805
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800806static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
807static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
808static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
809static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
810static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530811static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530812static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800813
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700814static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
815 F(125000000, gpll0, 1, 5, 24),
816 F_END
817};
818
819static struct rcg_clk usb30_master_clk_src = {
820 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
821 .set_rate = set_rate_mnd,
822 .freq_tbl = ftbl_gcc_usb30_master_clk,
823 .current_freq = &rcg_dummy_freq,
824 .base = &virt_bases[GCC_BASE],
825 .c = {
826 .dbg_name = "usb30_master_clk_src",
827 .ops = &clk_ops_rcg_mnd,
828 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
829 CLK_INIT(usb30_master_clk_src.c),
830 },
831};
832
833static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
834 F( 960000, cxo, 10, 1, 2),
835 F( 4800000, cxo, 4, 0, 0),
836 F( 9600000, cxo, 2, 0, 0),
837 F(15000000, gpll0, 10, 1, 4),
838 F(19200000, cxo, 1, 0, 0),
839 F(25000000, gpll0, 12, 1, 2),
840 F(50000000, gpll0, 12, 0, 0),
841 F_END
842};
843
844static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
845 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
846 .set_rate = set_rate_mnd,
847 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
848 .current_freq = &rcg_dummy_freq,
849 .base = &virt_bases[GCC_BASE],
850 .c = {
851 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
852 .ops = &clk_ops_rcg_mnd,
853 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
854 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
855 },
856};
857
858static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
859 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
860 .set_rate = set_rate_mnd,
861 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
862 .current_freq = &rcg_dummy_freq,
863 .base = &virt_bases[GCC_BASE],
864 .c = {
865 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
866 .ops = &clk_ops_rcg_mnd,
867 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
868 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
869 },
870};
871
872static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
873 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
874 .set_rate = set_rate_mnd,
875 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
876 .current_freq = &rcg_dummy_freq,
877 .base = &virt_bases[GCC_BASE],
878 .c = {
879 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
880 .ops = &clk_ops_rcg_mnd,
881 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
882 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
883 },
884};
885
886static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
887 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
888 .set_rate = set_rate_mnd,
889 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
890 .current_freq = &rcg_dummy_freq,
891 .base = &virt_bases[GCC_BASE],
892 .c = {
893 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
894 .ops = &clk_ops_rcg_mnd,
895 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
896 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
897 },
898};
899
900static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
901 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
902 .set_rate = set_rate_mnd,
903 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
904 .current_freq = &rcg_dummy_freq,
905 .base = &virt_bases[GCC_BASE],
906 .c = {
907 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
908 .ops = &clk_ops_rcg_mnd,
909 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
910 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
911 },
912};
913
914static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
915 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
916 .set_rate = set_rate_mnd,
917 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
918 .current_freq = &rcg_dummy_freq,
919 .base = &virt_bases[GCC_BASE],
920 .c = {
921 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
922 .ops = &clk_ops_rcg_mnd,
923 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
924 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
925 },
926};
927
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800928static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
929 F(50000000, gpll0, 12, 0, 0),
930 F_END
931};
932
933static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
934 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
935 .set_rate = set_rate_hid,
936 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
937 .current_freq = &rcg_dummy_freq,
938 .base = &virt_bases[GCC_BASE],
939 .c = {
940 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
941 .ops = &clk_ops_rcg,
942 VDD_DIG_FMAX_MAP1(LOW, 50000000),
943 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
944 },
945};
946
947static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
948 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
949 .set_rate = set_rate_hid,
950 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
951 .current_freq = &rcg_dummy_freq,
952 .base = &virt_bases[GCC_BASE],
953 .c = {
954 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
955 .ops = &clk_ops_rcg,
956 VDD_DIG_FMAX_MAP1(LOW, 50000000),
957 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
958 },
959};
960
961static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
962 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
963 .set_rate = set_rate_hid,
964 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
965 .current_freq = &rcg_dummy_freq,
966 .base = &virt_bases[GCC_BASE],
967 .c = {
968 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
969 .ops = &clk_ops_rcg,
970 VDD_DIG_FMAX_MAP1(LOW, 50000000),
971 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
972 },
973};
974
975static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
976 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
977 .set_rate = set_rate_hid,
978 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
979 .current_freq = &rcg_dummy_freq,
980 .base = &virt_bases[GCC_BASE],
981 .c = {
982 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
983 .ops = &clk_ops_rcg,
984 VDD_DIG_FMAX_MAP1(LOW, 50000000),
985 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
986 },
987};
988
989static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
990 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
991 .set_rate = set_rate_hid,
992 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
993 .current_freq = &rcg_dummy_freq,
994 .base = &virt_bases[GCC_BASE],
995 .c = {
996 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
997 .ops = &clk_ops_rcg,
998 VDD_DIG_FMAX_MAP1(LOW, 50000000),
999 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
1000 },
1001};
1002
1003static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
1004 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
1005 .set_rate = set_rate_hid,
1006 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1007 .current_freq = &rcg_dummy_freq,
1008 .base = &virt_bases[GCC_BASE],
1009 .c = {
1010 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1011 .ops = &clk_ops_rcg,
1012 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1013 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1014 },
1015};
1016
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001017static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001018 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001019 F( 3686400, gpll0, 1, 96, 15625),
1020 F( 7372800, gpll0, 1, 192, 15625),
1021 F(14745600, gpll0, 1, 384, 15625),
1022 F(16000000, gpll0, 5, 2, 15),
1023 F(19200000, cxo, 1, 0, 0),
1024 F(24000000, gpll0, 5, 1, 5),
1025 F(32000000, gpll0, 1, 4, 75),
1026 F(40000000, gpll0, 15, 0, 0),
1027 F(46400000, gpll0, 1, 29, 375),
1028 F(48000000, gpll0, 12.5, 0, 0),
1029 F(51200000, gpll0, 1, 32, 375),
1030 F(56000000, gpll0, 1, 7, 75),
1031 F(58982400, gpll0, 1, 1536, 15625),
1032 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001033 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001034 F_END
1035};
1036
1037static struct rcg_clk blsp1_uart1_apps_clk_src = {
1038 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1039 .set_rate = set_rate_mnd,
1040 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1041 .current_freq = &rcg_dummy_freq,
1042 .base = &virt_bases[GCC_BASE],
1043 .c = {
1044 .dbg_name = "blsp1_uart1_apps_clk_src",
1045 .ops = &clk_ops_rcg_mnd,
1046 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1047 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1048 },
1049};
1050
1051static struct rcg_clk blsp1_uart2_apps_clk_src = {
1052 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1053 .set_rate = set_rate_mnd,
1054 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1055 .current_freq = &rcg_dummy_freq,
1056 .base = &virt_bases[GCC_BASE],
1057 .c = {
1058 .dbg_name = "blsp1_uart2_apps_clk_src",
1059 .ops = &clk_ops_rcg_mnd,
1060 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1061 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1062 },
1063};
1064
1065static struct rcg_clk blsp1_uart3_apps_clk_src = {
1066 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1067 .set_rate = set_rate_mnd,
1068 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1069 .current_freq = &rcg_dummy_freq,
1070 .base = &virt_bases[GCC_BASE],
1071 .c = {
1072 .dbg_name = "blsp1_uart3_apps_clk_src",
1073 .ops = &clk_ops_rcg_mnd,
1074 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1075 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1076 },
1077};
1078
1079static struct rcg_clk blsp1_uart4_apps_clk_src = {
1080 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1081 .set_rate = set_rate_mnd,
1082 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1083 .current_freq = &rcg_dummy_freq,
1084 .base = &virt_bases[GCC_BASE],
1085 .c = {
1086 .dbg_name = "blsp1_uart4_apps_clk_src",
1087 .ops = &clk_ops_rcg_mnd,
1088 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1089 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1090 },
1091};
1092
1093static struct rcg_clk blsp1_uart5_apps_clk_src = {
1094 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1095 .set_rate = set_rate_mnd,
1096 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1097 .current_freq = &rcg_dummy_freq,
1098 .base = &virt_bases[GCC_BASE],
1099 .c = {
1100 .dbg_name = "blsp1_uart5_apps_clk_src",
1101 .ops = &clk_ops_rcg_mnd,
1102 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1103 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1104 },
1105};
1106
1107static struct rcg_clk blsp1_uart6_apps_clk_src = {
1108 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1109 .set_rate = set_rate_mnd,
1110 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1111 .current_freq = &rcg_dummy_freq,
1112 .base = &virt_bases[GCC_BASE],
1113 .c = {
1114 .dbg_name = "blsp1_uart6_apps_clk_src",
1115 .ops = &clk_ops_rcg_mnd,
1116 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1117 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1118 },
1119};
1120
1121static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1122 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1123 .set_rate = set_rate_mnd,
1124 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1125 .current_freq = &rcg_dummy_freq,
1126 .base = &virt_bases[GCC_BASE],
1127 .c = {
1128 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1129 .ops = &clk_ops_rcg_mnd,
1130 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1131 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1132 },
1133};
1134
1135static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1136 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1137 .set_rate = set_rate_mnd,
1138 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1139 .current_freq = &rcg_dummy_freq,
1140 .base = &virt_bases[GCC_BASE],
1141 .c = {
1142 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1143 .ops = &clk_ops_rcg_mnd,
1144 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1145 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1146 },
1147};
1148
1149static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1150 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1151 .set_rate = set_rate_mnd,
1152 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1153 .current_freq = &rcg_dummy_freq,
1154 .base = &virt_bases[GCC_BASE],
1155 .c = {
1156 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1157 .ops = &clk_ops_rcg_mnd,
1158 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1159 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1160 },
1161};
1162
1163static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1164 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1165 .set_rate = set_rate_mnd,
1166 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1167 .current_freq = &rcg_dummy_freq,
1168 .base = &virt_bases[GCC_BASE],
1169 .c = {
1170 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1171 .ops = &clk_ops_rcg_mnd,
1172 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1173 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1174 },
1175};
1176
1177static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1178 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1179 .set_rate = set_rate_mnd,
1180 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1181 .current_freq = &rcg_dummy_freq,
1182 .base = &virt_bases[GCC_BASE],
1183 .c = {
1184 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1185 .ops = &clk_ops_rcg_mnd,
1186 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1187 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1188 },
1189};
1190
1191static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1192 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1193 .set_rate = set_rate_mnd,
1194 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1195 .current_freq = &rcg_dummy_freq,
1196 .base = &virt_bases[GCC_BASE],
1197 .c = {
1198 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1199 .ops = &clk_ops_rcg_mnd,
1200 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1201 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1202 },
1203};
1204
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001205static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1206 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1207 .set_rate = set_rate_hid,
1208 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1209 .current_freq = &rcg_dummy_freq,
1210 .base = &virt_bases[GCC_BASE],
1211 .c = {
1212 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1213 .ops = &clk_ops_rcg,
1214 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1215 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1216 },
1217};
1218
1219static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1220 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1221 .set_rate = set_rate_hid,
1222 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1223 .current_freq = &rcg_dummy_freq,
1224 .base = &virt_bases[GCC_BASE],
1225 .c = {
1226 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1227 .ops = &clk_ops_rcg,
1228 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1229 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1230 },
1231};
1232
1233static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1234 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1235 .set_rate = set_rate_hid,
1236 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1237 .current_freq = &rcg_dummy_freq,
1238 .base = &virt_bases[GCC_BASE],
1239 .c = {
1240 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1241 .ops = &clk_ops_rcg,
1242 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1243 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1244 },
1245};
1246
1247static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1248 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1249 .set_rate = set_rate_hid,
1250 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1251 .current_freq = &rcg_dummy_freq,
1252 .base = &virt_bases[GCC_BASE],
1253 .c = {
1254 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1255 .ops = &clk_ops_rcg,
1256 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1257 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1258 },
1259};
1260
1261static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1262 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1263 .set_rate = set_rate_hid,
1264 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1265 .current_freq = &rcg_dummy_freq,
1266 .base = &virt_bases[GCC_BASE],
1267 .c = {
1268 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1269 .ops = &clk_ops_rcg,
1270 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1271 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1272 },
1273};
1274
1275static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1276 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1277 .set_rate = set_rate_hid,
1278 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1279 .current_freq = &rcg_dummy_freq,
1280 .base = &virt_bases[GCC_BASE],
1281 .c = {
1282 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1283 .ops = &clk_ops_rcg,
1284 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1285 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1286 },
1287};
1288
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001289static struct rcg_clk blsp2_uart1_apps_clk_src = {
1290 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1291 .set_rate = set_rate_mnd,
1292 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1293 .current_freq = &rcg_dummy_freq,
1294 .base = &virt_bases[GCC_BASE],
1295 .c = {
1296 .dbg_name = "blsp2_uart1_apps_clk_src",
1297 .ops = &clk_ops_rcg_mnd,
1298 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1299 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1300 },
1301};
1302
1303static struct rcg_clk blsp2_uart2_apps_clk_src = {
1304 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1305 .set_rate = set_rate_mnd,
1306 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1307 .current_freq = &rcg_dummy_freq,
1308 .base = &virt_bases[GCC_BASE],
1309 .c = {
1310 .dbg_name = "blsp2_uart2_apps_clk_src",
1311 .ops = &clk_ops_rcg_mnd,
1312 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1313 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1314 },
1315};
1316
1317static struct rcg_clk blsp2_uart3_apps_clk_src = {
1318 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1319 .set_rate = set_rate_mnd,
1320 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1321 .current_freq = &rcg_dummy_freq,
1322 .base = &virt_bases[GCC_BASE],
1323 .c = {
1324 .dbg_name = "blsp2_uart3_apps_clk_src",
1325 .ops = &clk_ops_rcg_mnd,
1326 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1327 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1328 },
1329};
1330
1331static struct rcg_clk blsp2_uart4_apps_clk_src = {
1332 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1333 .set_rate = set_rate_mnd,
1334 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1335 .current_freq = &rcg_dummy_freq,
1336 .base = &virt_bases[GCC_BASE],
1337 .c = {
1338 .dbg_name = "blsp2_uart4_apps_clk_src",
1339 .ops = &clk_ops_rcg_mnd,
1340 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1341 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1342 },
1343};
1344
1345static struct rcg_clk blsp2_uart5_apps_clk_src = {
1346 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1347 .set_rate = set_rate_mnd,
1348 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1349 .current_freq = &rcg_dummy_freq,
1350 .base = &virt_bases[GCC_BASE],
1351 .c = {
1352 .dbg_name = "blsp2_uart5_apps_clk_src",
1353 .ops = &clk_ops_rcg_mnd,
1354 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1355 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1356 },
1357};
1358
1359static struct rcg_clk blsp2_uart6_apps_clk_src = {
1360 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1361 .set_rate = set_rate_mnd,
1362 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1363 .current_freq = &rcg_dummy_freq,
1364 .base = &virt_bases[GCC_BASE],
1365 .c = {
1366 .dbg_name = "blsp2_uart6_apps_clk_src",
1367 .ops = &clk_ops_rcg_mnd,
1368 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1369 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1370 },
1371};
1372
1373static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1374 F( 50000000, gpll0, 12, 0, 0),
1375 F(100000000, gpll0, 6, 0, 0),
1376 F_END
1377};
1378
1379static struct rcg_clk ce1_clk_src = {
1380 .cmd_rcgr_reg = CE1_CMD_RCGR,
1381 .set_rate = set_rate_hid,
1382 .freq_tbl = ftbl_gcc_ce1_clk,
1383 .current_freq = &rcg_dummy_freq,
1384 .base = &virt_bases[GCC_BASE],
1385 .c = {
1386 .dbg_name = "ce1_clk_src",
1387 .ops = &clk_ops_rcg,
1388 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1389 CLK_INIT(ce1_clk_src.c),
1390 },
1391};
1392
1393static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1394 F( 50000000, gpll0, 12, 0, 0),
1395 F(100000000, gpll0, 6, 0, 0),
1396 F_END
1397};
1398
1399static struct rcg_clk ce2_clk_src = {
1400 .cmd_rcgr_reg = CE2_CMD_RCGR,
1401 .set_rate = set_rate_hid,
1402 .freq_tbl = ftbl_gcc_ce2_clk,
1403 .current_freq = &rcg_dummy_freq,
1404 .base = &virt_bases[GCC_BASE],
1405 .c = {
1406 .dbg_name = "ce2_clk_src",
1407 .ops = &clk_ops_rcg,
1408 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1409 CLK_INIT(ce2_clk_src.c),
1410 },
1411};
1412
1413static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1414 F(19200000, cxo, 1, 0, 0),
1415 F_END
1416};
1417
1418static struct rcg_clk gp1_clk_src = {
1419 .cmd_rcgr_reg = GP1_CMD_RCGR,
1420 .set_rate = set_rate_mnd,
1421 .freq_tbl = ftbl_gcc_gp_clk,
1422 .current_freq = &rcg_dummy_freq,
1423 .base = &virt_bases[GCC_BASE],
1424 .c = {
1425 .dbg_name = "gp1_clk_src",
1426 .ops = &clk_ops_rcg_mnd,
1427 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1428 CLK_INIT(gp1_clk_src.c),
1429 },
1430};
1431
1432static struct rcg_clk gp2_clk_src = {
1433 .cmd_rcgr_reg = GP2_CMD_RCGR,
1434 .set_rate = set_rate_mnd,
1435 .freq_tbl = ftbl_gcc_gp_clk,
1436 .current_freq = &rcg_dummy_freq,
1437 .base = &virt_bases[GCC_BASE],
1438 .c = {
1439 .dbg_name = "gp2_clk_src",
1440 .ops = &clk_ops_rcg_mnd,
1441 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1442 CLK_INIT(gp2_clk_src.c),
1443 },
1444};
1445
1446static struct rcg_clk gp3_clk_src = {
1447 .cmd_rcgr_reg = GP3_CMD_RCGR,
1448 .set_rate = set_rate_mnd,
1449 .freq_tbl = ftbl_gcc_gp_clk,
1450 .current_freq = &rcg_dummy_freq,
1451 .base = &virt_bases[GCC_BASE],
1452 .c = {
1453 .dbg_name = "gp3_clk_src",
1454 .ops = &clk_ops_rcg_mnd,
1455 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1456 CLK_INIT(gp3_clk_src.c),
1457 },
1458};
1459
1460static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1461 F(60000000, gpll0, 10, 0, 0),
1462 F_END
1463};
1464
1465static struct rcg_clk pdm2_clk_src = {
1466 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1467 .set_rate = set_rate_hid,
1468 .freq_tbl = ftbl_gcc_pdm2_clk,
1469 .current_freq = &rcg_dummy_freq,
1470 .base = &virt_bases[GCC_BASE],
1471 .c = {
1472 .dbg_name = "pdm2_clk_src",
1473 .ops = &clk_ops_rcg,
1474 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1475 CLK_INIT(pdm2_clk_src.c),
1476 },
1477};
1478
1479static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1480 F( 144000, cxo, 16, 3, 25),
1481 F( 400000, cxo, 12, 1, 4),
1482 F( 20000000, gpll0, 15, 1, 2),
1483 F( 25000000, gpll0, 12, 1, 2),
1484 F( 50000000, gpll0, 12, 0, 0),
1485 F(100000000, gpll0, 6, 0, 0),
1486 F(200000000, gpll0, 3, 0, 0),
1487 F_END
1488};
1489
1490static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1491 F( 144000, cxo, 16, 3, 25),
1492 F( 400000, cxo, 12, 1, 4),
1493 F( 20000000, gpll0, 15, 1, 2),
1494 F( 25000000, gpll0, 12, 1, 2),
1495 F( 50000000, gpll0, 12, 0, 0),
1496 F(100000000, gpll0, 6, 0, 0),
1497 F_END
1498};
1499
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001500static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1501 F( 400000, cxo, 12, 1, 4),
1502 F( 19200000, cxo, 1, 0, 0),
1503 F_END
1504};
1505
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001506static struct rcg_clk sdcc1_apps_clk_src = {
1507 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1508 .set_rate = set_rate_mnd,
1509 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1510 .current_freq = &rcg_dummy_freq,
1511 .base = &virt_bases[GCC_BASE],
1512 .c = {
1513 .dbg_name = "sdcc1_apps_clk_src",
1514 .ops = &clk_ops_rcg_mnd,
1515 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1516 CLK_INIT(sdcc1_apps_clk_src.c),
1517 },
1518};
1519
1520static struct rcg_clk sdcc2_apps_clk_src = {
1521 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1522 .set_rate = set_rate_mnd,
1523 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1524 .current_freq = &rcg_dummy_freq,
1525 .base = &virt_bases[GCC_BASE],
1526 .c = {
1527 .dbg_name = "sdcc2_apps_clk_src",
1528 .ops = &clk_ops_rcg_mnd,
1529 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1530 CLK_INIT(sdcc2_apps_clk_src.c),
1531 },
1532};
1533
1534static struct rcg_clk sdcc3_apps_clk_src = {
1535 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1536 .set_rate = set_rate_mnd,
1537 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1538 .current_freq = &rcg_dummy_freq,
1539 .base = &virt_bases[GCC_BASE],
1540 .c = {
1541 .dbg_name = "sdcc3_apps_clk_src",
1542 .ops = &clk_ops_rcg_mnd,
1543 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1544 CLK_INIT(sdcc3_apps_clk_src.c),
1545 },
1546};
1547
1548static struct rcg_clk sdcc4_apps_clk_src = {
1549 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1550 .set_rate = set_rate_mnd,
1551 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1552 .current_freq = &rcg_dummy_freq,
1553 .base = &virt_bases[GCC_BASE],
1554 .c = {
1555 .dbg_name = "sdcc4_apps_clk_src",
1556 .ops = &clk_ops_rcg_mnd,
1557 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1558 CLK_INIT(sdcc4_apps_clk_src.c),
1559 },
1560};
1561
1562static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1563 F(105000, cxo, 2, 1, 91),
1564 F_END
1565};
1566
1567static struct rcg_clk tsif_ref_clk_src = {
1568 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1569 .set_rate = set_rate_mnd,
1570 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1571 .current_freq = &rcg_dummy_freq,
1572 .base = &virt_bases[GCC_BASE],
1573 .c = {
1574 .dbg_name = "tsif_ref_clk_src",
1575 .ops = &clk_ops_rcg_mnd,
1576 VDD_DIG_FMAX_MAP1(LOW, 105500),
1577 CLK_INIT(tsif_ref_clk_src.c),
1578 },
1579};
1580
1581static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1582 F(60000000, gpll0, 10, 0, 0),
1583 F_END
1584};
1585
1586static struct rcg_clk usb30_mock_utmi_clk_src = {
1587 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1588 .set_rate = set_rate_hid,
1589 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1590 .current_freq = &rcg_dummy_freq,
1591 .base = &virt_bases[GCC_BASE],
1592 .c = {
1593 .dbg_name = "usb30_mock_utmi_clk_src",
1594 .ops = &clk_ops_rcg,
1595 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1596 CLK_INIT(usb30_mock_utmi_clk_src.c),
1597 },
1598};
1599
1600static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1601 F(75000000, gpll0, 8, 0, 0),
1602 F_END
1603};
1604
1605static struct rcg_clk usb_hs_system_clk_src = {
1606 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1607 .set_rate = set_rate_hid,
1608 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1609 .current_freq = &rcg_dummy_freq,
1610 .base = &virt_bases[GCC_BASE],
1611 .c = {
1612 .dbg_name = "usb_hs_system_clk_src",
1613 .ops = &clk_ops_rcg,
1614 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1615 CLK_INIT(usb_hs_system_clk_src.c),
1616 },
1617};
1618
1619static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1620 F_HSIC(480000000, gpll1, 1, 0, 0),
1621 F_END
1622};
1623
1624static struct rcg_clk usb_hsic_clk_src = {
1625 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1626 .set_rate = set_rate_hid,
1627 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1628 .current_freq = &rcg_dummy_freq,
1629 .base = &virt_bases[GCC_BASE],
1630 .c = {
1631 .dbg_name = "usb_hsic_clk_src",
1632 .ops = &clk_ops_rcg,
1633 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1634 CLK_INIT(usb_hsic_clk_src.c),
1635 },
1636};
1637
1638static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1639 F(9600000, cxo, 2, 0, 0),
1640 F_END
1641};
1642
1643static struct rcg_clk usb_hsic_io_cal_clk_src = {
1644 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1645 .set_rate = set_rate_hid,
1646 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1647 .current_freq = &rcg_dummy_freq,
1648 .base = &virt_bases[GCC_BASE],
1649 .c = {
1650 .dbg_name = "usb_hsic_io_cal_clk_src",
1651 .ops = &clk_ops_rcg,
1652 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1653 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1654 },
1655};
1656
1657static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1658 F(75000000, gpll0, 8, 0, 0),
1659 F_END
1660};
1661
1662static struct rcg_clk usb_hsic_system_clk_src = {
1663 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1664 .set_rate = set_rate_hid,
1665 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1666 .current_freq = &rcg_dummy_freq,
1667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "usb_hsic_system_clk_src",
1670 .ops = &clk_ops_rcg,
1671 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1672 CLK_INIT(usb_hsic_system_clk_src.c),
1673 },
1674};
1675
1676static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1677 .cbcr_reg = BAM_DMA_AHB_CBCR,
1678 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1679 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001680 .base = &virt_bases[GCC_BASE],
1681 .c = {
1682 .dbg_name = "gcc_bam_dma_ahb_clk",
1683 .ops = &clk_ops_vote,
1684 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1685 },
1686};
1687
1688static struct local_vote_clk gcc_blsp1_ahb_clk = {
1689 .cbcr_reg = BLSP1_AHB_CBCR,
1690 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1691 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001692 .base = &virt_bases[GCC_BASE],
1693 .c = {
1694 .dbg_name = "gcc_blsp1_ahb_clk",
1695 .ops = &clk_ops_vote,
1696 CLK_INIT(gcc_blsp1_ahb_clk.c),
1697 },
1698};
1699
1700static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1701 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001704 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001705 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1706 .ops = &clk_ops_branch,
1707 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1708 },
1709};
1710
1711static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1712 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001715 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001716 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1717 .ops = &clk_ops_branch,
1718 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1719 },
1720};
1721
1722static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1723 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001726 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001727 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1734 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001735 .base = &virt_bases[GCC_BASE],
1736 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001737 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001738 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1745 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001746 .base = &virt_bases[GCC_BASE],
1747 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001748 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001749 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1756 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001757 .base = &virt_bases[GCC_BASE],
1758 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001759 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1761 .ops = &clk_ops_branch,
1762 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1763 },
1764};
1765
1766static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1767 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001768 .base = &virt_bases[GCC_BASE],
1769 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001770 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1772 .ops = &clk_ops_branch,
1773 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1774 },
1775};
1776
1777static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1778 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001779 .base = &virt_bases[GCC_BASE],
1780 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001781 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1783 .ops = &clk_ops_branch,
1784 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1785 },
1786};
1787
1788static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1789 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001790 .base = &virt_bases[GCC_BASE],
1791 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001792 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1794 .ops = &clk_ops_branch,
1795 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1796 },
1797};
1798
1799static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1800 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001801 .base = &virt_bases[GCC_BASE],
1802 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001803 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001804 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1805 .ops = &clk_ops_branch,
1806 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1807 },
1808};
1809
1810static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1811 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .base = &virt_bases[GCC_BASE],
1813 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001814 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001815 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1816 .ops = &clk_ops_branch,
1817 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1818 },
1819};
1820
1821static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1822 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001823 .base = &virt_bases[GCC_BASE],
1824 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001825 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001826 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1827 .ops = &clk_ops_branch,
1828 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1829 },
1830};
1831
1832static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1833 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001834 .base = &virt_bases[GCC_BASE],
1835 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001836 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001837 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1838 .ops = &clk_ops_branch,
1839 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1840 },
1841};
1842
1843static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1844 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001845 .base = &virt_bases[GCC_BASE],
1846 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001847 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1849 .ops = &clk_ops_branch,
1850 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1851 },
1852};
1853
1854static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1855 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001856 .base = &virt_bases[GCC_BASE],
1857 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001858 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1862 },
1863};
1864
1865static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1866 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001867 .base = &virt_bases[GCC_BASE],
1868 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001869 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001870 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1871 .ops = &clk_ops_branch,
1872 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1873 },
1874};
1875
1876static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1877 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001878 .base = &virt_bases[GCC_BASE],
1879 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001880 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001881 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1882 .ops = &clk_ops_branch,
1883 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1884 },
1885};
1886
1887static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1888 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001889 .base = &virt_bases[GCC_BASE],
1890 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001891 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001892 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1893 .ops = &clk_ops_branch,
1894 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1895 },
1896};
1897
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001898static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1899 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1900 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1901 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001902 .base = &virt_bases[GCC_BASE],
1903 .c = {
1904 .dbg_name = "gcc_boot_rom_ahb_clk",
1905 .ops = &clk_ops_vote,
1906 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1907 },
1908};
1909
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001910static struct local_vote_clk gcc_blsp2_ahb_clk = {
1911 .cbcr_reg = BLSP2_AHB_CBCR,
1912 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1913 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001914 .base = &virt_bases[GCC_BASE],
1915 .c = {
1916 .dbg_name = "gcc_blsp2_ahb_clk",
1917 .ops = &clk_ops_vote,
1918 CLK_INIT(gcc_blsp2_ahb_clk.c),
1919 },
1920};
1921
1922static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1923 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001924 .base = &virt_bases[GCC_BASE],
1925 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001926 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001927 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1928 .ops = &clk_ops_branch,
1929 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1930 },
1931};
1932
1933static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1934 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001935 .base = &virt_bases[GCC_BASE],
1936 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001937 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001938 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1939 .ops = &clk_ops_branch,
1940 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1941 },
1942};
1943
1944static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1945 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001946 .base = &virt_bases[GCC_BASE],
1947 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001948 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1950 .ops = &clk_ops_branch,
1951 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1952 },
1953};
1954
1955static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1956 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001957 .base = &virt_bases[GCC_BASE],
1958 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001959 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001960 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1961 .ops = &clk_ops_branch,
1962 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1963 },
1964};
1965
1966static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1967 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001968 .base = &virt_bases[GCC_BASE],
1969 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001970 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001971 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1972 .ops = &clk_ops_branch,
1973 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1974 },
1975};
1976
1977static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1978 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001979 .base = &virt_bases[GCC_BASE],
1980 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001981 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001982 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1983 .ops = &clk_ops_branch,
1984 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1985 },
1986};
1987
1988static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1989 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001990 .base = &virt_bases[GCC_BASE],
1991 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001992 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001993 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1994 .ops = &clk_ops_branch,
1995 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1996 },
1997};
1998
1999static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2000 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002001 .base = &virt_bases[GCC_BASE],
2002 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002003 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002004 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2005 .ops = &clk_ops_branch,
2006 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2007 },
2008};
2009
2010static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2011 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002012 .base = &virt_bases[GCC_BASE],
2013 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002014 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002015 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2016 .ops = &clk_ops_branch,
2017 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2018 },
2019};
2020
2021static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2022 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002023 .base = &virt_bases[GCC_BASE],
2024 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002025 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002026 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2027 .ops = &clk_ops_branch,
2028 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2029 },
2030};
2031
2032static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2033 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002034 .base = &virt_bases[GCC_BASE],
2035 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002036 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002037 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2038 .ops = &clk_ops_branch,
2039 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2040 },
2041};
2042
2043static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2044 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002045 .base = &virt_bases[GCC_BASE],
2046 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002047 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002048 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2049 .ops = &clk_ops_branch,
2050 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2051 },
2052};
2053
2054static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2055 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002056 .base = &virt_bases[GCC_BASE],
2057 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002058 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002059 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2060 .ops = &clk_ops_branch,
2061 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2062 },
2063};
2064
2065static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2066 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002067 .base = &virt_bases[GCC_BASE],
2068 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002069 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002070 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2071 .ops = &clk_ops_branch,
2072 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2073 },
2074};
2075
2076static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2077 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002078 .base = &virt_bases[GCC_BASE],
2079 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002080 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002081 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2082 .ops = &clk_ops_branch,
2083 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2084 },
2085};
2086
2087static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2088 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002089 .base = &virt_bases[GCC_BASE],
2090 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002091 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002092 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2093 .ops = &clk_ops_branch,
2094 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2095 },
2096};
2097
2098static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2099 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002100 .base = &virt_bases[GCC_BASE],
2101 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002102 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002103 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2104 .ops = &clk_ops_branch,
2105 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2106 },
2107};
2108
2109static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2110 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002111 .base = &virt_bases[GCC_BASE],
2112 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002113 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002114 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2115 .ops = &clk_ops_branch,
2116 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2117 },
2118};
2119
2120static struct local_vote_clk gcc_ce1_clk = {
2121 .cbcr_reg = CE1_CBCR,
2122 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2123 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002124 .base = &virt_bases[GCC_BASE],
2125 .c = {
2126 .dbg_name = "gcc_ce1_clk",
2127 .ops = &clk_ops_vote,
2128 CLK_INIT(gcc_ce1_clk.c),
2129 },
2130};
2131
2132static struct local_vote_clk gcc_ce1_ahb_clk = {
2133 .cbcr_reg = CE1_AHB_CBCR,
2134 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2135 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002136 .base = &virt_bases[GCC_BASE],
2137 .c = {
2138 .dbg_name = "gcc_ce1_ahb_clk",
2139 .ops = &clk_ops_vote,
2140 CLK_INIT(gcc_ce1_ahb_clk.c),
2141 },
2142};
2143
2144static struct local_vote_clk gcc_ce1_axi_clk = {
2145 .cbcr_reg = CE1_AXI_CBCR,
2146 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2147 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002148 .base = &virt_bases[GCC_BASE],
2149 .c = {
2150 .dbg_name = "gcc_ce1_axi_clk",
2151 .ops = &clk_ops_vote,
2152 CLK_INIT(gcc_ce1_axi_clk.c),
2153 },
2154};
2155
2156static struct local_vote_clk gcc_ce2_clk = {
2157 .cbcr_reg = CE2_CBCR,
2158 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2159 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002160 .base = &virt_bases[GCC_BASE],
2161 .c = {
2162 .dbg_name = "gcc_ce2_clk",
2163 .ops = &clk_ops_vote,
2164 CLK_INIT(gcc_ce2_clk.c),
2165 },
2166};
2167
2168static struct local_vote_clk gcc_ce2_ahb_clk = {
2169 .cbcr_reg = CE2_AHB_CBCR,
2170 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2171 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002172 .base = &virt_bases[GCC_BASE],
2173 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002174 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002175 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002176 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 },
2178};
2179
2180static struct local_vote_clk gcc_ce2_axi_clk = {
2181 .cbcr_reg = CE2_AXI_CBCR,
2182 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2183 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002184 .base = &virt_bases[GCC_BASE],
2185 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002186 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .ops = &clk_ops_vote,
2188 CLK_INIT(gcc_ce2_axi_clk.c),
2189 },
2190};
2191
2192static struct branch_clk gcc_gp1_clk = {
2193 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002194 .base = &virt_bases[GCC_BASE],
2195 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002196 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002197 .dbg_name = "gcc_gp1_clk",
2198 .ops = &clk_ops_branch,
2199 CLK_INIT(gcc_gp1_clk.c),
2200 },
2201};
2202
2203static struct branch_clk gcc_gp2_clk = {
2204 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002205 .base = &virt_bases[GCC_BASE],
2206 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002207 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .dbg_name = "gcc_gp2_clk",
2209 .ops = &clk_ops_branch,
2210 CLK_INIT(gcc_gp2_clk.c),
2211 },
2212};
2213
2214static struct branch_clk gcc_gp3_clk = {
2215 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216 .base = &virt_bases[GCC_BASE],
2217 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002218 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002219 .dbg_name = "gcc_gp3_clk",
2220 .ops = &clk_ops_branch,
2221 CLK_INIT(gcc_gp3_clk.c),
2222 },
2223};
2224
2225static struct branch_clk gcc_pdm2_clk = {
2226 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002227 .base = &virt_bases[GCC_BASE],
2228 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002229 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002230 .dbg_name = "gcc_pdm2_clk",
2231 .ops = &clk_ops_branch,
2232 CLK_INIT(gcc_pdm2_clk.c),
2233 },
2234};
2235
2236static struct branch_clk gcc_pdm_ahb_clk = {
2237 .cbcr_reg = PDM_AHB_CBCR,
2238 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002239 .base = &virt_bases[GCC_BASE],
2240 .c = {
2241 .dbg_name = "gcc_pdm_ahb_clk",
2242 .ops = &clk_ops_branch,
2243 CLK_INIT(gcc_pdm_ahb_clk.c),
2244 },
2245};
2246
2247static struct local_vote_clk gcc_prng_ahb_clk = {
2248 .cbcr_reg = PRNG_AHB_CBCR,
2249 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2250 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002251 .base = &virt_bases[GCC_BASE],
2252 .c = {
2253 .dbg_name = "gcc_prng_ahb_clk",
2254 .ops = &clk_ops_vote,
2255 CLK_INIT(gcc_prng_ahb_clk.c),
2256 },
2257};
2258
2259static struct branch_clk gcc_sdcc1_ahb_clk = {
2260 .cbcr_reg = SDCC1_AHB_CBCR,
2261 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002262 .base = &virt_bases[GCC_BASE],
2263 .c = {
2264 .dbg_name = "gcc_sdcc1_ahb_clk",
2265 .ops = &clk_ops_branch,
2266 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2267 },
2268};
2269
2270static struct branch_clk gcc_sdcc1_apps_clk = {
2271 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002272 .base = &virt_bases[GCC_BASE],
2273 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002274 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002275 .dbg_name = "gcc_sdcc1_apps_clk",
2276 .ops = &clk_ops_branch,
2277 CLK_INIT(gcc_sdcc1_apps_clk.c),
2278 },
2279};
2280
2281static struct branch_clk gcc_sdcc2_ahb_clk = {
2282 .cbcr_reg = SDCC2_AHB_CBCR,
2283 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002284 .base = &virt_bases[GCC_BASE],
2285 .c = {
2286 .dbg_name = "gcc_sdcc2_ahb_clk",
2287 .ops = &clk_ops_branch,
2288 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2289 },
2290};
2291
2292static struct branch_clk gcc_sdcc2_apps_clk = {
2293 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002294 .base = &virt_bases[GCC_BASE],
2295 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002296 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002297 .dbg_name = "gcc_sdcc2_apps_clk",
2298 .ops = &clk_ops_branch,
2299 CLK_INIT(gcc_sdcc2_apps_clk.c),
2300 },
2301};
2302
2303static struct branch_clk gcc_sdcc3_ahb_clk = {
2304 .cbcr_reg = SDCC3_AHB_CBCR,
2305 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002306 .base = &virt_bases[GCC_BASE],
2307 .c = {
2308 .dbg_name = "gcc_sdcc3_ahb_clk",
2309 .ops = &clk_ops_branch,
2310 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2311 },
2312};
2313
2314static struct branch_clk gcc_sdcc3_apps_clk = {
2315 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002316 .base = &virt_bases[GCC_BASE],
2317 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002318 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002319 .dbg_name = "gcc_sdcc3_apps_clk",
2320 .ops = &clk_ops_branch,
2321 CLK_INIT(gcc_sdcc3_apps_clk.c),
2322 },
2323};
2324
2325static struct branch_clk gcc_sdcc4_ahb_clk = {
2326 .cbcr_reg = SDCC4_AHB_CBCR,
2327 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002328 .base = &virt_bases[GCC_BASE],
2329 .c = {
2330 .dbg_name = "gcc_sdcc4_ahb_clk",
2331 .ops = &clk_ops_branch,
2332 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2333 },
2334};
2335
2336static struct branch_clk gcc_sdcc4_apps_clk = {
2337 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002338 .base = &virt_bases[GCC_BASE],
2339 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002340 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002341 .dbg_name = "gcc_sdcc4_apps_clk",
2342 .ops = &clk_ops_branch,
2343 CLK_INIT(gcc_sdcc4_apps_clk.c),
2344 },
2345};
2346
2347static struct branch_clk gcc_tsif_ahb_clk = {
2348 .cbcr_reg = TSIF_AHB_CBCR,
2349 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002350 .base = &virt_bases[GCC_BASE],
2351 .c = {
2352 .dbg_name = "gcc_tsif_ahb_clk",
2353 .ops = &clk_ops_branch,
2354 CLK_INIT(gcc_tsif_ahb_clk.c),
2355 },
2356};
2357
2358static struct branch_clk gcc_tsif_ref_clk = {
2359 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002360 .base = &virt_bases[GCC_BASE],
2361 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002362 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002363 .dbg_name = "gcc_tsif_ref_clk",
2364 .ops = &clk_ops_branch,
2365 CLK_INIT(gcc_tsif_ref_clk.c),
2366 },
2367};
2368
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002369struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2370 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002371 .has_sibling = 1,
2372 .base = &virt_bases[GCC_BASE],
2373 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002374 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002375 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2376 .ops = &clk_ops_branch,
2377 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2378 },
2379};
2380
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002381static struct branch_clk gcc_usb30_master_clk = {
2382 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002383 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002384 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002385 .base = &virt_bases[GCC_BASE],
2386 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002387 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002388 .dbg_name = "gcc_usb30_master_clk",
2389 .ops = &clk_ops_branch,
2390 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002391 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002392 },
2393};
2394
2395static struct branch_clk gcc_usb30_mock_utmi_clk = {
2396 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002397 .base = &virt_bases[GCC_BASE],
2398 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002399 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002400 .dbg_name = "gcc_usb30_mock_utmi_clk",
2401 .ops = &clk_ops_branch,
2402 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2403 },
2404};
2405
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002406struct branch_clk gcc_usb30_sleep_clk = {
2407 .cbcr_reg = USB30_SLEEP_CBCR,
2408 .has_sibling = 1,
2409 .base = &virt_bases[GCC_BASE],
2410 .c = {
2411 .dbg_name = "gcc_usb30_sleep_clk",
2412 .ops = &clk_ops_branch,
2413 CLK_INIT(gcc_usb30_sleep_clk.c),
2414 },
2415};
2416
2417struct branch_clk gcc_usb2a_phy_sleep_clk = {
2418 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2419 .has_sibling = 1,
2420 .base = &virt_bases[GCC_BASE],
2421 .c = {
2422 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2423 .ops = &clk_ops_branch,
2424 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2425 },
2426};
2427
2428struct branch_clk gcc_usb2b_phy_sleep_clk = {
2429 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2430 .has_sibling = 1,
2431 .base = &virt_bases[GCC_BASE],
2432 .c = {
2433 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2434 .ops = &clk_ops_branch,
2435 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2436 },
2437};
2438
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002439static struct branch_clk gcc_usb_hs_ahb_clk = {
2440 .cbcr_reg = USB_HS_AHB_CBCR,
2441 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002442 .base = &virt_bases[GCC_BASE],
2443 .c = {
2444 .dbg_name = "gcc_usb_hs_ahb_clk",
2445 .ops = &clk_ops_branch,
2446 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2447 },
2448};
2449
2450static struct branch_clk gcc_usb_hs_system_clk = {
2451 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002452 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002453 .base = &virt_bases[GCC_BASE],
2454 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002455 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002456 .dbg_name = "gcc_usb_hs_system_clk",
2457 .ops = &clk_ops_branch,
2458 CLK_INIT(gcc_usb_hs_system_clk.c),
2459 },
2460};
2461
2462static struct branch_clk gcc_usb_hsic_ahb_clk = {
2463 .cbcr_reg = USB_HSIC_AHB_CBCR,
2464 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002465 .base = &virt_bases[GCC_BASE],
2466 .c = {
2467 .dbg_name = "gcc_usb_hsic_ahb_clk",
2468 .ops = &clk_ops_branch,
2469 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2470 },
2471};
2472
2473static struct branch_clk gcc_usb_hsic_clk = {
2474 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002475 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002476 .base = &virt_bases[GCC_BASE],
2477 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002478 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002479 .dbg_name = "gcc_usb_hsic_clk",
2480 .ops = &clk_ops_branch,
2481 CLK_INIT(gcc_usb_hsic_clk.c),
2482 },
2483};
2484
2485static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2486 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002487 .base = &virt_bases[GCC_BASE],
2488 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002489 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002490 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2491 .ops = &clk_ops_branch,
2492 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2493 },
2494};
2495
2496static struct branch_clk gcc_usb_hsic_system_clk = {
2497 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002498 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002499 .base = &virt_bases[GCC_BASE],
2500 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002501 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002502 .dbg_name = "gcc_usb_hsic_system_clk",
2503 .ops = &clk_ops_branch,
2504 CLK_INIT(gcc_usb_hsic_system_clk.c),
2505 },
2506};
2507
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002508struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2509 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2510 .has_sibling = 1,
2511 .base = &virt_bases[GCC_BASE],
2512 .c = {
2513 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2514 .ops = &clk_ops_branch,
2515 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2516 },
2517};
2518
2519struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2520 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2521 .has_sibling = 1,
2522 .base = &virt_bases[GCC_BASE],
2523 .c = {
2524 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2525 .ops = &clk_ops_branch,
2526 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2527 },
2528};
2529
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002530static struct branch_clk gcc_mss_cfg_ahb_clk = {
2531 .cbcr_reg = MSS_CFG_AHB_CBCR,
2532 .has_sibling = 1,
2533 .base = &virt_bases[GCC_BASE],
2534 .c = {
2535 .dbg_name = "gcc_mss_cfg_ahb_clk",
2536 .ops = &clk_ops_branch,
2537 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2538 },
2539};
2540
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002541static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2542 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2543 .has_sibling = 1,
2544 .base = &virt_bases[GCC_BASE],
2545 .c = {
2546 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2547 .ops = &clk_ops_branch,
2548 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2549 },
2550};
2551
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002552static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002553 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002554 F_MM( 37500000, gpll0, 16, 0, 0),
2555 F_MM( 50000000, gpll0, 12, 0, 0),
2556 F_MM( 75000000, gpll0, 8, 0, 0),
2557 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002558 F_MM(150000000, gpll0, 4, 0, 0),
2559 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002560 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002561 F_END
2562};
2563
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002564static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2565 F_MM( 19200000, cxo, 1, 0, 0),
2566 F_MM( 37500000, gpll0, 16, 0, 0),
2567 F_MM( 50000000, gpll0, 12, 0, 0),
2568 F_MM( 75000000, gpll0, 8, 0, 0),
2569 F_MM(100000000, gpll0, 6, 0, 0),
2570 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002571 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002572 F_MM(400000000, mmpll0, 2, 0, 0),
2573 F_MM(466800000, mmpll1, 2.5, 0, 0),
2574 F_END
2575};
2576
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002577static struct rcg_clk axi_clk_src = {
2578 .cmd_rcgr_reg = 0x5040,
2579 .set_rate = set_rate_hid,
2580 .freq_tbl = ftbl_mmss_axi_clk,
2581 .current_freq = &rcg_dummy_freq,
2582 .base = &virt_bases[MMSS_BASE],
2583 .c = {
2584 .dbg_name = "axi_clk_src",
2585 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002586 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002587 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002588 CLK_INIT(axi_clk_src.c),
2589 },
2590};
2591
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002592static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2593 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002594 F_MM( 37500000, gpll0, 16, 0, 0),
2595 F_MM( 50000000, gpll0, 12, 0, 0),
2596 F_MM( 75000000, gpll0, 8, 0, 0),
2597 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002598 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002599 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002600 F_MM(400000000, mmpll0, 2, 0, 0),
2601 F_END
2602};
2603
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002604static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2605 F_MM( 19200000, cxo, 1, 0, 0),
2606 F_MM( 37500000, gpll0, 16, 0, 0),
2607 F_MM( 50000000, gpll0, 12, 0, 0),
2608 F_MM( 75000000, gpll0, 8, 0, 0),
2609 F_MM(100000000, gpll0, 6, 0, 0),
2610 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002611 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002612 F_MM(400000000, mmpll0, 2, 0, 0),
2613 F_END
2614};
2615
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002616struct rcg_clk ocmemnoc_clk_src = {
2617 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2618 .set_rate = set_rate_hid,
2619 .freq_tbl = ftbl_ocmemnoc_clk,
2620 .current_freq = &rcg_dummy_freq,
2621 .base = &virt_bases[MMSS_BASE],
2622 .c = {
2623 .dbg_name = "ocmemnoc_clk_src",
2624 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002625 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002626 HIGH, 400000000),
2627 CLK_INIT(ocmemnoc_clk_src.c),
2628 },
2629};
2630
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002631static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2632 F_MM(100000000, gpll0, 6, 0, 0),
2633 F_MM(200000000, mmpll0, 4, 0, 0),
2634 F_END
2635};
2636
2637static struct rcg_clk csi0_clk_src = {
2638 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2639 .set_rate = set_rate_hid,
2640 .freq_tbl = ftbl_camss_csi0_3_clk,
2641 .current_freq = &rcg_dummy_freq,
2642 .base = &virt_bases[MMSS_BASE],
2643 .c = {
2644 .dbg_name = "csi0_clk_src",
2645 .ops = &clk_ops_rcg,
2646 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2647 CLK_INIT(csi0_clk_src.c),
2648 },
2649};
2650
2651static struct rcg_clk csi1_clk_src = {
2652 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2653 .set_rate = set_rate_hid,
2654 .freq_tbl = ftbl_camss_csi0_3_clk,
2655 .current_freq = &rcg_dummy_freq,
2656 .base = &virt_bases[MMSS_BASE],
2657 .c = {
2658 .dbg_name = "csi1_clk_src",
2659 .ops = &clk_ops_rcg,
2660 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2661 CLK_INIT(csi1_clk_src.c),
2662 },
2663};
2664
2665static struct rcg_clk csi2_clk_src = {
2666 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2667 .set_rate = set_rate_hid,
2668 .freq_tbl = ftbl_camss_csi0_3_clk,
2669 .current_freq = &rcg_dummy_freq,
2670 .base = &virt_bases[MMSS_BASE],
2671 .c = {
2672 .dbg_name = "csi2_clk_src",
2673 .ops = &clk_ops_rcg,
2674 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2675 CLK_INIT(csi2_clk_src.c),
2676 },
2677};
2678
2679static struct rcg_clk csi3_clk_src = {
2680 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2681 .set_rate = set_rate_hid,
2682 .freq_tbl = ftbl_camss_csi0_3_clk,
2683 .current_freq = &rcg_dummy_freq,
2684 .base = &virt_bases[MMSS_BASE],
2685 .c = {
2686 .dbg_name = "csi3_clk_src",
2687 .ops = &clk_ops_rcg,
2688 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2689 CLK_INIT(csi3_clk_src.c),
2690 },
2691};
2692
2693static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2694 F_MM( 37500000, gpll0, 16, 0, 0),
2695 F_MM( 50000000, gpll0, 12, 0, 0),
2696 F_MM( 60000000, gpll0, 10, 0, 0),
2697 F_MM( 80000000, gpll0, 7.5, 0, 0),
2698 F_MM(100000000, gpll0, 6, 0, 0),
2699 F_MM(109090000, gpll0, 5.5, 0, 0),
2700 F_MM(150000000, gpll0, 4, 0, 0),
2701 F_MM(200000000, gpll0, 3, 0, 0),
2702 F_MM(228570000, mmpll0, 3.5, 0, 0),
2703 F_MM(266670000, mmpll0, 3, 0, 0),
2704 F_MM(320000000, mmpll0, 2.5, 0, 0),
2705 F_END
2706};
2707
2708static struct rcg_clk vfe0_clk_src = {
2709 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2710 .set_rate = set_rate_hid,
2711 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2712 .current_freq = &rcg_dummy_freq,
2713 .base = &virt_bases[MMSS_BASE],
2714 .c = {
2715 .dbg_name = "vfe0_clk_src",
2716 .ops = &clk_ops_rcg,
2717 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2718 HIGH, 320000000),
2719 CLK_INIT(vfe0_clk_src.c),
2720 },
2721};
2722
2723static struct rcg_clk vfe1_clk_src = {
2724 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2725 .set_rate = set_rate_hid,
2726 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2727 .current_freq = &rcg_dummy_freq,
2728 .base = &virt_bases[MMSS_BASE],
2729 .c = {
2730 .dbg_name = "vfe1_clk_src",
2731 .ops = &clk_ops_rcg,
2732 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2733 HIGH, 320000000),
2734 CLK_INIT(vfe1_clk_src.c),
2735 },
2736};
2737
2738static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2739 F_MM( 37500000, gpll0, 16, 0, 0),
2740 F_MM( 60000000, gpll0, 10, 0, 0),
2741 F_MM( 75000000, gpll0, 8, 0, 0),
2742 F_MM( 85710000, gpll0, 7, 0, 0),
2743 F_MM(100000000, gpll0, 6, 0, 0),
2744 F_MM(133330000, mmpll0, 6, 0, 0),
2745 F_MM(160000000, mmpll0, 5, 0, 0),
2746 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002747 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002748 F_MM(266670000, mmpll0, 3, 0, 0),
2749 F_MM(320000000, mmpll0, 2.5, 0, 0),
2750 F_END
2751};
2752
2753static struct rcg_clk mdp_clk_src = {
2754 .cmd_rcgr_reg = MDP_CMD_RCGR,
2755 .set_rate = set_rate_hid,
2756 .freq_tbl = ftbl_mdss_mdp_clk,
2757 .current_freq = &rcg_dummy_freq,
2758 .base = &virt_bases[MMSS_BASE],
2759 .c = {
2760 .dbg_name = "mdp_clk_src",
2761 .ops = &clk_ops_rcg,
2762 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2763 HIGH, 320000000),
2764 CLK_INIT(mdp_clk_src.c),
2765 },
2766};
2767
2768static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2769 F_MM(19200000, cxo, 1, 0, 0),
2770 F_END
2771};
2772
2773static struct rcg_clk cci_clk_src = {
2774 .cmd_rcgr_reg = CCI_CMD_RCGR,
2775 .set_rate = set_rate_hid,
2776 .freq_tbl = ftbl_camss_cci_cci_clk,
2777 .current_freq = &rcg_dummy_freq,
2778 .base = &virt_bases[MMSS_BASE],
2779 .c = {
2780 .dbg_name = "cci_clk_src",
2781 .ops = &clk_ops_rcg,
2782 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2783 CLK_INIT(cci_clk_src.c),
2784 },
2785};
2786
2787static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2788 F_MM( 10000, cxo, 16, 1, 120),
2789 F_MM( 20000, cxo, 16, 1, 50),
2790 F_MM( 6000000, gpll0, 10, 1, 10),
2791 F_MM(12000000, gpll0, 10, 1, 5),
2792 F_MM(13000000, gpll0, 10, 13, 60),
2793 F_MM(24000000, gpll0, 5, 1, 5),
2794 F_END
2795};
2796
2797static struct rcg_clk mmss_gp0_clk_src = {
2798 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2799 .set_rate = set_rate_mnd,
2800 .freq_tbl = ftbl_camss_gp0_1_clk,
2801 .current_freq = &rcg_dummy_freq,
2802 .base = &virt_bases[MMSS_BASE],
2803 .c = {
2804 .dbg_name = "mmss_gp0_clk_src",
2805 .ops = &clk_ops_rcg_mnd,
2806 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2807 CLK_INIT(mmss_gp0_clk_src.c),
2808 },
2809};
2810
2811static struct rcg_clk mmss_gp1_clk_src = {
2812 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2813 .set_rate = set_rate_mnd,
2814 .freq_tbl = ftbl_camss_gp0_1_clk,
2815 .current_freq = &rcg_dummy_freq,
2816 .base = &virt_bases[MMSS_BASE],
2817 .c = {
2818 .dbg_name = "mmss_gp1_clk_src",
2819 .ops = &clk_ops_rcg_mnd,
2820 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2821 CLK_INIT(mmss_gp1_clk_src.c),
2822 },
2823};
2824
2825static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2826 F_MM( 75000000, gpll0, 8, 0, 0),
2827 F_MM(150000000, gpll0, 4, 0, 0),
2828 F_MM(200000000, gpll0, 3, 0, 0),
2829 F_MM(228570000, mmpll0, 3.5, 0, 0),
2830 F_MM(266670000, mmpll0, 3, 0, 0),
2831 F_MM(320000000, mmpll0, 2.5, 0, 0),
2832 F_END
2833};
2834
2835static struct rcg_clk jpeg0_clk_src = {
2836 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2837 .set_rate = set_rate_hid,
2838 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2839 .current_freq = &rcg_dummy_freq,
2840 .base = &virt_bases[MMSS_BASE],
2841 .c = {
2842 .dbg_name = "jpeg0_clk_src",
2843 .ops = &clk_ops_rcg,
2844 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2845 HIGH, 320000000),
2846 CLK_INIT(jpeg0_clk_src.c),
2847 },
2848};
2849
2850static struct rcg_clk jpeg1_clk_src = {
2851 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2852 .set_rate = set_rate_hid,
2853 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2854 .current_freq = &rcg_dummy_freq,
2855 .base = &virt_bases[MMSS_BASE],
2856 .c = {
2857 .dbg_name = "jpeg1_clk_src",
2858 .ops = &clk_ops_rcg,
2859 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2860 HIGH, 320000000),
2861 CLK_INIT(jpeg1_clk_src.c),
2862 },
2863};
2864
2865static struct rcg_clk jpeg2_clk_src = {
2866 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2867 .set_rate = set_rate_hid,
2868 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2869 .current_freq = &rcg_dummy_freq,
2870 .base = &virt_bases[MMSS_BASE],
2871 .c = {
2872 .dbg_name = "jpeg2_clk_src",
2873 .ops = &clk_ops_rcg,
2874 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2875 HIGH, 320000000),
2876 CLK_INIT(jpeg2_clk_src.c),
2877 },
2878};
2879
2880static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002881 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002882 F_MM(66670000, gpll0, 9, 0, 0),
2883 F_END
2884};
2885
2886static struct rcg_clk mclk0_clk_src = {
2887 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2888 .set_rate = set_rate_hid,
2889 .freq_tbl = ftbl_camss_mclk0_3_clk,
2890 .current_freq = &rcg_dummy_freq,
2891 .base = &virt_bases[MMSS_BASE],
2892 .c = {
2893 .dbg_name = "mclk0_clk_src",
2894 .ops = &clk_ops_rcg,
2895 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2896 CLK_INIT(mclk0_clk_src.c),
2897 },
2898};
2899
2900static struct rcg_clk mclk1_clk_src = {
2901 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2902 .set_rate = set_rate_hid,
2903 .freq_tbl = ftbl_camss_mclk0_3_clk,
2904 .current_freq = &rcg_dummy_freq,
2905 .base = &virt_bases[MMSS_BASE],
2906 .c = {
2907 .dbg_name = "mclk1_clk_src",
2908 .ops = &clk_ops_rcg,
2909 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2910 CLK_INIT(mclk1_clk_src.c),
2911 },
2912};
2913
2914static struct rcg_clk mclk2_clk_src = {
2915 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2916 .set_rate = set_rate_hid,
2917 .freq_tbl = ftbl_camss_mclk0_3_clk,
2918 .current_freq = &rcg_dummy_freq,
2919 .base = &virt_bases[MMSS_BASE],
2920 .c = {
2921 .dbg_name = "mclk2_clk_src",
2922 .ops = &clk_ops_rcg,
2923 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2924 CLK_INIT(mclk2_clk_src.c),
2925 },
2926};
2927
2928static struct rcg_clk mclk3_clk_src = {
2929 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2930 .set_rate = set_rate_hid,
2931 .freq_tbl = ftbl_camss_mclk0_3_clk,
2932 .current_freq = &rcg_dummy_freq,
2933 .base = &virt_bases[MMSS_BASE],
2934 .c = {
2935 .dbg_name = "mclk3_clk_src",
2936 .ops = &clk_ops_rcg,
2937 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2938 CLK_INIT(mclk3_clk_src.c),
2939 },
2940};
2941
2942static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2943 F_MM(100000000, gpll0, 6, 0, 0),
2944 F_MM(200000000, mmpll0, 4, 0, 0),
2945 F_END
2946};
2947
2948static struct rcg_clk csi0phytimer_clk_src = {
2949 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2950 .set_rate = set_rate_hid,
2951 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2952 .current_freq = &rcg_dummy_freq,
2953 .base = &virt_bases[MMSS_BASE],
2954 .c = {
2955 .dbg_name = "csi0phytimer_clk_src",
2956 .ops = &clk_ops_rcg,
2957 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2958 CLK_INIT(csi0phytimer_clk_src.c),
2959 },
2960};
2961
2962static struct rcg_clk csi1phytimer_clk_src = {
2963 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2964 .set_rate = set_rate_hid,
2965 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2966 .current_freq = &rcg_dummy_freq,
2967 .base = &virt_bases[MMSS_BASE],
2968 .c = {
2969 .dbg_name = "csi1phytimer_clk_src",
2970 .ops = &clk_ops_rcg,
2971 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2972 CLK_INIT(csi1phytimer_clk_src.c),
2973 },
2974};
2975
2976static struct rcg_clk csi2phytimer_clk_src = {
2977 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2978 .set_rate = set_rate_hid,
2979 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2980 .current_freq = &rcg_dummy_freq,
2981 .base = &virt_bases[MMSS_BASE],
2982 .c = {
2983 .dbg_name = "csi2phytimer_clk_src",
2984 .ops = &clk_ops_rcg,
2985 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2986 CLK_INIT(csi2phytimer_clk_src.c),
2987 },
2988};
2989
2990static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2991 F_MM(150000000, gpll0, 4, 0, 0),
2992 F_MM(266670000, mmpll0, 3, 0, 0),
2993 F_MM(320000000, mmpll0, 2.5, 0, 0),
2994 F_END
2995};
2996
2997static struct rcg_clk cpp_clk_src = {
2998 .cmd_rcgr_reg = CPP_CMD_RCGR,
2999 .set_rate = set_rate_hid,
3000 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3001 .current_freq = &rcg_dummy_freq,
3002 .base = &virt_bases[MMSS_BASE],
3003 .c = {
3004 .dbg_name = "cpp_clk_src",
3005 .ops = &clk_ops_rcg,
3006 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3007 HIGH, 320000000),
3008 CLK_INIT(cpp_clk_src.c),
3009 },
3010};
3011
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003012static struct branch_clk mdss_ahb_clk;
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003013static struct clk dsipll0_byte_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003014 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003015 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003016 .dbg_name = "dsipll0_byte_clk_src",
3017 .ops = &clk_ops_dsi_byte_pll,
3018 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019};
3020
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003021static struct clk dsipll0_pixel_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003022 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003023 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003024 .dbg_name = "dsipll0_pixel_clk_src",
3025 .ops = &clk_ops_dsi_pixel_pll,
3026 CLK_INIT(dsipll0_pixel_clk_src),
3027};
3028
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003029static struct clk_freq_tbl byte_freq_tbl[] = {
3030 {
3031 .src_clk = &dsipll0_byte_clk_src,
3032 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3033 },
3034 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003035};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003036
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037static struct rcg_clk byte0_clk_src = {
3038 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003039 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003040 .base = &virt_bases[MMSS_BASE],
3041 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003042 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003043 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003044 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003045 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3046 HIGH, 188000000),
3047 CLK_INIT(byte0_clk_src.c),
3048 },
3049};
3050
3051static struct rcg_clk byte1_clk_src = {
3052 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003053 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003056 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003057 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003058 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003059 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3060 HIGH, 188000000),
3061 CLK_INIT(byte1_clk_src.c),
3062 },
3063};
3064
3065static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3066 F_MM(19200000, cxo, 1, 0, 0),
3067 F_END
3068};
3069
3070static struct rcg_clk edpaux_clk_src = {
3071 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3072 .set_rate = set_rate_hid,
3073 .freq_tbl = ftbl_mdss_edpaux_clk,
3074 .current_freq = &rcg_dummy_freq,
3075 .base = &virt_bases[MMSS_BASE],
3076 .c = {
3077 .dbg_name = "edpaux_clk_src",
3078 .ops = &clk_ops_rcg,
3079 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3080 CLK_INIT(edpaux_clk_src.c),
3081 },
3082};
3083
3084static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003085 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003086 F_MDSS(270000000, edppll_270, 11, 0, 0),
3087 F_END
3088};
3089
3090static struct rcg_clk edplink_clk_src = {
3091 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3092 .set_rate = set_rate_hid,
3093 .freq_tbl = ftbl_mdss_edplink_clk,
3094 .current_freq = &rcg_dummy_freq,
3095 .base = &virt_bases[MMSS_BASE],
3096 .c = {
3097 .dbg_name = "edplink_clk_src",
3098 .ops = &clk_ops_rcg,
3099 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3100 CLK_INIT(edplink_clk_src.c),
3101 },
3102};
3103
3104static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003105 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 F_MDSS(350000000, edppll_350, 11, 0, 0),
3107 F_END
3108};
3109
3110static struct rcg_clk edppixel_clk_src = {
3111 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3112 .set_rate = set_rate_mnd,
3113 .freq_tbl = ftbl_mdss_edppixel_clk,
3114 .current_freq = &rcg_dummy_freq,
3115 .base = &virt_bases[MMSS_BASE],
3116 .c = {
3117 .dbg_name = "edppixel_clk_src",
3118 .ops = &clk_ops_rcg_mnd,
3119 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3120 CLK_INIT(edppixel_clk_src.c),
3121 },
3122};
3123
3124static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3125 F_MM(19200000, cxo, 1, 0, 0),
3126 F_END
3127};
3128
3129static struct rcg_clk esc0_clk_src = {
3130 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3131 .set_rate = set_rate_hid,
3132 .freq_tbl = ftbl_mdss_esc0_1_clk,
3133 .current_freq = &rcg_dummy_freq,
3134 .base = &virt_bases[MMSS_BASE],
3135 .c = {
3136 .dbg_name = "esc0_clk_src",
3137 .ops = &clk_ops_rcg,
3138 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3139 CLK_INIT(esc0_clk_src.c),
3140 },
3141};
3142
3143static struct rcg_clk esc1_clk_src = {
3144 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3145 .set_rate = set_rate_hid,
3146 .freq_tbl = ftbl_mdss_esc0_1_clk,
3147 .current_freq = &rcg_dummy_freq,
3148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "esc1_clk_src",
3151 .ops = &clk_ops_rcg,
3152 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3153 CLK_INIT(esc1_clk_src.c),
3154 },
3155};
3156
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003157static int hdmi_pll_clk_enable(struct clk *c)
3158{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003159 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003160}
3161
3162static void hdmi_pll_clk_disable(struct clk *c)
3163{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003164 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003165}
3166
3167static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3168{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003169 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003170}
3171
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003172static struct clk_ops clk_ops_hdmi_pll = {
3173 .enable = hdmi_pll_clk_enable,
3174 .disable = hdmi_pll_clk_disable,
3175 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003176};
3177
3178static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003179 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003180 .dbg_name = "hdmipll_clk_src",
3181 .ops = &clk_ops_hdmi_pll,
3182 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003183};
3184
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003186 /*
3187 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3188 * registers. This entry allows the HDMI driver to switch the cached
3189 * rate to zero before suspend and back to the real rate after resume.
3190 */
3191 F_HDMI( 0, hdmipll, 1, 0, 0),
3192 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003193 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003194 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3195 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3196 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003197 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003198 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003199 F_END
3200};
3201
3202static struct rcg_clk extpclk_clk_src = {
3203 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003204 .freq_tbl = ftbl_mdss_extpclk_clk,
3205 .current_freq = &rcg_dummy_freq,
3206 .base = &virt_bases[MMSS_BASE],
3207 .c = {
3208 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003209 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003210 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3211 CLK_INIT(extpclk_clk_src.c),
3212 },
3213};
3214
3215static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3216 F_MDSS(19200000, cxo, 1, 0, 0),
3217 F_END
3218};
3219
3220static struct rcg_clk hdmi_clk_src = {
3221 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3222 .set_rate = set_rate_hid,
3223 .freq_tbl = ftbl_mdss_hdmi_clk,
3224 .current_freq = &rcg_dummy_freq,
3225 .base = &virt_bases[MMSS_BASE],
3226 .c = {
3227 .dbg_name = "hdmi_clk_src",
3228 .ops = &clk_ops_rcg,
3229 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3230 CLK_INIT(hdmi_clk_src.c),
3231 },
3232};
3233
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003234static struct clk_freq_tbl pixel_freq_tbl[] = {
3235 {
3236 .src_clk = &dsipll0_pixel_clk_src,
3237 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val),
3238 },
3239 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003240};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003241
3242static struct rcg_clk pclk0_clk_src = {
3243 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003244 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245 .base = &virt_bases[MMSS_BASE],
3246 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003247 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003248 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003249 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003250 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3251 CLK_INIT(pclk0_clk_src.c),
3252 },
3253};
3254
3255static struct rcg_clk pclk1_clk_src = {
3256 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003257 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003258 .base = &virt_bases[MMSS_BASE],
3259 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003260 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003261 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003262 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003263 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3264 CLK_INIT(pclk1_clk_src.c),
3265 },
3266};
3267
3268static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3269 F_MDSS(19200000, cxo, 1, 0, 0),
3270 F_END
3271};
3272
3273static struct rcg_clk vsync_clk_src = {
3274 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3275 .set_rate = set_rate_hid,
3276 .freq_tbl = ftbl_mdss_vsync_clk,
3277 .current_freq = &rcg_dummy_freq,
3278 .base = &virt_bases[MMSS_BASE],
3279 .c = {
3280 .dbg_name = "vsync_clk_src",
3281 .ops = &clk_ops_rcg,
3282 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3283 CLK_INIT(vsync_clk_src.c),
3284 },
3285};
3286
3287static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3288 F_MM( 50000000, gpll0, 12, 0, 0),
3289 F_MM(100000000, gpll0, 6, 0, 0),
3290 F_MM(133330000, mmpll0, 6, 0, 0),
3291 F_MM(200000000, mmpll0, 4, 0, 0),
3292 F_MM(266670000, mmpll0, 3, 0, 0),
3293 F_MM(410000000, mmpll3, 2, 0, 0),
3294 F_END
3295};
3296
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003297static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3298 F_MM( 50000000, gpll0, 12, 0, 0),
3299 F_MM(100000000, gpll0, 6, 0, 0),
3300 F_MM(133330000, mmpll0, 6, 0, 0),
3301 F_MM(200000000, mmpll0, 4, 0, 0),
3302 F_MM(266670000, mmpll0, 3, 0, 0),
3303 F_MM(465000000, mmpll3, 2, 0, 0),
3304 F_END
3305};
3306
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003307static struct rcg_clk vcodec0_clk_src = {
3308 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3309 .set_rate = set_rate_mnd,
3310 .freq_tbl = ftbl_venus0_vcodec0_clk,
3311 .current_freq = &rcg_dummy_freq,
3312 .base = &virt_bases[MMSS_BASE],
3313 .c = {
3314 .dbg_name = "vcodec0_clk_src",
3315 .ops = &clk_ops_rcg_mnd,
3316 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3317 HIGH, 410000000),
3318 CLK_INIT(vcodec0_clk_src.c),
3319 },
3320};
3321
3322static struct branch_clk camss_cci_cci_ahb_clk = {
3323 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003324 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003325 .base = &virt_bases[MMSS_BASE],
3326 .c = {
3327 .dbg_name = "camss_cci_cci_ahb_clk",
3328 .ops = &clk_ops_branch,
3329 CLK_INIT(camss_cci_cci_ahb_clk.c),
3330 },
3331};
3332
3333static struct branch_clk camss_cci_cci_clk = {
3334 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003335 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003336 .base = &virt_bases[MMSS_BASE],
3337 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003338 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .dbg_name = "camss_cci_cci_clk",
3340 .ops = &clk_ops_branch,
3341 CLK_INIT(camss_cci_cci_clk.c),
3342 },
3343};
3344
3345static struct branch_clk camss_csi0_ahb_clk = {
3346 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003347 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003348 .base = &virt_bases[MMSS_BASE],
3349 .c = {
3350 .dbg_name = "camss_csi0_ahb_clk",
3351 .ops = &clk_ops_branch,
3352 CLK_INIT(camss_csi0_ahb_clk.c),
3353 },
3354};
3355
3356static struct branch_clk camss_csi0_clk = {
3357 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003358 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003359 .base = &virt_bases[MMSS_BASE],
3360 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003361 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .dbg_name = "camss_csi0_clk",
3363 .ops = &clk_ops_branch,
3364 CLK_INIT(camss_csi0_clk.c),
3365 },
3366};
3367
3368static struct branch_clk camss_csi0phy_clk = {
3369 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003370 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003371 .base = &virt_bases[MMSS_BASE],
3372 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003373 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .dbg_name = "camss_csi0phy_clk",
3375 .ops = &clk_ops_branch,
3376 CLK_INIT(camss_csi0phy_clk.c),
3377 },
3378};
3379
3380static struct branch_clk camss_csi0pix_clk = {
3381 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003382 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003383 .base = &virt_bases[MMSS_BASE],
3384 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003385 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .dbg_name = "camss_csi0pix_clk",
3387 .ops = &clk_ops_branch,
3388 CLK_INIT(camss_csi0pix_clk.c),
3389 },
3390};
3391
3392static struct branch_clk camss_csi0rdi_clk = {
3393 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003394 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .base = &virt_bases[MMSS_BASE],
3396 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003397 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .dbg_name = "camss_csi0rdi_clk",
3399 .ops = &clk_ops_branch,
3400 CLK_INIT(camss_csi0rdi_clk.c),
3401 },
3402};
3403
3404static struct branch_clk camss_csi1_ahb_clk = {
3405 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003406 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003407 .base = &virt_bases[MMSS_BASE],
3408 .c = {
3409 .dbg_name = "camss_csi1_ahb_clk",
3410 .ops = &clk_ops_branch,
3411 CLK_INIT(camss_csi1_ahb_clk.c),
3412 },
3413};
3414
3415static struct branch_clk camss_csi1_clk = {
3416 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003417 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003418 .base = &virt_bases[MMSS_BASE],
3419 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003420 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .dbg_name = "camss_csi1_clk",
3422 .ops = &clk_ops_branch,
3423 CLK_INIT(camss_csi1_clk.c),
3424 },
3425};
3426
3427static struct branch_clk camss_csi1phy_clk = {
3428 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003429 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003430 .base = &virt_bases[MMSS_BASE],
3431 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003432 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .dbg_name = "camss_csi1phy_clk",
3434 .ops = &clk_ops_branch,
3435 CLK_INIT(camss_csi1phy_clk.c),
3436 },
3437};
3438
3439static struct branch_clk camss_csi1pix_clk = {
3440 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003441 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003442 .base = &virt_bases[MMSS_BASE],
3443 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003444 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .dbg_name = "camss_csi1pix_clk",
3446 .ops = &clk_ops_branch,
3447 CLK_INIT(camss_csi1pix_clk.c),
3448 },
3449};
3450
3451static struct branch_clk camss_csi1rdi_clk = {
3452 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003453 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .base = &virt_bases[MMSS_BASE],
3455 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003456 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .dbg_name = "camss_csi1rdi_clk",
3458 .ops = &clk_ops_branch,
3459 CLK_INIT(camss_csi1rdi_clk.c),
3460 },
3461};
3462
3463static struct branch_clk camss_csi2_ahb_clk = {
3464 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003465 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .base = &virt_bases[MMSS_BASE],
3467 .c = {
3468 .dbg_name = "camss_csi2_ahb_clk",
3469 .ops = &clk_ops_branch,
3470 CLK_INIT(camss_csi2_ahb_clk.c),
3471 },
3472};
3473
3474static struct branch_clk camss_csi2_clk = {
3475 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003476 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .base = &virt_bases[MMSS_BASE],
3478 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003479 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003480 .dbg_name = "camss_csi2_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(camss_csi2_clk.c),
3483 },
3484};
3485
3486static struct branch_clk camss_csi2phy_clk = {
3487 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003488 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003489 .base = &virt_bases[MMSS_BASE],
3490 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003491 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .dbg_name = "camss_csi2phy_clk",
3493 .ops = &clk_ops_branch,
3494 CLK_INIT(camss_csi2phy_clk.c),
3495 },
3496};
3497
3498static struct branch_clk camss_csi2pix_clk = {
3499 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003500 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .base = &virt_bases[MMSS_BASE],
3502 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003503 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003504 .dbg_name = "camss_csi2pix_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(camss_csi2pix_clk.c),
3507 },
3508};
3509
3510static struct branch_clk camss_csi2rdi_clk = {
3511 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003512 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003513 .base = &virt_bases[MMSS_BASE],
3514 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003515 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003516 .dbg_name = "camss_csi2rdi_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(camss_csi2rdi_clk.c),
3519 },
3520};
3521
3522static struct branch_clk camss_csi3_ahb_clk = {
3523 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003524 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .base = &virt_bases[MMSS_BASE],
3526 .c = {
3527 .dbg_name = "camss_csi3_ahb_clk",
3528 .ops = &clk_ops_branch,
3529 CLK_INIT(camss_csi3_ahb_clk.c),
3530 },
3531};
3532
3533static struct branch_clk camss_csi3_clk = {
3534 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003535 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003536 .base = &virt_bases[MMSS_BASE],
3537 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003538 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003539 .dbg_name = "camss_csi3_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(camss_csi3_clk.c),
3542 },
3543};
3544
3545static struct branch_clk camss_csi3phy_clk = {
3546 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003547 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003548 .base = &virt_bases[MMSS_BASE],
3549 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003550 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003551 .dbg_name = "camss_csi3phy_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(camss_csi3phy_clk.c),
3554 },
3555};
3556
3557static struct branch_clk camss_csi3pix_clk = {
3558 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003559 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003560 .base = &virt_bases[MMSS_BASE],
3561 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003562 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003563 .dbg_name = "camss_csi3pix_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(camss_csi3pix_clk.c),
3566 },
3567};
3568
3569static struct branch_clk camss_csi3rdi_clk = {
3570 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003571 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003572 .base = &virt_bases[MMSS_BASE],
3573 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003574 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003575 .dbg_name = "camss_csi3rdi_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(camss_csi3rdi_clk.c),
3578 },
3579};
3580
3581static struct branch_clk camss_csi_vfe0_clk = {
3582 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003583 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003584 .base = &virt_bases[MMSS_BASE],
3585 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003586 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003587 .dbg_name = "camss_csi_vfe0_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(camss_csi_vfe0_clk.c),
3590 },
3591};
3592
3593static struct branch_clk camss_csi_vfe1_clk = {
3594 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003595 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .base = &virt_bases[MMSS_BASE],
3597 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003598 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003599 .dbg_name = "camss_csi_vfe1_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(camss_csi_vfe1_clk.c),
3602 },
3603};
3604
3605static struct branch_clk camss_gp0_clk = {
3606 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003607 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003608 .base = &virt_bases[MMSS_BASE],
3609 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003610 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003611 .dbg_name = "camss_gp0_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(camss_gp0_clk.c),
3614 },
3615};
3616
3617static struct branch_clk camss_gp1_clk = {
3618 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003619 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .base = &virt_bases[MMSS_BASE],
3621 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003622 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .dbg_name = "camss_gp1_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(camss_gp1_clk.c),
3626 },
3627};
3628
3629static struct branch_clk camss_ispif_ahb_clk = {
3630 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003631 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "camss_ispif_ahb_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(camss_ispif_ahb_clk.c),
3637 },
3638};
3639
3640static struct branch_clk camss_jpeg_jpeg0_clk = {
3641 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003642 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003643 .base = &virt_bases[MMSS_BASE],
3644 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003645 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003646 .dbg_name = "camss_jpeg_jpeg0_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3649 },
3650};
3651
3652static struct branch_clk camss_jpeg_jpeg1_clk = {
3653 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003654 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003655 .base = &virt_bases[MMSS_BASE],
3656 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003657 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003658 .dbg_name = "camss_jpeg_jpeg1_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3661 },
3662};
3663
3664static struct branch_clk camss_jpeg_jpeg2_clk = {
3665 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003666 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003667 .base = &virt_bases[MMSS_BASE],
3668 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003669 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003670 .dbg_name = "camss_jpeg_jpeg2_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3673 },
3674};
3675
3676static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3677 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003678 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .base = &virt_bases[MMSS_BASE],
3680 .c = {
3681 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3682 .ops = &clk_ops_branch,
3683 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3684 },
3685};
3686
3687static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3688 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003689 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003690 .base = &virt_bases[MMSS_BASE],
3691 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003692 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003693 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3694 .ops = &clk_ops_branch,
3695 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3696 },
3697};
3698
3699static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3700 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3701 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003702 .base = &virt_bases[MMSS_BASE],
3703 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003704 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3706 .ops = &clk_ops_branch,
3707 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3708 },
3709};
3710
3711static struct branch_clk camss_mclk0_clk = {
3712 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003713 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003714 .base = &virt_bases[MMSS_BASE],
3715 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003716 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003717 .dbg_name = "camss_mclk0_clk",
3718 .ops = &clk_ops_branch,
3719 CLK_INIT(camss_mclk0_clk.c),
3720 },
3721};
3722
3723static struct branch_clk camss_mclk1_clk = {
3724 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003725 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003726 .base = &virt_bases[MMSS_BASE],
3727 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003728 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003729 .dbg_name = "camss_mclk1_clk",
3730 .ops = &clk_ops_branch,
3731 CLK_INIT(camss_mclk1_clk.c),
3732 },
3733};
3734
3735static struct branch_clk camss_mclk2_clk = {
3736 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003737 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .base = &virt_bases[MMSS_BASE],
3739 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003740 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003741 .dbg_name = "camss_mclk2_clk",
3742 .ops = &clk_ops_branch,
3743 CLK_INIT(camss_mclk2_clk.c),
3744 },
3745};
3746
3747static struct branch_clk camss_mclk3_clk = {
3748 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003749 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .base = &virt_bases[MMSS_BASE],
3751 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003752 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .dbg_name = "camss_mclk3_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(camss_mclk3_clk.c),
3756 },
3757};
3758
3759static struct branch_clk camss_micro_ahb_clk = {
3760 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003761 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .base = &virt_bases[MMSS_BASE],
3763 .c = {
3764 .dbg_name = "camss_micro_ahb_clk",
3765 .ops = &clk_ops_branch,
3766 CLK_INIT(camss_micro_ahb_clk.c),
3767 },
3768};
3769
3770static struct branch_clk camss_phy0_csi0phytimer_clk = {
3771 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003772 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003773 .base = &virt_bases[MMSS_BASE],
3774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003775 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003776 .dbg_name = "camss_phy0_csi0phytimer_clk",
3777 .ops = &clk_ops_branch,
3778 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3779 },
3780};
3781
3782static struct branch_clk camss_phy1_csi1phytimer_clk = {
3783 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003784 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .base = &virt_bases[MMSS_BASE],
3786 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003787 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003788 .dbg_name = "camss_phy1_csi1phytimer_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3791 },
3792};
3793
3794static struct branch_clk camss_phy2_csi2phytimer_clk = {
3795 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003796 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003797 .base = &virt_bases[MMSS_BASE],
3798 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003799 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003800 .dbg_name = "camss_phy2_csi2phytimer_clk",
3801 .ops = &clk_ops_branch,
3802 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3803 },
3804};
3805
3806static struct branch_clk camss_top_ahb_clk = {
3807 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003808 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .base = &virt_bases[MMSS_BASE],
3810 .c = {
3811 .dbg_name = "camss_top_ahb_clk",
3812 .ops = &clk_ops_branch,
3813 CLK_INIT(camss_top_ahb_clk.c),
3814 },
3815};
3816
3817static struct branch_clk camss_vfe_cpp_ahb_clk = {
3818 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .base = &virt_bases[MMSS_BASE],
3821 .c = {
3822 .dbg_name = "camss_vfe_cpp_ahb_clk",
3823 .ops = &clk_ops_branch,
3824 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3825 },
3826};
3827
3828static struct branch_clk camss_vfe_cpp_clk = {
3829 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003830 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003831 .base = &virt_bases[MMSS_BASE],
3832 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003833 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .dbg_name = "camss_vfe_cpp_clk",
3835 .ops = &clk_ops_branch,
3836 CLK_INIT(camss_vfe_cpp_clk.c),
3837 },
3838};
3839
3840static struct branch_clk camss_vfe_vfe0_clk = {
3841 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .base = &virt_bases[MMSS_BASE],
3844 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003845 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003846 .dbg_name = "camss_vfe_vfe0_clk",
3847 .ops = &clk_ops_branch,
3848 CLK_INIT(camss_vfe_vfe0_clk.c),
3849 },
3850};
3851
3852static struct branch_clk camss_vfe_vfe1_clk = {
3853 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003854 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003855 .base = &virt_bases[MMSS_BASE],
3856 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003857 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .dbg_name = "camss_vfe_vfe1_clk",
3859 .ops = &clk_ops_branch,
3860 CLK_INIT(camss_vfe_vfe1_clk.c),
3861 },
3862};
3863
3864static struct branch_clk camss_vfe_vfe_ahb_clk = {
3865 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003866 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003867 .base = &virt_bases[MMSS_BASE],
3868 .c = {
3869 .dbg_name = "camss_vfe_vfe_ahb_clk",
3870 .ops = &clk_ops_branch,
3871 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3872 },
3873};
3874
3875static struct branch_clk camss_vfe_vfe_axi_clk = {
3876 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003877 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003878 .base = &virt_bases[MMSS_BASE],
3879 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003880 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003881 .dbg_name = "camss_vfe_vfe_axi_clk",
3882 .ops = &clk_ops_branch,
3883 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3884 },
3885};
3886
3887static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3888 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3889 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003890 .base = &virt_bases[MMSS_BASE],
3891 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003892 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003893 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3894 .ops = &clk_ops_branch,
3895 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3896 },
3897};
3898
3899static struct branch_clk mdss_ahb_clk = {
3900 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003901 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003902 .base = &virt_bases[MMSS_BASE],
3903 .c = {
3904 .dbg_name = "mdss_ahb_clk",
3905 .ops = &clk_ops_branch,
3906 CLK_INIT(mdss_ahb_clk.c),
3907 },
3908};
3909
3910static struct branch_clk mdss_axi_clk = {
3911 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003912 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003913 .base = &virt_bases[MMSS_BASE],
3914 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003915 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003916 .dbg_name = "mdss_axi_clk",
3917 .ops = &clk_ops_branch,
3918 CLK_INIT(mdss_axi_clk.c),
3919 },
3920};
3921
3922static struct branch_clk mdss_byte0_clk = {
3923 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003924 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003925 .base = &virt_bases[MMSS_BASE],
3926 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003927 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003928 .dbg_name = "mdss_byte0_clk",
3929 .ops = &clk_ops_branch,
3930 CLK_INIT(mdss_byte0_clk.c),
3931 },
3932};
3933
3934static struct branch_clk mdss_byte1_clk = {
3935 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003936 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003937 .base = &virt_bases[MMSS_BASE],
3938 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003939 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003940 .dbg_name = "mdss_byte1_clk",
3941 .ops = &clk_ops_branch,
3942 CLK_INIT(mdss_byte1_clk.c),
3943 },
3944};
3945
3946static struct branch_clk mdss_edpaux_clk = {
3947 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003948 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003949 .base = &virt_bases[MMSS_BASE],
3950 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003951 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003952 .dbg_name = "mdss_edpaux_clk",
3953 .ops = &clk_ops_branch,
3954 CLK_INIT(mdss_edpaux_clk.c),
3955 },
3956};
3957
3958static struct branch_clk mdss_edplink_clk = {
3959 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003960 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003961 .base = &virt_bases[MMSS_BASE],
3962 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003963 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003964 .dbg_name = "mdss_edplink_clk",
3965 .ops = &clk_ops_branch,
3966 CLK_INIT(mdss_edplink_clk.c),
3967 },
3968};
3969
3970static struct branch_clk mdss_edppixel_clk = {
3971 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003972 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003973 .base = &virt_bases[MMSS_BASE],
3974 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003975 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003976 .dbg_name = "mdss_edppixel_clk",
3977 .ops = &clk_ops_branch,
3978 CLK_INIT(mdss_edppixel_clk.c),
3979 },
3980};
3981
3982static struct branch_clk mdss_esc0_clk = {
3983 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003984 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003985 .base = &virt_bases[MMSS_BASE],
3986 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003987 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003988 .dbg_name = "mdss_esc0_clk",
3989 .ops = &clk_ops_branch,
3990 CLK_INIT(mdss_esc0_clk.c),
3991 },
3992};
3993
3994static struct branch_clk mdss_esc1_clk = {
3995 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003996 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003997 .base = &virt_bases[MMSS_BASE],
3998 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003999 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004000 .dbg_name = "mdss_esc1_clk",
4001 .ops = &clk_ops_branch,
4002 CLK_INIT(mdss_esc1_clk.c),
4003 },
4004};
4005
4006static struct branch_clk mdss_extpclk_clk = {
4007 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004008 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004009 .base = &virt_bases[MMSS_BASE],
4010 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004011 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004012 .dbg_name = "mdss_extpclk_clk",
4013 .ops = &clk_ops_branch,
4014 CLK_INIT(mdss_extpclk_clk.c),
4015 },
4016};
4017
4018static struct branch_clk mdss_hdmi_ahb_clk = {
4019 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004020 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004021 .base = &virt_bases[MMSS_BASE],
4022 .c = {
4023 .dbg_name = "mdss_hdmi_ahb_clk",
4024 .ops = &clk_ops_branch,
4025 CLK_INIT(mdss_hdmi_ahb_clk.c),
4026 },
4027};
4028
4029static struct branch_clk mdss_hdmi_clk = {
4030 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004031 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032 .base = &virt_bases[MMSS_BASE],
4033 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004034 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004035 .dbg_name = "mdss_hdmi_clk",
4036 .ops = &clk_ops_branch,
4037 CLK_INIT(mdss_hdmi_clk.c),
4038 },
4039};
4040
4041static struct branch_clk mdss_mdp_clk = {
4042 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004043 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004044 .base = &virt_bases[MMSS_BASE],
4045 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004046 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047 .dbg_name = "mdss_mdp_clk",
4048 .ops = &clk_ops_branch,
4049 CLK_INIT(mdss_mdp_clk.c),
4050 },
4051};
4052
4053static struct branch_clk mdss_mdp_lut_clk = {
4054 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004056 .base = &virt_bases[MMSS_BASE],
4057 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004058 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004059 .dbg_name = "mdss_mdp_lut_clk",
4060 .ops = &clk_ops_branch,
4061 CLK_INIT(mdss_mdp_lut_clk.c),
4062 },
4063};
4064
4065static struct branch_clk mdss_pclk0_clk = {
4066 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004067 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 .base = &virt_bases[MMSS_BASE],
4069 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004070 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071 .dbg_name = "mdss_pclk0_clk",
4072 .ops = &clk_ops_branch,
4073 CLK_INIT(mdss_pclk0_clk.c),
4074 },
4075};
4076
4077static struct branch_clk mdss_pclk1_clk = {
4078 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004080 .base = &virt_bases[MMSS_BASE],
4081 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004082 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 .dbg_name = "mdss_pclk1_clk",
4084 .ops = &clk_ops_branch,
4085 CLK_INIT(mdss_pclk1_clk.c),
4086 },
4087};
4088
4089static struct branch_clk mdss_vsync_clk = {
4090 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004091 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .base = &virt_bases[MMSS_BASE],
4093 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004094 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004095 .dbg_name = "mdss_vsync_clk",
4096 .ops = &clk_ops_branch,
4097 CLK_INIT(mdss_vsync_clk.c),
4098 },
4099};
4100
4101static struct branch_clk mmss_misc_ahb_clk = {
4102 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004103 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004104 .base = &virt_bases[MMSS_BASE],
4105 .c = {
4106 .dbg_name = "mmss_misc_ahb_clk",
4107 .ops = &clk_ops_branch,
4108 CLK_INIT(mmss_misc_ahb_clk.c),
4109 },
4110};
4111
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004112static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4113 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 .base = &virt_bases[MMSS_BASE],
4116 .c = {
4117 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4118 .ops = &clk_ops_branch,
4119 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4120 },
4121};
4122
4123static struct branch_clk mmss_mmssnoc_axi_clk = {
4124 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004125 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004126 .base = &virt_bases[MMSS_BASE],
4127 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004128 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004129 .dbg_name = "mmss_mmssnoc_axi_clk",
4130 .ops = &clk_ops_branch,
4131 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4132 },
4133};
4134
4135static struct branch_clk mmss_s0_axi_clk = {
4136 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004137 /* The bus driver needs set_rate to go through to the parent */
4138 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004139 .base = &virt_bases[MMSS_BASE],
4140 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004141 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004142 .dbg_name = "mmss_s0_axi_clk",
4143 .ops = &clk_ops_branch,
4144 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004145 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004146 },
4147};
4148
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004149struct branch_clk ocmemnoc_clk = {
4150 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004151 .has_sibling = 0,
4152 .bcr_reg = 0x50b0,
4153 .base = &virt_bases[MMSS_BASE],
4154 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004155 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004156 .dbg_name = "ocmemnoc_clk",
4157 .ops = &clk_ops_branch,
4158 CLK_INIT(ocmemnoc_clk.c),
4159 },
4160};
4161
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004162struct branch_clk ocmemcx_ocmemnoc_clk = {
4163 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004164 .has_sibling = 1,
4165 .base = &virt_bases[MMSS_BASE],
4166 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004167 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004168 .dbg_name = "ocmemcx_ocmemnoc_clk",
4169 .ops = &clk_ops_branch,
4170 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4171 },
4172};
4173
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004174static struct branch_clk venus0_ahb_clk = {
4175 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004177 .base = &virt_bases[MMSS_BASE],
4178 .c = {
4179 .dbg_name = "venus0_ahb_clk",
4180 .ops = &clk_ops_branch,
4181 CLK_INIT(venus0_ahb_clk.c),
4182 },
4183};
4184
4185static struct branch_clk venus0_axi_clk = {
4186 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004187 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004188 .base = &virt_bases[MMSS_BASE],
4189 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004190 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004191 .dbg_name = "venus0_axi_clk",
4192 .ops = &clk_ops_branch,
4193 CLK_INIT(venus0_axi_clk.c),
4194 },
4195};
4196
4197static struct branch_clk venus0_ocmemnoc_clk = {
4198 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4199 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004200 .base = &virt_bases[MMSS_BASE],
4201 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004202 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004203 .dbg_name = "venus0_ocmemnoc_clk",
4204 .ops = &clk_ops_branch,
4205 CLK_INIT(venus0_ocmemnoc_clk.c),
4206 },
4207};
4208
4209static struct branch_clk venus0_vcodec0_clk = {
4210 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004211 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004212 .base = &virt_bases[MMSS_BASE],
4213 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004214 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004215 .dbg_name = "venus0_vcodec0_clk",
4216 .ops = &clk_ops_branch,
4217 CLK_INIT(venus0_vcodec0_clk.c),
4218 },
4219};
4220
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004221static struct branch_clk oxilicx_axi_clk = {
4222 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004223 .has_sibling = 1,
4224 .base = &virt_bases[MMSS_BASE],
4225 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004226 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004227 .dbg_name = "oxilicx_axi_clk",
4228 .ops = &clk_ops_branch,
4229 CLK_INIT(oxilicx_axi_clk.c),
4230 },
4231};
4232
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004233static struct branch_clk oxili_gfx3d_clk = {
4234 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004235 .base = &virt_bases[MMSS_BASE],
4236 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004237 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004238 .dbg_name = "oxili_gfx3d_clk",
4239 .ops = &clk_ops_branch,
4240 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004241 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004242 },
4243};
4244
4245static struct branch_clk oxilicx_ahb_clk = {
4246 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004247 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004248 .base = &virt_bases[MMSS_BASE],
4249 .c = {
4250 .dbg_name = "oxilicx_ahb_clk",
4251 .ops = &clk_ops_branch,
4252 CLK_INIT(oxilicx_ahb_clk.c),
4253 },
4254};
4255
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004256static struct branch_clk q6ss_ahb_lfabif_clk = {
4257 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4258 .has_sibling = 1,
4259 .base = &virt_bases[LPASS_BASE],
4260 .c = {
4261 .dbg_name = "q6ss_ahb_lfabif_clk",
4262 .ops = &clk_ops_branch,
4263 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4264 },
4265};
4266
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004267
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004268static struct branch_clk gcc_lpass_q6_axi_clk = {
4269 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4270 .has_sibling = 1,
4271 .base = &virt_bases[GCC_BASE],
4272 .c = {
4273 .dbg_name = "gcc_lpass_q6_axi_clk",
4274 .ops = &clk_ops_branch,
4275 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4276 },
4277};
4278
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004279static struct branch_clk q6ss_xo_clk = {
4280 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4281 .bcr_reg = LPASS_Q6SS_BCR,
4282 .has_sibling = 1,
4283 .base = &virt_bases[LPASS_BASE],
4284 .c = {
4285 .dbg_name = "q6ss_xo_clk",
4286 .ops = &clk_ops_branch,
4287 CLK_INIT(q6ss_xo_clk.c),
4288 },
4289};
4290
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004291static struct branch_clk q6ss_ahbm_clk = {
4292 .cbcr_reg = Q6SS_AHBM_CBCR,
4293 .has_sibling = 1,
4294 .base = &virt_bases[LPASS_BASE],
4295 .c = {
4296 .dbg_name = "q6ss_ahbm_clk",
4297 .ops = &clk_ops_branch,
4298 CLK_INIT(q6ss_ahbm_clk.c),
4299 },
4300};
4301
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004302static DEFINE_CLK_MEASURE(l2_m_clk);
4303static DEFINE_CLK_MEASURE(krait0_m_clk);
4304static DEFINE_CLK_MEASURE(krait1_m_clk);
4305static DEFINE_CLK_MEASURE(krait2_m_clk);
4306static DEFINE_CLK_MEASURE(krait3_m_clk);
4307
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004308#ifdef CONFIG_DEBUG_FS
4309
4310struct measure_mux_entry {
4311 struct clk *c;
4312 int base;
4313 u32 debug_mux;
4314};
4315
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004316enum {
4317 M_ACPU0 = 0,
4318 M_ACPU1,
4319 M_ACPU2,
4320 M_ACPU3,
4321 M_L2,
4322};
4323
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004324struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004325 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4326 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4327 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4328 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004329 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004330 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4331 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4332 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4333 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4334 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4335 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4336 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4337 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4338 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4339 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4340 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4341 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4342 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4343 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4344 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4345 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4346 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4347 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4348 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4349 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4350 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4351 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4352 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4353 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4354 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4355 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4356 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4357 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4358 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4359 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4360 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4361 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4362 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004363 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004364 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4365 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4366 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4367 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4368 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4369 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4370 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4371 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4372 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4373 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4374 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4375 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4376 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4377 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4378 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4379 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4380 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4381 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4382 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4383 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4384 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4385 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4386 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4387 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4388 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4389 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4390 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4391 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4392 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004393 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4394 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4395 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4396 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004397 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4398 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004399 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004400 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004401 {&cnoc_clk.c, GCC_BASE, 0x0008},
4402 {&pnoc_clk.c, GCC_BASE, 0x0010},
4403 {&snoc_clk.c, GCC_BASE, 0x0000},
4404 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004405 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004406 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004407 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004408 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4409 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4410 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4411 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4412 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4413 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4414 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4415 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4416 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4417 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4418 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4419 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4420 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4421 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4422 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4423 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4424 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4425 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4426 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4427 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4428 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4429 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4430 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4431 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4432 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4433 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4434 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4435 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4436 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4437 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4438 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4439 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4440 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4441 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4442 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4443 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4444 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4445 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4446 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4447 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4448 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4449 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4450 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4451 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4452 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4453 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4454 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4455 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4456 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004457 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4458 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4459 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4460 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4461 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4462 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4463 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4464 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4465 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4466 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004467 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4468 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4469 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4470 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4471 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4472 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4473 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4474 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4475 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4476 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4477 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4478 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4479 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4480 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4481 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4482 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4483 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004484 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4485 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004486 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004487
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004488 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4489 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4490 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4491 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4492 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004493
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004494 {&dummy_clk, N_BASES, 0x0000},
4495};
4496
4497static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4498{
4499 struct measure_clk *clk = to_measure_clk(c);
4500 unsigned long flags;
4501 u32 regval, clk_sel, i;
4502
4503 if (!parent)
4504 return -EINVAL;
4505
4506 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4507 if (measure_mux[i].c == parent)
4508 break;
4509
4510 if (measure_mux[i].c == &dummy_clk)
4511 return -EINVAL;
4512
4513 spin_lock_irqsave(&local_clock_reg_lock, flags);
4514 /*
4515 * Program the test vector, measurement period (sample_ticks)
4516 * and scaling multiplier.
4517 */
4518 clk->sample_ticks = 0x10000;
4519 clk->multiplier = 1;
4520
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004521 switch (measure_mux[i].base) {
4522
4523 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004524 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004525 clk_sel = measure_mux[i].debug_mux;
4526 break;
4527
4528 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004529 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004530 clk_sel = 0x02C;
4531 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4532 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4533
4534 /* Activate debug clock output */
4535 regval |= BIT(16);
4536 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4537 break;
4538
4539 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004540 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004541 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004542 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4543 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4544
4545 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004546 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004547 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4548 break;
4549
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004550 case APCS_BASE:
4551 clk->multiplier = 4;
4552 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004553
4554 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4555 if (measure_mux[i].debug_mux == M_L2)
4556 regval = BIT(7)|BIT(0);
4557 else
4558 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4559 } else {
4560 if (measure_mux[i].debug_mux == M_L2)
4561 regval = BIT(12);
4562 else
4563 regval = measure_mux[i].debug_mux << 8;
4564 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4565 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004566 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4567 break;
4568
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004569 default:
4570 return -EINVAL;
4571 }
4572
4573 /* Set debug mux clock index */
4574 regval = BVAL(8, 0, clk_sel);
4575 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4576
4577 /* Activate debug clock output */
4578 regval |= BIT(16);
4579 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4580
4581 /* Make sure test vector is set before starting measurements. */
4582 mb();
4583 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4584
4585 return 0;
4586}
4587
4588/* Sample clock for 'ticks' reference clock ticks. */
4589static u32 run_measurement(unsigned ticks)
4590{
4591 /* Stop counters and set the XO4 counter start value. */
4592 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4593
4594 /* Wait for timer to become ready. */
4595 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4596 BIT(25)) != 0)
4597 cpu_relax();
4598
4599 /* Run measurement and wait for completion. */
4600 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4601 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4602 BIT(25)) == 0)
4603 cpu_relax();
4604
4605 /* Return measured ticks. */
4606 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4607 BM(24, 0);
4608}
4609
4610/*
4611 * Perform a hardware rate measurement for a given clock.
4612 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4613 */
4614static unsigned long measure_clk_get_rate(struct clk *c)
4615{
4616 unsigned long flags;
4617 u32 gcc_xo4_reg_backup;
4618 u64 raw_count_short, raw_count_full;
4619 struct measure_clk *clk = to_measure_clk(c);
4620 unsigned ret;
4621
4622 ret = clk_prepare_enable(&cxo_clk_src.c);
4623 if (ret) {
4624 pr_warning("CXO clock failed to enable. Can't measure\n");
4625 return 0;
4626 }
4627
4628 spin_lock_irqsave(&local_clock_reg_lock, flags);
4629
4630 /* Enable CXO/4 and RINGOSC branch. */
4631 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4632 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4633
4634 /*
4635 * The ring oscillator counter will not reset if the measured clock
4636 * is not running. To detect this, run a short measurement before
4637 * the full measurement. If the raw results of the two are the same
4638 * then the clock must be off.
4639 */
4640
4641 /* Run a short measurement. (~1 ms) */
4642 raw_count_short = run_measurement(0x1000);
4643 /* Run a full measurement. (~14 ms) */
4644 raw_count_full = run_measurement(clk->sample_ticks);
4645
4646 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4647
4648 /* Return 0 if the clock is off. */
4649 if (raw_count_full == raw_count_short) {
4650 ret = 0;
4651 } else {
4652 /* Compute rate in Hz. */
4653 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4654 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4655 ret = (raw_count_full * clk->multiplier);
4656 }
4657
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004658 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004659 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4660
4661 clk_disable_unprepare(&cxo_clk_src.c);
4662
4663 return ret;
4664}
4665#else /* !CONFIG_DEBUG_FS */
4666static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4667{
4668 return -EINVAL;
4669}
4670
4671static unsigned long measure_clk_get_rate(struct clk *clk)
4672{
4673 return 0;
4674}
4675#endif /* CONFIG_DEBUG_FS */
4676
Matt Wagantallae053222012-05-14 19:42:07 -07004677static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004678 .set_parent = measure_clk_set_parent,
4679 .get_rate = measure_clk_get_rate,
4680};
4681
4682static struct measure_clk measure_clk = {
4683 .c = {
4684 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004685 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686 CLK_INIT(measure_clk.c),
4687 },
4688 .multiplier = 1,
4689};
4690
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004691
4692static struct clk_lookup msm_clocks_8974_rumi[] = {
4693 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4694 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004695 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4696 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004697 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4698 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004699 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4700 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004701 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004702 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004703 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4704 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004705 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4706 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4707 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4708 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4709 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4710 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4711 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4712 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4713 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4714 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4715 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4716 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4717 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4718 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4719 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4720 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4721 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4722 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4723 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4724 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4725 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4726 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004727 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4728 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4729 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4730 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4731 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4732 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4733 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4734 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4735 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4736 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4737 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4738 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4739 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4740 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004741};
4742
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004743static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004744 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4745 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4746 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4747 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004748 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004749 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304750 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304751 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004752
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004753 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4754
4755 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004756 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004757 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004758 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004759 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Amy Malochebc7e9672012-08-15 10:30:40 -07004760 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4761 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004762 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4763 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004764 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4765 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4766 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4767 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4768 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4769 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4770 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4771 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4772 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004773 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004774 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004775 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4776 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4777 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4778
Sagar Dharia8a73da92012-08-11 16:41:25 -06004779 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004780 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004781 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304782 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004783 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4784 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004787 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004788 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004789 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004790 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004791 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004792 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4793 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4794 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304795 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004796 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004797 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4798 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4799 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4800 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4801
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004802 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004803 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4805 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4806 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4807 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4808 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4809
Mona Hossainb43e94b2012-05-07 08:52:06 -07004810 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4811 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4812 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4813 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4814
4815 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4816 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4817 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4818 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4819
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004820 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4821 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4822 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4823 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4824
Patrick Daly1dbfa292013-03-13 14:47:33 -07004825 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4826 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4827 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4828 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4829
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004830 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4831 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4832 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4833
4834 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4835 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4836 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4837
4838 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4839 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4840 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4841 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4842 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4843 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4844 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4845 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4846
Liron Kuch59339922013-01-01 18:29:47 +02004847 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4848 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004849
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004850 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4851 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304852 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4853 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004854 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06004855 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004856 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
4857 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
4858 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07004859 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05304860 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4861 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4862 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4863 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4864 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4865 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07004866 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08004867 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05304868 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
4869 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
4870 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08004871 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004872
4873 /* Multimedia clocks */
4874 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004875 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08004876 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07004877 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
4878 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
4879 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004880 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004881 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004882 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004883 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07004884 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004885 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07004886 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
4887 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
4888 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004889 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
4890 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004891 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4892 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4893 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4894 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004895
4896 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004897 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004898 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004899 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004900 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004901 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004902 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004903 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004904 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004905 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
4906 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
4907 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
4908 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
4909 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
4910 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
4911 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
4912 /* CCI clocks */
4913 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4914 "fda0c000.qcom,cci"),
4915 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
4916 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
4917 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
4918 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004919 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4920 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004921 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4922 "fda0ac00.qcom,csiphy"),
4923 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
4924 "fda0ac00.qcom,csiphy"),
4925 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
4926 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004927 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4928 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004929 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4930 "fda0b000.qcom,csiphy"),
4931 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
4932 "fda0b000.qcom,csiphy"),
4933 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
4934 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004935 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4936 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004937 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4938 "fda0b400.qcom,csiphy"),
4939 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
4940 "fda0b400.qcom,csiphy"),
4941 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
4942 "fda0b400.qcom,csiphy"),
4943 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004944 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4945 "fda08000.qcom,csid"),
4946 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4947 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004948 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08000.qcom,csid"),
4949 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08000.qcom,csid"),
4950 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08000.qcom,csid"),
4951 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08000.qcom,csid"),
4952 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08000.qcom,csid"),
4953 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08000.qcom,csid"),
4954
Shuzhen Wang65765c22013-01-08 14:37:15 -08004955 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4956 "fda08400.qcom,csid"),
4957 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4958 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004959 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08400.qcom,csid"),
4960 CLK_LOOKUP("csi1_ahb_clk", camss_csi1_ahb_clk.c, "fda08400.qcom,csid"),
4961 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08400.qcom,csid"),
4962 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c, "fda08400.qcom,csid"),
4963 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08400.qcom,csid"),
4964 CLK_LOOKUP("csi1_phy_clk", camss_csi1phy_clk.c, "fda08400.qcom,csid"),
4965 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08400.qcom,csid"),
4966 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c, "fda08400.qcom,csid"),
4967 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08400.qcom,csid"),
4968 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c, "fda08400.qcom,csid"),
4969 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08400.qcom,csid"),
4970 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c, "fda08400.qcom,csid"),
4971
Shuzhen Wang65765c22013-01-08 14:37:15 -08004972 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4973 "fda08800.qcom,csid"),
4974 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4975 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004976 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08800.qcom,csid"),
4977 CLK_LOOKUP("csi2_ahb_clk", camss_csi2_ahb_clk.c, "fda08800.qcom,csid"),
4978 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08800.qcom,csid"),
4979 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c, "fda08800.qcom,csid"),
4980 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08800.qcom,csid"),
4981 CLK_LOOKUP("csi2_phy_clk", camss_csi2phy_clk.c, "fda08800.qcom,csid"),
4982 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08800.qcom,csid"),
4983 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c, "fda08800.qcom,csid"),
4984 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08800.qcom,csid"),
4985 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c, "fda08800.qcom,csid"),
4986 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08800.qcom,csid"),
4987 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c, "fda08800.qcom,csid"),
4988
Shuzhen Wang65765c22013-01-08 14:37:15 -08004989 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4990 "fda08c00.qcom,csid"),
4991 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4992 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004993 CLK_LOOKUP("csi0_ahb_clk", camss_csi0_ahb_clk.c, "fda08c00.qcom,csid"),
4994 CLK_LOOKUP("csi3_ahb_clk", camss_csi3_ahb_clk.c, "fda08c00.qcom,csid"),
4995 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c, "fda08c00.qcom,csid"),
4996 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c, "fda08c00.qcom,csid"),
4997 CLK_LOOKUP("csi0_phy_clk", camss_csi0phy_clk.c, "fda08c00.qcom,csid"),
4998 CLK_LOOKUP("csi3_phy_clk", camss_csi3phy_clk.c, "fda08c00.qcom,csid"),
4999 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c, "fda08c00.qcom,csid"),
5000 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c, "fda08c00.qcom,csid"),
5001 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c, "fda08c00.qcom,csid"),
5002 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c, "fda08c00.qcom,csid"),
5003 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c, "fda08c00.qcom,csid"),
5004 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c, "fda08c00.qcom,csid"),
5005
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005006 /* ISPIF clocks */
5007 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5008 "fda0a000.qcom,ispif"),
5009 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5010 "fda0a000.qcom,ispif"),
5011 CLK_LOOKUP("camss_vfe_vfe_clk1", camss_vfe_vfe1_clk.c,
5012 "fda0a000.qcom,ispif"),
5013 CLK_LOOKUP("camss_csi_vfe_clk1", camss_csi_vfe1_clk.c,
5014 "fda0a000.qcom,ispif"),
5015
Kevin Chanb4b5f862012-08-23 14:34:33 -07005016 /*VFE clocks*/
5017 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5018 "fda10000.qcom,vfe"),
5019 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5020 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5021 "fda10000.qcom,vfe"),
5022 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5023 "fda10000.qcom,vfe"),
5024 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5025 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5026 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5027 "fda10000.qcom,vfe"),
5028 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5029 "fda14000.qcom,vfe"),
5030 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5031 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5032 "fda14000.qcom,vfe"),
5033 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5034 "fda14000.qcom,vfe"),
5035 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5036 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5037 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5038 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005039 /*Jpeg Clocks*/
5040 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5041 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5042 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5043 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5044 "fda1c000.qcom,jpeg"),
5045 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5046 "fda20000.qcom,jpeg"),
5047 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5048 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005049 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5050 "fda64000.qcom,iommu"),
5051 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5052 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005053 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005054 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5055 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5056 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5057 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5058 "fda1c000.qcom,jpeg"),
5059 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5060 "fda20000.qcom,jpeg"),
5061 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5062 "fda24000.qcom,jpeg"),
5063 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5064 "fda1c000.qcom,jpeg"),
5065 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5066 "fda20000.qcom,jpeg"),
5067 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5068 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005069 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5070 "fda04000.qcom,cpp"),
5071 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5072 "fda04000.qcom,cpp"),
5073 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5074 "fda04000.qcom,cpp"),
5075 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5076 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5077 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5078 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5079 "fda04000.qcom,cpp"),
5080 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5081
5082
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005083 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005084 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5085 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5086 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005087 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005088 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005089 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005090 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5091 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005092 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005093 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5094 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005095 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5096 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005097 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5098 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005099 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005100 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5101 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005102 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005103 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005104 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5105 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005106 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5107 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5108 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5109 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5110 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005111 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5112 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5113 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5114 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005116
5117 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005118 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5119 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5120 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005121
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005122 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5123 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5124 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5125 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005126 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005127
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005128 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005129
5130 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5131 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5132 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5133 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5134 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5135 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5136 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5137 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5138 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5139 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5140
5141 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5142 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5143 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5144 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5145 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5146 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5147 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5148 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5149 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5150 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5151 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5152 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5153 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005154 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5155 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005156 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5157 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005158
Pratik Pateld8204a12013-02-07 18:36:55 -08005159 /* CoreSight clocks */
5160 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5161 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5162 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5163 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5164 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5165 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5166 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5167 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5168 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5169 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5170 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5171 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5172 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5173 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005174 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5175 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5176 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5177 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5178 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5179 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5180 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5181 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5182 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5183 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5184 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5185 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5186 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5187 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005188
Pratik Pateld8204a12013-02-07 18:36:55 -08005189 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5190 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5191 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5192 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5193 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5194 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5195 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5196 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5197 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5198 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5199 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5200 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5201 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5202 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005203 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5204 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5205 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5206 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5207 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5208 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5209 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5210 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5211 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5212 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5213 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5214 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5215 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5216 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005217
5218 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5219 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5220 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5221 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5222 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005223};
5224
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005225static struct pll_config_regs mmpll0_regs __initdata = {
5226 .l_reg = (void __iomem *)MMPLL0_L_REG,
5227 .m_reg = (void __iomem *)MMPLL0_M_REG,
5228 .n_reg = (void __iomem *)MMPLL0_N_REG,
5229 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5230 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5231 .base = &virt_bases[MMSS_BASE],
5232};
5233
5234/* MMPLL0 at 800 MHz, main output enabled. */
5235static struct pll_config mmpll0_config __initdata = {
5236 .l = 0x29,
5237 .m = 0x2,
5238 .n = 0x3,
5239 .vco_val = 0x0,
5240 .vco_mask = BM(21, 20),
5241 .pre_div_val = 0x0,
5242 .pre_div_mask = BM(14, 12),
5243 .post_div_val = 0x0,
5244 .post_div_mask = BM(9, 8),
5245 .mn_ena_val = BIT(24),
5246 .mn_ena_mask = BIT(24),
5247 .main_output_val = BIT(0),
5248 .main_output_mask = BIT(0),
5249};
5250
5251static struct pll_config_regs mmpll1_regs __initdata = {
5252 .l_reg = (void __iomem *)MMPLL1_L_REG,
5253 .m_reg = (void __iomem *)MMPLL1_M_REG,
5254 .n_reg = (void __iomem *)MMPLL1_N_REG,
5255 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5256 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5257 .base = &virt_bases[MMSS_BASE],
5258};
5259
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005260/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005261static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005262 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005263 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005264 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005265 .vco_val = 0x0,
5266 .vco_mask = BM(21, 20),
5267 .pre_div_val = 0x0,
5268 .pre_div_mask = BM(14, 12),
5269 .post_div_val = 0x0,
5270 .post_div_mask = BM(9, 8),
5271 .mn_ena_val = BIT(24),
5272 .mn_ena_mask = BIT(24),
5273 .main_output_val = BIT(0),
5274 .main_output_mask = BIT(0),
5275};
5276
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005277/* MMPLL1 at 1167 MHz, main output enabled. */
5278static struct pll_config mmpll1_v2_config __initdata = {
5279 .l = 60,
5280 .m = 25,
5281 .n = 32,
5282 .vco_val = 0x0,
5283 .vco_mask = BM(21, 20),
5284 .pre_div_val = 0x0,
5285 .pre_div_mask = BM(14, 12),
5286 .post_div_val = 0x0,
5287 .post_div_mask = BM(9, 8),
5288 .mn_ena_val = BIT(24),
5289 .mn_ena_mask = BIT(24),
5290 .main_output_val = BIT(0),
5291 .main_output_mask = BIT(0),
5292};
5293
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005294static struct pll_config_regs mmpll3_regs __initdata = {
5295 .l_reg = (void __iomem *)MMPLL3_L_REG,
5296 .m_reg = (void __iomem *)MMPLL3_M_REG,
5297 .n_reg = (void __iomem *)MMPLL3_N_REG,
5298 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5299 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5300 .base = &virt_bases[MMSS_BASE],
5301};
5302
5303/* MMPLL3 at 820 MHz, main output enabled. */
5304static struct pll_config mmpll3_config __initdata = {
5305 .l = 0x2A,
5306 .m = 0x11,
5307 .n = 0x18,
5308 .vco_val = 0x0,
5309 .vco_mask = BM(21, 20),
5310 .pre_div_val = 0x0,
5311 .pre_div_mask = BM(14, 12),
5312 .post_div_val = 0x0,
5313 .post_div_mask = BM(9, 8),
5314 .mn_ena_val = BIT(24),
5315 .mn_ena_mask = BIT(24),
5316 .main_output_val = BIT(0),
5317 .main_output_mask = BIT(0),
5318};
5319
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005320/* MMPLL3 at 930 MHz, main output enabled. */
5321static struct pll_config mmpll3_v2_config __initdata = {
5322 .l = 48,
5323 .m = 7,
5324 .n = 16,
5325 .vco_val = 0x0,
5326 .vco_mask = BM(21, 20),
5327 .pre_div_val = 0x0,
5328 .pre_div_mask = BM(14, 12),
5329 .post_div_val = 0x0,
5330 .post_div_mask = BM(9, 8),
5331 .mn_ena_val = BIT(24),
5332 .mn_ena_mask = BIT(24),
5333 .main_output_val = BIT(0),
5334 .main_output_mask = BIT(0),
5335};
5336
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005337#define PWR_ON_MASK BIT(31)
5338#define EN_REST_WAIT_MASK (0xF << 20)
5339#define EN_FEW_WAIT_MASK (0xF << 16)
5340#define CLK_DIS_WAIT_MASK (0xF << 12)
5341#define SW_OVERRIDE_MASK BIT(2)
5342#define HW_CONTROL_MASK BIT(1)
5343#define SW_COLLAPSE_MASK BIT(0)
5344
5345/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5346#define EN_REST_WAIT_VAL (0x2 << 20)
5347#define EN_FEW_WAIT_VAL (0x2 << 16)
5348#define CLK_DIS_WAIT_VAL (0x2 << 12)
5349#define GDSC_TIMEOUT_US 50000
5350
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005351static void __init reg_init(void)
5352{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005353 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005354
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005355 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005356
5357 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5358 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5359 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5360 } else {
5361 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5362 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5363 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005364
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005365 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5366 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5367 regval |= BIT(0);
5368 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5369
5370 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005371 * V2 requires additional votes to allow the LPASS and MMSS
5372 * controllers to use GPLL0.
5373 */
5374 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5375 regval = readl_relaxed(
5376 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5377 writel_relaxed(regval | BIT(26) | BIT(25),
5378 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5379 }
5380
5381 /*
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005382 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5383 * register.
5384 */
5385 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5386}
5387
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005388static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005389{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005390 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005391 clk_set_rate(&axi_clk_src.c, 291750000);
5392 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005393 } else {
5394 clk_set_rate(&axi_clk_src.c, 282000000);
5395 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5396 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005397
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005398 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005399 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5400 * source. Sleep set vote is 0.
5401 */
5402 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5403 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5404
5405 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005406 * Hold an active set vote for CXO; this is because CXO is expected
5407 * to remain on whenever CPUs aren't power collapsed.
5408 */
5409 clk_prepare_enable(&cxo_a_clk_src.c);
5410
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005411 /*
5412 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5413 * the bus driver is ready.
5414 */
5415 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5416 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5417
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005418 /* Set rates for single-rate clocks. */
5419 clk_set_rate(&usb30_master_clk_src.c,
5420 usb30_master_clk_src.freq_tbl[0].freq_hz);
5421 clk_set_rate(&tsif_ref_clk_src.c,
5422 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5423 clk_set_rate(&usb_hs_system_clk_src.c,
5424 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5425 clk_set_rate(&usb_hsic_clk_src.c,
5426 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5427 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5428 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5429 clk_set_rate(&usb_hsic_system_clk_src.c,
5430 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5431 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5432 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5433 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5434 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5435 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5436 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5437 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5438 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5439 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5440 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5441 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5442 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005443}
5444
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005445#define GCC_CC_PHYS 0xFC400000
5446#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005447
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005448#define MMSS_CC_PHYS 0xFD8C0000
5449#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005450
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005451#define LPASS_CC_PHYS 0xFE000000
5452#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005453
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005454#define APCS_GCC_CC_PHYS 0xF9011000
5455#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005456
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005457static struct clk *qup_i2c_clks[][2] __initdata = {
5458 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5459 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5460 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5461 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5462 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5463 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5464 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5465 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5466 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5467 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5468 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5469 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5470};
5471
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005472static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005473{
5474 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5475 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005476 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005477
5478 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5479 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005480 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005481
5482 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5483 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005484 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005485
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005486 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5487 if (!virt_bases[APCS_BASE])
5488 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5489
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005490 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005491
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005492 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5493 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005494 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005495
5496 /*
5497 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5498 * until late_init. This may not be necessary with clock handoff;
5499 * Investigate this code on a real non-simulator target to determine
5500 * its necessity.
5501 */
5502 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5503 rpm_regulator_enable(vdd_dig_reg);
5504
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005505 enable_rpm_scaling();
5506
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005507 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005508
5509 /* v2 specific changes */
5510 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005511 int i;
5512
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005513 mmpll3_clk_src.c.rate = 930000000;
5514 mmpll1_clk_src.c.rate = 1167000000;
5515 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5516
5517 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005518 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005519
5520 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005521 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005522 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5523
5524 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5525 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5526
5527 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005528
5529 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5530 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5531 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005532 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005533
Patrick Dalyadeeb472013-03-06 21:22:32 -08005534 /*
5535 * MDSS needs the ahb clock and needs to init before we register the
5536 * lookup table.
5537 */
5538 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005539}
5540
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005541static int __init msm8974_clock_late_init(void)
5542{
5543 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5544}
5545
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005546static void __init msm8974_rumi_clock_pre_init(void)
5547{
5548 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5549 if (!virt_bases[GCC_BASE])
5550 panic("clock-8974: Unable to ioremap GCC memory!");
5551
5552 /* SDCC clocks are partially emulated in the RUMI */
5553 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5554 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5555 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5556 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5557
5558 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5559 if (IS_ERR(vdd_dig_reg))
5560 panic("clock-8974: Unable to get the vdd_dig regulator!");
5561
5562 /*
5563 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5564 * until late_init. This may not be necessary with clock handoff;
5565 * Investigate this code on a real non-simulator target to determine
5566 * its necessity.
5567 */
5568 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5569 rpm_regulator_enable(vdd_dig_reg);
5570}
5571
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005572struct clock_init_data msm8974_clock_init_data __initdata = {
5573 .table = msm_clocks_8974,
5574 .size = ARRAY_SIZE(msm_clocks_8974),
5575 .pre_init = msm8974_clock_pre_init,
5576 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005577 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005578};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005579
5580struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5581 .table = msm_clocks_8974_rumi,
5582 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5583 .pre_init = msm8974_rumi_clock_pre_init,
5584};