blob: 6916fe4bf0cb72daaf39c57b96d9f82837e3d9c6 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010014
Thomas Gleixner950f9d92008-01-30 13:34:06 +010015#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/processor.h>
17#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080018#include <asm/sections.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010019#include <asm/uaccess.h>
20#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010021#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070022#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Ingo Molnar9df84992008-02-04 16:48:09 +010024/*
25 * The current flushing context - we pass it instead of 5 arguments:
26 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010027struct cpa_data {
28 unsigned long vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010029 pgprot_t mask_set;
30 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010031 int numpages;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +010032 int flushtlb;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010033 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010034 unsigned force_split : 1;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010035};
36
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010037#ifdef CONFIG_X86_64
38
39static inline unsigned long highmap_start_pfn(void)
40{
41 return __pa(_text) >> PAGE_SHIFT;
42}
43
44static inline unsigned long highmap_end_pfn(void)
45{
46 return __pa(round_up((unsigned long)_end, PMD_SIZE)) >> PAGE_SHIFT;
47}
48
49#endif
50
Ingo Molnar92cb54a2008-02-13 14:37:52 +010051#ifdef CONFIG_DEBUG_PAGEALLOC
52# define debug_pagealloc 1
53#else
54# define debug_pagealloc 0
55#endif
56
Arjan van de Vened724be2008-01-30 13:34:04 +010057static inline int
58within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +010059{
Arjan van de Vened724be2008-01-30 13:34:04 +010060 return addr >= start && addr < end;
61}
62
63/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010064 * Flushing functions
65 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010066
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010067/**
68 * clflush_cache_range - flush a cache range with clflush
69 * @addr: virtual start address
70 * @size: number of bytes to flush
71 *
72 * clflush is an unordered instruction which needs fencing with mfence
73 * to avoid ordering issues.
74 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +010075void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010076{
Ingo Molnar4c61afc2008-01-30 13:34:09 +010077 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010078
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010079 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +010080
81 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
82 clflush(vaddr);
83 /*
84 * Flush any possible final partial cacheline:
85 */
86 clflush(vend);
87
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010088 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010089}
90
Thomas Gleixneraf1e6842008-01-30 13:34:08 +010091static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010092{
Andi Kleen6bb83832008-02-04 16:48:06 +010093 unsigned long cache = (unsigned long)arg;
94
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010095 /*
96 * Flush all to work around Errata in early athlons regarding
97 * large page flushing.
98 */
99 __flush_tlb_all();
100
Andi Kleen6bb83832008-02-04 16:48:06 +0100101 if (cache && boot_cpu_data.x86_model >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100102 wbinvd();
103}
104
Andi Kleen6bb83832008-02-04 16:48:06 +0100105static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100106{
107 BUG_ON(irqs_disabled());
108
Andi Kleen6bb83832008-02-04 16:48:06 +0100109 on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100110}
111
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100112static void __cpa_flush_range(void *arg)
113{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100114 /*
115 * We could optimize that further and do individual per page
116 * tlb invalidates for a low number of pages. Caveat: we must
117 * flush the high aliases on 64bit as well.
118 */
119 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100120}
121
Andi Kleen6bb83832008-02-04 16:48:06 +0100122static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100123{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100124 unsigned int i, level;
125 unsigned long addr;
126
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100127 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100128 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100129
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100130 on_each_cpu(__cpa_flush_range, NULL, 1, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100131
Andi Kleen6bb83832008-02-04 16:48:06 +0100132 if (!cache)
133 return;
134
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100135 /*
136 * We only need to flush on one CPU,
137 * clflush is a MESI-coherent instruction that
138 * will cause all other CPUs to flush the same
139 * cachelines:
140 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100141 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
142 pte_t *pte = lookup_address(addr, &level);
143
144 /*
145 * Only flush present addresses:
146 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100147 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100148 clflush_cache_range((void *) addr, PAGE_SIZE);
149 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100150}
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100153 * Certain areas of memory on x86 require very specific protection flags,
154 * for example the BIOS area or kernel text. Callers don't always get this
155 * right (again, ioremap() on BIOS memory is not uncommon) so this function
156 * checks and fixes these known static required protection bits.
157 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100158static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
159 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100160{
161 pgprot_t forbidden = __pgprot(0);
162
Ingo Molnar687c4822008-01-30 13:34:04 +0100163 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100164 * The BIOS area between 640k and 1Mb needs to be executable for
165 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100166 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100167 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100168 pgprot_val(forbidden) |= _PAGE_NX;
169
170 /*
171 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100172 * Does not cover __inittext since that is gone later on. On
173 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100174 */
175 if (within(address, (unsigned long)_text, (unsigned long)_etext))
176 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100177
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100178 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100179 * The .rodata section needs to be read-only. Using the pfn
180 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100181 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100182 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
183 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100184 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100185
186 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100187
188 return prot;
189}
190
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100191/*
192 * Lookup the page table entry for a virtual address. Return a pointer
193 * to the entry and the level of the mapping.
194 *
195 * Note: We return pud and pmd either when the entry is marked large
196 * or when the present bit is not set. Otherwise we would return a
197 * pointer to a nonexisting mapping.
198 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100199pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100200{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 pgd_t *pgd = pgd_offset_k(address);
202 pud_t *pud;
203 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100204
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100205 *level = PG_LEVEL_NONE;
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 if (pgd_none(*pgd))
208 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 pud = pud_offset(pgd, address);
211 if (pud_none(*pud))
212 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100213
214 *level = PG_LEVEL_1G;
215 if (pud_large(*pud) || !pud_present(*pud))
216 return (pte_t *)pud;
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 pmd = pmd_offset(pud, address);
219 if (pmd_none(*pmd))
220 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100221
222 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100223 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100226 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100227
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100228 return pte_offset_kernel(pmd, address);
229}
230
Ingo Molnar9df84992008-02-04 16:48:09 +0100231/*
232 * Set the new pmd in all the pgds we know about:
233 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100234static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100235{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100236 /* change init_mm */
237 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100238#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100239 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100240 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100242 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100243 pgd_t *pgd;
244 pud_t *pud;
245 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100246
Ingo Molnar44af6c42008-01-30 13:34:03 +0100247 pgd = (pgd_t *)page_address(page) + pgd_index(address);
248 pud = pud_offset(pgd, address);
249 pmd = pmd_offset(pud, address);
250 set_pte_atomic((pte_t *)pmd, pte);
251 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100253#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
Ingo Molnar9df84992008-02-04 16:48:09 +0100256static int
257try_preserve_large_page(pte_t *kpte, unsigned long address,
258 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100259{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100260 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100261 pte_t new_pte, old_pte, *tmp;
262 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100263 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100264 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100265
Andi Kleenc9caa022008-03-12 03:53:29 +0100266 if (cpa->force_split)
267 return 1;
268
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100269 spin_lock_irqsave(&pgd_lock, flags);
270 /*
271 * Check for races, another CPU might have split this page
272 * up already:
273 */
274 tmp = lookup_address(address, &level);
275 if (tmp != kpte)
276 goto out_unlock;
277
278 switch (level) {
279 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100280 psize = PMD_PAGE_SIZE;
281 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100282 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100283#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100284 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100285 psize = PUD_PAGE_SIZE;
286 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100287 break;
288#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100289 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100290 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100291 goto out_unlock;
292 }
293
294 /*
295 * Calculate the number of pages, which fit into this large
296 * page starting at address:
297 */
298 nextpage_addr = (address + psize) & pmask;
299 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100300 if (numpages < cpa->numpages)
301 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100302
303 /*
304 * We are safe now. Check whether the new pgprot is the same:
305 */
306 old_pte = *kpte;
307 old_prot = new_prot = pte_pgprot(old_pte);
308
309 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
310 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100311
312 /*
313 * old_pte points to the large page base address. So we need
314 * to add the offset of the virtual address:
315 */
316 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
317 cpa->pfn = pfn;
318
319 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100320
321 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100322 * We need to check the full range, whether
323 * static_protection() requires a different pgprot for one of
324 * the pages in the range we try to preserve:
325 */
326 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100327 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100328 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100329 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100330
331 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
332 goto out_unlock;
333 }
334
335 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100336 * If there are no changes, return. maxpages has been updated
337 * above:
338 */
339 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100340 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100341 goto out_unlock;
342 }
343
344 /*
345 * We need to change the attributes. Check, whether we can
346 * change the large page in one go. We request a split, when
347 * the address is not aligned and the number of pages is
348 * smaller than the number of pages in the large page. Note
349 * that we limited the number of possible pages already to
350 * the number of pages in the large page.
351 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100352 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100353 /*
354 * The address is aligned and the number of pages
355 * covers the full page.
356 */
357 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
358 __set_pmd_pte(kpte, address, new_pte);
359 cpa->flushtlb = 1;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100360 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100361 }
362
363out_unlock:
364 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100365
Ingo Molnarbeaff632008-02-04 16:48:09 +0100366 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100367}
368
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100369static LIST_HEAD(page_pool);
370static unsigned long pool_size, pool_pages, pool_low;
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100371static unsigned long pool_used, pool_failed;
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100372
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100373static void cpa_fill_pool(struct page **ret)
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100374{
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100375 gfp_t gfp = GFP_KERNEL;
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100376 unsigned long flags;
377 struct page *p;
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100378
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100379 /*
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100380 * Avoid recursion (on debug-pagealloc) and also signal
381 * our priority to get to these pagetables:
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100382 */
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100383 if (current->flags & PF_MEMALLOC)
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100384 return;
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100385 current->flags |= PF_MEMALLOC;
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100386
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100387 /*
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100388 * Allocate atomically from atomic contexts:
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100389 */
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100390 if (in_atomic() || irqs_disabled() || debug_pagealloc)
391 gfp = GFP_ATOMIC | __GFP_NORETRY | __GFP_NOWARN;
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100392
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100393 while (pool_pages < pool_size || (ret && !*ret)) {
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100394 p = alloc_pages(gfp, 0);
395 if (!p) {
396 pool_failed++;
397 break;
398 }
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100399 /*
400 * If the call site needs a page right now, provide it:
401 */
402 if (ret && !*ret) {
403 *ret = p;
404 continue;
405 }
406 spin_lock_irqsave(&pgd_lock, flags);
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100407 list_add(&p->lru, &page_pool);
408 pool_pages++;
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100409 spin_unlock_irqrestore(&pgd_lock, flags);
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100410 }
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100411
412 current->flags &= ~PF_MEMALLOC;
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100413}
414
415#define SHIFT_MB (20 - PAGE_SHIFT)
416#define ROUND_MB_GB ((1 << 10) - 1)
417#define SHIFT_MB_GB 10
418#define POOL_PAGES_PER_GB 16
419
420void __init cpa_init(void)
421{
422 struct sysinfo si;
423 unsigned long gb;
424
425 si_meminfo(&si);
426 /*
427 * Calculate the number of pool pages:
428 *
429 * Convert totalram (nr of pages) to MiB and round to the next
430 * GiB. Shift MiB to Gib and multiply the result by
431 * POOL_PAGES_PER_GB:
432 */
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100433 if (debug_pagealloc) {
434 gb = ((si.totalram >> SHIFT_MB) + ROUND_MB_GB) >> SHIFT_MB_GB;
435 pool_size = POOL_PAGES_PER_GB * gb;
436 } else {
437 pool_size = 1;
438 }
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100439 pool_low = pool_size;
440
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100441 cpa_fill_pool(NULL);
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100442 printk(KERN_DEBUG
443 "CPA: page pool initialized %lu of %lu pages preallocated\n",
444 pool_pages, pool_size);
445}
446
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100447static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100448{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100449 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100450 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100451 pte_t *pbase, *tmp;
452 pgprot_t ref_prot;
453 struct page *base;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100454
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100455 /*
456 * Get a page from the pool. The pool list is protected by the
457 * pgd_lock, which we have to take anyway for the split
458 * operation:
459 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100460 spin_lock_irqsave(&pgd_lock, flags);
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100461 if (list_empty(&page_pool)) {
462 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100463 base = NULL;
464 cpa_fill_pool(&base);
465 if (!base)
466 return -ENOMEM;
467 spin_lock_irqsave(&pgd_lock, flags);
468 } else {
469 base = list_first_entry(&page_pool, struct page, lru);
470 list_del(&base->lru);
471 pool_pages--;
472
473 if (pool_pages < pool_low)
474 pool_low = pool_pages;
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100475 }
476
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100477 /*
478 * Check for races, another CPU might have split this page
479 * up for us already:
480 */
481 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100482 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100483 goto out_unlock;
484
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100485 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700486 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100487 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100488
Andi Kleenf07333f2008-02-04 16:48:09 +0100489#ifdef CONFIG_X86_64
490 if (level == PG_LEVEL_1G) {
491 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
492 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100493 }
494#endif
495
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100496 /*
497 * Get the target pfn from the original entry:
498 */
499 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100500 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100501 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100502
503 /*
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100504 * Install the new, split up pagetable. Important details here:
Huang, Ying4c881ca2008-01-30 13:34:04 +0100505 *
506 * On Intel the NX bit of all levels must be cleared to make a
507 * page executable. See section 4.13.2 of Intel 64 and IA-32
508 * Architectures Software Developer's Manual).
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100509 *
510 * Mark the entry present. The current mapping might be
511 * set to not present, which we preserved above.
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100512 */
Huang, Ying4c881ca2008-01-30 13:34:04 +0100513 ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100514 pgprot_val(ref_prot) |= _PAGE_PRESENT;
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100515 __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100516 base = NULL;
517
518out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100519 /*
520 * If we dropped out via the lookup_address check under
521 * pgd_lock then stick the page back into the pool:
522 */
523 if (base) {
524 list_add(&base->lru, &page_pool);
525 pool_pages++;
526 } else
527 pool_used++;
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100528 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100529
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100530 return 0;
531}
532
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100533static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100534{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100535 unsigned long address = cpa->vaddr;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100536 int do_split, err;
537 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100538 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100540repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100541 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 if (!kpte)
Ingo Molnard1a4be62008-04-18 21:32:22 +0200543 return 0;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100544
545 old_pte = *kpte;
546 if (!pte_val(old_pte)) {
547 if (!primary)
548 return 0;
549 printk(KERN_WARNING "CPA: called for zero pte. "
550 "vaddr = %lx cpa->vaddr = %lx\n", address,
551 cpa->vaddr);
552 WARN_ON(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 return -EINVAL;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100554 }
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100555
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100556 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100557 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100558 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100559 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100560
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100561 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
562 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100563
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100564 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100565
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100566 /*
567 * We need to keep the pfn from the existing PTE,
568 * after all we're only going to change it's attributes
569 * not the memory it points to
570 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100571 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
572 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100573 /*
574 * Do we really change anything ?
575 */
576 if (pte_val(old_pte) != pte_val(new_pte)) {
577 set_pte_atomic(kpte, new_pte);
578 cpa->flushtlb = 1;
579 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100580 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100581 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100583
584 /*
585 * Check, whether we can keep the large page intact
586 * and just change the pte:
587 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100588 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100589 /*
590 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100591 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100592 * try_large_page:
593 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100594 if (do_split <= 0)
595 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100596
597 /*
598 * We have to split the large page:
599 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100600 err = split_large_page(kpte, address);
601 if (!err) {
602 cpa->flushtlb = 1;
603 goto repeat;
604 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100605
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100606 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100607}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100609static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
610
611static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100612{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100613 struct cpa_data alias_cpa;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100614 int ret = 0;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100615
616 if (cpa->pfn > max_pfn_mapped)
617 return 0;
618
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100619 /*
620 * No need to redo, when the primary call touched the direct
621 * mapping already:
622 */
623 if (!within(cpa->vaddr, PAGE_OFFSET,
624 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100625
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100626 alias_cpa = *cpa;
627 alias_cpa.vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT);
628
629 ret = __change_page_attr_set_clr(&alias_cpa, 0);
630 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100631
Arjan van de Ven488fd992008-01-30 13:34:07 +0100632#ifdef CONFIG_X86_64
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100633 if (ret)
634 return ret;
Thomas Gleixner08797502008-01-30 13:34:09 +0100635 /*
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100636 * No need to redo, when the primary call touched the high
637 * mapping already:
638 */
639 if (within(cpa->vaddr, (unsigned long) _text, (unsigned long) _end))
640 return 0;
641
642 /*
Thomas Gleixner08797502008-01-30 13:34:09 +0100643 * If the physical address is inside the kernel map, we need
644 * to touch the high mapped kernel as well:
645 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100646 if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn()))
647 return 0;
Thomas Gleixner08797502008-01-30 13:34:09 +0100648
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100649 alias_cpa = *cpa;
650 alias_cpa.vaddr =
651 (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base;
652
653 /*
654 * The high mapping range is imprecise, so ignore the return value.
655 */
656 __change_page_attr_set_clr(&alias_cpa, 0);
Thomas Gleixner08797502008-01-30 13:34:09 +0100657#endif
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100658 return ret;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100659}
660
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100661static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100662{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100663 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100664
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100665 while (numpages) {
666 /*
667 * Store the remaining nr of pages for the large page
668 * preservation check.
669 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100670 cpa->numpages = numpages;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100671
672 ret = __change_page_attr(cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100673 if (ret)
674 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100675
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100676 if (checkalias) {
677 ret = cpa_process_alias(cpa);
678 if (ret)
679 return ret;
680 }
681
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100682 /*
683 * Adjust the number of pages with the result of the
684 * CPA operation. Either a large page has been
685 * preserved or a single page update happened.
686 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100687 BUG_ON(cpa->numpages > numpages);
688 numpages -= cpa->numpages;
689 cpa->vaddr += cpa->numpages * PAGE_SIZE;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100690 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100691 return 0;
692}
693
Andi Kleen6bb83832008-02-04 16:48:06 +0100694static inline int cache_attr(pgprot_t attr)
695{
696 return pgprot_val(attr) &
697 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
698}
699
Thomas Gleixnerff314522008-01-30 13:34:08 +0100700static int change_page_attr_set_clr(unsigned long addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100701 pgprot_t mask_set, pgprot_t mask_clr,
702 int force_split)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100703{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100704 struct cpa_data cpa;
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100705 int ret, cache, checkalias;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100706
707 /*
708 * Check, if we are requested to change a not supported
709 * feature:
710 */
711 mask_set = canon_pgprot(mask_set);
712 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100713 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100714 return 0;
715
Thomas Gleixner69b14152008-02-13 11:04:50 +0100716 /* Ensure we are PAGE_SIZE aligned */
717 if (addr & ~PAGE_MASK) {
718 addr &= PAGE_MASK;
719 /*
720 * People should not be passing in unaligned addresses:
721 */
722 WARN_ON_ONCE(1);
723 }
724
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100725 cpa.vaddr = addr;
726 cpa.numpages = numpages;
727 cpa.mask_set = mask_set;
728 cpa.mask_clr = mask_clr;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100729 cpa.flushtlb = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100730 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100731
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100732 /* No alias checking for _NX bit modifications */
733 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
734
735 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100736
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100737 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100738 * Check whether we really changed something:
739 */
740 if (!cpa.flushtlb)
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100741 goto out;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100742
743 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100744 * No need to flush, when we did not set any of the caching
745 * attributes:
746 */
747 cache = cache_attr(mask_set);
748
749 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100750 * On success we use clflush, when the CPU supports it to
751 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100752 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100753 * wbindv):
754 */
755 if (!ret && cpu_has_clflush)
Andi Kleen6bb83832008-02-04 16:48:06 +0100756 cpa_flush_range(addr, numpages, cache);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100757 else
Andi Kleen6bb83832008-02-04 16:48:06 +0100758 cpa_flush_all(cache);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100759
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100760out:
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100761 cpa_fill_pool(NULL);
762
Thomas Gleixnerff314522008-01-30 13:34:08 +0100763 return ret;
764}
765
Thomas Gleixner56744542008-01-30 13:34:08 +0100766static inline int change_page_attr_set(unsigned long addr, int numpages,
767 pgprot_t mask)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100768{
Andi Kleenc9caa022008-03-12 03:53:29 +0100769 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100770}
771
Thomas Gleixner56744542008-01-30 13:34:08 +0100772static inline int change_page_attr_clear(unsigned long addr, int numpages,
773 pgprot_t mask)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100774{
Andi Kleenc9caa022008-03-12 03:53:29 +0100775 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100776}
777
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700778int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100779{
Suresh Siddhade33c442008-04-25 17:07:22 -0700780 /*
781 * for now UC MINUS. see comments in ioremap_nocache()
782 */
Thomas Gleixner72932c72008-01-30 13:34:08 +0100783 return change_page_attr_set(addr, numpages,
Suresh Siddhade33c442008-04-25 17:07:22 -0700784 __pgprot(_PAGE_CACHE_UC_MINUS));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100785}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700786
787int set_memory_uc(unsigned long addr, int numpages)
788{
Suresh Siddhade33c442008-04-25 17:07:22 -0700789 /*
790 * for now UC MINUS. see comments in ioremap_nocache()
791 */
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700792 if (reserve_memtype(addr, addr + numpages * PAGE_SIZE,
Suresh Siddhade33c442008-04-25 17:07:22 -0700793 _PAGE_CACHE_UC_MINUS, NULL))
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700794 return -EINVAL;
795
796 return _set_memory_uc(addr, numpages);
797}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100798EXPORT_SYMBOL(set_memory_uc);
799
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700800int _set_memory_wc(unsigned long addr, int numpages)
801{
802 return change_page_attr_set(addr, numpages,
803 __pgprot(_PAGE_CACHE_WC));
804}
805
806int set_memory_wc(unsigned long addr, int numpages)
807{
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200808 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700809 return set_memory_uc(addr, numpages);
810
811 if (reserve_memtype(addr, addr + numpages * PAGE_SIZE,
812 _PAGE_CACHE_WC, NULL))
813 return -EINVAL;
814
815 return _set_memory_wc(addr, numpages);
816}
817EXPORT_SYMBOL(set_memory_wc);
818
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700819int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100820{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100821 return change_page_attr_clear(addr, numpages,
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700822 __pgprot(_PAGE_CACHE_MASK));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100823}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700824
825int set_memory_wb(unsigned long addr, int numpages)
826{
827 free_memtype(addr, addr + numpages * PAGE_SIZE);
828
829 return _set_memory_wb(addr, numpages);
830}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100831EXPORT_SYMBOL(set_memory_wb);
832
833int set_memory_x(unsigned long addr, int numpages)
834{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100835 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100836}
837EXPORT_SYMBOL(set_memory_x);
838
839int set_memory_nx(unsigned long addr, int numpages)
840{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100841 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100842}
843EXPORT_SYMBOL(set_memory_nx);
844
845int set_memory_ro(unsigned long addr, int numpages)
846{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100847 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100848}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100849
850int set_memory_rw(unsigned long addr, int numpages)
851{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100852 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100853}
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100854
855int set_memory_np(unsigned long addr, int numpages)
856{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100857 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT));
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100858}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100859
Andi Kleenc9caa022008-03-12 03:53:29 +0100860int set_memory_4k(unsigned long addr, int numpages)
861{
862 return change_page_attr_set_clr(addr, numpages, __pgprot(0),
863 __pgprot(0), 1);
864}
865
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100866int set_pages_uc(struct page *page, int numpages)
867{
868 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100869
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100870 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100871}
872EXPORT_SYMBOL(set_pages_uc);
873
874int set_pages_wb(struct page *page, int numpages)
875{
876 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100877
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100878 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100879}
880EXPORT_SYMBOL(set_pages_wb);
881
882int set_pages_x(struct page *page, int numpages)
883{
884 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100885
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100886 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100887}
888EXPORT_SYMBOL(set_pages_x);
889
890int set_pages_nx(struct page *page, int numpages)
891{
892 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100893
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100894 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100895}
896EXPORT_SYMBOL(set_pages_nx);
897
898int set_pages_ro(struct page *page, int numpages)
899{
900 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100901
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100902 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100903}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100904
905int set_pages_rw(struct page *page, int numpages)
906{
907 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100908
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100909 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100910}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100913
914static int __set_pages_p(struct page *page, int numpages)
915{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100916 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
917 .numpages = numpages,
918 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
919 .mask_clr = __pgprot(0)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100920
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100921 return __change_page_attr_set_clr(&cpa, 1);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100922}
923
924static int __set_pages_np(struct page *page, int numpages)
925{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100926 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
927 .numpages = numpages,
928 .mask_set = __pgprot(0),
929 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100930
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100931 return __change_page_attr_set_clr(&cpa, 1);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100932}
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934void kernel_map_pages(struct page *page, int numpages, int enable)
935{
936 if (PageHighMem(page))
937 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100938 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -0700939 debug_check_no_locks_freed(page_address(page),
940 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100941 }
Ingo Molnarde5097c2006-01-09 15:59:21 -0800942
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100943 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +0100944 * If page allocator is not up yet then do not call c_p_a():
945 */
946 if (!debug_pagealloc_enabled)
947 return;
948
949 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +0100950 * The return value is ignored as the calls cannot fail.
951 * Large pages are kept enabled at boot time, and are
952 * split up quickly with DEBUG_PAGEALLOC. If a splitup
953 * fails here (due to temporary memory shortage) no damage
954 * is done because we just keep the largepage intact up
955 * to the next attempt when it will likely be split up:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100957 if (enable)
958 __set_pages_p(page, numpages);
959 else
960 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100961
962 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100963 * We should perform an IPI and flush all tlbs,
964 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 */
966 __flush_tlb_all();
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100967
968 /*
969 * Try to refill the page pool here. We can do this only after
970 * the tlb flush.
971 */
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100972 cpa_fill_pool(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +0100974
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +0200975#ifdef CONFIG_DEBUG_FS
976static int dpa_show(struct seq_file *m, void *v)
977{
978 seq_puts(m, "DEBUG_PAGEALLOC\n");
979 seq_printf(m, "pool_size : %lu\n", pool_size);
980 seq_printf(m, "pool_pages : %lu\n", pool_pages);
981 seq_printf(m, "pool_low : %lu\n", pool_low);
982 seq_printf(m, "pool_used : %lu\n", pool_used);
983 seq_printf(m, "pool_failed : %lu\n", pool_failed);
984
985 return 0;
986}
987
988static int dpa_open(struct inode *inode, struct file *filp)
989{
990 return single_open(filp, dpa_show, NULL);
991}
992
993static const struct file_operations dpa_fops = {
994 .open = dpa_open,
995 .read = seq_read,
996 .llseek = seq_lseek,
997 .release = single_release,
998};
999
Ingo Molnara4928cf2008-04-23 13:20:56 +02001000static int __init debug_pagealloc_proc_init(void)
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +02001001{
1002 struct dentry *de;
1003
1004 de = debugfs_create_file("debug_pagealloc", 0600, NULL, NULL,
1005 &dpa_fops);
1006 if (!de)
1007 return -ENOMEM;
1008
1009 return 0;
1010}
1011__initcall(debug_pagealloc_proc_init);
1012#endif
1013
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001014#ifdef CONFIG_HIBERNATION
1015
1016bool kernel_page_present(struct page *page)
1017{
1018 unsigned int level;
1019 pte_t *pte;
1020
1021 if (PageHighMem(page))
1022 return false;
1023
1024 pte = lookup_address((unsigned long)page_address(page), &level);
1025 return (pte_val(*pte) & _PAGE_PRESENT);
1026}
1027
1028#endif /* CONFIG_HIBERNATION */
1029
1030#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001031
1032/*
1033 * The testcases use internal knowledge of the implementation that shouldn't
1034 * be exposed to the rest of the kernel. Include these directly here.
1035 */
1036#ifdef CONFIG_CPA_DEBUG
1037#include "pageattr-test.c"
1038#endif