blob: e65b5baeb53bd00181a32386cee0cf4d5f9e52a9 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010019
Russell King15d07dc2012-03-28 18:30:01 +010020#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010021#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000022#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050023#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
25#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Neil Leederf06ab972011-10-25 17:57:26 -040031#include <asm/mmu_writeable.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010032
33#include <asm/mach/arch.h>
34#include <asm/mach/map.h>
35
Greg Reidcf105492012-10-12 12:14:12 -040036#include <asm/user_accessible_timer.h>
37
Russell Kingd111e8f2006-09-27 15:27:33 +010038#include "mm.h"
39
Russell Kingd111e8f2006-09-27 15:27:33 +010040/*
41 * empty_zero_page is a special page that is used for
42 * zero-initialized data and COW.
43 */
44struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040045EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010046
47/*
48 * The pmd table for the upper-most set of pages.
49 */
50pmd_t *top_pmd;
51
Russell Kingae8f1542006-09-27 15:38:34 +010052#define CPOLICY_UNCACHED 0
53#define CPOLICY_BUFFERED 1
54#define CPOLICY_WRITETHROUGH 2
55#define CPOLICY_WRITEBACK 3
56#define CPOLICY_WRITEALLOC 4
57
Neil Leederf06ab972011-10-25 17:57:26 -040058#define RX_AREA_START _text
59#define RX_AREA_END __start_rodata
60
Russell Kingae8f1542006-09-27 15:38:34 +010061static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
62static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010063pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010064pgprot_t pgprot_kernel;
65
Imre_Deak44b18692007-02-11 13:45:13 +010066EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010067EXPORT_SYMBOL(pgprot_kernel);
68
69struct cachepolicy {
70 const char policy[16];
71 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010072 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000073 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010074};
75
76static struct cachepolicy cache_policies[] __initdata = {
77 {
78 .policy = "uncached",
79 .cr_mask = CR_W|CR_C,
80 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010081 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010082 }, {
83 .policy = "buffered",
84 .cr_mask = CR_C,
85 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010086 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010087 }, {
88 .policy = "writethrough",
89 .cr_mask = 0,
90 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010091 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010092 }, {
93 .policy = "writeback",
94 .cr_mask = 0,
95 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010096 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010097 }, {
98 .policy = "writealloc",
99 .cr_mask = 0,
100 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100101 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +0100102 }
103};
104
105/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100106 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100107 * problems by allowing the cache or the cache and
108 * writebuffer to be turned off. (Note: the write
109 * buffer should not be on and the cache off).
110 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100111static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100112{
113 int i;
114
115 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
116 int len = strlen(cache_policies[i].policy);
117
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100118 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100119 cachepolicy = i;
120 cr_alignment &= ~cache_policies[i].cr_mask;
121 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100122 break;
123 }
124 }
125 if (i == ARRAY_SIZE(cache_policies))
126 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000127 /*
128 * This restriction is partly to do with the way we boot; it is
129 * unpredictable to have memory mapped using two different sets of
130 * memory attributes (shared, type, and cache attribs). We can not
131 * change these attributes once the initial assembly has setup the
132 * page tables.
133 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100134 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
135 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
136 cachepolicy = CPOLICY_WRITEBACK;
137 }
Russell Kingae8f1542006-09-27 15:38:34 +0100138 flush_cache_all();
139 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100140 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100141}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100143
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100145{
146 char *p = "buffered";
147 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100148 early_cachepolicy(p);
149 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100150}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100152
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100153static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100154{
155 char *p = "uncached";
156 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157 early_cachepolicy(p);
158 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100159}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100161
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000162#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100164{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100166 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100167 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100168 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100169 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100170}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100171early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000172#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100173
174static int __init noalign_setup(char *__unused)
175{
176 cr_alignment &= ~CR_A;
177 cr_no_alignment &= ~CR_A;
178 set_cr(cr_alignment);
179 return 1;
180}
181__setup("noalign", noalign_setup);
182
Russell King255d1f82006-12-18 00:12:47 +0000183#ifndef CONFIG_SMP
184void adjust_cr(unsigned long mask, unsigned long set)
185{
186 unsigned long flags;
187
188 mask &= ~CR_A;
189
190 set &= mask;
191
192 local_irq_save(flags);
193
194 cr_no_alignment = (cr_no_alignment & ~mask) | set;
195 cr_alignment = (cr_alignment & ~mask) | set;
196
197 set_cr((get_cr() & ~mask) | set);
198
199 local_irq_restore(flags);
200}
201#endif
202
Russell King36bb94b2010-11-16 08:40:36 +0000203#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000204#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100205
Russell Kingb29e9f52007-04-21 10:47:29 +0100206static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100207 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100208 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
209 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100210 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000211 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100212 .domain = DOMAIN_IO,
213 },
214 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100215 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100216 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000217 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100218 .domain = DOMAIN_IO,
219 },
220 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100221 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100222 .prot_l1 = PMD_TYPE_TABLE,
223 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
224 .domain = DOMAIN_IO,
225 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100226 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100227 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100228 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000229 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100230 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100231 },
Russell Kingebb4c652008-11-09 11:18:36 +0000232 [MT_UNCACHED] = {
233 .prot_pte = PROT_PTE_DEVICE,
234 .prot_l1 = PMD_TYPE_TABLE,
235 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
236 .domain = DOMAIN_IO,
237 },
Russell Kingae8f1542006-09-27 15:38:34 +0100238 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100239 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100240 .domain = DOMAIN_KERNEL,
241 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000242#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100243 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100244 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100245 .domain = DOMAIN_KERNEL,
246 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000247#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100248 [MT_LOW_VECTORS] = {
249 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000250 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100251 .prot_l1 = PMD_TYPE_TABLE,
252 .domain = DOMAIN_USER,
253 },
254 [MT_HIGH_VECTORS] = {
255 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000256 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .prot_l1 = PMD_TYPE_TABLE,
258 .domain = DOMAIN_USER,
259 },
260 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000261 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100262 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100263 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100264 .domain = DOMAIN_KERNEL,
265 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266 [MT_MEMORY_R] = {
267 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
268 .domain = DOMAIN_KERNEL,
269 },
270 [MT_MEMORY_RW] = {
271 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_XN,
272 .domain = DOMAIN_KERNEL,
273 },
274 [MT_MEMORY_RX] = {
275 .prot_sect = PMD_TYPE_SECT,
276 .domain = DOMAIN_KERNEL,
277 },
Russell Kingae8f1542006-09-27 15:38:34 +0100278 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100279 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100280 .domain = DOMAIN_KERNEL,
281 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100282 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100283 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000284 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100285 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100286 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
287 .domain = DOMAIN_KERNEL,
288 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100289 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100290 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000291 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100292 .prot_l1 = PMD_TYPE_TABLE,
293 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
294 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100295 },
296 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000297 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100298 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100299 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100300 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700301 [MT_MEMORY_SO] = {
302 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
303 L_PTE_MT_UNCACHED,
304 .prot_l1 = PMD_TYPE_TABLE,
305 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
306 PMD_SECT_UNCACHED | PMD_SECT_XN,
307 .domain = DOMAIN_KERNEL,
308 },
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100309 [MT_MEMORY_DMA_READY] = {
310 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
311 .prot_l1 = PMD_TYPE_TABLE,
312 .domain = DOMAIN_KERNEL,
313 },
Greg Reidcf105492012-10-12 12:14:12 -0400314 [MT_DEVICE_USER_ACCESSIBLE] = {
315 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
316 L_PTE_SHARED | L_PTE_USER | L_PTE_RDONLY,
317 .prot_l1 = PMD_TYPE_TABLE,
318 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
319 .domain = DOMAIN_IO,
320 },
Russell Kingae8f1542006-09-27 15:38:34 +0100321};
322
Russell Kingb29e9f52007-04-21 10:47:29 +0100323const struct mem_type *get_mem_type(unsigned int type)
324{
325 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
326}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200327EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100328
Laura Abbottfbaf31e2013-06-12 09:44:18 -0700329#define PTE_SET_FN(_name, pteop) \
330static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
331 void *data) \
332{ \
333 pte_t pte = pteop(*ptep); \
334\
335 set_pte_ext(ptep, pte, 0); \
336 return 0; \
337} \
338
339#define SET_MEMORY_FN(_name, callback) \
340int set_memory_##_name(unsigned long addr, int numpages) \
341{ \
342 unsigned long start = addr; \
343 unsigned long size = PAGE_SIZE*numpages; \
344 unsigned end = start + size; \
345\
346 if (start < MODULES_VADDR || start >= MODULES_END) \
347 return -EINVAL;\
348\
349 if (end < MODULES_VADDR || end >= MODULES_END) \
350 return -EINVAL; \
351\
352 apply_to_page_range(&init_mm, start, size, callback, NULL); \
353 flush_tlb_kernel_range(start, end); \
354 return 0;\
355}
356
357PTE_SET_FN(ro, pte_wrprotect)
358PTE_SET_FN(rw, pte_mkwrite)
359PTE_SET_FN(x, pte_mkexec)
360PTE_SET_FN(nx, pte_mknexec)
361
362SET_MEMORY_FN(ro, pte_set_ro)
363SET_MEMORY_FN(rw, pte_set_rw)
364SET_MEMORY_FN(x, pte_set_x)
365SET_MEMORY_FN(nx, pte_set_nx)
366
Russell Kingae8f1542006-09-27 15:38:34 +0100367/*
368 * Adjust the PMD section entries according to the CPU in use.
369 */
370static void __init build_mem_type_table(void)
371{
372 struct cachepolicy *cp;
373 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100374 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100375 int cpu_arch = cpu_architecture();
376 int i;
377
Catalin Marinas11179d82007-07-20 11:42:24 +0100378 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100379#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100380 if (cachepolicy > CPOLICY_BUFFERED)
381 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100382#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100383 if (cachepolicy > CPOLICY_WRITETHROUGH)
384 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100385#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100386 }
Russell Kingae8f1542006-09-27 15:38:34 +0100387 if (cpu_arch < CPU_ARCH_ARMv5) {
388 if (cachepolicy >= CPOLICY_WRITEALLOC)
389 cachepolicy = CPOLICY_WRITEBACK;
390 ecc_mask = 0;
391 }
Russell Kingf00ec482010-09-04 10:47:48 +0100392 if (is_smp())
393 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100394
395 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000396 * Strip out features not present on earlier architectures.
397 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
398 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100399 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000400 if (cpu_arch < CPU_ARCH_ARMv5)
401 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
402 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
403 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
404 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
405 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100406
407 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000408 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
409 * "update-able on write" bit on ARM610). However, Xscale and
410 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100411 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000412 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100413 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100414 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100415 mem_types[i].prot_l1 &= ~PMD_BIT4;
416 }
417 } else if (cpu_arch < CPU_ARCH_ARMv6) {
418 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100419 if (mem_types[i].prot_l1)
420 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100421 if (mem_types[i].prot_sect)
422 mem_types[i].prot_sect |= PMD_BIT4;
423 }
424 }
Russell Kingae8f1542006-09-27 15:38:34 +0100425
Russell Kingb1cce6b2008-11-04 10:52:28 +0000426 /*
427 * Mark the device areas according to the CPU/architecture.
428 */
429 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
430 if (!cpu_is_xsc3()) {
431 /*
432 * Mark device regions on ARMv6+ as execute-never
433 * to prevent speculative instruction fetches.
434 */
435 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
436 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
437 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
438 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
439 }
440 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
441 /*
442 * For ARMv7 with TEX remapping,
443 * - shared device is SXCB=1100
444 * - nonshared device is SXCB=0100
445 * - write combine device mem is SXCB=0001
446 * (Uncached Normal memory)
447 */
448 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
449 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
450 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
451 } else if (cpu_is_xsc3()) {
452 /*
453 * For Xscale3,
454 * - shared device is TEXCB=00101
455 * - nonshared device is TEXCB=01000
456 * - write combine device mem is TEXCB=00100
457 * (Inner/Outer Uncacheable in xsc3 parlance)
458 */
459 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
460 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
461 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
462 } else {
463 /*
464 * For ARMv6 and ARMv7 without TEX remapping,
465 * - shared device is TEXCB=00001
466 * - nonshared device is TEXCB=01000
467 * - write combine device mem is TEXCB=00100
468 * (Uncached Normal in ARMv6 parlance).
469 */
470 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
471 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
472 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
473 }
474 } else {
475 /*
476 * On others, write combining is "Uncached/Buffered"
477 */
478 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
479 }
480
481 /*
482 * Now deal with the memory-type mappings
483 */
Russell Kingae8f1542006-09-27 15:38:34 +0100484 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100485 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
486
Russell Kingbb30f362008-09-06 20:04:59 +0100487 /*
488 * Only use write-through for non-SMP systems
489 */
Russell Kingf00ec482010-09-04 10:47:48 +0100490 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100491 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100492
493 /*
494 * Enable CPU-specific coherency if supported.
495 * (Only available on XSC3 at the moment.)
496 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100497 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000498 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100499 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100500 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100501 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
502 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
503 }
Russell Kingae8f1542006-09-27 15:38:34 +0100504 /*
505 * ARMv6 and above have extended page tables.
506 */
507 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000508#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100509 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100510 * Mark cache clean areas and XIP ROM read only
511 * from SVC mode and no access from userspace.
512 */
513 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
515 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Russell Kingae8f1542006-09-27 15:38:34 +0100516 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
517 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000518#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100519
Russell Kingf00ec482010-09-04 10:47:48 +0100520 if (is_smp()) {
521 /*
522 * Mark memory with the "shared" attribute
523 * for SMP systems
524 */
525 user_pgprot |= L_PTE_SHARED;
526 kern_pgprot |= L_PTE_SHARED;
527 vecs_pgprot |= L_PTE_SHARED;
528 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
529 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
530 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
531 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
532 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
533 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100534 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100535 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_S;
537 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
538 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_S;
Russell Kingf00ec482010-09-04 10:47:48 +0100539 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
540 }
Russell Kingae8f1542006-09-27 15:38:34 +0100541 }
542
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100543 /*
544 * Non-cacheable Normal - intended for memory areas that must
545 * not cause dirty cache line writebacks when used
546 */
547 if (cpu_arch >= CPU_ARCH_ARMv6) {
548 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
549 /* Non-cacheable Normal is XCB = 001 */
550 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
551 PMD_SECT_BUFFERED;
552 } else {
553 /* For both ARMv6 and non-TEX-remapping ARMv7 */
554 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
555 PMD_SECT_TEX(1);
556 }
557 } else {
558 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
559 }
560
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000561#ifdef CONFIG_ARM_LPAE
562 /*
563 * Do not generate access flag faults for the kernel mappings.
564 */
565 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
566 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100567 if (mem_types[i].prot_sect)
568 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000569 }
570 kern_pgprot |= PTE_EXT_AF;
571 vecs_pgprot |= PTE_EXT_AF;
572#endif
573
Russell Kingae8f1542006-09-27 15:38:34 +0100574 for (i = 0; i < 16; i++) {
575 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100576 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100577 }
578
Russell Kingbb30f362008-09-06 20:04:59 +0100579 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
580 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100581
Imre_Deak44b18692007-02-11 13:45:13 +0100582 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100583 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000584 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100585
586 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
587 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
588 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100589 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100590 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100591 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700592 mem_types[MT_MEMORY_R].prot_sect |= ecc_mask | cp->pmd;
593 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
594 mem_types[MT_MEMORY_RX].prot_sect |= ecc_mask | cp->pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100595 mem_types[MT_ROM].prot_sect |= cp->pmd;
596
597 switch (cp->pmd) {
598 case PMD_SECT_WT:
599 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
600 break;
601 case PMD_SECT_WB:
602 case PMD_SECT_WBWA:
603 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
604 break;
605 }
606 printk("Memory policy: ECC %sabled, Data cache %s\n",
607 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100608
609 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
610 struct mem_type *t = &mem_types[i];
611 if (t->prot_l1)
612 t->prot_l1 |= PMD_DOMAIN(t->domain);
613 if (t->prot_sect)
614 t->prot_sect |= PMD_DOMAIN(t->domain);
615 }
Russell Kingae8f1542006-09-27 15:38:34 +0100616}
617
Catalin Marinasd9073872010-09-13 16:01:24 +0100618#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
619pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
620 unsigned long size, pgprot_t vma_prot)
621{
622 if (!pfn_valid(pfn))
623 return pgprot_noncached(vma_prot);
624 else if (file->f_flags & O_SYNC)
625 return pgprot_writecombine(vma_prot);
626 return vma_prot;
627}
628EXPORT_SYMBOL(phys_mem_access_prot);
629#endif
630
Russell Kingae8f1542006-09-27 15:38:34 +0100631#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
632
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400633static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000634{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400635 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100636 memset(ptr, 0, sz);
637 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000638}
639
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400640static void __init *early_alloc(unsigned long sz)
641{
642 return early_alloc_aligned(sz, sz);
643}
644
Laura Abbotta367aec2013-02-27 15:05:34 -0800645static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
Russell King4bb2e272010-07-01 18:33:29 +0100646{
647 if (pmd_none(*pmd)) {
Laura Abbotta367aec2013-02-27 15:05:34 -0800648 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
649 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100650 }
651 BUG_ON(pmd_bad(*pmd));
652 return pte_offset_kernel(pmd, addr);
653}
654
Russell King24e6c692007-04-21 10:21:28 +0100655static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
656 unsigned long end, unsigned long pfn,
657 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100658{
Laura Abbotta367aec2013-02-27 15:05:34 -0800659 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100660 do {
Russell King40d192b2008-09-06 21:15:56 +0100661 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100662 pfn++;
663 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100664}
665
R Sricharanba3e1872013-03-17 10:35:41 +0530666static void __init map_init_section(pmd_t *pmd, unsigned long addr,
667 unsigned long end, phys_addr_t phys,
668 const struct mem_type *type)
669{
670#ifndef CONFIG_ARM_LPAE
671 /*
672 * In classic MMU format, puds and pmds are folded in to
673 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
674 * group of L1 entries making up one logical pointer to
675 * an L2 table (2MB), where as PMDs refer to the individual
676 * L1 entries (1MB). Hence increment to get the correct
677 * offset for odd 1MB sections.
678 * (See arch/arm/include/asm/pgtable-2level.h)
679 */
680 if (addr & SECTION_SIZE)
681 pmd++;
682#endif
683 do {
684 *pmd = __pmd(phys | type->prot_sect);
685 phys += SECTION_SIZE;
686 } while (pmd++, addr += SECTION_SIZE, addr != end);
687
688 flush_pmd_entry(pmd);
689}
690
691static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000692 unsigned long end, phys_addr_t phys,
Laura Abbotta367aec2013-02-27 15:05:34 -0800693 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100694{
Russell King516295e2010-11-21 16:27:49 +0000695 pmd_t *pmd = pmd_offset(pud, addr);
R Sricharanba3e1872013-03-17 10:35:41 +0530696 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100697
R Sricharanba3e1872013-03-17 10:35:41 +0530698 do {
Russell King24e6c692007-04-21 10:21:28 +0100699 /*
R Sricharanba3e1872013-03-17 10:35:41 +0530700 * With LPAE, we must loop over to map
701 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100702 */
R Sricharanba3e1872013-03-17 10:35:41 +0530703 next = pmd_addr_end(addr, end);
704
705 /*
706 * Try a section mapping - addr, next and phys must all be
707 * aligned to a section boundary.
708 */
709 if (type->prot_sect &&
710 ((addr | next | phys) & ~SECTION_MASK) == 0) {
711 map_init_section(pmd, addr, next, phys, type);
712 } else {
713 alloc_init_pte(pmd, addr, next,
714 __phys_to_pfn(phys), type);
715 }
716
717 phys += next - addr;
718
719 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100720}
721
Stephen Boyd14904922012-04-27 01:40:10 +0100722static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Laura Abbotta367aec2013-02-27 15:05:34 -0800723 unsigned long end, unsigned long phys, const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000724{
725 pud_t *pud = pud_offset(pgd, addr);
726 unsigned long next;
727
728 do {
729 next = pud_addr_end(addr, end);
R Sricharanba3e1872013-03-17 10:35:41 +0530730 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000731 phys += next - addr;
732 } while (pud++, addr = next, addr != end);
733}
734
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000735#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100736static void __init create_36bit_mapping(struct map_desc *md,
737 const struct mem_type *type)
738{
Russell King97092e02010-11-16 00:16:01 +0000739 unsigned long addr, length, end;
740 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100741 pgd_t *pgd;
742
743 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100744 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100745 length = PAGE_ALIGN(md->length);
746
747 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
748 printk(KERN_ERR "MM: CPU does not support supersection "
749 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100750 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100751 return;
752 }
753
754 /* N.B. ARMv6 supersections are only defined to work with domain 0.
755 * Since domain assignments can in fact be arbitrary, the
756 * 'domain == 0' check below is required to insure that ARMv6
757 * supersections are only allocated for domain 0 regardless
758 * of the actual domain assignments in use.
759 */
760 if (type->domain) {
761 printk(KERN_ERR "MM: invalid domain in supersection "
762 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100763 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100764 return;
765 }
766
767 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100768 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
769 " at 0x%08lx invalid alignment\n",
770 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100771 return;
772 }
773
774 /*
775 * Shift bits [35:32] of address into bits [23:20] of PMD
776 * (See ARMv6 spec).
777 */
778 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
779
780 pgd = pgd_offset_k(addr);
781 end = addr + length;
782 do {
Russell King516295e2010-11-21 16:27:49 +0000783 pud_t *pud = pud_offset(pgd, addr);
784 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100785 int i;
786
787 for (i = 0; i < 16; i++)
788 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
789
790 addr += SUPERSECTION_SIZE;
791 phys += SUPERSECTION_SIZE;
792 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
793 } while (addr != end);
794}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000795#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100796
Russell Kingae8f1542006-09-27 15:38:34 +0100797/*
798 * Create the page directory entries and any necessary
799 * page tables for the mapping specified by `md'. We
800 * are able to cope here with varying sizes and address
801 * offsets, and we take full advantage of sections and
802 * supersections.
803 */
Laura Abbotta367aec2013-02-27 15:05:34 -0800804static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100805{
Will Deaconcae62922011-02-15 12:42:57 +0100806 unsigned long addr, length, end;
807 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100808 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100809 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100810
Greg Reidcf105492012-10-12 12:14:12 -0400811 if ((md->virtual != vectors_base() &&
812 md->virtual != get_user_accessible_timers_base()) &&
813 md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100814 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
815 " at 0x%08lx in user region\n",
816 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100817 return;
818 }
819
820 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400821 md->virtual >= PAGE_OFFSET &&
822 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100823 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400824 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100825 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100826 }
827
Russell Kingd5c98172007-04-21 10:05:32 +0100828 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100829
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000830#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100831 /*
832 * Catch 36-bit addresses
833 */
Russell King4a56c1e2007-04-21 10:16:48 +0100834 if (md->pfn >= 0x100000) {
835 create_36bit_mapping(md, type);
836 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100837 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000838#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100839
Russell King7b9c7b42007-07-04 21:16:33 +0100840 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100841 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100842 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100843
Russell King24e6c692007-04-21 10:21:28 +0100844 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100845 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100846 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100847 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100848 return;
849 }
850
Russell King24e6c692007-04-21 10:21:28 +0100851 pgd = pgd_offset_k(addr);
852 end = addr + length;
853 do {
854 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100855
Laura Abbotta367aec2013-02-27 15:05:34 -0800856 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100857
Russell King24e6c692007-04-21 10:21:28 +0100858 phys += next - addr;
859 addr = next;
860 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100861}
862
863/*
864 * Create the architecture specific mappings
865 */
866void __init iotable_init(struct map_desc *io_desc, int nr)
867{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400868 struct map_desc *md;
869 struct vm_struct *vm;
Russell Kingae8f1542006-09-27 15:38:34 +0100870
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400871 if (!nr)
872 return;
873
874 vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));
875
876 for (md = io_desc; nr; md++, nr--) {
Laura Abbotta367aec2013-02-27 15:05:34 -0800877 create_mapping(md);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400878 vm->addr = (void *)(md->virtual & PAGE_MASK);
879 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
880 vm->phys_addr = __pfn_to_phys(md->pfn);
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400881 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
882 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400883 vm->caller = iotable_init;
884 vm_area_add_early(vm++);
885 }
Russell Kingae8f1542006-09-27 15:38:34 +0100886}
887
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100888#ifndef CONFIG_ARM_LPAE
889
890/*
891 * The Linux PMD is made of two consecutive section entries covering 2MB
892 * (see definition in include/asm/pgtable-2level.h). However a call to
893 * create_mapping() may optimize static mappings by using individual
894 * 1MB section mappings. This leaves the actual PMD potentially half
895 * initialized if the top or bottom section entry isn't used, leaving it
896 * open to problems if a subsequent ioremap() or vmalloc() tries to use
897 * the virtual space left free by that unused section entry.
898 *
899 * Let's avoid the issue by inserting dummy vm entries covering the unused
900 * PMD halves once the static mappings are in place.
901 */
902
903static void __init pmd_empty_section_gap(unsigned long addr)
904{
905 struct vm_struct *vm;
906
907 vm = early_alloc_aligned(sizeof(*vm), __alignof__(*vm));
908 vm->addr = (void *)addr;
909 vm->size = SECTION_SIZE;
Russell King79db1f32012-08-22 12:26:47 +0530910 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100911 vm->caller = pmd_empty_section_gap;
912 vm_area_add_early(vm);
913}
914
915static void __init fill_pmd_gaps(void)
916{
917 struct vm_struct *vm;
918 unsigned long addr, next = 0;
919 pmd_t *pmd;
920
921 /* we're still single threaded hence no lock needed here */
922 for (vm = vmlist; vm; vm = vm->next) {
Russell King79db1f32012-08-22 12:26:47 +0530923 if (!(vm->flags & (VM_ARM_STATIC_MAPPING | VM_ARM_EMPTY_MAPPING)))
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100924 continue;
925 addr = (unsigned long)vm->addr;
926 if (addr < next)
927 continue;
928
929 /*
930 * Check if this vm starts on an odd section boundary.
931 * If so and the first section entry for this PMD is free
932 * then we block the corresponding virtual address.
933 */
934 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
935 pmd = pmd_off_k(addr);
936 if (pmd_none(*pmd))
937 pmd_empty_section_gap(addr & PMD_MASK);
938 }
939
940 /*
941 * Then check if this vm ends on an odd section boundary.
942 * If so and the second section entry for this PMD is empty
943 * then we block the corresponding virtual address.
944 */
945 addr += vm->size;
946 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
947 pmd = pmd_off_k(addr) + 1;
948 if (pmd_none(*pmd))
949 pmd_empty_section_gap(addr);
950 }
951
952 /* no need to look at any vm entry until we hit the next PMD */
953 next = (addr + PMD_SIZE - 1) & PMD_MASK;
954 }
955}
956
957#else
958#define fill_pmd_gaps() do { } while (0)
959#endif
960
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400961static void * __initdata vmalloc_min =
962 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100963
964/*
965 * vmalloc=size forces the vmalloc area to be exactly 'size'
966 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400967 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100968 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100969static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100970{
Russell King79612392010-05-22 16:20:14 +0100971 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100972
973 if (vmalloc_reserve < SZ_16M) {
974 vmalloc_reserve = SZ_16M;
975 printk(KERN_WARNING
976 "vmalloc area too small, limiting to %luMB\n",
977 vmalloc_reserve >> 20);
978 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400979
980 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
981 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
982 printk(KERN_WARNING
983 "vmalloc area is too big, limiting to %luMB\n",
984 vmalloc_reserve >> 20);
985 }
Russell King79612392010-05-22 16:20:14 +0100986
987 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100988 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100989}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100990early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100991
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100992phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +0100993
Russell King0371d3f2011-07-05 19:58:29 +0100994void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200995{
Russell Kingdde58282009-08-15 12:36:00 +0100996 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200997
Larry Bassel31a949b2012-04-11 15:53:21 -0700998#ifdef CONFIG_DONT_MAP_HOLE_AFTER_MEMBANK0
Neeti Desai1b2cb552012-11-01 21:57:36 -0700999 find_memory_hole();
Larry Bassel31a949b2012-04-11 15:53:21 -07001000#endif
1001
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001002 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001003 struct membank *bank = &meminfo.bank[j];
1004 *bank = meminfo.bank[i];
1005
Will Deacon77f73a22011-11-22 17:30:32 +00001006 if (bank->start > ULONG_MAX)
1007 highmem = 1;
1008
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001009#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +01001010 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +01001011 __va(bank->start) < (void *)PAGE_OFFSET)
1012 highmem = 1;
1013
1014 bank->highmem = highmem;
1015
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001016 /*
1017 * Split those memory banks which are partially overlapping
1018 * the vmalloc area greatly simplifying things later.
1019 */
Will Deacon77f73a22011-11-22 17:30:32 +00001020 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +01001021 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001022 if (meminfo.nr_banks >= NR_BANKS) {
1023 printk(KERN_CRIT "NR_BANKS too low, "
1024 "ignoring high memory\n");
1025 } else {
1026 memmove(bank + 1, bank,
1027 (meminfo.nr_banks - i) * sizeof(*bank));
1028 meminfo.nr_banks++;
1029 i++;
Russell King79612392010-05-22 16:20:14 +01001030 bank[1].size -= vmalloc_min - __va(bank->start);
1031 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +01001032 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001033 j++;
1034 }
Russell King79612392010-05-22 16:20:14 +01001035 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001036 }
1037#else
Russell King041d7852009-09-27 17:40:42 +01001038 bank->highmem = highmem;
1039
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001040 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001041 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1042 */
1043 if (highmem) {
1044 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1045 "(!CONFIG_HIGHMEM).\n",
1046 (unsigned long long)bank->start,
1047 (unsigned long long)bank->start + bank->size - 1);
1048 continue;
1049 }
1050
1051 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001052 * Check whether this memory bank would entirely overlap
1053 * the vmalloc area.
1054 */
Russell King79612392010-05-22 16:20:14 +01001055 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f2009-03-28 19:18:05 +01001056 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001057 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001058 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +00001059 (unsigned long long)bank->start,
1060 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001061 continue;
1062 }
1063
1064 /*
1065 * Check whether this memory bank would partially overlap
1066 * the vmalloc area.
1067 */
Russell King79612392010-05-22 16:20:14 +01001068 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001069 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +01001070 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +00001071 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1072 "to -%.8llx (vmalloc region overlap).\n",
1073 (unsigned long long)bank->start,
1074 (unsigned long long)bank->start + bank->size - 1,
1075 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001076 bank->size = newsize;
1077 }
1078#endif
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001079 if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
1080 arm_lowmem_limit = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001081
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001082 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001083 }
Russell Kinge616c592009-09-27 20:55:43 +01001084#ifdef CONFIG_HIGHMEM
1085 if (highmem) {
1086 const char *reason = NULL;
1087
1088 if (cache_is_vipt_aliasing()) {
1089 /*
1090 * Interactions between kmap and other mappings
1091 * make highmem support with aliasing VIPT caches
1092 * rather difficult.
1093 */
1094 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001095 }
1096 if (reason) {
1097 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1098 reason);
1099 while (j > 0 && meminfo.bank[j - 1].highmem)
1100 j--;
1101 }
1102 }
1103#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001104 meminfo.nr_banks = j;
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001105 high_memory = __va(arm_lowmem_limit - 1) + 1;
1106 memblock_set_current_limit(arm_lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001107}
1108
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001109static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001110{
1111 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001112 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001113
1114 /*
1115 * Clear out all the mappings below the kernel image.
1116 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001117 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001118 pmd_clear(pmd_off_k(addr));
1119
1120#ifdef CONFIG_XIP_KERNEL
1121 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001122 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001123#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001124 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001125 pmd_clear(pmd_off_k(addr));
1126
1127 /*
Russell King8df65162010-10-27 19:57:38 +01001128 * Find the end of the first block of lowmem.
1129 */
1130 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001131 if (end >= arm_lowmem_limit)
1132 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001133
1134 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001135 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001136 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001137 */
Russell King8df65162010-10-27 19:57:38 +01001138 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001139 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001140 pmd_clear(pmd_off_k(addr));
1141}
1142
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001143#ifdef CONFIG_ARM_LPAE
1144/* the first page is reserved for pgd */
1145#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1146 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1147#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001148#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001149#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001150
Russell Kingd111e8f2006-09-27 15:27:33 +01001151/*
Russell King2778f622010-07-09 16:27:52 +01001152 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001153 */
Russell King2778f622010-07-09 16:27:52 +01001154void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001155{
Russell Kingd111e8f2006-09-27 15:27:33 +01001156 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001157 * Reserve the page tables. These are already in use,
1158 * and can only be in node 0.
1159 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001160 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001161
Russell Kingd111e8f2006-09-27 15:27:33 +01001162#ifdef CONFIG_SA1111
1163 /*
1164 * Because of the SA1111 DMA bug, we want to preserve our
1165 * precious DMA-able memory...
1166 */
Russell King2778f622010-07-09 16:27:52 +01001167 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001168#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001169}
1170
1171/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001172 * Set up the device mappings. Since we clear out the page tables for all
1173 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001174 * This means you have to be careful how you debug this function, or any
1175 * called function. This means you can't use any function or debugging
1176 * method which may touch any device, otherwise the kernel _will_ crash.
1177 */
1178static void __init devicemaps_init(struct machine_desc *mdesc)
1179{
1180 struct map_desc map;
1181 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001182 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001183
1184 /*
1185 * Allocate the vector page early.
1186 */
Russell King94e5a852012-01-18 15:32:49 +00001187 vectors = early_alloc(PAGE_SIZE);
1188
1189 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001190
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001191 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001192 pmd_clear(pmd_off_k(addr));
1193
1194 /*
1195 * Map the kernel if it is XIP.
1196 * It is always first in the modulearea.
1197 */
1198#ifdef CONFIG_XIP_KERNEL
1199 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001200 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001201 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001202 map.type = MT_ROM;
1203 create_mapping(&map);
1204#endif
1205
1206 /*
1207 * Map the cache flushing regions.
1208 */
1209#ifdef FLUSH_BASE
1210 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1211 map.virtual = FLUSH_BASE;
1212 map.length = SZ_1M;
1213 map.type = MT_CACHECLEAN;
1214 create_mapping(&map);
1215#endif
1216#ifdef FLUSH_BASE_MINICACHE
1217 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1218 map.virtual = FLUSH_BASE_MINICACHE;
1219 map.length = SZ_1M;
1220 map.type = MT_MINICLEAN;
1221 create_mapping(&map);
1222#endif
1223
1224 /*
1225 * Create a mapping for the machine vectors at the high-vectors
1226 * location (0xffff0000). If we aren't using high-vectors, also
1227 * create a mapping at the low-vectors virtual address.
1228 */
Russell King94e5a852012-01-18 15:32:49 +00001229 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001230 map.virtual = 0xffff0000;
1231 map.length = PAGE_SIZE;
1232 map.type = MT_HIGH_VECTORS;
Laura Abbotta367aec2013-02-27 15:05:34 -08001233 create_mapping(&map);
Russell Kingd111e8f2006-09-27 15:27:33 +01001234
1235 if (!vectors_high()) {
1236 map.virtual = 0;
1237 map.type = MT_LOW_VECTORS;
Laura Abbotta367aec2013-02-27 15:05:34 -08001238 create_mapping(&map);
Russell Kingd111e8f2006-09-27 15:27:33 +01001239 }
1240
1241 /*
1242 * Ask the machine support to map in the statically mapped devices.
1243 */
1244 if (mdesc->map_io)
1245 mdesc->map_io();
Nicolas Pitreb0884a92012-06-27 17:28:57 +01001246 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001247
Greg Reidcf105492012-10-12 12:14:12 -04001248 if (use_user_accessible_timers()) {
1249 /*
1250 * Generate a mapping for the timer page.
1251 */
1252 int page_addr = get_timer_page_address();
1253 if (page_addr != ARM_USER_ACCESSIBLE_TIMERS_INVALID_PAGE) {
1254 map.pfn = __phys_to_pfn(page_addr);
1255 map.virtual = CONFIG_ARM_USER_ACCESSIBLE_TIMER_BASE;
1256 map.length = PAGE_SIZE;
1257 map.type = MT_DEVICE_USER_ACCESSIBLE;
Laura Abbotta367aec2013-02-27 15:05:34 -08001258 create_mapping(&map);
Greg Reidcf105492012-10-12 12:14:12 -04001259 }
1260 }
1261
Russell Kingd111e8f2006-09-27 15:27:33 +01001262 /*
1263 * Finally flush the caches and tlb to ensure that we're in a
1264 * consistent state wrt the writebuffer. This also ensures that
1265 * any write-allocated cache lines in the vector page are written
1266 * back. After this point, we can start to touch devices again.
1267 */
1268 local_flush_tlb_all();
1269 flush_cache_all();
1270}
1271
Nicolas Pitred73cd422008-09-15 16:44:55 -04001272static void __init kmap_init(void)
1273{
1274#ifdef CONFIG_HIGHMEM
Laura Abbotta367aec2013-02-27 15:05:34 -08001275 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
Russell King4bb2e272010-07-01 18:33:29 +01001276 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001277#endif
1278}
1279
Neil Leederf06ab972011-10-25 17:57:26 -04001280#ifdef CONFIG_STRICT_MEMORY_RWX
1281static struct {
1282 pmd_t *pmd_to_flush;
1283 pmd_t *pmd;
1284 unsigned long addr;
1285 pmd_t saved_pmd;
1286 bool made_writeable;
1287} mem_unprotect;
1288
1289static DEFINE_SPINLOCK(mem_text_writeable_lock);
1290
1291void mem_text_writeable_spinlock(unsigned long *flags)
1292{
1293 spin_lock_irqsave(&mem_text_writeable_lock, *flags);
1294}
1295
1296void mem_text_writeable_spinunlock(unsigned long *flags)
1297{
1298 spin_unlock_irqrestore(&mem_text_writeable_lock, *flags);
1299}
1300
1301/*
1302 * mem_text_address_writeable() and mem_text_address_restore()
1303 * should be called as a pair. They are used to make the
1304 * specified address in the kernel text section temporarily writeable
1305 * when it has been marked read-only by STRICT_MEMORY_RWX.
1306 * Used by kprobes and other debugging tools to set breakpoints etc.
1307 * mem_text_address_writeable() is invoked before writing.
1308 * After the write, mem_text_address_restore() must be called
1309 * to restore the original state.
1310 * This is only effective when used on the kernel text section
1311 * marked as MEMORY_RX by map_lowmem()
1312 *
1313 * They must each be called with mem_text_writeable_lock locked
1314 * by the caller, with no unlocking between the calls.
1315 * The caller should release mem_text_writeable_lock immediately
1316 * after the call to mem_text_address_restore().
1317 * Only the write and associated cache operations should be performed
1318 * between the calls.
1319 */
1320
1321/* this function must be called with mem_text_writeable_lock held */
1322void mem_text_address_writeable(unsigned long addr)
1323{
1324 struct task_struct *tsk = current;
1325 struct mm_struct *mm = tsk->active_mm;
1326 pgd_t *pgd = pgd_offset(mm, addr);
1327 pud_t *pud = pud_offset(pgd, addr);
1328
1329 mem_unprotect.made_writeable = 0;
1330
1331 if ((addr < (unsigned long)RX_AREA_START) ||
1332 (addr >= (unsigned long)RX_AREA_END))
1333 return;
1334
1335 mem_unprotect.pmd = pmd_offset(pud, addr);
1336 mem_unprotect.pmd_to_flush = mem_unprotect.pmd;
1337 mem_unprotect.addr = addr & PAGE_MASK;
1338
1339 if (addr & SECTION_SIZE)
1340 mem_unprotect.pmd++;
1341
1342 mem_unprotect.saved_pmd = *mem_unprotect.pmd;
1343 if ((mem_unprotect.saved_pmd & PMD_TYPE_MASK) != PMD_TYPE_SECT)
1344 return;
1345
1346 *mem_unprotect.pmd &= ~PMD_SECT_APX;
1347
1348 flush_pmd_entry(mem_unprotect.pmd_to_flush);
1349 flush_tlb_kernel_page(mem_unprotect.addr);
1350 mem_unprotect.made_writeable = 1;
1351}
1352
1353/* this function must be called with mem_text_writeable_lock held */
1354void mem_text_address_restore(void)
1355{
1356 if (mem_unprotect.made_writeable) {
1357 *mem_unprotect.pmd = mem_unprotect.saved_pmd;
1358 flush_pmd_entry(mem_unprotect.pmd_to_flush);
1359 flush_tlb_kernel_page(mem_unprotect.addr);
1360 }
1361}
1362#endif
1363
Neil Leeder32942752011-11-07 10:56:46 -05001364void mem_text_write_kernel_word(unsigned long *addr, unsigned long word)
1365{
1366 unsigned long flags;
1367
1368 mem_text_writeable_spinlock(&flags);
1369 mem_text_address_writeable((unsigned long)addr);
1370 *addr = word;
1371 flush_icache_range((unsigned long)addr,
1372 ((unsigned long)addr + sizeof(long)));
1373 mem_text_address_restore();
1374 mem_text_writeable_spinunlock(&flags);
1375}
1376EXPORT_SYMBOL(mem_text_write_kernel_word);
1377
Steve Mucklef132c6c2012-06-06 18:30:57 -07001378extern char __init_data[];
Colin Crosse5e483d2011-08-11 17:15:24 -07001379
Russell Kinga2227122010-03-25 18:56:05 +00001380static void __init map_lowmem(void)
1381{
Russell King8df65162010-10-27 19:57:38 +01001382 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001383
1384 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001385 for_each_memblock(memory, reg) {
Laura Abbotta367aec2013-02-27 15:05:34 -08001386 phys_addr_t start = reg->base;
1387 phys_addr_t end = start + reg->size;
1388 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001389
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001390 if (end > arm_lowmem_limit)
1391 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001392 if (start >= end)
1393 break;
1394
1395 map.pfn = __phys_to_pfn(start);
1396 map.virtual = __phys_to_virt(start);
Jin Hongada9e122011-07-19 12:44:39 -07001397#ifdef CONFIG_STRICT_MEMORY_RWX
1398 if (start <= __pa(_text) && __pa(_text) < end) {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001399 map.length = SECTION_SIZE;
Jin Hongada9e122011-07-19 12:44:39 -07001400 map.type = MT_MEMORY;
1401
Laura Abbotta367aec2013-02-27 15:05:34 -08001402 create_mapping(&map);
Jin Hongada9e122011-07-19 12:44:39 -07001403
Steve Mucklef132c6c2012-06-06 18:30:57 -07001404 map.pfn = __phys_to_pfn(start + SECTION_SIZE);
1405 map.virtual = __phys_to_virt(start + SECTION_SIZE);
1406 map.length = (unsigned long)RX_AREA_END - map.virtual;
Jin Hongada9e122011-07-19 12:44:39 -07001407 map.type = MT_MEMORY_RX;
1408
Laura Abbotta367aec2013-02-27 15:05:34 -08001409 create_mapping(&map);
Jin Hongada9e122011-07-19 12:44:39 -07001410
1411 map.pfn = __phys_to_pfn(__pa(__start_rodata));
1412 map.virtual = (unsigned long)__start_rodata;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001413 map.length = __init_begin - __start_rodata;
Jin Hongada9e122011-07-19 12:44:39 -07001414 map.type = MT_MEMORY_R;
1415
Laura Abbotta367aec2013-02-27 15:05:34 -08001416 create_mapping(&map);
Jin Hongada9e122011-07-19 12:44:39 -07001417
Steve Mucklef132c6c2012-06-06 18:30:57 -07001418 map.pfn = __phys_to_pfn(__pa(__init_begin));
1419 map.virtual = (unsigned long)__init_begin;
1420 map.length = __init_data - __init_begin;
1421 map.type = MT_MEMORY;
1422
Laura Abbotta367aec2013-02-27 15:05:34 -08001423 create_mapping(&map);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001424
1425 map.pfn = __phys_to_pfn(__pa(__init_data));
1426 map.virtual = (unsigned long)__init_data;
1427 map.length = __phys_to_virt(end) - (unsigned int)__init_data;
Jin Hongada9e122011-07-19 12:44:39 -07001428 map.type = MT_MEMORY_RW;
1429 } else {
1430 map.length = end - start;
1431 map.type = MT_MEMORY_RW;
1432 }
1433#else
Russell King8df65162010-10-27 19:57:38 +01001434 map.length = end - start;
1435 map.type = MT_MEMORY;
Jin Hongada9e122011-07-19 12:44:39 -07001436#endif
Russell King8df65162010-10-27 19:57:38 +01001437
Laura Abbotta367aec2013-02-27 15:05:34 -08001438 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001439 }
1440}
1441
Russell Kingd111e8f2006-09-27 15:27:33 +01001442/*
1443 * paging_init() sets up the page tables, initialises the zone memory
1444 * maps, and sets up the zero page, bad page and bad page tables.
1445 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001446void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001447{
1448 void *zero_page;
1449
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001450 memblock_set_current_limit(arm_lowmem_limit);
Russell King0371d3f2011-07-05 19:58:29 +01001451
Russell Kingd111e8f2006-09-27 15:27:33 +01001452 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001453 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001454 map_lowmem();
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001455 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001456 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001457 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001458
1459 top_pmd = pmd_off_k(0xffff0000);
1460
Russell King3abe9d32010-03-25 17:02:59 +00001461 /* allocate the zero page. */
1462 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001463
Russell King8d717a52010-05-22 19:47:18 +01001464 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001465
Russell Kingd111e8f2006-09-27 15:27:33 +01001466 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001467 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001468}