blob: 1f3e5b0986c7ff44a6df6ff52dc536ca8269d500 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090061#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000086static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040087 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
103 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200198static int ath5k_pci_suspend(struct device *dev);
199static int ath5k_pci_resume(struct device *dev);
200
Pavel Roskin626ede62010-02-18 20:28:02 -0500201static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200202#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200203#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200204#define ATH5K_PM_OPS NULL
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200205#endif /* CONFIG_PM */
206
John W. Linville04a9e452008-02-01 16:03:45 -0500207static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100208 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200209 .id_table = ath5k_pci_id_table,
210 .probe = ath5k_pci_probe,
211 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200212 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100228 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100230 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
Holger Schurig55ee82b2010-04-19 10:24:22 +0200244static int ath5k_get_survey(struct ieee80211_hw *hw,
245 int idx, struct survey_info *survey);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100257static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
258 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100260static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .tx = ath5k_tx,
262 .start = ath5k_start,
263 .stop = ath5k_stop,
264 .add_interface = ath5k_add_interface,
265 .remove_interface = ath5k_remove_interface,
266 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200267 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .configure_filter = ath5k_configure_filter,
269 .set_key = ath5k_set_key,
270 .get_stats = ath5k_get_stats,
Holger Schurig55ee82b2010-04-19 10:24:22 +0200271 .get_survey = ath5k_get_survey,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100274 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800276 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400277 .sw_scan_start = ath5k_sw_scan_start,
278 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100279 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Prototypes - Internal functions
284 */
285/* Attach detach */
286static int ath5k_attach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288static void ath5k_detach(struct pci_dev *pdev,
289 struct ieee80211_hw *hw);
290/* Channel/mode setup */
291static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
293 struct ieee80211_channel *channels,
294 unsigned int mode,
295 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200296static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297static int ath5k_chan_set(struct ath5k_softc *sc,
298 struct ieee80211_channel *chan);
299static void ath5k_setcurmode(struct ath5k_softc *sc,
300 unsigned int mode);
301static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303/* Descriptor setup */
304static int ath5k_desc_alloc(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306static void ath5k_desc_free(struct ath5k_softc *sc,
307 struct pci_dev *pdev);
308/* Buffers setup */
309static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
310 struct ath5k_buf *bf);
311static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400312 struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100313 struct ath5k_txq *txq, int padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200314static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
315 struct ath5k_buf *bf)
316{
317 BUG_ON(!bf);
318 if (!bf->skb)
319 return;
320 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
321 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200322 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200323 bf->skb = NULL;
324}
325
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100326static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
327 struct ath5k_buf *bf)
328{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800329 struct ath5k_hw *ah = sc->ah;
330 struct ath_common *common = ath5k_hw_common(ah);
331
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100332 BUG_ON(!bf);
333 if (!bf->skb)
334 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800335 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100336 PCI_DMA_FROMDEVICE);
337 dev_kfree_skb_any(bf->skb);
338 bf->skb = NULL;
339}
340
341
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342/* Queues setup */
343static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
344 int qtype, int subtype);
345static int ath5k_beaconq_setup(struct ath5k_hw *ah);
346static int ath5k_beaconq_config(struct ath5k_softc *sc);
347static void ath5k_txq_drainq(struct ath5k_softc *sc,
348 struct ath5k_txq *txq);
349static void ath5k_txq_cleanup(struct ath5k_softc *sc);
350static void ath5k_txq_release(struct ath5k_softc *sc);
351/* Rx handling */
352static int ath5k_rx_start(struct ath5k_softc *sc);
353static void ath5k_rx_stop(struct ath5k_softc *sc);
354static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
355 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900356 struct sk_buff *skb,
357 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358static void ath5k_tasklet_rx(unsigned long data);
359/* Tx handling */
360static void ath5k_tx_processq(struct ath5k_softc *sc,
361 struct ath5k_txq *txq);
362static void ath5k_tasklet_tx(unsigned long data);
363/* Beacon handling */
364static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200365 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200366static void ath5k_beacon_send(struct ath5k_softc *sc);
367static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900368static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500369static void ath5k_tasklet_beacon(unsigned long data);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900370static void ath5k_tasklet_ani(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200371
372static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
373{
374 u64 tsf = ath5k_hw_get_tsf64(ah);
375
376 if ((tsf & 0x7fff) < rstamp)
377 tsf -= 0x8000;
378
379 return (tsf & ~0x7fff) | rstamp;
380}
381
382/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500383static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200384static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500385static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200386static irqreturn_t ath5k_intr(int irq, void *dev_id);
387static void ath5k_tasklet_reset(unsigned long data);
388
Nick Kossifidis6e220662009-08-10 03:31:31 +0300389static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200390
391/*
392 * Module init/exit functions
393 */
394static int __init
395init_ath5k_pci(void)
396{
397 int ret;
398
399 ath5k_debug_init();
400
John W. Linville04a9e452008-02-01 16:03:45 -0500401 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200402 if (ret) {
403 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
404 return ret;
405 }
406
407 return 0;
408}
409
410static void __exit
411exit_ath5k_pci(void)
412{
John W. Linville04a9e452008-02-01 16:03:45 -0500413 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200414
415 ath5k_debug_finish();
416}
417
418module_init(init_ath5k_pci);
419module_exit(exit_ath5k_pci);
420
421
422/********************\
423* PCI Initialization *
424\********************/
425
426static const char *
427ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
428{
429 const char *name = "xxxxx";
430 unsigned int i;
431
432 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
433 if (srev_names[i].sr_type != type)
434 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300435
436 if ((val & 0xf0) == srev_names[i].sr_val)
437 name = srev_names[i].sr_name;
438
439 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200440 name = srev_names[i].sr_name;
441 break;
442 }
443 }
444
445 return name;
446}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700447static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
448{
449 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
450 return ath5k_hw_reg_read(ah, reg_offset);
451}
452
453static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
454{
455 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
456 ath5k_hw_reg_write(ah, val, reg_offset);
457}
458
459static const struct ath_ops ath5k_common_ops = {
460 .read = ath5k_ioread32,
461 .write = ath5k_iowrite32,
462};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200463
464static int __devinit
465ath5k_pci_probe(struct pci_dev *pdev,
466 const struct pci_device_id *id)
467{
468 void __iomem *mem;
469 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700470 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200471 struct ieee80211_hw *hw;
472 int ret;
473 u8 csz;
474
475 ret = pci_enable_device(pdev);
476 if (ret) {
477 dev_err(&pdev->dev, "can't enable device\n");
478 goto err;
479 }
480
481 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700482 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200483 if (ret) {
484 dev_err(&pdev->dev, "32-bit DMA not available\n");
485 goto err_dis;
486 }
487
488 /*
489 * Cache line size is used to size and align various
490 * structures used to communicate with the hardware.
491 */
492 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
493 if (csz == 0) {
494 /*
495 * Linux 2.4.18 (at least) writes the cache line size
496 * register as a 16-bit wide register which is wrong.
497 * We must have this setup properly for rx buffer
498 * DMA to work so force a reasonable value here if it
499 * comes up zero.
500 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700501 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200502 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
503 }
504 /*
505 * The default setting of latency timer yields poor results,
506 * set it to the value used by other systems. It may be worth
507 * tweaking this setting more.
508 */
509 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
510
511 /* Enable bus mastering */
512 pci_set_master(pdev);
513
514 /*
515 * Disable the RETRY_TIMEOUT register (0x41) to keep
516 * PCI Tx retries from interfering with C3 CPU state.
517 */
518 pci_write_config_byte(pdev, 0x41, 0);
519
520 ret = pci_request_region(pdev, 0, "ath5k");
521 if (ret) {
522 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
523 goto err_dis;
524 }
525
526 mem = pci_iomap(pdev, 0, 0);
527 if (!mem) {
528 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
529 ret = -EIO;
530 goto err_reg;
531 }
532
533 /*
534 * Allocate hw (mac80211 main struct)
535 * and hw->priv (driver private data)
536 */
537 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
538 if (hw == NULL) {
539 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
540 ret = -ENOMEM;
541 goto err_map;
542 }
543
544 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
545
546 /* Initialize driver private data */
547 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200548 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400549 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200550 IEEE80211_HW_SIGNAL_DBM |
551 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700552
553 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400554 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700555 BIT(NL80211_IFTYPE_STATION) |
556 BIT(NL80211_IFTYPE_ADHOC) |
557 BIT(NL80211_IFTYPE_MESH_POINT);
558
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200559 hw->extra_tx_headroom = 2;
560 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561 sc = hw->priv;
562 sc->hw = hw;
563 sc->pdev = pdev;
564
565 ath5k_debug_init_device(sc);
566
567 /*
568 * Mark the device as detached to avoid processing
569 * interrupts until setup is complete.
570 */
571 __set_bit(ATH_STAT_INVALID, sc->status);
572
573 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200574 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200575 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200576 mutex_init(&sc->lock);
577 spin_lock_init(&sc->rxbuflock);
578 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200579 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200580
581 /* Set private data */
582 pci_set_drvdata(pdev, hw);
583
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584 /* Setup interrupt handler */
585 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
586 if (ret) {
587 ATH5K_ERR(sc, "request_irq failed\n");
588 goto err_free;
589 }
590
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700591 /*If we passed the test malloc a ath5k_hw struct*/
592 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
593 if (!sc->ah) {
594 ret = -ENOMEM;
595 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200596 goto err_irq;
597 }
598
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700599 sc->ah->ah_sc = sc;
600 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700601 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700602 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700603 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700604 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700605 common->cachelsz = csz << 2; /* convert to bytes */
606
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700607 /* Initialize device */
608 ret = ath5k_hw_attach(sc);
609 if (ret) {
610 goto err_free_ah;
611 }
612
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200613 /* set up multi-rate retry capabilities */
614 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200615 hw->max_rates = 4;
616 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200617 }
618
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 /* Finish private driver data initialization */
620 ret = ath5k_attach(pdev, hw);
621 if (ret)
622 goto err_ah;
623
624 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300625 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200626 sc->ah->ah_mac_srev,
627 sc->ah->ah_phy_revision);
628
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500629 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200630 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500631 if (sc->ah->ah_radio_5ghz_revision &&
632 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 if (!test_bit(AR5K_MODE_11A,
635 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 ath5k_chip_name(AR5K_VERSION_RAD,
638 sc->ah->ah_radio_5ghz_revision),
639 sc->ah->ah_radio_5ghz_revision);
640 /* No 2GHz support (5110 and some
641 * 5Ghz only cards) -> report 5Ghz radio */
642 } else if (!test_bit(AR5K_MODE_11B,
643 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500645 ath5k_chip_name(AR5K_VERSION_RAD,
646 sc->ah->ah_radio_5ghz_revision),
647 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 /* Multiband radio */
649 } else {
650 ATH5K_INFO(sc, "RF%s multiband radio found"
651 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500652 ath5k_chip_name(AR5K_VERSION_RAD,
653 sc->ah->ah_radio_5ghz_revision),
654 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200655 }
656 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500657 /* Multi chip radio (RF5111 - RF2111) ->
658 * report both 2GHz/5GHz radios */
659 else if (sc->ah->ah_radio_5ghz_revision &&
660 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200661 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500662 ath5k_chip_name(AR5K_VERSION_RAD,
663 sc->ah->ah_radio_5ghz_revision),
664 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500666 ath5k_chip_name(AR5K_VERSION_RAD,
667 sc->ah->ah_radio_2ghz_revision),
668 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669 }
670 }
671
672
673 /* ready to process interrupts */
674 __clear_bit(ATH_STAT_INVALID, sc->status);
675
676 return 0;
677err_ah:
678 ath5k_hw_detach(sc->ah);
679err_irq:
680 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700681err_free_ah:
682 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684 ieee80211_free_hw(hw);
685err_map:
686 pci_iounmap(pdev, mem);
687err_reg:
688 pci_release_region(pdev, 0);
689err_dis:
690 pci_disable_device(pdev);
691err:
692 return ret;
693}
694
695static void __devexit
696ath5k_pci_remove(struct pci_dev *pdev)
697{
698 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
699 struct ath5k_softc *sc = hw->priv;
700
701 ath5k_debug_finish_device(sc);
702 ath5k_detach(pdev, hw);
703 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700704 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200706 pci_iounmap(pdev, sc->iobase);
707 pci_release_region(pdev, 0);
708 pci_disable_device(pdev);
709 ieee80211_free_hw(hw);
710}
711
712#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200713static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200715 struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 struct ath5k_softc *sc = hw->priv;
717
Bob Copeland3a078872008-06-25 22:35:28 -0400718 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 return 0;
720}
721
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200722static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200723{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200724 struct pci_dev *pdev = to_pci_dev(dev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200725 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
726 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Jouni Malinen8451d222009-06-16 11:59:23 +0300728 /*
729 * Suspend/Resume resets the PCI configuration space, so we have to
730 * re-disable the RETRY_TIMEOUT register (0x41) to keep
731 * PCI Tx retries from interfering with C3 CPU state
732 */
733 pci_write_config_byte(pdev, 0x41, 0);
734
Bob Copeland3a078872008-06-25 22:35:28 -0400735 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 return 0;
737}
738#endif /* CONFIG_PM */
739
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741/***********************\
742* Driver Initialization *
743\***********************/
744
Bob Copelandf769c362009-03-30 22:30:31 -0400745static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
746{
747 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
748 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700749 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400750
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700751 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400752}
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754static int
755ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
756{
757 struct ath5k_softc *sc = hw->priv;
758 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700759 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500760 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 int ret;
762
763 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
764
765 /*
766 * Check if the MAC has multi-rate retry support.
767 * We do this by trying to setup a fake extended
768 * descriptor. MAC's that don't have support will
769 * return false w/o doing anything. MAC's that do
770 * support it will return true w/o doing anything.
771 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300772 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100773 if (ret < 0)
774 goto err;
775 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776 __set_bit(ATH_STAT_MRRETRY, sc->status);
777
778 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200779 * Collect the channel list. The 802.11 layer
780 * is resposible for filtering this list based
781 * on settings like the phy mode and regulatory
782 * domain restrictions.
783 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200784 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200785 if (ret) {
786 ATH5K_ERR(sc, "can't get channels\n");
787 goto err;
788 }
789
790 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500791 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
792 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200793 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500794 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795
796 /*
797 * Allocate tx+rx descriptors and populate the lists.
798 */
799 ret = ath5k_desc_alloc(sc, pdev);
800 if (ret) {
801 ATH5K_ERR(sc, "can't allocate descriptors\n");
802 goto err;
803 }
804
805 /*
806 * Allocate hardware transmit queues: one queue for
807 * beacon frames and one data queue for each QoS
808 * priority. Note that hw functions handle reseting
809 * these queues at the needed time.
810 */
811 ret = ath5k_beaconq_setup(ah);
812 if (ret < 0) {
813 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
814 goto err_desc;
815 }
816 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400817 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
818 if (IS_ERR(sc->cabq)) {
819 ATH5K_ERR(sc, "can't setup cab queue\n");
820 ret = PTR_ERR(sc->cabq);
821 goto err_bhal;
822 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200823
824 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
825 if (IS_ERR(sc->txq)) {
826 ATH5K_ERR(sc, "can't setup xmit queue\n");
827 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400828 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829 }
830
831 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
832 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
833 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e220662009-08-10 03:31:31 +0300834 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500835 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900836 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837
Bob Copeland0e149cf2008-11-17 23:40:38 -0500838 ret = ath5k_eeprom_read_mac(ah, mac);
839 if (ret) {
840 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
841 sc->pdev->device);
842 goto err_queues;
843 }
844
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200845 SET_IEEE80211_PERM_ADDR(hw, mac);
846 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700847 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200848 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
849
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700850 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
851 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400852 if (ret) {
853 ATH5K_ERR(sc, "can't initialize regulatory system\n");
854 goto err_queues;
855 }
856
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200857 ret = ieee80211_register_hw(hw);
858 if (ret) {
859 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
860 goto err_queues;
861 }
862
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700863 if (!ath_is_world_regd(regulatory))
864 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400865
Bob Copeland3a078872008-06-25 22:35:28 -0400866 ath5k_init_leds(sc);
867
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868 return 0;
869err_queues:
870 ath5k_txq_release(sc);
871err_bhal:
872 ath5k_hw_release_tx_queue(ah, sc->bhalq);
873err_desc:
874 ath5k_desc_free(sc, pdev);
875err:
876 return ret;
877}
878
879static void
880ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
881{
882 struct ath5k_softc *sc = hw->priv;
883
884 /*
885 * NB: the order of these is important:
886 * o call the 802.11 layer before detaching ath5k_hw to
887 * insure callbacks into the driver to delete global
888 * key cache entries can be handled
889 * o reclaim the tx queue data structures after calling
890 * the 802.11 layer as we'll get called back to reclaim
891 * node state and potentially want to use them
892 * o to cleanup the tx queues the hal is called, so detach
893 * it last
894 * XXX: ??? detach ath5k_hw ???
895 * Other than that, it's straightforward...
896 */
897 ieee80211_unregister_hw(hw);
898 ath5k_desc_free(sc, pdev);
899 ath5k_txq_release(sc);
900 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400901 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200902
903 /*
904 * NB: can't reclaim these until after ieee80211_ifdetach
905 * returns because we'll get called back to reclaim node
906 * state and potentially want to use them.
907 */
908}
909
910
911
912
913/********************\
914* Channel/mode setup *
915\********************/
916
917/*
918 * Convert IEEE channel number to MHz frequency.
919 */
920static inline short
921ath5k_ieee2mhz(short chan)
922{
923 if (chan <= 14 || chan >= 27)
924 return ieee80211chan2mhz(chan);
925 else
926 return 2212 + chan * 20;
927}
928
Bob Copeland42639fc2009-03-30 08:05:29 -0400929/*
930 * Returns true for the channel numbers used without all_channels modparam.
931 */
932static bool ath5k_is_standard_channel(short chan)
933{
934 return ((chan <= 14) ||
935 /* UNII 1,2 */
936 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
937 /* midband */
938 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
939 /* UNII-3 */
940 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
941}
942
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200943static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944ath5k_copy_channels(struct ath5k_hw *ah,
945 struct ieee80211_channel *channels,
946 unsigned int mode,
947 unsigned int max)
948{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500949 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950
951 if (!test_bit(mode, ah->ah_modes))
952 return 0;
953
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500955 case AR5K_MODE_11A:
956 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500958 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959 chfreq = CHANNEL_5GHZ;
960 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500961 case AR5K_MODE_11B:
962 case AR5K_MODE_11G:
963 case AR5K_MODE_11G_TURBO:
964 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200965 chfreq = CHANNEL_2GHZ;
966 break;
967 default:
968 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
969 return 0;
970 }
971
972 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500973 ch = i + 1 ;
974 freq = ath5k_ieee2mhz(ch);
975
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200976 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500977 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200978 continue;
979
Bob Copeland42639fc2009-03-30 08:05:29 -0400980 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
981 continue;
982
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500983 /* Write channel info and increment counter */
984 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500985 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
986 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500987 switch (mode) {
988 case AR5K_MODE_11A:
989 case AR5K_MODE_11G:
990 channels[count].hw_value = chfreq | CHANNEL_OFDM;
991 break;
992 case AR5K_MODE_11A_TURBO:
993 case AR5K_MODE_11G_TURBO:
994 channels[count].hw_value = chfreq |
995 CHANNEL_OFDM | CHANNEL_TURBO;
996 break;
997 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500998 channels[count].hw_value = CHANNEL_B;
999 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001000
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001 count++;
1002 max--;
1003 }
1004
1005 return count;
1006}
1007
Bruno Randolf63266a62008-07-30 17:12:58 +02001008static void
1009ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1010{
1011 u8 i;
1012
1013 for (i = 0; i < AR5K_MAX_RATES; i++)
1014 sc->rate_idx[b->band][i] = -1;
1015
1016 for (i = 0; i < b->n_bitrates; i++) {
1017 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1018 if (b->bitrates[i].hw_value_short)
1019 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1020 }
1021}
1022
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001023static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001024ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001025{
1026 struct ath5k_softc *sc = hw->priv;
1027 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001028 struct ieee80211_supported_band *sband;
1029 int max_c, count_c = 0;
1030 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001032 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001033 max_c = ARRAY_SIZE(sc->channels);
1034
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001035 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001036 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1037 sband->band = IEEE80211_BAND_2GHZ;
1038 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001039
Bruno Randolf63266a62008-07-30 17:12:58 +02001040 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1041 /* G mode */
1042 memcpy(sband->bitrates, &ath5k_rates[0],
1043 sizeof(struct ieee80211_rate) * 12);
1044 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001045
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001046 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001047 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001048 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001049
1050 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001051 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001053 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1054 /* B mode */
1055 memcpy(sband->bitrates, &ath5k_rates[0],
1056 sizeof(struct ieee80211_rate) * 4);
1057 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001058
Bruno Randolf63266a62008-07-30 17:12:58 +02001059 /* 5211 only supports B rates and uses 4bit rate codes
1060 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1061 * fix them up here:
1062 */
1063 if (ah->ah_version == AR5K_AR5211) {
1064 for (i = 0; i < 4; i++) {
1065 sband->bitrates[i].hw_value =
1066 sband->bitrates[i].hw_value & 0xF;
1067 sband->bitrates[i].hw_value_short =
1068 sband->bitrates[i].hw_value_short & 0xF;
1069 }
1070 }
1071
1072 sband->channels = sc->channels;
1073 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1074 AR5K_MODE_11B, max_c);
1075
1076 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1077 count_c = sband->n_channels;
1078 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001079 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001080 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001081
Bruno Randolf63266a62008-07-30 17:12:58 +02001082 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001083 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001084 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001085 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001086 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1087
1088 memcpy(sband->bitrates, &ath5k_rates[4],
1089 sizeof(struct ieee80211_rate) * 8);
1090 sband->n_bitrates = 8;
1091
1092 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001093 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1094 AR5K_MODE_11A, max_c);
1095
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001096 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1097 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001098 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001099
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001100 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101
1102 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103}
1104
1105/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001106 * Set/change channels. We always reset the chip.
1107 * To accomplish this we must first cleanup any pending DMA,
1108 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001109 *
1110 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111 */
1112static int
1113ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1114{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001115 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1116 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001117
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001118 /*
1119 * To switch channels clear any pending DMA operations;
1120 * wait long enough for the RX fifo to drain, reset the
1121 * hardware at the new frequency, and then re-enable
1122 * the relevant bits of the h/w.
1123 */
1124 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001125}
1126
1127static void
1128ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1129{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001130 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001131
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001132 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001133 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1134 } else {
1135 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1136 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137}
1138
1139static void
1140ath5k_mode_setup(struct ath5k_softc *sc)
1141{
1142 struct ath5k_hw *ah = sc->ah;
1143 u32 rfilt;
1144
1145 /* configure rx filter */
1146 rfilt = sc->filter_flags;
1147 ath5k_hw_set_rx_filter(ah, rfilt);
1148
1149 if (ath5k_hw_hasbssidmask(ah))
1150 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1151
1152 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001153 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154
Bruno Randolfccfe5552010-03-09 16:55:38 +09001155 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001156 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1157}
1158
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001159static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001160ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1161{
Bob Copelandb7266042009-03-02 21:55:18 -05001162 int rix;
1163
1164 /* return base rate on errors */
1165 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1166 "hw_rix out of bounds: %x\n", hw_rix))
1167 return 0;
1168
1169 rix = sc->rate_idx[sc->curband->band][hw_rix];
1170 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1171 rix = 0;
1172
1173 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001174}
1175
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001176/***************\
1177* Buffers setup *
1178\***************/
1179
Bob Copelandb6ea0352009-01-10 14:42:54 -05001180static
1181struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1182{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001183 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001184 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001185
1186 /*
1187 * Allocate buffer with headroom_needed space for the
1188 * fake physical layer header at the start.
1189 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001190 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001191 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001192 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001193
1194 if (!skb) {
1195 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001196 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001197 return NULL;
1198 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001199
1200 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001201 skb->data, common->rx_bufsize,
1202 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001203 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1204 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1205 dev_kfree_skb(skb);
1206 return NULL;
1207 }
1208 return skb;
1209}
1210
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001211static int
1212ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1213{
1214 struct ath5k_hw *ah = sc->ah;
1215 struct sk_buff *skb = bf->skb;
1216 struct ath5k_desc *ds;
1217
Bob Copelandb6ea0352009-01-10 14:42:54 -05001218 if (!skb) {
1219 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1220 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001222 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001223 }
1224
1225 /*
1226 * Setup descriptors. For receive we always terminate
1227 * the descriptor list with a self-linked entry so we'll
1228 * not get overrun under high load (as can happen with a
1229 * 5212 when ANI processing enables PHY error frames).
1230 *
1231 * To insure the last descriptor is self-linked we create
1232 * each descriptor as self-linked and add it to the end. As
1233 * each additional descriptor is added the previous self-linked
1234 * entry is ``fixed'' naturally. This should be safe even
1235 * if DMA is happening. When processing RX interrupts we
1236 * never remove/process the last, self-linked, entry on the
1237 * descriptor list. This insures the hardware always has
1238 * someplace to write a new frame.
1239 */
1240 ds = bf->desc;
1241 ds->ds_link = bf->daddr; /* link to self */
1242 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001243 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244 skb_tailroom(skb), /* buffer size */
1245 0);
1246
1247 if (sc->rxlink != NULL)
1248 *sc->rxlink = bf->daddr;
1249 sc->rxlink = &ds->ds_link;
1250 return 0;
1251}
1252
Bob Copeland2ac29272010-02-09 13:06:54 -05001253static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1254{
1255 struct ieee80211_hdr *hdr;
1256 enum ath5k_pkt_type htype;
1257 __le16 fc;
1258
1259 hdr = (struct ieee80211_hdr *)skb->data;
1260 fc = hdr->frame_control;
1261
1262 if (ieee80211_is_beacon(fc))
1263 htype = AR5K_PKT_TYPE_BEACON;
1264 else if (ieee80211_is_probe_resp(fc))
1265 htype = AR5K_PKT_TYPE_PROBE_RESP;
1266 else if (ieee80211_is_atim(fc))
1267 htype = AR5K_PKT_TYPE_ATIM;
1268 else if (ieee80211_is_pspoll(fc))
1269 htype = AR5K_PKT_TYPE_PSPOLL;
1270 else
1271 htype = AR5K_PKT_TYPE_NORMAL;
1272
1273 return htype;
1274}
1275
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001276static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001277ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001278 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001279{
1280 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001281 struct ath5k_desc *ds = bf->desc;
1282 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001283 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001284 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001285 struct ieee80211_rate *rate;
1286 unsigned int mrr_rate[3], mrr_tries[3];
1287 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001288 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001289 u16 cts_rate = 0;
1290 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001291 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001292
1293 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001294
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001295 /* XXX endianness */
1296 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1297 PCI_DMA_TODEVICE);
1298
Bob Copeland8902ff42009-01-22 08:44:20 -05001299 rate = ieee80211_get_tx_rate(sc->hw, info);
1300
Johannes Berge039fa42008-05-15 12:55:29 +02001301 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302 flags |= AR5K_TXDESC_NOACK;
1303
Bob Copeland8902ff42009-01-22 08:44:20 -05001304 rc_flags = info->control.rates[0].flags;
1305 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1306 rate->hw_value_short : rate->hw_value;
1307
Bruno Randolf281c56d2008-02-05 18:44:55 +09001308 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001309
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001310 /* FIXME: If we are in g mode and rate is a CCK rate
1311 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1312 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001313 if (info->control.hw_key) {
1314 keyidx = info->control.hw_key->hw_key_idx;
1315 pktlen += info->control.hw_key->icv_len;
1316 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001317 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1318 flags |= AR5K_TXDESC_RTSENA;
1319 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1320 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1321 sc->vif, pktlen, info));
1322 }
1323 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1324 flags |= AR5K_TXDESC_CTSENA;
1325 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1326 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1327 sc->vif, pktlen, info));
1328 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001329 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001330 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -05001331 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001332 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001333 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001334 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001335 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001336 if (ret)
1337 goto err_unmap;
1338
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001339 memset(mrr_rate, 0, sizeof(mrr_rate));
1340 memset(mrr_tries, 0, sizeof(mrr_tries));
1341 for (i = 0; i < 3; i++) {
1342 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1343 if (!rate)
1344 break;
1345
1346 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001347 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001348 }
1349
1350 ah->ah_setup_mrr_tx_desc(ah, ds,
1351 mrr_rate[0], mrr_tries[0],
1352 mrr_rate[1], mrr_tries[1],
1353 mrr_rate[2], mrr_tries[2]);
1354
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001355 ds->ds_link = 0;
1356 ds->ds_data = bf->skbaddr;
1357
1358 spin_lock_bh(&txq->lock);
1359 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001360 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001361 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001362 else /* no, so only link it */
1363 *txq->link = bf->daddr;
1364
1365 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001366 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001367 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001368 spin_unlock_bh(&txq->lock);
1369
1370 return 0;
1371err_unmap:
1372 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1373 return ret;
1374}
1375
1376/*******************\
1377* Descriptors setup *
1378\*******************/
1379
1380static int
1381ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1382{
1383 struct ath5k_desc *ds;
1384 struct ath5k_buf *bf;
1385 dma_addr_t da;
1386 unsigned int i;
1387 int ret;
1388
1389 /* allocate descriptors */
1390 sc->desc_len = sizeof(struct ath5k_desc) *
1391 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1392 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1393 if (sc->desc == NULL) {
1394 ATH5K_ERR(sc, "can't allocate descriptors\n");
1395 ret = -ENOMEM;
1396 goto err;
1397 }
1398 ds = sc->desc;
1399 da = sc->desc_daddr;
1400 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1401 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1402
1403 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1404 sizeof(struct ath5k_buf), GFP_KERNEL);
1405 if (bf == NULL) {
1406 ATH5K_ERR(sc, "can't allocate bufptr\n");
1407 ret = -ENOMEM;
1408 goto err_free;
1409 }
1410 sc->bufptr = bf;
1411
1412 INIT_LIST_HEAD(&sc->rxbuf);
1413 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1414 bf->desc = ds;
1415 bf->daddr = da;
1416 list_add_tail(&bf->list, &sc->rxbuf);
1417 }
1418
1419 INIT_LIST_HEAD(&sc->txbuf);
1420 sc->txbuf_len = ATH_TXBUF;
1421 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1422 da += sizeof(*ds)) {
1423 bf->desc = ds;
1424 bf->daddr = da;
1425 list_add_tail(&bf->list, &sc->txbuf);
1426 }
1427
1428 /* beacon buffer */
1429 bf->desc = ds;
1430 bf->daddr = da;
1431 sc->bbuf = bf;
1432
1433 return 0;
1434err_free:
1435 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1436err:
1437 sc->desc = NULL;
1438 return ret;
1439}
1440
1441static void
1442ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1443{
1444 struct ath5k_buf *bf;
1445
1446 ath5k_txbuf_free(sc, sc->bbuf);
1447 list_for_each_entry(bf, &sc->txbuf, list)
1448 ath5k_txbuf_free(sc, bf);
1449 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001450 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001451
1452 /* Free memory associated with all descriptors */
1453 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1454
1455 kfree(sc->bufptr);
1456 sc->bufptr = NULL;
1457}
1458
1459
1460
1461
1462
1463/**************\
1464* Queues setup *
1465\**************/
1466
1467static struct ath5k_txq *
1468ath5k_txq_setup(struct ath5k_softc *sc,
1469 int qtype, int subtype)
1470{
1471 struct ath5k_hw *ah = sc->ah;
1472 struct ath5k_txq *txq;
1473 struct ath5k_txq_info qi = {
1474 .tqi_subtype = subtype,
1475 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1476 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1477 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1478 };
1479 int qnum;
1480
1481 /*
1482 * Enable interrupts only for EOL and DESC conditions.
1483 * We mark tx descriptors to receive a DESC interrupt
1484 * when a tx queue gets deep; otherwise waiting for the
1485 * EOL to reap descriptors. Note that this is done to
1486 * reduce interrupt load and this only defers reaping
1487 * descriptors, never transmitting frames. Aside from
1488 * reducing interrupts this also permits more concurrency.
1489 * The only potential downside is if the tx queue backs
1490 * up in which case the top half of the kernel may backup
1491 * due to a lack of tx descriptors.
1492 */
1493 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1494 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1495 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1496 if (qnum < 0) {
1497 /*
1498 * NB: don't print a message, this happens
1499 * normally on parts with too few tx queues
1500 */
1501 return ERR_PTR(qnum);
1502 }
1503 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1504 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1505 qnum, ARRAY_SIZE(sc->txqs));
1506 ath5k_hw_release_tx_queue(ah, qnum);
1507 return ERR_PTR(-EINVAL);
1508 }
1509 txq = &sc->txqs[qnum];
1510 if (!txq->setup) {
1511 txq->qnum = qnum;
1512 txq->link = NULL;
1513 INIT_LIST_HEAD(&txq->q);
1514 spin_lock_init(&txq->lock);
1515 txq->setup = true;
1516 }
1517 return &sc->txqs[qnum];
1518}
1519
1520static int
1521ath5k_beaconq_setup(struct ath5k_hw *ah)
1522{
1523 struct ath5k_txq_info qi = {
1524 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1525 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1526 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1527 /* NB: for dynamic turbo, don't enable any other interrupts */
1528 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1529 };
1530
1531 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1532}
1533
1534static int
1535ath5k_beaconq_config(struct ath5k_softc *sc)
1536{
1537 struct ath5k_hw *ah = sc->ah;
1538 struct ath5k_txq_info qi;
1539 int ret;
1540
1541 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1542 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001543 goto err;
1544
Johannes Berg05c914f2008-09-11 00:01:58 +02001545 if (sc->opmode == NL80211_IFTYPE_AP ||
1546 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001547 /*
1548 * Always burst out beacon and CAB traffic
1549 * (aifs = cwmin = cwmax = 0)
1550 */
1551 qi.tqi_aifs = 0;
1552 qi.tqi_cw_min = 0;
1553 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001554 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001555 /*
1556 * Adhoc mode; backoff between 0 and (2 * cw_min).
1557 */
1558 qi.tqi_aifs = 0;
1559 qi.tqi_cw_min = 0;
1560 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001561 }
1562
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001563 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1564 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1565 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1566
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001567 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568 if (ret) {
1569 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1570 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001571 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001572 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001573 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1574 if (ret)
1575 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001576
Bob Copelanda951ae22010-01-20 23:51:04 -05001577 /* reconfigure cabq with ready time to 80% of beacon_interval */
1578 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1579 if (ret)
1580 goto err;
1581
1582 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1583 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1584 if (ret)
1585 goto err;
1586
1587 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1588err:
1589 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001590}
1591
1592static void
1593ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1594{
1595 struct ath5k_buf *bf, *bf0;
1596
1597 /*
1598 * NB: this assumes output has been stopped and
1599 * we do not need to block ath5k_tx_tasklet
1600 */
1601 spin_lock_bh(&txq->lock);
1602 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001603 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001604
1605 ath5k_txbuf_free(sc, bf);
1606
1607 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001608 list_move_tail(&bf->list, &sc->txbuf);
1609 sc->txbuf_len++;
1610 spin_unlock_bh(&sc->txbuflock);
1611 }
1612 txq->link = NULL;
1613 spin_unlock_bh(&txq->lock);
1614}
1615
1616/*
1617 * Drain the transmit queues and reclaim resources.
1618 */
1619static void
1620ath5k_txq_cleanup(struct ath5k_softc *sc)
1621{
1622 struct ath5k_hw *ah = sc->ah;
1623 unsigned int i;
1624
1625 /* XXX return value */
1626 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1627 /* don't touch the hardware if marked invalid */
1628 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1629 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001630 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001631 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1632 if (sc->txqs[i].setup) {
1633 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1634 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1635 "link %p\n",
1636 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001637 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001638 sc->txqs[i].qnum),
1639 sc->txqs[i].link);
1640 }
1641 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001642
1643 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1644 if (sc->txqs[i].setup)
1645 ath5k_txq_drainq(sc, &sc->txqs[i]);
1646}
1647
1648static void
1649ath5k_txq_release(struct ath5k_softc *sc)
1650{
1651 struct ath5k_txq *txq = sc->txqs;
1652 unsigned int i;
1653
1654 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1655 if (txq->setup) {
1656 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1657 txq->setup = false;
1658 }
1659}
1660
1661
1662
1663
1664/*************\
1665* RX Handling *
1666\*************/
1667
1668/*
1669 * Enable the receive h/w following a reset.
1670 */
1671static int
1672ath5k_rx_start(struct ath5k_softc *sc)
1673{
1674 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001675 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001676 struct ath5k_buf *bf;
1677 int ret;
1678
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001679 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001680
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001681 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1682 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001683
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001685 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686 list_for_each_entry(bf, &sc->rxbuf, list) {
1687 ret = ath5k_rxbuf_setup(sc, bf);
1688 if (ret != 0) {
1689 spin_unlock_bh(&sc->rxbuflock);
1690 goto err;
1691 }
1692 }
1693 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001694 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001695 spin_unlock_bh(&sc->rxbuflock);
1696
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001697 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698 ath5k_mode_setup(sc); /* set filters, etc. */
1699 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1700
1701 return 0;
1702err:
1703 return ret;
1704}
1705
1706/*
1707 * Disable the receive h/w in preparation for a reset.
1708 */
1709static void
1710ath5k_rx_stop(struct ath5k_softc *sc)
1711{
1712 struct ath5k_hw *ah = sc->ah;
1713
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001714 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001715 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1716 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001717
1718 ath5k_debug_printrxbuffs(sc, ah);
1719
1720 sc->rxlink = NULL; /* just in case */
1721}
1722
1723static unsigned int
1724ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001725 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001726{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001727 struct ath5k_hw *ah = sc->ah;
1728 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001729 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001730 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001731
Bruno Randolfb47f4072008-03-05 18:35:45 +09001732 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1733 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001734 return RX_FLAG_DECRYPTED;
1735
1736 /* Apparently when a default key is used to decrypt the packet
1737 the hw does not set the index used to decrypt. In such cases
1738 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001739 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001740 if (ieee80211_has_protected(hdr->frame_control) &&
1741 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1742 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001743 keyix = skb->data[hlen + 3] >> 6;
1744
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001745 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001746 return RX_FLAG_DECRYPTED;
1747 }
1748
1749 return 0;
1750}
1751
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001752
1753static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001754ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1755 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001756{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001757 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001758 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001759 u32 hw_tu;
1760 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1761
Harvey Harrison24b56e72008-06-14 23:33:38 -07001762 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001763 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001764 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001765 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001766 * Received an IBSS beacon with the same BSSID. Hardware *must*
1767 * have updated the local TSF. We have to work around various
1768 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001769 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001770 tsf = ath5k_hw_get_tsf64(sc->ah);
1771 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1772 hw_tu = TSF_TO_TU(tsf);
1773
1774 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1775 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001776 (unsigned long long)bc_tstamp,
1777 (unsigned long long)rxs->mactime,
1778 (unsigned long long)(rxs->mactime - bc_tstamp),
1779 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001780
1781 /*
1782 * Sometimes the HW will give us a wrong tstamp in the rx
1783 * status, causing the timestamp extension to go wrong.
1784 * (This seems to happen especially with beacon frames bigger
1785 * than 78 byte (incl. FCS))
1786 * But we know that the receive timestamp must be later than the
1787 * timestamp of the beacon since HW must have synced to that.
1788 *
1789 * NOTE: here we assume mactime to be after the frame was
1790 * received, not like mac80211 which defines it at the start.
1791 */
1792 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001793 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001794 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001795 (unsigned long long)rxs->mactime,
1796 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001797 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001798 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001799
1800 /*
1801 * Local TSF might have moved higher than our beacon timers,
1802 * in that case we have to update them to continue sending
1803 * beacons. This also takes care of synchronizing beacon sending
1804 * times with other stations.
1805 */
1806 if (hw_tu >= sc->nexttbtt)
1807 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001808 }
1809}
1810
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001811static void
1812ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1813{
1814 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1815 struct ath5k_hw *ah = sc->ah;
1816 struct ath_common *common = ath5k_hw_common(ah);
1817
1818 /* only beacons from our BSSID */
1819 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1820 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1821 return;
1822
1823 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1824 rssi);
1825
1826 /* in IBSS mode we should keep RSSI statistics per neighbour */
1827 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1828}
1829
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001830/*
1831 * Compute padding position. skb must contains an IEEE 802.11 frame
1832 */
1833static int ath5k_common_padpos(struct sk_buff *skb)
1834{
1835 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1836 __le16 frame_control = hdr->frame_control;
1837 int padpos = 24;
1838
1839 if (ieee80211_has_a4(frame_control)) {
1840 padpos += ETH_ALEN;
1841 }
1842 if (ieee80211_is_data_qos(frame_control)) {
1843 padpos += IEEE80211_QOS_CTL_LEN;
1844 }
1845
1846 return padpos;
1847}
1848
1849/*
1850 * This function expects a 802.11 frame and returns the number of
1851 * bytes added, or -1 if we don't have enought header room.
1852 */
1853
1854static int ath5k_add_padding(struct sk_buff *skb)
1855{
1856 int padpos = ath5k_common_padpos(skb);
1857 int padsize = padpos & 3;
1858
1859 if (padsize && skb->len>padpos) {
1860
1861 if (skb_headroom(skb) < padsize)
1862 return -1;
1863
1864 skb_push(skb, padsize);
1865 memmove(skb->data, skb->data+padsize, padpos);
1866 return padsize;
1867 }
1868
1869 return 0;
1870}
1871
1872/*
1873 * This function expects a 802.11 frame and returns the number of
1874 * bytes removed
1875 */
1876
1877static int ath5k_remove_padding(struct sk_buff *skb)
1878{
1879 int padpos = ath5k_common_padpos(skb);
1880 int padsize = padpos & 3;
1881
1882 if (padsize && skb->len>=padpos+padsize) {
1883 memmove(skb->data + padsize, skb->data, padpos);
1884 skb_pull(skb, padsize);
1885 return padsize;
1886 }
1887
1888 return 0;
1889}
1890
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001891static void
1892ath5k_tasklet_rx(unsigned long data)
1893{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001894 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001895 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001896 struct sk_buff *skb, *next_skb;
1897 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001898 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001899 struct ath5k_hw *ah = sc->ah;
1900 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001901 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903 int ret;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001904 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905
1906 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001907 if (list_empty(&sc->rxbuf)) {
1908 ATH5K_WARN(sc, "empty rx buf pool\n");
1909 goto unlock;
1910 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001911 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001912 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001913
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001914 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1915 BUG_ON(bf->skb == NULL);
1916 skb = bf->skb;
1917 ds = bf->desc;
1918
Bob Copelandc57ca812009-04-15 07:57:35 -04001919 /* bail if HW is still using self-linked descriptor */
1920 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1921 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001922
Bruno Randolfb47f4072008-03-05 18:35:45 +09001923 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001924 if (unlikely(ret == -EINPROGRESS))
1925 break;
1926 else if (unlikely(ret)) {
1927 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001928 sc->stats.rxerr_proc++;
Jiri Slaby65872e62008-02-15 21:58:51 +01001929 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001930 return;
1931 }
1932
Bruno Randolf76443952010-03-09 16:56:00 +09001933 sc->stats.rx_all_count++;
1934
Bruno Randolfb47f4072008-03-05 18:35:45 +09001935 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001936 ATH5K_WARN(sc, "unsupported jumbo\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001937 sc->stats.rxerr_jumbo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001938 goto next;
1939 }
1940
Bruno Randolfb47f4072008-03-05 18:35:45 +09001941 if (unlikely(rs.rs_status)) {
Bruno Randolf76443952010-03-09 16:56:00 +09001942 if (rs.rs_status & AR5K_RXERR_CRC)
1943 sc->stats.rxerr_crc++;
1944 if (rs.rs_status & AR5K_RXERR_FIFO)
1945 sc->stats.rxerr_fifo++;
1946 if (rs.rs_status & AR5K_RXERR_PHY) {
1947 sc->stats.rxerr_phy++;
Bruno Randolfda351112010-03-25 14:49:42 +09001948 if (rs.rs_phyerr > 0 && rs.rs_phyerr < 32)
1949 sc->stats.rxerr_phy_code[rs.rs_phyerr]++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001950 goto next;
Bruno Randolf76443952010-03-09 16:56:00 +09001951 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001952 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953 /*
1954 * Decrypt error. If the error occurred
1955 * because there was no hardware key, then
1956 * let the frame through so the upper layers
1957 * can process it. This is necessary for 5210
1958 * parts which have no way to setup a ``clear''
1959 * key cache entry.
1960 *
1961 * XXX do key cache faulting
1962 */
Bruno Randolf76443952010-03-09 16:56:00 +09001963 sc->stats.rxerr_decrypt++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001964 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1965 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001966 goto accept;
1967 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001968 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001969 rx_flag |= RX_FLAG_MMIC_ERROR;
Bruno Randolf76443952010-03-09 16:56:00 +09001970 sc->stats.rxerr_mic++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001971 goto accept;
1972 }
1973
1974 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001975 if ((rs.rs_status &
1976 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001977 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001978 goto next;
1979 }
1980accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001981 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1982
1983 /*
1984 * If we can't replace bf->skb with a new skb under memory
1985 * pressure, just skip this packet
1986 */
1987 if (!next_skb)
1988 goto next;
1989
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001990 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001991 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001992 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001993
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001994 /* The MAC header is padded to have 32-bit boundary if the
1995 * packet payload is non-zero. The general calculation for
1996 * padsize would take into account odd header lengths:
1997 * padsize = (4 - hdrlen % 4) % 4; However, since only
1998 * even-length headers are used, padding can only be 0 or 2
1999 * bytes and we can optimize this a bit. In addition, we must
2000 * not try to remove padding from short control frames that do
2001 * not have payload. */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002002 ath5k_remove_padding(skb);
2003
Bob Copeland1c5256b2009-08-24 23:00:32 -04002004 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002005
Bruno Randolfc0e18992008-01-21 11:09:46 +09002006 /*
2007 * always extend the mac timestamp, since this information is
2008 * also needed for proper IBSS merging.
2009 *
2010 * XXX: it might be too late to do it here, since rs_tstamp is
2011 * 15bit only. that means TSF extension has to be done within
2012 * 32768usec (about 32ms). it might be necessary to move this to
2013 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09002014 *
2015 * Unfortunately we don't know when the hardware takes the rx
2016 * timestamp (beginning of phy frame, data frame, end of rx?).
2017 * The only thing we know is that it is hardware specific...
2018 * On AR5213 it seems the rx timestamp is at the end of the
2019 * frame, but i'm not sure.
2020 *
2021 * NOTE: mac80211 defines mactime at the beginning of the first
2022 * data symbol. Since we don't have any time references it's
2023 * impossible to comply to that. This affects IBSS merge only
2024 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09002025 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04002026 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
2027 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09002028
Bob Copeland1c5256b2009-08-24 23:00:32 -04002029 rxs->freq = sc->curchan->center_freq;
2030 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031
John W. Linville54c7c912010-04-26 16:09:19 -04002032 rxs->signal = sc->ah->ah_noise_floor + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07002033
Bob Copeland1c5256b2009-08-24 23:00:32 -04002034 rxs->antenna = rs.rs_antenna;
Bruno Randolf604eead2010-03-09 16:55:17 +09002035
2036 if (rs.rs_antenna > 0 && rs.rs_antenna < 5)
2037 sc->stats.antenna_rx[rs.rs_antenna]++;
2038 else
2039 sc->stats.antenna_rx[0]++; /* invalid */
2040
Bob Copeland1c5256b2009-08-24 23:00:32 -04002041 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
2042 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043
Bob Copeland1c5256b2009-08-24 23:00:32 -04002044 if (rxs->rate_idx >= 0 && rs.rs_rate ==
2045 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
2046 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02002047
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
2049
Bruno Randolfb4ea4492010-03-25 14:49:25 +09002050 ath5k_update_beacon_rssi(sc, skb, rs.rs_rssi);
2051
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002052 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02002053 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04002054 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002055
Johannes Bergf1d58c22009-06-17 13:13:00 +02002056 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05002057
2058 bf->skb = next_skb;
2059 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060next:
2061 list_move_tail(&bf->list, &sc->rxbuf);
2062 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002063unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002064 spin_unlock(&sc->rxbuflock);
2065}
2066
2067
2068
2069
2070/*************\
2071* TX Handling *
2072\*************/
2073
2074static void
2075ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
2076{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002077 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078 struct ath5k_buf *bf, *bf0;
2079 struct ath5k_desc *ds;
2080 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02002081 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002082 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083
2084 spin_lock(&txq->lock);
2085 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
2086 ds = bf->desc;
2087
Bob Copelanda05988b2010-04-07 23:55:58 -04002088 /*
2089 * It's possible that the hardware can say the buffer is
2090 * completed when it hasn't yet loaded the ds_link from
2091 * host memory and moved on. If there are more TX
2092 * descriptors in the queue, wait for TXDP to change
2093 * before processing this one.
2094 */
2095 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
2096 !list_is_last(&bf->list, &txq->q))
2097 break;
2098
Bruno Randolfb47f4072008-03-05 18:35:45 +09002099 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002100 if (unlikely(ret == -EINPROGRESS))
2101 break;
2102 else if (unlikely(ret)) {
2103 ATH5K_ERR(sc, "error %d while processing queue %u\n",
2104 ret, txq->qnum);
2105 break;
2106 }
2107
Bruno Randolf76443952010-03-09 16:56:00 +09002108 sc->stats.tx_all_count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002109 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002110 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002112
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002113 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2114 PCI_DMA_TODEVICE);
2115
Johannes Berge6a98542008-10-21 12:40:02 +02002116 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002117 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002118 struct ieee80211_tx_rate *r =
2119 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002120
2121 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002122 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2123 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002124 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002125 r->idx = -1;
2126 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002127 }
2128 }
2129
Johannes Berge6a98542008-10-21 12:40:02 +02002130 /* count the successful attempt as well */
2131 info->status.rates[ts.ts_final_idx].count++;
2132
Bruno Randolfb47f4072008-03-05 18:35:45 +09002133 if (unlikely(ts.ts_status)) {
Bruno Randolf495391d2010-03-25 14:49:36 +09002134 sc->stats.ack_fail++;
Bruno Randolf76443952010-03-09 16:56:00 +09002135 if (ts.ts_status & AR5K_TXERR_FILT) {
Johannes Berge039fa42008-05-15 12:55:29 +02002136 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Bruno Randolf76443952010-03-09 16:56:00 +09002137 sc->stats.txerr_filt++;
2138 }
2139 if (ts.ts_status & AR5K_TXERR_XRETRY)
2140 sc->stats.txerr_retry++;
2141 if (ts.ts_status & AR5K_TXERR_FIFO)
2142 sc->stats.txerr_fifo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002144 info->flags |= IEEE80211_TX_STAT_ACK;
2145 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146 }
2147
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002148 /*
2149 * Remove MAC header padding before giving the frame
2150 * back to mac80211.
2151 */
2152 ath5k_remove_padding(skb);
2153
Bruno Randolf604eead2010-03-09 16:55:17 +09002154 if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
2155 sc->stats.antenna_tx[ts.ts_antenna]++;
2156 else
2157 sc->stats.antenna_tx[0]++; /* invalid */
2158
Johannes Berge039fa42008-05-15 12:55:29 +02002159 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160
2161 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002162 list_move_tail(&bf->list, &sc->txbuf);
2163 sc->txbuf_len++;
2164 spin_unlock(&sc->txbuflock);
2165 }
2166 if (likely(list_empty(&txq->q)))
2167 txq->link = NULL;
2168 spin_unlock(&txq->lock);
2169 if (sc->txbuf_len > ATH_TXBUF / 5)
2170 ieee80211_wake_queues(sc->hw);
2171}
2172
2173static void
2174ath5k_tasklet_tx(unsigned long data)
2175{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002176 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002177 struct ath5k_softc *sc = (void *)data;
2178
Bob Copeland8784d2e2009-07-29 17:32:28 -04002179 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2180 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2181 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002182}
2183
2184
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002185/*****************\
2186* Beacon handling *
2187\*****************/
2188
2189/*
2190 * Setup the beacon frame for transmit.
2191 */
2192static int
Johannes Berge039fa42008-05-15 12:55:29 +02002193ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194{
2195 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002196 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002197 struct ath5k_hw *ah = sc->ah;
2198 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002199 int ret = 0;
2200 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002201 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002202 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203
2204 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2205 PCI_DMA_TODEVICE);
2206 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2207 "skbaddr %llx\n", skb, skb->data, skb->len,
2208 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002209 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2211 return -EIO;
2212 }
2213
2214 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002215 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002216
2217 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002218 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002219 ds->ds_link = bf->daddr; /* self-linked */
2220 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002221 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002222 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002223
2224 /*
2225 * If we use multiple antennas on AP and use
2226 * the Sectored AP scenario, switch antenna every
2227 * 4 beacons to make sure everybody hears our AP.
2228 * When a client tries to associate, hw will keep
2229 * track of the tx antenna to be used for this client
2230 * automaticaly, based on ACKed packets.
2231 *
2232 * Note: AP still listens and transmits RTS on the
2233 * default antenna which is supposed to be an omni.
2234 *
2235 * Note2: On sectored scenarios it's possible to have
2236 * multiple antennas (1omni -the default- and 14 sectors)
2237 * so if we choose to actually support this mode we need
2238 * to allow user to set how many antennas we have and tweak
2239 * the code below to send beacons on all of them.
2240 */
2241 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2242 antenna = sc->bsent & 4 ? 2 : 1;
2243
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002245 /* FIXME: If we are in g mode and rate is a CCK rate
2246 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2247 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002248 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002249 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002250 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002251 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002252 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002253 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002254 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255 if (ret)
2256 goto err_unmap;
2257
2258 return 0;
2259err_unmap:
2260 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2261 return ret;
2262}
2263
2264/*
2265 * Transmit a beacon frame at SWBA. Dynamic updates to the
2266 * frame contents are done as needed and the slot time is
2267 * also adjusted based on current state.
2268 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002269 * This is called from software irq context (beacontq or restq
2270 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271 */
2272static void
2273ath5k_beacon_send(struct ath5k_softc *sc)
2274{
2275 struct ath5k_buf *bf = sc->bbuf;
2276 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002277 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002278
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002279 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002280
Johannes Berg05c914f2008-09-11 00:01:58 +02002281 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2282 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2284 return;
2285 }
2286 /*
2287 * Check if the previous beacon has gone out. If
2288 * not don't don't try to post another, skip this
2289 * period and wait for the next. Missed beacons
2290 * indicate a problem and should not occur. If we
2291 * miss too many consecutive beacons reset the device.
2292 */
2293 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2294 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002295 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002296 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002297 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002298 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 "stuck beacon time (%u missed)\n",
2300 sc->bmisscount);
2301 tasklet_schedule(&sc->restq);
2302 }
2303 return;
2304 }
2305 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002306 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002307 "resume beacon xmit after %u misses\n",
2308 sc->bmisscount);
2309 sc->bmisscount = 0;
2310 }
2311
2312 /*
2313 * Stop any current dma and put the new frame on the queue.
2314 * This should never fail since we check above that no frames
2315 * are still pending on the queue.
2316 */
2317 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002318 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002319 /* NB: hw still stops DMA, so proceed */
2320 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002321
Bob Copeland1071db82009-05-18 10:59:52 -04002322 /* refresh the beacon for AP mode */
2323 if (sc->opmode == NL80211_IFTYPE_AP)
2324 ath5k_beacon_update(sc->hw, sc->vif);
2325
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002326 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2327 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002328 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002329 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2330
Bob Copelandcec8db22009-07-04 12:59:51 -04002331 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2332 while (skb) {
2333 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2334 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2335 }
2336
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002337 sc->bsent++;
2338}
2339
2340
Bruno Randolf9804b982008-01-19 18:17:59 +09002341/**
2342 * ath5k_beacon_update_timers - update beacon timers
2343 *
2344 * @sc: struct ath5k_softc pointer we are operating on
2345 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2346 * beacon timer update based on the current HW TSF.
2347 *
2348 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2349 * of a received beacon or the current local hardware TSF and write it to the
2350 * beacon timer registers.
2351 *
2352 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002353 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002354 * when we otherwise know we have to update the timers, but we keep it in this
2355 * function to have it all together in one place.
2356 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002357static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002358ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002359{
2360 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002361 u32 nexttbtt, intval, hw_tu, bc_tu;
2362 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002363
2364 intval = sc->bintval & AR5K_BEACON_PERIOD;
2365 if (WARN_ON(!intval))
2366 return;
2367
Bruno Randolf9804b982008-01-19 18:17:59 +09002368 /* beacon TSF converted to TU */
2369 bc_tu = TSF_TO_TU(bc_tsf);
2370
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002371 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002372 hw_tsf = ath5k_hw_get_tsf64(ah);
2373 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002374
Bruno Randolf9804b982008-01-19 18:17:59 +09002375#define FUDGE 3
2376 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2377 if (bc_tsf == -1) {
2378 /*
2379 * no beacons received, called internally.
2380 * just need to refresh timers based on HW TSF.
2381 */
2382 nexttbtt = roundup(hw_tu + FUDGE, intval);
2383 } else if (bc_tsf == 0) {
2384 /*
2385 * no beacon received, probably called by ath5k_reset_tsf().
2386 * reset TSF to start with 0.
2387 */
2388 nexttbtt = intval;
2389 intval |= AR5K_BEACON_RESET_TSF;
2390 } else if (bc_tsf > hw_tsf) {
2391 /*
2392 * beacon received, SW merge happend but HW TSF not yet updated.
2393 * not possible to reconfigure timers yet, but next time we
2394 * receive a beacon with the same BSSID, the hardware will
2395 * automatically update the TSF and then we need to reconfigure
2396 * the timers.
2397 */
2398 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2399 "need to wait for HW TSF sync\n");
2400 return;
2401 } else {
2402 /*
2403 * most important case for beacon synchronization between STA.
2404 *
2405 * beacon received and HW TSF has been already updated by HW.
2406 * update next TBTT based on the TSF of the beacon, but make
2407 * sure it is ahead of our local TSF timer.
2408 */
2409 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2410 }
2411#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002412
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002413 sc->nexttbtt = nexttbtt;
2414
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002415 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002416 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002417
2418 /*
2419 * debugging output last in order to preserve the time critical aspect
2420 * of this function
2421 */
2422 if (bc_tsf == -1)
2423 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2424 "reconfigured timers based on HW TSF\n");
2425 else if (bc_tsf == 0)
2426 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2427 "reset HW TSF and timers\n");
2428 else
2429 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2430 "updated timers based on beacon TSF\n");
2431
2432 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002433 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2434 (unsigned long long) bc_tsf,
2435 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002436 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2437 intval & AR5K_BEACON_PERIOD,
2438 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2439 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002440}
2441
2442
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002443/**
2444 * ath5k_beacon_config - Configure the beacon queues and interrupts
2445 *
2446 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002447 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002448 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002449 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002450 */
2451static void
2452ath5k_beacon_config(struct ath5k_softc *sc)
2453{
2454 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002455 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002456
Bob Copeland21800492009-07-04 12:59:52 -04002457 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002458 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002459 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002460
Bob Copeland21800492009-07-04 12:59:52 -04002461 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002462 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002463 * In IBSS mode we use a self-linked tx descriptor and let the
2464 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002465 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002466 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002467 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002468 */
2469 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002470
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002471 sc->imask |= AR5K_INT_SWBA;
2472
Jiri Slabyda966bc2008-10-12 22:54:10 +02002473 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002474 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002475 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002476 } else
2477 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002478 } else {
2479 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002480 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002481
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002482 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002483 mmiowb();
2484 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002485}
2486
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002487static void ath5k_tasklet_beacon(unsigned long data)
2488{
2489 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2490
2491 /*
2492 * Software beacon alert--time to send a beacon.
2493 *
2494 * In IBSS mode we use this interrupt just to
2495 * keep track of the next TBTT (target beacon
2496 * transmission time) in order to detect wether
2497 * automatic TSF updates happened.
2498 */
2499 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2500 /* XXX: only if VEOL suppported */
2501 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2502 sc->nexttbtt += sc->bintval;
2503 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2504 "SWBA nexttbtt: %x hw_tu: %x "
2505 "TSF: %llx\n",
2506 sc->nexttbtt,
2507 TSF_TO_TU(tsf),
2508 (unsigned long long) tsf);
2509 } else {
2510 spin_lock(&sc->block);
2511 ath5k_beacon_send(sc);
2512 spin_unlock(&sc->block);
2513 }
2514}
2515
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002516
2517/********************\
2518* Interrupt handling *
2519\********************/
2520
2521static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002522ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002523{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002524 struct ath5k_hw *ah = sc->ah;
2525 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002526
2527 mutex_lock(&sc->lock);
2528
2529 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2530
2531 /*
2532 * Stop anything previously setup. This is safe
2533 * no matter this is the first time through or not.
2534 */
2535 ath5k_stop_locked(sc);
2536
2537 /*
2538 * The basic interface to setting the hardware in a good
2539 * state is ``reset''. On return the hardware is known to
2540 * be powered up and with interrupts disabled. This must
2541 * be followed by initialization of the appropriate bits
2542 * and then setup of the interrupt mask.
2543 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002544 sc->curchan = sc->hw->conf.channel;
2545 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002546 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2547 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bruno Randolf2111ac02010-04-02 18:44:08 +09002548 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2549
Bob Copeland209d8892009-05-07 08:09:08 -04002550 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002551 if (ret)
2552 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002553
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002554 ath5k_rfkill_hw_start(ah);
2555
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002556 /*
2557 * Reset the key cache since some parts do not reset the
2558 * contents on initial power up or resume from suspend.
2559 */
2560 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2561 ath5k_hw_reset_key(ah, i);
2562
Bruno Randolf0edc9a62010-04-12 16:38:47 +09002563 ath5k_hw_set_ack_bitrate_high(ah, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002564 ret = 0;
2565done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002566 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002567 mutex_unlock(&sc->lock);
2568 return ret;
2569}
2570
2571static int
2572ath5k_stop_locked(struct ath5k_softc *sc)
2573{
2574 struct ath5k_hw *ah = sc->ah;
2575
2576 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2577 test_bit(ATH_STAT_INVALID, sc->status));
2578
2579 /*
2580 * Shutdown the hardware and driver:
2581 * stop output from above
2582 * disable interrupts
2583 * turn off timers
2584 * turn off the radio
2585 * clear transmit machinery
2586 * clear receive machinery
2587 * drain and release tx queues
2588 * reclaim beacon resources
2589 * power down hardware
2590 *
2591 * Note that some of this work is not possible if the
2592 * hardware is gone (invalid).
2593 */
2594 ieee80211_stop_queues(sc->hw);
2595
2596 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002597 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002598 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002599 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002600 }
2601 ath5k_txq_cleanup(sc);
2602 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2603 ath5k_rx_stop(sc);
2604 ath5k_hw_phy_disable(ah);
2605 } else
2606 sc->rxlink = NULL;
2607
2608 return 0;
2609}
2610
2611/*
2612 * Stop the device, grabbing the top-level lock to protect
2613 * against concurrent entry through ath5k_init (which can happen
2614 * if another thread does a system call and the thread doing the
2615 * stop is preempted).
2616 */
2617static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002618ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002619{
2620 int ret;
2621
2622 mutex_lock(&sc->lock);
2623 ret = ath5k_stop_locked(sc);
2624 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2625 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002626 * Don't set the card in full sleep mode!
2627 *
2628 * a) When the device is in this state it must be carefully
2629 * woken up or references to registers in the PCI clock
2630 * domain may freeze the bus (and system). This varies
2631 * by chip and is mostly an issue with newer parts
2632 * (madwifi sources mentioned srev >= 0x78) that go to
2633 * sleep more quickly.
2634 *
2635 * b) On older chips full sleep results a weird behaviour
2636 * during wakeup. I tested various cards with srev < 0x78
2637 * and they don't wake up after module reload, a second
2638 * module reload is needed to bring the card up again.
2639 *
2640 * Until we figure out what's going on don't enable
2641 * full chip reset on any chip (this is what Legacy HAL
2642 * and Sam's HAL do anyway). Instead Perform a full reset
2643 * on the device (same as initial state after attach) and
2644 * leave it idle (keep MAC/BB on warm reset) */
2645 ret = ath5k_hw_on_hold(sc->ah);
2646
2647 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2648 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649 }
2650 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002651
Jiri Slaby274c7c32008-07-15 17:44:20 +02002652 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002653 mutex_unlock(&sc->lock);
2654
Jiri Slaby10488f82008-07-15 17:44:19 +02002655 tasklet_kill(&sc->rxtq);
2656 tasklet_kill(&sc->txtq);
2657 tasklet_kill(&sc->restq);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002658 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002659 tasklet_kill(&sc->beacontq);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002660 tasklet_kill(&sc->ani_tasklet);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002661
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002662 ath5k_rfkill_hw_stop(sc->ah);
2663
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002664 return ret;
2665}
2666
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002667static void
2668ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2669{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002670 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2671 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2672 /* run ANI only when full calibration is not active */
2673 ah->ah_cal_next_ani = jiffies +
2674 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2675 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2676
2677 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002678 ah->ah_cal_next_full = jiffies +
2679 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2680 tasklet_schedule(&ah->ah_sc->calib);
2681 }
2682 /* we could use SWI to generate enough interrupts to meet our
2683 * calibration interval requirements, if necessary:
2684 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2685}
2686
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002687static irqreturn_t
2688ath5k_intr(int irq, void *dev_id)
2689{
2690 struct ath5k_softc *sc = dev_id;
2691 struct ath5k_hw *ah = sc->ah;
2692 enum ath5k_int status;
2693 unsigned int counter = 1000;
2694
2695 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2696 !ath5k_hw_is_intr_pending(ah)))
2697 return IRQ_NONE;
2698
2699 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002700 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2701 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2702 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703 if (unlikely(status & AR5K_INT_FATAL)) {
2704 /*
2705 * Fatal errors are unrecoverable.
2706 * Typically these are caused by DMA errors.
2707 */
2708 tasklet_schedule(&sc->restq);
2709 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002710 /*
2711 * Receive buffers are full. Either the bus is busy or
2712 * the CPU is not fast enough to process all received
2713 * frames.
2714 * Older chipsets need a reset to come out of this
2715 * condition, but we treat it as RX for newer chips.
2716 * We don't know exactly which versions need a reset -
2717 * this guess is copied from the HAL.
2718 */
2719 sc->stats.rxorn_intr++;
2720 if (ah->ah_mac_srev < AR5K_SREV_AR5212)
2721 tasklet_schedule(&sc->restq);
2722 else
2723 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724 } else {
2725 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002726 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002727 }
2728 if (status & AR5K_INT_RXEOL) {
2729 /*
2730 * NB: the hardware should re-read the link when
2731 * RXE bit is written, but it doesn't work at
2732 * least on older hardware revs.
2733 */
2734 sc->rxlink = NULL;
2735 }
2736 if (status & AR5K_INT_TXURN) {
2737 /* bump tx trigger level */
2738 ath5k_hw_update_tx_triglevel(ah, true);
2739 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002740 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002742 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2743 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002744 tasklet_schedule(&sc->txtq);
2745 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002746 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747 }
2748 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002749 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002750 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002751 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002752 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002753 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002754 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002755
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002756 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002757 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002758
2759 if (unlikely(!counter))
2760 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2761
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002762 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002763
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002764 return IRQ_HANDLED;
2765}
2766
2767static void
2768ath5k_tasklet_reset(unsigned long data)
2769{
2770 struct ath5k_softc *sc = (void *)data;
2771
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002772 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002773}
2774
2775/*
2776 * Periodically recalibrate the PHY to account
2777 * for temperature/environment changes.
2778 */
2779static void
Nick Kossifidis6e220662009-08-10 03:31:31 +03002780ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002781{
2782 struct ath5k_softc *sc = (void *)data;
2783 struct ath5k_hw *ah = sc->ah;
2784
Nick Kossifidis6e220662009-08-10 03:31:31 +03002785 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002786 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e220662009-08-10 03:31:31 +03002787
2788 /* Stop queues so that calibration
2789 * doesn't interfere with tx */
2790 ieee80211_stop_queues(sc->hw);
2791
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002792 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002793 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2794 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002795
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002796 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002797 /*
2798 * Rfgain is out of bounds, reset the chip
2799 * to load new gain values.
2800 */
2801 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland6b5d1172010-04-07 23:55:57 -04002802 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002803 }
2804 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2805 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002806 ieee80211_frequency_to_channel(
2807 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002808
Nick Kossifidis6e220662009-08-10 03:31:31 +03002809 /* Wake queues */
2810 ieee80211_wake_queues(sc->hw);
2811
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002812 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002813}
2814
2815
Bruno Randolf2111ac02010-04-02 18:44:08 +09002816static void
2817ath5k_tasklet_ani(unsigned long data)
2818{
2819 struct ath5k_softc *sc = (void *)data;
2820 struct ath5k_hw *ah = sc->ah;
2821
2822 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2823 ath5k_ani_calibration(ah);
2824 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2825}
2826
2827
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828/********************\
2829* Mac80211 functions *
2830\********************/
2831
2832static int
Johannes Berge039fa42008-05-15 12:55:29 +02002833ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834{
2835 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002836
2837 return ath5k_tx_queue(hw, skb, sc->txq);
2838}
2839
2840static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2841 struct ath5k_txq *txq)
2842{
2843 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002844 struct ath5k_buf *bf;
2845 unsigned long flags;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002846 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002847
2848 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2849
Johannes Berg05c914f2008-09-11 00:01:58 +02002850 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002851 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2852
2853 /*
2854 * the hardware expects the header padded to 4 byte boundaries
2855 * if this is not the case we add the padding after the header
2856 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002857 padsize = ath5k_add_padding(skb);
2858 if (padsize < 0) {
2859 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
2860 " headroom to pad");
2861 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002862 }
2863
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002864 spin_lock_irqsave(&sc->txbuflock, flags);
2865 if (list_empty(&sc->txbuf)) {
2866 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2867 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002868 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002869 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002870 }
2871 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2872 list_del(&bf->list);
2873 sc->txbuf_len--;
2874 if (list_empty(&sc->txbuf))
2875 ieee80211_stop_queues(hw);
2876 spin_unlock_irqrestore(&sc->txbuflock, flags);
2877
2878 bf->skb = skb;
2879
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002880 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002881 bf->skb = NULL;
2882 spin_lock_irqsave(&sc->txbuflock, flags);
2883 list_add_tail(&bf->list, &sc->txbuf);
2884 sc->txbuf_len++;
2885 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002886 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002887 }
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002888 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002889
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002890drop_packet:
2891 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002892 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002893}
2894
Bob Copeland209d8892009-05-07 08:09:08 -04002895/*
2896 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2897 * and change to the given channel.
2898 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002899static int
Bob Copeland209d8892009-05-07 08:09:08 -04002900ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002901{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002902 struct ath5k_hw *ah = sc->ah;
2903 int ret;
2904
2905 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002906
Bob Copeland209d8892009-05-07 08:09:08 -04002907 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002908 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002909 ath5k_txq_cleanup(sc);
2910 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002911
2912 sc->curchan = chan;
2913 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002914 }
Bob Copeland33554432009-07-04 21:03:13 -04002915 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002916 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002917 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2918 goto err;
2919 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002920
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002921 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002922 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923 ATH5K_ERR(sc, "can't start recv logic\n");
2924 goto err;
2925 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002926
Bruno Randolf2111ac02010-04-02 18:44:08 +09002927 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2928
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002929 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002930 * Change channels and update the h/w rate map if we're switching;
2931 * e.g. 11a to 11b/g.
2932 *
2933 * We may be doing a reset in response to an ioctl that changes the
2934 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002935 *
2936 * XXX needed?
2937 */
2938/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002939
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002940 ath5k_beacon_config(sc);
2941 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002942
2943 return 0;
2944err:
2945 return ret;
2946}
2947
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002948static int
2949ath5k_reset_wake(struct ath5k_softc *sc)
2950{
2951 int ret;
2952
Bob Copeland209d8892009-05-07 08:09:08 -04002953 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002954 if (!ret)
2955 ieee80211_wake_queues(sc->hw);
2956
2957 return ret;
2958}
2959
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002960static int ath5k_start(struct ieee80211_hw *hw)
2961{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002962 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963}
2964
2965static void ath5k_stop(struct ieee80211_hw *hw)
2966{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002967 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002968}
2969
2970static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002971 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002972{
2973 struct ath5k_softc *sc = hw->priv;
2974 int ret;
2975
2976 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002977 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002978 ret = 0;
2979 goto end;
2980 }
2981
Johannes Berg1ed32e42009-12-23 13:15:45 +01002982 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002983
Johannes Berg1ed32e42009-12-23 13:15:45 +01002984 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002985 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002986 case NL80211_IFTYPE_STATION:
2987 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002988 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002989 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01002990 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002991 break;
2992 default:
2993 ret = -EOPNOTSUPP;
2994 goto end;
2995 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002996
Bruno Randolfccfe5552010-03-09 16:55:38 +09002997 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
2998
Johannes Berg1ed32e42009-12-23 13:15:45 +01002999 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04003000 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003001
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003002 ret = 0;
3003end:
3004 mutex_unlock(&sc->lock);
3005 return ret;
3006}
3007
3008static void
3009ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003010 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003011{
3012 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05003013 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014
3015 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01003016 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003017 goto end;
3018
Bob Copeland0e149cf2008-11-17 23:40:38 -05003019 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01003020 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003021end:
3022 mutex_unlock(&sc->lock);
3023}
3024
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003025/*
3026 * TODO: Phy disable/diversity etc
3027 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003028static int
Johannes Berge8975582008-10-09 12:18:51 +02003029ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003030{
3031 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003032 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003033 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003034 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003035
3036 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003037
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003038 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3039 ret = ath5k_chan_set(sc, conf->channel);
3040 if (ret < 0)
3041 goto unlock;
3042 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003043
Nick Kossifidisa0823812009-04-30 15:55:44 -04003044 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3045 (sc->power_level != conf->power_level)) {
3046 sc->power_level = conf->power_level;
3047
3048 /* Half dB steps */
3049 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3050 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003051
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003052 /* TODO:
3053 * 1) Move this on config_interface and handle each case
3054 * separately eg. when we have only one STA vif, use
3055 * AR5K_ANTMODE_SINGLE_AP
3056 *
3057 * 2) Allow the user to change antenna mode eg. when only
3058 * one antenna is present
3059 *
3060 * 3) Allow the user to set default/tx antenna when possible
3061 *
3062 * 4) Default mode should handle 90% of the cases, together
3063 * with fixed a/b and single AP modes we should be able to
3064 * handle 99%. Sectored modes are extreme cases and i still
3065 * haven't found a usage for them. If we decide to support them,
3066 * then we must allow the user to set how many tx antennas we
3067 * have available
3068 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003069 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003070
John W. Linville55aa4e02009-05-25 21:28:47 +02003071unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003072 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003073 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003074}
3075
Johannes Berg3ac64be2009-08-17 16:16:53 +02003076static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
3077 int mc_count, struct dev_addr_list *mclist)
3078{
3079 u32 mfilt[2], val;
3080 int i;
3081 u8 pos;
3082
3083 mfilt[0] = 0;
3084 mfilt[1] = 1;
3085
3086 for (i = 0; i < mc_count; i++) {
3087 if (!mclist)
3088 break;
3089 /* calculate XOR of eight 6-bit values */
3090 val = get_unaligned_le32(mclist->dmi_addr + 0);
3091 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3092 val = get_unaligned_le32(mclist->dmi_addr + 3);
3093 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3094 pos &= 0x3f;
3095 mfilt[pos / 32] |= (1 << (pos % 32));
3096 /* XXX: we might be able to just do this instead,
3097 * but not sure, needs testing, if we do use this we'd
3098 * neet to inform below to not reset the mcast */
3099 /* ath5k_hw_set_mcast_filterindex(ah,
3100 * mclist->dmi_addr[5]); */
3101 mclist = mclist->next;
3102 }
3103
3104 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3105}
3106
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003107#define SUPPORTED_FIF_FLAGS \
3108 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3109 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3110 FIF_BCN_PRBRESP_PROMISC
3111/*
3112 * o always accept unicast, broadcast, and multicast traffic
3113 * o multicast traffic for all BSSIDs will be enabled if mac80211
3114 * says it should be
3115 * o maintain current state of phy ofdm or phy cck error reception.
3116 * If the hardware detects any of these type of errors then
3117 * ath5k_hw_get_rx_filter() will pass to us the respective
3118 * hardware filters to be able to receive these type of frames.
3119 * o probe request frames are accepted only when operating in
3120 * hostap, adhoc, or monitor modes
3121 * o enable promiscuous mode according to the interface state
3122 * o accept beacons:
3123 * - when operating in adhoc mode so the 802.11 layer creates
3124 * node table entries for peers,
3125 * - when operating in station mode for collecting rssi data when
3126 * the station is otherwise quiet, or
3127 * - when scanning
3128 */
3129static void ath5k_configure_filter(struct ieee80211_hw *hw,
3130 unsigned int changed_flags,
3131 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003132 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003133{
3134 struct ath5k_softc *sc = hw->priv;
3135 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003136 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003137
Bob Copeland56d1de02009-08-24 23:00:30 -04003138 mutex_lock(&sc->lock);
3139
Johannes Berg3ac64be2009-08-17 16:16:53 +02003140 mfilt[0] = multicast;
3141 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003142
3143 /* Only deal with supported flags */
3144 changed_flags &= SUPPORTED_FIF_FLAGS;
3145 *new_flags &= SUPPORTED_FIF_FLAGS;
3146
3147 /* If HW detects any phy or radar errors, leave those filters on.
3148 * Also, always enable Unicast, Broadcasts and Multicast
3149 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3150 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3151 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3152 AR5K_RX_FILTER_MCAST);
3153
3154 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3155 if (*new_flags & FIF_PROMISC_IN_BSS) {
3156 rfilt |= AR5K_RX_FILTER_PROM;
3157 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003158 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003159 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003160 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003161 }
3162
3163 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3164 if (*new_flags & FIF_ALLMULTI) {
3165 mfilt[0] = ~0;
3166 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003167 }
3168
3169 /* This is the best we can do */
3170 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3171 rfilt |= AR5K_RX_FILTER_PHYERR;
3172
3173 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3174 * and probes for any BSSID, this needs testing */
3175 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3176 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3177
3178 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3179 * set we should only pass on control frames for this
3180 * station. This needs testing. I believe right now this
3181 * enables *all* control frames, which is OK.. but
3182 * but we should see if we can improve on granularity */
3183 if (*new_flags & FIF_CONTROL)
3184 rfilt |= AR5K_RX_FILTER_CONTROL;
3185
3186 /* Additional settings per mode -- this is per ath5k */
3187
3188 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3189
Bob Copeland56d1de02009-08-24 23:00:30 -04003190 switch (sc->opmode) {
3191 case NL80211_IFTYPE_MESH_POINT:
3192 case NL80211_IFTYPE_MONITOR:
3193 rfilt |= AR5K_RX_FILTER_CONTROL |
3194 AR5K_RX_FILTER_BEACON |
3195 AR5K_RX_FILTER_PROBEREQ |
3196 AR5K_RX_FILTER_PROM;
3197 break;
3198 case NL80211_IFTYPE_AP:
3199 case NL80211_IFTYPE_ADHOC:
3200 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3201 AR5K_RX_FILTER_BEACON;
3202 break;
3203 case NL80211_IFTYPE_STATION:
3204 if (sc->assoc)
3205 rfilt |= AR5K_RX_FILTER_BEACON;
3206 default:
3207 break;
3208 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003209
3210 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003211 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003212
3213 /* Set multicast bits */
3214 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3215 /* Set the cached hw filter flags, this will alter actually
3216 * be set in HW */
3217 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003218
3219 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003220}
3221
3222static int
3223ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003224 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3225 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003226{
3227 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003228 struct ath5k_hw *ah = sc->ah;
3229 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003230 int ret = 0;
3231
Bob Copeland9ad9a262008-10-29 08:30:54 -04003232 if (modparam_nohwcrypt)
3233 return -EOPNOTSUPP;
3234
Bob Copeland65b5a692009-07-13 21:57:39 -04003235 if (sc->opmode == NL80211_IFTYPE_AP)
3236 return -EOPNOTSUPP;
3237
John Daiker0bbac082008-10-17 12:16:00 -07003238 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003239 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003240 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003241 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003242 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003243 if (sc->ah->ah_aes_support)
3244 break;
3245
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003246 return -EOPNOTSUPP;
3247 default:
3248 WARN_ON(1);
3249 return -EINVAL;
3250 }
3251
3252 mutex_lock(&sc->lock);
3253
3254 switch (cmd) {
3255 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003256 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3257 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003258 if (ret) {
3259 ATH5K_ERR(sc, "can't set the key\n");
3260 goto unlock;
3261 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003262 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003263 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003264 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3265 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003266 break;
3267 case DISABLE_KEY:
3268 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003269 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003270 break;
3271 default:
3272 ret = -EINVAL;
3273 goto unlock;
3274 }
3275
3276unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003277 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003278 mutex_unlock(&sc->lock);
3279 return ret;
3280}
3281
3282static int
3283ath5k_get_stats(struct ieee80211_hw *hw,
3284 struct ieee80211_low_level_stats *stats)
3285{
3286 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003287
3288 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003289 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003290
Bruno Randolf495391d2010-03-25 14:49:36 +09003291 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3292 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3293 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3294 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003295
3296 return 0;
3297}
3298
Holger Schurig55ee82b2010-04-19 10:24:22 +02003299static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3300 struct survey_info *survey)
3301{
3302 struct ath5k_softc *sc = hw->priv;
3303 struct ieee80211_conf *conf = &hw->conf;
3304
3305 if (idx != 0)
3306 return -ENOENT;
3307
3308 survey->channel = conf->channel;
3309 survey->filled = SURVEY_INFO_NOISE_DBM;
3310 survey->noise = sc->ah->ah_noise_floor;
3311
3312 return 0;
3313}
3314
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003315static u64
3316ath5k_get_tsf(struct ieee80211_hw *hw)
3317{
3318 struct ath5k_softc *sc = hw->priv;
3319
3320 return ath5k_hw_get_tsf64(sc->ah);
3321}
3322
3323static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003324ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3325{
3326 struct ath5k_softc *sc = hw->priv;
3327
3328 ath5k_hw_set_tsf64(sc->ah, tsf);
3329}
3330
3331static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003332ath5k_reset_tsf(struct ieee80211_hw *hw)
3333{
3334 struct ath5k_softc *sc = hw->priv;
3335
Bruno Randolf9804b982008-01-19 18:17:59 +09003336 /*
3337 * in IBSS mode we need to update the beacon timers too.
3338 * this will also reset the TSF if we call it with 0
3339 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003340 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003341 ath5k_beacon_update_timers(sc, 0);
3342 else
3343 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003344}
3345
Bob Copeland1071db82009-05-18 10:59:52 -04003346/*
3347 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3348 * this is called only once at config_bss time, for AP we do it every
3349 * SWBA interrupt so that the TIM will reflect buffered frames.
3350 *
3351 * Called with the beacon lock.
3352 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003353static int
Bob Copeland1071db82009-05-18 10:59:52 -04003354ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003355{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003356 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003357 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003358 struct sk_buff *skb;
3359
3360 if (WARN_ON(!vif)) {
3361 ret = -EINVAL;
3362 goto out;
3363 }
3364
3365 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003366
3367 if (!skb) {
3368 ret = -ENOMEM;
3369 goto out;
3370 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003371
3372 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3373
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003374 ath5k_txbuf_free(sc, sc->bbuf);
3375 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003376 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003377 if (ret)
3378 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003379out:
3380 return ret;
3381}
3382
Martin Xu02969b32008-11-24 10:49:27 +08003383static void
3384set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3385{
3386 struct ath5k_softc *sc = hw->priv;
3387 struct ath5k_hw *ah = sc->ah;
3388 u32 rfilt;
3389 rfilt = ath5k_hw_get_rx_filter(ah);
3390 if (enable)
3391 rfilt |= AR5K_RX_FILTER_BEACON;
3392 else
3393 rfilt &= ~AR5K_RX_FILTER_BEACON;
3394 ath5k_hw_set_rx_filter(ah, rfilt);
3395 sc->filter_flags = rfilt;
3396}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003397
Martin Xu02969b32008-11-24 10:49:27 +08003398static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3399 struct ieee80211_vif *vif,
3400 struct ieee80211_bss_conf *bss_conf,
3401 u32 changes)
3402{
3403 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003404 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003405 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003406 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003407
3408 mutex_lock(&sc->lock);
3409 if (WARN_ON(sc->vif != vif))
3410 goto unlock;
3411
3412 if (changes & BSS_CHANGED_BSSID) {
3413 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003414 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003415 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003416 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003417 mmiowb();
3418 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003419
3420 if (changes & BSS_CHANGED_BEACON_INT)
3421 sc->bintval = bss_conf->beacon_int;
3422
Martin Xu02969b32008-11-24 10:49:27 +08003423 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003424 sc->assoc = bss_conf->assoc;
3425 if (sc->opmode == NL80211_IFTYPE_STATION)
3426 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003427 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3428 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003429 if (bss_conf->assoc) {
3430 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3431 "Bss Info ASSOC %d, bssid: %pM\n",
3432 bss_conf->aid, common->curbssid);
3433 common->curaid = bss_conf->aid;
3434 ath5k_hw_set_associd(ah);
3435 /* Once ANI is available you would start it here */
3436 }
Martin Xu02969b32008-11-24 10:49:27 +08003437 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003438
Bob Copeland21800492009-07-04 12:59:52 -04003439 if (changes & BSS_CHANGED_BEACON) {
3440 spin_lock_irqsave(&sc->block, flags);
3441 ath5k_beacon_update(hw, vif);
3442 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003443 }
3444
Bob Copeland21800492009-07-04 12:59:52 -04003445 if (changes & BSS_CHANGED_BEACON_ENABLED)
3446 sc->enable_beacon = bss_conf->enable_beacon;
3447
3448 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3449 BSS_CHANGED_BEACON_INT))
3450 ath5k_beacon_config(sc);
3451
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003452 unlock:
3453 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003454}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003455
3456static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3457{
3458 struct ath5k_softc *sc = hw->priv;
3459 if (!sc->assoc)
3460 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3461}
3462
3463static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3464{
3465 struct ath5k_softc *sc = hw->priv;
3466 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3467 AR5K_LED_ASSOC : AR5K_LED_INIT);
3468}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003469
3470/**
3471 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3472 *
3473 * @hw: struct ieee80211_hw pointer
3474 * @coverage_class: IEEE 802.11 coverage class number
3475 *
3476 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3477 * coverage class. The values are persistent, they are restored after device
3478 * reset.
3479 */
3480static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3481{
3482 struct ath5k_softc *sc = hw->priv;
3483
3484 mutex_lock(&sc->lock);
3485 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3486 mutex_unlock(&sc->lock);
3487}