blob: 06def708b014100c6d935ce82b1a4ea92e94f2d0 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
37
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
39int radeon_ttm_init(struct radeon_device *rdev);
40void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010041static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042
43/*
44 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
45 * function are calling it.
46 */
47
Jerome Glisse4c788672009-11-20 14:29:23 +010048static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049{
Jerome Glisse4c788672009-11-20 14:29:23 +010050 struct radeon_bo *bo;
51
52 bo = container_of(tbo, struct radeon_bo, tbo);
53 mutex_lock(&bo->rdev->gem.mutex);
54 list_del_init(&bo->list);
55 mutex_unlock(&bo->rdev->gem.mutex);
56 radeon_bo_clear_surface_reg(bo);
57 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020058}
59
Jerome Glissed03d8582009-12-14 21:02:09 +010060bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
61{
62 if (bo->destroy == &radeon_ttm_bo_destroy)
63 return true;
64 return false;
65}
66
Jerome Glisse312ea8d2009-12-07 15:52:58 +010067void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
68{
69 u32 c = 0;
70
71 rbo->placement.fpfn = 0;
72 rbo->placement.lpfn = 0;
73 rbo->placement.placement = rbo->placements;
74 rbo->placement.busy_placement = rbo->placements;
75 if (domain & RADEON_GEM_DOMAIN_VRAM)
76 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
77 TTM_PL_FLAG_VRAM;
78 if (domain & RADEON_GEM_DOMAIN_GTT)
79 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
80 if (domain & RADEON_GEM_DOMAIN_CPU)
81 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010082 if (!c)
83 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010084 rbo->placement.num_placement = c;
85 rbo->placement.num_busy_placement = c;
86}
87
Jerome Glisse4c788672009-11-20 14:29:23 +010088int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
89 unsigned long size, bool kernel, u32 domain,
90 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020091{
Jerome Glisse4c788672009-11-20 14:29:23 +010092 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094 int r;
95
96 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
97 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
98 }
99 if (kernel) {
100 type = ttm_bo_type_kernel;
101 } else {
102 type = ttm_bo_type_device;
103 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100104 *bo_ptr = NULL;
105 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
106 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100108 bo->rdev = rdev;
109 bo->gobj = gobj;
110 bo->surface_reg = -1;
111 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100113 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100114 /* Kernel allocation are uninterruptible */
Matthew Garrett5876dd22010-04-26 15:52:20 -0400115 mutex_lock(&rdev->vram_mutex);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100116 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
117 &bo->placement, 0, 0, !kernel, NULL, size,
118 &radeon_ttm_bo_destroy);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400119 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100121 if (r != -ERESTARTSYS)
122 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100123 "object_init failed for (%lu, 0x%08X)\n",
124 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 return r;
126 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100127 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100129 mutex_lock(&bo->rdev->gem.mutex);
130 list_add_tail(&bo->list, &rdev->gem.objects);
131 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 }
133 return 0;
134}
135
Jerome Glisse4c788672009-11-20 14:29:23 +0100136int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137{
Jerome Glisse4c788672009-11-20 14:29:23 +0100138 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 int r;
140
Jerome Glisse4c788672009-11-20 14:29:23 +0100141 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 return 0;
146 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100147 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 if (r) {
149 return r;
150 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100151 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100153 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100155 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 return 0;
157}
158
Jerome Glisse4c788672009-11-20 14:29:23 +0100159void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160{
Jerome Glisse4c788672009-11-20 14:29:23 +0100161 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100163 bo->kptr = NULL;
164 radeon_bo_check_tiling(bo, 0, 0);
165 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166}
167
Jerome Glisse4c788672009-11-20 14:29:23 +0100168void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169{
Jerome Glisse4c788672009-11-20 14:29:23 +0100170 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171
Jerome Glisse4c788672009-11-20 14:29:23 +0100172 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100174 tbo = &((*bo)->tbo);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400175 mutex_lock(&(*bo)->rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100176 ttm_bo_unref(&tbo);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400177 mutex_unlock(&(*bo)->rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100178 if (tbo == NULL)
179 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180}
181
Jerome Glisse4c788672009-11-20 14:29:23 +0100182int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100184 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185
Jerome Glisse4c788672009-11-20 14:29:23 +0100186 if (bo->pin_count) {
187 bo->pin_count++;
188 if (gpu_addr)
189 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 return 0;
191 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100192 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000193 if (domain == RADEON_GEM_DOMAIN_VRAM) {
194 /* force to pin into visible video ram */
195 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
196 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100197 for (i = 0; i < bo->placement.num_placement; i++)
198 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000199 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 if (likely(r == 0)) {
201 bo->pin_count = 1;
202 if (gpu_addr != NULL)
203 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100205 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 return r;
208}
209
Jerome Glisse4c788672009-11-20 14:29:23 +0100210int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100212 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213
Jerome Glisse4c788672009-11-20 14:29:23 +0100214 if (!bo->pin_count) {
215 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
216 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 bo->pin_count--;
219 if (bo->pin_count)
220 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100221 for (i = 0; i < bo->placement.num_placement; i++)
222 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000223 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100224 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100225 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100226 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227}
228
Jerome Glisse4c788672009-11-20 14:29:23 +0100229int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230{
Dave Airlied796d842010-01-25 13:08:08 +1000231 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
232 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500233 if (rdev->mc.igp_sideport_enabled == false)
234 /* Useless to evict on IGP chips */
235 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 }
237 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
238}
239
Jerome Glisse4c788672009-11-20 14:29:23 +0100240void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241{
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 struct drm_gem_object *gobj;
244
245 if (list_empty(&rdev->gem.objects)) {
246 return;
247 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100248 dev_err(rdev->dev, "Userspace still has active objects !\n");
249 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100251 gobj = bo->gobj;
252 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
253 gobj, bo, (unsigned long)gobj->size,
254 *((unsigned long *)&gobj->refcount));
255 mutex_lock(&bo->rdev->gem.mutex);
256 list_del_init(&bo->list);
257 mutex_unlock(&bo->rdev->gem.mutex);
258 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 gobj->driver_private = NULL;
260 drm_gem_object_unreference(gobj);
261 mutex_unlock(&rdev->ddev->struct_mutex);
262 }
263}
264
Jerome Glisse4c788672009-11-20 14:29:23 +0100265int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266{
Jerome Glissea4d68272009-09-11 13:00:43 +0200267 /* Add an MTRR for the VRAM */
268 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
269 MTRR_TYPE_WRCOMB, 1);
270 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
271 rdev->mc.mc_vram_size >> 20,
272 (unsigned long long)rdev->mc.aper_size >> 20);
273 DRM_INFO("RAM width %dbits %cDR\n",
274 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 return radeon_ttm_init(rdev);
276}
277
Jerome Glisse4c788672009-11-20 14:29:23 +0100278void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279{
280 radeon_ttm_fini(rdev);
281}
282
Jerome Glisse4c788672009-11-20 14:29:23 +0100283void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
284 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285{
286 if (lobj->wdomain) {
287 list_add(&lobj->list, head);
288 } else {
289 list_add_tail(&lobj->list, head);
290 }
291}
292
Jerome Glisse4c788672009-11-20 14:29:23 +0100293int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294{
Jerome Glisse4c788672009-11-20 14:29:23 +0100295 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 int r;
297
Dave Airlie9d8401f2009-10-08 09:28:19 +1000298 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100299 r = radeon_bo_reserve(lobj->bo, false);
300 if (unlikely(r != 0))
301 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 }
303 return 0;
304}
305
Jerome Glisse4c788672009-11-20 14:29:23 +0100306void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307{
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
Dave Airlie9d8401f2009-10-08 09:28:19 +1000310 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100311 /* only unreserve object we successfully reserved */
312 if (radeon_bo_is_reserved(lobj->bo))
313 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 }
315}
316
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100317int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318{
Jerome Glisse4c788672009-11-20 14:29:23 +0100319 struct radeon_bo_list *lobj;
320 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 int r;
322
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325 return r;
326 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000327 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 bo = lobj->bo;
329 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200330 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100331 radeon_ttm_placement_from_domain(bo,
332 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200333 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100334 radeon_ttm_placement_from_domain(bo,
335 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200336 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100337 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000338 true, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100339 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100342 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
343 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 }
345 return 0;
346}
347
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100348void radeon_bo_list_fence(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 struct radeon_bo_list *lobj;
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100351 struct radeon_bo *bo;
352 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100354 list_for_each_entry(lobj, head, list) {
355 bo = lobj->bo;
356 spin_lock(&bo->tbo.lock);
357 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
358 bo->tbo.sync_obj = radeon_fence_ref(fence);
359 bo->tbo.sync_obj_arg = NULL;
360 spin_unlock(&bo->tbo.lock);
361 if (old_fence) {
362 radeon_fence_unref(&old_fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 }
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100364 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365}
366
Jerome Glisse4c788672009-11-20 14:29:23 +0100367int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 struct vm_area_struct *vma)
369{
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371}
372
Dave Airlie550e2d92009-12-09 14:15:38 +1000373int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374{
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000376 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100377 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000378 int steal;
379 int i;
380
Jerome Glisse4c788672009-11-20 14:29:23 +0100381 BUG_ON(!atomic_read(&bo->tbo.reserved));
382
383 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000384 return 0;
385
Jerome Glisse4c788672009-11-20 14:29:23 +0100386 if (bo->surface_reg >= 0) {
387 reg = &rdev->surface_regs[bo->surface_reg];
388 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000389 goto out;
390 }
391
392 steal = -1;
393 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
394
395 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100396 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000397 break;
398
Jerome Glisse4c788672009-11-20 14:29:23 +0100399 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000400 if (old_object->pin_count == 0)
401 steal = i;
402 }
403
404 /* if we are all out */
405 if (i == RADEON_GEM_MAX_SURFACES) {
406 if (steal == -1)
407 return -ENOMEM;
408 /* find someone with a surface reg and nuke their BO */
409 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000411 /* blow away the mapping */
412 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000414 old_object->surface_reg = -1;
415 i = steal;
416 }
417
Jerome Glisse4c788672009-11-20 14:29:23 +0100418 bo->surface_reg = i;
419 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000420
421out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
423 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
424 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000425 return 0;
426}
427
Jerome Glisse4c788672009-11-20 14:29:23 +0100428static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000429{
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000431 struct radeon_surface_reg *reg;
432
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000434 return;
435
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 reg = &rdev->surface_regs[bo->surface_reg];
437 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000438
Jerome Glisse4c788672009-11-20 14:29:23 +0100439 reg->bo = NULL;
440 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000441}
442
Jerome Glisse4c788672009-11-20 14:29:23 +0100443int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
444 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000445{
Jerome Glisse4c788672009-11-20 14:29:23 +0100446 int r;
447
448 r = radeon_bo_reserve(bo, false);
449 if (unlikely(r != 0))
450 return r;
451 bo->tiling_flags = tiling_flags;
452 bo->pitch = pitch;
453 radeon_bo_unreserve(bo);
454 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000455}
456
Jerome Glisse4c788672009-11-20 14:29:23 +0100457void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
458 uint32_t *tiling_flags,
459 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000460{
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000462 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000464 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100465 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000466}
467
Jerome Glisse4c788672009-11-20 14:29:23 +0100468int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
469 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000470{
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 BUG_ON(!atomic_read(&bo->tbo.reserved));
472
473 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000474 return 0;
475
476 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100477 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000478 return 0;
479 }
480
Jerome Glisse4c788672009-11-20 14:29:23 +0100481 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000482 if (!has_moved)
483 return 0;
484
Jerome Glisse4c788672009-11-20 14:29:23 +0100485 if (bo->surface_reg >= 0)
486 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000487 return 0;
488 }
489
Jerome Glisse4c788672009-11-20 14:29:23 +0100490 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000491 return 0;
492
Jerome Glisse4c788672009-11-20 14:29:23 +0100493 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000494}
495
496void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100497 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000498{
Jerome Glissed03d8582009-12-14 21:02:09 +0100499 struct radeon_bo *rbo;
500 if (!radeon_ttm_bo_is_radeon_bo(bo))
501 return;
502 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100503 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000504}
505
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200506int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000507{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200508 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100509 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200510 unsigned long offset, size;
511 int r;
512
Jerome Glissed03d8582009-12-14 21:02:09 +0100513 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200514 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100515 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100516 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200517 rdev = rbo->rdev;
518 if (bo->mem.mem_type == TTM_PL_VRAM) {
519 size = bo->mem.num_pages << PAGE_SHIFT;
520 offset = bo->mem.mm_node->start << PAGE_SHIFT;
521 if ((offset + size) > rdev->mc.visible_vram_size) {
522 /* hurrah the memory is not visible ! */
523 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
524 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
525 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
526 if (unlikely(r != 0))
527 return r;
528 offset = bo->mem.mm_node->start << PAGE_SHIFT;
529 /* this should not happen */
530 if ((offset + size) > rdev->mc.visible_vram_size)
531 return -EINVAL;
532 }
533 }
534 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000535}