blob: e680501c78ea50e7d7a9d9d8f5d727c7c4e3337a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon_reg.h"
36#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include "atom.h"
38
Jerome Glisse1b5331d2010-04-12 20:21:53 +000039static const char radeon_family_name[][16] = {
40 "R100",
41 "RV100",
42 "RS100",
43 "RV200",
44 "RS200",
45 "R200",
46 "RV250",
47 "RS300",
48 "RV280",
49 "R300",
50 "R350",
51 "RV350",
52 "RV380",
53 "R420",
54 "R423",
55 "RV410",
56 "RS400",
57 "RS480",
58 "RS600",
59 "RS690",
60 "RS740",
61 "RV515",
62 "R520",
63 "RV530",
64 "RV560",
65 "RV570",
66 "R580",
67 "R600",
68 "RV610",
69 "RV630",
70 "RV670",
71 "RV620",
72 "RV635",
73 "RS780",
74 "RS880",
75 "RV770",
76 "RV730",
77 "RV710",
78 "RV740",
79 "CEDAR",
80 "REDWOOD",
81 "JUNIPER",
82 "CYPRESS",
83 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050084 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040085 "SUMO",
86 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050087 "BARTS",
88 "TURKS",
89 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050090 "CAYMAN",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000091 "LAST",
92};
93
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094/*
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020095 * Clear GPU surface registers.
96 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100097void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020098{
99 /* FIXME: check this out */
100 if (rdev->family < CHIP_R600) {
101 int i;
102
Dave Airlie550e2d92009-12-09 14:15:38 +1000103 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
104 if (rdev->surface_regs[i].bo)
105 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
106 else
107 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200108 }
Dave Airliee024e112009-06-24 09:48:08 +1000109 /* enable surfaces */
110 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200111 }
112}
113
114/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115 * GPU scratch registers helpers function.
116 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000117void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118{
119 int i;
120
121 /* FIXME: check this out */
122 if (rdev->family < CHIP_R300) {
123 rdev->scratch.num_reg = 5;
124 } else {
125 rdev->scratch.num_reg = 7;
126 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400127 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 for (i = 0; i < rdev->scratch.num_reg; i++) {
129 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400130 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131 }
132}
133
134int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
135{
136 int i;
137
138 for (i = 0; i < rdev->scratch.num_reg; i++) {
139 if (rdev->scratch.free[i]) {
140 rdev->scratch.free[i] = false;
141 *reg = rdev->scratch.reg[i];
142 return 0;
143 }
144 }
145 return -EINVAL;
146}
147
148void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
149{
150 int i;
151
152 for (i = 0; i < rdev->scratch.num_reg; i++) {
153 if (rdev->scratch.reg[i] == reg) {
154 rdev->scratch.free[i] = true;
155 return;
156 }
157 }
158}
159
Alex Deucher724c80e2010-08-27 18:25:25 -0400160void radeon_wb_disable(struct radeon_device *rdev)
161{
162 int r;
163
164 if (rdev->wb.wb_obj) {
165 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
166 if (unlikely(r != 0))
167 return;
168 radeon_bo_kunmap(rdev->wb.wb_obj);
169 radeon_bo_unpin(rdev->wb.wb_obj);
170 radeon_bo_unreserve(rdev->wb.wb_obj);
171 }
172 rdev->wb.enabled = false;
173}
174
175void radeon_wb_fini(struct radeon_device *rdev)
176{
177 radeon_wb_disable(rdev);
178 if (rdev->wb.wb_obj) {
179 radeon_bo_unref(&rdev->wb.wb_obj);
180 rdev->wb.wb = NULL;
181 rdev->wb.wb_obj = NULL;
182 }
183}
184
185int radeon_wb_init(struct radeon_device *rdev)
186{
187 int r;
188
189 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100190 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher724c80e2010-08-27 18:25:25 -0400191 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
192 if (r) {
193 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
194 return r;
195 }
196 }
197 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
198 if (unlikely(r != 0)) {
199 radeon_wb_fini(rdev);
200 return r;
201 }
202 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
203 &rdev->wb.gpu_addr);
204 if (r) {
205 radeon_bo_unreserve(rdev->wb.wb_obj);
206 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
207 radeon_wb_fini(rdev);
208 return r;
209 }
210 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
211 radeon_bo_unreserve(rdev->wb.wb_obj);
212 if (r) {
213 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
214 radeon_wb_fini(rdev);
215 return r;
216 }
217
Alex Deucherd0f8a852010-09-04 05:04:34 -0400218 /* disable event_write fences */
219 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400220 /* disabled via module param */
221 if (radeon_no_wb == 1)
222 rdev->wb.enabled = false;
223 else {
224 /* often unreliable on AGP */
225 if (rdev->flags & RADEON_IS_AGP) {
226 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400227 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400228 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400229 /* event_write fences are only available on r600+ */
230 if (rdev->family >= CHIP_R600)
231 rdev->wb.use_event = true;
232 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400233 }
Alex Deucher7d527852011-01-06 21:19:27 -0500234 /* always use writeback/events on NI */
235 if (ASIC_IS_DCE5(rdev)) {
236 rdev->wb.enabled = true;
237 rdev->wb.use_event = true;
238 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400239
240 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
241
242 return 0;
243}
244
Jerome Glissed594e462010-02-17 21:54:29 +0000245/**
246 * radeon_vram_location - try to find VRAM location
247 * @rdev: radeon device structure holding all necessary informations
248 * @mc: memory controller structure holding memory informations
249 * @base: base address at which to put VRAM
250 *
251 * Function will place try to place VRAM at base address provided
252 * as parameter (which is so far either PCI aperture address or
253 * for IGP TOM base address).
254 *
255 * If there is not enough space to fit the unvisible VRAM in the 32bits
256 * address space then we limit the VRAM size to the aperture.
257 *
258 * If we are using AGP and if the AGP aperture doesn't allow us to have
259 * room for all the VRAM than we restrict the VRAM to the PCI aperture
260 * size and print a warning.
261 *
262 * This function will never fails, worst case are limiting VRAM.
263 *
264 * Note: GTT start, end, size should be initialized before calling this
265 * function on AGP platform.
266 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300267 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000268 * this shouldn't be a problem as we are using the PCI aperture as a reference.
269 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
270 * not IGP.
271 *
272 * Note: we use mc_vram_size as on some board we need to program the mc to
273 * cover the whole aperture even if VRAM size is inferior to aperture size
274 * Novell bug 204882 + along with lots of ubuntu ones
275 *
276 * Note: when limiting vram it's safe to overwritte real_vram_size because
277 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
278 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
279 * ones)
280 *
281 * Note: IGP TOM addr should be the same as the aperture addr, we don't
282 * explicitly check for that thought.
283 *
284 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 */
Jerome Glissed594e462010-02-17 21:54:29 +0000286void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287{
Jerome Glissed594e462010-02-17 21:54:29 +0000288 mc->vram_start = base;
289 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
290 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
291 mc->real_vram_size = mc->aper_size;
292 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 }
Jerome Glissed594e462010-02-17 21:54:29 +0000294 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400295 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000296 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
297 mc->real_vram_size = mc->aper_size;
298 mc->mc_vram_size = mc->aper_size;
299 }
300 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500301 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000302 mc->mc_vram_size >> 20, mc->vram_start,
303 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304}
305
Jerome Glissed594e462010-02-17 21:54:29 +0000306/**
307 * radeon_gtt_location - try to find GTT location
308 * @rdev: radeon device structure holding all necessary informations
309 * @mc: memory controller structure holding memory informations
310 *
311 * Function will place try to place GTT before or after VRAM.
312 *
313 * If GTT size is bigger than space left then we ajust GTT size.
314 * Thus function will never fails.
315 *
316 * FIXME: when reducing GTT size align new size on power of 2.
317 */
318void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
319{
320 u64 size_af, size_bf;
321
Alex Deucher8d369bb2010-07-15 10:51:10 -0400322 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
323 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000324 if (size_bf > size_af) {
325 if (mc->gtt_size > size_bf) {
326 dev_warn(rdev->dev, "limiting GTT\n");
327 mc->gtt_size = size_bf;
328 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400329 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000330 } else {
331 if (mc->gtt_size > size_af) {
332 dev_warn(rdev->dev, "limiting GTT\n");
333 mc->gtt_size = size_af;
334 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400335 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000336 }
337 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500338 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000339 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
340}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341
342/*
343 * GPU helpers function.
344 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200345bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346{
347 uint32_t reg;
348
349 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500350 if (ASIC_IS_DCE41(rdev)) {
351 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
352 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
353 if (reg & EVERGREEN_CRTC_MASTER_EN)
354 return true;
355 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500356 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
357 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
358 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
359 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
360 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
361 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
362 if (reg & EVERGREEN_CRTC_MASTER_EN)
363 return true;
364 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
366 RREG32(AVIVO_D2CRTC_CONTROL);
367 if (reg & AVIVO_CRTC_EN) {
368 return true;
369 }
370 } else {
371 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
372 RREG32(RADEON_CRTC2_GEN_CNTL);
373 if (reg & RADEON_CRTC_EN) {
374 return true;
375 }
376 }
377
378 /* then check MEM_SIZE, in case the crtcs are off */
379 if (rdev->family >= CHIP_R600)
380 reg = RREG32(R600_CONFIG_MEMSIZE);
381 else
382 reg = RREG32(RADEON_CONFIG_MEMSIZE);
383
384 if (reg)
385 return true;
386
387 return false;
388
389}
390
Alex Deucherf47299c2010-03-16 20:54:38 -0400391void radeon_update_bandwidth_info(struct radeon_device *rdev)
392{
393 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400394 u32 sclk = rdev->pm.current_sclk;
395 u32 mclk = rdev->pm.current_mclk;
396
397 /* sclk/mclk in Mhz */
398 a.full = dfixed_const(100);
399 rdev->pm.sclk.full = dfixed_const(sclk);
400 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
401 rdev->pm.mclk.full = dfixed_const(mclk);
402 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400403
404 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000405 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400406 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000407 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400408 }
409}
410
Dave Airlie72542d72009-12-01 14:06:31 +1000411bool radeon_boot_test_post_card(struct radeon_device *rdev)
412{
413 if (radeon_card_posted(rdev))
414 return true;
415
416 if (rdev->bios) {
417 DRM_INFO("GPU not posted. posting now...\n");
418 if (rdev->is_atom_bios)
419 atom_asic_init(rdev->mode_info.atom_context);
420 else
421 radeon_combios_asic_init(rdev->ddev);
422 return true;
423 } else {
424 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
425 return false;
426 }
427}
428
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000429int radeon_dummy_page_init(struct radeon_device *rdev)
430{
Dave Airlie82568562010-02-05 16:00:07 +1000431 if (rdev->dummy_page.page)
432 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000433 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
434 if (rdev->dummy_page.page == NULL)
435 return -ENOMEM;
436 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
437 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb2010-08-10 14:48:58 +1000438 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
439 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000440 __free_page(rdev->dummy_page.page);
441 rdev->dummy_page.page = NULL;
442 return -ENOMEM;
443 }
444 return 0;
445}
446
447void radeon_dummy_page_fini(struct radeon_device *rdev)
448{
449 if (rdev->dummy_page.page == NULL)
450 return;
451 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
452 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
453 __free_page(rdev->dummy_page.page);
454 rdev->dummy_page.page = NULL;
455}
456
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458/* ATOM accessor methods */
459static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
460{
461 struct radeon_device *rdev = info->dev->dev_private;
462 uint32_t r;
463
464 r = rdev->pll_rreg(rdev, reg);
465 return r;
466}
467
468static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
469{
470 struct radeon_device *rdev = info->dev->dev_private;
471
472 rdev->pll_wreg(rdev, reg, val);
473}
474
475static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
476{
477 struct radeon_device *rdev = info->dev->dev_private;
478 uint32_t r;
479
480 r = rdev->mc_rreg(rdev, reg);
481 return r;
482}
483
484static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
485{
486 struct radeon_device *rdev = info->dev->dev_private;
487
488 rdev->mc_wreg(rdev, reg, val);
489}
490
491static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
492{
493 struct radeon_device *rdev = info->dev->dev_private;
494
495 WREG32(reg*4, val);
496}
497
498static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
499{
500 struct radeon_device *rdev = info->dev->dev_private;
501 uint32_t r;
502
503 r = RREG32(reg*4);
504 return r;
505}
506
Alex Deucher351a52a2010-06-30 11:52:50 -0400507static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
508{
509 struct radeon_device *rdev = info->dev->dev_private;
510
511 WREG32_IO(reg*4, val);
512}
513
514static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
515{
516 struct radeon_device *rdev = info->dev->dev_private;
517 uint32_t r;
518
519 r = RREG32_IO(reg*4);
520 return r;
521}
522
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523int radeon_atombios_init(struct radeon_device *rdev)
524{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400525 struct card_info *atom_card_info =
526 kzalloc(sizeof(struct card_info), GFP_KERNEL);
527
528 if (!atom_card_info)
529 return -ENOMEM;
530
531 rdev->mode_info.atom_card_info = atom_card_info;
532 atom_card_info->dev = rdev->ddev;
533 atom_card_info->reg_read = cail_reg_read;
534 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400535 /* needed for iio ops */
536 if (rdev->rio_mem) {
537 atom_card_info->ioreg_read = cail_ioreg_read;
538 atom_card_info->ioreg_write = cail_ioreg_write;
539 } else {
540 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
541 atom_card_info->ioreg_read = cail_reg_read;
542 atom_card_info->ioreg_write = cail_reg_write;
543 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400544 atom_card_info->mc_read = cail_mc_read;
545 atom_card_info->mc_write = cail_mc_write;
546 atom_card_info->pll_read = cail_pll_read;
547 atom_card_info->pll_write = cail_pll_write;
548
549 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100550 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200551 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000552 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 return 0;
554}
555
556void radeon_atombios_fini(struct radeon_device *rdev)
557{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100558 if (rdev->mode_info.atom_context) {
559 kfree(rdev->mode_info.atom_context->scratch);
560 kfree(rdev->mode_info.atom_context);
561 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400562 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563}
564
565int radeon_combios_init(struct radeon_device *rdev)
566{
567 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
568 return 0;
569}
570
571void radeon_combios_fini(struct radeon_device *rdev)
572{
573}
574
Dave Airlie28d52042009-09-21 14:33:58 +1000575/* if we get transitioned to only one device, tak VGA back */
576static unsigned int radeon_vga_set_decode(void *cookie, bool state)
577{
578 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000579 radeon_vga_set_state(rdev, state);
580 if (state)
581 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
582 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
583 else
584 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
585}
Dave Airliec1176d62009-10-08 14:03:05 +1000586
Jerome Glisse36421332009-12-11 21:18:34 +0100587void radeon_check_arguments(struct radeon_device *rdev)
588{
589 /* vramlimit must be a power of two */
590 switch (radeon_vram_limit) {
591 case 0:
592 case 4:
593 case 8:
594 case 16:
595 case 32:
596 case 64:
597 case 128:
598 case 256:
599 case 512:
600 case 1024:
601 case 2048:
602 case 4096:
603 break;
604 default:
605 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
606 radeon_vram_limit);
607 radeon_vram_limit = 0;
608 break;
609 }
610 radeon_vram_limit = radeon_vram_limit << 20;
611 /* gtt size must be power of two and greater or equal to 32M */
612 switch (radeon_gart_size) {
613 case 4:
614 case 8:
615 case 16:
616 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
617 radeon_gart_size);
618 radeon_gart_size = 512;
619 break;
620 case 32:
621 case 64:
622 case 128:
623 case 256:
624 case 512:
625 case 1024:
626 case 2048:
627 case 4096:
628 break;
629 default:
630 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
631 radeon_gart_size);
632 radeon_gart_size = 512;
633 break;
634 }
635 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
636 /* AGP mode can only be -1, 1, 2, 4, 8 */
637 switch (radeon_agpmode) {
638 case -1:
639 case 0:
640 case 1:
641 case 2:
642 case 4:
643 case 8:
644 break;
645 default:
646 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
647 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
648 radeon_agpmode = 0;
649 break;
650 }
651}
652
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000653static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
654{
655 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000656 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
657 if (state == VGA_SWITCHEROO_ON) {
658 printk(KERN_INFO "radeon: switched on\n");
659 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000660 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000661 radeon_resume_kms(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000662 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000663 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000664 } else {
665 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000666 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000667 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000668 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000669 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000670 }
671}
672
673static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
674{
675 struct drm_device *dev = pci_get_drvdata(pdev);
676 bool can_switch;
677
678 spin_lock(&dev->count_lock);
679 can_switch = (dev->open_count == 0);
680 spin_unlock(&dev->count_lock);
681 return can_switch;
682}
683
684
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685int radeon_device_init(struct radeon_device *rdev,
686 struct drm_device *ddev,
687 struct pci_dev *pdev,
688 uint32_t flags)
689{
Alex Deucher351a52a2010-06-30 11:52:50 -0400690 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000691 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200694 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695 rdev->ddev = ddev;
696 rdev->pdev = pdev;
697 rdev->flags = flags;
698 rdev->family = flags & RADEON_FAMILY_MASK;
699 rdev->is_atom_bios = false;
700 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
701 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
702 rdev->gpu_lockup = false;
Jerome Glisse733289c2009-09-16 15:24:21 +0200703 rdev->accel_working = false;
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000704
705 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n",
706 radeon_family_name[rdev->family], pdev->vendor, pdev->device);
707
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708 /* mutex initialization are all done here so we
709 * can recall function without having locking issues */
710 mutex_init(&rdev->cs_mutex);
711 mutex_init(&rdev->ib_pool.mutex);
712 mutex_init(&rdev->cp.mutex);
Alex Deucher40bacf12009-12-23 03:23:21 -0500713 mutex_init(&rdev->dc_hw_i2c_mutex);
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500714 if (rdev->family >= CHIP_R600)
715 spin_lock_init(&rdev->ih.lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100716 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100717 mutex_init(&rdev->pm.mutex);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400718 mutex_init(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719 rwlock_init(&rdev->fence_drv.lock);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200720 INIT_LIST_HEAD(&rdev->gem.objects);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100721 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher2031f772010-04-22 12:52:11 -0400722 init_waitqueue_head(&rdev->irq.idle_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723
Jerome Glisse4aac0472009-09-14 18:29:49 +0200724 /* Set asic functions */
725 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +0100726 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200727 return r;
Jerome Glisse36421332009-12-11 21:18:34 +0100728 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200729
Alex Deucherf95df9c2010-03-21 14:02:25 -0400730 /* all of the newer IGP chips have an internal gart
731 * However some rs4xx report as AGP, so remove that here.
732 */
733 if ((rdev->family >= CHIP_RS400) &&
734 (rdev->flags & RADEON_IS_IGP)) {
735 rdev->flags &= ~RADEON_IS_AGP;
736 }
737
Jerome Glisse30256a32009-11-30 17:47:59 +0100738 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +0200739 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740 }
741
Dave Airliead49f502009-07-10 22:36:26 +1000742 /* set DMA mask + need_dma32 flags.
743 * PCIE - can handle 40-bits.
744 * IGP - can handle 40-bits (in theory)
745 * AGP - generally dma32 is safest
746 * PCI - only dma32
747 */
748 rdev->need_dma32 = false;
749 if (rdev->flags & RADEON_IS_AGP)
750 rdev->need_dma32 = true;
751 if (rdev->flags & RADEON_IS_PCI)
752 rdev->need_dma32 = true;
753
754 dma_bits = rdev->need_dma32 ? 32 : 40;
755 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +1000757 rdev->need_dma32 = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200758 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
759 }
760
761 /* Registers mapping */
762 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -0600763 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
764 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
766 if (rdev->rmmio == NULL) {
767 return -ENOMEM;
768 }
769 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
770 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
771
Alex Deucher351a52a2010-06-30 11:52:50 -0400772 /* io port mapping */
773 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
774 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
775 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
776 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
777 break;
778 }
779 }
780 if (rdev->rio_mem == NULL)
781 DRM_ERROR("Unable to find PCI I/O BAR\n");
782
Dave Airlie28d52042009-09-21 14:33:58 +1000783 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +1000784 /* this will fail for cards that aren't VGA class devices, just
785 * ignore it */
786 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000787 vga_switcheroo_register_client(rdev->pdev,
788 radeon_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000789 NULL,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000790 radeon_switcheroo_can_switch);
Dave Airlie28d52042009-09-21 14:33:58 +1000791
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000792 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200793 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000794 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200795
Jerome Glisseb574f252009-10-06 19:04:29 +0200796 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
797 /* Acceleration not working on AGP card try again
798 * with fallback to PCI or PCIE GART
799 */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000800 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200801 radeon_fini(rdev);
802 radeon_agp_disable(rdev);
803 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200804 if (r)
805 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 }
Michel Dänzerecc0b322009-07-21 11:23:57 +0200807 if (radeon_testing) {
808 radeon_test_moves(rdev);
809 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 if (radeon_benchmarking) {
811 radeon_benchmark(rdev);
812 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200813 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814}
815
816void radeon_device_fini(struct radeon_device *rdev)
817{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818 DRM_INFO("radeon: finishing device.\n");
819 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000820 /* evict vram memory */
821 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200822 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000823 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +1000824 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -0400825 if (rdev->rio_mem)
826 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -0400827 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 iounmap(rdev->rmmio);
829 rdev->rmmio = NULL;
830}
831
832
833/*
834 * Suspend & resume.
835 */
836int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
837{
Darren Jenkins875c1862009-12-30 12:18:30 +1100838 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400840 struct drm_connector *connector;
Jerome Glisse4c788672009-11-20 14:29:23 +0100841 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842
Darren Jenkins875c1862009-12-30 12:18:30 +1100843 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 return -ENODEV;
845 }
846 if (state.event == PM_EVENT_PRETHAW) {
847 return 0;
848 }
Darren Jenkins875c1862009-12-30 12:18:30 +1100849 rdev = dev->dev_private;
850
Dave Airlie5bcf7192010-12-07 09:20:40 +1000851 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000852 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400853
854 /* turn off display hw */
855 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
856 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
857 }
858
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 /* unpin the front buffers */
860 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
861 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100862 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863
864 if (rfb == NULL || rfb->obj == NULL) {
865 continue;
866 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100867 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +0000868 /* don't unpin kernel fb objects */
869 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100870 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +0000871 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100872 radeon_bo_unpin(robj);
873 radeon_bo_unreserve(robj);
874 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200875 }
876 }
877 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100878 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879 /* wait for gpu to finish processing current batch */
880 radeon_fence_wait_last(rdev);
881
Yang Zhaof657c2a2009-09-15 12:21:01 +1000882 radeon_save_bios_scratch_regs(rdev);
883
Alex Deucherce8f5372010-05-07 15:10:16 -0400884 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200885 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500886 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100888 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889
Jerome Glisse10b06122010-05-21 18:48:54 +0200890 radeon_agp_suspend(rdev);
891
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200892 pci_save_state(dev->pdev);
893 if (state.event == PM_EVENT_SUSPEND) {
894 /* Shut down the device */
895 pci_disable_device(dev->pdev);
896 pci_set_power_state(dev->pdev, PCI_D3hot);
897 }
Torben Hohnac751ef2011-01-25 15:07:35 -0800898 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +0000899 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -0800900 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901 return 0;
902}
903
904int radeon_resume_kms(struct drm_device *dev)
905{
Cedric Godin09bdf592010-06-11 14:40:56 -0400906 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908
Dave Airlie5bcf7192010-12-07 09:20:40 +1000909 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000910 return 0;
911
Torben Hohnac751ef2011-01-25 15:07:35 -0800912 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 pci_set_power_state(dev->pdev, PCI_D0);
914 pci_restore_state(dev->pdev);
915 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -0800916 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 return -1;
918 }
919 pci_set_master(dev->pdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000920 /* resume AGP if in use */
921 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200922 radeon_resume(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400923 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000924 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -0400925
Dave Airlie38651672010-03-30 05:34:13 +0000926 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -0800927 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928
Alex Deucherac89af12011-05-22 13:20:36 -0400929 /* init dig PHYs */
930 if (rdev->is_atom_bios)
931 radeon_atom_encoder_init(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500932 /* reset hpd state */
933 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 /* blat the mode back in */
935 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -0500936 /* turn on display hw */
937 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
938 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
939 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200940 return 0;
941}
942
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000943int radeon_gpu_reset(struct radeon_device *rdev)
944{
945 int r;
Dave Airlie8fd1b842011-02-10 14:46:06 +1000946 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000947
948 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +1000949 /* block TTM */
950 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000951 radeon_suspend(rdev);
952
953 r = radeon_asic_reset(rdev);
954 if (!r) {
955 dev_info(rdev->dev, "GPU reset succeed\n");
956 radeon_resume(rdev);
957 radeon_restore_bios_scratch_regs(rdev);
958 drm_helper_resume_force_mode(rdev->ddev);
Dave Airlie8fd1b842011-02-10 14:46:06 +1000959 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000960 return 0;
961 }
962 /* bad news, how to tell it to userspace ? */
963 dev_info(rdev->dev, "GPU reset failed\n");
964 return r;
965}
966
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967
968/*
969 * Debugfs
970 */
971struct radeon_debugfs {
972 struct drm_info_list *files;
973 unsigned num_files;
974};
975static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
976static unsigned _radeon_debugfs_count = 0;
977
978int radeon_debugfs_add_files(struct radeon_device *rdev,
979 struct drm_info_list *files,
980 unsigned nfiles)
981{
982 unsigned i;
983
984 for (i = 0; i < _radeon_debugfs_count; i++) {
985 if (_radeon_debugfs[i].files == files) {
986 /* Already registered */
987 return 0;
988 }
989 }
990 if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
991 DRM_ERROR("Reached maximum number of debugfs files.\n");
992 DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
993 return -EINVAL;
994 }
995 _radeon_debugfs[_radeon_debugfs_count].files = files;
996 _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
997 _radeon_debugfs_count++;
998#if defined(CONFIG_DEBUG_FS)
999 drm_debugfs_create_files(files, nfiles,
1000 rdev->ddev->control->debugfs_root,
1001 rdev->ddev->control);
1002 drm_debugfs_create_files(files, nfiles,
1003 rdev->ddev->primary->debugfs_root,
1004 rdev->ddev->primary);
1005#endif
1006 return 0;
1007}
1008
1009#if defined(CONFIG_DEBUG_FS)
1010int radeon_debugfs_init(struct drm_minor *minor)
1011{
1012 return 0;
1013}
1014
1015void radeon_debugfs_cleanup(struct drm_minor *minor)
1016{
1017 unsigned i;
1018
1019 for (i = 0; i < _radeon_debugfs_count; i++) {
1020 drm_debugfs_remove_files(_radeon_debugfs[i].files,
1021 _radeon_debugfs[i].num_files, minor);
1022 }
1023}
1024#endif