blob: 7b5d9764f317c3c776712009dde301c27d9c3b99 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Peter Waskiewicz92eb8792010-02-10 16:08:13 +000055#define DRV_VERSION "2.0.62-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
134MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
135 "per physical function");
136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
172 if (adapter->vfinfo)
173 kfree(adapter->vfinfo);
174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
285 printk(KERN_INFO "%-15s %08x\n", reginfo->name,
286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
292 printk(KERN_ERR "%-15s ", rname);
293 for (j = 0; j < 8; j++)
294 printk(KERN_CONT "%08x ", regs[i*8+j]);
295 printk(KERN_CONT "\n");
296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
325 printk(KERN_INFO "Device Name state "
326 "trans_start last_rx\n");
327 printk(KERN_INFO "%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
336 printk(KERN_INFO " Register Name Value\n");
337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
347 printk(KERN_INFO "Queue [NTU] [NTC] [bi(ntc)->dma ] "
348 "leng ntw timestamp\n");
349 for (n = 0; n < adapter->num_tx_queues; n++) {
350 tx_ring = adapter->tx_ring[n];
351 tx_buffer_info =
352 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
353 printk(KERN_INFO " %5d %5X %5X %016llX %04X %3X %016llX\n",
354 n, tx_ring->next_to_use, tx_ring->next_to_clean,
355 (u64)tx_buffer_info->dma,
356 tx_buffer_info->length,
357 tx_buffer_info->next_to_watch,
358 (u64)tx_buffer_info->time_stamp);
359 }
360
361 /* Print TX Rings */
362 if (!netif_msg_tx_done(adapter))
363 goto rx_ring_summary;
364
365 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
366
367 /* Transmit Descriptor Formats
368 *
369 * Advanced Transmit Descriptor
370 * +--------------------------------------------------------------+
371 * 0 | Buffer Address [63:0] |
372 * +--------------------------------------------------------------+
373 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
374 * +--------------------------------------------------------------+
375 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
376 */
377
378 for (n = 0; n < adapter->num_tx_queues; n++) {
379 tx_ring = adapter->tx_ring[n];
380 printk(KERN_INFO "------------------------------------\n");
381 printk(KERN_INFO "TX QUEUE INDEX = %d\n", tx_ring->queue_index);
382 printk(KERN_INFO "------------------------------------\n");
383 printk(KERN_INFO "T [desc] [address 63:0 ] "
384 "[PlPOIdStDDt Ln] [bi->dma ] "
385 "leng ntw timestamp bi->skb\n");
386
387 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
388 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
389 tx_buffer_info = &tx_ring->tx_buffer_info[i];
390 u0 = (struct my_u0 *)tx_desc;
391 printk(KERN_INFO "T [0x%03X] %016llX %016llX %016llX"
392 " %04X %3X %016llX %p", i,
393 le64_to_cpu(u0->a),
394 le64_to_cpu(u0->b),
395 (u64)tx_buffer_info->dma,
396 tx_buffer_info->length,
397 tx_buffer_info->next_to_watch,
398 (u64)tx_buffer_info->time_stamp,
399 tx_buffer_info->skb);
400 if (i == tx_ring->next_to_use &&
401 i == tx_ring->next_to_clean)
402 printk(KERN_CONT " NTC/U\n");
403 else if (i == tx_ring->next_to_use)
404 printk(KERN_CONT " NTU\n");
405 else if (i == tx_ring->next_to_clean)
406 printk(KERN_CONT " NTC\n");
407 else
408 printk(KERN_CONT "\n");
409
410 if (netif_msg_pktdata(adapter) &&
411 tx_buffer_info->dma != 0)
412 print_hex_dump(KERN_INFO, "",
413 DUMP_PREFIX_ADDRESS, 16, 1,
414 phys_to_virt(tx_buffer_info->dma),
415 tx_buffer_info->length, true);
416 }
417 }
418
419 /* Print RX Rings Summary */
420rx_ring_summary:
421 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
422 printk(KERN_INFO "Queue [NTU] [NTC]\n");
423 for (n = 0; n < adapter->num_rx_queues; n++) {
424 rx_ring = adapter->rx_ring[n];
425 printk(KERN_INFO "%5d %5X %5X\n", n,
426 rx_ring->next_to_use, rx_ring->next_to_clean);
427 }
428
429 /* Print RX Rings */
430 if (!netif_msg_rx_status(adapter))
431 goto exit;
432
433 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
434
435 /* Advanced Receive Descriptor (Read) Format
436 * 63 1 0
437 * +-----------------------------------------------------+
438 * 0 | Packet Buffer Address [63:1] |A0/NSE|
439 * +----------------------------------------------+------+
440 * 8 | Header Buffer Address [63:1] | DD |
441 * +-----------------------------------------------------+
442 *
443 *
444 * Advanced Receive Descriptor (Write-Back) Format
445 *
446 * 63 48 47 32 31 30 21 20 16 15 4 3 0
447 * +------------------------------------------------------+
448 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
449 * | Checksum Ident | | | | Type | Type |
450 * +------------------------------------------------------+
451 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
452 * +------------------------------------------------------+
453 * 63 48 47 32 31 20 19 0
454 */
455 for (n = 0; n < adapter->num_rx_queues; n++) {
456 rx_ring = adapter->rx_ring[n];
457 printk(KERN_INFO "------------------------------------\n");
458 printk(KERN_INFO "RX QUEUE INDEX = %d\n", rx_ring->queue_index);
459 printk(KERN_INFO "------------------------------------\n");
460 printk(KERN_INFO "R [desc] [ PktBuf A0] "
461 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
462 "<-- Adv Rx Read format\n");
463 printk(KERN_INFO "RWB[desc] [PcsmIpSHl PtRs] "
464 "[vl er S cks ln] ---------------- [bi->skb] "
465 "<-- Adv Rx Write-Back format\n");
466
467 for (i = 0; i < rx_ring->count; i++) {
468 rx_buffer_info = &rx_ring->rx_buffer_info[i];
469 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
470 u0 = (struct my_u0 *)rx_desc;
471 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
472 if (staterr & IXGBE_RXD_STAT_DD) {
473 /* Descriptor Done */
474 printk(KERN_INFO "RWB[0x%03X] %016llX "
475 "%016llX ---------------- %p", i,
476 le64_to_cpu(u0->a),
477 le64_to_cpu(u0->b),
478 rx_buffer_info->skb);
479 } else {
480 printk(KERN_INFO "R [0x%03X] %016llX "
481 "%016llX %016llX %p", i,
482 le64_to_cpu(u0->a),
483 le64_to_cpu(u0->b),
484 (u64)rx_buffer_info->dma,
485 rx_buffer_info->skb);
486
487 if (netif_msg_pktdata(adapter)) {
488 print_hex_dump(KERN_INFO, "",
489 DUMP_PREFIX_ADDRESS, 16, 1,
490 phys_to_virt(rx_buffer_info->dma),
491 rx_ring->rx_buf_len, true);
492
493 if (rx_ring->rx_buf_len
494 < IXGBE_RXBUFFER_2048)
495 print_hex_dump(KERN_INFO, "",
496 DUMP_PREFIX_ADDRESS, 16, 1,
497 phys_to_virt(
498 rx_buffer_info->page_dma +
499 rx_buffer_info->page_offset
500 ),
501 PAGE_SIZE/2, true);
502 }
503 }
504
505 if (i == rx_ring->next_to_use)
506 printk(KERN_CONT " NTU\n");
507 else if (i == rx_ring->next_to_clean)
508 printk(KERN_CONT " NTC\n");
509 else
510 printk(KERN_CONT "\n");
511
512 }
513 }
514
515exit:
516 return;
517}
518
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800519static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
520{
521 u32 ctrl_ext;
522
523 /* Let firmware take over control of h/w */
524 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
525 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700526 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800527}
528
529static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
530{
531 u32 ctrl_ext;
532
533 /* Let firmware know the driver has taken over */
534 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
535 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700536 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800537}
Auke Kok9a799d72007-09-15 14:07:45 -0700538
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000539/*
540 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
541 * @adapter: pointer to adapter struct
542 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
543 * @queue: queue to map the corresponding interrupt to
544 * @msix_vector: the vector to map to the corresponding queue
545 *
546 */
547static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
548 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700549{
550 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000551 struct ixgbe_hw *hw = &adapter->hw;
552 switch (hw->mac.type) {
553 case ixgbe_mac_82598EB:
554 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
555 if (direction == -1)
556 direction = 0;
557 index = (((direction * 64) + queue) >> 2) & 0x1F;
558 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
559 ivar &= ~(0xFF << (8 * (queue & 0x3)));
560 ivar |= (msix_vector << (8 * (queue & 0x3)));
561 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
562 break;
563 case ixgbe_mac_82599EB:
564 if (direction == -1) {
565 /* other causes */
566 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
567 index = ((queue & 1) * 8);
568 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
569 ivar &= ~(0xFF << index);
570 ivar |= (msix_vector << index);
571 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
572 break;
573 } else {
574 /* tx or rx causes */
575 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
576 index = ((16 * (queue & 1)) + (8 * direction));
577 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
578 ivar &= ~(0xFF << index);
579 ivar |= (msix_vector << index);
580 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
581 break;
582 }
583 default:
584 break;
585 }
Auke Kok9a799d72007-09-15 14:07:45 -0700586}
587
Alexander Duyckfe49f042009-06-04 16:00:09 +0000588static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
589 u64 qmask)
590{
591 u32 mask;
592
593 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
594 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
595 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
596 } else {
597 mask = (qmask & 0xFFFFFFFF);
598 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
599 mask = (qmask >> 32);
600 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
601 }
602}
603
Auke Kok9a799d72007-09-15 14:07:45 -0700604static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700605 struct ixgbe_tx_buffer
606 *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700607{
Alexander Duycke5a43542009-12-02 16:46:56 +0000608 if (tx_buffer_info->dma) {
609 if (tx_buffer_info->mapped_as_page)
Nick Nunley1b507732010-04-27 13:10:27 +0000610 dma_unmap_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000611 tx_buffer_info->dma,
612 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000613 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000614 else
Nick Nunley1b507732010-04-27 13:10:27 +0000615 dma_unmap_single(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000616 tx_buffer_info->dma,
617 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000618 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000619 tx_buffer_info->dma = 0;
620 }
Auke Kok9a799d72007-09-15 14:07:45 -0700621 if (tx_buffer_info->skb) {
622 dev_kfree_skb_any(tx_buffer_info->skb);
623 tx_buffer_info->skb = NULL;
624 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000625 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700626 /* tx_buffer_info must be completely set up in the transmit path */
627}
628
Yi Zou26f23d82009-11-06 12:56:00 +0000629/**
John Fastabend7483d9d2010-05-18 16:00:10 +0000630 * ixgbe_tx_xon_state - check the tx ring xon state
Yi Zou26f23d82009-11-06 12:56:00 +0000631 * @adapter: the ixgbe adapter
632 * @tx_ring: the corresponding tx_ring
633 *
634 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
635 * corresponding TC of this tx_ring when checking TFCS.
636 *
John Fastabend7483d9d2010-05-18 16:00:10 +0000637 * Returns : true if in xon state (currently not paused)
Yi Zou26f23d82009-11-06 12:56:00 +0000638 */
John Fastabend7483d9d2010-05-18 16:00:10 +0000639static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
Yi Zou26f23d82009-11-06 12:56:00 +0000640 struct ixgbe_ring *tx_ring)
641{
Yi Zou26f23d82009-11-06 12:56:00 +0000642 u32 txoff = IXGBE_TFCS_TXOFF;
643
644#ifdef CONFIG_IXGBE_DCB
John Fastabendca739482010-06-03 17:03:45 +0000645 if (adapter->dcb_cfg.pfc_mode_enable) {
Jaswinder Singh Rajput30b76832009-11-20 04:02:27 +0000646 int tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000647 int reg_idx = tx_ring->reg_idx;
648 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
649
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000650 switch (adapter->hw.mac.type) {
651 case ixgbe_mac_82598EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000652 tc = reg_idx >> 2;
653 txoff = IXGBE_TFCS_TXOFF0;
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000654 break;
655 case ixgbe_mac_82599EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000656 tc = 0;
657 txoff = IXGBE_TFCS_TXOFF;
658 if (dcb_i == 8) {
659 /* TC0, TC1 */
660 tc = reg_idx >> 5;
661 if (tc == 2) /* TC2, TC3 */
662 tc += (reg_idx - 64) >> 4;
663 else if (tc == 3) /* TC4, TC5, TC6, TC7 */
664 tc += 1 + ((reg_idx - 96) >> 3);
665 } else if (dcb_i == 4) {
666 /* TC0, TC1 */
667 tc = reg_idx >> 6;
668 if (tc == 1) {
669 tc += (reg_idx - 64) >> 5;
670 if (tc == 2) /* TC2, TC3 */
671 tc += (reg_idx - 96) >> 4;
672 }
673 }
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000674 break;
675 default:
676 tc = 0;
Yi Zou26f23d82009-11-06 12:56:00 +0000677 }
678 txoff <<= tc;
679 }
680#endif
681 return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
682}
683
Auke Kok9a799d72007-09-15 14:07:45 -0700684static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700685 struct ixgbe_ring *tx_ring,
686 unsigned int eop)
Auke Kok9a799d72007-09-15 14:07:45 -0700687{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700688 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700689
Auke Kok9a799d72007-09-15 14:07:45 -0700690 /* Detect a transmit hang in hardware, this serializes the
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700691 * check with the clearing of time_stamp and movement of eop */
Auke Kok9a799d72007-09-15 14:07:45 -0700692 adapter->detect_tx_hung = false;
Alexander Duyck44df32c2009-03-31 21:34:23 +0000693 if (tx_ring->tx_buffer_info[eop].time_stamp &&
Auke Kok9a799d72007-09-15 14:07:45 -0700694 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
John Fastabend7483d9d2010-05-18 16:00:10 +0000695 ixgbe_tx_xon_state(adapter, tx_ring)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700696 /* detected Tx unit hang */
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700697 union ixgbe_adv_tx_desc *tx_desc;
698 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
Auke Kok9a799d72007-09-15 14:07:45 -0700699 DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700700 " Tx Queue <%d>\n"
701 " TDH, TDT <%x>, <%x>\n"
Auke Kok9a799d72007-09-15 14:07:45 -0700702 " next_to_use <%x>\n"
703 " next_to_clean <%x>\n"
704 "tx_buffer_info[next_to_clean]\n"
705 " time_stamp <%lx>\n"
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700706 " jiffies <%lx>\n",
707 tx_ring->queue_index,
Alexander Duyck44df32c2009-03-31 21:34:23 +0000708 IXGBE_READ_REG(hw, tx_ring->head),
709 IXGBE_READ_REG(hw, tx_ring->tail),
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700710 tx_ring->next_to_use, eop,
711 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
Auke Kok9a799d72007-09-15 14:07:45 -0700712 return true;
713 }
714
715 return false;
716}
717
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700718#define IXGBE_MAX_TXD_PWR 14
719#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800720
721/* Tx Descriptors needed, worst case */
722#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
723 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
724#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700725 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800726
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700727static void ixgbe_tx_timeout(struct net_device *netdev);
728
Auke Kok9a799d72007-09-15 14:07:45 -0700729/**
730 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000731 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700732 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700733 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000734static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700735 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700736{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000737 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700738 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800739 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
740 struct ixgbe_tx_buffer *tx_buffer_info;
741 unsigned int i, eop, count = 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700742 unsigned int total_bytes = 0, total_packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700743
744 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800745 eop = tx_ring->tx_buffer_info[i].next_to_watch;
746 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
747
748 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000749 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800750 bool cleaned = false;
751 for ( ; !cleaned; count++) {
752 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -0700753 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
754 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755 cleaned = (i == eop);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700756 skb = tx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -0700757
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800758 if (cleaned && skb) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800759 unsigned int segs, bytecount;
Yi Zou3d8fd382009-06-08 14:38:44 +0000760 unsigned int hlen = skb_headlen(skb);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700761
762 /* gso_segs is currently only valid for tcp */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800763 segs = skb_shinfo(skb)->gso_segs ?: 1;
Yi Zou3d8fd382009-06-08 14:38:44 +0000764#ifdef IXGBE_FCOE
765 /* adjust for FCoE Sequence Offload */
766 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
767 && (skb->protocol == htons(ETH_P_FCOE)) &&
768 skb_is_gso(skb)) {
769 hlen = skb_transport_offset(skb) +
770 sizeof(struct fc_frame_header) +
771 sizeof(struct fcoe_crc_eof);
772 segs = DIV_ROUND_UP(skb->len - hlen,
773 skb_shinfo(skb)->gso_size);
774 }
775#endif /* IXGBE_FCOE */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800776 /* multiply data chunks by size of headers */
Yi Zou3d8fd382009-06-08 14:38:44 +0000777 bytecount = ((segs - 1) * hlen) + skb->len;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700778 total_packets += segs;
779 total_bytes += bytecount;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800780 }
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700781
Auke Kok9a799d72007-09-15 14:07:45 -0700782 ixgbe_unmap_and_free_tx_resource(adapter,
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700783 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700784
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785 tx_desc->wb.status = 0;
786
Auke Kok9a799d72007-09-15 14:07:45 -0700787 i++;
788 if (i == tx_ring->count)
789 i = 0;
790 }
791
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800792 eop = tx_ring->tx_buffer_info[i].next_to_watch;
793 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
794 }
795
Auke Kok9a799d72007-09-15 14:07:45 -0700796 tx_ring->next_to_clean = i;
797
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800798#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700799 if (unlikely(count && netif_carrier_ok(netdev) &&
800 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800801 /* Make sure that anybody stopping the queue after this
802 * sees the new next_to_clean.
803 */
804 smp_mb();
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800805 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
806 !test_bit(__IXGBE_DOWN, &adapter->state)) {
807 netif_wake_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000808 ++tx_ring->restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800809 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800810 }
Auke Kok9a799d72007-09-15 14:07:45 -0700811
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700812 if (adapter->detect_tx_hung) {
813 if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
814 /* schedule immediate reset if we believe we hung */
815 DPRINTK(PROBE, INFO,
816 "tx hang %d detected, resetting adapter\n",
817 adapter->tx_timeout_count + 1);
818 ixgbe_tx_timeout(adapter->netdev);
819 }
820 }
Auke Kok9a799d72007-09-15 14:07:45 -0700821
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700822 /* re-arm the interrupt */
Alexander Duyckfe49f042009-06-04 16:00:09 +0000823 if (count >= tx_ring->work_limit)
824 ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -0700825
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700826 tx_ring->total_bytes += total_bytes;
827 tx_ring->total_packets += total_packets;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700828 tx_ring->stats.packets += total_packets;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800829 tx_ring->stats.bytes += total_bytes;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000830 return (count < tx_ring->work_limit);
Auke Kok9a799d72007-09-15 14:07:45 -0700831}
832
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400833#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800834static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700835 struct ixgbe_ring *rx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800836{
837 u32 rxctrl;
838 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000839 int q = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800840
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700841 if (rx_ring->cpu != cpu) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800842 rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000843 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
844 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
845 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
846 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
847 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
848 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
849 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
850 }
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800851 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
852 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
Don Skidmore15005a32009-01-19 16:54:13 -0800853 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
854 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000855 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800856 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700857 rx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800858 }
859 put_cpu();
860}
861
862static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700863 struct ixgbe_ring *tx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800864{
865 u32 txctrl;
866 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000867 int q = tx_ring->reg_idx;
Don Skidmoreee5f7842009-11-06 12:56:20 +0000868 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800869
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700870 if (tx_ring->cpu != cpu) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000871 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000872 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000873 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
874 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000875 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
876 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000877 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000878 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000879 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
880 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Don Skidmoreee5f7842009-11-06 12:56:20 +0000881 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
882 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
883 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000884 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700885 tx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800886 }
887 put_cpu();
888}
889
890static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
891{
892 int i;
893
894 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
895 return;
896
Alexander Duycke35ec122009-05-21 13:07:12 +0000897 /* always use CB2 mode, difference is masked in the CB driver */
898 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
899
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800900 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000901 adapter->tx_ring[i]->cpu = -1;
902 ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800903 }
904 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000905 adapter->rx_ring[i]->cpu = -1;
906 ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800907 }
908}
909
910static int __ixgbe_notify_dca(struct device *dev, void *data)
911{
912 struct net_device *netdev = dev_get_drvdata(dev);
913 struct ixgbe_adapter *adapter = netdev_priv(netdev);
914 unsigned long event = *(unsigned long *)data;
915
916 switch (event) {
917 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700918 /* if we're already enabled, don't do it again */
919 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
920 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300921 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700922 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800923 ixgbe_setup_dca(adapter);
924 break;
925 }
926 /* Fall Through since DCA is disabled. */
927 case DCA_PROVIDER_REMOVE:
928 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
929 dca_remove_requester(dev);
930 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
931 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
932 }
933 break;
934 }
935
Denis V. Lunev652f0932008-03-27 14:39:17 +0300936 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800937}
938
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400939#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -0700940/**
941 * ixgbe_receive_skb - Send a completed packet up the stack
942 * @adapter: board private structure
943 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700944 * @status: hardware indication of status of receive
945 * @rx_ring: rx descriptor ring (for a specific queue) to setup
946 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -0700947 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800948static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700949 struct sk_buff *skb, u8 status,
Alexander Duyckfdaff1c2009-05-06 10:43:47 +0000950 struct ixgbe_ring *ring,
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700951 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -0700952{
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800953 struct ixgbe_adapter *adapter = q_vector->adapter;
954 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700955 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
956 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -0700957
Alexander Duyckfdaff1c2009-05-06 10:43:47 +0000958 skb_record_rx_queue(skb, ring->queue_index);
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000959 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000960 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800961 vlan_gro_receive(napi, adapter->vlgrp, tag, skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700962 else
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800963 napi_gro_receive(napi, skb);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700964 } else {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000965 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000966 vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
967 else
968 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700969 }
970}
971
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800972/**
973 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
974 * @adapter: address of board private structure
975 * @status_err: hardware indication of status of receive
976 * @skb: skb currently being received and modified
977 **/
Auke Kok9a799d72007-09-15 14:07:45 -0700978static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +0000979 union ixgbe_adv_rx_desc *rx_desc,
980 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700981{
Don Skidmore8bae1b22009-07-23 18:00:39 +0000982 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
983
Auke Kok9a799d72007-09-15 14:07:45 -0700984 skb->ip_summed = CHECKSUM_NONE;
985
Jesse Brandeburg712744b2008-08-26 04:26:56 -0700986 /* Rx csum disabled */
987 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -0700988 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800989
990 /* if IP and error */
991 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
992 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700993 adapter->hw_csum_rx_error++;
994 return;
995 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800996
997 if (!(status_err & IXGBE_RXD_STAT_L4CS))
998 return;
999
1000 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001001 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1002
1003 /*
1004 * 82599 errata, UDP frames with a 0 checksum can be marked as
1005 * checksum errors.
1006 */
1007 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1008 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1009 return;
1010
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001011 adapter->hw_csum_rx_error++;
1012 return;
1013 }
1014
Auke Kok9a799d72007-09-15 14:07:45 -07001015 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001016 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001017}
1018
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001019static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
1020 struct ixgbe_ring *rx_ring, u32 val)
1021{
1022 /*
1023 * Force memory writes to complete before letting h/w
1024 * know there are new descriptors to fetch. (Only
1025 * applicable for weak-ordered memory model archs,
1026 * such as IA-64).
1027 */
1028 wmb();
1029 IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
1030}
1031
Auke Kok9a799d72007-09-15 14:07:45 -07001032/**
1033 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1034 * @adapter: address of board private structure
1035 **/
1036static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001037 struct ixgbe_ring *rx_ring,
1038 int cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001039{
Auke Kok9a799d72007-09-15 14:07:45 -07001040 struct pci_dev *pdev = adapter->pdev;
1041 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001042 struct ixgbe_rx_buffer *bi;
Auke Kok9a799d72007-09-15 14:07:45 -07001043 unsigned int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001044
1045 i = rx_ring->next_to_use;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001046 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001047
1048 while (cleaned_count--) {
1049 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
1050
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001051 if (!bi->page_dma &&
Yi Zou6e455b892009-08-06 13:05:44 +00001052 (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001053 if (!bi->page) {
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001054 bi->page = alloc_page(GFP_ATOMIC);
1055 if (!bi->page) {
1056 adapter->alloc_rx_page_failed++;
1057 goto no_buffers;
1058 }
1059 bi->page_offset = 0;
1060 } else {
1061 /* use a half page if we're re-using */
1062 bi->page_offset ^= (PAGE_SIZE / 2);
Auke Kok9a799d72007-09-15 14:07:45 -07001063 }
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001064
Nick Nunley1b507732010-04-27 13:10:27 +00001065 bi->page_dma = dma_map_page(&pdev->dev, bi->page,
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001066 bi->page_offset,
1067 (PAGE_SIZE / 2),
Nick Nunley1b507732010-04-27 13:10:27 +00001068 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001069 }
1070
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001071 if (!bi->skb) {
Jesse Brandeburg5ecc3612008-12-15 01:00:57 -08001072 struct sk_buff *skb;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001073 /* netdev_alloc_skb reserves 32 bytes up front!! */
1074 uint bufsz = rx_ring->rx_buf_len + SMP_CACHE_BYTES;
1075 skb = netdev_alloc_skb(adapter->netdev, bufsz);
Auke Kok9a799d72007-09-15 14:07:45 -07001076
1077 if (!skb) {
1078 adapter->alloc_rx_buff_failed++;
1079 goto no_buffers;
1080 }
1081
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001082 /* advance the data pointer to the next cache line */
1083 skb_reserve(skb, (PTR_ALIGN(skb->data, SMP_CACHE_BYTES)
1084 - skb->data));
1085
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001086 bi->skb = skb;
Nick Nunley1b507732010-04-27 13:10:27 +00001087 bi->dma = dma_map_single(&pdev->dev, skb->data,
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001088 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001089 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001090 }
1091 /* Refresh the desc even if buffer_addrs didn't change because
1092 * each write-back erases this info. */
Yi Zou6e455b892009-08-06 13:05:44 +00001093 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001094 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1095 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001096 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001097 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001098 }
1099
1100 i++;
1101 if (i == rx_ring->count)
1102 i = 0;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001103 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001104 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001105
Auke Kok9a799d72007-09-15 14:07:45 -07001106no_buffers:
1107 if (rx_ring->next_to_use != i) {
1108 rx_ring->next_to_use = i;
1109 if (i-- == 0)
1110 i = (rx_ring->count - 1);
1111
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001112 ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001113 }
1114}
1115
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001116static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
1117{
1118 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
1119}
1120
1121static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
1122{
1123 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1124}
1125
Alexander Duyckf8212f92009-04-27 22:42:37 +00001126static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
1127{
1128 return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1129 IXGBE_RXDADV_RSCCNT_MASK) >>
1130 IXGBE_RXDADV_RSCCNT_SHIFT;
1131}
1132
1133/**
1134 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1135 * @skb: pointer to the last skb in the rsc queue
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001136 * @count: pointer to number of packets coalesced in this context
Alexander Duyckf8212f92009-04-27 22:42:37 +00001137 *
1138 * This function changes a queue full of hw rsc buffers into a completed
1139 * packet. It uses the ->prev pointers to find the first packet and then
1140 * turns it into the frag list owner.
1141 **/
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001142static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
1143 u64 *count)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001144{
1145 unsigned int frag_list_size = 0;
1146
1147 while (skb->prev) {
1148 struct sk_buff *prev = skb->prev;
1149 frag_list_size += skb->len;
1150 skb->prev = NULL;
1151 skb = prev;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001152 *count += 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001153 }
1154
1155 skb_shinfo(skb)->frag_list = skb->next;
1156 skb->next = NULL;
1157 skb->len += frag_list_size;
1158 skb->data_len += frag_list_size;
1159 skb->truesize += frag_list_size;
1160 return skb;
1161}
1162
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001163struct ixgbe_rsc_cb {
1164 dma_addr_t dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001165 bool delay_unmap;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001166};
1167
1168#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
1169
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001170static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001171 struct ixgbe_ring *rx_ring,
1172 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001173{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001174 struct ixgbe_adapter *adapter = q_vector->adapter;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001175 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07001176 struct pci_dev *pdev = adapter->pdev;
1177 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1178 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1179 struct sk_buff *skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001180 unsigned int i, rsc_count = 0;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001181 u32 len, staterr;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001182 u16 hdr_info;
1183 bool cleaned = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001184 int cleaned_count = 0;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001185 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001186#ifdef IXGBE_FCOE
1187 int ddp_bytes = 0;
1188#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07001189
1190 i = rx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -07001191 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
1192 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1193 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001194
1195 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001196 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001197 if (*work_done >= work_to_do)
1198 break;
1199 (*work_done)++;
1200
Milton Miller3c945e52010-02-19 17:44:42 +00001201 rmb(); /* read descriptor and rx_buffer_info after status DD */
Yi Zou6e455b892009-08-06 13:05:44 +00001202 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001203 hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
1204 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001205 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07001206 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Shannon Nelson0b746e02010-05-18 16:00:03 +00001207 if ((len > IXGBE_RX_HDR_SIZE) ||
1208 (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
1209 len = IXGBE_RX_HDR_SIZE;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001210 } else {
Auke Kok9a799d72007-09-15 14:07:45 -07001211 len = le16_to_cpu(rx_desc->wb.upper.length);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001212 }
Auke Kok9a799d72007-09-15 14:07:45 -07001213
1214 cleaned = true;
1215 skb = rx_buffer_info->skb;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001216 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001217 rx_buffer_info->skb = NULL;
1218
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001219 if (rx_buffer_info->dma) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001220 if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
1221 (!(staterr & IXGBE_RXD_STAT_EOP)) &&
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001222 (!(skb->prev))) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001223 /*
1224 * When HWRSC is enabled, delay unmapping
1225 * of the first packet. It carries the
1226 * header information, HW may still
1227 * access the header after the writeback.
1228 * Only unmap it when EOP is reached
1229 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001230 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001231 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001232 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00001233 dma_unmap_single(&pdev->dev,
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001234 rx_buffer_info->dma,
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001235 rx_ring->rx_buf_len,
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001236 DMA_FROM_DEVICE);
1237 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001238 rx_buffer_info->dma = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001239 skb_put(skb, len);
1240 }
1241
1242 if (upper_len) {
Nick Nunley1b507732010-04-27 13:10:27 +00001243 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1244 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001245 rx_buffer_info->page_dma = 0;
1246 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001247 rx_buffer_info->page,
1248 rx_buffer_info->page_offset,
1249 upper_len);
1250
1251 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
1252 (page_count(rx_buffer_info->page) != 1))
1253 rx_buffer_info->page = NULL;
1254 else
1255 get_page(rx_buffer_info->page);
Auke Kok9a799d72007-09-15 14:07:45 -07001256
1257 skb->len += upper_len;
1258 skb->data_len += upper_len;
1259 skb->truesize += upper_len;
1260 }
1261
1262 i++;
1263 if (i == rx_ring->count)
1264 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001265
1266 next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
1267 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001268 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00001270 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001271 rsc_count = ixgbe_get_rsc_count(rx_desc);
1272
1273 if (rsc_count) {
1274 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1275 IXGBE_RXDADV_NEXTP_SHIFT;
1276 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001277 } else {
1278 next_buffer = &rx_ring->rx_buffer_info[i];
1279 }
1280
Auke Kok9a799d72007-09-15 14:07:45 -07001281 if (staterr & IXGBE_RXD_STAT_EOP) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001282 if (skb->prev)
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001283 skb = ixgbe_transform_rsc_queue(skb, &(rx_ring->rsc_count));
1284 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001285 if (IXGBE_RSC_CB(skb)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00001286 dma_unmap_single(&pdev->dev,
1287 IXGBE_RSC_CB(skb)->dma,
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001288 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001289 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001290 IXGBE_RSC_CB(skb)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001291 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001292 }
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001293 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
1294 rx_ring->rsc_count += skb_shinfo(skb)->nr_frags;
1295 else
1296 rx_ring->rsc_count++;
1297 rx_ring->rsc_flush++;
1298 }
Auke Kok9a799d72007-09-15 14:07:45 -07001299 rx_ring->stats.packets++;
1300 rx_ring->stats.bytes += skb->len;
1301 } else {
Yi Zou6e455b892009-08-06 13:05:44 +00001302 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001303 rx_buffer_info->skb = next_buffer->skb;
1304 rx_buffer_info->dma = next_buffer->dma;
1305 next_buffer->skb = skb;
1306 next_buffer->dma = 0;
1307 } else {
1308 skb->next = next_buffer->skb;
1309 skb->next->prev = skb;
1310 }
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001311 rx_ring->non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001312 goto next_desc;
1313 }
1314
1315 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1316 dev_kfree_skb_irq(skb);
1317 goto next_desc;
1318 }
1319
Don Skidmore8bae1b22009-07-23 18:00:39 +00001320 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001321
1322 /* probably a little skewed due to removing CRC */
1323 total_rx_bytes += skb->len;
1324 total_rx_packets++;
1325
Jesse Brandeburg74ce8dd2008-09-11 20:03:23 -07001326 skb->protocol = eth_type_trans(skb, adapter->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001327#ifdef IXGBE_FCOE
1328 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001329 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1330 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1331 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001332 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001333 }
Yi Zou332d4a72009-05-13 13:11:53 +00001334#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001335 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001336
1337next_desc:
1338 rx_desc->wb.upper.status_error = 0;
1339
1340 /* return some buffers to hardware, one at a time is too slow */
1341 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1342 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1343 cleaned_count = 0;
1344 }
1345
1346 /* use prefetched values */
1347 rx_desc = next_rxd;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001348 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001349
1350 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001351 }
1352
Auke Kok9a799d72007-09-15 14:07:45 -07001353 rx_ring->next_to_clean = i;
1354 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1355
1356 if (cleaned_count)
1357 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1358
Yi Zou3d8fd382009-06-08 14:38:44 +00001359#ifdef IXGBE_FCOE
1360 /* include DDPed FCoE data */
1361 if (ddp_bytes > 0) {
1362 unsigned int mss;
1363
1364 mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
1365 sizeof(struct fc_frame_header) -
1366 sizeof(struct fcoe_crc_eof);
1367 if (mss > 512)
1368 mss &= ~511;
1369 total_rx_bytes += ddp_bytes;
1370 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1371 }
1372#endif /* IXGBE_FCOE */
1373
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001374 rx_ring->total_packets += total_rx_packets;
1375 rx_ring->total_bytes += total_rx_bytes;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001376 netdev->stats.rx_bytes += total_rx_bytes;
1377 netdev->stats.rx_packets += total_rx_packets;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001378
Auke Kok9a799d72007-09-15 14:07:45 -07001379 return cleaned;
1380}
1381
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001382static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001383/**
1384 * ixgbe_configure_msix - Configure MSI-X hardware
1385 * @adapter: board private structure
1386 *
1387 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1388 * interrupts.
1389 **/
1390static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1391{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001392 struct ixgbe_q_vector *q_vector;
1393 int i, j, q_vectors, v_idx, r_idx;
1394 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001395
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001396 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1397
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001398 /*
1399 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001400 * corresponding register.
1401 */
1402 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001403 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001404 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001405 r_idx = find_first_bit(q_vector->rxr_idx,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001406 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001407
1408 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001409 j = adapter->rx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001410 ixgbe_set_ivar(adapter, 0, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001411 r_idx = find_next_bit(q_vector->rxr_idx,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001412 adapter->num_rx_queues,
1413 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001414 }
1415 r_idx = find_first_bit(q_vector->txr_idx,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001416 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001417
1418 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001419 j = adapter->tx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001420 ixgbe_set_ivar(adapter, 1, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001421 r_idx = find_next_bit(q_vector->txr_idx,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001422 adapter->num_tx_queues,
1423 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001424 }
1425
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001426 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001427 /* tx only */
1428 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001429 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001430 /* rx or mixed */
1431 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001432
Alexander Duyckfe49f042009-06-04 16:00:09 +00001433 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001434 }
1435
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001436 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1437 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1438 v_idx);
1439 else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1440 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001441 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001442
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001443 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001444 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001445 if (adapter->num_vfs)
1446 mask &= ~(IXGBE_EIMS_OTHER |
1447 IXGBE_EIMS_MAILBOX |
1448 IXGBE_EIMS_LSC);
1449 else
1450 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001451 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001452}
1453
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001454enum latency_range {
1455 lowest_latency = 0,
1456 low_latency = 1,
1457 bulk_latency = 2,
1458 latency_invalid = 255
1459};
1460
1461/**
1462 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1463 * @adapter: pointer to adapter
1464 * @eitr: eitr setting (ints per sec) to give last timeslice
1465 * @itr_setting: current throttle rate in ints/second
1466 * @packets: the number of packets during this measurement interval
1467 * @bytes: the number of bytes during this measurement interval
1468 *
1469 * Stores a new ITR value based on packets and byte
1470 * counts during the last interrupt. The advantage of per interrupt
1471 * computation is faster updates and more accurate ITR for the current
1472 * traffic pattern. Constants in this function were computed
1473 * based on theoretical maximum wire speed and thresholds were set based
1474 * on testing data as well as attempting to minimize response time
1475 * while increasing bulk throughput.
1476 * this functionality is controlled by the InterruptThrottleRate module
1477 * parameter (see ixgbe_param.c)
1478 **/
1479static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001480 u32 eitr, u8 itr_setting,
1481 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001482{
1483 unsigned int retval = itr_setting;
1484 u32 timepassed_us;
1485 u64 bytes_perint;
1486
1487 if (packets == 0)
1488 goto update_itr_done;
1489
1490
1491 /* simple throttlerate management
1492 * 0-20MB/s lowest (100000 ints/s)
1493 * 20-100MB/s low (20000 ints/s)
1494 * 100-1249MB/s bulk (8000 ints/s)
1495 */
1496 /* what was last interrupt timeslice? */
1497 timepassed_us = 1000000/eitr;
1498 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1499
1500 switch (itr_setting) {
1501 case lowest_latency:
1502 if (bytes_perint > adapter->eitr_low)
1503 retval = low_latency;
1504 break;
1505 case low_latency:
1506 if (bytes_perint > adapter->eitr_high)
1507 retval = bulk_latency;
1508 else if (bytes_perint <= adapter->eitr_low)
1509 retval = lowest_latency;
1510 break;
1511 case bulk_latency:
1512 if (bytes_perint <= adapter->eitr_high)
1513 retval = low_latency;
1514 break;
1515 }
1516
1517update_itr_done:
1518 return retval;
1519}
1520
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001521/**
1522 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001523 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001524 *
1525 * This function is made to be called by ethtool and by the driver
1526 * when it needs to update EITR registers at runtime. Hardware
1527 * specific quirks/differences are taken care of here.
1528 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001529void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001530{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001531 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001532 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001533 int v_idx = q_vector->v_idx;
1534 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1535
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001536 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1537 /* must write high and low 16 bits to reset counter */
1538 itr_reg |= (itr_reg << 16);
1539 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1540 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001541 * 82599 can support a value of zero, so allow it for
1542 * max interrupt rate, but there is an errata where it can
1543 * not be zero with RSC
1544 */
1545 if (itr_reg == 8 &&
1546 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1547 itr_reg = 0;
1548
1549 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001550 * set the WDIS bit to not clear the timer bits and cause an
1551 * immediate assertion of the interrupt
1552 */
1553 itr_reg |= IXGBE_EITR_CNT_WDIS;
1554 }
1555 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1556}
1557
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001558static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1559{
1560 struct ixgbe_adapter *adapter = q_vector->adapter;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001561 u32 new_itr;
1562 u8 current_itr, ret_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001563 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001564 struct ixgbe_ring *rx_ring, *tx_ring;
1565
1566 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1567 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001568 tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001569 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001570 q_vector->tx_itr,
1571 tx_ring->total_packets,
1572 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001573 /* if the result for this queue would decrease interrupt
1574 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001575 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001576 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001577 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001578 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001579 }
1580
1581 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1582 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001583 rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001584 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001585 q_vector->rx_itr,
1586 rx_ring->total_packets,
1587 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001588 /* if the result for this queue would decrease interrupt
1589 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001590 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001591 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001592 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001593 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001594 }
1595
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001596 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001597
1598 switch (current_itr) {
1599 /* counts and packets in update_itr are dependent on these numbers */
1600 case lowest_latency:
1601 new_itr = 100000;
1602 break;
1603 case low_latency:
1604 new_itr = 20000; /* aka hwitr = ~200 */
1605 break;
1606 case bulk_latency:
1607 default:
1608 new_itr = 8000;
1609 break;
1610 }
1611
1612 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001613 /* do an exponential smoothing */
1614 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001615
1616 /* save the algorithm value here, not the smoothed one */
1617 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001618
1619 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001620 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001621}
1622
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001623/**
1624 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1625 * @work: pointer to work_struct containing our data
1626 **/
1627static void ixgbe_check_overtemp_task(struct work_struct *work)
1628{
1629 struct ixgbe_adapter *adapter = container_of(work,
1630 struct ixgbe_adapter,
1631 check_overtemp_task);
1632 struct ixgbe_hw *hw = &adapter->hw;
1633 u32 eicr = adapter->interrupt_event;
1634
1635 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
1636 switch (hw->device_id) {
1637 case IXGBE_DEV_ID_82599_T3_LOM: {
1638 u32 autoneg;
1639 bool link_up = false;
1640
1641 if (hw->mac.ops.check_link)
1642 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1643
1644 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1645 (eicr & IXGBE_EICR_LSC))
1646 /* Check if this is due to overtemp */
1647 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1648 break;
1649 }
1650 return;
1651 default:
1652 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1653 return;
1654 break;
1655 }
1656 DPRINTK(DRV, ERR, "Network adapter has been stopped because it "
1657 "has over heated. Restart the computer. If the problem "
1658 "persists, power off the system and replace the "
1659 "adapter\n");
1660 /* write to clear the interrupt */
1661 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1662 }
1663}
1664
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001665static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1666{
1667 struct ixgbe_hw *hw = &adapter->hw;
1668
1669 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1670 (eicr & IXGBE_EICR_GPI_SDP1)) {
1671 DPRINTK(PROBE, CRIT, "Fan has stopped, replace the adapter\n");
1672 /* write to clear the interrupt */
1673 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1674 }
1675}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001676
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001677static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1678{
1679 struct ixgbe_hw *hw = &adapter->hw;
1680
1681 if (eicr & IXGBE_EICR_GPI_SDP1) {
1682 /* Clear the interrupt */
1683 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1684 schedule_work(&adapter->multispeed_fiber_task);
1685 } else if (eicr & IXGBE_EICR_GPI_SDP2) {
1686 /* Clear the interrupt */
1687 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1688 schedule_work(&adapter->sfp_config_module_task);
1689 } else {
1690 /* Interrupt isn't for us... */
1691 return;
1692 }
1693}
1694
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001695static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1696{
1697 struct ixgbe_hw *hw = &adapter->hw;
1698
1699 adapter->lsc_int++;
1700 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1701 adapter->link_check_timeout = jiffies;
1702 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1703 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001704 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001705 schedule_work(&adapter->watchdog_task);
1706 }
1707}
1708
Auke Kok9a799d72007-09-15 14:07:45 -07001709static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1710{
1711 struct net_device *netdev = data;
1712 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1713 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001714 u32 eicr;
1715
1716 /*
1717 * Workaround for Silicon errata. Use clear-by-write instead
1718 * of clear-by-read. Reading with EICS will return the
1719 * interrupt causes without clearing, which later be done
1720 * with the write to EICR.
1721 */
1722 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1723 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001724
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001725 if (eicr & IXGBE_EICR_LSC)
1726 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001727
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001728 if (eicr & IXGBE_EICR_MAILBOX)
1729 ixgbe_msg_task(adapter);
1730
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001731 if (hw->mac.type == ixgbe_mac_82598EB)
1732 ixgbe_check_fan_failure(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001733
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001734 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001735 ixgbe_check_sfp_event(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001736 adapter->interrupt_event = eicr;
1737 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1738 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
1739 schedule_work(&adapter->check_overtemp_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001740
1741 /* Handle Flow Director Full threshold interrupt */
1742 if (eicr & IXGBE_EICR_FLOW_DIR) {
1743 int i;
1744 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1745 /* Disable transmits before FDIR Re-initialization */
1746 netif_tx_stop_all_queues(netdev);
1747 for (i = 0; i < adapter->num_tx_queues; i++) {
1748 struct ixgbe_ring *tx_ring =
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001749 adapter->tx_ring[i];
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001750 if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
1751 &tx_ring->reinit_state))
1752 schedule_work(&adapter->fdir_reinit_task);
1753 }
1754 }
1755 }
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001756 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1757 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001758
1759 return IRQ_HANDLED;
1760}
1761
Alexander Duyckfe49f042009-06-04 16:00:09 +00001762static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1763 u64 qmask)
1764{
1765 u32 mask;
1766
1767 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1768 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1769 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1770 } else {
1771 mask = (qmask & 0xFFFFFFFF);
1772 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
1773 mask = (qmask >> 32);
1774 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
1775 }
1776 /* skip the flush */
1777}
1778
1779static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1780 u64 qmask)
1781{
1782 u32 mask;
1783
1784 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1785 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1786 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
1787 } else {
1788 mask = (qmask & 0xFFFFFFFF);
1789 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
1790 mask = (qmask >> 32);
1791 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
1792 }
1793 /* skip the flush */
1794}
1795
Auke Kok9a799d72007-09-15 14:07:45 -07001796static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1797{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001798 struct ixgbe_q_vector *q_vector = data;
1799 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001800 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001801 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001802
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001803 if (!q_vector->txr_count)
1804 return IRQ_HANDLED;
1805
1806 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1807 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001808 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001809 tx_ring->total_bytes = 0;
1810 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001811 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001812 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001813 }
1814
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001815 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001816 napi_schedule(&q_vector->napi);
1817
Auke Kok9a799d72007-09-15 14:07:45 -07001818 return IRQ_HANDLED;
1819}
1820
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001821/**
1822 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1823 * @irq: unused
1824 * @data: pointer to our q_vector struct for this interrupt vector
1825 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001826static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
1827{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001828 struct ixgbe_q_vector *q_vector = data;
1829 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001830 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001831 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001832 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001833
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001834 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001835 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001836 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001837 rx_ring->total_bytes = 0;
1838 rx_ring->total_packets = 0;
1839 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1840 r_idx + 1);
1841 }
1842
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001843 if (!q_vector->rxr_count)
1844 return IRQ_HANDLED;
1845
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001846 /* disable interrupts on this vector only */
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001847 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08001848 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001849
Auke Kok9a799d72007-09-15 14:07:45 -07001850 return IRQ_HANDLED;
1851}
1852
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001853static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
1854{
Alexander Duyck91281fd2009-06-04 16:00:27 +00001855 struct ixgbe_q_vector *q_vector = data;
1856 struct ixgbe_adapter *adapter = q_vector->adapter;
1857 struct ixgbe_ring *ring;
1858 int r_idx;
1859 int i;
1860
1861 if (!q_vector->txr_count && !q_vector->rxr_count)
1862 return IRQ_HANDLED;
1863
1864 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1865 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001866 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001867 ring->total_bytes = 0;
1868 ring->total_packets = 0;
1869 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1870 r_idx + 1);
1871 }
1872
1873 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1874 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001875 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001876 ring->total_bytes = 0;
1877 ring->total_packets = 0;
1878 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1879 r_idx + 1);
1880 }
1881
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001882 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001883 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001884
1885 return IRQ_HANDLED;
1886}
1887
1888/**
1889 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
1890 * @napi: napi struct with our devices info in it
1891 * @budget: amount of work driver is allowed to do this pass, in packets
1892 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001893 * This function is optimized for cleaning one queue only on a single
1894 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001895 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001896static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
1897{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001898 struct ixgbe_q_vector *q_vector =
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001899 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001900 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001901 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001902 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001903 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001904
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001905 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001906 rx_ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001907#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001908 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001909 ixgbe_update_rx_dca(adapter, rx_ring);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001910#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001911
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001912 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001913
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001914 /* If all Rx work done, exit the polling mode */
1915 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001916 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001917 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001918 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001919 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001920 ixgbe_irq_enable_queues(adapter,
1921 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07001922 }
1923
1924 return work_done;
1925}
1926
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001927/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00001928 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001929 * @napi: napi struct with our devices info in it
1930 * @budget: amount of work driver is allowed to do this pass, in packets
1931 *
1932 * This function will clean more than one rx queue associated with a
1933 * q_vector.
1934 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00001935static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001936{
1937 struct ixgbe_q_vector *q_vector =
1938 container_of(napi, struct ixgbe_q_vector, napi);
1939 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001940 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001941 int work_done = 0, i;
1942 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001943 bool tx_clean_complete = true;
1944
1945 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1946 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001947 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001948#ifdef CONFIG_IXGBE_DCA
1949 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1950 ixgbe_update_tx_dca(adapter, ring);
1951#endif
1952 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
1953 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1954 r_idx + 1);
1955 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001956
1957 /* attempt to distribute budget to each queue fairly, but don't allow
1958 * the budget to go below 1 because we'll exit polling */
1959 budget /= (q_vector->rxr_count ?: 1);
1960 budget = max(budget, 1);
1961 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1962 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001963 ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001964#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001965 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck91281fd2009-06-04 16:00:27 +00001966 ixgbe_update_rx_dca(adapter, ring);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001967#endif
Alexander Duyck91281fd2009-06-04 16:00:27 +00001968 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001969 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1970 r_idx + 1);
1971 }
1972
1973 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001974 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001975 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07001976 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001977 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001978 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001979 ixgbe_set_itr_msix(q_vector);
1980 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001981 ixgbe_irq_enable_queues(adapter,
1982 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001983 return 0;
1984 }
1985
1986 return work_done;
1987}
Alexander Duyck91281fd2009-06-04 16:00:27 +00001988
1989/**
1990 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
1991 * @napi: napi struct with our devices info in it
1992 * @budget: amount of work driver is allowed to do this pass, in packets
1993 *
1994 * This function is optimized for cleaning one queue only on a single
1995 * q_vector!!!
1996 **/
1997static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
1998{
1999 struct ixgbe_q_vector *q_vector =
2000 container_of(napi, struct ixgbe_q_vector, napi);
2001 struct ixgbe_adapter *adapter = q_vector->adapter;
2002 struct ixgbe_ring *tx_ring = NULL;
2003 int work_done = 0;
2004 long r_idx;
2005
2006 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002007 tx_ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002008#ifdef CONFIG_IXGBE_DCA
2009 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2010 ixgbe_update_tx_dca(adapter, tx_ring);
2011#endif
2012
2013 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2014 work_done = budget;
2015
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002016 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002017 if (work_done < budget) {
2018 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002019 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002020 ixgbe_set_itr_msix(q_vector);
2021 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2022 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2023 }
2024
2025 return work_done;
2026}
2027
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002028static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002029 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002030{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002031 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2032
2033 set_bit(r_idx, q_vector->rxr_idx);
2034 q_vector->rxr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002035}
Auke Kok9a799d72007-09-15 14:07:45 -07002036
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002037static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Alexander Duyck7a921c92009-05-06 10:43:28 +00002038 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002039{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002040 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2041
2042 set_bit(t_idx, q_vector->txr_idx);
2043 q_vector->txr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002044}
Auke Kok9a799d72007-09-15 14:07:45 -07002045
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002046/**
2047 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2048 * @adapter: board private structure to initialize
2049 * @vectors: allotted vector count for descriptor rings
2050 *
2051 * This function maps descriptor rings to the queue-specific vectors
2052 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2053 * one vector per ring/queue, but on a constrained vector budget, we
2054 * group the rings as "efficiently" as possible. You would add new
2055 * mapping configurations in here.
2056 **/
2057static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002058 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002059{
2060 int v_start = 0;
2061 int rxr_idx = 0, txr_idx = 0;
2062 int rxr_remaining = adapter->num_rx_queues;
2063 int txr_remaining = adapter->num_tx_queues;
2064 int i, j;
2065 int rqpv, tqpv;
2066 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002067
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002068 /* No mapping required if MSI-X is disabled. */
2069 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002070 goto out;
2071
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002072 /*
2073 * The ideal configuration...
2074 * We have enough vectors to map one per queue.
2075 */
2076 if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2077 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2078 map_vector_to_rxq(adapter, v_start, rxr_idx);
2079
2080 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2081 map_vector_to_txq(adapter, v_start, txr_idx);
2082
2083 goto out;
2084 }
2085
2086 /*
2087 * If we don't have enough vectors for a 1-to-1
2088 * mapping, we'll have to group them so there are
2089 * multiple queues per vector.
2090 */
2091 /* Re-adjusting *qpv takes care of the remainder. */
2092 for (i = v_start; i < vectors; i++) {
2093 rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
2094 for (j = 0; j < rqpv; j++) {
2095 map_vector_to_rxq(adapter, i, rxr_idx);
2096 rxr_idx++;
2097 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002098 }
Auke Kok9a799d72007-09-15 14:07:45 -07002099 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002100 for (i = v_start; i < vectors; i++) {
2101 tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
2102 for (j = 0; j < tqpv; j++) {
2103 map_vector_to_txq(adapter, i, txr_idx);
2104 txr_idx++;
2105 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002106 }
Auke Kok9a799d72007-09-15 14:07:45 -07002107 }
2108
Auke Kok9a799d72007-09-15 14:07:45 -07002109out:
Auke Kok9a799d72007-09-15 14:07:45 -07002110 return err;
2111}
2112
2113/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002114 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2115 * @adapter: board private structure
2116 *
2117 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2118 * interrupts from the kernel.
2119 **/
2120static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2121{
2122 struct net_device *netdev = adapter->netdev;
2123 irqreturn_t (*handler)(int, void *);
2124 int i, vector, q_vectors, err;
Robert Olssoncb13fc22008-11-25 16:43:52 -08002125 int ri=0, ti=0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002126
2127 /* Decrement for Other and TCP Timer vectors */
2128 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2129
2130 /* Map the Tx/Rx rings to the vectors we were allotted. */
2131 err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
2132 if (err)
2133 goto out;
2134
2135#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002136 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
2137 &ixgbe_msix_clean_many)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002138 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002139 handler = SET_HANDLER(adapter->q_vector[vector]);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002140
2141 if(handler == &ixgbe_msix_clean_rx) {
2142 sprintf(adapter->name[vector], "%s-%s-%d",
2143 netdev->name, "rx", ri++);
2144 }
2145 else if(handler == &ixgbe_msix_clean_tx) {
2146 sprintf(adapter->name[vector], "%s-%s-%d",
2147 netdev->name, "tx", ti++);
2148 }
2149 else
2150 sprintf(adapter->name[vector], "%s-%s-%d",
2151 netdev->name, "TxRx", vector);
2152
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002153 err = request_irq(adapter->msix_entries[vector].vector,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002154 handler, 0, adapter->name[vector],
Alexander Duyck7a921c92009-05-06 10:43:28 +00002155 adapter->q_vector[vector]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002156 if (err) {
2157 DPRINTK(PROBE, ERR,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002158 "request_irq failed for MSIX interrupt "
2159 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002160 goto free_queue_irqs;
2161 }
2162 }
2163
2164 sprintf(adapter->name[vector], "%s:lsc", netdev->name);
2165 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002166 ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002167 if (err) {
2168 DPRINTK(PROBE, ERR,
2169 "request_irq for msix_lsc failed: %d\n", err);
2170 goto free_queue_irqs;
2171 }
2172
2173 return 0;
2174
2175free_queue_irqs:
2176 for (i = vector - 1; i >= 0; i--)
2177 free_irq(adapter->msix_entries[--vector].vector,
Alexander Duyck7a921c92009-05-06 10:43:28 +00002178 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002179 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2180 pci_disable_msix(adapter->pdev);
2181 kfree(adapter->msix_entries);
2182 adapter->msix_entries = NULL;
2183out:
2184 return err;
2185}
2186
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002187static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2188{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002189 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002190 u8 current_itr;
2191 u32 new_itr = q_vector->eitr;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002192 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2193 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002194
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002195 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002196 q_vector->tx_itr,
2197 tx_ring->total_packets,
2198 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002199 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002200 q_vector->rx_itr,
2201 rx_ring->total_packets,
2202 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002203
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002204 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002205
2206 switch (current_itr) {
2207 /* counts and packets in update_itr are dependent on these numbers */
2208 case lowest_latency:
2209 new_itr = 100000;
2210 break;
2211 case low_latency:
2212 new_itr = 20000; /* aka hwitr = ~200 */
2213 break;
2214 case bulk_latency:
2215 new_itr = 8000;
2216 break;
2217 default:
2218 break;
2219 }
2220
2221 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002222 /* do an exponential smoothing */
2223 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002224
2225 /* save the algorithm value here, not the smoothed one */
2226 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002227
2228 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002229 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002230}
2231
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002232/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002233 * ixgbe_irq_enable - Enable default interrupt generation settings
2234 * @adapter: board private structure
2235 **/
2236static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
2237{
2238 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002239
2240 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002241 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2242 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002243 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2244 mask |= IXGBE_EIMS_GPI_SDP1;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002245 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002246 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002247 mask |= IXGBE_EIMS_GPI_SDP1;
2248 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002249 if (adapter->num_vfs)
2250 mask |= IXGBE_EIMS_MAILBOX;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002251 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002252 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2253 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2254 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002255
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002256 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Nelson, Shannon835462f2009-04-27 22:42:54 +00002257 ixgbe_irq_enable_queues(adapter, ~0);
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002258 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002259
2260 if (adapter->num_vfs > 32) {
2261 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2262 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2263 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002264}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002265
2266/**
2267 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002268 * @irq: interrupt number
2269 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002270 **/
2271static irqreturn_t ixgbe_intr(int irq, void *data)
2272{
2273 struct net_device *netdev = data;
2274 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2275 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002276 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002277 u32 eicr;
2278
Don Skidmore54037502009-02-21 15:42:56 -08002279 /*
2280 * Workaround for silicon errata. Mask the interrupts
2281 * before the read of EICR.
2282 */
2283 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2284
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002285 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2286 * therefore no explict interrupt disable is necessary */
2287 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002288 if (!eicr) {
2289 /* shared interrupt alert!
2290 * make sure interrupts are enabled because the read will
2291 * have disabled interrupts due to EIAM */
2292 ixgbe_irq_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002293 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002294 }
Auke Kok9a799d72007-09-15 14:07:45 -07002295
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002296 if (eicr & IXGBE_EICR_LSC)
2297 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002298
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002299 if (hw->mac.type == ixgbe_mac_82599EB)
2300 ixgbe_check_sfp_event(adapter, eicr);
2301
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002302 ixgbe_check_fan_failure(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002303 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2304 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
2305 schedule_work(&adapter->check_overtemp_task);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002306
Alexander Duyck7a921c92009-05-06 10:43:28 +00002307 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002308 adapter->tx_ring[0]->total_packets = 0;
2309 adapter->tx_ring[0]->total_bytes = 0;
2310 adapter->rx_ring[0]->total_packets = 0;
2311 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002312 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002313 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002314 }
2315
2316 return IRQ_HANDLED;
2317}
2318
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002319static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2320{
2321 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2322
2323 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002324 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002325 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2326 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2327 q_vector->rxr_count = 0;
2328 q_vector->txr_count = 0;
2329 }
2330}
2331
Auke Kok9a799d72007-09-15 14:07:45 -07002332/**
2333 * ixgbe_request_irq - initialize interrupts
2334 * @adapter: board private structure
2335 *
2336 * Attempts to configure interrupts using the best available
2337 * capabilities of the hardware and kernel.
2338 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002339static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002340{
2341 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002342 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002343
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002344 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2345 err = ixgbe_request_msix_irqs(adapter);
2346 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002347 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002348 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002349 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002350 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002351 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002352 }
2353
Auke Kok9a799d72007-09-15 14:07:45 -07002354 if (err)
2355 DPRINTK(PROBE, ERR, "request_irq failed, Error %d\n", err);
2356
Auke Kok9a799d72007-09-15 14:07:45 -07002357 return err;
2358}
2359
2360static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2361{
2362 struct net_device *netdev = adapter->netdev;
2363
2364 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002365 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002366
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002367 q_vectors = adapter->num_msix_vectors;
2368
2369 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002370 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002371
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002372 i--;
2373 for (; i >= 0; i--) {
2374 free_irq(adapter->msix_entries[i].vector,
Alexander Duyck7a921c92009-05-06 10:43:28 +00002375 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002376 }
2377
2378 ixgbe_reset_q_vectors(adapter);
2379 } else {
2380 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002381 }
2382}
2383
2384/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002385 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2386 * @adapter: board private structure
2387 **/
2388static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2389{
Nelson, Shannon835462f2009-04-27 22:42:54 +00002390 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2391 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2392 } else {
2393 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2394 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002395 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002396 if (adapter->num_vfs > 32)
2397 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002398 }
2399 IXGBE_WRITE_FLUSH(&adapter->hw);
2400 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2401 int i;
2402 for (i = 0; i < adapter->num_msix_vectors; i++)
2403 synchronize_irq(adapter->msix_entries[i].vector);
2404 } else {
2405 synchronize_irq(adapter->pdev->irq);
2406 }
2407}
2408
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002409/**
Auke Kok9a799d72007-09-15 14:07:45 -07002410 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2411 *
2412 **/
2413static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2414{
Auke Kok9a799d72007-09-15 14:07:45 -07002415 struct ixgbe_hw *hw = &adapter->hw;
2416
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002417 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002418 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002419
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002420 ixgbe_set_ivar(adapter, 0, 0, 0);
2421 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002422
2423 map_vector_to_rxq(adapter, 0, 0);
2424 map_vector_to_txq(adapter, 0, 0);
2425
2426 DPRINTK(HW, INFO, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002427}
2428
2429/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002430 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002431 * @adapter: board private structure
2432 *
2433 * Configure the Tx unit of the MAC after a reset.
2434 **/
2435static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2436{
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08002437 u64 tdba;
Auke Kok9a799d72007-09-15 14:07:45 -07002438 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002439 u32 i, j, tdlen, txctrl;
Auke Kok9a799d72007-09-15 14:07:45 -07002440
2441 /* Setup the HW Tx Head and Tail descriptor pointers */
2442 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002443 struct ixgbe_ring *ring = adapter->tx_ring[i];
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07002444 j = ring->reg_idx;
2445 tdba = ring->dma;
2446 tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002447 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(j),
Yang Hongyang284901a2009-04-06 19:01:15 -07002448 (tdba & DMA_BIT_MASK(32)));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002449 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(j), (tdba >> 32));
2450 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(j), tdlen);
2451 IXGBE_WRITE_REG(hw, IXGBE_TDH(j), 0);
2452 IXGBE_WRITE_REG(hw, IXGBE_TDT(j), 0);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002453 adapter->tx_ring[i]->head = IXGBE_TDH(j);
2454 adapter->tx_ring[i]->tail = IXGBE_TDT(j);
Peter P Waskiewicz Jr84f62d42009-09-30 12:07:16 +00002455 /*
2456 * Disable Tx Head Writeback RO bit, since this hoses
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002457 * bookkeeping if things aren't delivered in order.
2458 */
Peter P Waskiewicz Jr84f62d42009-09-30 12:07:16 +00002459 switch (hw->mac.type) {
2460 case ixgbe_mac_82598EB:
2461 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(j));
2462 break;
2463 case ixgbe_mac_82599EB:
2464 default:
2465 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(j));
2466 break;
2467 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002468 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
Peter P Waskiewicz Jr84f62d42009-09-30 12:07:16 +00002469 switch (hw->mac.type) {
2470 case ixgbe_mac_82598EB:
2471 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(j), txctrl);
2472 break;
2473 case ixgbe_mac_82599EB:
2474 default:
2475 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(j), txctrl);
2476 break;
2477 }
Auke Kok9a799d72007-09-15 14:07:45 -07002478 }
Don Skidmoreee5f7842009-11-06 12:56:20 +00002479
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002480 if (hw->mac.type == ixgbe_mac_82599EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +00002481 u32 rttdcs;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002482 u32 mask;
Don Skidmoreee5f7842009-11-06 12:56:20 +00002483
2484 /* disable the arbiter while setting MTQC */
2485 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2486 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2487 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2488
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002489 /* set transmit pool layout */
2490 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2491 switch (adapter->flags & mask) {
2492
2493 case (IXGBE_FLAG_SRIOV_ENABLED):
2494 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2495 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2496 break;
2497
2498 case (IXGBE_FLAG_DCB_ENABLED):
2499 /* We enable 8 traffic classes, DCB only */
2500 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2501 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2502 break;
2503
2504 default:
Don Skidmoreee5f7842009-11-06 12:56:20 +00002505 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002506 break;
2507 }
Don Skidmoreee5f7842009-11-06 12:56:20 +00002508
2509 /* re-eable the arbiter */
2510 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2511 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002512 }
Auke Kok9a799d72007-09-15 14:07:45 -07002513}
2514
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002515#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002516
Yi Zoua6616b42009-08-06 13:05:23 +00002517static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2518 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002519{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002520 u32 srrctl;
Yi Zoua6616b42009-08-06 13:05:23 +00002521 int index;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002522 struct ixgbe_ring_feature *feature = adapter->ring_feature;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002523
Yi Zoua6616b42009-08-06 13:05:23 +00002524 index = rx_ring->reg_idx;
2525 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2526 unsigned long mask;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002527 mask = (unsigned long) feature[RING_F_RSS].mask;
Alexander Duyck3be1adf2008-08-30 00:29:10 -07002528 index = index & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002529 }
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002530 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
2531
2532 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2533 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2534
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002535 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2536 IXGBE_SRRCTL_BSIZEHDR_MASK;
2537
Yi Zou6e455b892009-08-06 13:05:44 +00002538 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002539#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2540 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2541#else
2542 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2543#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002544 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002545 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002546 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2547 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002548 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002549 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002550
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002551 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
2552}
2553
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002554static u32 ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2555{
2556 u32 mrqc = 0;
2557 int mask;
2558
2559 if (!(adapter->hw.mac.type == ixgbe_mac_82599EB))
2560 return mrqc;
2561
2562 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2563#ifdef CONFIG_IXGBE_DCB
2564 | IXGBE_FLAG_DCB_ENABLED
2565#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002566 | IXGBE_FLAG_SRIOV_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002567 );
2568
2569 switch (mask) {
2570 case (IXGBE_FLAG_RSS_ENABLED):
2571 mrqc = IXGBE_MRQC_RSSEN;
2572 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002573 case (IXGBE_FLAG_SRIOV_ENABLED):
2574 mrqc = IXGBE_MRQC_VMDQEN;
2575 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002576#ifdef CONFIG_IXGBE_DCB
2577 case (IXGBE_FLAG_DCB_ENABLED):
2578 mrqc = IXGBE_MRQC_RT8TCEN;
2579 break;
2580#endif /* CONFIG_IXGBE_DCB */
2581 default:
2582 break;
2583 }
2584
2585 return mrqc;
2586}
2587
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002588/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002589 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2590 * @adapter: address of board private structure
2591 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002592 **/
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002593static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter, int index)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002594{
2595 struct ixgbe_ring *rx_ring;
2596 struct ixgbe_hw *hw = &adapter->hw;
2597 int j;
2598 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002599 int rx_buf_len;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002600
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002601 rx_ring = adapter->rx_ring[index];
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002602 j = rx_ring->reg_idx;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002603 rx_buf_len = rx_ring->rx_buf_len;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002604 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(j));
2605 rscctrl |= IXGBE_RSCCTL_RSCEN;
2606 /*
2607 * we must limit the number of descriptors so that the
2608 * total size of max desc * buf_len is not greater
2609 * than 65535
2610 */
2611 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2612#if (MAX_SKB_FRAGS > 16)
2613 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2614#elif (MAX_SKB_FRAGS > 8)
2615 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2616#elif (MAX_SKB_FRAGS > 4)
2617 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2618#else
2619 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2620#endif
2621 } else {
2622 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2623 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2624 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2625 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2626 else
2627 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2628 }
2629 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(j), rscctrl);
2630}
2631
2632/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002633 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002634 * @adapter: board private structure
2635 *
2636 * Configure the Rx unit of the MAC after a reset.
2637 **/
2638static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
2639{
2640 u64 rdba;
2641 struct ixgbe_hw *hw = &adapter->hw;
Yi Zoua6616b42009-08-06 13:05:23 +00002642 struct ixgbe_ring *rx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07002643 struct net_device *netdev = adapter->netdev;
2644 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002645 int i, j;
Auke Kok9a799d72007-09-15 14:07:45 -07002646 u32 rdlen, rxctrl, rxcsum;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002647 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2648 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2649 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Auke Kok9a799d72007-09-15 14:07:45 -07002650 u32 fctrl, hlreg0;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002651 u32 reta = 0, mrqc = 0;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002652 u32 rdrxctl;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002653 int rx_buf_len;
Auke Kok9a799d72007-09-15 14:07:45 -07002654
2655 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002656 /* Do not use packet split if we're in SR-IOV Mode */
2657 if (!adapter->num_vfs)
2658 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002659
2660 /* Set the RX buffer length according to the mode */
2661 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002662 rx_buf_len = IXGBE_RX_HDR_SIZE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002663 if (hw->mac.type == ixgbe_mac_82599EB) {
2664 /* PSRTYPE must be initialized in 82599 */
2665 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2666 IXGBE_PSRTYPE_UDPHDR |
2667 IXGBE_PSRTYPE_IPV4HDR |
Yi Zoudfa12f02009-05-07 10:39:35 +00002668 IXGBE_PSRTYPE_IPV6HDR |
2669 IXGBE_PSRTYPE_L2HDR;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002670 IXGBE_WRITE_REG(hw,
2671 IXGBE_PSRTYPE(adapter->num_vfs),
2672 psrtype);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002673 }
Auke Kok9a799d72007-09-15 14:07:45 -07002674 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002675 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00002676 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002677 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002678 else
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002679 rx_buf_len = ALIGN(max_frame, 1024);
Auke Kok9a799d72007-09-15 14:07:45 -07002680 }
2681
2682 fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
2683 fctrl |= IXGBE_FCTRL_BAM;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002684 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002685 fctrl |= IXGBE_FCTRL_PMCF;
Auke Kok9a799d72007-09-15 14:07:45 -07002686 IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
2687
2688 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2689 if (adapter->netdev->mtu <= ETH_DATA_LEN)
2690 hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
2691 else
2692 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Yi Zou63f39bd2009-05-17 12:34:35 +00002693#ifdef IXGBE_FCOE
Yi Zouf34c5c82009-08-14 12:42:17 +00002694 if (netdev->features & NETIF_F_FCOE_MTU)
Yi Zou63f39bd2009-05-17 12:34:35 +00002695 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
2696#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002697 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2698
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002699 rdlen = adapter->rx_ring[0]->count * sizeof(union ixgbe_adv_rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07002700 /* disable receives while setting up the descriptors */
2701 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
2702 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
2703
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002704 /*
2705 * Setup the HW Rx Head and Tail Descriptor Pointers and
2706 * the Base and Length of the Rx Descriptor Ring
2707 */
Auke Kok9a799d72007-09-15 14:07:45 -07002708 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002709 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002710 rdba = rx_ring->dma;
2711 j = rx_ring->reg_idx;
Yang Hongyang284901a2009-04-06 19:01:15 -07002712 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(j), (rdba & DMA_BIT_MASK(32)));
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002713 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(j), (rdba >> 32));
2714 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(j), rdlen);
2715 IXGBE_WRITE_REG(hw, IXGBE_RDH(j), 0);
2716 IXGBE_WRITE_REG(hw, IXGBE_RDT(j), 0);
Yi Zoua6616b42009-08-06 13:05:23 +00002717 rx_ring->head = IXGBE_RDH(j);
2718 rx_ring->tail = IXGBE_RDT(j);
2719 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002720
Yi Zou6e455b892009-08-06 13:05:44 +00002721 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
2722 rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002723 else
2724 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002725
Yi Zou63f39bd2009-05-17 12:34:35 +00002726#ifdef IXGBE_FCOE
Yi Zouf34c5c82009-08-14 12:42:17 +00002727 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002728 struct ixgbe_ring_feature *f;
2729 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002730 if ((i >= f->mask) && (i < f->mask + f->indices)) {
2731 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2732 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2733 rx_ring->rx_buf_len =
2734 IXGBE_FCOE_JUMBO_FRAME_SIZE;
2735 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002736 }
2737
2738#endif /* IXGBE_FCOE */
Yi Zoua6616b42009-08-06 13:05:23 +00002739 ixgbe_configure_srrctl(adapter, rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07002740 }
2741
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002742 if (hw->mac.type == ixgbe_mac_82598EB) {
2743 /*
2744 * For VMDq support of different descriptor types or
2745 * buffer sizes through the use of multiple SRRCTL
2746 * registers, RDRXCTL.MVMEN must be set to 1
2747 *
2748 * also, the manual doesn't mention it clearly but DCA hints
2749 * will only use queue 0's tags unless this bit is set. Side
2750 * effects of setting this bit are only that SRRCTL must be
2751 * fully programmed [0..15]
2752 */
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002753 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2754 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2755 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
Alexander Duyck2f90b862008-11-20 20:52:10 -08002756 }
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002757
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002758 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2759 u32 vt_reg_bits;
2760 u32 reg_offset, vf_shift;
2761 u32 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2762 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN
2763 | IXGBE_VT_CTL_REPLEN;
2764 vt_reg_bits |= (adapter->num_vfs <<
2765 IXGBE_VT_CTL_POOL_SHIFT);
2766 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2767 IXGBE_WRITE_REG(hw, IXGBE_MRQC, 0);
2768
2769 vf_shift = adapter->num_vfs % 32;
2770 reg_offset = adapter->num_vfs / 32;
2771 IXGBE_WRITE_REG(hw, IXGBE_VFRE(0), 0);
2772 IXGBE_WRITE_REG(hw, IXGBE_VFRE(1), 0);
2773 IXGBE_WRITE_REG(hw, IXGBE_VFTE(0), 0);
2774 IXGBE_WRITE_REG(hw, IXGBE_VFTE(1), 0);
2775 /* Enable only the PF's pool for Tx/Rx */
2776 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2777 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2778 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosef0412772010-05-04 22:11:46 +00002779 ixgbe_set_vmolr(hw, adapter->num_vfs, true);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002780 }
2781
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002782 /* Program MRQC for the distribution of queues */
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002783 mrqc = ixgbe_setup_mrqc(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002784
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002785 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Auke Kok9a799d72007-09-15 14:07:45 -07002786 /* Fill out redirection table */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002787 for (i = 0, j = 0; i < 128; i++, j++) {
2788 if (j == adapter->ring_feature[RING_F_RSS].indices)
2789 j = 0;
2790 /* reta = 4-byte sliding window of
2791 * 0x00..(indices-1)(indices-1)00..etc. */
2792 reta = (reta << 8) | (j * 0x11);
2793 if ((i & 3) == 3)
2794 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
Auke Kok9a799d72007-09-15 14:07:45 -07002795 }
2796
2797 /* Fill out hash function seeds */
2798 for (i = 0; i < 10; i++)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002799 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002800
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002801 if (hw->mac.type == ixgbe_mac_82598EB)
2802 mrqc |= IXGBE_MRQC_RSSEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002803 /* Perform hash on these packet types */
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002804 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2805 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2806 | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
2807 | IXGBE_MRQC_RSS_FIELD_IPV6
2808 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
2809 | IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
Auke Kok9a799d72007-09-15 14:07:45 -07002810 }
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002811 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002812
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002813 if (adapter->num_vfs) {
2814 u32 reg;
2815
2816 /* Map PF MAC address in RAR Entry 0 to first pool
2817 * following VFs */
2818 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2819
2820 /* Set up VF register offsets for selected VT Mode, i.e.
2821 * 64 VFs for SR-IOV */
2822 reg = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2823 reg |= IXGBE_GCR_EXT_SRIOV;
2824 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, reg);
2825 }
2826
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002827 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2828
2829 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED ||
2830 adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
2831 /* Disable indicating checksum in descriptor, enables
2832 * RSS hash */
2833 rxcsum |= IXGBE_RXCSUM_PCSD;
2834 }
2835 if (!(rxcsum & IXGBE_RXCSUM_PCSD)) {
2836 /* Enable IPv4 payload checksum for UDP fragments
2837 * if PCSD is not set */
2838 rxcsum |= IXGBE_RXCSUM_IPPCSE;
2839 }
2840
2841 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002842
2843 if (hw->mac.type == ixgbe_mac_82599EB) {
2844 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2845 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002846 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002847 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2848 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00002849
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002850 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00002851 /* Enable 82599 HW-RSC */
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002852 for (i = 0; i < adapter->num_rx_queues; i++)
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002853 ixgbe_configure_rscctl(adapter, i);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002854
Alexander Duyckf8212f92009-04-27 22:42:37 +00002855 /* Disable RSC for ACK packets */
2856 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2857 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2858 }
Auke Kok9a799d72007-09-15 14:07:45 -07002859}
2860
Auke Kok9a799d72007-09-15 14:07:45 -07002861static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
2862{
2863 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002864 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00002865 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07002866
2867 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00002868 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002869}
2870
2871static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
2872{
2873 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002874 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00002875 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07002876
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002877 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2878 ixgbe_irq_disable(adapter);
2879
Auke Kok9a799d72007-09-15 14:07:45 -07002880 vlan_group_set_device(adapter->vlgrp, vid, NULL);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002881
2882 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2883 ixgbe_irq_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002884
2885 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00002886 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Auke Kok9a799d72007-09-15 14:07:45 -07002887}
2888
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07002889/**
2890 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
2891 * @adapter: driver data
2892 */
2893static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
2894{
2895 struct ixgbe_hw *hw = &adapter->hw;
2896 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2897 int i, j;
2898
2899 switch (hw->mac.type) {
2900 case ixgbe_mac_82598EB:
Yi Zou38e0bd92010-05-18 16:00:08 +00002901 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
2902#ifdef CONFIG_IXGBE_DCB
2903 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
2904 vlnctrl &= ~IXGBE_VLNCTRL_VME;
2905#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07002906 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
2907 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
2908 break;
2909 case ixgbe_mac_82599EB:
2910 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
2911 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
2912 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
Yi Zou38e0bd92010-05-18 16:00:08 +00002913#ifdef CONFIG_IXGBE_DCB
2914 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
2915 break;
2916#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07002917 for (i = 0; i < adapter->num_rx_queues; i++) {
2918 j = adapter->rx_ring[i]->reg_idx;
2919 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
2920 vlnctrl &= ~IXGBE_RXDCTL_VME;
2921 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
2922 }
2923 break;
2924 default:
2925 break;
2926 }
2927}
2928
2929/**
2930 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
2931 * @adapter: driver data
2932 */
2933static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
2934{
2935 struct ixgbe_hw *hw = &adapter->hw;
2936 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2937 int i, j;
2938
2939 switch (hw->mac.type) {
2940 case ixgbe_mac_82598EB:
2941 vlnctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
2942 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
2943 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
2944 break;
2945 case ixgbe_mac_82599EB:
2946 vlnctrl |= IXGBE_VLNCTRL_VFE;
2947 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
2948 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
2949 for (i = 0; i < adapter->num_rx_queues; i++) {
2950 j = adapter->rx_ring[i]->reg_idx;
2951 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
2952 vlnctrl |= IXGBE_RXDCTL_VME;
2953 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
2954 }
2955 break;
2956 default:
2957 break;
2958 }
2959}
2960
Don Skidmore068c89b2009-01-19 16:54:36 -08002961static void ixgbe_vlan_rx_register(struct net_device *netdev,
2962 struct vlan_group *grp)
2963{
2964 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore068c89b2009-01-19 16:54:36 -08002965
2966 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2967 ixgbe_irq_disable(adapter);
2968 adapter->vlgrp = grp;
2969
2970 /*
2971 * For a DCB driver, always enable VLAN tag stripping so we can
2972 * still receive traffic from a DCB-enabled host even if we're
2973 * not in DCB mode.
2974 */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07002975 ixgbe_vlan_filter_enable(adapter);
Alexander Duyckdc63d372009-11-23 06:32:57 +00002976
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002977 ixgbe_vlan_rx_add_vid(netdev, 0);
Don Skidmore068c89b2009-01-19 16:54:36 -08002978
2979 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2980 ixgbe_irq_enable(adapter);
2981}
2982
Auke Kok9a799d72007-09-15 14:07:45 -07002983static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
2984{
2985 ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
2986
2987 if (adapter->vlgrp) {
2988 u16 vid;
2989 for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
2990 if (!vlan_group_get_device(adapter->vlgrp, vid))
2991 continue;
2992 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
2993 }
2994 }
2995}
2996
2997/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07002998 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07002999 * @netdev: network interface device structure
3000 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003001 * The set_rx_method entry point is called whenever the unicast/multicast
3002 * address list or the network interface flags are updated. This routine is
3003 * responsible for configuring the hardware for proper unicast, multicast and
3004 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003005 **/
Greg Rose7f870472010-01-09 02:25:29 +00003006void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003007{
3008 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3009 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003010 u32 fctrl;
Auke Kok9a799d72007-09-15 14:07:45 -07003011
3012 /* Check for Promiscuous and All Multicast modes */
3013
3014 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3015
3016 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003017 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003018 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003019 /* don't hardware filter vlans in promisc mode */
3020 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003021 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003022 if (netdev->flags & IFF_ALLMULTI) {
3023 fctrl |= IXGBE_FCTRL_MPE;
3024 fctrl &= ~IXGBE_FCTRL_UPE;
Emil Tantilove433ea12010-05-13 17:33:00 +00003025 } else if (!hw->addr_ctrl.uc_set_promisc) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003026 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3027 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003028 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003029 hw->addr_ctrl.user_set_promisc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07003030 }
3031
3032 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3033
Christopher Leech2c5645c2008-08-26 04:27:02 -07003034 /* reprogram secondary unicast list */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003035 hw->mac.ops.update_uc_addr_list(hw, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07003036
Christopher Leech2c5645c2008-08-26 04:27:02 -07003037 /* reprogram multicast list */
Jiri Pirko2853eb82010-03-23 22:58:01 +00003038 hw->mac.ops.update_mc_addr_list(hw, netdev);
3039
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003040 if (adapter->num_vfs)
3041 ixgbe_restore_vf_multicasts(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003042}
3043
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003044static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3045{
3046 int q_idx;
3047 struct ixgbe_q_vector *q_vector;
3048 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3049
3050 /* legacy and MSI only use one vector */
3051 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3052 q_vectors = 1;
3053
3054 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003055 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003056 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003057 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003058 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3059 if (!q_vector->rxr_count || !q_vector->txr_count) {
3060 if (q_vector->txr_count == 1)
3061 napi->poll = &ixgbe_clean_txonly;
3062 else if (q_vector->rxr_count == 1)
3063 napi->poll = &ixgbe_clean_rxonly;
3064 }
3065 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003066
3067 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003068 }
3069}
3070
3071static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3072{
3073 int q_idx;
3074 struct ixgbe_q_vector *q_vector;
3075 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3076
3077 /* legacy and MSI only use one vector */
3078 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3079 q_vectors = 1;
3080
3081 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003082 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003083 napi_disable(&q_vector->napi);
3084 }
3085}
3086
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003087#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003088/*
3089 * ixgbe_configure_dcb - Configure DCB hardware
3090 * @adapter: ixgbe adapter struct
3091 *
3092 * This is called by the driver on open to configure the DCB hardware.
3093 * This is also called by the gennetlink interface when reconfiguring
3094 * the DCB state.
3095 */
3096static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3097{
3098 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003099 u32 txdctl;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003100 int i, j;
3101
3102 ixgbe_dcb_check_config(&adapter->dcb_cfg);
3103 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_TX_CONFIG);
3104 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_RX_CONFIG);
3105
3106 /* reconfigure the hardware */
3107 ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);
3108
3109 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003110 j = adapter->tx_ring[i]->reg_idx;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003111 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3112 /* PThresh workaround for Tx hang with DFP enabled. */
3113 txdctl |= 32;
3114 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3115 }
3116 /* Enable VLAN tag insert/strip */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003117 ixgbe_vlan_filter_enable(adapter);
3118
Alexander Duyck2f90b862008-11-20 20:52:10 -08003119 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3120}
3121
3122#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003123static void ixgbe_configure(struct ixgbe_adapter *adapter)
3124{
3125 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003126 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003127 int i;
3128
Christopher Leech2c5645c2008-08-26 04:27:02 -07003129 ixgbe_set_rx_mode(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07003130
3131 ixgbe_restore_vlan(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003132#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003133 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Yi Zoub352e402009-11-06 12:55:38 +00003134 if (hw->mac.type == ixgbe_mac_82598EB)
3135 netif_set_gso_max_size(netdev, 32768);
3136 else
3137 netif_set_gso_max_size(netdev, 65536);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003138 ixgbe_configure_dcb(adapter);
3139 } else {
3140 netif_set_gso_max_size(netdev, 65536);
3141 }
3142#else
3143 netif_set_gso_max_size(netdev, 65536);
3144#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003145
Yi Zoueacd73f2009-05-13 13:11:06 +00003146#ifdef IXGBE_FCOE
3147 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3148 ixgbe_configure_fcoe(adapter);
3149
3150#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003151 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3152 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003153 adapter->tx_ring[i]->atr_sample_rate =
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003154 adapter->atr_sample_rate;
3155 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3156 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3157 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3158 }
3159
Auke Kok9a799d72007-09-15 14:07:45 -07003160 ixgbe_configure_tx(adapter);
3161 ixgbe_configure_rx(adapter);
3162 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003163 ixgbe_alloc_rx_buffers(adapter, adapter->rx_ring[i],
3164 (adapter->rx_ring[i]->count - 1));
Auke Kok9a799d72007-09-15 14:07:45 -07003165}
3166
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003167static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3168{
3169 switch (hw->phy.type) {
3170 case ixgbe_phy_sfp_avago:
3171 case ixgbe_phy_sfp_ftl:
3172 case ixgbe_phy_sfp_intel:
3173 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003174 case ixgbe_phy_sfp_passive_tyco:
3175 case ixgbe_phy_sfp_passive_unknown:
3176 case ixgbe_phy_sfp_active_unknown:
3177 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003178 return true;
3179 default:
3180 return false;
3181 }
3182}
3183
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003184/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003185 * ixgbe_sfp_link_config - set up SFP+ link
3186 * @adapter: pointer to private adapter struct
3187 **/
3188static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3189{
3190 struct ixgbe_hw *hw = &adapter->hw;
3191
3192 if (hw->phy.multispeed_fiber) {
3193 /*
3194 * In multispeed fiber setups, the device may not have
3195 * had a physical connection when the driver loaded.
3196 * If that's the case, the initial link configuration
3197 * couldn't get the MAC into 10G or 1G mode, so we'll
3198 * never have a link status change interrupt fire.
3199 * We need to try and force an autonegotiation
3200 * session, then bring up link.
3201 */
3202 hw->mac.ops.setup_sfp(hw);
3203 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3204 schedule_work(&adapter->multispeed_fiber_task);
3205 } else {
3206 /*
3207 * Direct Attach Cu and non-multispeed fiber modules
3208 * still need to be configured properly prior to
3209 * attempting link.
3210 */
3211 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3212 schedule_work(&adapter->sfp_config_module_task);
3213 }
3214}
3215
3216/**
3217 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003218 * @hw: pointer to private hardware struct
3219 *
3220 * Returns 0 on success, negative on failure
3221 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003222static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003223{
3224 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003225 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003226 u32 ret = IXGBE_ERR_LINK_SETUP;
3227
3228 if (hw->mac.ops.check_link)
3229 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3230
3231 if (ret)
3232 goto link_cfg_out;
3233
3234 if (hw->mac.ops.get_link_capabilities)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003235 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003236 if (ret)
3237 goto link_cfg_out;
3238
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003239 if (hw->mac.ops.setup_link)
3240 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003241link_cfg_out:
3242 return ret;
3243}
3244
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003245#define IXGBE_MAX_RX_DESC_POLL 10
3246static inline void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3247 int rxr)
3248{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003249 int j = adapter->rx_ring[rxr]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003250 int k;
3251
3252 for (k = 0; k < IXGBE_MAX_RX_DESC_POLL; k++) {
3253 if (IXGBE_READ_REG(&adapter->hw,
3254 IXGBE_RXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
3255 break;
3256 else
3257 msleep(1);
3258 }
3259 if (k >= IXGBE_MAX_RX_DESC_POLL) {
3260 DPRINTK(DRV, ERR, "RXDCTL.ENABLE on Rx queue %d "
3261 "not set within the polling period\n", rxr);
3262 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003263 ixgbe_release_rx_desc(&adapter->hw, adapter->rx_ring[rxr],
3264 (adapter->rx_ring[rxr]->count - 1));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003265}
3266
Auke Kok9a799d72007-09-15 14:07:45 -07003267static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3268{
3269 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07003270 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003271 int i, j = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003272 int num_rx_rings = adapter->num_rx_queues;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003273 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07003274 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003275 u32 txdctl, rxdctl, mhadd;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003276 u32 dmatxctl;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003277 u32 gpie;
Greg Rosec9205692010-01-22 22:46:22 +00003278 u32 ctrl_ext;
Auke Kok9a799d72007-09-15 14:07:45 -07003279
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08003280 ixgbe_get_hw_control(adapter);
3281
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003282 if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) ||
3283 (adapter->flags & IXGBE_FLAG_MSI_ENABLED)) {
Auke Kok9a799d72007-09-15 14:07:45 -07003284 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3285 gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003286 IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
Auke Kok9a799d72007-09-15 14:07:45 -07003287 } else {
3288 /* MSI only */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003289 gpie = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003290 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003291 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3292 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3293 gpie |= IXGBE_GPIE_VTMODE_64;
3294 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003295 /* XXX: to interrupt immediately for EICS writes, enable this */
3296 /* gpie |= IXGBE_GPIE_EIMEN; */
3297 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3298 }
3299
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003300 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3301 /*
3302 * use EIAM to auto-mask when MSI-X interrupt is asserted
3303 * this saves a register write for every interrupt
3304 */
3305 switch (hw->mac.type) {
3306 case ixgbe_mac_82598EB:
3307 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3308 break;
3309 default:
3310 case ixgbe_mac_82599EB:
3311 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3312 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3313 break;
3314 }
3315 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003316 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3317 * specifically only auto mask tx and rx interrupts */
3318 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003319 }
3320
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003321 /* Enable Thermal over heat sensor interrupt */
3322 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3323 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
3324 gpie |= IXGBE_SDP0_GPIEN;
3325 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3326 }
3327
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003328 /* Enable fan failure interrupt if media type is copper */
3329 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3330 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
3331 gpie |= IXGBE_SDP1_GPIEN;
3332 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3333 }
3334
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003335 if (hw->mac.type == ixgbe_mac_82599EB) {
3336 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
3337 gpie |= IXGBE_SDP1_GPIEN;
3338 gpie |= IXGBE_SDP2_GPIEN;
3339 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3340 }
3341
Yi Zou63f39bd2009-05-17 12:34:35 +00003342#ifdef IXGBE_FCOE
3343 /* adjust max frame to be able to do baby jumbo for FCoE */
Yi Zouf34c5c82009-08-14 12:42:17 +00003344 if ((netdev->features & NETIF_F_FCOE_MTU) &&
Yi Zou63f39bd2009-05-17 12:34:35 +00003345 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3346 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3347
3348#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07003349 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
Auke Kok9a799d72007-09-15 14:07:45 -07003350 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3351 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3352 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3353
3354 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
3355 }
3356
3357 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003358 j = adapter->tx_ring[i]->reg_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003359 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
Jesse Brandeburgef021192010-04-27 01:37:41 +00003360 if (adapter->rx_itr_setting == 0) {
3361 /* cannot set wthresh when itr==0 */
3362 txdctl &= ~0x007F0000;
3363 } else {
3364 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
3365 txdctl |= (8 << 16);
3366 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003367 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3368 }
3369
3370 if (hw->mac.type == ixgbe_mac_82599EB) {
3371 /* DMATXCTL.EN must be set after all Tx queue config is done */
3372 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3373 dmatxctl |= IXGBE_DMATXCTL_TE;
3374 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3375 }
3376 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003377 j = adapter->tx_ring[i]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003378 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
Auke Kok9a799d72007-09-15 14:07:45 -07003379 txdctl |= IXGBE_TXDCTL_ENABLE;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003380 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003381 if (hw->mac.type == ixgbe_mac_82599EB) {
3382 int wait_loop = 10;
3383 /* poll for Tx Enable ready */
3384 do {
3385 msleep(1);
3386 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3387 } while (--wait_loop &&
3388 !(txdctl & IXGBE_TXDCTL_ENABLE));
3389 if (!wait_loop)
3390 DPRINTK(DRV, ERR, "Could not enable "
3391 "Tx Queue %d\n", j);
3392 }
Auke Kok9a799d72007-09-15 14:07:45 -07003393 }
3394
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003395 for (i = 0; i < num_rx_rings; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003396 j = adapter->rx_ring[i]->reg_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003397 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3398 /* enable PTHRESH=32 descriptors (half the internal cache)
3399 * and HTHRESH=0 descriptors (to minimize latency on fetch),
3400 * this also removes a pesky rx_no_buffer_count increment */
3401 rxdctl |= 0x0020;
Auke Kok9a799d72007-09-15 14:07:45 -07003402 rxdctl |= IXGBE_RXDCTL_ENABLE;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003403 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), rxdctl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003404 if (hw->mac.type == ixgbe_mac_82599EB)
3405 ixgbe_rx_desc_queue_enable(adapter, i);
Auke Kok9a799d72007-09-15 14:07:45 -07003406 }
3407 /* enable all receives */
3408 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003409 if (hw->mac.type == ixgbe_mac_82598EB)
3410 rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
3411 else
3412 rxdctl |= IXGBE_RXCTRL_RXEN;
3413 hw->mac.ops.enable_rx_dma(hw, rxdctl);
Auke Kok9a799d72007-09-15 14:07:45 -07003414
3415 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3416 ixgbe_configure_msix(adapter);
3417 else
3418 ixgbe_configure_msi_and_legacy(adapter);
3419
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003420 /* enable the optics */
3421 if (hw->phy.multispeed_fiber)
3422 hw->mac.ops.enable_tx_laser(hw);
3423
Auke Kok9a799d72007-09-15 14:07:45 -07003424 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003425 ixgbe_napi_enable_all(adapter);
3426
3427 /* clear any pending interrupts, may auto mask */
3428 IXGBE_READ_REG(hw, IXGBE_EICR);
3429
Auke Kok9a799d72007-09-15 14:07:45 -07003430 ixgbe_irq_enable(adapter);
3431
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003432 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003433 * If this adapter has a fan, check to see if we had a failure
3434 * before we enabled the interrupt.
3435 */
3436 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3437 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3438 if (esdp & IXGBE_ESDP_SDP1)
3439 DPRINTK(DRV, CRIT,
3440 "Fan has stopped, replace the adapter\n");
3441 }
3442
3443 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003444 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003445 * arrived before interrupts were enabled but after probe. Such
3446 * devices wouldn't have their type identified yet. We need to
3447 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003448 * If we're not hot-pluggable SFP+, we just need to configure link
3449 * and bring it up.
3450 */
Don Skidmore19343de2009-07-02 12:50:31 +00003451 if (hw->phy.type == ixgbe_phy_unknown) {
3452 err = hw->phy.ops.identify(hw);
3453 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore5da43c12009-07-02 12:50:52 +00003454 /*
3455 * Take the device down and schedule the sfp tasklet
3456 * which will unregister_netdev and log it.
3457 */
Don Skidmore19343de2009-07-02 12:50:31 +00003458 ixgbe_down(adapter);
Don Skidmore5da43c12009-07-02 12:50:52 +00003459 schedule_work(&adapter->sfp_config_module_task);
Don Skidmore19343de2009-07-02 12:50:31 +00003460 return err;
3461 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003462 }
3463
3464 if (ixgbe_is_sfp(hw)) {
3465 ixgbe_sfp_link_config(adapter);
3466 } else {
3467 err = ixgbe_non_sfp_link_config(hw);
3468 if (err)
3469 DPRINTK(PROBE, ERR, "link_config FAILED %d\n", err);
3470 }
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003471
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003472 for (i = 0; i < adapter->num_tx_queues; i++)
3473 set_bit(__IXGBE_FDIR_INIT_DONE,
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003474 &(adapter->tx_ring[i]->reinit_state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003475
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003476 /* enable transmits */
3477 netif_tx_start_all_queues(netdev);
3478
Auke Kok9a799d72007-09-15 14:07:45 -07003479 /* bring the link up in the watchdog, this could race with our first
3480 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003481 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3482 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003483 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003484
3485 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3486 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3487 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3488 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3489
Auke Kok9a799d72007-09-15 14:07:45 -07003490 return 0;
3491}
3492
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003493void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3494{
3495 WARN_ON(in_interrupt());
3496 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3497 msleep(1);
3498 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003499 /*
3500 * If SR-IOV enabled then wait a bit before bringing the adapter
3501 * back up to give the VFs time to respond to the reset. The
3502 * two second wait is based upon the watchdog timer cycle in
3503 * the VF driver.
3504 */
3505 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3506 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003507 ixgbe_up(adapter);
3508 clear_bit(__IXGBE_RESETTING, &adapter->state);
3509}
3510
Auke Kok9a799d72007-09-15 14:07:45 -07003511int ixgbe_up(struct ixgbe_adapter *adapter)
3512{
3513 /* hardware has been reset, we need to reload some things */
3514 ixgbe_configure(adapter);
3515
3516 return ixgbe_up_complete(adapter);
3517}
3518
3519void ixgbe_reset(struct ixgbe_adapter *adapter)
3520{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003521 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003522 int err;
3523
3524 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003525 switch (err) {
3526 case 0:
3527 case IXGBE_ERR_SFP_NOT_PRESENT:
3528 break;
3529 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3530 dev_err(&adapter->pdev->dev, "master disable timed out\n");
3531 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003532 case IXGBE_ERR_EEPROM_VERSION:
3533 /* We are running on a pre-production device, log a warning */
3534 dev_warn(&adapter->pdev->dev, "This device is a pre-production "
3535 "adapter/LOM. Please be aware there may be issues "
3536 "associated with your hardware. If you are "
3537 "experiencing problems please contact your Intel or "
3538 "hardware representative who provided you with this "
3539 "hardware.\n");
3540 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003541 default:
3542 dev_err(&adapter->pdev->dev, "Hardware Error: %d\n", err);
3543 }
Auke Kok9a799d72007-09-15 14:07:45 -07003544
3545 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003546 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3547 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003548}
3549
Auke Kok9a799d72007-09-15 14:07:45 -07003550/**
3551 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
3552 * @adapter: board private structure
3553 * @rx_ring: ring to free buffers from
3554 **/
3555static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003556 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003557{
3558 struct pci_dev *pdev = adapter->pdev;
3559 unsigned long size;
3560 unsigned int i;
3561
3562 /* Free all the Rx ring sk_buffs */
3563
3564 for (i = 0; i < rx_ring->count; i++) {
3565 struct ixgbe_rx_buffer *rx_buffer_info;
3566
3567 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3568 if (rx_buffer_info->dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003569 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003570 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003571 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003572 rx_buffer_info->dma = 0;
3573 }
3574 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003575 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003576 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003577 do {
3578 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003579 if (IXGBE_RSC_CB(this)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00003580 dma_unmap_single(&pdev->dev,
3581 IXGBE_RSC_CB(this)->dma,
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00003582 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003583 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003584 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003585 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003586 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003587 skb = skb->prev;
3588 dev_kfree_skb(this);
3589 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003590 }
3591 if (!rx_buffer_info->page)
3592 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003593 if (rx_buffer_info->page_dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003594 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
3595 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003596 rx_buffer_info->page_dma = 0;
3597 }
Auke Kok9a799d72007-09-15 14:07:45 -07003598 put_page(rx_buffer_info->page);
3599 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003600 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003601 }
3602
3603 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3604 memset(rx_ring->rx_buffer_info, 0, size);
3605
3606 /* Zero out the descriptor ring */
3607 memset(rx_ring->desc, 0, rx_ring->size);
3608
3609 rx_ring->next_to_clean = 0;
3610 rx_ring->next_to_use = 0;
3611
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003612 if (rx_ring->head)
3613 writel(0, adapter->hw.hw_addr + rx_ring->head);
3614 if (rx_ring->tail)
3615 writel(0, adapter->hw.hw_addr + rx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003616}
3617
3618/**
3619 * ixgbe_clean_tx_ring - Free Tx Buffers
3620 * @adapter: board private structure
3621 * @tx_ring: ring to be cleaned
3622 **/
3623static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003624 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003625{
3626 struct ixgbe_tx_buffer *tx_buffer_info;
3627 unsigned long size;
3628 unsigned int i;
3629
3630 /* Free all the Tx ring sk_buffs */
3631
3632 for (i = 0; i < tx_ring->count; i++) {
3633 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3634 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
3635 }
3636
3637 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3638 memset(tx_ring->tx_buffer_info, 0, size);
3639
3640 /* Zero out the descriptor ring */
3641 memset(tx_ring->desc, 0, tx_ring->size);
3642
3643 tx_ring->next_to_use = 0;
3644 tx_ring->next_to_clean = 0;
3645
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003646 if (tx_ring->head)
3647 writel(0, adapter->hw.hw_addr + tx_ring->head);
3648 if (tx_ring->tail)
3649 writel(0, adapter->hw.hw_addr + tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003650}
3651
3652/**
Auke Kok9a799d72007-09-15 14:07:45 -07003653 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3654 * @adapter: board private structure
3655 **/
3656static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3657{
3658 int i;
3659
3660 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003661 ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003662}
3663
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003664/**
3665 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3666 * @adapter: board private structure
3667 **/
3668static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3669{
3670 int i;
3671
3672 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003673 ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003674}
3675
Auke Kok9a799d72007-09-15 14:07:45 -07003676void ixgbe_down(struct ixgbe_adapter *adapter)
3677{
3678 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003679 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003680 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003681 u32 txdctl;
3682 int i, j;
Auke Kok9a799d72007-09-15 14:07:45 -07003683
3684 /* signal that we are down to the interrupt handler */
3685 set_bit(__IXGBE_DOWN, &adapter->state);
3686
Greg Rose767081a2010-01-22 22:46:40 +00003687 /* disable receive for all VFs and wait one second */
3688 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00003689 /* ping all the active vfs to let them know we are going down */
3690 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003691
Greg Rose767081a2010-01-22 22:46:40 +00003692 /* Disable all VFTE/VFRE TX/RX */
3693 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003694
3695 /* Mark all the VFs as inactive */
3696 for (i = 0 ; i < adapter->num_vfs; i++)
3697 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00003698 }
3699
Auke Kok9a799d72007-09-15 14:07:45 -07003700 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003701 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3702 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003703
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003704 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07003705 msleep(10);
3706
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003707 netif_tx_stop_all_queues(netdev);
3708
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003709 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
3710 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07003711 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003712 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07003713
John Fastabendc0dfb902010-04-27 02:13:39 +00003714 netif_carrier_off(netdev);
3715 netif_tx_disable(netdev);
3716
3717 ixgbe_irq_disable(adapter);
3718
3719 ixgbe_napi_disable_all(adapter);
3720
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003721 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3722 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3723 cancel_work_sync(&adapter->fdir_reinit_task);
3724
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003725 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3726 cancel_work_sync(&adapter->check_overtemp_task);
3727
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003728 /* disable transmits in the hardware now that interrupts are off */
3729 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003730 j = adapter->tx_ring[i]->reg_idx;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003731 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3732 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
3733 (txdctl & ~IXGBE_TXDCTL_ENABLE));
3734 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00003735 /* Disable the Tx DMA engine on 82599 */
3736 if (hw->mac.type == ixgbe_mac_82599EB)
3737 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
3738 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3739 ~IXGBE_DMATXCTL_TE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003740
John Fastabend9f756f02010-06-29 18:28:36 +00003741 /* power down the optics */
3742 if (hw->phy.multispeed_fiber)
3743 hw->mac.ops.disable_tx_laser(hw);
3744
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00003745 /* clear n-tuple filters that are cached */
3746 ethtool_ntuple_flush(netdev);
3747
Paul Larson6f4a0e42008-06-24 17:00:56 -07003748 if (!pci_channel_offline(adapter->pdev))
3749 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003750 ixgbe_clean_all_tx_rings(adapter);
3751 ixgbe_clean_all_rx_rings(adapter);
3752
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003753#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003754 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003755 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003756#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003757}
3758
Auke Kok9a799d72007-09-15 14:07:45 -07003759/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003760 * ixgbe_poll - NAPI Rx polling callback
3761 * @napi: structure for representing this polling device
3762 * @budget: how many packets driver is allowed to clean
3763 *
3764 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003765 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003766static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003767{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003768 struct ixgbe_q_vector *q_vector =
3769 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003770 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003771 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003772
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003773#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003774 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003775 ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
3776 ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003777 }
3778#endif
3779
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003780 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
3781 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07003782
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003783 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003784 work_done = budget;
3785
David S. Miller53e52c72008-01-07 21:06:12 -08003786 /* If budget not fully consumed, exit the polling mode */
3787 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003788 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00003789 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08003790 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003791 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00003792 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003793 }
Auke Kok9a799d72007-09-15 14:07:45 -07003794 return work_done;
3795}
3796
3797/**
3798 * ixgbe_tx_timeout - Respond to a Tx Hang
3799 * @netdev: network interface device structure
3800 **/
3801static void ixgbe_tx_timeout(struct net_device *netdev)
3802{
3803 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3804
3805 /* Do the reset outside of interrupt context */
3806 schedule_work(&adapter->reset_task);
3807}
3808
3809static void ixgbe_reset_task(struct work_struct *work)
3810{
3811 struct ixgbe_adapter *adapter;
3812 adapter = container_of(work, struct ixgbe_adapter, reset_task);
3813
Alexander Duyck2f90b862008-11-20 20:52:10 -08003814 /* If we're already down or resetting, just bail */
3815 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
3816 test_bit(__IXGBE_RESETTING, &adapter->state))
3817 return;
3818
Auke Kok9a799d72007-09-15 14:07:45 -07003819 adapter->tx_timeout_count++;
3820
Taku Izumidcd79ae2010-04-27 14:39:53 +00003821 ixgbe_dump(adapter);
3822 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003823 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003824}
3825
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003826#ifdef CONFIG_IXGBE_DCB
3827static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003828{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003829 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003830 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003831
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003832 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3833 return ret;
3834
3835 f->mask = 0x7 << 3;
3836 adapter->num_rx_queues = f->indices;
3837 adapter->num_tx_queues = f->indices;
3838 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003839
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003840 return ret;
3841}
3842#endif
3843
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003844/**
3845 * ixgbe_set_rss_queues: Allocate queues for RSS
3846 * @adapter: board private structure to initialize
3847 *
3848 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
3849 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
3850 *
3851 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003852static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
3853{
3854 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003855 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003856
3857 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003858 f->mask = 0xF;
3859 adapter->num_rx_queues = f->indices;
3860 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003861 ret = true;
3862 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003863 ret = false;
3864 }
3865
3866 return ret;
3867}
3868
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003869/**
3870 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
3871 * @adapter: board private structure to initialize
3872 *
3873 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
3874 * to the original CPU that initiated the Tx session. This runs in addition
3875 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
3876 * Rx load across CPUs using RSS.
3877 *
3878 **/
3879static bool inline ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
3880{
3881 bool ret = false;
3882 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
3883
3884 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
3885 f_fdir->mask = 0;
3886
3887 /* Flow Director must have RSS enabled */
3888 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
3889 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3890 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
3891 adapter->num_tx_queues = f_fdir->indices;
3892 adapter->num_rx_queues = f_fdir->indices;
3893 ret = true;
3894 } else {
3895 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
3896 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
3897 }
3898 return ret;
3899}
3900
Yi Zou0331a832009-05-17 12:33:52 +00003901#ifdef IXGBE_FCOE
3902/**
3903 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
3904 * @adapter: board private structure to initialize
3905 *
3906 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
3907 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
3908 * rx queues out of the max number of rx queues, instead, it is used as the
3909 * index of the first rx queue used by FCoE.
3910 *
3911 **/
3912static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
3913{
3914 bool ret = false;
3915 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
3916
3917 f->indices = min((int)num_online_cpus(), f->indices);
3918 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00003919 adapter->num_rx_queues = 1;
3920 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00003921#ifdef CONFIG_IXGBE_DCB
3922 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Frans Popd6dbee82010-03-24 07:57:35 +00003923 DPRINTK(PROBE, INFO, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00003924 ixgbe_set_dcb_queues(adapter);
3925 }
3926#endif
3927 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Frans Popd6dbee82010-03-24 07:57:35 +00003928 DPRINTK(PROBE, INFO, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00003929 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
3930 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
3931 ixgbe_set_fdir_queues(adapter);
3932 else
3933 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00003934 }
3935 /* adding FCoE rx rings to the end */
3936 f->mask = adapter->num_rx_queues;
3937 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00003938 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00003939
3940 ret = true;
3941 }
3942
3943 return ret;
3944}
3945
3946#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003947/**
3948 * ixgbe_set_sriov_queues: Allocate queues for IOV use
3949 * @adapter: board private structure to initialize
3950 *
3951 * IOV doesn't actually use anything, so just NAK the
3952 * request for now and let the other queue routines
3953 * figure out what to do.
3954 */
3955static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
3956{
3957 return false;
3958}
3959
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003960/*
3961 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
3962 * @adapter: board private structure to initialize
3963 *
3964 * This is the top level queue allocation routine. The order here is very
3965 * important, starting with the "most" number of features turned on at once,
3966 * and ending with the smallest set of features. This way large combinations
3967 * can be allocated if they're turned on, and smaller combinations are the
3968 * fallthrough conditions.
3969 *
3970 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003971static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
3972{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003973 /* Start with base case */
3974 adapter->num_rx_queues = 1;
3975 adapter->num_tx_queues = 1;
3976 adapter->num_rx_pools = adapter->num_rx_queues;
3977 adapter->num_rx_queues_per_pool = 1;
3978
3979 if (ixgbe_set_sriov_queues(adapter))
3980 return;
3981
Yi Zou0331a832009-05-17 12:33:52 +00003982#ifdef IXGBE_FCOE
3983 if (ixgbe_set_fcoe_queues(adapter))
3984 goto done;
3985
3986#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003987#ifdef CONFIG_IXGBE_DCB
3988 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07003989 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003990
3991#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003992 if (ixgbe_set_fdir_queues(adapter))
3993 goto done;
3994
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003995 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07003996 goto done;
3997
3998 /* fallback to base case */
3999 adapter->num_rx_queues = 1;
4000 adapter->num_tx_queues = 1;
4001
4002done:
4003 /* Notify the stack of the (possibly) reduced Tx Queue count. */
John Fastabendf0796d52010-07-01 13:21:57 +00004004 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004005}
4006
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004007static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004008 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004009{
4010 int err, vector_threshold;
4011
4012 /* We'll want at least 3 (vector_threshold):
4013 * 1) TxQ[0] Cleanup
4014 * 2) RxQ[0] Cleanup
4015 * 3) Other (Link Status Change, etc.)
4016 * 4) TCP Timer (optional)
4017 */
4018 vector_threshold = MIN_MSIX_COUNT;
4019
4020 /* The more we get, the more we will assign to Tx/Rx Cleanup
4021 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4022 * Right now, we simply care about how many we'll get; we'll
4023 * set them up later while requesting irq's.
4024 */
4025 while (vectors >= vector_threshold) {
4026 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004027 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004028 if (!err) /* Success in acquiring all requested vectors. */
4029 break;
4030 else if (err < 0)
4031 vectors = 0; /* Nasty failure, quit now */
4032 else /* err == number of vectors we should try again with */
4033 vectors = err;
4034 }
4035
4036 if (vectors < vector_threshold) {
4037 /* Can't allocate enough MSI-X interrupts? Oh well.
4038 * This just means we'll go with either a single MSI
4039 * vector or fall back to legacy interrupts.
4040 */
4041 DPRINTK(HW, DEBUG, "Unable to allocate MSI-X interrupts\n");
4042 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4043 kfree(adapter->msix_entries);
4044 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004045 } else {
4046 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004047 /*
4048 * Adjust for only the vectors we'll use, which is minimum
4049 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4050 * vectors we were allocated.
4051 */
4052 adapter->num_msix_vectors = min(vectors,
4053 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004054 }
4055}
4056
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004057/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004058 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004059 * @adapter: board private structure to initialize
4060 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004061 * Cache the descriptor ring offsets for RSS to the assigned rings.
4062 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004063 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004064static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004065{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004066 int i;
4067 bool ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004068
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004069 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4070 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004071 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004072 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004073 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004074 ret = true;
4075 } else {
4076 ret = false;
4077 }
4078
4079 return ret;
4080}
4081
4082#ifdef CONFIG_IXGBE_DCB
4083/**
4084 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4085 * @adapter: board private structure to initialize
4086 *
4087 * Cache the descriptor ring offsets for DCB to the assigned rings.
4088 *
4089 **/
4090static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4091{
4092 int i;
4093 bool ret = false;
4094 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4095
4096 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4097 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyck2f90b862008-11-20 20:52:10 -08004098 /* the number of queues is assumed to be symmetric */
4099 for (i = 0; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004100 adapter->rx_ring[i]->reg_idx = i << 3;
4101 adapter->tx_ring[i]->reg_idx = i << 2;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004102 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004103 ret = true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004104 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004105 if (dcb_i == 8) {
4106 /*
4107 * Tx TC0 starts at: descriptor queue 0
4108 * Tx TC1 starts at: descriptor queue 32
4109 * Tx TC2 starts at: descriptor queue 64
4110 * Tx TC3 starts at: descriptor queue 80
4111 * Tx TC4 starts at: descriptor queue 96
4112 * Tx TC5 starts at: descriptor queue 104
4113 * Tx TC6 starts at: descriptor queue 112
4114 * Tx TC7 starts at: descriptor queue 120
4115 *
4116 * Rx TC0-TC7 are offset by 16 queues each
4117 */
4118 for (i = 0; i < 3; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004119 adapter->tx_ring[i]->reg_idx = i << 5;
4120 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004121 }
4122 for ( ; i < 5; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004123 adapter->tx_ring[i]->reg_idx =
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004124 ((i + 2) << 4);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004125 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004126 }
4127 for ( ; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004128 adapter->tx_ring[i]->reg_idx =
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004129 ((i + 8) << 3);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004130 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004131 }
4132
4133 ret = true;
4134 } else if (dcb_i == 4) {
4135 /*
4136 * Tx TC0 starts at: descriptor queue 0
4137 * Tx TC1 starts at: descriptor queue 64
4138 * Tx TC2 starts at: descriptor queue 96
4139 * Tx TC3 starts at: descriptor queue 112
4140 *
4141 * Rx TC0-TC3 are offset by 32 queues each
4142 */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004143 adapter->tx_ring[0]->reg_idx = 0;
4144 adapter->tx_ring[1]->reg_idx = 64;
4145 adapter->tx_ring[2]->reg_idx = 96;
4146 adapter->tx_ring[3]->reg_idx = 112;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004147 for (i = 0 ; i < dcb_i; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004148 adapter->rx_ring[i]->reg_idx = i << 5;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004149
4150 ret = true;
4151 } else {
4152 ret = false;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004153 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004154 } else {
4155 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004156 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004157 } else {
4158 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004159 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004160
4161 return ret;
4162}
4163#endif
4164
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004165/**
4166 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4167 * @adapter: board private structure to initialize
4168 *
4169 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4170 *
4171 **/
4172static bool inline ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4173{
4174 int i;
4175 bool ret = false;
4176
4177 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4178 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4179 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4180 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004181 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004182 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004183 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004184 ret = true;
4185 }
4186
4187 return ret;
4188}
4189
Yi Zou0331a832009-05-17 12:33:52 +00004190#ifdef IXGBE_FCOE
4191/**
4192 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4193 * @adapter: board private structure to initialize
4194 *
4195 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4196 *
4197 */
4198static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4199{
Yi Zou8de8b2e2009-09-03 14:55:50 +00004200 int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004201 bool ret = false;
4202 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4203
4204 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4205#ifdef CONFIG_IXGBE_DCB
4206 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004207 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4208
Yi Zou0331a832009-05-17 12:33:52 +00004209 ixgbe_cache_ring_dcb(adapter);
Yi Zou8de8b2e2009-09-03 14:55:50 +00004210 /* find out queues in TC for FCoE */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004211 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4212 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004213 /*
4214 * In 82599, the number of Tx queues for each traffic
4215 * class for both 8-TC and 4-TC modes are:
4216 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4217 * 8 TCs: 32 32 16 16 8 8 8 8
4218 * 4 TCs: 64 64 32 32
4219 * We have max 8 queues for FCoE, where 8 the is
4220 * FCoE redirection table size. If TC for FCoE is
4221 * less than or equal to TC3, we have enough queues
4222 * to add max of 8 queues for FCoE, so we start FCoE
4223 * tx descriptor from the next one, i.e., reg_idx + 1.
4224 * If TC for FCoE is above TC3, implying 8 TC mode,
4225 * and we need 8 for FCoE, we have to take all queues
4226 * in that traffic class for FCoE.
4227 */
4228 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4229 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004230 }
4231#endif /* CONFIG_IXGBE_DCB */
4232 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Yi Zou8faa2a72009-07-09 02:29:50 +00004233 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4234 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4235 ixgbe_cache_ring_fdir(adapter);
4236 else
4237 ixgbe_cache_ring_rss(adapter);
4238
Yi Zou8de8b2e2009-09-03 14:55:50 +00004239 fcoe_rx_i = f->mask;
4240 fcoe_tx_i = f->mask;
Yi Zou0331a832009-05-17 12:33:52 +00004241 }
Yi Zou8de8b2e2009-09-03 14:55:50 +00004242 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004243 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4244 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004245 }
Yi Zou0331a832009-05-17 12:33:52 +00004246 ret = true;
4247 }
4248 return ret;
4249}
4250
4251#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004252/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004253 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4254 * @adapter: board private structure to initialize
4255 *
4256 * SR-IOV doesn't use any descriptor rings but changes the default if
4257 * no other mapping is used.
4258 *
4259 */
4260static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4261{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004262 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4263 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004264 if (adapter->num_vfs)
4265 return true;
4266 else
4267 return false;
4268}
4269
4270/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004271 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4272 * @adapter: board private structure to initialize
4273 *
4274 * Once we know the feature-set enabled for the device, we'll cache
4275 * the register offset the descriptor ring is assigned to.
4276 *
4277 * Note, the order the various feature calls is important. It must start with
4278 * the "most" features enabled at the same time, then trickle down to the
4279 * least amount of features turned on at once.
4280 **/
4281static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4282{
4283 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004284 adapter->rx_ring[0]->reg_idx = 0;
4285 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004286
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004287 if (ixgbe_cache_ring_sriov(adapter))
4288 return;
4289
Yi Zou0331a832009-05-17 12:33:52 +00004290#ifdef IXGBE_FCOE
4291 if (ixgbe_cache_ring_fcoe(adapter))
4292 return;
4293
4294#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004295#ifdef CONFIG_IXGBE_DCB
4296 if (ixgbe_cache_ring_dcb(adapter))
4297 return;
4298
4299#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004300 if (ixgbe_cache_ring_fdir(adapter))
4301 return;
4302
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004303 if (ixgbe_cache_ring_rss(adapter))
4304 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004305}
4306
Auke Kok9a799d72007-09-15 14:07:45 -07004307/**
4308 * ixgbe_alloc_queues - Allocate memory for all rings
4309 * @adapter: board private structure to initialize
4310 *
4311 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004312 * number of queues at compile-time. The polling_netdev array is
4313 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004314 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004315static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004316{
4317 int i;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004318 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004319
4320 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004321 struct ixgbe_ring *ring = adapter->tx_ring[i];
4322 if (orig_node == -1) {
4323 int cur_node = next_online_node(adapter->node);
4324 if (cur_node == MAX_NUMNODES)
4325 cur_node = first_online_node;
4326 adapter->node = cur_node;
4327 }
4328 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4329 adapter->node);
4330 if (!ring)
4331 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4332 if (!ring)
4333 goto err_tx_ring_allocation;
4334 ring->count = adapter->tx_ring_count;
4335 ring->queue_index = i;
4336 ring->numa_node = adapter->node;
4337
4338 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004339 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004340
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004341 /* Restore the adapter's original node */
4342 adapter->node = orig_node;
4343
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004344 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004345 struct ixgbe_ring *ring = adapter->rx_ring[i];
4346 if (orig_node == -1) {
4347 int cur_node = next_online_node(adapter->node);
4348 if (cur_node == MAX_NUMNODES)
4349 cur_node = first_online_node;
4350 adapter->node = cur_node;
4351 }
4352 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4353 adapter->node);
4354 if (!ring)
4355 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4356 if (!ring)
4357 goto err_rx_ring_allocation;
4358 ring->count = adapter->rx_ring_count;
4359 ring->queue_index = i;
4360 ring->numa_node = adapter->node;
4361
4362 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004363 }
4364
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004365 /* Restore the adapter's original node */
4366 adapter->node = orig_node;
4367
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004368 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004369
4370 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004371
4372err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004373 for (i = 0; i < adapter->num_tx_queues; i++)
4374 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004375err_tx_ring_allocation:
4376 return -ENOMEM;
4377}
4378
4379/**
4380 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4381 * @adapter: board private structure to initialize
4382 *
4383 * Attempt to configure the interrupts using the best available
4384 * capabilities of the hardware and the kernel.
4385 **/
Al Virofeea6a52008-11-27 15:34:07 -08004386static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004387{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004388 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004389 int err = 0;
4390 int vector, v_budget;
4391
4392 /*
4393 * It's easy to be greedy for MSI-X vectors, but it really
4394 * doesn't do us much good if we have a lot more vectors
4395 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004396 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004397 */
4398 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004399 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004400
4401 /*
4402 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004403 * hw.mac->max_msix_vectors vectors. With features
4404 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4405 * descriptor queues supported by our device. Thus, we cap it off in
4406 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004407 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004408 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004409
4410 /* A failure in MSI-X entry allocation isn't fatal, but it does
4411 * mean we disable MSI-X capabilities of the adapter. */
4412 adapter->msix_entries = kcalloc(v_budget,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004413 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004414 if (adapter->msix_entries) {
4415 for (vector = 0; vector < v_budget; vector++)
4416 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004417
Alexander Duyck7a921c92009-05-06 10:43:28 +00004418 ixgbe_acquire_msix_vectors(adapter, v_budget);
4419
4420 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4421 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004422 }
David S. Miller26d27842010-05-03 15:18:22 -07004423
Alexander Duyck7a921c92009-05-06 10:43:28 +00004424 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4425 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004426 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4427 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4428 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004429 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4430 ixgbe_disable_sriov(adapter);
4431
Alexander Duyck7a921c92009-05-06 10:43:28 +00004432 ixgbe_set_num_queues(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004433
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004434 err = pci_enable_msi(adapter->pdev);
4435 if (!err) {
4436 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4437 } else {
4438 DPRINTK(HW, DEBUG, "Unable to allocate MSI interrupt, "
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004439 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004440 /* reset err */
4441 err = 0;
4442 }
4443
4444out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004445 return err;
4446}
4447
Alexander Duyck7a921c92009-05-06 10:43:28 +00004448/**
4449 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4450 * @adapter: board private structure to initialize
4451 *
4452 * We allocate one q_vector per queue interrupt. If allocation fails we
4453 * return -ENOMEM.
4454 **/
4455static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4456{
4457 int q_idx, num_q_vectors;
4458 struct ixgbe_q_vector *q_vector;
4459 int napi_vectors;
4460 int (*poll)(struct napi_struct *, int);
4461
4462 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4463 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4464 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004465 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004466 } else {
4467 num_q_vectors = 1;
4468 napi_vectors = 1;
4469 poll = &ixgbe_poll;
4470 }
4471
4472 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004473 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4474 GFP_KERNEL, adapter->node);
4475 if (!q_vector)
4476 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4477 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004478 if (!q_vector)
4479 goto err_out;
4480 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004481 if (q_vector->txr_count && !q_vector->rxr_count)
4482 q_vector->eitr = adapter->tx_eitr_param;
4483 else
4484 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004485 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004486 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004487 adapter->q_vector[q_idx] = q_vector;
4488 }
4489
4490 return 0;
4491
4492err_out:
4493 while (q_idx) {
4494 q_idx--;
4495 q_vector = adapter->q_vector[q_idx];
4496 netif_napi_del(&q_vector->napi);
4497 kfree(q_vector);
4498 adapter->q_vector[q_idx] = NULL;
4499 }
4500 return -ENOMEM;
4501}
4502
4503/**
4504 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4505 * @adapter: board private structure to initialize
4506 *
4507 * This function frees the memory allocated to the q_vectors. In addition if
4508 * NAPI is enabled it will delete any references to the NAPI struct prior
4509 * to freeing the q_vector.
4510 **/
4511static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4512{
4513 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004514
Alexander Duyck91281fd2009-06-04 16:00:27 +00004515 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004516 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004517 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004518 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004519
4520 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4521 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004522 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004523 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004524 kfree(q_vector);
4525 }
4526}
4527
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004528static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004529{
4530 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4531 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4532 pci_disable_msix(adapter->pdev);
4533 kfree(adapter->msix_entries);
4534 adapter->msix_entries = NULL;
4535 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4536 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4537 pci_disable_msi(adapter->pdev);
4538 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004539}
4540
4541/**
4542 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4543 * @adapter: board private structure to initialize
4544 *
4545 * We determine which interrupt scheme to use based on...
4546 * - Kernel support (MSI, MSI-X)
4547 * - which can be user-defined (via MODULE_PARAM)
4548 * - Hardware queue count (num_*_queues)
4549 * - defined by miscellaneous hardware support/features (RSS, etc.)
4550 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004551int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004552{
4553 int err;
4554
4555 /* Number of supported queues */
4556 ixgbe_set_num_queues(adapter);
4557
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004558 err = ixgbe_set_interrupt_capability(adapter);
4559 if (err) {
4560 DPRINTK(PROBE, ERR, "Unable to setup interrupt capabilities\n");
4561 goto err_set_interrupt;
4562 }
4563
Alexander Duyck7a921c92009-05-06 10:43:28 +00004564 err = ixgbe_alloc_q_vectors(adapter);
4565 if (err) {
4566 DPRINTK(PROBE, ERR, "Unable to allocate memory for queue "
4567 "vectors\n");
4568 goto err_alloc_q_vectors;
4569 }
4570
4571 err = ixgbe_alloc_queues(adapter);
4572 if (err) {
4573 DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
4574 goto err_alloc_queues;
4575 }
4576
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004577 DPRINTK(DRV, INFO, "Multiqueue %s: Rx Queue count = %u, "
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004578 "Tx Queue count = %u\n",
4579 (adapter->num_rx_queues > 1) ? "Enabled" :
4580 "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004581
4582 set_bit(__IXGBE_DOWN, &adapter->state);
4583
4584 return 0;
4585
Alexander Duyck7a921c92009-05-06 10:43:28 +00004586err_alloc_queues:
4587 ixgbe_free_q_vectors(adapter);
4588err_alloc_q_vectors:
4589 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004590err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004591 return err;
4592}
4593
4594/**
4595 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4596 * @adapter: board private structure to clear interrupt scheme on
4597 *
4598 * We go through and clear interrupt specific resources and reset the structure
4599 * to pre-load conditions
4600 **/
4601void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4602{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004603 int i;
4604
4605 for (i = 0; i < adapter->num_tx_queues; i++) {
4606 kfree(adapter->tx_ring[i]);
4607 adapter->tx_ring[i] = NULL;
4608 }
4609 for (i = 0; i < adapter->num_rx_queues; i++) {
4610 kfree(adapter->rx_ring[i]);
4611 adapter->rx_ring[i] = NULL;
4612 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004613
4614 ixgbe_free_q_vectors(adapter);
4615 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004616}
4617
4618/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004619 * ixgbe_sfp_timer - worker thread to find a missing module
4620 * @data: pointer to our adapter struct
4621 **/
4622static void ixgbe_sfp_timer(unsigned long data)
4623{
4624 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4625
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004626 /*
4627 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004628 * delays that sfp+ detection requires
4629 */
4630 schedule_work(&adapter->sfp_task);
4631}
4632
4633/**
4634 * ixgbe_sfp_task - worker thread to find a missing module
4635 * @work: pointer to work_struct containing our data
4636 **/
4637static void ixgbe_sfp_task(struct work_struct *work)
4638{
4639 struct ixgbe_adapter *adapter = container_of(work,
4640 struct ixgbe_adapter,
4641 sfp_task);
4642 struct ixgbe_hw *hw = &adapter->hw;
4643
4644 if ((hw->phy.type == ixgbe_phy_nl) &&
4645 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4646 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004647 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004648 goto reschedule;
4649 ret = hw->phy.ops.reset(hw);
4650 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore88d2b812009-06-30 11:43:55 +00004651 dev_err(&adapter->pdev->dev, "failed to initialize "
4652 "because an unsupported SFP+ module type "
4653 "was detected.\n"
4654 "Reload the driver after installing a "
4655 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004656 unregister_netdev(adapter->netdev);
4657 } else {
4658 DPRINTK(PROBE, INFO, "detected SFP+: %d\n",
4659 hw->phy.sfp_type);
4660 }
4661 /* don't need this routine any more */
4662 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4663 }
4664 return;
4665reschedule:
4666 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
4667 mod_timer(&adapter->sfp_timer,
4668 round_jiffies(jiffies + (2 * HZ)));
4669}
4670
4671/**
Auke Kok9a799d72007-09-15 14:07:45 -07004672 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4673 * @adapter: board private structure to initialize
4674 *
4675 * ixgbe_sw_init initializes the Adapter private data structure.
4676 * Fields are initialized based on PCI device information and
4677 * OS network device settings (MTU size).
4678 **/
4679static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4680{
4681 struct ixgbe_hw *hw = &adapter->hw;
4682 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004683 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004684 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004685#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004686 int j;
4687 struct tc_configuration *tc;
4688#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004689
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004690 /* PCI config space info */
4691
4692 hw->vendor_id = pdev->vendor;
4693 hw->device_id = pdev->device;
4694 hw->revision_id = pdev->revision;
4695 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4696 hw->subsystem_device_id = pdev->subsystem_device;
4697
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004698 /* Set capability flags */
4699 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4700 adapter->ring_feature[RING_F_RSS].indices = rss;
4701 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004702 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Don Skidmorebf069c92009-05-07 10:39:54 +00004703 if (hw->mac.type == ixgbe_mac_82598EB) {
4704 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4705 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004706 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Don Skidmorebf069c92009-05-07 10:39:54 +00004707 } else if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004708 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004709 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4710 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004711 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4712 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004713 if (dev->features & NETIF_F_NTUPLE) {
4714 /* Flow Director perfect filter enabled */
4715 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4716 adapter->atr_sample_rate = 0;
4717 spin_lock_init(&adapter->fdir_perfect_lock);
4718 } else {
4719 /* Flow Director hash filters enabled */
4720 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4721 adapter->atr_sample_rate = 20;
4722 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004723 adapter->ring_feature[RING_F_FDIR].indices =
4724 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004725 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00004726#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004727 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4728 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4729 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004730#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004731 /* Default traffic class to use for FCoE */
4732 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004733#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004734#endif /* IXGBE_FCOE */
Alexander Duyckf8212f92009-04-27 22:42:37 +00004735 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004736
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004737#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004738 /* Configure DCB traffic classes */
4739 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4740 tc = &adapter->dcb_cfg.tc_config[j];
4741 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4742 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4743 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4744 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4745 tc->dcb_pfc = pfc_disabled;
4746 }
4747 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4748 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4749 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004750 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004751 adapter->dcb_cfg.round_robin_enable = false;
4752 adapter->dcb_set_bitmap = 0x00;
4753 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
4754 adapter->ring_feature[RING_F_DCB].indices);
4755
4756#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004757
4758 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004759 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004760 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004761#ifdef CONFIG_DCB
4762 adapter->last_lfc_mode = hw->fc.current_mode;
4763#endif
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004764 hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
4765 hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
4766 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4767 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004768 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004769
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004770 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004771 adapter->rx_itr_setting = 1;
4772 adapter->rx_eitr_param = 20000;
4773 adapter->tx_itr_setting = 1;
4774 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004775
4776 /* set defaults for eitr in MegaBytes */
4777 adapter->eitr_low = 10;
4778 adapter->eitr_high = 20;
4779
4780 /* set default ring sizes */
4781 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4782 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4783
Auke Kok9a799d72007-09-15 14:07:45 -07004784 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004785 if (ixgbe_init_eeprom_params_generic(hw)) {
Auke Kok9a799d72007-09-15 14:07:45 -07004786 dev_err(&pdev->dev, "EEPROM initialization failed\n");
4787 return -EIO;
4788 }
4789
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004790 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004791 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4792
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004793 /* get assigned NUMA node */
4794 adapter->node = dev_to_node(&pdev->dev);
4795
Auke Kok9a799d72007-09-15 14:07:45 -07004796 set_bit(__IXGBE_DOWN, &adapter->state);
4797
4798 return 0;
4799}
4800
4801/**
4802 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4803 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004804 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004805 *
4806 * Return 0 on success, negative on failure
4807 **/
4808int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004809 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004810{
4811 struct pci_dev *pdev = adapter->pdev;
4812 int size;
4813
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004814 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004815 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004816 if (!tx_ring->tx_buffer_info)
4817 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004818 if (!tx_ring->tx_buffer_info)
4819 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004820 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07004821
4822 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004823 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004824 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004825
Nick Nunley1b507732010-04-27 13:10:27 +00004826 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
4827 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004828 if (!tx_ring->desc)
4829 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004830
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004831 tx_ring->next_to_use = 0;
4832 tx_ring->next_to_clean = 0;
4833 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07004834 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004835
4836err:
4837 vfree(tx_ring->tx_buffer_info);
4838 tx_ring->tx_buffer_info = NULL;
4839 DPRINTK(PROBE, ERR, "Unable to allocate memory for the transmit "
4840 "descriptor ring\n");
4841 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004842}
4843
4844/**
Alexander Duyck69888672008-09-11 20:05:39 -07004845 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4846 * @adapter: board private structure
4847 *
4848 * If this function returns with an error, then it's possible one or
4849 * more of the rings is populated (while the rest are not). It is the
4850 * callers duty to clean those orphaned rings.
4851 *
4852 * Return 0 on success, negative on failure
4853 **/
4854static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4855{
4856 int i, err = 0;
4857
4858 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004859 err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004860 if (!err)
4861 continue;
4862 DPRINTK(PROBE, ERR, "Allocation for Tx Queue %u failed\n", i);
4863 break;
4864 }
4865
4866 return err;
4867}
4868
4869/**
Auke Kok9a799d72007-09-15 14:07:45 -07004870 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4871 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004872 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004873 *
4874 * Returns 0 on success, negative on failure
4875 **/
4876int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004877 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004878{
4879 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004880 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004881
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004882 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004883 rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
4884 if (!rx_ring->rx_buffer_info)
4885 rx_ring->rx_buffer_info = vmalloc(size);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004886 if (!rx_ring->rx_buffer_info) {
Auke Kok9a799d72007-09-15 14:07:45 -07004887 DPRINTK(PROBE, ERR,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004888 "vmalloc allocation failed for the rx desc ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004889 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07004890 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004891 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07004892
Auke Kok9a799d72007-09-15 14:07:45 -07004893 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004894 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4895 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004896
Nick Nunley1b507732010-04-27 13:10:27 +00004897 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
4898 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07004899
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004900 if (!rx_ring->desc) {
Auke Kok9a799d72007-09-15 14:07:45 -07004901 DPRINTK(PROBE, ERR,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004902 "Memory allocation failed for the rx desc ring\n");
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004903 vfree(rx_ring->rx_buffer_info);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004904 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07004905 }
4906
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004907 rx_ring->next_to_clean = 0;
4908 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004909
4910 return 0;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004911
4912alloc_failed:
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004913 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004914}
4915
4916/**
Alexander Duyck69888672008-09-11 20:05:39 -07004917 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4918 * @adapter: board private structure
4919 *
4920 * If this function returns with an error, then it's possible one or
4921 * more of the rings is populated (while the rest are not). It is the
4922 * callers duty to clean those orphaned rings.
4923 *
4924 * Return 0 on success, negative on failure
4925 **/
4926
4927static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4928{
4929 int i, err = 0;
4930
4931 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004932 err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004933 if (!err)
4934 continue;
4935 DPRINTK(PROBE, ERR, "Allocation for Rx Queue %u failed\n", i);
4936 break;
4937 }
4938
4939 return err;
4940}
4941
4942/**
Auke Kok9a799d72007-09-15 14:07:45 -07004943 * ixgbe_free_tx_resources - Free Tx Resources per Queue
4944 * @adapter: board private structure
4945 * @tx_ring: Tx descriptor ring for a specific queue
4946 *
4947 * Free all transmit software resources
4948 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07004949void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
4950 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004951{
4952 struct pci_dev *pdev = adapter->pdev;
4953
4954 ixgbe_clean_tx_ring(adapter, tx_ring);
4955
4956 vfree(tx_ring->tx_buffer_info);
4957 tx_ring->tx_buffer_info = NULL;
4958
Nick Nunley1b507732010-04-27 13:10:27 +00004959 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
4960 tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004961
4962 tx_ring->desc = NULL;
4963}
4964
4965/**
4966 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4967 * @adapter: board private structure
4968 *
4969 * Free all transmit software resources
4970 **/
4971static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4972{
4973 int i;
4974
4975 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004976 if (adapter->tx_ring[i]->desc)
4977 ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004978}
4979
4980/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004981 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004982 * @adapter: board private structure
4983 * @rx_ring: ring to clean the resources from
4984 *
4985 * Free all receive software resources
4986 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07004987void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
4988 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004989{
4990 struct pci_dev *pdev = adapter->pdev;
4991
4992 ixgbe_clean_rx_ring(adapter, rx_ring);
4993
4994 vfree(rx_ring->rx_buffer_info);
4995 rx_ring->rx_buffer_info = NULL;
4996
Nick Nunley1b507732010-04-27 13:10:27 +00004997 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
4998 rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004999
5000 rx_ring->desc = NULL;
5001}
5002
5003/**
5004 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5005 * @adapter: board private structure
5006 *
5007 * Free all receive software resources
5008 **/
5009static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5010{
5011 int i;
5012
5013 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005014 if (adapter->rx_ring[i]->desc)
5015 ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005016}
5017
5018/**
Auke Kok9a799d72007-09-15 14:07:45 -07005019 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5020 * @netdev: network interface device structure
5021 * @new_mtu: new value for maximum frame size
5022 *
5023 * Returns 0 on success, negative on failure
5024 **/
5025static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5026{
5027 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5028 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5029
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005030 /* MTU < 68 is an error and causes problems on some kernels */
5031 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005032 return -EINVAL;
5033
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005034 DPRINTK(PROBE, INFO, "changing MTU from %d to %d\n",
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005035 netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005036 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005037 netdev->mtu = new_mtu;
5038
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005039 if (netif_running(netdev))
5040 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005041
5042 return 0;
5043}
5044
5045/**
5046 * ixgbe_open - Called when a network interface is made active
5047 * @netdev: network interface device structure
5048 *
5049 * Returns 0 on success, negative value on failure
5050 *
5051 * The open entry point is called when a network interface is made
5052 * active by the system (IFF_UP). At this point all resources needed
5053 * for transmit and receive operations are allocated, the interrupt
5054 * handler is registered with the OS, the watchdog timer is started,
5055 * and the stack is notified that the interface is ready.
5056 **/
5057static int ixgbe_open(struct net_device *netdev)
5058{
5059 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5060 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005061
Auke Kok4bebfaa2008-02-11 09:26:01 -08005062 /* disallow open during test */
5063 if (test_bit(__IXGBE_TESTING, &adapter->state))
5064 return -EBUSY;
5065
Jesse Brandeburg54386462009-04-17 20:44:27 +00005066 netif_carrier_off(netdev);
5067
Auke Kok9a799d72007-09-15 14:07:45 -07005068 /* allocate transmit descriptors */
5069 err = ixgbe_setup_all_tx_resources(adapter);
5070 if (err)
5071 goto err_setup_tx;
5072
Auke Kok9a799d72007-09-15 14:07:45 -07005073 /* allocate receive descriptors */
5074 err = ixgbe_setup_all_rx_resources(adapter);
5075 if (err)
5076 goto err_setup_rx;
5077
5078 ixgbe_configure(adapter);
5079
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005080 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005081 if (err)
5082 goto err_req_irq;
5083
Auke Kok9a799d72007-09-15 14:07:45 -07005084 err = ixgbe_up_complete(adapter);
5085 if (err)
5086 goto err_up;
5087
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005088 netif_tx_start_all_queues(netdev);
5089
Auke Kok9a799d72007-09-15 14:07:45 -07005090 return 0;
5091
5092err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005093 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005094 ixgbe_free_irq(adapter);
5095err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005096err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005097 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005098err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005099 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005100 ixgbe_reset(adapter);
5101
5102 return err;
5103}
5104
5105/**
5106 * ixgbe_close - Disables a network interface
5107 * @netdev: network interface device structure
5108 *
5109 * Returns 0, this is not allowed to fail
5110 *
5111 * The close entry point is called when an interface is de-activated
5112 * by the OS. The hardware is still under the drivers control, but
5113 * needs to be disabled. A global MAC reset is issued to stop the
5114 * hardware, and all transmit and receive resources are freed.
5115 **/
5116static int ixgbe_close(struct net_device *netdev)
5117{
5118 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005119
5120 ixgbe_down(adapter);
5121 ixgbe_free_irq(adapter);
5122
5123 ixgbe_free_all_tx_resources(adapter);
5124 ixgbe_free_all_rx_resources(adapter);
5125
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005126 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005127
5128 return 0;
5129}
5130
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005131#ifdef CONFIG_PM
5132static int ixgbe_resume(struct pci_dev *pdev)
5133{
5134 struct net_device *netdev = pci_get_drvdata(pdev);
5135 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5136 u32 err;
5137
5138 pci_set_power_state(pdev, PCI_D0);
5139 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005140 /*
5141 * pci_restore_state clears dev->state_saved so call
5142 * pci_save_state to restore it.
5143 */
5144 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005145
5146 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005147 if (err) {
Alexander Duyck69888672008-09-11 20:05:39 -07005148 printk(KERN_ERR "ixgbe: Cannot enable PCI device from "
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005149 "suspend\n");
5150 return err;
5151 }
5152 pci_set_master(pdev);
5153
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005154 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005155
5156 err = ixgbe_init_interrupt_scheme(adapter);
5157 if (err) {
5158 printk(KERN_ERR "ixgbe: Cannot initialize interrupts for "
5159 "device\n");
5160 return err;
5161 }
5162
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005163 ixgbe_reset(adapter);
5164
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005165 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5166
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005167 if (netif_running(netdev)) {
5168 err = ixgbe_open(adapter->netdev);
5169 if (err)
5170 return err;
5171 }
5172
5173 netif_device_attach(netdev);
5174
5175 return 0;
5176}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005177#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005178
5179static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005180{
5181 struct net_device *netdev = pci_get_drvdata(pdev);
5182 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005183 struct ixgbe_hw *hw = &adapter->hw;
5184 u32 ctrl, fctrl;
5185 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005186#ifdef CONFIG_PM
5187 int retval = 0;
5188#endif
5189
5190 netif_device_detach(netdev);
5191
5192 if (netif_running(netdev)) {
5193 ixgbe_down(adapter);
5194 ixgbe_free_irq(adapter);
5195 ixgbe_free_all_tx_resources(adapter);
5196 ixgbe_free_all_rx_resources(adapter);
5197 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005198
5199#ifdef CONFIG_PM
5200 retval = pci_save_state(pdev);
5201 if (retval)
5202 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005203
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005204#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005205 if (wufc) {
5206 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005207
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005208 /* turn on all-multi mode if wake on multicast is enabled */
5209 if (wufc & IXGBE_WUFC_MC) {
5210 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5211 fctrl |= IXGBE_FCTRL_MPE;
5212 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5213 }
5214
5215 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5216 ctrl |= IXGBE_CTRL_GIO_DIS;
5217 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5218
5219 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5220 } else {
5221 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5222 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5223 }
5224
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005225 if (wufc && hw->mac.type == ixgbe_mac_82599EB)
5226 pci_wake_from_d3(pdev, true);
5227 else
5228 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005229
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005230 *enable_wake = !!wufc;
5231
Andy Gospodarekfa378132010-06-29 18:28:12 +00005232 ixgbe_clear_interrupt_scheme(adapter);
5233
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005234 ixgbe_release_hw_control(adapter);
5235
5236 pci_disable_device(pdev);
5237
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005238 return 0;
5239}
5240
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005241#ifdef CONFIG_PM
5242static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5243{
5244 int retval;
5245 bool wake;
5246
5247 retval = __ixgbe_shutdown(pdev, &wake);
5248 if (retval)
5249 return retval;
5250
5251 if (wake) {
5252 pci_prepare_to_sleep(pdev);
5253 } else {
5254 pci_wake_from_d3(pdev, false);
5255 pci_set_power_state(pdev, PCI_D3hot);
5256 }
5257
5258 return 0;
5259}
5260#endif /* CONFIG_PM */
5261
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005262static void ixgbe_shutdown(struct pci_dev *pdev)
5263{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005264 bool wake;
5265
5266 __ixgbe_shutdown(pdev, &wake);
5267
5268 if (system_state == SYSTEM_POWER_OFF) {
5269 pci_wake_from_d3(pdev, wake);
5270 pci_set_power_state(pdev, PCI_D3hot);
5271 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005272}
5273
5274/**
Auke Kok9a799d72007-09-15 14:07:45 -07005275 * ixgbe_update_stats - Update the board statistics counters.
5276 * @adapter: board private structure
5277 **/
5278void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5279{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005280 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005281 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005282 u64 total_mpc = 0;
5283 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005284 u64 non_eop_descs = 0, restart_queue = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005285
Don Skidmored08935c2010-06-11 13:20:29 +00005286 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5287 test_bit(__IXGBE_RESETTING, &adapter->state))
5288 return;
5289
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005290 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005291 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005292 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005293 for (i = 0; i < 16; i++)
5294 adapter->hw_rx_no_dma_resources +=
5295 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005296 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005297 rsc_count += adapter->rx_ring[i]->rsc_count;
5298 rsc_flush += adapter->rx_ring[i]->rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005299 }
5300 adapter->rsc_total_count = rsc_count;
5301 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005302 }
5303
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005304 /* gather some stats to the adapter struct that are per queue */
5305 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005306 restart_queue += adapter->tx_ring[i]->restart_queue;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005307 adapter->restart_queue = restart_queue;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005308
5309 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005310 non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005311 adapter->non_eop_descs = non_eop_descs;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005312
Auke Kok9a799d72007-09-15 14:07:45 -07005313 adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005314 for (i = 0; i < 8; i++) {
5315 /* for packet buffers not used, the register should read 0 */
5316 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5317 missed_rx += mpc;
5318 adapter->stats.mpc[i] += mpc;
5319 total_mpc += adapter->stats.mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005320 if (hw->mac.type == ixgbe_mac_82598EB)
5321 adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005322 adapter->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5323 adapter->stats.qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5324 adapter->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5325 adapter->stats.qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005326 if (hw->mac.type == ixgbe_mac_82599EB) {
5327 adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
5328 IXGBE_PXONRXCNT(i));
5329 adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
5330 IXGBE_PXOFFRXCNT(i));
5331 adapter->stats.qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005332 } else {
5333 adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
5334 IXGBE_PXONRXC(i));
5335 adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
5336 IXGBE_PXOFFRXC(i));
5337 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005338 adapter->stats.pxontxc[i] += IXGBE_READ_REG(hw,
5339 IXGBE_PXONTXC(i));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005340 adapter->stats.pxofftxc[i] += IXGBE_READ_REG(hw,
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005341 IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005342 }
5343 adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5344 /* work around hardware counting issue */
5345 adapter->stats.gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005346
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005347 /* 82598 hardware only has a 32 bit counter in the high register */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005348 if (hw->mac.type == ixgbe_mac_82599EB) {
Ben Greearaad71912009-09-30 12:08:16 +00005349 u64 tmp;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005350 adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Ben Greearaad71912009-09-30 12:08:16 +00005351 tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF; /* 4 high bits of GORC */
5352 adapter->stats.gorc += (tmp << 32);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005353 adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Ben Greearaad71912009-09-30 12:08:16 +00005354 tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF; /* 4 high bits of GOTC */
5355 adapter->stats.gotc += (tmp << 32);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005356 adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5357 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5358 adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5359 adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005360 adapter->stats.fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5361 adapter->stats.fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005362#ifdef IXGBE_FCOE
5363 adapter->stats.fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5364 adapter->stats.fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5365 adapter->stats.fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5366 adapter->stats.fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5367 adapter->stats.fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5368 adapter->stats.fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5369#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005370 } else {
5371 adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5372 adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5373 adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5374 adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5375 adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5376 }
Auke Kok9a799d72007-09-15 14:07:45 -07005377 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5378 adapter->stats.bprc += bprc;
5379 adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005380 if (hw->mac.type == ixgbe_mac_82598EB)
5381 adapter->stats.mprc -= bprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005382 adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5383 adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5384 adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5385 adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5386 adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5387 adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5388 adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
Auke Kok9a799d72007-09-15 14:07:45 -07005389 adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005390 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5391 adapter->stats.lxontxc += lxon;
5392 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5393 adapter->stats.lxofftxc += lxoff;
Auke Kok9a799d72007-09-15 14:07:45 -07005394 adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5395 adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005396 adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5397 /*
5398 * 82598 errata - tx of flow control packets is included in tx counters
5399 */
5400 xon_off_tot = lxon + lxoff;
5401 adapter->stats.gptc -= xon_off_tot;
5402 adapter->stats.mptc -= xon_off_tot;
5403 adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
Auke Kok9a799d72007-09-15 14:07:45 -07005404 adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5405 adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5406 adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
Auke Kok9a799d72007-09-15 14:07:45 -07005407 adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5408 adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005409 adapter->stats.ptc64 -= xon_off_tot;
Auke Kok9a799d72007-09-15 14:07:45 -07005410 adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5411 adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5412 adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5413 adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5414 adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
Auke Kok9a799d72007-09-15 14:07:45 -07005415 adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5416
5417 /* Fill out the OS statistics structure */
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005418 netdev->stats.multicast = adapter->stats.mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005419
5420 /* Rx Errors */
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005421 netdev->stats.rx_errors = adapter->stats.crcerrs +
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005422 adapter->stats.rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005423 netdev->stats.rx_dropped = 0;
5424 netdev->stats.rx_length_errors = adapter->stats.rlec;
5425 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
5426 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005427}
5428
5429/**
5430 * ixgbe_watchdog - Timer Call-back
5431 * @data: pointer to adapter cast into an unsigned long
5432 **/
5433static void ixgbe_watchdog(unsigned long data)
5434{
5435 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005436 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005437 u64 eics = 0;
5438 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005439
Alexander Duyckfe49f042009-06-04 16:00:09 +00005440 /*
5441 * Do the watchdog outside of interrupt context due to the lovely
5442 * delays that some of the newer hardware requires
5443 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005444
Alexander Duyckfe49f042009-06-04 16:00:09 +00005445 if (test_bit(__IXGBE_DOWN, &adapter->state))
5446 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005447
Alexander Duyckfe49f042009-06-04 16:00:09 +00005448 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5449 /*
5450 * for legacy and MSI interrupts don't set any bits
5451 * that are enabled for EIAM, because this operation
5452 * would set *both* EIMS and EICS for any bit in EIAM
5453 */
5454 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5455 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5456 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005457 }
5458
Alexander Duyckfe49f042009-06-04 16:00:09 +00005459 /* get one bit for every active tx/rx interrupt vector */
5460 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5461 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5462 if (qv->rxr_count || qv->txr_count)
5463 eics |= ((u64)1 << i);
5464 }
5465
5466 /* Cause software interrupt to ensure rx rings are cleaned */
5467 ixgbe_irq_rearm_queues(adapter, eics);
5468
5469watchdog_reschedule:
5470 /* Reset the timer */
5471 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5472
5473watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005474 schedule_work(&adapter->watchdog_task);
5475}
5476
5477/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005478 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5479 * @work: pointer to work_struct containing our data
5480 **/
5481static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5482{
5483 struct ixgbe_adapter *adapter = container_of(work,
5484 struct ixgbe_adapter,
5485 multispeed_fiber_task);
5486 struct ixgbe_hw *hw = &adapter->hw;
5487 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005488 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005489
5490 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005491 autoneg = hw->phy.autoneg_advertised;
5492 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005493 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005494 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005495 if (hw->mac.ops.setup_link)
5496 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005497 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5498 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5499}
5500
5501/**
5502 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5503 * @work: pointer to work_struct containing our data
5504 **/
5505static void ixgbe_sfp_config_module_task(struct work_struct *work)
5506{
5507 struct ixgbe_adapter *adapter = container_of(work,
5508 struct ixgbe_adapter,
5509 sfp_config_module_task);
5510 struct ixgbe_hw *hw = &adapter->hw;
5511 u32 err;
5512
5513 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005514
5515 /* Time for electrical oscillations to settle down */
5516 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005517 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005518
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005519 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore88d2b812009-06-30 11:43:55 +00005520 dev_err(&adapter->pdev->dev, "failed to initialize because "
5521 "an unsupported SFP+ module type was detected.\n"
5522 "Reload the driver after installing a supported "
5523 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005524 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005525 return;
5526 }
5527 hw->mac.ops.setup_sfp(hw);
5528
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005529 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005530 /* This will also work for DA Twinax connections */
5531 schedule_work(&adapter->multispeed_fiber_task);
5532 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5533}
5534
5535/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005536 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5537 * @work: pointer to work_struct containing our data
5538 **/
5539static void ixgbe_fdir_reinit_task(struct work_struct *work)
5540{
5541 struct ixgbe_adapter *adapter = container_of(work,
5542 struct ixgbe_adapter,
5543 fdir_reinit_task);
5544 struct ixgbe_hw *hw = &adapter->hw;
5545 int i;
5546
5547 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5548 for (i = 0; i < adapter->num_tx_queues; i++)
5549 set_bit(__IXGBE_FDIR_INIT_DONE,
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005550 &(adapter->tx_ring[i]->reinit_state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005551 } else {
5552 DPRINTK(PROBE, ERR, "failed to finish FDIR re-initialization, "
Frans Popd6dbee82010-03-24 07:57:35 +00005553 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005554 }
5555 /* Done FDIR Re-initialization, enable transmits */
5556 netif_tx_start_all_queues(adapter->netdev);
5557}
5558
John Fastabend10eec952010-02-03 14:23:32 +00005559static DEFINE_MUTEX(ixgbe_watchdog_lock);
5560
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005561/**
Alexander Duyck69888672008-09-11 20:05:39 -07005562 * ixgbe_watchdog_task - worker thread to bring link up
5563 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005564 **/
5565static void ixgbe_watchdog_task(struct work_struct *work)
5566{
5567 struct ixgbe_adapter *adapter = container_of(work,
5568 struct ixgbe_adapter,
5569 watchdog_task);
5570 struct net_device *netdev = adapter->netdev;
5571 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005572 u32 link_speed;
5573 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005574 int i;
5575 struct ixgbe_ring *tx_ring;
5576 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005577
John Fastabend10eec952010-02-03 14:23:32 +00005578 mutex_lock(&ixgbe_watchdog_lock);
5579
5580 link_up = adapter->link_up;
5581 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005582
5583 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5584 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005585 if (link_up) {
5586#ifdef CONFIG_DCB
5587 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5588 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005589 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005590 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005591 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005592 }
5593#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005594 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005595#endif
5596 }
5597
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005598 if (link_up ||
5599 time_after(jiffies, (adapter->link_check_timeout +
5600 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005601 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005602 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005603 }
5604 adapter->link_up = link_up;
5605 adapter->link_speed = link_speed;
5606 }
Auke Kok9a799d72007-09-15 14:07:45 -07005607
5608 if (link_up) {
5609 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005610 bool flow_rx, flow_tx;
5611
5612 if (hw->mac.type == ixgbe_mac_82599EB) {
5613 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5614 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005615 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5616 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005617 } else {
5618 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5619 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005620 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5621 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005622 }
5623
Jeff Kirshera46e5342008-11-27 00:22:21 -08005624 printk(KERN_INFO "ixgbe: %s NIC Link is Up %s, "
5625 "Flow Control: %s\n",
5626 netdev->name,
5627 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5628 "10 Gbps" :
5629 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5630 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005631 ((flow_rx && flow_tx) ? "RX/TX" :
5632 (flow_rx ? "RX" :
5633 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07005634
5635 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005636 } else {
5637 /* Force detection of hung controller */
5638 adapter->detect_tx_hung = true;
5639 }
5640 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005641 adapter->link_up = false;
5642 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005643 if (netif_carrier_ok(netdev)) {
Jeff Kirshera46e5342008-11-27 00:22:21 -08005644 printk(KERN_INFO "ixgbe: %s NIC Link is Down\n",
5645 netdev->name);
Auke Kok9a799d72007-09-15 14:07:45 -07005646 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005647 }
5648 }
5649
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005650 if (!netif_carrier_ok(netdev)) {
5651 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005652 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005653 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5654 some_tx_pending = 1;
5655 break;
5656 }
5657 }
5658
5659 if (some_tx_pending) {
5660 /* We've lost link, so the controller stops DMA,
5661 * but we've got queued Tx work that's never going
5662 * to get done, so reset controller to flush Tx.
5663 * (Do the reset outside of interrupt context).
5664 */
5665 schedule_work(&adapter->reset_task);
5666 }
5667 }
5668
Auke Kok9a799d72007-09-15 14:07:45 -07005669 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005670 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07005671}
5672
Auke Kok9a799d72007-09-15 14:07:45 -07005673static int ixgbe_tso(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005674 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5675 u32 tx_flags, u8 *hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07005676{
5677 struct ixgbe_adv_tx_context_desc *context_desc;
5678 unsigned int i;
5679 int err;
5680 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005681 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
5682 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005683
5684 if (skb_is_gso(skb)) {
5685 if (skb_header_cloned(skb)) {
5686 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5687 if (err)
5688 return err;
5689 }
5690 l4len = tcp_hdrlen(skb);
5691 *hdr_len += l4len;
5692
Al Viro8327d002007-12-10 18:54:12 +00005693 if (skb->protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005694 struct iphdr *iph = ip_hdr(skb);
5695 iph->tot_len = 0;
5696 iph->check = 0;
5697 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005698 iph->daddr, 0,
5699 IPPROTO_TCP,
5700 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005701 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005702 ipv6_hdr(skb)->payload_len = 0;
5703 tcp_hdr(skb)->check =
5704 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005705 &ipv6_hdr(skb)->daddr,
5706 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07005707 }
5708
5709 i = tx_ring->next_to_use;
5710
5711 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5712 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
5713
5714 /* VLAN MACLEN IPLEN */
5715 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5716 vlan_macip_lens |=
5717 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5718 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005719 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005720 *hdr_len += skb_network_offset(skb);
5721 vlan_macip_lens |=
5722 (skb_transport_header(skb) - skb_network_header(skb));
5723 *hdr_len +=
5724 (skb_transport_header(skb) - skb_network_header(skb));
5725 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5726 context_desc->seqnum_seed = 0;
5727
5728 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005729 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005730 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005731
Al Viro8327d002007-12-10 18:54:12 +00005732 if (skb->protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07005733 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
5734 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5735 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5736
5737 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005738 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07005739 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
5740 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005741 /* use index 1 for TSO */
5742 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005743 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
5744
5745 tx_buffer_info->time_stamp = jiffies;
5746 tx_buffer_info->next_to_watch = i;
5747
5748 i++;
5749 if (i == tx_ring->count)
5750 i = 0;
5751 tx_ring->next_to_use = i;
5752
5753 return true;
5754 }
5755 return false;
5756}
5757
5758static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005759 struct ixgbe_ring *tx_ring,
5760 struct sk_buff *skb, u32 tx_flags)
Auke Kok9a799d72007-09-15 14:07:45 -07005761{
5762 struct ixgbe_adv_tx_context_desc *context_desc;
5763 unsigned int i;
5764 struct ixgbe_tx_buffer *tx_buffer_info;
5765 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
5766
5767 if (skb->ip_summed == CHECKSUM_PARTIAL ||
5768 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
5769 i = tx_ring->next_to_use;
5770 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5771 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
5772
5773 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5774 vlan_macip_lens |=
5775 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5776 vlan_macip_lens |= (skb_network_offset(skb) <<
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005777 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005778 if (skb->ip_summed == CHECKSUM_PARTIAL)
5779 vlan_macip_lens |= (skb_transport_header(skb) -
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005780 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07005781
5782 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5783 context_desc->seqnum_seed = 0;
5784
5785 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005786 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005787
5788 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Gurucharan Shettyca553982009-12-15 13:00:31 +00005789 __be16 protocol;
5790
5791 if (skb->protocol == cpu_to_be16(ETH_P_8021Q)) {
5792 const struct vlan_ethhdr *vhdr =
5793 (const struct vlan_ethhdr *)skb->data;
5794
5795 protocol = vhdr->h_vlan_encapsulated_proto;
5796 } else {
5797 protocol = skb->protocol;
5798 }
5799
5800 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08005801 case cpu_to_be16(ETH_P_IP):
Auke Kok9a799d72007-09-15 14:07:45 -07005802 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
Auke Kok41825d72008-02-12 15:20:33 -08005803 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5804 type_tucmd_mlhl |=
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005805 IXGBE_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00005806 else if (ip_hdr(skb)->protocol == IPPROTO_SCTP)
5807 type_tucmd_mlhl |=
5808 IXGBE_ADVTXD_TUCMD_L4T_SCTP;
Auke Kok41825d72008-02-12 15:20:33 -08005809 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08005810 case cpu_to_be16(ETH_P_IPV6):
Auke Kok41825d72008-02-12 15:20:33 -08005811 /* XXX what about other V6 headers?? */
5812 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5813 type_tucmd_mlhl |=
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005814 IXGBE_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00005815 else if (ipv6_hdr(skb)->nexthdr == IPPROTO_SCTP)
5816 type_tucmd_mlhl |=
5817 IXGBE_ADVTXD_TUCMD_L4T_SCTP;
Auke Kok41825d72008-02-12 15:20:33 -08005818 break;
Auke Kok41825d72008-02-12 15:20:33 -08005819 default:
5820 if (unlikely(net_ratelimit())) {
5821 DPRINTK(PROBE, WARNING,
5822 "partial checksum but proto=%x!\n",
5823 skb->protocol);
5824 }
5825 break;
5826 }
Auke Kok9a799d72007-09-15 14:07:45 -07005827 }
5828
5829 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005830 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07005831 context_desc->mss_l4len_idx = 0;
5832
5833 tx_buffer_info->time_stamp = jiffies;
5834 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005835
Auke Kok9a799d72007-09-15 14:07:45 -07005836 i++;
5837 if (i == tx_ring->count)
5838 i = 0;
5839 tx_ring->next_to_use = i;
5840
5841 return true;
5842 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005843
Auke Kok9a799d72007-09-15 14:07:45 -07005844 return false;
5845}
5846
5847static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005848 struct ixgbe_ring *tx_ring,
Yi Zoueacd73f2009-05-13 13:11:06 +00005849 struct sk_buff *skb, u32 tx_flags,
5850 unsigned int first)
Auke Kok9a799d72007-09-15 14:07:45 -07005851{
Alexander Duycke5a43542009-12-02 16:46:56 +00005852 struct pci_dev *pdev = adapter->pdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005853 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00005854 unsigned int len;
5855 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07005856 unsigned int offset = 0, size, count = 0, i;
5857 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
5858 unsigned int f;
Auke Kok9a799d72007-09-15 14:07:45 -07005859
5860 i = tx_ring->next_to_use;
5861
Yi Zoueacd73f2009-05-13 13:11:06 +00005862 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
5863 /* excluding fcoe_crc_eof for FCoE */
5864 total -= sizeof(struct fcoe_crc_eof);
5865
5866 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07005867 while (len) {
5868 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5869 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
5870
5871 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00005872 tx_buffer_info->mapped_as_page = false;
Nick Nunley1b507732010-04-27 13:10:27 +00005873 tx_buffer_info->dma = dma_map_single(&pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00005874 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00005875 size, DMA_TO_DEVICE);
5876 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00005877 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07005878 tx_buffer_info->time_stamp = jiffies;
5879 tx_buffer_info->next_to_watch = i;
5880
5881 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00005882 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07005883 offset += size;
5884 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00005885
5886 if (len) {
5887 i++;
5888 if (i == tx_ring->count)
5889 i = 0;
5890 }
Auke Kok9a799d72007-09-15 14:07:45 -07005891 }
5892
5893 for (f = 0; f < nr_frags; f++) {
5894 struct skb_frag_struct *frag;
5895
5896 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00005897 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00005898 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07005899
5900 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00005901 i++;
5902 if (i == tx_ring->count)
5903 i = 0;
5904
Auke Kok9a799d72007-09-15 14:07:45 -07005905 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5906 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
5907
5908 tx_buffer_info->length = size;
Nick Nunley1b507732010-04-27 13:10:27 +00005909 tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00005910 frag->page,
5911 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00005912 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00005913 tx_buffer_info->mapped_as_page = true;
Nick Nunley1b507732010-04-27 13:10:27 +00005914 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00005915 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07005916 tx_buffer_info->time_stamp = jiffies;
5917 tx_buffer_info->next_to_watch = i;
5918
5919 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00005920 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07005921 offset += size;
5922 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07005923 }
Yi Zoueacd73f2009-05-13 13:11:06 +00005924 if (total == 0)
5925 break;
Auke Kok9a799d72007-09-15 14:07:45 -07005926 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00005927
Auke Kok9a799d72007-09-15 14:07:45 -07005928 tx_ring->tx_buffer_info[i].skb = skb;
5929 tx_ring->tx_buffer_info[first].next_to_watch = i;
5930
5931 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00005932
5933dma_error:
5934 dev_err(&pdev->dev, "TX DMA map failed\n");
5935
5936 /* clear timestamp and dma mappings for failed tx_buffer_info map */
5937 tx_buffer_info->dma = 0;
5938 tx_buffer_info->time_stamp = 0;
5939 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005940 if (count)
5941 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00005942
5943 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00005944 while (count--) {
5945 if (i==0)
Alexander Duycke5a43542009-12-02 16:46:56 +00005946 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005947 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00005948 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5949 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
5950 }
5951
Anton Blancharde44d38e2010-02-03 13:12:51 +00005952 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005953}
5954
5955static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005956 struct ixgbe_ring *tx_ring,
5957 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07005958{
5959 union ixgbe_adv_tx_desc *tx_desc = NULL;
5960 struct ixgbe_tx_buffer *tx_buffer_info;
5961 u32 olinfo_status = 0, cmd_type_len = 0;
5962 unsigned int i;
5963 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
5964
5965 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
5966
5967 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
5968
5969 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5970 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
5971
5972 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
5973 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
5974
5975 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005976 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07005977
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005978 /* use index 1 context for tso */
5979 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005980 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
5981 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005982 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07005983
5984 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
5985 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005986 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07005987
Yi Zoueacd73f2009-05-13 13:11:06 +00005988 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
5989 olinfo_status |= IXGBE_ADVTXD_CC;
5990 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
5991 if (tx_flags & IXGBE_TX_FLAGS_FSO)
5992 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
5993 }
5994
Auke Kok9a799d72007-09-15 14:07:45 -07005995 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
5996
5997 i = tx_ring->next_to_use;
5998 while (count--) {
5999 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6000 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
6001 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6002 tx_desc->read.cmd_type_len =
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006003 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006004 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006005 i++;
6006 if (i == tx_ring->count)
6007 i = 0;
6008 }
6009
6010 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6011
6012 /*
6013 * Force memory writes to complete before letting h/w
6014 * know there are new descriptors to fetch. (Only
6015 * applicable for weak-ordered memory model archs,
6016 * such as IA-64).
6017 */
6018 wmb();
6019
6020 tx_ring->next_to_use = i;
6021 writel(i, adapter->hw.hw_addr + tx_ring->tail);
6022}
6023
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006024static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6025 int queue, u32 tx_flags)
6026{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006027 struct ixgbe_atr_input atr_input;
6028 struct tcphdr *th;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006029 struct iphdr *iph = ip_hdr(skb);
6030 struct ethhdr *eth = (struct ethhdr *)skb->data;
6031 u16 vlan_id, src_port, dst_port, flex_bytes;
6032 u32 src_ipv4_addr, dst_ipv4_addr;
6033 u8 l4type = 0;
6034
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006035 /* Right now, we support IPv4 only */
6036 if (skb->protocol != htons(ETH_P_IP))
6037 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006038 /* check if we're UDP or TCP */
6039 if (iph->protocol == IPPROTO_TCP) {
6040 th = tcp_hdr(skb);
6041 src_port = th->source;
6042 dst_port = th->dest;
6043 l4type |= IXGBE_ATR_L4TYPE_TCP;
6044 /* l4type IPv4 type is 0, no need to assign */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006045 } else {
6046 /* Unsupported L4 header, just bail here */
6047 return;
6048 }
6049
6050 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6051
6052 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
6053 IXGBE_TX_FLAGS_VLAN_SHIFT;
6054 src_ipv4_addr = iph->saddr;
6055 dst_ipv4_addr = iph->daddr;
6056 flex_bytes = eth->h_proto;
6057
6058 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6059 ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
6060 ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
6061 ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
6062 ixgbe_atr_set_l4type_82599(&atr_input, l4type);
6063 /* src and dst are inverted, think how the receiver sees them */
6064 ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
6065 ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);
6066
6067 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6068 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6069}
6070
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006071static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006072 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006073{
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006074 netif_stop_subqueue(netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006075 /* Herbert's original patch had:
6076 * smp_mb__after_netif_stop_queue();
6077 * but since that doesn't exist yet, just open code it. */
6078 smp_mb();
6079
6080 /* We need to check again in a case another CPU has just
6081 * made room available. */
6082 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6083 return -EBUSY;
6084
6085 /* A reprieve! - use start_queue because it doesn't call schedule */
Jesse Brandeburgaf721662008-09-11 19:54:23 -07006086 netif_start_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00006087 ++tx_ring->restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006088 return 0;
6089}
6090
6091static int ixgbe_maybe_stop_tx(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006092 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006093{
6094 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6095 return 0;
6096 return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
6097}
6098
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006099static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6100{
6101 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006102 int txq = smp_processor_id();
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006103
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006104 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6105 while (unlikely(txq >= dev->real_num_tx_queues))
6106 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006107 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006108 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006109
Yi Zou5f715822009-12-03 11:32:44 +00006110#ifdef IXGBE_FCOE
6111 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
Robert Loveca77cd52010-03-24 12:45:00 +00006112 ((skb->protocol == htons(ETH_P_FCOE)) ||
6113 (skb->protocol == htons(ETH_P_FIP)))) {
Yi Zou5f715822009-12-03 11:32:44 +00006114 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6115 txq += adapter->ring_feature[RING_F_FCOE].mask;
6116 return txq;
6117 }
6118#endif
John Fastabend2ea186a2010-02-27 03:28:24 -08006119 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6120 if (skb->priority == TC_PRIO_CONTROL)
6121 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6122 else
6123 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6124 >> 13;
6125 return txq;
6126 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006127
6128 return skb_tx_hash(dev, skb);
6129}
6130
Stephen Hemminger3b29a562009-08-31 19:50:55 +00006131static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6132 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006133{
6134 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6135 struct ixgbe_ring *tx_ring;
Eric Dumazet60d51132009-12-08 07:22:03 +00006136 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006137 unsigned int first;
6138 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006139 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006140 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006141 int count = 0;
6142 unsigned int f;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006143
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006144 if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
6145 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006146 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6147 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006148 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006149 }
6150 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6151 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006152 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6153 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006154 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6155 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6156 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006157 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006158
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00006159 tx_ring = adapter->tx_ring[skb->queue_mapping];
Lucy Liu60127862009-07-22 14:07:33 +00006160
Yi Zou09ad1cc2009-09-03 14:56:10 +00006161#ifdef IXGBE_FCOE
Robert Loveca77cd52010-03-24 12:45:00 +00006162 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou61a0f422009-12-03 11:32:22 +00006163#ifdef CONFIG_IXGBE_DCB
Robert Loveca77cd52010-03-24 12:45:00 +00006164 /* for FCoE with DCB, we force the priority to what
6165 * was specified by the switch */
6166 if ((skb->protocol == htons(ETH_P_FCOE)) ||
6167 (skb->protocol == htons(ETH_P_FIP))) {
6168 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6169 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6170 tx_flags |= ((adapter->fcoe.up << 13)
6171 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6172 }
Yi Zou61a0f422009-12-03 11:32:22 +00006173#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006174 /* flag for FCoE offloads */
6175 if (skb->protocol == htons(ETH_P_FCOE))
6176 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006177 }
Robert Loveca77cd52010-03-24 12:45:00 +00006178#endif
6179
Yi Zoueacd73f2009-05-13 13:11:06 +00006180 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006181 if (skb_is_gso(skb) ||
6182 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006183 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6184 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006185 count++;
6186
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006187 count += TXD_USE_COUNT(skb_headlen(skb));
6188 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006189 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6190
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006191 if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006192 adapter->tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006193 return NETDEV_TX_BUSY;
6194 }
Auke Kok9a799d72007-09-15 14:07:45 -07006195
Auke Kok9a799d72007-09-15 14:07:45 -07006196 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006197 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6198#ifdef IXGBE_FCOE
6199 /* setup tx offload for FCoE */
6200 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6201 if (tso < 0) {
6202 dev_kfree_skb_any(skb);
6203 return NETDEV_TX_OK;
6204 }
6205 if (tso)
6206 tx_flags |= IXGBE_TX_FLAGS_FSO;
6207#endif /* IXGBE_FCOE */
6208 } else {
6209 if (skb->protocol == htons(ETH_P_IP))
6210 tx_flags |= IXGBE_TX_FLAGS_IPV4;
6211 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6212 if (tso < 0) {
6213 dev_kfree_skb_any(skb);
6214 return NETDEV_TX_OK;
6215 }
6216
6217 if (tso)
6218 tx_flags |= IXGBE_TX_FLAGS_TSO;
6219 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
6220 (skb->ip_summed == CHECKSUM_PARTIAL))
6221 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006222 }
6223
Yi Zoueacd73f2009-05-13 13:11:06 +00006224 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006225 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006226 /* add the ATR filter if ATR is on */
6227 if (tx_ring->atr_sample_rate) {
6228 ++tx_ring->atr_count;
6229 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
6230 test_bit(__IXGBE_FDIR_INIT_DONE,
6231 &tx_ring->reinit_state)) {
6232 ixgbe_atr(adapter, skb, tx_ring->queue_index,
6233 tx_flags);
6234 tx_ring->atr_count = 0;
6235 }
6236 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006237 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6238 txq->tx_bytes += skb->len;
6239 txq->tx_packets++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006240 ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
6241 hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006242 ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006243
Alexander Duyck44df32c2009-03-31 21:34:23 +00006244 } else {
6245 dev_kfree_skb_any(skb);
6246 tx_ring->tx_buffer_info[first].time_stamp = 0;
6247 tx_ring->next_to_use = first;
6248 }
Auke Kok9a799d72007-09-15 14:07:45 -07006249
6250 return NETDEV_TX_OK;
6251}
6252
6253/**
Auke Kok9a799d72007-09-15 14:07:45 -07006254 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6255 * @netdev: network interface device structure
6256 * @p: pointer to an address structure
6257 *
6258 * Returns 0 on success, negative on failure
6259 **/
6260static int ixgbe_set_mac(struct net_device *netdev, void *p)
6261{
6262 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006263 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006264 struct sockaddr *addr = p;
6265
6266 if (!is_valid_ether_addr(addr->sa_data))
6267 return -EADDRNOTAVAIL;
6268
6269 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006270 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006271
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006272 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6273 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006274
6275 return 0;
6276}
6277
Ben Hutchings6b73e102009-04-29 08:08:58 +00006278static int
6279ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6280{
6281 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6282 struct ixgbe_hw *hw = &adapter->hw;
6283 u16 value;
6284 int rc;
6285
6286 if (prtad != hw->phy.mdio.prtad)
6287 return -EINVAL;
6288 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6289 if (!rc)
6290 rc = value;
6291 return rc;
6292}
6293
6294static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6295 u16 addr, u16 value)
6296{
6297 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6298 struct ixgbe_hw *hw = &adapter->hw;
6299
6300 if (prtad != hw->phy.mdio.prtad)
6301 return -EINVAL;
6302 return hw->phy.ops.write_reg(hw, addr, devad, value);
6303}
6304
6305static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6306{
6307 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6308
6309 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6310}
6311
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006312/**
6313 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006314 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006315 * @netdev: network interface device structure
6316 *
6317 * Returns non-zero on failure
6318 **/
6319static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6320{
6321 int err = 0;
6322 struct ixgbe_adapter *adapter = netdev_priv(dev);
6323 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6324
6325 if (is_valid_ether_addr(mac->san_addr)) {
6326 rtnl_lock();
6327 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6328 rtnl_unlock();
6329 }
6330 return err;
6331}
6332
6333/**
6334 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006335 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006336 * @netdev: network interface device structure
6337 *
6338 * Returns non-zero on failure
6339 **/
6340static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6341{
6342 int err = 0;
6343 struct ixgbe_adapter *adapter = netdev_priv(dev);
6344 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6345
6346 if (is_valid_ether_addr(mac->san_addr)) {
6347 rtnl_lock();
6348 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6349 rtnl_unlock();
6350 }
6351 return err;
6352}
6353
Auke Kok9a799d72007-09-15 14:07:45 -07006354#ifdef CONFIG_NET_POLL_CONTROLLER
6355/*
6356 * Polling 'interrupt' - used by things like netconsole to send skbs
6357 * without having to re-enable interrupts. It's not called while
6358 * the interrupt routine is executing.
6359 */
6360static void ixgbe_netpoll(struct net_device *netdev)
6361{
6362 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006363 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006364
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006365 /* if interface is down do nothing */
6366 if (test_bit(__IXGBE_DOWN, &adapter->state))
6367 return;
6368
Auke Kok9a799d72007-09-15 14:07:45 -07006369 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006370 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6371 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6372 for (i = 0; i < num_q_vectors; i++) {
6373 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6374 ixgbe_msix_clean_many(0, q_vector);
6375 }
6376 } else {
6377 ixgbe_intr(adapter->pdev->irq, netdev);
6378 }
Auke Kok9a799d72007-09-15 14:07:45 -07006379 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006380}
6381#endif
6382
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006383static const struct net_device_ops ixgbe_netdev_ops = {
6384 .ndo_open = ixgbe_open,
6385 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006386 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006387 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006388 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006389 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6390 .ndo_validate_addr = eth_validate_addr,
6391 .ndo_set_mac_address = ixgbe_set_mac,
6392 .ndo_change_mtu = ixgbe_change_mtu,
6393 .ndo_tx_timeout = ixgbe_tx_timeout,
6394 .ndo_vlan_rx_register = ixgbe_vlan_rx_register,
6395 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6396 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006397 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006398 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6399 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6400 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6401 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006402#ifdef CONFIG_NET_POLL_CONTROLLER
6403 .ndo_poll_controller = ixgbe_netpoll,
6404#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006405#ifdef IXGBE_FCOE
6406 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6407 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006408 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6409 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006410 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006411#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006412};
6413
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006414static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6415 const struct ixgbe_info *ii)
6416{
6417#ifdef CONFIG_PCI_IOV
6418 struct ixgbe_hw *hw = &adapter->hw;
6419 int err;
6420
6421 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6422 return;
6423
6424 /* The 82599 supports up to 64 VFs per physical function
6425 * but this implementation limits allocation to 63 so that
6426 * basic networking resources are still available to the
6427 * physical function
6428 */
6429 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6430 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6431 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6432 if (err) {
6433 DPRINTK(PROBE, ERR,
6434 "Failed to enable PCI sriov: %d\n", err);
6435 goto err_novfs;
6436 }
6437 /* If call to enable VFs succeeded then allocate memory
6438 * for per VF control structures.
6439 */
6440 adapter->vfinfo =
6441 kcalloc(adapter->num_vfs,
6442 sizeof(struct vf_data_storage), GFP_KERNEL);
6443 if (adapter->vfinfo) {
6444 /* Now that we're sure SR-IOV is enabled
6445 * and memory allocated set up the mailbox parameters
6446 */
6447 ixgbe_init_mbx_params_pf(hw);
6448 memcpy(&hw->mbx.ops, ii->mbx_ops,
6449 sizeof(hw->mbx.ops));
6450
6451 /* Disable RSC when in SR-IOV mode */
6452 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6453 IXGBE_FLAG2_RSC_ENABLED);
6454 return;
6455 }
6456
6457 /* Oh oh */
6458 DPRINTK(PROBE, ERR,
6459 "Unable to allocate memory for VF "
6460 "Data Storage - SRIOV disabled\n");
6461 pci_disable_sriov(adapter->pdev);
6462
6463err_novfs:
6464 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6465 adapter->num_vfs = 0;
6466#endif /* CONFIG_PCI_IOV */
6467}
6468
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006469/**
Auke Kok9a799d72007-09-15 14:07:45 -07006470 * ixgbe_probe - Device Initialization Routine
6471 * @pdev: PCI device information struct
6472 * @ent: entry in ixgbe_pci_tbl
6473 *
6474 * Returns 0 on success, negative on failure
6475 *
6476 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6477 * The OS initialization, configuring of the adapter private structure,
6478 * and a hardware reset occur.
6479 **/
6480static int __devinit ixgbe_probe(struct pci_dev *pdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006481 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006482{
6483 struct net_device *netdev;
6484 struct ixgbe_adapter *adapter = NULL;
6485 struct ixgbe_hw *hw;
6486 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006487 static int cards_found;
6488 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006489 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006490#ifdef IXGBE_FCOE
6491 u16 device_caps;
6492#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006493 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006494
gouji-new9ce77662009-05-06 10:44:45 +00006495 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006496 if (err)
6497 return err;
6498
Nick Nunley1b507732010-04-27 13:10:27 +00006499 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6500 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006501 pci_using_dac = 1;
6502 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006503 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006504 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006505 err = dma_set_coherent_mask(&pdev->dev,
6506 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006507 if (err) {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006508 dev_err(&pdev->dev, "No usable DMA "
6509 "configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006510 goto err_dma;
6511 }
6512 }
6513 pci_using_dac = 0;
6514 }
6515
gouji-new9ce77662009-05-06 10:44:45 +00006516 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
6517 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006518 if (err) {
gouji-new9ce77662009-05-06 10:44:45 +00006519 dev_err(&pdev->dev,
6520 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006521 goto err_pci_reg;
6522 }
6523
Frans Pop19d5afd2009-10-02 10:04:12 -07006524 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006525
Auke Kok9a799d72007-09-15 14:07:45 -07006526 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006527 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006528
John Fastabendc85a2612010-02-25 23:15:21 +00006529 if (ii->mac == ixgbe_mac_82598EB)
6530 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6531 else
6532 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6533
6534 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6535#ifdef IXGBE_FCOE
6536 indices += min_t(unsigned int, num_possible_cpus(),
6537 IXGBE_MAX_FCOE_INDICES);
6538#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006539 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006540 if (!netdev) {
6541 err = -ENOMEM;
6542 goto err_alloc_etherdev;
6543 }
6544
Auke Kok9a799d72007-09-15 14:07:45 -07006545 SET_NETDEV_DEV(netdev, &pdev->dev);
6546
6547 pci_set_drvdata(pdev, netdev);
6548 adapter = netdev_priv(netdev);
6549
6550 adapter->netdev = netdev;
6551 adapter->pdev = pdev;
6552 hw = &adapter->hw;
6553 hw->back = adapter;
6554 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6555
Jeff Kirsher05857982008-09-11 19:57:00 -07006556 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
6557 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006558 if (!hw->hw_addr) {
6559 err = -EIO;
6560 goto err_ioremap;
6561 }
6562
6563 for (i = 1; i <= 5; i++) {
6564 if (pci_resource_len(pdev, i) == 0)
6565 continue;
6566 }
6567
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006568 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006569 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006570 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07006571 strcpy(netdev->name, pci_name(pdev));
6572
Auke Kok9a799d72007-09-15 14:07:45 -07006573 adapter->bd_number = cards_found;
6574
Auke Kok9a799d72007-09-15 14:07:45 -07006575 /* Setup hw api */
6576 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006577 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006578
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006579 /* EEPROM */
6580 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6581 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6582 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6583 if (!(eec & (1 << 8)))
6584 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6585
6586 /* PHY */
6587 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006588 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006589 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6590 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6591 hw->phy.mdio.mmds = 0;
6592 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6593 hw->phy.mdio.dev = netdev;
6594 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6595 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006596
6597 /* set up this timer and work struct before calling get_invariants
6598 * which might start the timer
6599 */
6600 init_timer(&adapter->sfp_timer);
6601 adapter->sfp_timer.function = &ixgbe_sfp_timer;
6602 adapter->sfp_timer.data = (unsigned long) adapter;
6603
6604 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006605
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006606 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
6607 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
6608
6609 /* a new SFP+ module arrival, called from GPI SDP2 context */
6610 INIT_WORK(&adapter->sfp_config_module_task,
6611 ixgbe_sfp_config_module_task);
6612
Don Skidmore8ca783a2009-05-26 20:40:47 -07006613 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006614
6615 /* setup the private structure */
6616 err = ixgbe_sw_init(adapter);
6617 if (err)
6618 goto err_sw_init;
6619
Don Skidmoree86bff02010-02-11 04:14:08 +00006620 /* Make it possible the adapter to be woken up via WOL */
6621 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6622 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6623
Don Skidmorebf069c92009-05-07 10:39:54 +00006624 /*
6625 * If there is a fan on this device and it has failed log the
6626 * failure.
6627 */
6628 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6629 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6630 if (esdp & IXGBE_ESDP_SDP1)
6631 DPRINTK(PROBE, CRIT,
6632 "Fan has stopped, replace the adapter\n");
6633 }
6634
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006635 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006636 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006637 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006638 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006639 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6640 hw->mac.type == ixgbe_mac_82598EB) {
6641 /*
6642 * Start a kernel thread to watch for a module to arrive.
6643 * Only do this for 82598, since 82599 will generate
6644 * interrupts on module arrival.
6645 */
6646 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6647 mod_timer(&adapter->sfp_timer,
6648 round_jiffies(jiffies + (2 * HZ)));
6649 err = 0;
6650 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore88d2b812009-06-30 11:43:55 +00006651 dev_err(&adapter->pdev->dev, "failed to initialize because "
6652 "an unsupported SFP+ module type was detected.\n"
6653 "Reload the driver after installing a supported "
6654 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006655 goto err_sw_init;
6656 } else if (err) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006657 dev_err(&adapter->pdev->dev, "HW Init failed: %d\n", err);
6658 goto err_sw_init;
6659 }
6660
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006661 ixgbe_probe_vf(adapter, ii);
6662
Auke Kok9a799d72007-09-15 14:07:45 -07006663 netdev->features = NETIF_F_SG |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006664 NETIF_F_IP_CSUM |
6665 NETIF_F_HW_VLAN_TX |
6666 NETIF_F_HW_VLAN_RX |
6667 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07006668
Jesse Brandeburge9990a92008-08-26 04:27:24 -07006669 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006670 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07006671 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08006672 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006673
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006674 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6675 netdev->features |= NETIF_F_SCTP_CSUM;
6676
Jeff Kirsherad31c402008-06-05 04:05:30 -07006677 netdev->vlan_features |= NETIF_F_TSO;
6678 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07006679 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00006680 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006681 netdev->vlan_features |= NETIF_F_SG;
6682
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006683 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6684 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
6685 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006686 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6687 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
6688
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08006689#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08006690 netdev->dcbnl_ops = &dcbnl_ops;
6691#endif
6692
Yi Zoueacd73f2009-05-13 13:11:06 +00006693#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00006694 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00006695 if (hw->mac.ops.get_device_caps) {
6696 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00006697 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
6698 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00006699 }
6700 }
6701#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07006702 if (pci_using_dac)
6703 netdev->features |= NETIF_F_HIGHDMA;
6704
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00006705 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00006706 netdev->features |= NETIF_F_LRO;
6707
Auke Kok9a799d72007-09-15 14:07:45 -07006708 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006709 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Auke Kok9a799d72007-09-15 14:07:45 -07006710 dev_err(&pdev->dev, "The EEPROM Checksum Is Not Valid\n");
6711 err = -EIO;
6712 goto err_eeprom;
6713 }
6714
6715 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
6716 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
6717
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006718 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
6719 dev_err(&pdev->dev, "invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006720 err = -EIO;
6721 goto err_eeprom;
6722 }
6723
Peter Waskiewicz61fac742010-04-27 00:38:15 +00006724 /* power down the optics */
6725 if (hw->phy.multispeed_fiber)
6726 hw->mac.ops.disable_tx_laser(hw);
6727
Auke Kok9a799d72007-09-15 14:07:45 -07006728 init_timer(&adapter->watchdog_timer);
6729 adapter->watchdog_timer.function = &ixgbe_watchdog;
6730 adapter->watchdog_timer.data = (unsigned long)adapter;
6731
6732 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006733 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006734
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006735 err = ixgbe_init_interrupt_scheme(adapter);
6736 if (err)
6737 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07006738
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006739 switch (pdev->device) {
6740 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00006741 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
6742 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006743 break;
6744 default:
6745 adapter->wol = 0;
6746 break;
6747 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006748 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
6749
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006750 /* pick up the PCI bus settings for reporting later */
6751 hw->mac.ops.get_bus_info(hw);
6752
Auke Kok9a799d72007-09-15 14:07:45 -07006753 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07006754 dev_info(&pdev->dev, "(PCI Express:%s:%s) %pM\n",
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006755 ((hw->bus.speed == ixgbe_bus_speed_5000) ? "5.0Gb/s":
6756 (hw->bus.speed == ixgbe_bus_speed_2500) ? "2.5Gb/s":"Unknown"),
6757 ((hw->bus.width == ixgbe_bus_width_pcie_x8) ? "Width x8" :
6758 (hw->bus.width == ixgbe_bus_width_pcie_x4) ? "Width x4" :
6759 (hw->bus.width == ixgbe_bus_width_pcie_x1) ? "Width x1" :
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006760 "Unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07006761 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006762 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006763 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
6764 dev_info(&pdev->dev, "MAC: %d, PHY: %d, SFP+: %d, PBA No: %06x-%03x\n",
6765 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
6766 (part_num >> 8), (part_num & 0xff));
6767 else
6768 dev_info(&pdev->dev, "MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
6769 hw->mac.type, hw->phy.type,
6770 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07006771
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006772 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Auke Kok0c254d82008-02-11 09:25:56 -08006773 dev_warn(&pdev->dev, "PCI-Express bandwidth available for "
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006774 "this card is not sufficient for optimal "
6775 "performance.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08006776 dev_warn(&pdev->dev, "For optimal performance a x8 "
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006777 "PCI-Express slot is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08006778 }
6779
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08006780 /* save off EEPROM version number */
6781 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
6782
Auke Kok9a799d72007-09-15 14:07:45 -07006783 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006784 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006785
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006786 if (err == IXGBE_ERR_EEPROM_VERSION) {
6787 /* We are running on a pre-production device, log a warning */
6788 dev_warn(&pdev->dev, "This device is a pre-production "
6789 "adapter/LOM. Please be aware there may be issues "
6790 "associated with your hardware. If you are "
6791 "experiencing problems please contact your Intel or "
6792 "hardware representative who provided you with this "
6793 "hardware.\n");
6794 }
Auke Kok9a799d72007-09-15 14:07:45 -07006795 strcpy(netdev->name, "eth%d");
6796 err = register_netdev(netdev);
6797 if (err)
6798 goto err_register;
6799
Jesse Brandeburg54386462009-04-17 20:44:27 +00006800 /* carrier off reporting is important to ethtool even BEFORE open */
6801 netif_carrier_off(netdev);
6802
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006803 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
6804 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
6805 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
6806
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006807 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
6808 INIT_WORK(&adapter->check_overtemp_task, ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04006809#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03006810 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08006811 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08006812 ixgbe_setup_dca(adapter);
6813 }
6814#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006815 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
6816 DPRINTK(PROBE, INFO, "IOV is enabled with %d VFs\n",
6817 adapter->num_vfs);
6818 for (i = 0; i < adapter->num_vfs; i++)
6819 ixgbe_vf_configuration(pdev, (i | 0x10000000));
6820 }
6821
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006822 /* add san mac addr to netdev */
6823 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006824
6825 dev_info(&pdev->dev, "Intel(R) 10 Gigabit Network Connection\n");
6826 cards_found++;
6827 return 0;
6828
6829err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08006830 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00006831 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006832err_sw_init:
6833err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006834 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6835 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08006836 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6837 del_timer_sync(&adapter->sfp_timer);
6838 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006839 cancel_work_sync(&adapter->multispeed_fiber_task);
6840 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006841 iounmap(hw->hw_addr);
6842err_ioremap:
6843 free_netdev(netdev);
6844err_alloc_etherdev:
gouji-new9ce77662009-05-06 10:44:45 +00006845 pci_release_selected_regions(pdev, pci_select_bars(pdev,
6846 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07006847err_pci_reg:
6848err_dma:
6849 pci_disable_device(pdev);
6850 return err;
6851}
6852
6853/**
6854 * ixgbe_remove - Device Removal Routine
6855 * @pdev: PCI device information struct
6856 *
6857 * ixgbe_remove is called by the PCI subsystem to alert the driver
6858 * that it should release a PCI device. The could be caused by a
6859 * Hot-Plug event, or because the driver is going to be removed from
6860 * memory.
6861 **/
6862static void __devexit ixgbe_remove(struct pci_dev *pdev)
6863{
6864 struct net_device *netdev = pci_get_drvdata(pdev);
6865 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6866
6867 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08006868 /* clear the module not found bit to make sure the worker won't
6869 * reschedule
6870 */
6871 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07006872 del_timer_sync(&adapter->watchdog_timer);
6873
Donald Skidmorec4900be2008-11-20 21:11:42 -08006874 del_timer_sync(&adapter->sfp_timer);
6875 cancel_work_sync(&adapter->watchdog_task);
6876 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006877 cancel_work_sync(&adapter->multispeed_fiber_task);
6878 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006879 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
6880 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
6881 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006882 flush_scheduled_work();
6883
Jeff Garzik5dd2d332008-10-16 05:09:31 -04006884#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08006885 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
6886 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
6887 dca_remove_requester(&pdev->dev);
6888 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
6889 }
6890
6891#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006892#ifdef IXGBE_FCOE
6893 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6894 ixgbe_cleanup_fcoe(adapter);
6895
6896#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006897
6898 /* remove the added san mac */
6899 ixgbe_del_sanmac_netdev(netdev);
6900
Donald Skidmorec4900be2008-11-20 21:11:42 -08006901 if (netdev->reg_state == NETREG_REGISTERED)
6902 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006903
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006904 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6905 ixgbe_disable_sriov(adapter);
6906
Alexander Duyck7a921c92009-05-06 10:43:28 +00006907 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08006908
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006909 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006910
6911 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00006912 pci_release_selected_regions(pdev, pci_select_bars(pdev,
6913 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07006914
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006915 DPRINTK(PROBE, INFO, "complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006916
Auke Kok9a799d72007-09-15 14:07:45 -07006917 free_netdev(netdev);
6918
Frans Pop19d5afd2009-10-02 10:04:12 -07006919 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006920
Auke Kok9a799d72007-09-15 14:07:45 -07006921 pci_disable_device(pdev);
6922}
6923
6924/**
6925 * ixgbe_io_error_detected - called when PCI error is detected
6926 * @pdev: Pointer to PCI device
6927 * @state: The current pci connection state
6928 *
6929 * This function is called after a PCI bus error affecting
6930 * this device has been detected.
6931 */
6932static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006933 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07006934{
6935 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08006936 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006937
6938 netif_device_detach(netdev);
6939
Breno Leitao3044b8d2009-05-06 10:44:26 +00006940 if (state == pci_channel_io_perm_failure)
6941 return PCI_ERS_RESULT_DISCONNECT;
6942
Auke Kok9a799d72007-09-15 14:07:45 -07006943 if (netif_running(netdev))
6944 ixgbe_down(adapter);
6945 pci_disable_device(pdev);
6946
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006947 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07006948 return PCI_ERS_RESULT_NEED_RESET;
6949}
6950
6951/**
6952 * ixgbe_io_slot_reset - called after the pci bus has been reset.
6953 * @pdev: Pointer to PCI device
6954 *
6955 * Restart the card from scratch, as if from a cold-boot.
6956 */
6957static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
6958{
6959 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08006960 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006961 pci_ers_result_t result;
6962 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07006963
gouji-new9ce77662009-05-06 10:44:45 +00006964 if (pci_enable_device_mem(pdev)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006965 DPRINTK(PROBE, ERR,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006966 "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006967 result = PCI_ERS_RESULT_DISCONNECT;
6968 } else {
6969 pci_set_master(pdev);
6970 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00006971 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006972
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07006973 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006974
6975 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00006976 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006977 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07006978 }
Auke Kok9a799d72007-09-15 14:07:45 -07006979
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006980 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6981 if (err) {
6982 dev_err(&pdev->dev,
6983 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n", err);
6984 /* non-fatal, continue */
6985 }
Auke Kok9a799d72007-09-15 14:07:45 -07006986
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006987 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07006988}
6989
6990/**
6991 * ixgbe_io_resume - called when traffic can start flowing again.
6992 * @pdev: Pointer to PCI device
6993 *
6994 * This callback is called when the error recovery driver tells us that
6995 * its OK to resume normal operation.
6996 */
6997static void ixgbe_io_resume(struct pci_dev *pdev)
6998{
6999 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007000 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007001
7002 if (netif_running(netdev)) {
7003 if (ixgbe_up(adapter)) {
7004 DPRINTK(PROBE, INFO, "ixgbe_up failed after reset\n");
7005 return;
7006 }
7007 }
7008
7009 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007010}
7011
7012static struct pci_error_handlers ixgbe_err_handler = {
7013 .error_detected = ixgbe_io_error_detected,
7014 .slot_reset = ixgbe_io_slot_reset,
7015 .resume = ixgbe_io_resume,
7016};
7017
7018static struct pci_driver ixgbe_driver = {
7019 .name = ixgbe_driver_name,
7020 .id_table = ixgbe_pci_tbl,
7021 .probe = ixgbe_probe,
7022 .remove = __devexit_p(ixgbe_remove),
7023#ifdef CONFIG_PM
7024 .suspend = ixgbe_suspend,
7025 .resume = ixgbe_resume,
7026#endif
7027 .shutdown = ixgbe_shutdown,
7028 .err_handler = &ixgbe_err_handler
7029};
7030
7031/**
7032 * ixgbe_init_module - Driver Registration Routine
7033 *
7034 * ixgbe_init_module is the first routine called when the driver is
7035 * loaded. All it does is register with the PCI subsystem.
7036 **/
7037static int __init ixgbe_init_module(void)
7038{
7039 int ret;
7040 printk(KERN_INFO "%s: %s - version %s\n", ixgbe_driver_name,
7041 ixgbe_driver_string, ixgbe_driver_version);
7042
7043 printk(KERN_INFO "%s: %s\n", ixgbe_driver_name, ixgbe_copyright);
7044
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007045#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007046 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007047#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007048
Auke Kok9a799d72007-09-15 14:07:45 -07007049 ret = pci_register_driver(&ixgbe_driver);
7050 return ret;
7051}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007052
Auke Kok9a799d72007-09-15 14:07:45 -07007053module_init(ixgbe_init_module);
7054
7055/**
7056 * ixgbe_exit_module - Driver Exit Cleanup Routine
7057 *
7058 * ixgbe_exit_module is called just before the driver is removed
7059 * from memory.
7060 **/
7061static void __exit ixgbe_exit_module(void)
7062{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007063#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007064 dca_unregister_notify(&dca_notifier);
7065#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007066 pci_unregister_driver(&ixgbe_driver);
7067}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007068
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007069#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007070static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007071 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007072{
7073 int ret_val;
7074
7075 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007076 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007077
7078 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7079}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007080
Alexander Duyckb4533682009-03-31 21:32:42 +00007081#endif /* CONFIG_IXGBE_DCA */
7082#ifdef DEBUG
7083/**
7084 * ixgbe_get_hw_dev_name - return device name string
7085 * used by hardware layer to print debugging information
7086 **/
7087char *ixgbe_get_hw_dev_name(struct ixgbe_hw *hw)
7088{
7089 struct ixgbe_adapter *adapter = hw->back;
7090 return adapter->netdev->name;
7091}
7092
7093#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007094module_exit(ixgbe_exit_module);
7095
7096/* ixgbe_main.c */