blob: e9e7af6e4b62a5d01a888166637cb6b3e98ba546 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020050#include <linux/ethtool.h>
51#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070053#include <linux/etherdevice.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland0e472252011-01-24 23:32:55 -050064#define CREATE_TRACE_POINTS
65#include "trace.h"
66
John W. Linville18cb6e32011-01-05 09:39:59 -050067int ath5k_modparam_nohwcrypt;
68module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040069MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020070
Bob Copeland42639fc2009-03-30 08:05:29 -040071static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040072module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040073MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
74
Jiri Slabyfa1c1142007-08-12 17:33:16 +020075/* Module info */
76MODULE_AUTHOR("Jiri Slaby");
77MODULE_AUTHOR("Nick Kossifidis");
78MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
79MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
80MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020081
Felix Fietkau132b1c32010-12-02 10:26:56 +010082static int ath5k_init(struct ieee80211_hw *hw);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020083static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
84 bool skip_pcu);
Bruno Randolfcd2c5482010-12-22 19:20:32 +090085int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
86void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087
Jiri Slabyfa1c1142007-08-12 17:33:16 +020088/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010089static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +010090#ifdef CONFIG_ATHEROS_AR231X
91 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
92 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
93 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
94 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
95 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
96 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
97 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
98#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +030099 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
100 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
101 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
102 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
103 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
104 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
105 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
106 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
107 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
108 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
109 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
110 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
111 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
112 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
113 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
114 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
115 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
116 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100117#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300118 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200119 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
120 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300121 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200122 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
123 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
124 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300125 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200126 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
127 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
129 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
130 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300131 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200132 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100133#ifdef CONFIG_ATHEROS_AR231X
134 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
135 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
136#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
138};
139
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100140static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200141 { .bitrate = 10,
142 .hw_value = ATH5K_RATE_CODE_1M, },
143 { .bitrate = 20,
144 .hw_value = ATH5K_RATE_CODE_2M,
145 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
146 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
147 { .bitrate = 55,
148 .hw_value = ATH5K_RATE_CODE_5_5M,
149 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
150 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
151 { .bitrate = 110,
152 .hw_value = ATH5K_RATE_CODE_11M,
153 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
154 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
155 { .bitrate = 60,
156 .hw_value = ATH5K_RATE_CODE_6M,
157 .flags = 0 },
158 { .bitrate = 90,
159 .hw_value = ATH5K_RATE_CODE_9M,
160 .flags = 0 },
161 { .bitrate = 120,
162 .hw_value = ATH5K_RATE_CODE_12M,
163 .flags = 0 },
164 { .bitrate = 180,
165 .hw_value = ATH5K_RATE_CODE_18M,
166 .flags = 0 },
167 { .bitrate = 240,
168 .hw_value = ATH5K_RATE_CODE_24M,
169 .flags = 0 },
170 { .bitrate = 360,
171 .hw_value = ATH5K_RATE_CODE_36M,
172 .flags = 0 },
173 { .bitrate = 480,
174 .hw_value = ATH5K_RATE_CODE_48M,
175 .flags = 0 },
176 { .bitrate = 540,
177 .hw_value = ATH5K_RATE_CODE_54M,
178 .flags = 0 },
179 /* XR missing */
180};
181
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200182static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
183{
184 u64 tsf = ath5k_hw_get_tsf64(ah);
185
186 if ((tsf & 0x7fff) < rstamp)
187 tsf -= 0x8000;
188
189 return (tsf & ~0x7fff) | rstamp;
190}
191
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100192const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
194{
195 const char *name = "xxxxx";
196 unsigned int i;
197
198 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
199 if (srev_names[i].sr_type != type)
200 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300201
202 if ((val & 0xf0) == srev_names[i].sr_val)
203 name = srev_names[i].sr_name;
204
205 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200206 name = srev_names[i].sr_name;
207 break;
208 }
209 }
210
211 return name;
212}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700213static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
214{
215 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
216 return ath5k_hw_reg_read(ah, reg_offset);
217}
218
219static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
220{
221 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
222 ath5k_hw_reg_write(ah, val, reg_offset);
223}
224
225static const struct ath_ops ath5k_common_ops = {
226 .read = ath5k_ioread32,
227 .write = ath5k_iowrite32,
228};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230/***********************\
231* Driver Initialization *
232\***********************/
233
Bob Copelandf769c362009-03-30 22:30:31 -0400234static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
235{
236 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
237 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700238 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400239
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700240 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400241}
242
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243/********************\
244* Channel/mode setup *
245\********************/
246
247/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400248 * Returns true for the channel numbers used without all_channels modparam.
249 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900250static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400251{
Bruno Randolf410e6122011-01-19 18:20:57 +0900252 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
253 return true;
254
255 return /* UNII 1,2 */
256 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400257 /* midband */
258 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
259 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900260 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
261 /* 802.11j 5.030-5.080 GHz (20MHz) */
262 (chan == 8 || chan == 12 || chan == 16) ||
263 /* 802.11j 4.9GHz (20MHz) */
264 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400265}
266
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200267static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900268ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
269 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270{
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900271 unsigned int count, size, chfreq, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900272 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200274 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500275 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200276 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900277 size = 220;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200278 chfreq = CHANNEL_5GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900279 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500281 case AR5K_MODE_11B:
282 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500283 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284 chfreq = CHANNEL_2GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900285 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286 break;
287 default:
288 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
289 return 0;
290 }
291
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900292 count = 0;
293 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900294 freq = ieee80211_channel_to_frequency(ch, band);
295
296 if (freq == 0) /* mapping failed - not a standard channel */
297 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500298
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200299 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500300 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301 continue;
302
Bruno Randolf410e6122011-01-19 18:20:57 +0900303 if (!modparam_all_channels &&
304 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400305 continue;
306
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500307 /* Write channel info and increment counter */
308 channels[count].center_freq = freq;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900309 channels[count].band = band;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500310 switch (mode) {
311 case AR5K_MODE_11A:
312 case AR5K_MODE_11G:
313 channels[count].hw_value = chfreq | CHANNEL_OFDM;
314 break;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500315 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500316 channels[count].hw_value = CHANNEL_B;
317 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200318
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200319 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 }
321
322 return count;
323}
324
Bruno Randolf63266a62008-07-30 17:12:58 +0200325static void
326ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
327{
328 u8 i;
329
330 for (i = 0; i < AR5K_MAX_RATES; i++)
331 sc->rate_idx[b->band][i] = -1;
332
333 for (i = 0; i < b->n_bitrates; i++) {
334 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
335 if (b->bitrates[i].hw_value_short)
336 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
337 }
338}
339
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200340static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200341ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342{
343 struct ath5k_softc *sc = hw->priv;
344 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200345 struct ieee80211_supported_band *sband;
346 int max_c, count_c = 0;
347 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500349 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350 max_c = ARRAY_SIZE(sc->channels);
351
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500352 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200353 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
354 sband->band = IEEE80211_BAND_2GHZ;
355 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200356
Bruno Randolf63266a62008-07-30 17:12:58 +0200357 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
358 /* G mode */
359 memcpy(sband->bitrates, &ath5k_rates[0],
360 sizeof(struct ieee80211_rate) * 12);
361 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500363 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900364 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200365 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500366
367 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200368 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500369 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200370 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
371 /* B mode */
372 memcpy(sband->bitrates, &ath5k_rates[0],
373 sizeof(struct ieee80211_rate) * 4);
374 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500375
Bruno Randolf63266a62008-07-30 17:12:58 +0200376 /* 5211 only supports B rates and uses 4bit rate codes
377 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
378 * fix them up here:
379 */
380 if (ah->ah_version == AR5K_AR5211) {
381 for (i = 0; i < 4; i++) {
382 sband->bitrates[i].hw_value =
383 sband->bitrates[i].hw_value & 0xF;
384 sband->bitrates[i].hw_value_short =
385 sband->bitrates[i].hw_value_short & 0xF;
386 }
387 }
388
389 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900390 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200391 AR5K_MODE_11B, max_c);
392
393 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
394 count_c = sband->n_channels;
395 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500396 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200397 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500398
Bruno Randolf63266a62008-07-30 17:12:58 +0200399 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500400 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200401 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500402 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200403 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
404
405 memcpy(sband->bitrates, &ath5k_rates[4],
406 sizeof(struct ieee80211_rate) * 8);
407 sband->n_bitrates = 8;
408
409 sband->channels = &sc->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900410 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500411 AR5K_MODE_11A, max_c);
412
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500413 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
414 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200415 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500416
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500417 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418
419 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200420}
421
422/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200423 * Set/change channels. We always reset the chip.
424 * To accomplish this we must first cleanup any pending DMA,
425 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500426 *
427 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200428 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900429int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200430ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
431{
Bruno Randolf8d67a032010-06-16 19:11:12 +0900432 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
433 "channel set, resetting (%u -> %u MHz)\n",
434 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200435
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200436 /*
437 * To switch channels clear any pending DMA operations;
438 * wait long enough for the RX fifo to drain, reset the
439 * hardware at the new frequency, and then re-enable
440 * the relevant bits of the h/w.
441 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +0200442 return ath5k_reset(sc, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200443}
444
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700445struct ath_vif_iter_data {
446 const u8 *hw_macaddr;
447 u8 mask[ETH_ALEN];
448 u8 active_mac[ETH_ALEN]; /* first active MAC */
449 bool need_set_hw_addr;
450 bool found_active;
451 bool any_assoc;
Ben Greear62c58fb2010-10-08 12:01:15 -0700452 enum nl80211_iftype opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700453};
454
455static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
456{
457 struct ath_vif_iter_data *iter_data = data;
458 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700459 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700460
461 if (iter_data->hw_macaddr)
462 for (i = 0; i < ETH_ALEN; i++)
463 iter_data->mask[i] &=
464 ~(iter_data->hw_macaddr[i] ^ mac[i]);
465
466 if (!iter_data->found_active) {
467 iter_data->found_active = true;
468 memcpy(iter_data->active_mac, mac, ETH_ALEN);
469 }
470
471 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
472 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
473 iter_data->need_set_hw_addr = false;
474
475 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700476 if (avf->assoc)
477 iter_data->any_assoc = true;
478 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700479
480 /* Calculate combined mode - when APs are active, operate in AP mode.
481 * Otherwise use the mode of the new interface. This can currently
482 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800483 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700484 */
485 if (avf->opmode == NL80211_IFTYPE_AP)
486 iter_data->opmode = NL80211_IFTYPE_AP;
487 else
488 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
489 iter_data->opmode = avf->opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700490}
491
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900492void
493ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
494 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700495{
496 struct ath_common *common = ath5k_hw_common(sc->ah);
497 struct ath_vif_iter_data iter_data;
498
499 /*
500 * Use the hardware MAC address as reference, the hardware uses it
501 * together with the BSSID mask when matching addresses.
502 */
503 iter_data.hw_macaddr = common->macaddr;
504 memset(&iter_data.mask, 0xff, ETH_ALEN);
505 iter_data.found_active = false;
506 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700507 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700508
509 if (vif)
510 ath_vif_iter(&iter_data, vif->addr, vif);
511
512 /* Get list of all active MAC addresses */
513 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
514 &iter_data);
515 memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
516
Ben Greear62c58fb2010-10-08 12:01:15 -0700517 sc->opmode = iter_data.opmode;
518 if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
519 /* Nothing active, default to station mode */
520 sc->opmode = NL80211_IFTYPE_STATION;
521
Ben Greear7afbb2f2010-11-10 11:43:51 -0800522 ath5k_hw_set_opmode(sc->ah, sc->opmode);
523 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
524 sc->opmode, ath_opmode_to_string(sc->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700525
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700526 if (iter_data.need_set_hw_addr && iter_data.found_active)
527 ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
528
Ben Greear62c58fb2010-10-08 12:01:15 -0700529 if (ath5k_hw_hasbssidmask(sc->ah))
530 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700531}
532
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900533void
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700534ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200535{
536 struct ath5k_hw *ah = sc->ah;
537 u32 rfilt;
538
539 /* configure rx filter */
540 rfilt = sc->filter_flags;
541 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200542 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Ben Greear62c58fb2010-10-08 12:01:15 -0700543
544 ath5k_update_bssid_mask_and_opmode(sc, vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200545}
546
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500547static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +0200548ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
549{
Bob Copelandb7266042009-03-02 21:55:18 -0500550 int rix;
551
552 /* return base rate on errors */
553 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
554 "hw_rix out of bounds: %x\n", hw_rix))
555 return 0;
556
Bruno Randolf930a7622011-01-19 18:21:13 +0900557 rix = sc->rate_idx[sc->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500558 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
559 rix = 0;
560
561 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500562}
563
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564/***************\
565* Buffers setup *
566\***************/
567
Bob Copelandb6ea0352009-01-10 14:42:54 -0500568static
569struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
570{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700571 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500572 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500573
574 /*
575 * Allocate buffer with headroom_needed space for the
576 * fake physical layer header at the start.
577 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700578 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800579 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700580 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500581
582 if (!skb) {
583 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800584 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500585 return NULL;
586 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500587
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100588 *skb_addr = dma_map_single(sc->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800589 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100590 DMA_FROM_DEVICE);
591
592 if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
Bob Copelandb6ea0352009-01-10 14:42:54 -0500593 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
594 dev_kfree_skb(skb);
595 return NULL;
596 }
597 return skb;
598}
599
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200600static int
601ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
602{
603 struct ath5k_hw *ah = sc->ah;
604 struct sk_buff *skb = bf->skb;
605 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900606 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607
Bob Copelandb6ea0352009-01-10 14:42:54 -0500608 if (!skb) {
609 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
610 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200612 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200613 }
614
615 /*
616 * Setup descriptors. For receive we always terminate
617 * the descriptor list with a self-linked entry so we'll
618 * not get overrun under high load (as can happen with a
619 * 5212 when ANI processing enables PHY error frames).
620 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900621 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 * each descriptor as self-linked and add it to the end. As
623 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900624 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200625 * if DMA is happening. When processing RX interrupts we
626 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900627 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628 * someplace to write a new frame.
629 */
630 ds = bf->desc;
631 ds->ds_link = bf->daddr; /* link to self */
632 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900633 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900634 if (ret) {
635 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900636 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900637 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200638
639 if (sc->rxlink != NULL)
640 *sc->rxlink = bf->daddr;
641 sc->rxlink = &ds->ds_link;
642 return 0;
643}
644
Bob Copeland2ac29272010-02-09 13:06:54 -0500645static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
646{
647 struct ieee80211_hdr *hdr;
648 enum ath5k_pkt_type htype;
649 __le16 fc;
650
651 hdr = (struct ieee80211_hdr *)skb->data;
652 fc = hdr->frame_control;
653
654 if (ieee80211_is_beacon(fc))
655 htype = AR5K_PKT_TYPE_BEACON;
656 else if (ieee80211_is_probe_resp(fc))
657 htype = AR5K_PKT_TYPE_PROBE_RESP;
658 else if (ieee80211_is_atim(fc))
659 htype = AR5K_PKT_TYPE_ATIM;
660 else if (ieee80211_is_pspoll(fc))
661 htype = AR5K_PKT_TYPE_PSPOLL;
662 else
663 htype = AR5K_PKT_TYPE_NORMAL;
664
665 return htype;
666}
667
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668static int
Bob Copelandcec8db22009-07-04 12:59:51 -0400669ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100670 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200671{
672 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673 struct ath5k_desc *ds = bf->desc;
674 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200675 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200677 struct ieee80211_rate *rate;
678 unsigned int mrr_rate[3], mrr_tries[3];
679 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500680 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500681 u16 cts_rate = 0;
682 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500683 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684
685 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200686
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 /* XXX endianness */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100688 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
689 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200690
Bob Copeland8902ff42009-01-22 08:44:20 -0500691 rate = ieee80211_get_tx_rate(sc->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400692 if (!rate) {
693 ret = -EINVAL;
694 goto err_unmap;
695 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500696
Johannes Berge039fa42008-05-15 12:55:29 +0200697 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200698 flags |= AR5K_TXDESC_NOACK;
699
Bob Copeland8902ff42009-01-22 08:44:20 -0500700 rc_flags = info->control.rates[0].flags;
701 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
702 rate->hw_value_short : rate->hw_value;
703
Bruno Randolf281c56d2008-02-05 18:44:55 +0900704 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200706 /* FIXME: If we are in g mode and rate is a CCK rate
707 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
708 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500709 if (info->control.hw_key) {
710 keyidx = info->control.hw_key->hw_key_idx;
711 pktlen += info->control.hw_key->icv_len;
712 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500713 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
714 flags |= AR5K_TXDESC_RTSENA;
715 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
716 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700717 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500718 }
719 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
720 flags |= AR5K_TXDESC_CTSENA;
721 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
722 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700723 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500724 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200725 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100726 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500727 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200728 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500729 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400730 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500731 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200732 if (ret)
733 goto err_unmap;
734
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200735 memset(mrr_rate, 0, sizeof(mrr_rate));
736 memset(mrr_tries, 0, sizeof(mrr_tries));
737 for (i = 0; i < 3; i++) {
738 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
739 if (!rate)
740 break;
741
742 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200743 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200744 }
745
Bruno Randolfa6668192010-06-16 19:12:01 +0900746 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200747 mrr_rate[0], mrr_tries[0],
748 mrr_rate[1], mrr_tries[1],
749 mrr_rate[2], mrr_tries[2]);
750
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 ds->ds_link = 0;
752 ds->ds_data = bf->skbaddr;
753
754 spin_lock_bh(&txq->lock);
755 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900756 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200757 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300758 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759 else /* no, so only link it */
760 *txq->link = bf->daddr;
761
762 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300763 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200764 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200765 spin_unlock_bh(&txq->lock);
766
767 return 0;
768err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100769 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200770 return ret;
771}
772
773/*******************\
774* Descriptors setup *
775\*******************/
776
777static int
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100778ath5k_desc_alloc(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200779{
780 struct ath5k_desc *ds;
781 struct ath5k_buf *bf;
782 dma_addr_t da;
783 unsigned int i;
784 int ret;
785
786 /* allocate descriptors */
787 sc->desc_len = sizeof(struct ath5k_desc) *
788 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100789
790 sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
791 &sc->desc_daddr, GFP_KERNEL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792 if (sc->desc == NULL) {
793 ATH5K_ERR(sc, "can't allocate descriptors\n");
794 ret = -ENOMEM;
795 goto err;
796 }
797 ds = sc->desc;
798 da = sc->desc_daddr;
799 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
800 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
801
802 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
803 sizeof(struct ath5k_buf), GFP_KERNEL);
804 if (bf == NULL) {
805 ATH5K_ERR(sc, "can't allocate bufptr\n");
806 ret = -ENOMEM;
807 goto err_free;
808 }
809 sc->bufptr = bf;
810
811 INIT_LIST_HEAD(&sc->rxbuf);
812 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
813 bf->desc = ds;
814 bf->daddr = da;
815 list_add_tail(&bf->list, &sc->rxbuf);
816 }
817
818 INIT_LIST_HEAD(&sc->txbuf);
819 sc->txbuf_len = ATH_TXBUF;
820 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
821 da += sizeof(*ds)) {
822 bf->desc = ds;
823 bf->daddr = da;
824 list_add_tail(&bf->list, &sc->txbuf);
825 }
826
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700827 /* beacon buffers */
828 INIT_LIST_HEAD(&sc->bcbuf);
829 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
830 bf->desc = ds;
831 bf->daddr = da;
832 list_add_tail(&bf->list, &sc->bcbuf);
833 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200834
835 return 0;
836err_free:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100837 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200838err:
839 sc->desc = NULL;
840 return ret;
841}
842
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900843void
844ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
845{
846 BUG_ON(!bf);
847 if (!bf->skb)
848 return;
849 dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
850 DMA_TO_DEVICE);
851 dev_kfree_skb_any(bf->skb);
852 bf->skb = NULL;
853 bf->skbaddr = 0;
854 bf->desc->ds_data = 0;
855}
856
857void
858ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
859{
860 struct ath5k_hw *ah = sc->ah;
861 struct ath_common *common = ath5k_hw_common(ah);
862
863 BUG_ON(!bf);
864 if (!bf->skb)
865 return;
866 dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
867 DMA_FROM_DEVICE);
868 dev_kfree_skb_any(bf->skb);
869 bf->skb = NULL;
870 bf->skbaddr = 0;
871 bf->desc->ds_data = 0;
872}
873
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200874static void
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100875ath5k_desc_free(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200876{
877 struct ath5k_buf *bf;
878
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900880 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200881 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900882 ath5k_rxbuf_free_skb(sc, bf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700883 list_for_each_entry(bf, &sc->bcbuf, list)
884 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200885
886 /* Free memory associated with all descriptors */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100887 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +0900888 sc->desc = NULL;
889 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200890
891 kfree(sc->bufptr);
892 sc->bufptr = NULL;
893}
894
895
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200896/**************\
897* Queues setup *
898\**************/
899
900static struct ath5k_txq *
901ath5k_txq_setup(struct ath5k_softc *sc,
902 int qtype, int subtype)
903{
904 struct ath5k_hw *ah = sc->ah;
905 struct ath5k_txq *txq;
906 struct ath5k_txq_info qi = {
907 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900908 /* XXX: default values not correct for B and XR channels,
909 * but who cares? */
910 .tqi_aifs = AR5K_TUNE_AIFS,
911 .tqi_cw_min = AR5K_TUNE_CWMIN,
912 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913 };
914 int qnum;
915
916 /*
917 * Enable interrupts only for EOL and DESC conditions.
918 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400919 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200920 * EOL to reap descriptors. Note that this is done to
921 * reduce interrupt load and this only defers reaping
922 * descriptors, never transmitting frames. Aside from
923 * reducing interrupts this also permits more concurrency.
924 * The only potential downside is if the tx queue backs
925 * up in which case the top half of the kernel may backup
926 * due to a lack of tx descriptors.
927 */
928 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
929 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
930 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
931 if (qnum < 0) {
932 /*
933 * NB: don't print a message, this happens
934 * normally on parts with too few tx queues
935 */
936 return ERR_PTR(qnum);
937 }
938 if (qnum >= ARRAY_SIZE(sc->txqs)) {
939 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
940 qnum, ARRAY_SIZE(sc->txqs));
941 ath5k_hw_release_tx_queue(ah, qnum);
942 return ERR_PTR(-EINVAL);
943 }
944 txq = &sc->txqs[qnum];
945 if (!txq->setup) {
946 txq->qnum = qnum;
947 txq->link = NULL;
948 INIT_LIST_HEAD(&txq->q);
949 spin_lock_init(&txq->lock);
950 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900951 txq->txq_len = 0;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900952 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900953 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954 }
955 return &sc->txqs[qnum];
956}
957
958static int
959ath5k_beaconq_setup(struct ath5k_hw *ah)
960{
961 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900962 /* XXX: default values not correct for B and XR channels,
963 * but who cares? */
964 .tqi_aifs = AR5K_TUNE_AIFS,
965 .tqi_cw_min = AR5K_TUNE_CWMIN,
966 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200967 /* NB: for dynamic turbo, don't enable any other interrupts */
968 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
969 };
970
971 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
972}
973
974static int
975ath5k_beaconq_config(struct ath5k_softc *sc)
976{
977 struct ath5k_hw *ah = sc->ah;
978 struct ath5k_txq_info qi;
979 int ret;
980
981 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
982 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500983 goto err;
984
Johannes Berg05c914f2008-09-11 00:01:58 +0200985 if (sc->opmode == NL80211_IFTYPE_AP ||
986 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200987 /*
988 * Always burst out beacon and CAB traffic
989 * (aifs = cwmin = cwmax = 0)
990 */
991 qi.tqi_aifs = 0;
992 qi.tqi_cw_min = 0;
993 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +0200994 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900995 /*
996 * Adhoc mode; backoff between 0 and (2 * cw_min).
997 */
998 qi.tqi_aifs = 0;
999 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +09001000 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001 }
1002
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001003 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1004 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1005 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1006
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001007 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001008 if (ret) {
1009 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1010 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001011 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001012 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001013 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1014 if (ret)
1015 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001016
Bob Copelanda951ae22010-01-20 23:51:04 -05001017 /* reconfigure cabq with ready time to 80% of beacon_interval */
1018 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1019 if (ret)
1020 goto err;
1021
1022 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1023 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1024 if (ret)
1025 goto err;
1026
1027 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1028err:
1029 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030}
1031
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001032/**
1033 * ath5k_drain_tx_buffs - Empty tx buffers
1034 *
1035 * @sc The &struct ath5k_softc
1036 *
1037 * Empty tx buffers from all queues in preparation
1038 * of a reset or during shutdown.
1039 *
1040 * NB: this assumes output has been stopped and
1041 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042 */
1043static void
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001044ath5k_drain_tx_buffs(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001045{
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001046 struct ath5k_txq *txq;
1047 struct ath5k_buf *bf, *bf0;
1048 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001050 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
1051 if (sc->txqs[i].setup) {
1052 txq = &sc->txqs[i];
1053 spin_lock_bh(&txq->lock);
1054 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1055 ath5k_debug_printtxbuf(sc, bf);
1056
1057 ath5k_txbuf_free_skb(sc, bf);
1058
1059 spin_lock_bh(&sc->txbuflock);
1060 list_move_tail(&bf->list, &sc->txbuf);
1061 sc->txbuf_len++;
1062 txq->txq_len--;
1063 spin_unlock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001064 }
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001065 txq->link = NULL;
1066 txq->txq_poll_mark = false;
1067 spin_unlock_bh(&txq->lock);
1068 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001069 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070}
1071
1072static void
1073ath5k_txq_release(struct ath5k_softc *sc)
1074{
1075 struct ath5k_txq *txq = sc->txqs;
1076 unsigned int i;
1077
1078 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1079 if (txq->setup) {
1080 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1081 txq->setup = false;
1082 }
1083}
1084
1085
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001086/*************\
1087* RX Handling *
1088\*************/
1089
1090/*
1091 * Enable the receive h/w following a reset.
1092 */
1093static int
1094ath5k_rx_start(struct ath5k_softc *sc)
1095{
1096 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001097 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 struct ath5k_buf *bf;
1099 int ret;
1100
Nick Kossifidisb6127982010-08-15 13:03:11 -04001101 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001102
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001103 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1104 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001105
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001106 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001107 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108 list_for_each_entry(bf, &sc->rxbuf, list) {
1109 ret = ath5k_rxbuf_setup(sc, bf);
1110 if (ret != 0) {
1111 spin_unlock_bh(&sc->rxbuflock);
1112 goto err;
1113 }
1114 }
1115 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001116 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001117 spin_unlock_bh(&sc->rxbuflock);
1118
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001119 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001120 ath5k_mode_setup(sc, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001121 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1122
1123 return 0;
1124err:
1125 return ret;
1126}
1127
1128/*
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001129 * Disable the receive logic on PCU (DRU)
1130 * In preparation for a shutdown.
1131 *
1132 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1133 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134 */
1135static void
1136ath5k_rx_stop(struct ath5k_softc *sc)
1137{
1138 struct ath5k_hw *ah = sc->ah;
1139
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001140 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02001141 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142
1143 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001144}
1145
1146static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001147ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1148 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001150 struct ath5k_hw *ah = sc->ah;
1151 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001152 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001153 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154
Bruno Randolfb47f4072008-03-05 18:35:45 +09001155 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1156 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157 return RX_FLAG_DECRYPTED;
1158
1159 /* Apparently when a default key is used to decrypt the packet
1160 the hw does not set the index used to decrypt. In such cases
1161 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001162 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001163 if (ieee80211_has_protected(hdr->frame_control) &&
1164 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1165 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001166 keyix = skb->data[hlen + 3] >> 6;
1167
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001168 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001169 return RX_FLAG_DECRYPTED;
1170 }
1171
1172 return 0;
1173}
1174
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001175
1176static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001177ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1178 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001179{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001180 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001181 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001182 u32 hw_tu;
1183 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1184
Harvey Harrison24b56e72008-06-14 23:33:38 -07001185 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001186 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001187 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001188 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001189 * Received an IBSS beacon with the same BSSID. Hardware *must*
1190 * have updated the local TSF. We have to work around various
1191 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001192 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001193 tsf = ath5k_hw_get_tsf64(sc->ah);
1194 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1195 hw_tu = TSF_TO_TU(tsf);
1196
1197 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1198 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001199 (unsigned long long)bc_tstamp,
1200 (unsigned long long)rxs->mactime,
1201 (unsigned long long)(rxs->mactime - bc_tstamp),
1202 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001203
1204 /*
1205 * Sometimes the HW will give us a wrong tstamp in the rx
1206 * status, causing the timestamp extension to go wrong.
1207 * (This seems to happen especially with beacon frames bigger
1208 * than 78 byte (incl. FCS))
1209 * But we know that the receive timestamp must be later than the
1210 * timestamp of the beacon since HW must have synced to that.
1211 *
1212 * NOTE: here we assume mactime to be after the frame was
1213 * received, not like mac80211 which defines it at the start.
1214 */
1215 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001216 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001217 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001218 (unsigned long long)rxs->mactime,
1219 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001220 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001221 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001222
1223 /*
1224 * Local TSF might have moved higher than our beacon timers,
1225 * in that case we have to update them to continue sending
1226 * beacons. This also takes care of synchronizing beacon sending
1227 * times with other stations.
1228 */
1229 if (hw_tu >= sc->nexttbtt)
1230 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001231
1232 /* Check if the beacon timers are still correct, because a TSF
1233 * update might have created a window between them - for a
1234 * longer description see the comment of this function: */
1235 if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
1236 ath5k_beacon_update_timers(sc, bc_tstamp);
1237 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1238 "fixed beacon timers after beacon receive\n");
1239 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001240 }
1241}
1242
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001243static void
1244ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1245{
1246 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1247 struct ath5k_hw *ah = sc->ah;
1248 struct ath_common *common = ath5k_hw_common(ah);
1249
1250 /* only beacons from our BSSID */
1251 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1252 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1253 return;
1254
Bruno Randolfeef39be2010-11-16 10:58:43 +09001255 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001256
1257 /* in IBSS mode we should keep RSSI statistics per neighbour */
1258 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1259}
1260
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001261/*
Bob Copelanda180a132010-08-15 13:03:12 -04001262 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001263 */
1264static int ath5k_common_padpos(struct sk_buff *skb)
1265{
1266 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1267 __le16 frame_control = hdr->frame_control;
1268 int padpos = 24;
1269
1270 if (ieee80211_has_a4(frame_control)) {
1271 padpos += ETH_ALEN;
1272 }
1273 if (ieee80211_is_data_qos(frame_control)) {
1274 padpos += IEEE80211_QOS_CTL_LEN;
1275 }
1276
1277 return padpos;
1278}
1279
1280/*
Bob Copelanda180a132010-08-15 13:03:12 -04001281 * This function expects an 802.11 frame and returns the number of
1282 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001283 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001284static int ath5k_add_padding(struct sk_buff *skb)
1285{
1286 int padpos = ath5k_common_padpos(skb);
1287 int padsize = padpos & 3;
1288
1289 if (padsize && skb->len>padpos) {
1290
1291 if (skb_headroom(skb) < padsize)
1292 return -1;
1293
1294 skb_push(skb, padsize);
1295 memmove(skb->data, skb->data+padsize, padpos);
1296 return padsize;
1297 }
1298
1299 return 0;
1300}
1301
1302/*
Bob Copelanda180a132010-08-15 13:03:12 -04001303 * The MAC header is padded to have 32-bit boundary if the
1304 * packet payload is non-zero. The general calculation for
1305 * padsize would take into account odd header lengths:
1306 * padsize = 4 - (hdrlen & 3); however, since only
1307 * even-length headers are used, padding can only be 0 or 2
1308 * bytes and we can optimize this a bit. We must not try to
1309 * remove padding from short control frames that do not have a
1310 * payload.
1311 *
1312 * This function expects an 802.11 frame and returns the number of
1313 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001314 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001315static int ath5k_remove_padding(struct sk_buff *skb)
1316{
1317 int padpos = ath5k_common_padpos(skb);
1318 int padsize = padpos & 3;
1319
1320 if (padsize && skb->len>=padpos+padsize) {
1321 memmove(skb->data + padsize, skb->data, padpos);
1322 skb_pull(skb, padsize);
1323 return padsize;
1324 }
1325
1326 return 0;
1327}
1328
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001329static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001330ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1331 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001332{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001333 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001334
Bruno Randolf8a89f062010-06-16 19:11:51 +09001335 ath5k_remove_padding(skb);
1336
1337 rxs = IEEE80211_SKB_RXCB(skb);
1338
1339 rxs->flag = 0;
1340 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1341 rxs->flag |= RX_FLAG_MMIC_ERROR;
1342
1343 /*
1344 * always extend the mac timestamp, since this information is
1345 * also needed for proper IBSS merging.
1346 *
1347 * XXX: it might be too late to do it here, since rs_tstamp is
1348 * 15bit only. that means TSF extension has to be done within
1349 * 32768usec (about 32ms). it might be necessary to move this to
1350 * the interrupt handler, like it is done in madwifi.
1351 *
1352 * Unfortunately we don't know when the hardware takes the rx
1353 * timestamp (beginning of phy frame, data frame, end of rx?).
1354 * The only thing we know is that it is hardware specific...
1355 * On AR5213 it seems the rx timestamp is at the end of the
1356 * frame, but i'm not sure.
1357 *
1358 * NOTE: mac80211 defines mactime at the beginning of the first
1359 * data symbol. Since we don't have any time references it's
1360 * impossible to comply to that. This affects IBSS merge only
1361 * right now, so it's not too bad...
1362 */
1363 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1364 rxs->flag |= RX_FLAG_TSFT;
1365
1366 rxs->freq = sc->curchan->center_freq;
Bruno Randolf930a7622011-01-19 18:21:13 +09001367 rxs->band = sc->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001368
1369 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1370
1371 rxs->antenna = rs->rs_antenna;
1372
1373 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1374 sc->stats.antenna_rx[rs->rs_antenna]++;
1375 else
1376 sc->stats.antenna_rx[0]++; /* invalid */
1377
1378 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1379 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1380
1381 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Bruno Randolf930a7622011-01-19 18:21:13 +09001382 sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001383 rxs->flag |= RX_FLAG_SHORTPRE;
1384
Bob Copeland0e472252011-01-24 23:32:55 -05001385 trace_ath5k_rx(sc, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001386
1387 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1388
1389 /* check beacons in IBSS mode */
1390 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1391 ath5k_check_ibss_tsf(sc, skb, rxs);
1392
1393 ieee80211_rx(sc->hw, skb);
1394}
1395
Bruno Randolf02a78b42010-06-16 19:11:56 +09001396/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1397 *
1398 * Check if we want to further process this frame or not. Also update
1399 * statistics. Return true if we want this frame, false if not.
1400 */
1401static bool
1402ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1403{
1404 sc->stats.rx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001405 sc->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001406
1407 if (unlikely(rs->rs_status)) {
1408 if (rs->rs_status & AR5K_RXERR_CRC)
1409 sc->stats.rxerr_crc++;
1410 if (rs->rs_status & AR5K_RXERR_FIFO)
1411 sc->stats.rxerr_fifo++;
1412 if (rs->rs_status & AR5K_RXERR_PHY) {
1413 sc->stats.rxerr_phy++;
1414 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1415 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1416 return false;
1417 }
1418 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1419 /*
1420 * Decrypt error. If the error occurred
1421 * because there was no hardware key, then
1422 * let the frame through so the upper layers
1423 * can process it. This is necessary for 5210
1424 * parts which have no way to setup a ``clear''
1425 * key cache entry.
1426 *
1427 * XXX do key cache faulting
1428 */
1429 sc->stats.rxerr_decrypt++;
1430 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1431 !(rs->rs_status & AR5K_RXERR_CRC))
1432 return true;
1433 }
1434 if (rs->rs_status & AR5K_RXERR_MIC) {
1435 sc->stats.rxerr_mic++;
1436 return true;
1437 }
1438
Bob Copeland23538c22010-08-15 13:03:13 -04001439 /* reject any frames with non-crypto errors */
1440 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001441 return false;
1442 }
1443
1444 if (unlikely(rs->rs_more)) {
1445 sc->stats.rxerr_jumbo++;
1446 return false;
1447 }
1448 return true;
1449}
1450
Bruno Randolf8a89f062010-06-16 19:11:51 +09001451static void
1452ath5k_tasklet_rx(unsigned long data)
1453{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001454 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001455 struct sk_buff *skb, *next_skb;
1456 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001457 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001458 struct ath5k_hw *ah = sc->ah;
1459 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001460 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001461 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001462 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001463
1464 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001465 if (list_empty(&sc->rxbuf)) {
1466 ATH5K_WARN(sc, "empty rx buf pool\n");
1467 goto unlock;
1468 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001469 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001470 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1471 BUG_ON(bf->skb == NULL);
1472 skb = bf->skb;
1473 ds = bf->desc;
1474
Bob Copelandc57ca812009-04-15 07:57:35 -04001475 /* bail if HW is still using self-linked descriptor */
1476 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1477 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001478
Bruno Randolfb47f4072008-03-05 18:35:45 +09001479 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001480 if (unlikely(ret == -EINPROGRESS))
1481 break;
1482 else if (unlikely(ret)) {
1483 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001484 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001485 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001486 }
1487
Bruno Randolf02a78b42010-06-16 19:11:56 +09001488 if (ath5k_receive_frame_ok(sc, &rs)) {
1489 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001490
Bruno Randolf02a78b42010-06-16 19:11:56 +09001491 /*
1492 * If we can't replace bf->skb with a new skb under
1493 * memory pressure, just skip this packet
1494 */
1495 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001496 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001497
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001498 dma_unmap_single(sc->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001499 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001500 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001501
1502 skb_put(skb, rs.rs_datalen);
1503
1504 ath5k_receive_frame(sc, skb, &rs);
1505
1506 bf->skb = next_skb;
1507 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001508 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001509next:
1510 list_move_tail(&bf->list, &sc->rxbuf);
1511 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001512unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001513 spin_unlock(&sc->rxbuflock);
1514}
1515
1516
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001517/*************\
1518* TX Handling *
1519\*************/
1520
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001521int
1522ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1523 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001524{
1525 struct ath5k_softc *sc = hw->priv;
1526 struct ath5k_buf *bf;
1527 unsigned long flags;
1528 int padsize;
1529
Bob Copeland0e472252011-01-24 23:32:55 -05001530 trace_ath5k_tx(sc, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001531
1532 /*
1533 * The hardware expects the header padded to 4 byte boundaries.
1534 * If this is not the case, we add the padding after the header.
1535 */
1536 padsize = ath5k_add_padding(skb);
1537 if (padsize < 0) {
1538 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
1539 " headroom to pad");
1540 goto drop_packet;
1541 }
1542
Bruno Randolf925e0b02010-09-17 11:36:35 +09001543 if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
1544 ieee80211_stop_queue(hw, txq->qnum);
1545
Bob Copeland8a63fac2010-09-17 12:45:07 +09001546 spin_lock_irqsave(&sc->txbuflock, flags);
1547 if (list_empty(&sc->txbuf)) {
1548 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
1549 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001550 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001551 goto drop_packet;
1552 }
1553 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
1554 list_del(&bf->list);
1555 sc->txbuf_len--;
1556 if (list_empty(&sc->txbuf))
1557 ieee80211_stop_queues(hw);
1558 spin_unlock_irqrestore(&sc->txbuflock, flags);
1559
1560 bf->skb = skb;
1561
1562 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
1563 bf->skb = NULL;
1564 spin_lock_irqsave(&sc->txbuflock, flags);
1565 list_add_tail(&bf->list, &sc->txbuf);
1566 sc->txbuf_len++;
1567 spin_unlock_irqrestore(&sc->txbuflock, flags);
1568 goto drop_packet;
1569 }
1570 return NETDEV_TX_OK;
1571
1572drop_packet:
1573 dev_kfree_skb_any(skb);
1574 return NETDEV_TX_OK;
1575}
1576
Bruno Randolf14404012010-09-17 11:36:51 +09001577static void
1578ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001579 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001580{
1581 struct ieee80211_tx_info *info;
1582 int i;
1583
1584 sc->stats.tx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001585 sc->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001586 info = IEEE80211_SKB_CB(skb);
1587
1588 ieee80211_tx_info_clear_status(info);
1589 for (i = 0; i < 4; i++) {
1590 struct ieee80211_tx_rate *r =
1591 &info->status.rates[i];
1592
1593 if (ts->ts_rate[i]) {
1594 r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
1595 r->count = ts->ts_retry[i];
1596 } else {
1597 r->idx = -1;
1598 r->count = 0;
1599 }
1600 }
1601
1602 /* count the successful attempt as well */
1603 info->status.rates[ts->ts_final_idx].count++;
1604
1605 if (unlikely(ts->ts_status)) {
1606 sc->stats.ack_fail++;
1607 if (ts->ts_status & AR5K_TXERR_FILT) {
1608 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1609 sc->stats.txerr_filt++;
1610 }
1611 if (ts->ts_status & AR5K_TXERR_XRETRY)
1612 sc->stats.txerr_retry++;
1613 if (ts->ts_status & AR5K_TXERR_FIFO)
1614 sc->stats.txerr_fifo++;
1615 } else {
1616 info->flags |= IEEE80211_TX_STAT_ACK;
1617 info->status.ack_signal = ts->ts_rssi;
1618 }
1619
1620 /*
1621 * Remove MAC header padding before giving the frame
1622 * back to mac80211.
1623 */
1624 ath5k_remove_padding(skb);
1625
1626 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1627 sc->stats.antenna_tx[ts->ts_antenna]++;
1628 else
1629 sc->stats.antenna_tx[0]++; /* invalid */
1630
Bob Copeland0e472252011-01-24 23:32:55 -05001631 trace_ath5k_tx_complete(sc, skb, txq, ts);
Bruno Randolf14404012010-09-17 11:36:51 +09001632 ieee80211_tx_status(sc->hw, skb);
1633}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001634
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001635static void
1636ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1637{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001638 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639 struct ath5k_buf *bf, *bf0;
1640 struct ath5k_desc *ds;
1641 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001642 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643
1644 spin_lock(&txq->lock);
1645 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001646
1647 txq->txq_poll_mark = false;
1648
1649 /* skb might already have been processed last time. */
1650 if (bf->skb != NULL) {
1651 ds = bf->desc;
1652
1653 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1654 if (unlikely(ret == -EINPROGRESS))
1655 break;
1656 else if (unlikely(ret)) {
1657 ATH5K_ERR(sc,
1658 "error %d while processing "
1659 "queue %u\n", ret, txq->qnum);
1660 break;
1661 }
1662
1663 skb = bf->skb;
1664 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001665
1666 dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
1667 DMA_TO_DEVICE);
Bob Copeland0e472252011-01-24 23:32:55 -05001668 ath5k_tx_frame_completed(sc, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001669 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001670
Bob Copelanda05988b2010-04-07 23:55:58 -04001671 /*
1672 * It's possible that the hardware can say the buffer is
1673 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001674 * host memory and moved on.
1675 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001676 */
Bruno Randolf23413292010-09-17 11:37:07 +09001677 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
1678 spin_lock(&sc->txbuflock);
1679 list_move_tail(&bf->list, &sc->txbuf);
1680 sc->txbuf_len++;
1681 txq->txq_len--;
1682 spin_unlock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001683 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001686 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001687 ieee80211_wake_queue(sc->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688}
1689
1690static void
1691ath5k_tasklet_tx(unsigned long data)
1692{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001693 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694 struct ath5k_softc *sc = (void *)data;
1695
Bob Copeland8784d2e2009-07-29 17:32:28 -04001696 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1697 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1698 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001699}
1700
1701
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001702/*****************\
1703* Beacon handling *
1704\*****************/
1705
1706/*
1707 * Setup the beacon frame for transmit.
1708 */
1709static int
Johannes Berge039fa42008-05-15 12:55:29 +02001710ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001711{
1712 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001713 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001714 struct ath5k_hw *ah = sc->ah;
1715 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001716 int ret = 0;
1717 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001719 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001720
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001721 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
1722 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001723 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1724 "skbaddr %llx\n", skb, skb->data, skb->len,
1725 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001726
1727 if (dma_mapping_error(sc->dev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001728 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1729 return -EIO;
1730 }
1731
1732 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001733 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001734
1735 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02001736 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001737 ds->ds_link = bf->daddr; /* self-linked */
1738 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001739 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001740 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001741
1742 /*
1743 * If we use multiple antennas on AP and use
1744 * the Sectored AP scenario, switch antenna every
1745 * 4 beacons to make sure everybody hears our AP.
1746 * When a client tries to associate, hw will keep
1747 * track of the tx antenna to be used for this client
1748 * automaticaly, based on ACKed packets.
1749 *
1750 * Note: AP still listens and transmits RTS on the
1751 * default antenna which is supposed to be an omni.
1752 *
1753 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001754 * multiple antennas (1 omni -- the default -- and 14
1755 * sectors), so if we choose to actually support this
1756 * mode, we need to allow the user to set how many antennas
1757 * we have and tweak the code below to send beacons
1758 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001759 */
1760 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1761 antenna = sc->bsent & 4 ? 2 : 1;
1762
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001763
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001764 /* FIXME: If we are in g mode and rate is a CCK rate
1765 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1766 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001767 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001768 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001769 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001770 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001771 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001772 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001773 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001774 if (ret)
1775 goto err_unmap;
1776
1777 return 0;
1778err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001779 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780 return ret;
1781}
1782
1783/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001784 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1785 * this is called only once at config_bss time, for AP we do it every
1786 * SWBA interrupt so that the TIM will reflect buffered frames.
1787 *
1788 * Called with the beacon lock.
1789 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001790int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001791ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1792{
1793 int ret;
1794 struct ath5k_softc *sc = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001795 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001796 struct sk_buff *skb;
1797
1798 if (WARN_ON(!vif)) {
1799 ret = -EINVAL;
1800 goto out;
1801 }
1802
1803 skb = ieee80211_beacon_get(hw, vif);
1804
1805 if (!skb) {
1806 ret = -ENOMEM;
1807 goto out;
1808 }
1809
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001810 ath5k_txbuf_free_skb(sc, avf->bbuf);
1811 avf->bbuf->skb = skb;
1812 ret = ath5k_beacon_setup(sc, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001813 if (ret)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001814 avf->bbuf->skb = NULL;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001815out:
1816 return ret;
1817}
1818
1819/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001820 * Transmit a beacon frame at SWBA. Dynamic updates to the
1821 * frame contents are done as needed and the slot time is
1822 * also adjusted based on current state.
1823 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001824 * This is called from software irq context (beacontq tasklets)
1825 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826 */
1827static void
1828ath5k_beacon_send(struct ath5k_softc *sc)
1829{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001830 struct ath5k_hw *ah = sc->ah;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001831 struct ieee80211_vif *vif;
1832 struct ath5k_vif *avf;
1833 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001834 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001836 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 /*
1839 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001840 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841 * period and wait for the next. Missed beacons
1842 * indicate a problem and should not occur. If we
1843 * miss too many consecutive beacons reset the device.
1844 */
1845 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1846 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001847 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001848 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001849 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001850 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001851 "stuck beacon time (%u missed)\n",
1852 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09001853 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1854 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04001855 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001856 }
1857 return;
1858 }
1859 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001860 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001861 "resume beacon xmit after %u misses\n",
1862 sc->bmisscount);
1863 sc->bmisscount = 0;
1864 }
1865
Javier Cardonab93996c2010-12-07 13:37:56 -08001866 if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
1867 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001868 u64 tsf = ath5k_hw_get_tsf64(ah);
1869 u32 tsftu = TSF_TO_TU(tsf);
1870 int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
1871 vif = sc->bslot[(slot + 1) % ATH_BCBUF];
1872 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1873 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
1874 (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
1875 } else /* only one interface */
1876 vif = sc->bslot[0];
1877
1878 if (!vif)
1879 return;
1880
1881 avf = (void *)vif->drv_priv;
1882 bf = avf->bbuf;
1883 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
1884 sc->opmode == NL80211_IFTYPE_MONITOR)) {
1885 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1886 return;
1887 }
1888
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001889 /*
1890 * Stop any current dma and put the new frame on the queue.
1891 * This should never fail since we check above that no frames
1892 * are still pending on the queue.
1893 */
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001894 if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001895 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896 /* NB: hw still stops DMA, so proceed */
1897 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001898
Javier Cardonad82b5772010-12-07 13:35:55 -08001899 /* refresh the beacon for AP or MESH mode */
1900 if (sc->opmode == NL80211_IFTYPE_AP ||
1901 sc->opmode == NL80211_IFTYPE_MESH_POINT)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001902 ath5k_beacon_update(sc->hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04001903
Bob Copeland0e472252011-01-24 23:32:55 -05001904 trace_ath5k_tx(sc, bf->skb, &sc->txqs[sc->bhalq]);
1905
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001906 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
1907 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001908 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001909 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1910
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001911 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001912 while (skb) {
1913 ath5k_tx_queue(sc->hw, skb, sc->cabq);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001914 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001915 }
1916
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001917 sc->bsent++;
1918}
1919
Bruno Randolf9804b982008-01-19 18:17:59 +09001920/**
1921 * ath5k_beacon_update_timers - update beacon timers
1922 *
1923 * @sc: struct ath5k_softc pointer we are operating on
1924 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1925 * beacon timer update based on the current HW TSF.
1926 *
1927 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1928 * of a received beacon or the current local hardware TSF and write it to the
1929 * beacon timer registers.
1930 *
1931 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001932 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001933 * when we otherwise know we have to update the timers, but we keep it in this
1934 * function to have it all together in one place.
1935 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001936void
Bruno Randolf9804b982008-01-19 18:17:59 +09001937ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001938{
1939 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09001940 u32 nexttbtt, intval, hw_tu, bc_tu;
1941 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001942
1943 intval = sc->bintval & AR5K_BEACON_PERIOD;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001944 if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
1945 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1946 if (intval < 15)
1947 ATH5K_WARN(sc, "intval %u is too low, min 15\n",
1948 intval);
1949 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001950 if (WARN_ON(!intval))
1951 return;
1952
Bruno Randolf9804b982008-01-19 18:17:59 +09001953 /* beacon TSF converted to TU */
1954 bc_tu = TSF_TO_TU(bc_tsf);
1955
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001956 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001957 hw_tsf = ath5k_hw_get_tsf64(ah);
1958 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001959
Bruno Randolf11f21df2010-09-27 12:22:26 +09001960#define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
1961 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
1962 * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1963 * configuration we need to make sure it is bigger than that. */
1964
Bruno Randolf9804b982008-01-19 18:17:59 +09001965 if (bc_tsf == -1) {
1966 /*
1967 * no beacons received, called internally.
1968 * just need to refresh timers based on HW TSF.
1969 */
1970 nexttbtt = roundup(hw_tu + FUDGE, intval);
1971 } else if (bc_tsf == 0) {
1972 /*
1973 * no beacon received, probably called by ath5k_reset_tsf().
1974 * reset TSF to start with 0.
1975 */
1976 nexttbtt = intval;
1977 intval |= AR5K_BEACON_RESET_TSF;
1978 } else if (bc_tsf > hw_tsf) {
1979 /*
1980 * beacon received, SW merge happend but HW TSF not yet updated.
1981 * not possible to reconfigure timers yet, but next time we
1982 * receive a beacon with the same BSSID, the hardware will
1983 * automatically update the TSF and then we need to reconfigure
1984 * the timers.
1985 */
1986 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1987 "need to wait for HW TSF sync\n");
1988 return;
1989 } else {
1990 /*
1991 * most important case for beacon synchronization between STA.
1992 *
1993 * beacon received and HW TSF has been already updated by HW.
1994 * update next TBTT based on the TSF of the beacon, but make
1995 * sure it is ahead of our local TSF timer.
1996 */
1997 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
1998 }
1999#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002000
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002001 sc->nexttbtt = nexttbtt;
2002
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002004 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002005
2006 /*
2007 * debugging output last in order to preserve the time critical aspect
2008 * of this function
2009 */
2010 if (bc_tsf == -1)
2011 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2012 "reconfigured timers based on HW TSF\n");
2013 else if (bc_tsf == 0)
2014 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2015 "reset HW TSF and timers\n");
2016 else
2017 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2018 "updated timers based on beacon TSF\n");
2019
2020 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002021 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2022 (unsigned long long) bc_tsf,
2023 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002024 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2025 intval & AR5K_BEACON_PERIOD,
2026 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2027 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028}
2029
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002030/**
2031 * ath5k_beacon_config - Configure the beacon queues and interrupts
2032 *
2033 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002035 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002036 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002038void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039ath5k_beacon_config(struct ath5k_softc *sc)
2040{
2041 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002042 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043
Bob Copeland21800492009-07-04 12:59:52 -04002044 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002046 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002047
Bob Copeland21800492009-07-04 12:59:52 -04002048 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002050 * In IBSS mode we use a self-linked tx descriptor and let the
2051 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002052 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002053 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002054 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002055 */
2056 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002058 sc->imask |= AR5K_INT_SWBA;
2059
Jiri Slabyda966bc2008-10-12 22:54:10 +02002060 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002061 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002062 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002063 } else
2064 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002065 } else {
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02002066 ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002068
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002069 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002070 mmiowb();
2071 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002072}
2073
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002074static void ath5k_tasklet_beacon(unsigned long data)
2075{
2076 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2077
2078 /*
2079 * Software beacon alert--time to send a beacon.
2080 *
2081 * In IBSS mode we use this interrupt just to
2082 * keep track of the next TBTT (target beacon
2083 * transmission time) in order to detect wether
2084 * automatic TSF updates happened.
2085 */
2086 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2087 /* XXX: only if VEOL suppported */
2088 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2089 sc->nexttbtt += sc->bintval;
2090 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2091 "SWBA nexttbtt: %x hw_tu: %x "
2092 "TSF: %llx\n",
2093 sc->nexttbtt,
2094 TSF_TO_TU(tsf),
2095 (unsigned long long) tsf);
2096 } else {
2097 spin_lock(&sc->block);
2098 ath5k_beacon_send(sc);
2099 spin_unlock(&sc->block);
2100 }
2101}
2102
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002103
2104/********************\
2105* Interrupt handling *
2106\********************/
2107
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002108static void
2109ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2110{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002111 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2112 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2113 /* run ANI only when full calibration is not active */
2114 ah->ah_cal_next_ani = jiffies +
2115 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2116 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2117
2118 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002119 ah->ah_cal_next_full = jiffies +
2120 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2121 tasklet_schedule(&ah->ah_sc->calib);
2122 }
2123 /* we could use SWI to generate enough interrupts to meet our
2124 * calibration interval requirements, if necessary:
2125 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2126}
2127
Felix Fietkau132b1c32010-12-02 10:26:56 +01002128irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002129ath5k_intr(int irq, void *dev_id)
2130{
2131 struct ath5k_softc *sc = dev_id;
2132 struct ath5k_hw *ah = sc->ah;
2133 enum ath5k_int status;
2134 unsigned int counter = 1000;
2135
2136 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +01002137 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2138 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002139 return IRQ_NONE;
2140
2141 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002142 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2143 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2144 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002145 if (unlikely(status & AR5K_INT_FATAL)) {
2146 /*
2147 * Fatal errors are unrecoverable.
2148 * Typically these are caused by DMA errors.
2149 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002150 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2151 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002152 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002153 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002154 /*
2155 * Receive buffers are full. Either the bus is busy or
2156 * the CPU is not fast enough to process all received
2157 * frames.
2158 * Older chipsets need a reset to come out of this
2159 * condition, but we treat it as RX for newer chips.
2160 * We don't know exactly which versions need a reset -
2161 * this guess is copied from the HAL.
2162 */
2163 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002164 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2165 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2166 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002167 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002168 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002169 else
2170 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002171 } else {
2172 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002173 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174 }
2175 if (status & AR5K_INT_RXEOL) {
2176 /*
2177 * NB: the hardware should re-read the link when
2178 * RXE bit is written, but it doesn't work at
2179 * least on older hardware revs.
2180 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002181 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002182 }
2183 if (status & AR5K_INT_TXURN) {
2184 /* bump tx trigger level */
2185 ath5k_hw_update_tx_triglevel(ah, true);
2186 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002187 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002188 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002189 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2190 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002191 tasklet_schedule(&sc->txtq);
2192 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002193 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194 }
2195 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002196 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002197 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002198 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002200 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002201 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002202
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002204
2205 if (ath5k_get_bus_type(ah) == ATH_AHB)
2206 break;
2207
Bob Copeland2516baa2009-04-27 22:18:10 -04002208 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002209
2210 if (unlikely(!counter))
2211 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2212
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002213 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002214
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215 return IRQ_HANDLED;
2216}
2217
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002218/*
2219 * Periodically recalibrate the PHY to account
2220 * for temperature/environment changes.
2221 */
2222static void
Nick Kossifidis6e220662009-08-10 03:31:31 +03002223ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224{
2225 struct ath5k_softc *sc = (void *)data;
2226 struct ath5k_hw *ah = sc->ah;
2227
Nick Kossifidis6e220662009-08-10 03:31:31 +03002228 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002229 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e220662009-08-10 03:31:31 +03002230
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002231 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002232 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2233 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002234
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002235 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236 /*
2237 * Rfgain is out of bounds, reset the chip
2238 * to load new gain values.
2239 */
2240 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002241 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002242 }
2243 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2244 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002245 ieee80211_frequency_to_channel(
2246 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002248 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002249 * doesn't.
2250 * TODO: We should stop TX here, so that it doesn't interfere.
2251 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002252 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2253 ah->ah_cal_next_nf = jiffies +
2254 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002255 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002256 }
Nick Kossifidis6e220662009-08-10 03:31:31 +03002257
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002258 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259}
2260
2261
Bruno Randolf2111ac02010-04-02 18:44:08 +09002262static void
2263ath5k_tasklet_ani(unsigned long data)
2264{
2265 struct ath5k_softc *sc = (void *)data;
2266 struct ath5k_hw *ah = sc->ah;
2267
2268 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2269 ath5k_ani_calibration(ah);
2270 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271}
2272
2273
Bruno Randolf4edd7612010-09-17 11:36:56 +09002274static void
2275ath5k_tx_complete_poll_work(struct work_struct *work)
2276{
2277 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2278 tx_complete_work.work);
2279 struct ath5k_txq *txq;
2280 int i;
2281 bool needreset = false;
2282
2283 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
2284 if (sc->txqs[i].setup) {
2285 txq = &sc->txqs[i];
2286 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002287 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002288 if (txq->txq_poll_mark) {
2289 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
2290 "TX queue stuck %d\n",
2291 txq->qnum);
2292 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002293 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002294 spin_unlock_bh(&txq->lock);
2295 break;
2296 } else {
2297 txq->txq_poll_mark = true;
2298 }
2299 }
2300 spin_unlock_bh(&txq->lock);
2301 }
2302 }
2303
2304 if (needreset) {
2305 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2306 "TX queues stuck, resetting\n");
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002307 ath5k_reset(sc, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002308 }
2309
2310 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2311 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2312}
2313
2314
Bob Copeland8a63fac2010-09-17 12:45:07 +09002315/*************************\
2316* Initialization routines *
2317\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002318
Felix Fietkau132b1c32010-12-02 10:26:56 +01002319int
2320ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
2321{
2322 struct ieee80211_hw *hw = sc->hw;
2323 struct ath_common *common;
2324 int ret;
2325 int csz;
2326
2327 /* Initialize driver private data */
2328 SET_IEEE80211_DEV(hw, sc->dev);
2329 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002330 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2331 IEEE80211_HW_SIGNAL_DBM |
2332 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002333
2334 hw->wiphy->interface_modes =
2335 BIT(NL80211_IFTYPE_AP) |
2336 BIT(NL80211_IFTYPE_STATION) |
2337 BIT(NL80211_IFTYPE_ADHOC) |
2338 BIT(NL80211_IFTYPE_MESH_POINT);
2339
Bruno Randolf3de135d2010-12-16 11:30:33 +09002340 /* both antennas can be configured as RX or TX */
2341 hw->wiphy->available_antennas_tx = 0x3;
2342 hw->wiphy->available_antennas_rx = 0x3;
2343
Felix Fietkau132b1c32010-12-02 10:26:56 +01002344 hw->extra_tx_headroom = 2;
2345 hw->channel_change_time = 5000;
2346
2347 /*
2348 * Mark the device as detached to avoid processing
2349 * interrupts until setup is complete.
2350 */
2351 __set_bit(ATH_STAT_INVALID, sc->status);
2352
2353 sc->opmode = NL80211_IFTYPE_STATION;
2354 sc->bintval = 1000;
2355 mutex_init(&sc->lock);
2356 spin_lock_init(&sc->rxbuflock);
2357 spin_lock_init(&sc->txbuflock);
2358 spin_lock_init(&sc->block);
2359
2360
2361 /* Setup interrupt handler */
2362 ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
2363 if (ret) {
2364 ATH5K_ERR(sc, "request_irq failed\n");
2365 goto err;
2366 }
2367
2368 /* If we passed the test, malloc an ath5k_hw struct */
2369 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
2370 if (!sc->ah) {
2371 ret = -ENOMEM;
2372 ATH5K_ERR(sc, "out of memory\n");
2373 goto err_irq;
2374 }
2375
2376 sc->ah->ah_sc = sc;
2377 sc->ah->ah_iobase = sc->iobase;
2378 common = ath5k_hw_common(sc->ah);
2379 common->ops = &ath5k_common_ops;
2380 common->bus_ops = bus_ops;
2381 common->ah = sc->ah;
2382 common->hw = hw;
2383 common->priv = sc;
2384
2385 /*
2386 * Cache line size is used to size and align various
2387 * structures used to communicate with the hardware.
2388 */
2389 ath5k_read_cachesize(common, &csz);
2390 common->cachelsz = csz << 2; /* convert to bytes */
2391
2392 spin_lock_init(&common->cc_lock);
2393
2394 /* Initialize device */
2395 ret = ath5k_hw_init(sc);
2396 if (ret)
2397 goto err_free_ah;
2398
2399 /* set up multi-rate retry capabilities */
2400 if (sc->ah->ah_version == AR5K_AR5212) {
2401 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002402 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2403 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002404 }
2405
2406 hw->vif_data_size = sizeof(struct ath5k_vif);
2407
2408 /* Finish private driver data initialization */
2409 ret = ath5k_init(hw);
2410 if (ret)
2411 goto err_ah;
2412
2413 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2414 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
2415 sc->ah->ah_mac_srev,
2416 sc->ah->ah_phy_revision);
2417
2418 if (!sc->ah->ah_single_chip) {
2419 /* Single chip radio (!RF5111) */
2420 if (sc->ah->ah_radio_5ghz_revision &&
2421 !sc->ah->ah_radio_2ghz_revision) {
2422 /* No 5GHz support -> report 2GHz radio */
2423 if (!test_bit(AR5K_MODE_11A,
2424 sc->ah->ah_capabilities.cap_mode)) {
2425 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2426 ath5k_chip_name(AR5K_VERSION_RAD,
2427 sc->ah->ah_radio_5ghz_revision),
2428 sc->ah->ah_radio_5ghz_revision);
2429 /* No 2GHz support (5110 and some
2430 * 5Ghz only cards) -> report 5Ghz radio */
2431 } else if (!test_bit(AR5K_MODE_11B,
2432 sc->ah->ah_capabilities.cap_mode)) {
2433 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2434 ath5k_chip_name(AR5K_VERSION_RAD,
2435 sc->ah->ah_radio_5ghz_revision),
2436 sc->ah->ah_radio_5ghz_revision);
2437 /* Multiband radio */
2438 } else {
2439 ATH5K_INFO(sc, "RF%s multiband radio found"
2440 " (0x%x)\n",
2441 ath5k_chip_name(AR5K_VERSION_RAD,
2442 sc->ah->ah_radio_5ghz_revision),
2443 sc->ah->ah_radio_5ghz_revision);
2444 }
2445 }
2446 /* Multi chip radio (RF5111 - RF2111) ->
2447 * report both 2GHz/5GHz radios */
2448 else if (sc->ah->ah_radio_5ghz_revision &&
2449 sc->ah->ah_radio_2ghz_revision){
2450 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2451 ath5k_chip_name(AR5K_VERSION_RAD,
2452 sc->ah->ah_radio_5ghz_revision),
2453 sc->ah->ah_radio_5ghz_revision);
2454 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2455 ath5k_chip_name(AR5K_VERSION_RAD,
2456 sc->ah->ah_radio_2ghz_revision),
2457 sc->ah->ah_radio_2ghz_revision);
2458 }
2459 }
2460
2461 ath5k_debug_init_device(sc);
2462
2463 /* ready to process interrupts */
2464 __clear_bit(ATH_STAT_INVALID, sc->status);
2465
2466 return 0;
2467err_ah:
2468 ath5k_hw_deinit(sc->ah);
2469err_free_ah:
2470 kfree(sc->ah);
2471err_irq:
2472 free_irq(sc->irq, sc);
2473err:
2474 return ret;
2475}
2476
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002477static int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002478ath5k_stop_locked(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002480 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002481
Bob Copeland8a63fac2010-09-17 12:45:07 +09002482 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2483 test_bit(ATH_STAT_INVALID, sc->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002484
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002485 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002486 * Shutdown the hardware and driver:
2487 * stop output from above
2488 * disable interrupts
2489 * turn off timers
2490 * turn off the radio
2491 * clear transmit machinery
2492 * clear receive machinery
2493 * drain and release tx queues
2494 * reclaim beacon resources
2495 * power down hardware
2496 *
2497 * Note that some of this work is not possible if the
2498 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002499 */
Bob Copeland8a63fac2010-09-17 12:45:07 +09002500 ieee80211_stop_queues(sc->hw);
2501
2502 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2503 ath5k_led_off(sc);
2504 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002505 synchronize_irq(sc->irq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002506 ath5k_rx_stop(sc);
Nick Kossifidis80dac9ee2010-11-23 20:45:38 +02002507 ath5k_hw_dma_stop(ah);
2508 ath5k_drain_tx_buffs(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002509 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510 }
2511
Bob Copeland8a63fac2010-09-17 12:45:07 +09002512 return 0;
2513}
2514
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002515int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002516ath5k_init_hw(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002517{
2518 struct ath5k_hw *ah = sc->ah;
2519 struct ath_common *common = ath5k_hw_common(ah);
2520 int ret, i;
2521
2522 mutex_lock(&sc->lock);
2523
2524 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2525
2526 /*
2527 * Stop anything previously setup. This is safe
2528 * no matter this is the first time through or not.
2529 */
2530 ath5k_stop_locked(sc);
2531
2532 /*
2533 * The basic interface to setting the hardware in a good
2534 * state is ``reset''. On return the hardware is known to
2535 * be powered up and with interrupts disabled. This must
2536 * be followed by initialization of the appropriate bits
2537 * and then setup of the interrupt mask.
2538 */
2539 sc->curchan = sc->hw->conf.channel;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002540 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2541 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2542 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2543
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002544 ret = ath5k_reset(sc, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002545 if (ret)
2546 goto done;
2547
2548 ath5k_rfkill_hw_start(ah);
2549
2550 /*
2551 * Reset the key cache since some parts do not reset the
2552 * contents on initial power up or resume from suspend.
2553 */
2554 for (i = 0; i < common->keymax; i++)
2555 ath_hw_keyreset(common, (u16) i);
2556
Nick Kossifidis61cde032010-11-23 21:12:23 +02002557 /* Use higher rates for acks instead of base
2558 * rate */
2559 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002560
2561 for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
2562 sc->bslot[i] = NULL;
2563
Bob Copeland8a63fac2010-09-17 12:45:07 +09002564 ret = 0;
2565done:
2566 mmiowb();
2567 mutex_unlock(&sc->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002568
2569 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2570 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2571
Bob Copeland8a63fac2010-09-17 12:45:07 +09002572 return ret;
2573}
2574
2575static void stop_tasklets(struct ath5k_softc *sc)
2576{
2577 tasklet_kill(&sc->rxtq);
2578 tasklet_kill(&sc->txtq);
2579 tasklet_kill(&sc->calib);
2580 tasklet_kill(&sc->beacontq);
2581 tasklet_kill(&sc->ani_tasklet);
2582}
2583
2584/*
2585 * Stop the device, grabbing the top-level lock to protect
2586 * against concurrent entry through ath5k_init (which can happen
2587 * if another thread does a system call and the thread doing the
2588 * stop is preempted).
2589 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002590int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002591ath5k_stop_hw(struct ath5k_softc *sc)
2592{
2593 int ret;
2594
2595 mutex_lock(&sc->lock);
2596 ret = ath5k_stop_locked(sc);
2597 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2598 /*
2599 * Don't set the card in full sleep mode!
2600 *
2601 * a) When the device is in this state it must be carefully
2602 * woken up or references to registers in the PCI clock
2603 * domain may freeze the bus (and system). This varies
2604 * by chip and is mostly an issue with newer parts
2605 * (madwifi sources mentioned srev >= 0x78) that go to
2606 * sleep more quickly.
2607 *
2608 * b) On older chips full sleep results a weird behaviour
2609 * during wakeup. I tested various cards with srev < 0x78
2610 * and they don't wake up after module reload, a second
2611 * module reload is needed to bring the card up again.
2612 *
2613 * Until we figure out what's going on don't enable
2614 * full chip reset on any chip (this is what Legacy HAL
2615 * and Sam's HAL do anyway). Instead Perform a full reset
2616 * on the device (same as initial state after attach) and
2617 * leave it idle (keep MAC/BB on warm reset) */
2618 ret = ath5k_hw_on_hold(sc->ah);
2619
2620 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2621 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623
Bob Copeland8a63fac2010-09-17 12:45:07 +09002624 mmiowb();
2625 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002626
Bob Copeland8a63fac2010-09-17 12:45:07 +09002627 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628
Bruno Randolf4edd7612010-09-17 11:36:56 +09002629 cancel_delayed_work_sync(&sc->tx_complete_work);
2630
Bob Copeland8a63fac2010-09-17 12:45:07 +09002631 ath5k_rfkill_hw_stop(sc->ah);
2632
2633 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002634}
2635
Bob Copeland209d8892009-05-07 08:09:08 -04002636/*
2637 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2638 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002639 *
2640 * This should be called with sc->lock.
Bob Copeland209d8892009-05-07 08:09:08 -04002641 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002642static int
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002643ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
2644 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002646 struct ath5k_hw *ah = sc->ah;
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002647 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002648 int ret, ani_mode;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649
2650 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651
Bob Copeland450464d2010-07-13 11:32:41 -04002652 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002653 synchronize_irq(sc->irq);
Bob Copeland450464d2010-07-13 11:32:41 -04002654 stop_tasklets(sc);
2655
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002656 /* Save ani mode and disable ANI durring
2657 * reset. If we don't we might get false
2658 * PHY error interrupts. */
2659 ani_mode = ah->ah_sc->ani_state.ani_mode;
2660 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2661
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002662 /* We are going to empty hw queues
2663 * so we should also free any remaining
2664 * tx buffers */
2665 ath5k_drain_tx_buffs(sc);
Bruno Randolf930a7622011-01-19 18:21:13 +09002666 if (chan)
Bob Copeland209d8892009-05-07 08:09:08 -04002667 sc->curchan = chan;
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002668 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
2669 skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002670 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002671 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2672 goto err;
2673 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002674
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002675 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002676 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677 ATH5K_ERR(sc, "can't start recv logic\n");
2678 goto err;
2679 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002680
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002681 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002682
Bruno Randolfac559522010-05-19 10:30:55 +09002683 ah->ah_cal_next_full = jiffies;
2684 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002685 ah->ah_cal_next_nf = jiffies;
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002686 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002687
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002688 /* clear survey data and cycle counters */
2689 memset(&sc->survey, 0, sizeof(sc->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002690 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002691 ath_hw_cycle_counters_update(common);
2692 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2693 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002694 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002695
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002696 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002697 * Change channels and update the h/w rate map if we're switching;
2698 * e.g. 11a to 11b/g.
2699 *
2700 * We may be doing a reset in response to an ioctl that changes the
2701 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002702 *
2703 * XXX needed?
2704 */
2705/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002706
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002707 ath5k_beacon_config(sc);
2708 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002709
Bruno Randolf397f3852010-05-19 10:30:49 +09002710 ieee80211_wake_queues(sc->hw);
2711
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712 return 0;
2713err:
2714 return ret;
2715}
2716
Bob Copeland5faaff72010-07-13 11:32:40 -04002717static void ath5k_reset_work(struct work_struct *work)
2718{
2719 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2720 reset_work);
2721
2722 mutex_lock(&sc->lock);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002723 ath5k_reset(sc, NULL, true);
Bob Copeland5faaff72010-07-13 11:32:40 -04002724 mutex_unlock(&sc->lock);
2725}
2726
Bob Copeland8a63fac2010-09-17 12:45:07 +09002727static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002728ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002729{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002730
Bob Copeland8a63fac2010-09-17 12:45:07 +09002731 struct ath5k_softc *sc = hw->priv;
2732 struct ath5k_hw *ah = sc->ah;
2733 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002734 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002735 u8 mac[ETH_ALEN] = {};
2736 int ret;
2737
Bob Copeland8a63fac2010-09-17 12:45:07 +09002738
2739 /*
2740 * Check if the MAC has multi-rate retry support.
2741 * We do this by trying to setup a fake extended
2742 * descriptor. MACs that don't have support will
2743 * return false w/o doing anything. MACs that do
2744 * support it will return true w/o doing anything.
2745 */
2746 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2747
2748 if (ret < 0)
2749 goto err;
2750 if (ret > 0)
2751 __set_bit(ATH_STAT_MRRETRY, sc->status);
2752
2753 /*
2754 * Collect the channel list. The 802.11 layer
2755 * is resposible for filtering this list based
2756 * on settings like the phy mode and regulatory
2757 * domain restrictions.
2758 */
2759 ret = ath5k_setup_bands(hw);
2760 if (ret) {
2761 ATH5K_ERR(sc, "can't get channels\n");
2762 goto err;
2763 }
2764
Bob Copeland8a63fac2010-09-17 12:45:07 +09002765 /*
2766 * Allocate tx+rx descriptors and populate the lists.
2767 */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002768 ret = ath5k_desc_alloc(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002769 if (ret) {
2770 ATH5K_ERR(sc, "can't allocate descriptors\n");
2771 goto err;
2772 }
2773
2774 /*
2775 * Allocate hardware transmit queues: one queue for
2776 * beacon frames and one data queue for each QoS
2777 * priority. Note that hw functions handle resetting
2778 * these queues at the needed time.
2779 */
2780 ret = ath5k_beaconq_setup(ah);
2781 if (ret < 0) {
2782 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
2783 goto err_desc;
2784 }
2785 sc->bhalq = ret;
2786 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
2787 if (IS_ERR(sc->cabq)) {
2788 ATH5K_ERR(sc, "can't setup cab queue\n");
2789 ret = PTR_ERR(sc->cabq);
2790 goto err_bhal;
2791 }
2792
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002793 /* 5211 and 5212 usually support 10 queues but we better rely on the
2794 * capability information */
2795 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2796 /* This order matches mac80211's queue priority, so we can
2797 * directly use the mac80211 queue number without any mapping */
2798 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2799 if (IS_ERR(txq)) {
2800 ATH5K_ERR(sc, "can't setup xmit queue\n");
2801 ret = PTR_ERR(txq);
2802 goto err_queues;
2803 }
2804 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2805 if (IS_ERR(txq)) {
2806 ATH5K_ERR(sc, "can't setup xmit queue\n");
2807 ret = PTR_ERR(txq);
2808 goto err_queues;
2809 }
2810 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2811 if (IS_ERR(txq)) {
2812 ATH5K_ERR(sc, "can't setup xmit queue\n");
2813 ret = PTR_ERR(txq);
2814 goto err_queues;
2815 }
2816 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2817 if (IS_ERR(txq)) {
2818 ATH5K_ERR(sc, "can't setup xmit queue\n");
2819 ret = PTR_ERR(txq);
2820 goto err_queues;
2821 }
2822 hw->queues = 4;
2823 } else {
2824 /* older hardware (5210) can only support one data queue */
2825 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2826 if (IS_ERR(txq)) {
2827 ATH5K_ERR(sc, "can't setup xmit queue\n");
2828 ret = PTR_ERR(txq);
2829 goto err_queues;
2830 }
2831 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002832 }
2833
2834 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
2835 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
2836 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
2837 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
2838 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
2839
2840 INIT_WORK(&sc->reset_work, ath5k_reset_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002841 INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002842
2843 ret = ath5k_eeprom_read_mac(ah, mac);
2844 if (ret) {
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002845 ATH5K_ERR(sc, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002846 goto err_queues;
2847 }
2848
2849 SET_IEEE80211_PERM_ADDR(hw, mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002850 memcpy(&sc->lladdr, mac, ETH_ALEN);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002851 /* All MAC address bits matter for ACKs */
Ben Greear62c58fb2010-10-08 12:01:15 -07002852 ath5k_update_bssid_mask_and_opmode(sc, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002853
2854 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2855 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2856 if (ret) {
2857 ATH5K_ERR(sc, "can't initialize regulatory system\n");
2858 goto err_queues;
2859 }
2860
2861 ret = ieee80211_register_hw(hw);
2862 if (ret) {
2863 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
2864 goto err_queues;
2865 }
2866
2867 if (!ath_is_world_regd(regulatory))
2868 regulatory_hint(hw->wiphy, regulatory->alpha2);
2869
2870 ath5k_init_leds(sc);
2871
2872 ath5k_sysfs_register(sc);
2873
2874 return 0;
2875err_queues:
2876 ath5k_txq_release(sc);
2877err_bhal:
2878 ath5k_hw_release_tx_queue(ah, sc->bhalq);
2879err_desc:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002880 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002881err:
2882 return ret;
2883}
2884
Felix Fietkau132b1c32010-12-02 10:26:56 +01002885void
2886ath5k_deinit_softc(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002887{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002888 struct ieee80211_hw *hw = sc->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002889
2890 /*
2891 * NB: the order of these is important:
2892 * o call the 802.11 layer before detaching ath5k_hw to
2893 * ensure callbacks into the driver to delete global
2894 * key cache entries can be handled
2895 * o reclaim the tx queue data structures after calling
2896 * the 802.11 layer as we'll get called back to reclaim
2897 * node state and potentially want to use them
2898 * o to cleanup the tx queues the hal is called, so detach
2899 * it last
2900 * XXX: ??? detach ath5k_hw ???
2901 * Other than that, it's straightforward...
2902 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002903 ath5k_debug_finish_device(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002904 ieee80211_unregister_hw(hw);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002905 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002906 ath5k_txq_release(sc);
2907 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
2908 ath5k_unregister_leds(sc);
2909
2910 ath5k_sysfs_unregister(sc);
2911 /*
2912 * NB: can't reclaim these until after ieee80211_ifdetach
2913 * returns because we'll get called back to reclaim node
2914 * state and potentially want to use them.
2915 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002916 ath5k_hw_deinit(sc->ah);
2917 free_irq(sc->irq, sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002918}
2919
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002920bool
2921ath_any_vif_assoc(struct ath5k_softc *sc)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002922{
2923 struct ath_vif_iter_data iter_data;
2924 iter_data.hw_macaddr = NULL;
2925 iter_data.any_assoc = false;
2926 iter_data.need_set_hw_addr = false;
2927 iter_data.found_active = true;
2928
2929 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
2930 &iter_data);
2931 return iter_data.any_assoc;
2932}
2933
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002934void
Martin Xu02969b32008-11-24 10:49:27 +08002935set_beacon_filter(struct ieee80211_hw *hw, bool enable)
2936{
2937 struct ath5k_softc *sc = hw->priv;
2938 struct ath5k_hw *ah = sc->ah;
2939 u32 rfilt;
2940 rfilt = ath5k_hw_get_rx_filter(ah);
2941 if (enable)
2942 rfilt |= AR5K_RX_FILTER_BEACON;
2943 else
2944 rfilt &= ~AR5K_RX_FILTER_BEACON;
2945 ath5k_hw_set_rx_filter(ah, rfilt);
2946 sc->filter_flags = rfilt;
2947}