blob: d07df22a5ec6c6b0611bf43d757575bc05762ead [file] [log] [blame]
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030013#include <linux/init.h>
14#include <linux/module.h>
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -030015#include <linux/io.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030016#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/errno.h>
19#include <linux/fs.h>
20#include <linux/interrupt.h>
21#include <linux/kernel.h>
22#include <linux/mm.h>
23#include <linux/moduleparam.h>
24#include <linux/time.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030025#include <linux/device.h>
26#include <linux/platform_device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030027#include <linux/clk.h>
Jonathan Camerond514eda2009-11-04 14:18:04 -030028#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030030
31#include <media/v4l2-common.h>
32#include <media/v4l2-dev.h>
Paulius Zaleckas092d3922008-07-11 20:50:31 -030033#include <media/videobuf-dma-sg.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030034#include <media/soc_camera.h>
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -030035#include <media/soc_mediabus.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030036
37#include <linux/videodev2.h>
38
Eric Miaocfbaf4d2009-01-02 12:16:02 -030039#include <mach/dma.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010040#include <mach/camera.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030041
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -030042#define PXA_CAM_VERSION "0.0.6"
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030043#define PXA_CAM_DRV_NAME "pxa27x-camera"
44
Eric Miao5ca11fa2008-12-18 11:15:50 -030045/* Camera Interface */
46#define CICR0 0x0000
47#define CICR1 0x0004
48#define CICR2 0x0008
49#define CICR3 0x000C
50#define CICR4 0x0010
51#define CISR 0x0014
52#define CIFR 0x0018
53#define CITOR 0x001C
54#define CIBR0 0x0028
55#define CIBR1 0x0030
56#define CIBR2 0x0038
57
58#define CICR0_DMAEN (1 << 31) /* DMA request enable */
59#define CICR0_PAR_EN (1 << 30) /* Parity enable */
60#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
61#define CICR0_ENB (1 << 28) /* Camera interface enable */
62#define CICR0_DIS (1 << 27) /* Camera interface disable */
63#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
64#define CICR0_TOM (1 << 9) /* Time-out mask */
65#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
66#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
67#define CICR0_EOLM (1 << 6) /* End-of-line mask */
68#define CICR0_PERRM (1 << 5) /* Parity-error mask */
69#define CICR0_QDM (1 << 4) /* Quick-disable mask */
70#define CICR0_CDM (1 << 3) /* Disable-done mask */
71#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
72#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
73#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
74
75#define CICR1_TBIT (1 << 31) /* Transparency bit */
76#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
77#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
78#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
79#define CICR1_RGB_F (1 << 11) /* RGB format */
80#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
81#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
82#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
83#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
84#define CICR1_DW (0x7 << 0) /* Data width mask */
85
86#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
87 wait count mask */
88#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
89 wait count mask */
90#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
91#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
92 wait count mask */
93#define CICR2_FSW (0x7 << 0) /* Frame stabilization
94 wait count mask */
95
96#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
97 wait count mask */
98#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
99 wait count mask */
100#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
101#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
102 wait count mask */
103#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
104
105#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
106#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
107#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
108#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
109#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
110#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
111#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
112#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
113
114#define CISR_FTO (1 << 15) /* FIFO time-out */
115#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
116#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
117#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
118#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
119#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
120#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
121#define CISR_EOL (1 << 8) /* End of line */
122#define CISR_PAR_ERR (1 << 7) /* Parity error */
123#define CISR_CQD (1 << 6) /* Camera interface quick disable */
124#define CISR_CDD (1 << 5) /* Camera interface disable done */
125#define CISR_SOF (1 << 4) /* Start of frame */
126#define CISR_EOF (1 << 3) /* End of frame */
127#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
128#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
129#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
130
131#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
132#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
133#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
134#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
135#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
136#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
137#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
138#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
139
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300140#define CICR0_SIM_MP (0 << 24)
141#define CICR0_SIM_SP (1 << 24)
142#define CICR0_SIM_MS (2 << 24)
143#define CICR0_SIM_EP (3 << 24)
144#define CICR0_SIM_ES (4 << 24)
145
146#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
147#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300148#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
149#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
150#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300151
152#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
153#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
154#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
155#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
156#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
157
158#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
159#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
160#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
161#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
162
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300163#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
164 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
165 CICR0_EOFM | CICR0_FOM)
166
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300167/*
168 * Structures
169 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300170enum pxa_camera_active_dma {
171 DMA_Y = 0x1,
172 DMA_U = 0x2,
173 DMA_V = 0x4,
174};
175
176/* descriptor needed for the PXA DMA engine */
177struct pxa_cam_dma {
178 dma_addr_t sg_dma;
179 struct pxa_dma_desc *sg_cpu;
180 size_t sg_size;
181 int sglen;
182};
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300183
184/* buffer for one video frame */
185struct pxa_buffer {
186 /* common v4l buffer stuff -- must be first */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300187 struct videobuf_buffer vb;
188 enum v4l2_mbus_pixelcode code;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300189 /* our descriptor lists for Y, U and V channels */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300190 struct pxa_cam_dma dmas[3];
191 int inwork;
192 enum pxa_camera_active_dma active_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300193};
194
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300195struct pxa_camera_dev {
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -0300196 struct soc_camera_host soc_host;
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300197 /*
198 * PXA27x is only supposed to handle one camera on its Quick Capture
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300199 * interface. If anyone ever builds hardware to enable more than
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300200 * one camera, they will have to modify this driver too
201 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300202 struct soc_camera_device *icd;
203 struct clk *clk;
204
205 unsigned int irq;
206 void __iomem *base;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300207
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300208 int channels;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300209 unsigned int dma_chans[3];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300210
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300211 struct pxacamera_platform_data *pdata;
212 struct resource *res;
213 unsigned long platform_flags;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300214 unsigned long ciclk;
215 unsigned long mclk;
216 u32 mclk_divisor;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300217
218 struct list_head capture;
219
220 spinlock_t lock;
221
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300222 struct pxa_buffer *active;
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300223 struct pxa_dma_desc *sg_tail[3];
Robert Jarzmik3f6ac492008-08-02 07:10:04 -0300224
225 u32 save_cicr[5];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300226};
227
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300228struct pxa_cam {
229 unsigned long flags;
230};
231
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300232static const char *pxa_cam_driver_description = "PXA_Camera";
233
234static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
235
236/*
237 * Videobuf operations
238 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300239static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
240 unsigned int *size)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300241{
242 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300243 int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
244 icd->current_fmt->host_fmt);
245
246 if (bytes_per_line < 0)
247 return bytes_per_line;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300248
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300249 dev_dbg(icd->parent, "count=%d, size=%d\n", *count, *size);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300250
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300251 *size = bytes_per_line * icd->user_height;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300252
253 if (0 == *count)
254 *count = 32;
Andreas Bombedab7e312010-03-21 16:02:45 -0300255 if (*size * *count > vid_limit * 1024 * 1024)
256 *count = (vid_limit * 1024 * 1024) / *size;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300257
258 return 0;
259}
260
261static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
262{
263 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300264 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300265 struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300266 int i;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300267
268 BUG_ON(in_interrupt());
269
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300270 dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300271 &buf->vb, buf->vb.baddr, buf->vb.bsize);
272
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300273 /*
274 * This waits until this buffer is out of danger, i.e., until it is no
275 * longer in STATE_QUEUED or STATE_ACTIVE
276 */
Hans Verkuil0e0809a2010-09-26 09:01:26 -0300277 videobuf_waiton(vq, &buf->vb, 0, 0);
Laurent Pinchart95268402010-05-11 10:36:30 -0300278 videobuf_dma_unmap(vq->dev, dma);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300279 videobuf_dma_free(dma);
280
Mike Rapoporta5462e52008-04-22 10:36:32 -0300281 for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
282 if (buf->dmas[i].sg_cpu)
Guennadi Liakhovetski96c75392009-08-25 11:53:23 -0300283 dma_free_coherent(ici->v4l2_dev.dev,
284 buf->dmas[i].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300285 buf->dmas[i].sg_cpu,
286 buf->dmas[i].sg_dma);
287 buf->dmas[i].sg_cpu = NULL;
288 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300289
290 buf->vb.state = VIDEOBUF_NEEDS_INIT;
291}
292
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300293static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
294 int sg_first_ofs, int size)
295{
296 int i, offset, dma_len, xfer_len;
297 struct scatterlist *sg;
298
299 offset = sg_first_ofs;
300 for_each_sg(sglist, sg, sglen, i) {
301 dma_len = sg_dma_len(sg);
302
303 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
304 xfer_len = roundup(min(dma_len - offset, size), 8);
305
306 size = max(0, size - xfer_len);
307 offset = 0;
308 if (size == 0)
309 break;
310 }
311
312 BUG_ON(size != 0);
313 return i + 1;
314}
315
316/**
317 * pxa_init_dma_channel - init dma descriptors
318 * @pcdev: pxa camera device
319 * @buf: pxa buffer to find pxa dma channel
320 * @dma: dma video buffer
321 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
322 * @cibr: camera Receive Buffer Register
323 * @size: bytes to transfer
324 * @sg_first: first element of sg_list
325 * @sg_first_ofs: offset in first element of sg_list
326 *
327 * Prepares the pxa dma descriptors to transfer one camera channel.
328 * Beware sg_first and sg_first_ofs are both input and output parameters.
329 *
330 * Returns 0 or -ENOMEM if no coherent memory is available
331 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300332static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
333 struct pxa_buffer *buf,
334 struct videobuf_dmabuf *dma, int channel,
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300335 int cibr, int size,
336 struct scatterlist **sg_first, int *sg_first_ofs)
Mike Rapoporta5462e52008-04-22 10:36:32 -0300337{
338 struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300339 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300340 struct scatterlist *sg;
341 int i, offset, sglen;
342 int dma_len = 0, xfer_len = 0;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300343
344 if (pxa_dma->sg_cpu)
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300345 dma_free_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300346 pxa_dma->sg_cpu, pxa_dma->sg_dma);
347
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300348 sglen = calculate_dma_sglen(*sg_first, dma->sglen,
349 *sg_first_ofs, size);
350
Mike Rapoporta5462e52008-04-22 10:36:32 -0300351 pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300352 pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300353 &pxa_dma->sg_dma, GFP_KERNEL);
354 if (!pxa_dma->sg_cpu)
355 return -ENOMEM;
356
357 pxa_dma->sglen = sglen;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300358 offset = *sg_first_ofs;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300359
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300360 dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300361 *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300362
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300363
364 for_each_sg(*sg_first, sg, sglen, i) {
365 dma_len = sg_dma_len(sg);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300366
367 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300368 xfer_len = roundup(min(dma_len - offset, size), 8);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300369
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300370 size = max(0, size - xfer_len);
371
372 pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
373 pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300374 pxa_dma->sg_cpu[i].dcmd =
375 DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300376#ifdef DEBUG
377 if (!i)
378 pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
379#endif
Mike Rapoporta5462e52008-04-22 10:36:32 -0300380 pxa_dma->sg_cpu[i].ddadr =
381 pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300382
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300383 dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300384 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
385 sg_dma_address(sg) + offset, xfer_len);
386 offset = 0;
387
388 if (size == 0)
389 break;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300390 }
391
Robert Jarzmik256b0232009-03-31 03:44:21 -0300392 pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
393 pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300394
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300395 /*
396 * Handle 1 special case :
397 * - in 3 planes (YUV422P format), we might finish with xfer_len equal
398 * to dma_len (end on PAGE boundary). In this case, the sg element
399 * for next plane should be the next after the last used to store the
400 * last scatter gather RAM page
401 */
402 if (xfer_len >= dma_len) {
403 *sg_first_ofs = xfer_len - dma_len;
404 *sg_first = sg_next(sg);
405 } else {
406 *sg_first_ofs = xfer_len;
407 *sg_first = sg;
408 }
409
Mike Rapoporta5462e52008-04-22 10:36:32 -0300410 return 0;
411}
412
Robert Jarzmik256b0232009-03-31 03:44:21 -0300413static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
414 struct pxa_buffer *buf)
415{
416 buf->active_dma = DMA_Y;
417 if (pcdev->channels == 3)
418 buf->active_dma |= DMA_U | DMA_V;
419}
420
421/*
422 * Please check the DMA prepared buffer structure in :
423 * Documentation/video4linux/pxa_camera.txt
424 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
425 * modification while DMA chain is running will work anyway.
426 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300427static int pxa_videobuf_prepare(struct videobuf_queue *vq,
428 struct videobuf_buffer *vb, enum v4l2_field field)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300429{
430 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300431 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300432 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300433 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300434 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300435 int ret;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300436 int size_y, size_u = 0, size_v = 0;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300437 int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
438 icd->current_fmt->host_fmt);
439
440 if (bytes_per_line < 0)
441 return bytes_per_line;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300442
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300443 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300444 vb, vb->baddr, vb->bsize);
445
446 /* Added list head initialization on alloc */
447 WARN_ON(!list_empty(&vb->queue));
448
449#ifdef DEBUG
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300450 /*
451 * This can be useful if you want to see if we actually fill
452 * the buffer with something
453 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300454 memset((void *)vb->baddr, 0xaa, vb->bsize);
455#endif
456
457 BUG_ON(NULL == icd->current_fmt);
458
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300459 /*
460 * I think, in buf_prepare you only have to protect global data,
461 * the actual buffer is yours
462 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300463 buf->inwork = 1;
464
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300465 if (buf->code != icd->current_fmt->code ||
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300466 vb->width != icd->user_width ||
467 vb->height != icd->user_height ||
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300468 vb->field != field) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300469 buf->code = icd->current_fmt->code;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300470 vb->width = icd->user_width;
471 vb->height = icd->user_height;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300472 vb->field = field;
473 vb->state = VIDEOBUF_NEEDS_INIT;
474 }
475
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300476 vb->size = bytes_per_line * vb->height;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300477 if (0 != vb->baddr && vb->bsize < vb->size) {
478 ret = -EINVAL;
479 goto out;
480 }
481
482 if (vb->state == VIDEOBUF_NEEDS_INIT) {
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300483 int size = vb->size;
484 int next_ofs = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300485 struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300486 struct scatterlist *sg;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300487
488 ret = videobuf_iolock(vq, vb, NULL);
489 if (ret)
490 goto fail;
491
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300492 if (pcdev->channels == 3) {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300493 size_y = size / 2;
494 size_u = size_v = size / 4;
495 } else {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300496 size_y = size;
497 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300498
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300499 sg = dma->sglist;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300500
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300501 /* init DMA for Y channel */
502 ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
503 &sg, &next_ofs);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300504 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300505 dev_err(dev, "DMA initialization for Y/RGB failed\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300506 goto fail;
507 }
508
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300509 /* init DMA for U channel */
510 if (size_u)
511 ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
512 size_u, &sg, &next_ofs);
513 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300514 dev_err(dev, "DMA initialization for U failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300515 goto fail_u;
516 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300517
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300518 /* init DMA for V channel */
519 if (size_v)
520 ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
521 size_v, &sg, &next_ofs);
522 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300523 dev_err(dev, "DMA initialization for V failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300524 goto fail_v;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300525 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300526
527 vb->state = VIDEOBUF_PREPARED;
528 }
529
530 buf->inwork = 0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300531 pxa_videobuf_set_actdma(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300532
533 return 0;
534
Mike Rapoporta5462e52008-04-22 10:36:32 -0300535fail_v:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300536 dma_free_coherent(dev, buf->dmas[1].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300537 buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
538fail_u:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300539 dma_free_coherent(dev, buf->dmas[0].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300540 buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300541fail:
542 free_buffer(vq, buf);
543out:
544 buf->inwork = 0;
545 return ret;
546}
547
Robert Jarzmik256b0232009-03-31 03:44:21 -0300548/**
549 * pxa_dma_start_channels - start DMA channel for active buffer
550 * @pcdev: pxa camera device
551 *
552 * Initialize DMA channels to the beginning of the active video buffer, and
553 * start these channels.
554 */
555static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
556{
557 int i;
558 struct pxa_buffer *active;
559
560 active = pcdev->active;
561
562 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300563 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
564 "%s (channel=%d) ddadr=%08x\n", __func__,
Robert Jarzmik256b0232009-03-31 03:44:21 -0300565 i, active->dmas[i].sg_dma);
566 DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
567 DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
568 }
569}
570
571static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
572{
573 int i;
574
575 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300576 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
577 "%s (channel=%d)\n", __func__, i);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300578 DCSR(pcdev->dma_chans[i]) = 0;
579 }
580}
581
Robert Jarzmik256b0232009-03-31 03:44:21 -0300582static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
583 struct pxa_buffer *buf)
584{
585 int i;
586 struct pxa_dma_desc *buf_last_desc;
587
588 for (i = 0; i < pcdev->channels; i++) {
589 buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
590 buf_last_desc->ddadr = DDADR_STOP;
591
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300592 if (pcdev->sg_tail[i])
593 /* Link the new buffer to the old tail */
594 pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300595
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300596 /* Update the channel tail */
597 pcdev->sg_tail[i] = buf_last_desc;
598 }
Robert Jarzmik256b0232009-03-31 03:44:21 -0300599}
600
601/**
602 * pxa_camera_start_capture - start video capturing
603 * @pcdev: camera device
604 *
605 * Launch capturing. DMA channels should not be active yet. They should get
606 * activated at the end of frame interrupt, to capture only whole frames, and
607 * never begin the capture of a partial frame.
608 */
609static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
610{
Stefan Herbrechtsmeiera47f6be2010-04-20 03:51:29 -0300611 unsigned long cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300612
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300613 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300614 /* Enable End-Of-Frame Interrupt */
615 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
616 cicr0 &= ~CICR0_EOFM;
617 __raw_writel(cicr0, pcdev->base + CICR0);
618}
619
620static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
621{
622 unsigned long cicr0;
623
624 pxa_dma_stop_channels(pcdev);
625
626 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
627 __raw_writel(cicr0, pcdev->base + CICR0);
628
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300629 pcdev->active = NULL;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300630 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300631}
632
Guennadi Liakhovetski2dd54a52009-08-05 20:06:31 -0300633/* Called under spinlock_irqsave(&pcdev->lock, ...) */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300634static void pxa_videobuf_queue(struct videobuf_queue *vq,
635 struct videobuf_buffer *vb)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300636{
637 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300638 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300639 struct pxa_camera_dev *pcdev = ici->priv;
640 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300641
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300642 dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300643 __func__, vb, vb->baddr, vb->bsize, pcdev->active);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300644
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300645 list_add_tail(&vb->queue, &pcdev->capture);
646
647 vb->state = VIDEOBUF_ACTIVE;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300648 pxa_dma_add_tail_buf(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300649
Robert Jarzmik256b0232009-03-31 03:44:21 -0300650 if (!pcdev->active)
651 pxa_camera_start_capture(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300652}
653
654static void pxa_videobuf_release(struct videobuf_queue *vq,
655 struct videobuf_buffer *vb)
656{
657 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
658#ifdef DEBUG
659 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300660 struct device *dev = icd->parent;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300661
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300662 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300663 vb, vb->baddr, vb->bsize);
664
665 switch (vb->state) {
666 case VIDEOBUF_ACTIVE:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300667 dev_dbg(dev, "%s (active)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300668 break;
669 case VIDEOBUF_QUEUED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300670 dev_dbg(dev, "%s (queued)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300671 break;
672 case VIDEOBUF_PREPARED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300673 dev_dbg(dev, "%s (prepared)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300674 break;
675 default:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300676 dev_dbg(dev, "%s (unknown)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300677 break;
678 }
679#endif
680
681 free_buffer(vq, buf);
682}
683
Mike Rapoporta5462e52008-04-22 10:36:32 -0300684static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
685 struct videobuf_buffer *vb,
686 struct pxa_buffer *buf)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300687{
Robert Jarzmik256b0232009-03-31 03:44:21 -0300688 int i;
Eric Miao5ca11fa2008-12-18 11:15:50 -0300689
Mike Rapoporta5462e52008-04-22 10:36:32 -0300690 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
691 list_del_init(&vb->queue);
692 vb->state = VIDEOBUF_DONE;
693 do_gettimeofday(&vb->ts);
694 vb->field_count++;
695 wake_up(&vb->done);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300696 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
697 __func__, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300698
699 if (list_empty(&pcdev->capture)) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300700 pxa_camera_stop_capture(pcdev);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300701 for (i = 0; i < pcdev->channels; i++)
702 pcdev->sg_tail[i] = NULL;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300703 return;
704 }
705
706 pcdev->active = list_entry(pcdev->capture.next,
707 struct pxa_buffer, vb.queue);
708}
709
Robert Jarzmik256b0232009-03-31 03:44:21 -0300710/**
711 * pxa_camera_check_link_miss - check missed DMA linking
712 * @pcdev: camera device
713 *
714 * The DMA chaining is done with DMA running. This means a tiny temporal window
715 * remains, where a buffer is queued on the chain, while the chain is already
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300716 * stopped. This means the tailed buffer would never be transferred by DMA.
Robert Jarzmik256b0232009-03-31 03:44:21 -0300717 * This function restarts the capture for this corner case, where :
718 * - DADR() == DADDR_STOP
719 * - a videobuffer is queued on the pcdev->capture list
720 *
721 * Please check the "DMA hot chaining timeslice issue" in
722 * Documentation/video4linux/pxa_camera.txt
723 *
724 * Context: should only be called within the dma irq handler
725 */
726static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
727{
728 int i, is_dma_stopped = 1;
729
730 for (i = 0; i < pcdev->channels; i++)
731 if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
732 is_dma_stopped = 0;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300733 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
734 "%s : top queued buffer=%p, dma_stopped=%d\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300735 __func__, pcdev->active, is_dma_stopped);
736 if (pcdev->active && is_dma_stopped)
737 pxa_camera_start_capture(pcdev);
738}
739
Mike Rapoporta5462e52008-04-22 10:36:32 -0300740static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
741 enum pxa_camera_active_dma act_dma)
742{
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300743 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300744 struct pxa_buffer *buf;
745 unsigned long flags;
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300746 u32 status, camera_status, overrun;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300747 struct videobuf_buffer *vb;
748
749 spin_lock_irqsave(&pcdev->lock, flags);
750
Mike Rapoporta5462e52008-04-22 10:36:32 -0300751 status = DCSR(channel);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300752 DCSR(channel) = status;
753
754 camera_status = __raw_readl(pcdev->base + CISR);
755 overrun = CISR_IFO_0;
756 if (pcdev->channels == 3)
757 overrun |= CISR_IFO_1 | CISR_IFO_2;
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300758
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300759 if (status & DCSR_BUSERR) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300760 dev_err(dev, "DMA Bus Error IRQ!\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300761 goto out;
762 }
763
Robert Jarzmik256b0232009-03-31 03:44:21 -0300764 if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300765 dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
766 status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300767 goto out;
768 }
769
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300770 /*
771 * pcdev->active should not be NULL in DMA irq handler.
772 *
773 * But there is one corner case : if capture was stopped due to an
774 * overrun of channel 1, and at that same channel 2 was completed.
775 *
776 * When handling the overrun in DMA irq for channel 1, we'll stop the
777 * capture and restart it (and thus set pcdev->active to NULL). But the
778 * DMA irq handler will already be pending for channel 2. So on entering
779 * the DMA irq handler for channel 2 there will be no active buffer, yet
780 * that is normal.
781 */
782 if (!pcdev->active)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300783 goto out;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300784
785 vb = &pcdev->active->vb;
786 buf = container_of(vb, struct pxa_buffer, vb);
787 WARN_ON(buf->inwork || list_empty(&vb->queue));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300788
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300789 dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300790 __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
791 status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
792
793 if (status & DCSR_ENDINTR) {
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300794 /*
795 * It's normal if the last frame creates an overrun, as there
796 * are no more DMA descriptors to fetch from QCI fifos
797 */
798 if (camera_status & overrun &&
799 !list_is_last(pcdev->capture.next, &pcdev->capture)) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300800 dev_dbg(dev, "FIFO overrun! CISR: %x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300801 camera_status);
802 pxa_camera_stop_capture(pcdev);
803 pxa_camera_start_capture(pcdev);
804 goto out;
805 }
806 buf->active_dma &= ~act_dma;
807 if (!buf->active_dma) {
808 pxa_camera_wakeup(pcdev, vb, buf);
809 pxa_camera_check_link_miss(pcdev);
810 }
811 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300812
813out:
814 spin_unlock_irqrestore(&pcdev->lock, flags);
815}
816
Mike Rapoporta5462e52008-04-22 10:36:32 -0300817static void pxa_camera_dma_irq_y(int channel, void *data)
818{
819 struct pxa_camera_dev *pcdev = data;
820 pxa_camera_dma_irq(channel, pcdev, DMA_Y);
821}
822
823static void pxa_camera_dma_irq_u(int channel, void *data)
824{
825 struct pxa_camera_dev *pcdev = data;
826 pxa_camera_dma_irq(channel, pcdev, DMA_U);
827}
828
829static void pxa_camera_dma_irq_v(int channel, void *data)
830{
831 struct pxa_camera_dev *pcdev = data;
832 pxa_camera_dma_irq(channel, pcdev, DMA_V);
833}
834
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300835static struct videobuf_queue_ops pxa_videobuf_ops = {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300836 .buf_setup = pxa_videobuf_setup,
837 .buf_prepare = pxa_videobuf_prepare,
838 .buf_queue = pxa_videobuf_queue,
839 .buf_release = pxa_videobuf_release,
840};
841
Magnus Damma034d1b2008-07-11 20:59:34 -0300842static void pxa_camera_init_videobuf(struct videobuf_queue *q,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300843 struct soc_camera_device *icd)
844{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300845 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Magnus Damma034d1b2008-07-11 20:59:34 -0300846 struct pxa_camera_dev *pcdev = ici->priv;
847
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300848 /*
849 * We must pass NULL as dev pointer, then all pci_* dma operations
850 * transform to normal dma_* ones.
851 */
Magnus Damma034d1b2008-07-11 20:59:34 -0300852 videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300853 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
Guennadi Liakhovetskib6a633c2010-12-25 17:40:26 -0300854 sizeof(struct pxa_buffer), icd, &icd->video_lock);
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300855}
856
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300857static u32 mclk_get_divisor(struct platform_device *pdev,
858 struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300859{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300860 unsigned long mclk = pcdev->mclk;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300861 struct device *dev = &pdev->dev;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300862 u32 div;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300863 unsigned long lcdclk;
864
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300865 lcdclk = clk_get_rate(pcdev->clk);
866 pcdev->ciclk = lcdclk;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300867
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300868 /* mclk <= ciclk / 4 (27.4.2) */
869 if (mclk > lcdclk / 4) {
870 mclk = lcdclk / 4;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300871 dev_warn(dev, "Limiting master clock to %lu\n", mclk);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300872 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300873
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300874 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
875 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
876
877 /* If we're not supplying MCLK, leave it at 0 */
878 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
879 pcdev->mclk = lcdclk / (2 * (div + 1));
880
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300881 dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300882 lcdclk, mclk, div);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300883
884 return div;
885}
886
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300887static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
888 unsigned long pclk)
889{
890 /* We want a timeout > 1 pixel time, not ">=" */
891 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
892
893 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
894}
895
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300896static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300897{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300898 u32 cicr4 = 0;
899
Eric Miao5ca11fa2008-12-18 11:15:50 -0300900 /* disable all interrupts */
901 __raw_writel(0x3ff, pcdev->base + CICR0);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300902
903 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
904 cicr4 |= CICR4_PCLK_EN;
905 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
906 cicr4 |= CICR4_MCLK_EN;
907 if (pcdev->platform_flags & PXA_CAMERA_PCP)
908 cicr4 |= CICR4_PCP;
909 if (pcdev->platform_flags & PXA_CAMERA_HSP)
910 cicr4 |= CICR4_HSP;
911 if (pcdev->platform_flags & PXA_CAMERA_VSP)
912 cicr4 |= CICR4_VSP;
913
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300914 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
915
916 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
917 /* Initialise the timeout under the assumption pclk = mclk */
918 recalculate_fifo_timeout(pcdev, pcdev->mclk);
919 else
920 /* "Safe default" - 13MHz */
921 recalculate_fifo_timeout(pcdev, 13000000);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300922
923 clk_enable(pcdev->clk);
924}
925
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300926static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300927{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300928 clk_disable(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300929}
930
931static irqreturn_t pxa_camera_irq(int irq, void *data)
932{
933 struct pxa_camera_dev *pcdev = data;
Stefan Herbrechtsmeiera47f6be2010-04-20 03:51:29 -0300934 unsigned long status, cifr, cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300935 struct pxa_buffer *buf;
936 struct videobuf_buffer *vb;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300937
Eric Miao5ca11fa2008-12-18 11:15:50 -0300938 status = __raw_readl(pcdev->base + CISR);
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300939 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
940 "Camera interrupt status 0x%lx\n", status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300941
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300942 if (!status)
943 return IRQ_NONE;
944
Eric Miao5ca11fa2008-12-18 11:15:50 -0300945 __raw_writel(status, pcdev->base + CISR);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300946
947 if (status & CISR_EOF) {
Stefan Herbrechtsmeiera47f6be2010-04-20 03:51:29 -0300948 /* Reset the FIFOs */
949 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
950 __raw_writel(cifr, pcdev->base + CIFR);
951
Robert Jarzmik256b0232009-03-31 03:44:21 -0300952 pcdev->active = list_first_entry(&pcdev->capture,
953 struct pxa_buffer, vb.queue);
954 vb = &pcdev->active->vb;
955 buf = container_of(vb, struct pxa_buffer, vb);
956 pxa_videobuf_set_actdma(pcdev, buf);
957
958 pxa_dma_start_channels(pcdev);
959
Eric Miao5ca11fa2008-12-18 11:15:50 -0300960 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
961 __raw_writel(cicr0, pcdev->base + CICR0);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300962 }
963
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300964 return IRQ_HANDLED;
965}
966
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300967/*
968 * The following two functions absolutely depend on the fact, that
969 * there can be only one camera on PXA quick capture interface
970 * Called with .video_lock held
971 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300972static int pxa_camera_add_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300973{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300974 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300975 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300976
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300977 if (pcdev->icd)
978 return -EBUSY;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300979
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300980 pxa_camera_activate(pcdev);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300981
982 pcdev->icd = icd;
983
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300984 dev_info(icd->parent, "PXA Camera driver attached to camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300985 icd->devnum);
986
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300987 return 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300988}
989
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300990/* Called with .video_lock held */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300991static void pxa_camera_remove_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300992{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300993 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300994 struct pxa_camera_dev *pcdev = ici->priv;
995
996 BUG_ON(icd != pcdev->icd);
997
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -0300998 dev_info(icd->parent, "PXA Camera driver detached from camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300999 icd->devnum);
1000
1001 /* disable capture, disable interrupts */
Eric Miao5ca11fa2008-12-18 11:15:50 -03001002 __raw_writel(0x3ff, pcdev->base + CICR0);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001003
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001004 /* Stop DMA engine */
Mike Rapoporta5462e52008-04-22 10:36:32 -03001005 DCSR(pcdev->dma_chans[0]) = 0;
1006 DCSR(pcdev->dma_chans[1]) = 0;
1007 DCSR(pcdev->dma_chans[2]) = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001008
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001009 pxa_camera_deactivate(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001010
1011 pcdev->icd = NULL;
1012}
1013
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001014static int test_platform_param(struct pxa_camera_dev *pcdev,
1015 unsigned char buswidth, unsigned long *flags)
1016{
1017 /*
1018 * Platform specified synchronization and pixel clock polarities are
1019 * only a recommendation and are only used during probing. The PXA270
1020 * quick capture interface supports both.
1021 */
1022 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1023 SOCAM_MASTER : SOCAM_SLAVE) |
1024 SOCAM_HSYNC_ACTIVE_HIGH |
1025 SOCAM_HSYNC_ACTIVE_LOW |
1026 SOCAM_VSYNC_ACTIVE_HIGH |
1027 SOCAM_VSYNC_ACTIVE_LOW |
Guennadi Liakhovetski2d9329f2009-02-23 12:12:58 -03001028 SOCAM_DATA_ACTIVE_HIGH |
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001029 SOCAM_PCLK_SAMPLE_RISING |
1030 SOCAM_PCLK_SAMPLE_FALLING;
1031
1032 /* If requested data width is supported by the platform, use it */
1033 switch (buswidth) {
1034 case 10:
1035 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
1036 return -EINVAL;
1037 *flags |= SOCAM_DATAWIDTH_10;
1038 break;
1039 case 9:
1040 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
1041 return -EINVAL;
1042 *flags |= SOCAM_DATAWIDTH_9;
1043 break;
1044 case 8:
1045 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
1046 return -EINVAL;
1047 *flags |= SOCAM_DATAWIDTH_8;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001048 break;
1049 default:
1050 return -EINVAL;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001051 }
1052
1053 return 0;
1054}
1055
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001056static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
1057 unsigned long flags, __u32 pixfmt)
1058{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001059 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001060 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001061 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001062 unsigned long dw, bpp;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001063 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
1064 int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
1065
1066 if (ret < 0)
1067 y_skip_top = 0;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001068
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001069 /*
1070 * Datawidth is now guaranteed to be equal to one of the three values.
1071 * We fix bit-per-pixel equal to data-width...
1072 */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001073 switch (flags & SOCAM_DATAWIDTH_MASK) {
1074 case SOCAM_DATAWIDTH_10:
1075 dw = 4;
1076 bpp = 0x40;
1077 break;
1078 case SOCAM_DATAWIDTH_9:
1079 dw = 3;
1080 bpp = 0x20;
1081 break;
1082 default:
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001083 /*
1084 * Actually it can only be 8 now,
1085 * default is just to silence compiler warnings
1086 */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001087 case SOCAM_DATAWIDTH_8:
1088 dw = 2;
1089 bpp = 0;
1090 }
1091
1092 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1093 cicr4 |= CICR4_PCLK_EN;
1094 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1095 cicr4 |= CICR4_MCLK_EN;
1096 if (flags & SOCAM_PCLK_SAMPLE_FALLING)
1097 cicr4 |= CICR4_PCP;
1098 if (flags & SOCAM_HSYNC_ACTIVE_LOW)
1099 cicr4 |= CICR4_HSP;
1100 if (flags & SOCAM_VSYNC_ACTIVE_LOW)
1101 cicr4 |= CICR4_VSP;
1102
1103 cicr0 = __raw_readl(pcdev->base + CICR0);
1104 if (cicr0 & CICR0_ENB)
1105 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1106
1107 cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
1108
1109 switch (pixfmt) {
1110 case V4L2_PIX_FMT_YUV422P:
1111 pcdev->channels = 3;
1112 cicr1 |= CICR1_YCBCR_F;
1113 /*
1114 * Normally, pxa bus wants as input UYVY format. We allow all
1115 * reorderings of the YUV422 format, as no processing is done,
1116 * and the YUV stream is just passed through without any
1117 * transformation. Note that UYVY is the only format that
1118 * should be used if pxa framebuffer Overlay2 is used.
1119 */
1120 case V4L2_PIX_FMT_UYVY:
1121 case V4L2_PIX_FMT_VYUY:
1122 case V4L2_PIX_FMT_YUYV:
1123 case V4L2_PIX_FMT_YVYU:
1124 cicr1 |= CICR1_COLOR_SP_VAL(2);
1125 break;
1126 case V4L2_PIX_FMT_RGB555:
1127 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1128 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1129 break;
1130 case V4L2_PIX_FMT_RGB565:
1131 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1132 break;
1133 }
1134
1135 cicr2 = 0;
1136 cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001137 CICR3_BFW_VAL(min((u32)255, y_skip_top));
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001138 cicr4 |= pcdev->mclk_divisor;
1139
1140 __raw_writel(cicr1, pcdev->base + CICR1);
1141 __raw_writel(cicr2, pcdev->base + CICR2);
1142 __raw_writel(cicr3, pcdev->base + CICR3);
1143 __raw_writel(cicr4, pcdev->base + CICR4);
1144
1145 /* CIF interrupts are not used, only DMA */
1146 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1147 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1148 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1149 __raw_writel(cicr0, pcdev->base + CICR0);
1150}
1151
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001152static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001153{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001154 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001155 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001156 unsigned long bus_flags, camera_flags, common_flags;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001157 int ret;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001158 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001159
Guennadi Liakhovetskid2dcad42011-05-18 06:49:54 -03001160 ret = test_platform_param(pcdev, icd->current_fmt->host_fmt->bits_per_sample,
1161 &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001162 if (ret < 0)
1163 return ret;
1164
1165 camera_flags = icd->ops->query_bus_param(icd);
1166
1167 common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
1168 if (!common_flags)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001169 return -EINVAL;
1170
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001171 pcdev->channels = 1;
1172
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001173 /* Make choises, based on platform preferences */
1174 if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
1175 (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
1176 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1177 common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
1178 else
1179 common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
1180 }
1181
1182 if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
1183 (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
1184 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1185 common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
1186 else
1187 common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
1188 }
1189
1190 if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
1191 (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
1192 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1193 common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
1194 else
1195 common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
1196 }
1197
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001198 cam->flags = common_flags;
1199
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001200 ret = icd->ops->set_bus_param(icd, common_flags);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001201 if (ret < 0)
1202 return ret;
1203
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001204 pxa_camera_setup_cicr(icd, common_flags, pixfmt);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001205
1206 return 0;
1207}
1208
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001209static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
1210 unsigned char buswidth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001211{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001212 struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001213 struct pxa_camera_dev *pcdev = ici->priv;
1214 unsigned long bus_flags, camera_flags;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001215 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001216
1217 if (ret < 0)
1218 return ret;
1219
1220 camera_flags = icd->ops->query_bus_param(icd);
1221
1222 return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
1223}
1224
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001225static const struct soc_mbus_pixelfmt pxa_camera_formats[] = {
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001226 {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001227 .fourcc = V4L2_PIX_FMT_YUV422P,
1228 .name = "Planar YUV422 16 bit",
1229 .bits_per_sample = 8,
1230 .packing = SOC_MBUS_PACKING_2X8_PADHI,
1231 .order = SOC_MBUS_ORDER_LE,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001232 },
1233};
1234
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001235/* This will be corrected as we get more formats */
1236static bool pxa_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001237{
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001238 return fmt->packing == SOC_MBUS_PACKING_NONE ||
1239 (fmt->bits_per_sample == 8 &&
1240 fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
1241 (fmt->bits_per_sample > 8 &&
1242 fmt->packing == SOC_MBUS_PACKING_EXTEND16);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001243}
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001244
Hans Verkuil3805f202010-05-08 17:55:00 -03001245static int pxa_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001246 struct soc_camera_format_xlate *xlate)
1247{
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001248 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001249 struct device *dev = icd->parent;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001250 int formats = 0, ret;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001251 struct pxa_cam *cam;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001252 enum v4l2_mbus_pixelcode code;
1253 const struct soc_mbus_pixelfmt *fmt;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001254
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001255 ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
1256 if (ret < 0)
1257 /* No more formats */
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001258 return 0;
1259
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001260 fmt = soc_mbus_get_fmtdesc(code);
1261 if (!fmt) {
Hans Verkuil3805f202010-05-08 17:55:00 -03001262 dev_err(dev, "Invalid format code #%u: %d\n", idx, code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001263 return 0;
1264 }
1265
1266 /* This also checks support for the requested bits-per-sample */
1267 ret = pxa_camera_try_bus_param(icd, fmt->bits_per_sample);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001268 if (ret < 0)
1269 return 0;
1270
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001271 if (!icd->host_priv) {
1272 cam = kzalloc(sizeof(*cam), GFP_KERNEL);
1273 if (!cam)
1274 return -ENOMEM;
1275
1276 icd->host_priv = cam;
1277 } else {
1278 cam = icd->host_priv;
1279 }
1280
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001281 switch (code) {
Guennadi Liakhovetskiace6e972010-07-22 16:52:51 -03001282 case V4L2_MBUS_FMT_UYVY8_2X8:
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001283 formats++;
1284 if (xlate) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001285 xlate->host_fmt = &pxa_camera_formats[0];
1286 xlate->code = code;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001287 xlate++;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001288 dev_dbg(dev, "Providing format %s using code %d\n",
1289 pxa_camera_formats[0].name, code);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001290 }
Guennadi Liakhovetskiace6e972010-07-22 16:52:51 -03001291 case V4L2_MBUS_FMT_VYUY8_2X8:
1292 case V4L2_MBUS_FMT_YUYV8_2X8:
1293 case V4L2_MBUS_FMT_YVYU8_2X8:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001294 case V4L2_MBUS_FMT_RGB565_2X8_LE:
1295 case V4L2_MBUS_FMT_RGB555_2X8_PADHI_LE:
1296 if (xlate)
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001297 dev_dbg(dev, "Providing format %s packed\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001298 fmt->name);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001299 break;
1300 default:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001301 if (!pxa_camera_packing_supported(fmt))
1302 return 0;
1303 if (xlate)
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001304 dev_dbg(dev,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001305 "Providing format %s in pass-through mode\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001306 fmt->name);
1307 }
1308
1309 /* Generic pass-through */
1310 formats++;
1311 if (xlate) {
1312 xlate->host_fmt = fmt;
1313 xlate->code = code;
1314 xlate++;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001315 }
1316
1317 return formats;
1318}
1319
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001320static void pxa_camera_put_formats(struct soc_camera_device *icd)
1321{
1322 kfree(icd->host_priv);
1323 icd->host_priv = NULL;
1324}
1325
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001326static int pxa_camera_check_frame(u32 width, u32 height)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001327{
1328 /* limit to pxa hardware capabilities */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001329 return height < 32 || height > 2048 || width < 48 || width > 2048 ||
1330 (width & 0x01);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001331}
1332
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001333static int pxa_camera_set_crop(struct soc_camera_device *icd,
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001334 struct v4l2_crop *a)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001335{
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001336 struct v4l2_rect *rect = &a->c;
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001337 struct device *dev = icd->parent;
1338 struct soc_camera_host *ici = to_soc_camera_host(dev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001339 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001340 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001341 struct soc_camera_sense sense = {
1342 .master_clock = pcdev->mclk,
1343 .pixel_clock_max = pcdev->ciclk / 4,
1344 };
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001345 struct v4l2_mbus_framefmt mf;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001346 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001347 u32 fourcc = icd->current_fmt->host_fmt->fourcc;
Guennadi Liakhovetski0ad675e2009-02-23 12:11:25 -03001348 int ret;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001349
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001350 /* If PCLK is used to latch data from the sensor, check sense */
1351 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1352 icd->sense = &sense;
1353
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001354 ret = v4l2_subdev_call(sd, video, s_crop, a);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001355
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001356 icd->sense = NULL;
1357
1358 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001359 dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001360 rect->width, rect->height, rect->left, rect->top);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001361 return ret;
1362 }
1363
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001364 ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001365 if (ret < 0)
1366 return ret;
1367
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001368 if (pxa_camera_check_frame(mf.width, mf.height)) {
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001369 /*
1370 * Camera cropping produced a frame beyond our capabilities.
1371 * FIXME: just extract a subframe, that we can process.
1372 */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001373 v4l_bound_align_image(&mf.width, 48, 2048, 1,
1374 &mf.height, 32, 2048, 0,
1375 fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
1376 ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001377 if (ret < 0)
1378 return ret;
1379
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001380 if (pxa_camera_check_frame(mf.width, mf.height)) {
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001381 dev_warn(icd->parent,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001382 "Inconsistent state. Use S_FMT to repair\n");
1383 return -EINVAL;
1384 }
1385 }
1386
1387 if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001388 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001389 dev_err(dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001390 "pixel clock %lu set by the camera too high!",
1391 sense.pixel_clock);
1392 return -EIO;
1393 }
1394 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1395 }
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001396
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001397 icd->user_width = mf.width;
1398 icd->user_height = mf.height;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001399
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001400 pxa_camera_setup_cicr(icd, cam->flags, fourcc);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001401
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001402 return ret;
1403}
1404
1405static int pxa_camera_set_fmt(struct soc_camera_device *icd,
1406 struct v4l2_format *f)
1407{
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001408 struct device *dev = icd->parent;
1409 struct soc_camera_host *ici = to_soc_camera_host(dev);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001410 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001411 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001412 const struct soc_camera_format_xlate *xlate = NULL;
1413 struct soc_camera_sense sense = {
1414 .master_clock = pcdev->mclk,
1415 .pixel_clock_max = pcdev->ciclk / 4,
1416 };
1417 struct v4l2_pix_format *pix = &f->fmt.pix;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001418 struct v4l2_mbus_framefmt mf;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001419 int ret;
1420
1421 xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
1422 if (!xlate) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001423 dev_warn(dev, "Format %x not found\n", pix->pixelformat);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001424 return -EINVAL;
1425 }
1426
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001427 /* If PCLK is used to latch data from the sensor, check sense */
1428 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001429 /* The caller holds a mutex. */
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001430 icd->sense = &sense;
1431
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001432 mf.width = pix->width;
1433 mf.height = pix->height;
1434 mf.field = pix->field;
1435 mf.colorspace = pix->colorspace;
1436 mf.code = xlate->code;
1437
1438 ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
1439
1440 if (mf.code != xlate->code)
1441 return -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001442
1443 icd->sense = NULL;
1444
1445 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001446 dev_warn(dev, "Failed to configure for format %x\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001447 pix->pixelformat);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001448 } else if (pxa_camera_check_frame(mf.width, mf.height)) {
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001449 dev_warn(dev,
1450 "Camera driver produced an unsupported frame %dx%d\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001451 mf.width, mf.height);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001452 ret = -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001453 } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1454 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001455 dev_err(dev,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001456 "pixel clock %lu set by the camera too high!",
1457 sense.pixel_clock);
1458 return -EIO;
1459 }
1460 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1461 }
1462
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001463 if (ret < 0)
1464 return ret;
1465
1466 pix->width = mf.width;
1467 pix->height = mf.height;
1468 pix->field = mf.field;
1469 pix->colorspace = mf.colorspace;
1470 icd->current_fmt = xlate;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001471
1472 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001473}
1474
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001475static int pxa_camera_try_fmt(struct soc_camera_device *icd,
1476 struct v4l2_format *f)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001477{
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001478 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001479 const struct soc_camera_format_xlate *xlate;
1480 struct v4l2_pix_format *pix = &f->fmt.pix;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001481 struct v4l2_mbus_framefmt mf;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001482 __u32 pixfmt = pix->pixelformat;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001483 int ret;
Guennadi Liakhovetskia2c8c682008-12-01 09:44:53 -03001484
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001485 xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
1486 if (!xlate) {
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001487 dev_warn(icd->parent, "Format %x not found\n", pixfmt);
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001488 return -EINVAL;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001489 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001490
Robert Jarzmik92a83372009-03-31 03:44:21 -03001491 /*
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001492 * Limit to pxa hardware capabilities. YUV422P planar format requires
1493 * images size to be a multiple of 16 bytes. If not, zeros will be
1494 * inserted between Y and U planes, and U and V planes, which violates
1495 * the YUV422P standard.
Robert Jarzmik92a83372009-03-31 03:44:21 -03001496 */
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001497 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1498 &pix->height, 32, 2048, 0,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001499 pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
Robert Jarzmik92a83372009-03-31 03:44:21 -03001500
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001501 /* limit to sensor capabilities */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001502 mf.width = pix->width;
1503 mf.height = pix->height;
Guennadi Liakhovetski91401212011-06-07 05:44:19 -03001504 /* Only progressive video supported so far */
1505 mf.field = V4L2_FIELD_NONE;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001506 mf.colorspace = pix->colorspace;
1507 mf.code = xlate->code;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001508
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001509 ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
1510 if (ret < 0)
1511 return ret;
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001512
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001513 pix->width = mf.width;
1514 pix->height = mf.height;
1515 pix->colorspace = mf.colorspace;
1516
1517 switch (mf.field) {
1518 case V4L2_FIELD_ANY:
1519 case V4L2_FIELD_NONE:
1520 pix->field = V4L2_FIELD_NONE;
1521 break;
1522 default:
1523 /* TODO: support interlaced at least in pass-through mode */
Guennadi Liakhovetski7dfff952011-07-15 20:03:38 -03001524 dev_err(icd->parent, "Field type %d unsupported.\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001525 mf.field);
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001526 return -EINVAL;
1527 }
1528
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001529 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001530}
1531
Guennadi Liakhovetski57bee292010-08-17 14:29:51 -03001532static int pxa_camera_reqbufs(struct soc_camera_device *icd,
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001533 struct v4l2_requestbuffers *p)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001534{
1535 int i;
1536
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001537 /*
1538 * This is for locking debugging only. I removed spinlocks and now I
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001539 * check whether .prepare is ever called on a linked buffer, or whether
1540 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001541 * it hadn't triggered
1542 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001543 for (i = 0; i < p->count; i++) {
Guennadi Liakhovetski57bee292010-08-17 14:29:51 -03001544 struct pxa_buffer *buf = container_of(icd->vb_vidq.bufs[i],
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001545 struct pxa_buffer, vb);
1546 buf->inwork = 0;
1547 INIT_LIST_HEAD(&buf->vb.queue);
1548 }
1549
1550 return 0;
1551}
1552
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001553static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001554{
Guennadi Liakhovetski57bee292010-08-17 14:29:51 -03001555 struct soc_camera_device *icd = file->private_data;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001556 struct pxa_buffer *buf;
1557
Guennadi Liakhovetski57bee292010-08-17 14:29:51 -03001558 buf = list_entry(icd->vb_vidq.stream.next, struct pxa_buffer,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001559 vb.stream);
1560
1561 poll_wait(file, &buf->vb.done, pt);
1562
1563 if (buf->vb.state == VIDEOBUF_DONE ||
1564 buf->vb.state == VIDEOBUF_ERROR)
1565 return POLLIN|POLLRDNORM;
1566
1567 return 0;
1568}
1569
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001570static int pxa_camera_querycap(struct soc_camera_host *ici,
1571 struct v4l2_capability *cap)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001572{
1573 /* cap->name is set by the firendly caller:-> */
1574 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001575 cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1576
1577 return 0;
1578}
1579
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001580static int pxa_camera_suspend(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001581{
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001582 struct soc_camera_host *ici = to_soc_camera_host(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001583 struct pxa_camera_dev *pcdev = ici->priv;
1584 int i = 0, ret = 0;
1585
Eric Miao5ca11fa2008-12-18 11:15:50 -03001586 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
1587 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
1588 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
1589 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
1590 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001591
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03001592 if (pcdev->icd) {
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001593 struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03001594 ret = v4l2_subdev_call(sd, core, s_power, 0);
1595 if (ret == -ENOIOCTLCMD)
1596 ret = 0;
1597 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001598
1599 return ret;
1600}
1601
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001602static int pxa_camera_resume(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001603{
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001604 struct soc_camera_host *ici = to_soc_camera_host(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001605 struct pxa_camera_dev *pcdev = ici->priv;
1606 int i = 0, ret = 0;
1607
Eric Miao87f3dd72008-09-08 15:26:43 +08001608 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1609 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1610 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001611
Eric Miao5ca11fa2008-12-18 11:15:50 -03001612 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
1613 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
1614 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
1615 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
1616 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001617
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03001618 if (pcdev->icd) {
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001619 struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03001620 ret = v4l2_subdev_call(sd, core, s_power, 1);
1621 if (ret == -ENOIOCTLCMD)
1622 ret = 0;
1623 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001624
1625 /* Restart frame capture if active buffer exists */
Robert Jarzmik256b0232009-03-31 03:44:21 -03001626 if (!ret && pcdev->active)
1627 pxa_camera_start_capture(pcdev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001628
1629 return ret;
1630}
1631
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001632static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
1633 .owner = THIS_MODULE,
1634 .add = pxa_camera_add_device,
1635 .remove = pxa_camera_remove_device,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001636 .set_crop = pxa_camera_set_crop,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001637 .get_formats = pxa_camera_get_formats,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001638 .put_formats = pxa_camera_put_formats,
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001639 .set_fmt = pxa_camera_set_fmt,
1640 .try_fmt = pxa_camera_try_fmt,
Paulius Zaleckas092d3922008-07-11 20:50:31 -03001641 .init_videobuf = pxa_camera_init_videobuf,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001642 .reqbufs = pxa_camera_reqbufs,
1643 .poll = pxa_camera_poll,
1644 .querycap = pxa_camera_querycap,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001645 .set_bus_param = pxa_camera_set_bus_param,
1646};
1647
Jean Delvaree36bc312009-06-04 11:07:16 -03001648static int __devinit pxa_camera_probe(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001649{
1650 struct pxa_camera_dev *pcdev;
1651 struct resource *res;
1652 void __iomem *base;
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001653 int irq;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001654 int err = 0;
1655
1656 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1657 irq = platform_get_irq(pdev, 0);
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001658 if (!res || irq < 0) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001659 err = -ENODEV;
1660 goto exit;
1661 }
1662
1663 pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
1664 if (!pcdev) {
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001665 dev_err(&pdev->dev, "Could not allocate pcdev\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001666 err = -ENOMEM;
1667 goto exit;
1668 }
1669
Russell Kinge0d8b132008-11-11 17:52:32 +00001670 pcdev->clk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001671 if (IS_ERR(pcdev->clk)) {
1672 err = PTR_ERR(pcdev->clk);
1673 goto exit_kfree;
1674 }
1675
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001676 pcdev->res = res;
1677
1678 pcdev->pdata = pdev->dev.platform_data;
1679 pcdev->platform_flags = pcdev->pdata->flags;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001680 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
1681 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001682 /*
1683 * Platform hasn't set available data widths. This is bad.
1684 * Warn and use a default.
1685 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001686 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
1687 "data widths, using default 10 bit\n");
1688 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
1689 }
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001690 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
1691 if (!pcdev->mclk) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001692 dev_warn(&pdev->dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001693 "mclk == 0! Please, fix your platform data. "
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001694 "Using default 20MHz\n");
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001695 pcdev->mclk = 20000000;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001696 }
1697
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001698 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001699
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001700 INIT_LIST_HEAD(&pcdev->capture);
1701 spin_lock_init(&pcdev->lock);
1702
1703 /*
1704 * Request the regions.
1705 */
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001706 if (!request_mem_region(res->start, resource_size(res),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001707 PXA_CAM_DRV_NAME)) {
1708 err = -EBUSY;
1709 goto exit_clk;
1710 }
1711
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001712 base = ioremap(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001713 if (!base) {
1714 err = -ENOMEM;
1715 goto exit_release;
1716 }
1717 pcdev->irq = irq;
1718 pcdev->base = base;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001719
1720 /* request dma */
roel kluinde3e3b82008-09-18 17:50:15 -03001721 err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
1722 pxa_camera_dma_irq_y, pcdev);
1723 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001724 dev_err(&pdev->dev, "Can't request DMA for Y\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001725 goto exit_iounmap;
1726 }
roel kluinde3e3b82008-09-18 17:50:15 -03001727 pcdev->dma_chans[0] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001728 dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001729
roel kluinde3e3b82008-09-18 17:50:15 -03001730 err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
1731 pxa_camera_dma_irq_u, pcdev);
1732 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001733 dev_err(&pdev->dev, "Can't request DMA for U\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001734 goto exit_free_dma_y;
1735 }
roel kluinde3e3b82008-09-18 17:50:15 -03001736 pcdev->dma_chans[1] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001737 dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001738
roel kluinde3e3b82008-09-18 17:50:15 -03001739 err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
1740 pxa_camera_dma_irq_v, pcdev);
1741 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001742 dev_err(&pdev->dev, "Can't request DMA for V\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001743 goto exit_free_dma_u;
1744 }
roel kluinde3e3b82008-09-18 17:50:15 -03001745 pcdev->dma_chans[2] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001746 dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001747
Eric Miao87f3dd72008-09-08 15:26:43 +08001748 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1749 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1750 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001751
1752 /* request irq */
1753 err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
1754 pcdev);
1755 if (err) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001756 dev_err(&pdev->dev, "Camera interrupt register failed \n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001757 goto exit_free_dma;
1758 }
1759
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001760 pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
1761 pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
1762 pcdev->soc_host.priv = pcdev;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -03001763 pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001764 pcdev->soc_host.nr = pdev->id;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001765
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001766 err = soc_camera_host_register(&pcdev->soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001767 if (err)
1768 goto exit_free_irq;
1769
1770 return 0;
1771
1772exit_free_irq:
1773 free_irq(pcdev->irq, pcdev);
1774exit_free_dma:
Mike Rapoporta5462e52008-04-22 10:36:32 -03001775 pxa_free_dma(pcdev->dma_chans[2]);
1776exit_free_dma_u:
1777 pxa_free_dma(pcdev->dma_chans[1]);
1778exit_free_dma_y:
1779 pxa_free_dma(pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001780exit_iounmap:
1781 iounmap(base);
1782exit_release:
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001783 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001784exit_clk:
1785 clk_put(pcdev->clk);
1786exit_kfree:
1787 kfree(pcdev);
1788exit:
1789 return err;
1790}
1791
1792static int __devexit pxa_camera_remove(struct platform_device *pdev)
1793{
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001794 struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
1795 struct pxa_camera_dev *pcdev = container_of(soc_host,
1796 struct pxa_camera_dev, soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001797 struct resource *res;
1798
1799 clk_put(pcdev->clk);
1800
Mike Rapoporta5462e52008-04-22 10:36:32 -03001801 pxa_free_dma(pcdev->dma_chans[0]);
1802 pxa_free_dma(pcdev->dma_chans[1]);
1803 pxa_free_dma(pcdev->dma_chans[2]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001804 free_irq(pcdev->irq, pcdev);
1805
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001806 soc_camera_host_unregister(soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001807
1808 iounmap(pcdev->base);
1809
1810 res = pcdev->res;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001811 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001812
1813 kfree(pcdev);
1814
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001815 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001816
1817 return 0;
1818}
1819
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001820static struct dev_pm_ops pxa_camera_pm = {
1821 .suspend = pxa_camera_suspend,
1822 .resume = pxa_camera_resume,
1823};
1824
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001825static struct platform_driver pxa_camera_driver = {
1826 .driver = {
1827 .name = PXA_CAM_DRV_NAME,
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03001828 .pm = &pxa_camera_pm,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001829 },
1830 .probe = pxa_camera_probe,
Jean Delvaree36bc312009-06-04 11:07:16 -03001831 .remove = __devexit_p(pxa_camera_remove),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001832};
1833
1834
Jean Delvaree36bc312009-06-04 11:07:16 -03001835static int __init pxa_camera_init(void)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001836{
1837 return platform_driver_register(&pxa_camera_driver);
1838}
1839
1840static void __exit pxa_camera_exit(void)
1841{
Paul Mundt01c1e4c2008-08-01 19:48:51 -03001842 platform_driver_unregister(&pxa_camera_driver);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001843}
1844
1845module_init(pxa_camera_init);
1846module_exit(pxa_camera_exit);
1847
1848MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
1849MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
1850MODULE_LICENSE("GPL");
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -03001851MODULE_VERSION(PXA_CAM_VERSION);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001852MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);