blob: cf2765529cfef5193999503b8fe4753f38ac76f0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson31169712009-09-14 16:50:28 +010061static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
Chris Wilson7d1c4802010-08-07 21:45:03 +010064static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
Jesse Barnes79e53942008-11-07 14:24:08 -080072int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
76
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
80 return -EINVAL;
81 }
82
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
85
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
Keith Packard6dbe2772008-10-14 21:41:13 -070090
Eric Anholt673a3942008-07-30 12:06:12 -070091int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080096 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070097
98 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080099 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700100 mutex_unlock(&dev->struct_mutex);
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700103}
104
Eric Anholt5a125c32008-10-22 21:40:13 -0700105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
Eric Anholt5a125c32008-10-22 21:40:13 -0700109 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700117
118 return 0;
119}
120
Eric Anholt673a3942008-07-30 12:06:12 -0700121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300131 int ret;
132 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000137 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700144 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100145 }
146
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700149
150 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700151 return 0;
152}
153
Eric Anholt40123c12009-03-09 13:42:30 -0700154static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200161 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700167 kunmap_atomic(vaddr, KM_USER0);
168
Florian Mickler2bc43b52009-04-06 22:55:41 +0200169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700173}
174
Eric Anholt280b7132009-03-12 16:56:27 -0700175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
Chris Wilson99a03df2010-05-27 14:15:34 +0100184static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
Chris Wilson99a03df2010-05-27 14:15:34 +0100193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
Chris Wilson99a03df2010-05-27 14:15:34 +0100198 kunmap(src_page);
199 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700200}
201
Chris Wilson99a03df2010-05-27 14:15:34 +0100202static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
Chris Wilson99a03df2010-05-27 14:15:34 +0100222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
Chris Wilson99a03df2010-05-27 14:15:34 +0100247 kunmap(cpu_page);
248 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700249}
250
Eric Anholt673a3942008-07-30 12:06:12 -0700251/**
Eric Anholteb014592009-03-10 11:44:52 -0700252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
Daniel Vetter23010e42010-03-08 13:35:02 +0100261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
Chris Wilson4bdadb92010-01-27 13:36:32 +0000273 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
Daniel Vetter23010e42010-03-08 13:35:02 +0100282 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
Chris Wilson07f73f62009-09-14 16:50:30 +0100317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
Chris Wilson4bdadb92010-01-27 13:36:32 +0000322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100329
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100332 if (ret)
333 return ret;
334
Chris Wilson4bdadb92010-01-27 13:36:32 +0000335 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100336 }
337
338 return ret;
339}
340
Eric Anholteb014592009-03-10 11:44:52 -0700341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
Daniel Vetter23010e42010-03-08 13:35:02 +0100352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700363 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700381 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
Eric Anholt280b7132009-03-12 16:56:27 -0700388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
Eric Anholteb014592009-03-10 11:44:52 -0700390 mutex_lock(&dev->struct_mutex);
391
Chris Wilson07f73f62009-09-14 16:50:30 +0100392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
Daniel Vetter23010e42010-03-08 13:35:02 +0100401 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
Eric Anholt280b7132009-03-12 16:56:27 -0700424 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700426 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700437 }
Eric Anholteb014592009-03-10 11:44:52 -0700438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700453 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100474 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100475 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000483 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700484 return -EINVAL;
485 }
486
Eric Anholt280b7132009-03-12 16:56:27 -0700487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
Eric Anholt673a3942008-07-30 12:06:12 -0700495
Luca Barbieribc9025b2010-02-09 05:49:12 +0000496 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700499}
500
Keith Packard0839ccb2008-10-30 19:38:48 -0700501/* This is the fast write path which cannot handle
502 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700504
Keith Packard0839ccb2008-10-30 19:38:48 -0700505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
510{
511 char *vaddr_atomic;
512 unsigned long unwritten;
513
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700518 if (unwritten)
519 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700520 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
Chris Wilsonab34c222010-05-27 14:15:35 +0100527static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700532{
Chris Wilsonab34c222010-05-27 14:15:35 +0100533 char __iomem *dst_vaddr;
534 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700535
Chris Wilsonab34c222010-05-27 14:15:35 +0100536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700545}
546
Eric Anholt40123c12009-03-09 13:42:30 -0700547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400554 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700560 kunmap_atomic(vaddr, KM_USER0);
561
Dave Airlied0088772009-03-28 20:29:48 -0400562 if (unwritten)
563 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700564 return 0;
565}
566
Eric Anholt3de09aa2009-03-09 09:42:23 -0700567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
Eric Anholt673a3942008-07-30 12:06:12 -0700571static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Daniel Vetter23010e42010-03-08 13:35:02 +0100576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700578 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700580 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 int page_offset, page_length;
582 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700597 if (ret)
598 goto fail;
599
Daniel Vetter23010e42010-03-08 13:35:02 +0100600 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700601 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 while (remain > 0) {
604 /* Operation in this page
605 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700609 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Keith Packard0839ccb2008-10-30 19:38:48 -0700619 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700623 if (ret)
624 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
Eric Anholt3043c602008-10-02 12:24:47 -0700645static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700649{
Daniel Vetter23010e42010-03-08 13:35:02 +0100650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
684
685 mutex_lock(&dev->struct_mutex);
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
Daniel Vetter23010e42010-03-08 13:35:02 +0100694 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
Chris Wilsonab34c222010-05-27 14:15:35 +0100717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700735 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736
737 return ret;
738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
Eric Anholt673a3942008-07-30 12:06:12 -0700744static int
Eric Anholt40123c12009-03-09 13:42:30 -0700745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700748{
Daniel Vetter23010e42010-03-08 13:35:02 +0100749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700754 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 mutex_lock(&dev->struct_mutex);
760
Chris Wilson4bdadb92010-01-27 13:36:32 +0000761 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700762 if (ret != 0)
763 goto fail_unlock;
764
Eric Anholte47c68e2008-11-14 13:35:19 -0800765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700766 if (ret != 0)
767 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700768
Daniel Vetter23010e42010-03-08 13:35:02 +0100769 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700770 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700771 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700795 }
796
Eric Anholt40123c12009-03-09 13:42:30 -0700797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700800 mutex_unlock(&dev->struct_mutex);
801
Eric Anholt40123c12009-03-09 13:42:30 -0700802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
Daniel Vetter23010e42010-03-08 13:35:02 +0100817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700828 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
851 }
852
Eric Anholt280b7132009-03-12 16:56:27 -0700853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 mutex_lock(&dev->struct_mutex);
856
Chris Wilson07f73f62009-09-14 16:50:30 +0100857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
Daniel Vetter23010e42010-03-08 13:35:02 +0100865 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700866 offset = args->offset;
867 obj_priv->dirty = 1;
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
Eric Anholt280b7132009-03-12 16:56:27 -0700889 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700902 }
Eric Anholt40123c12009-03-09 13:42:30 -0700903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
907 }
908
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
912 mutex_unlock(&dev->struct_mutex);
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700916 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700917
918 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100937 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100938 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000946 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
Eric Anholt280b7132009-03-12 16:56:27 -0700966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
Eric Anholt673a3942008-07-30 12:06:12 -0700975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
Luca Barbieribc9025b2010-02-09 05:49:12 +0000981 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700982
983 return ret;
984}
985
986/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700997 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001005 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001006 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001007 return -EINVAL;
1008
Chris Wilson21d509e2009-06-06 09:46:02 +01001009 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
Eric Anholt673a3942008-07-30 12:06:12 -07001018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001020 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001021 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001022
1023 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001024
1025 intel_mark_busy(dev, obj);
1026
Eric Anholt673a3942008-07-30 12:06:12 -07001027#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001029 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001030#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001033
Eric Anholta09ba7f2009-08-29 12:49:51 -07001034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001041 &dev_priv->mm.fence_list);
1042 }
1043
Eric Anholt02354392008-11-26 13:58:13 -08001044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001050 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001052 }
1053
Chris Wilson7d1c4802010-08-07 21:45:03 +01001054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
Eric Anholt673a3942008-07-30 12:06:12 -07001059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001083 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001084 }
1085
1086#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001088 __func__, args->handle, obj, obj->size);
1089#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001090 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001091
1092 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
Eric Anholt673a3942008-07-30 12:06:12 -07001096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001122 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001131 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001160 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001174 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001175 if (ret)
1176 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001177
Jesse Barnesde151cf2008-11-12 10:03:55 -08001178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001179 if (ret)
1180 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181 }
1182
1183 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001185 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001186 if (ret)
1187 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001188 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001189
Chris Wilson7d1c4802010-08-07 21:45:03 +01001190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001198unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001208 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001209 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001230 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001231 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001264 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001277 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278
1279 return ret;
1280}
1281
Chris Wilson901782b2009-07-10 08:18:50 +01001282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001286 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001296void
Chris Wilson901782b2009-07-10 08:18:50 +01001297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001324 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001356 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001396 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397
1398 mutex_lock(&dev->struct_mutex);
1399
Daniel Vetter23010e42010-03-08 13:35:02 +01001400 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401
Chris Wilsonab182822009-09-22 18:46:17 +01001402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001415 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001416 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
Jesse Barnesde151cf2008-11-12 10:03:55 -08001421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001426 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
Ben Gamari6911a9b2009-04-02 11:24:54 -07001440void
Eric Anholt856fa192009-03-19 14:10:50 -07001441i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001442{
Daniel Vetter23010e42010-03-08 13:35:02 +01001443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
Eric Anholt856fa192009-03-19 14:10:50 -07001447 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001449
1450 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001451 return;
1452
Eric Anholt280b7132009-03-12 16:56:27 -07001453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
Chris Wilson3ef94da2009-09-14 16:50:29 +01001456 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001457 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001458
1459 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001464 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
Eric Anholt673a3942008-07-30 12:06:12 -07001468 obj_priv->dirty = 0;
1469
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001470 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001471 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001472}
1473
Daniel Vettere35a41d2010-02-11 22:13:59 +01001474static uint32_t
Daniel Vettera6910432010-02-02 17:08:37 +01001475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
Daniel Vettera6910432010-02-02 17:08:37 +01001480 ring->outstanding_lazy_request = true;
1481
Daniel Vettere35a41d2010-02-11 22:13:59 +01001482 return dev_priv->next_seqno;
1483}
1484
Eric Anholt673a3942008-07-30 12:06:12 -07001485static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001486i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001487 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001488{
1489 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
Zou Nan hai852835f2010-05-21 09:08:56 +08001493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001501
Eric Anholt673a3942008-07-30 12:06:12 -07001502 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001503 list_move_tail(&obj_priv->list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001504 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001505}
1506
Eric Anholtce44b0e2008-11-06 16:00:31 -08001507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
Eric Anholt673a3942008-07-30 12:06:12 -07001518
Chris Wilson963b4832009-09-20 23:03:54 +01001519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
Daniel Vetter23010e42010-03-08 13:35:02 +01001523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001524 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001525
Chris Wilsonae9fed62010-08-07 11:01:30 +01001526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001532 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001536
1537 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
Eric Anholt673a3942008-07-30 12:06:12 -07001546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
Daniel Vetter99fcb762010-02-07 16:20:18 +01001559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
Eric Anholtce44b0e2008-11-06 16:00:31 -08001561 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001562 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
Chris Wilson92204342010-09-18 11:02:01 +01001570static void
Daniel Vetter63560392010-02-19 11:51:59 +01001571i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001572 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001573 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001581 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001582
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001589 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001590
1591 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001596 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001597 }
Daniel Vetter63560392010-02-19 11:51:59 +01001598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001606uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001609 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001610 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001613 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 uint32_t seqno;
1615 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Eric Anholtb9624422009-06-03 07:27:35 +00001617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
Chris Wilson8dc5d142010-08-12 12:36:12 +01001620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
Eric Anholt673a3942008-07-30 12:06:12 -07001625
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001626 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001627
1628 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001629 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001630 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
Eric Anholtb9624422009-06-03 07:27:35 +00001634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
Eric Anholt673a3942008-07-30 12:06:12 -07001640
Ben Gamarif65d9422009-09-14 17:48:44 -04001641 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001644 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001647 }
Eric Anholt673a3942008-07-30 12:06:12 -07001648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001657static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001659{
Eric Anholt673a3942008-07-30 12:06:12 -07001660 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
1662 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001663 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001668}
1669
1670/**
Eric Anholt673a3942008-07-30 12:06:12 -07001671 * Returns true if seq1 is later than seq2.
1672 */
Ben Gamari22be1722009-09-14 17:48:43 -04001673bool
Eric Anholt673a3942008-07-30 12:06:12 -07001674i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1675{
1676 return (int32_t)(seq1 - seq2) >= 0;
1677}
1678
1679uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001680i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001681 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001682{
Zou Nan hai852835f2010-05-21 09:08:56 +08001683 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001684}
1685
1686/**
1687 * This function clears the request list as sequence numbers are passed.
1688 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001689static void
1690i915_gem_retire_requests_ring(struct drm_device *dev,
1691 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001692{
1693 drm_i915_private_t *dev_priv = dev->dev_private;
1694 uint32_t seqno;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001695 bool wedged;
Eric Anholt673a3942008-07-30 12:06:12 -07001696
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001697 if (!ring->status_page.page_addr ||
1698 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001699 return;
1700
Zou Nan hai852835f2010-05-21 09:08:56 +08001701 seqno = i915_get_gem_seqno(dev, ring);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001702 wedged = atomic_read(&dev_priv->mm.wedged);
Eric Anholt673a3942008-07-30 12:06:12 -07001703
Zou Nan hai852835f2010-05-21 09:08:56 +08001704 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001705 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001706
Zou Nan hai852835f2010-05-21 09:08:56 +08001707 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001708 struct drm_i915_gem_request,
1709 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001710
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001711 if (!wedged && !i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001712 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001713
1714 trace_i915_gem_request_retire(dev, request->seqno);
1715
1716 list_del(&request->list);
1717 list_del(&request->client_list);
1718 kfree(request);
1719 }
1720
1721 /* Move any buffers on the active list that are no longer referenced
1722 * by the ringbuffer to the flushing/inactive lists as appropriate.
1723 */
1724 while (!list_empty(&ring->active_list)) {
1725 struct drm_gem_object *obj;
1726 struct drm_i915_gem_object *obj_priv;
1727
1728 obj_priv = list_first_entry(&ring->active_list,
1729 struct drm_i915_gem_object,
1730 list);
1731
1732 if (!wedged &&
1733 !i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
1734 break;
1735
1736 obj = &obj_priv->base;
1737
1738#if WATCH_LRU
1739 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1740 __func__, request->seqno, obj);
1741#endif
1742
1743 if (obj->write_domain != 0)
1744 i915_gem_object_move_to_flushing(obj);
1745 else
1746 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001747 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001748
1749 if (unlikely (dev_priv->trace_irq_seqno &&
1750 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001751 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001752 dev_priv->trace_irq_seqno = 0;
1753 }
Eric Anholt673a3942008-07-30 12:06:12 -07001754}
1755
1756void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001757i915_gem_retire_requests(struct drm_device *dev)
1758{
1759 drm_i915_private_t *dev_priv = dev->dev_private;
1760
Chris Wilsonbe726152010-07-23 23:18:50 +01001761 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1762 struct drm_i915_gem_object *obj_priv, *tmp;
1763
1764 /* We must be careful that during unbind() we do not
1765 * accidentally infinitely recurse into retire requests.
1766 * Currently:
1767 * retire -> free -> unbind -> wait -> retire_ring
1768 */
1769 list_for_each_entry_safe(obj_priv, tmp,
1770 &dev_priv->mm.deferred_free_list,
1771 list)
1772 i915_gem_free_object_tail(&obj_priv->base);
1773 }
1774
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001775 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1776 if (HAS_BSD(dev))
1777 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1778}
1779
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001780static void
Eric Anholt673a3942008-07-30 12:06:12 -07001781i915_gem_retire_work_handler(struct work_struct *work)
1782{
1783 drm_i915_private_t *dev_priv;
1784 struct drm_device *dev;
1785
1786 dev_priv = container_of(work, drm_i915_private_t,
1787 mm.retire_work.work);
1788 dev = dev_priv->dev;
1789
1790 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001791 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001792
Keith Packard6dbe2772008-10-14 21:41:13 -07001793 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001794 (!list_empty(&dev_priv->render_ring.request_list) ||
1795 (HAS_BSD(dev) &&
1796 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001797 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001798 mutex_unlock(&dev->struct_mutex);
1799}
1800
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001801int
Zou Nan hai852835f2010-05-21 09:08:56 +08001802i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001803 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001804{
1805 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001806 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001807 int ret = 0;
1808
1809 BUG_ON(seqno == 0);
1810
Daniel Vettere35a41d2010-02-11 22:13:59 +01001811 if (seqno == dev_priv->next_seqno) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001812 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001813 if (seqno == 0)
1814 return -ENOMEM;
1815 }
1816
Ben Gamariba1234d2009-09-14 17:48:47 -04001817 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001818 return -EIO;
1819
Zou Nan hai852835f2010-05-21 09:08:56 +08001820 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001821 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001822 ier = I915_READ(DEIER) | I915_READ(GTIER);
1823 else
1824 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001825 if (!ier) {
1826 DRM_ERROR("something (likely vbetool) disabled "
1827 "interrupts, re-enabling\n");
1828 i915_driver_irq_preinstall(dev);
1829 i915_driver_irq_postinstall(dev);
1830 }
1831
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001832 trace_i915_gem_request_wait_begin(dev, seqno);
1833
Zou Nan hai852835f2010-05-21 09:08:56 +08001834 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001835 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001836 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001837 ret = wait_event_interruptible(ring->irq_queue,
1838 i915_seqno_passed(
1839 ring->get_gem_seqno(dev, ring), seqno)
1840 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001841 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001842 wait_event(ring->irq_queue,
1843 i915_seqno_passed(
1844 ring->get_gem_seqno(dev, ring), seqno)
1845 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001846
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001847 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001848 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001849
1850 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001851 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001852 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001853 ret = -EIO;
1854
1855 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001856 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1857 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1858 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001859
1860 /* Directly dispatch request retiring. While we have the work queue
1861 * to handle this, the waiter on a request often wants an associated
1862 * buffer to have made it to the inactive list, and we would need
1863 * a separate wait queue to handle that.
1864 */
1865 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001866 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001867
1868 return ret;
1869}
1870
Daniel Vetter48764bf2009-09-15 22:57:32 +02001871/**
1872 * Waits for a sequence number to be signaled, and cleans up the
1873 * request and object lists appropriately for that event.
1874 */
1875static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001876i915_wait_request(struct drm_device *dev, uint32_t seqno,
1877 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001878{
Zou Nan hai852835f2010-05-21 09:08:56 +08001879 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001880}
1881
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001882static void
Chris Wilson92204342010-09-18 11:02:01 +01001883i915_gem_flush_ring(struct drm_device *dev,
1884 struct intel_ring_buffer *ring,
1885 uint32_t invalidate_domains,
1886 uint32_t flush_domains)
1887{
1888 ring->flush(dev, ring, invalidate_domains, flush_domains);
1889 i915_gem_process_flushing_list(dev, flush_domains, ring);
1890}
1891
1892static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001893i915_gem_flush(struct drm_device *dev,
1894 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01001895 uint32_t flush_domains,
1896 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001897{
1898 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001899
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001900 if (flush_domains & I915_GEM_DOMAIN_CPU)
1901 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001902
Chris Wilson92204342010-09-18 11:02:01 +01001903 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
1904 if (flush_rings & RING_RENDER)
1905 i915_gem_flush_ring(dev,
1906 &dev_priv->render_ring,
1907 invalidate_domains, flush_domains);
1908 if (flush_rings & RING_BSD)
1909 i915_gem_flush_ring(dev,
1910 &dev_priv->bsd_ring,
1911 invalidate_domains, flush_domains);
1912 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001913}
1914
Eric Anholt673a3942008-07-30 12:06:12 -07001915/**
1916 * Ensures that all rendering to the object has completed and the object is
1917 * safe to unbind from the GTT or access from the CPU.
1918 */
1919static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01001920i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1921 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07001922{
1923 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001924 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001925 int ret;
1926
Eric Anholte47c68e2008-11-14 13:35:19 -08001927 /* This function only exists to support waiting for existing rendering,
1928 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001929 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001930 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001931
1932 /* If there is rendering queued on the buffer being evicted, wait for
1933 * it.
1934 */
1935 if (obj_priv->active) {
1936#if WATCH_BUF
1937 DRM_INFO("%s: object %p wait for seqno %08x\n",
1938 __func__, obj, obj_priv->last_rendering_seqno);
1939#endif
Chris Wilson2cf34d72010-09-14 13:03:28 +01001940 ret = i915_do_wait_request(dev,
1941 obj_priv->last_rendering_seqno,
1942 interruptible,
1943 obj_priv->ring);
1944 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001945 return ret;
1946 }
1947
1948 return 0;
1949}
1950
1951/**
1952 * Unbinds an object from the GTT aperture.
1953 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001954int
Eric Anholt673a3942008-07-30 12:06:12 -07001955i915_gem_object_unbind(struct drm_gem_object *obj)
1956{
1957 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001958 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001959 int ret = 0;
1960
1961#if WATCH_BUF
1962 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1963 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1964#endif
1965 if (obj_priv->gtt_space == NULL)
1966 return 0;
1967
1968 if (obj_priv->pin_count != 0) {
1969 DRM_ERROR("Attempting to unbind pinned buffer\n");
1970 return -EINVAL;
1971 }
1972
Eric Anholt5323fd02009-09-09 11:50:45 -07001973 /* blow away mappings if mapped through GTT */
1974 i915_gem_release_mmap(obj);
1975
Eric Anholt673a3942008-07-30 12:06:12 -07001976 /* Move the object to the CPU domain to ensure that
1977 * any possible CPU writes while it's not in the GTT
1978 * are flushed when we go to remap it. This will
1979 * also ensure that all pending GPU writes are finished
1980 * before we unbind.
1981 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001982 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01001983 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07001984 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01001985 /* Continue on if we fail due to EIO, the GPU is hung so we
1986 * should be safe and we need to cleanup or else we might
1987 * cause memory corruption through use-after-free.
1988 */
Eric Anholt673a3942008-07-30 12:06:12 -07001989
Daniel Vetter96b47b62009-12-15 17:50:00 +01001990 /* release the fence reg _after_ flushing */
1991 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1992 i915_gem_clear_fence_reg(obj);
1993
Eric Anholt673a3942008-07-30 12:06:12 -07001994 if (obj_priv->agp_mem != NULL) {
1995 drm_unbind_agp(obj_priv->agp_mem);
1996 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1997 obj_priv->agp_mem = NULL;
1998 }
1999
Eric Anholt856fa192009-03-19 14:10:50 -07002000 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002001 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002002
2003 if (obj_priv->gtt_space) {
2004 atomic_dec(&dev->gtt_count);
2005 atomic_sub(obj->size, &dev->gtt_memory);
2006
2007 drm_mm_put_block(obj_priv->gtt_space);
2008 obj_priv->gtt_space = NULL;
2009 }
2010
2011 /* Remove ourselves from the LRU list if present. */
2012 if (!list_empty(&obj_priv->list))
2013 list_del_init(&obj_priv->list);
2014
Chris Wilson963b4832009-09-20 23:03:54 +01002015 if (i915_gem_object_is_purgeable(obj_priv))
2016 i915_gem_object_truncate(obj);
2017
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002018 trace_i915_gem_object_unbind(obj);
2019
Chris Wilson8dc17752010-07-23 23:18:51 +01002020 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002021}
2022
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002023int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002024i915_gpu_idle(struct drm_device *dev)
2025{
2026 drm_i915_private_t *dev_priv = dev->dev_private;
2027 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002028 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002029
Zou Nan haid1b851f2010-05-21 09:08:57 +08002030 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2031 list_empty(&dev_priv->render_ring.active_list) &&
2032 (!HAS_BSD(dev) ||
2033 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002034 if (lists_empty)
2035 return 0;
2036
2037 /* Flush everything onto the inactive list. */
Chris Wilson92204342010-09-18 11:02:01 +01002038 i915_gem_flush_ring(dev,
2039 &dev_priv->render_ring,
2040 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002041
2042 ret = i915_wait_request(dev,
2043 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2044 &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002045 if (ret)
2046 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002047
2048 if (HAS_BSD(dev)) {
Chris Wilson92204342010-09-18 11:02:01 +01002049 i915_gem_flush_ring(dev,
2050 &dev_priv->bsd_ring,
2051 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2052
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002053 ret = i915_wait_request(dev,
2054 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2055 &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002056 if (ret)
2057 return ret;
2058 }
2059
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002060 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002061}
2062
Ben Gamari6911a9b2009-04-02 11:24:54 -07002063int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002064i915_gem_object_get_pages(struct drm_gem_object *obj,
2065 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002066{
Daniel Vetter23010e42010-03-08 13:35:02 +01002067 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002068 int page_count, i;
2069 struct address_space *mapping;
2070 struct inode *inode;
2071 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002072
Daniel Vetter778c3542010-05-13 11:49:44 +02002073 BUG_ON(obj_priv->pages_refcount
2074 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2075
Eric Anholt856fa192009-03-19 14:10:50 -07002076 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002077 return 0;
2078
2079 /* Get the list of pages out of our struct file. They'll be pinned
2080 * at this point until we release them.
2081 */
2082 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002083 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002084 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002085 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002086 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002087 return -ENOMEM;
2088 }
2089
2090 inode = obj->filp->f_path.dentry->d_inode;
2091 mapping = inode->i_mapping;
2092 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002093 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002094 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002095 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002096 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002097 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002098 if (IS_ERR(page))
2099 goto err_pages;
2100
Eric Anholt856fa192009-03-19 14:10:50 -07002101 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002102 }
Eric Anholt280b7132009-03-12 16:56:27 -07002103
2104 if (obj_priv->tiling_mode != I915_TILING_NONE)
2105 i915_gem_object_do_bit_17_swizzle(obj);
2106
Eric Anholt673a3942008-07-30 12:06:12 -07002107 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002108
2109err_pages:
2110 while (i--)
2111 page_cache_release(obj_priv->pages[i]);
2112
2113 drm_free_large(obj_priv->pages);
2114 obj_priv->pages = NULL;
2115 obj_priv->pages_refcount--;
2116 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002117}
2118
Eric Anholt4e901fd2009-10-26 16:44:17 -07002119static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2120{
2121 struct drm_gem_object *obj = reg->obj;
2122 struct drm_device *dev = obj->dev;
2123 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002124 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002125 int regnum = obj_priv->fence_reg;
2126 uint64_t val;
2127
2128 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2129 0xfffff000) << 32;
2130 val |= obj_priv->gtt_offset & 0xfffff000;
2131 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2132 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2133
2134 if (obj_priv->tiling_mode == I915_TILING_Y)
2135 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2136 val |= I965_FENCE_REG_VALID;
2137
2138 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2139}
2140
Jesse Barnesde151cf2008-11-12 10:03:55 -08002141static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2142{
2143 struct drm_gem_object *obj = reg->obj;
2144 struct drm_device *dev = obj->dev;
2145 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002146 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002147 int regnum = obj_priv->fence_reg;
2148 uint64_t val;
2149
2150 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2151 0xfffff000) << 32;
2152 val |= obj_priv->gtt_offset & 0xfffff000;
2153 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2154 if (obj_priv->tiling_mode == I915_TILING_Y)
2155 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2156 val |= I965_FENCE_REG_VALID;
2157
2158 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2159}
2160
2161static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2162{
2163 struct drm_gem_object *obj = reg->obj;
2164 struct drm_device *dev = obj->dev;
2165 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002166 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002167 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002168 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002169 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002170 uint32_t pitch_val;
2171
2172 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2173 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002174 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002175 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002176 return;
2177 }
2178
Jesse Barnes0f973f22009-01-26 17:10:45 -08002179 if (obj_priv->tiling_mode == I915_TILING_Y &&
2180 HAS_128_BYTE_Y_TILING(dev))
2181 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002182 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002183 tile_width = 512;
2184
2185 /* Note: pitch better be a power of two tile widths */
2186 pitch_val = obj_priv->stride / tile_width;
2187 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002188
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002189 if (obj_priv->tiling_mode == I915_TILING_Y &&
2190 HAS_128_BYTE_Y_TILING(dev))
2191 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2192 else
2193 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2194
Jesse Barnesde151cf2008-11-12 10:03:55 -08002195 val = obj_priv->gtt_offset;
2196 if (obj_priv->tiling_mode == I915_TILING_Y)
2197 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2198 val |= I915_FENCE_SIZE_BITS(obj->size);
2199 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2200 val |= I830_FENCE_REG_VALID;
2201
Eric Anholtdc529a42009-03-10 22:34:49 -07002202 if (regnum < 8)
2203 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2204 else
2205 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2206 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002207}
2208
2209static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2210{
2211 struct drm_gem_object *obj = reg->obj;
2212 struct drm_device *dev = obj->dev;
2213 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002214 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215 int regnum = obj_priv->fence_reg;
2216 uint32_t val;
2217 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002218 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002219
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002220 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002221 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002222 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002223 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002224 return;
2225 }
2226
Eric Anholte76a16d2009-05-26 17:44:56 -07002227 pitch_val = obj_priv->stride / 128;
2228 pitch_val = ffs(pitch_val) - 1;
2229 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2230
Jesse Barnesde151cf2008-11-12 10:03:55 -08002231 val = obj_priv->gtt_offset;
2232 if (obj_priv->tiling_mode == I915_TILING_Y)
2233 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002234 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2235 WARN_ON(fence_size_bits & ~0x00000f00);
2236 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2238 val |= I830_FENCE_REG_VALID;
2239
2240 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002241}
2242
Chris Wilson2cf34d72010-09-14 13:03:28 +01002243static int i915_find_fence_reg(struct drm_device *dev,
2244 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002245{
2246 struct drm_i915_fence_reg *reg = NULL;
2247 struct drm_i915_gem_object *obj_priv = NULL;
2248 struct drm_i915_private *dev_priv = dev->dev_private;
2249 struct drm_gem_object *obj = NULL;
2250 int i, avail, ret;
2251
2252 /* First try to find a free reg */
2253 avail = 0;
2254 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2255 reg = &dev_priv->fence_regs[i];
2256 if (!reg->obj)
2257 return i;
2258
Daniel Vetter23010e42010-03-08 13:35:02 +01002259 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002260 if (!obj_priv->pin_count)
2261 avail++;
2262 }
2263
2264 if (avail == 0)
2265 return -ENOSPC;
2266
2267 /* None available, try to steal one or wait for a user to finish */
2268 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002269 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2270 lru_list) {
2271 obj = reg->obj;
2272 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002273
2274 if (obj_priv->pin_count)
2275 continue;
2276
2277 /* found one! */
2278 i = obj_priv->fence_reg;
2279 break;
2280 }
2281
2282 BUG_ON(i == I915_FENCE_REG_NONE);
2283
2284 /* We only have a reference on obj from the active list. put_fence_reg
2285 * might drop that one, causing a use-after-free in it. So hold a
2286 * private reference to obj like the other callers of put_fence_reg
2287 * (set_tiling ioctl) do. */
2288 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002289 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002290 drm_gem_object_unreference(obj);
2291 if (ret != 0)
2292 return ret;
2293
2294 return i;
2295}
2296
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297/**
2298 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2299 * @obj: object to map through a fence reg
2300 *
2301 * When mapping objects through the GTT, userspace wants to be able to write
2302 * to them without having to worry about swizzling if the object is tiled.
2303 *
2304 * This function walks the fence regs looking for a free one for @obj,
2305 * stealing one if it can't find any.
2306 *
2307 * It then sets up the reg based on the object's properties: address, pitch
2308 * and tiling format.
2309 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002310int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002311i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2312 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313{
2314 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002315 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002316 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002318 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319
Eric Anholta09ba7f2009-08-29 12:49:51 -07002320 /* Just update our place in the LRU if our fence is getting used. */
2321 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002322 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2323 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002324 return 0;
2325 }
2326
Jesse Barnesde151cf2008-11-12 10:03:55 -08002327 switch (obj_priv->tiling_mode) {
2328 case I915_TILING_NONE:
2329 WARN(1, "allocating a fence for non-tiled object?\n");
2330 break;
2331 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002332 if (!obj_priv->stride)
2333 return -EINVAL;
2334 WARN((obj_priv->stride & (512 - 1)),
2335 "object 0x%08x is X tiled but has non-512B pitch\n",
2336 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 break;
2338 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002339 if (!obj_priv->stride)
2340 return -EINVAL;
2341 WARN((obj_priv->stride & (128 - 1)),
2342 "object 0x%08x is Y tiled but has non-128B pitch\n",
2343 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344 break;
2345 }
2346
Chris Wilson2cf34d72010-09-14 13:03:28 +01002347 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002348 if (ret < 0)
2349 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002350
Daniel Vetterae3db242010-02-19 11:51:58 +01002351 obj_priv->fence_reg = ret;
2352 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002353 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002354
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355 reg->obj = obj;
2356
Chris Wilsone259bef2010-09-17 00:32:02 +01002357 switch (INTEL_INFO(dev)->gen) {
2358 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002359 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002360 break;
2361 case 5:
2362 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002363 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002364 break;
2365 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002366 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002367 break;
2368 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002369 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002370 break;
2371 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002372
Daniel Vetterae3db242010-02-19 11:51:58 +01002373 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2374 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002375
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002376 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377}
2378
2379/**
2380 * i915_gem_clear_fence_reg - clear out fence register info
2381 * @obj: object to clear
2382 *
2383 * Zeroes out the fence register itself and clears out the associated
2384 * data structures in dev_priv and obj_priv.
2385 */
2386static void
2387i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2388{
2389 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002390 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002391 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002392 struct drm_i915_fence_reg *reg =
2393 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002394 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395
Chris Wilsone259bef2010-09-17 00:32:02 +01002396 switch (INTEL_INFO(dev)->gen) {
2397 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002398 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2399 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002400 break;
2401 case 5:
2402 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002403 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002404 break;
2405 case 3:
2406 if (obj_priv->fence_reg > 8)
2407 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002408 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002409 case 2:
2410 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002411
2412 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002413 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002414 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002415
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002416 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002418 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002419}
2420
Eric Anholt673a3942008-07-30 12:06:12 -07002421/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002422 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2423 * to the buffer to finish, and then resets the fence register.
2424 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002425 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002426 *
2427 * Zeroes out the fence register itself and clears out the associated
2428 * data structures in dev_priv and obj_priv.
2429 */
2430int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002431i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2432 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002433{
2434 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002435 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002436
2437 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2438 return 0;
2439
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002440 /* If we've changed tiling, GTT-mappings of the object
2441 * need to re-fault to ensure that the correct fence register
2442 * setup is in place.
2443 */
2444 i915_gem_release_mmap(obj);
2445
Chris Wilson52dc7d32009-06-06 09:46:01 +01002446 /* On the i915, GPU access to tiled buffers is via a fence,
2447 * therefore we must wait for any outstanding access to complete
2448 * before clearing the fence.
2449 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002450 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002451 int ret;
2452
Chris Wilson2cf34d72010-09-14 13:03:28 +01002453 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002454 if (ret)
2455 return ret;
2456
Chris Wilson2cf34d72010-09-14 13:03:28 +01002457 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002458 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002459 return ret;
2460 }
2461
Daniel Vetter4a726612010-02-01 13:59:16 +01002462 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002463 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002464
2465 return 0;
2466}
2467
2468/**
Eric Anholt673a3942008-07-30 12:06:12 -07002469 * Finds free space in the GTT aperture and binds the object there.
2470 */
2471static int
2472i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2473{
2474 struct drm_device *dev = obj->dev;
2475 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002476 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002477 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002478 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002479 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002480
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002481 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002482 DRM_ERROR("Attempting to bind a purgeable object\n");
2483 return -EINVAL;
2484 }
2485
Eric Anholt673a3942008-07-30 12:06:12 -07002486 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002487 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002488 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002489 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2490 return -EINVAL;
2491 }
2492
Chris Wilson654fc602010-05-27 13:18:21 +01002493 /* If the object is bigger than the entire aperture, reject it early
2494 * before evicting everything in a vain attempt to find space.
2495 */
2496 if (obj->size > dev->gtt_total) {
2497 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2498 return -E2BIG;
2499 }
2500
Eric Anholt673a3942008-07-30 12:06:12 -07002501 search_free:
2502 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2503 obj->size, alignment, 0);
2504 if (free_space != NULL) {
2505 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2506 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002507 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002508 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002509 }
2510 if (obj_priv->gtt_space == NULL) {
2511 /* If the gtt is empty and we're still having trouble
2512 * fitting our object in, we're out of memory.
2513 */
2514#if WATCH_LRU
2515 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2516#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002517 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002518 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002519 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002520
Eric Anholt673a3942008-07-30 12:06:12 -07002521 goto search_free;
2522 }
2523
2524#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002525 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002526 obj->size, obj_priv->gtt_offset);
2527#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002528 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002529 if (ret) {
2530 drm_mm_put_block(obj_priv->gtt_space);
2531 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002532
2533 if (ret == -ENOMEM) {
2534 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002535 ret = i915_gem_evict_something(dev, obj->size,
2536 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002537 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002538 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002539 if (gfpmask) {
2540 gfpmask = 0;
2541 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002542 }
2543
2544 return ret;
2545 }
2546
2547 goto search_free;
2548 }
2549
Eric Anholt673a3942008-07-30 12:06:12 -07002550 return ret;
2551 }
2552
Eric Anholt673a3942008-07-30 12:06:12 -07002553 /* Create an AGP memory structure pointing at our pages, and bind it
2554 * into the GTT.
2555 */
2556 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002557 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002558 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002559 obj_priv->gtt_offset,
2560 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002561 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002562 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002563 drm_mm_put_block(obj_priv->gtt_space);
2564 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002565
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002566 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002567 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002568 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002569
2570 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002571 }
2572 atomic_inc(&dev->gtt_count);
2573 atomic_add(obj->size, &dev->gtt_memory);
2574
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002575 /* keep track of bounds object by adding it to the inactive list */
2576 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2577
Eric Anholt673a3942008-07-30 12:06:12 -07002578 /* Assert that the object is not currently in any GPU domain. As it
2579 * wasn't in the GTT, there shouldn't be any way it could have been in
2580 * a GPU cache
2581 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002582 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2583 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002584
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002585 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2586
Eric Anholt673a3942008-07-30 12:06:12 -07002587 return 0;
2588}
2589
2590void
2591i915_gem_clflush_object(struct drm_gem_object *obj)
2592{
Daniel Vetter23010e42010-03-08 13:35:02 +01002593 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002594
2595 /* If we don't have a page list set up, then we're not pinned
2596 * to GPU, and we can ignore the cache flush because it'll happen
2597 * again at bind time.
2598 */
Eric Anholt856fa192009-03-19 14:10:50 -07002599 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002600 return;
2601
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002602 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002603
Eric Anholt856fa192009-03-19 14:10:50 -07002604 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002605}
2606
Eric Anholte47c68e2008-11-14 13:35:19 -08002607/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002608static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002609i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2610 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002611{
2612 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002613 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002614
2615 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002616 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002617
2618 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002619 old_write_domain = obj->write_domain;
Chris Wilson92204342010-09-18 11:02:01 +01002620 i915_gem_flush_ring(dev,
2621 to_intel_bo(obj)->ring,
2622 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002623 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002624
2625 trace_i915_gem_object_change_domain(obj,
2626 obj->read_domains,
2627 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002628
2629 if (pipelined)
2630 return 0;
2631
Chris Wilson2cf34d72010-09-14 13:03:28 +01002632 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002633}
2634
2635/** Flushes the GTT write domain for the object if it's dirty. */
2636static void
2637i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2638{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002639 uint32_t old_write_domain;
2640
Eric Anholte47c68e2008-11-14 13:35:19 -08002641 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2642 return;
2643
2644 /* No actual flushing is required for the GTT write domain. Writes
2645 * to it immediately go to main memory as far as we know, so there's
2646 * no chipset flush. It also doesn't land in render cache.
2647 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002648 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002649 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002650
2651 trace_i915_gem_object_change_domain(obj,
2652 obj->read_domains,
2653 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002654}
2655
2656/** Flushes the CPU write domain for the object if it's dirty. */
2657static void
2658i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2659{
2660 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002661 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002662
2663 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2664 return;
2665
2666 i915_gem_clflush_object(obj);
2667 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002668 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002669 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002670
2671 trace_i915_gem_object_change_domain(obj,
2672 obj->read_domains,
2673 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002674}
2675
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002676/**
2677 * Moves a single object to the GTT read, and possibly write domain.
2678 *
2679 * This function returns when the move is complete, including waiting on
2680 * flushes to occur.
2681 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002682int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002683i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2684{
Daniel Vetter23010e42010-03-08 13:35:02 +01002685 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002686 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002687 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002688
Eric Anholt02354392008-11-26 13:58:13 -08002689 /* Not valid to be called on unbound objects. */
2690 if (obj_priv->gtt_space == NULL)
2691 return -EINVAL;
2692
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002693 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002694 if (ret != 0)
2695 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002696
Chris Wilson72133422010-09-13 23:56:38 +01002697 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002698
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002699 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002700 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002701 if (ret)
2702 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002703 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002704
Chris Wilson72133422010-09-13 23:56:38 +01002705 old_write_domain = obj->write_domain;
2706 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002707
2708 /* It should now be out of any other write domains, and we can update
2709 * the domain values for our changes.
2710 */
2711 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2712 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002713 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002714 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002715 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002716 obj_priv->dirty = 1;
2717 }
2718
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002719 trace_i915_gem_object_change_domain(obj,
2720 old_read_domains,
2721 old_write_domain);
2722
Eric Anholte47c68e2008-11-14 13:35:19 -08002723 return 0;
2724}
2725
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002726/*
2727 * Prepare buffer for display plane. Use uninterruptible for possible flush
2728 * wait, as in modesetting process we're not supposed to be interrupted.
2729 */
2730int
Chris Wilson48b956c2010-09-14 12:50:34 +01002731i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2732 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002733{
Daniel Vetter23010e42010-03-08 13:35:02 +01002734 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002735 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002736 int ret;
2737
2738 /* Not valid to be called on unbound objects. */
2739 if (obj_priv->gtt_space == NULL)
2740 return -EINVAL;
2741
Chris Wilson48b956c2010-09-14 12:50:34 +01002742 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2743 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002744 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002745
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002746 i915_gem_object_flush_cpu_write_domain(obj);
2747
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002748 old_read_domains = obj->read_domains;
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002749 obj->read_domains = I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002750
2751 trace_i915_gem_object_change_domain(obj,
2752 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002753 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002754
2755 return 0;
2756}
2757
Eric Anholte47c68e2008-11-14 13:35:19 -08002758/**
2759 * Moves a single object to the CPU read, and possibly write domain.
2760 *
2761 * This function returns when the move is complete, including waiting on
2762 * flushes to occur.
2763 */
2764static int
2765i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2766{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002768 int ret;
2769
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002770 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002771 if (ret != 0)
2772 return ret;
2773
2774 i915_gem_object_flush_gtt_write_domain(obj);
2775
2776 /* If we have a partially-valid cache of the object in the CPU,
2777 * finish invalidating it and free the per-page flags.
2778 */
2779 i915_gem_object_set_to_full_cpu_read_domain(obj);
2780
Chris Wilson72133422010-09-13 23:56:38 +01002781 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002782 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002783 if (ret)
2784 return ret;
2785 }
2786
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002787 old_write_domain = obj->write_domain;
2788 old_read_domains = obj->read_domains;
2789
Eric Anholte47c68e2008-11-14 13:35:19 -08002790 /* Flush the CPU cache if it's still invalid. */
2791 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2792 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002793
2794 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2795 }
2796
2797 /* It should now be out of any other write domains, and we can update
2798 * the domain values for our changes.
2799 */
2800 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2801
2802 /* If we're writing through the CPU, then the GPU read domains will
2803 * need to be invalidated at next use.
2804 */
2805 if (write) {
2806 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2807 obj->write_domain = I915_GEM_DOMAIN_CPU;
2808 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002809
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002810 trace_i915_gem_object_change_domain(obj,
2811 old_read_domains,
2812 old_write_domain);
2813
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002814 return 0;
2815}
2816
Eric Anholt673a3942008-07-30 12:06:12 -07002817/*
2818 * Set the next domain for the specified object. This
2819 * may not actually perform the necessary flushing/invaliding though,
2820 * as that may want to be batched with other set_domain operations
2821 *
2822 * This is (we hope) the only really tricky part of gem. The goal
2823 * is fairly simple -- track which caches hold bits of the object
2824 * and make sure they remain coherent. A few concrete examples may
2825 * help to explain how it works. For shorthand, we use the notation
2826 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2827 * a pair of read and write domain masks.
2828 *
2829 * Case 1: the batch buffer
2830 *
2831 * 1. Allocated
2832 * 2. Written by CPU
2833 * 3. Mapped to GTT
2834 * 4. Read by GPU
2835 * 5. Unmapped from GTT
2836 * 6. Freed
2837 *
2838 * Let's take these a step at a time
2839 *
2840 * 1. Allocated
2841 * Pages allocated from the kernel may still have
2842 * cache contents, so we set them to (CPU, CPU) always.
2843 * 2. Written by CPU (using pwrite)
2844 * The pwrite function calls set_domain (CPU, CPU) and
2845 * this function does nothing (as nothing changes)
2846 * 3. Mapped by GTT
2847 * This function asserts that the object is not
2848 * currently in any GPU-based read or write domains
2849 * 4. Read by GPU
2850 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2851 * As write_domain is zero, this function adds in the
2852 * current read domains (CPU+COMMAND, 0).
2853 * flush_domains is set to CPU.
2854 * invalidate_domains is set to COMMAND
2855 * clflush is run to get data out of the CPU caches
2856 * then i915_dev_set_domain calls i915_gem_flush to
2857 * emit an MI_FLUSH and drm_agp_chipset_flush
2858 * 5. Unmapped from GTT
2859 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2860 * flush_domains and invalidate_domains end up both zero
2861 * so no flushing/invalidating happens
2862 * 6. Freed
2863 * yay, done
2864 *
2865 * Case 2: The shared render buffer
2866 *
2867 * 1. Allocated
2868 * 2. Mapped to GTT
2869 * 3. Read/written by GPU
2870 * 4. set_domain to (CPU,CPU)
2871 * 5. Read/written by CPU
2872 * 6. Read/written by GPU
2873 *
2874 * 1. Allocated
2875 * Same as last example, (CPU, CPU)
2876 * 2. Mapped to GTT
2877 * Nothing changes (assertions find that it is not in the GPU)
2878 * 3. Read/written by GPU
2879 * execbuffer calls set_domain (RENDER, RENDER)
2880 * flush_domains gets CPU
2881 * invalidate_domains gets GPU
2882 * clflush (obj)
2883 * MI_FLUSH and drm_agp_chipset_flush
2884 * 4. set_domain (CPU, CPU)
2885 * flush_domains gets GPU
2886 * invalidate_domains gets CPU
2887 * wait_rendering (obj) to make sure all drawing is complete.
2888 * This will include an MI_FLUSH to get the data from GPU
2889 * to memory
2890 * clflush (obj) to invalidate the CPU cache
2891 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2892 * 5. Read/written by CPU
2893 * cache lines are loaded and dirtied
2894 * 6. Read written by GPU
2895 * Same as last GPU access
2896 *
2897 * Case 3: The constant buffer
2898 *
2899 * 1. Allocated
2900 * 2. Written by CPU
2901 * 3. Read by GPU
2902 * 4. Updated (written) by CPU again
2903 * 5. Read by GPU
2904 *
2905 * 1. Allocated
2906 * (CPU, CPU)
2907 * 2. Written by CPU
2908 * (CPU, CPU)
2909 * 3. Read by GPU
2910 * (CPU+RENDER, 0)
2911 * flush_domains = CPU
2912 * invalidate_domains = RENDER
2913 * clflush (obj)
2914 * MI_FLUSH
2915 * drm_agp_chipset_flush
2916 * 4. Updated (written) by CPU again
2917 * (CPU, CPU)
2918 * flush_domains = 0 (no previous write domain)
2919 * invalidate_domains = 0 (no new read domains)
2920 * 5. Read by GPU
2921 * (CPU+RENDER, 0)
2922 * flush_domains = CPU
2923 * invalidate_domains = RENDER
2924 * clflush (obj)
2925 * MI_FLUSH
2926 * drm_agp_chipset_flush
2927 */
Keith Packardc0d90822008-11-20 23:11:08 -08002928static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002929i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002930{
2931 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01002932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002933 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002934 uint32_t invalidate_domains = 0;
2935 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002936 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002937
Eric Anholt8b0e3782009-02-19 14:40:50 -08002938 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2939 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002940
Jesse Barnes652c3932009-08-17 13:31:43 -07002941 intel_mark_busy(dev, obj);
2942
Eric Anholt673a3942008-07-30 12:06:12 -07002943#if WATCH_BUF
2944 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2945 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002946 obj->read_domains, obj->pending_read_domains,
2947 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002948#endif
2949 /*
2950 * If the object isn't moving to a new write domain,
2951 * let the object stay in multiple read domains
2952 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002953 if (obj->pending_write_domain == 0)
2954 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002955 else
2956 obj_priv->dirty = 1;
2957
2958 /*
2959 * Flush the current write domain if
2960 * the new read domains don't match. Invalidate
2961 * any read domains which differ from the old
2962 * write domain
2963 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002964 if (obj->write_domain &&
2965 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07002966 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002967 invalidate_domains |=
2968 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07002969 }
2970 /*
2971 * Invalidate any read caches which may have
2972 * stale data. That is, any new read domains.
2973 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002974 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002975 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2976#if WATCH_BUF
2977 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2978 __func__, flush_domains, invalidate_domains);
2979#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002980 i915_gem_clflush_object(obj);
2981 }
2982
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002983 old_read_domains = obj->read_domains;
2984
Eric Anholtefbeed92009-02-19 14:54:51 -08002985 /* The actual obj->write_domain will be updated with
2986 * pending_write_domain after we emit the accumulated flush for all
2987 * of our domain changes in execbuffers (which clears objects'
2988 * write_domains). So if we have a current write domain that we
2989 * aren't changing, set pending_write_domain to that.
2990 */
2991 if (flush_domains == 0 && obj->pending_write_domain == 0)
2992 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002993 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002994
2995 dev->invalidate_domains |= invalidate_domains;
2996 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01002997 if (obj_priv->ring)
2998 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07002999#if WATCH_BUF
3000 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3001 __func__,
3002 obj->read_domains, obj->write_domain,
3003 dev->invalidate_domains, dev->flush_domains);
3004#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003005
3006 trace_i915_gem_object_change_domain(obj,
3007 old_read_domains,
3008 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003009}
3010
3011/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003012 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003013 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003014 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3015 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3016 */
3017static void
3018i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3019{
Daniel Vetter23010e42010-03-08 13:35:02 +01003020 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003021
3022 if (!obj_priv->page_cpu_valid)
3023 return;
3024
3025 /* If we're partially in the CPU read domain, finish moving it in.
3026 */
3027 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3028 int i;
3029
3030 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3031 if (obj_priv->page_cpu_valid[i])
3032 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003033 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003034 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003035 }
3036
3037 /* Free the page_cpu_valid mappings which are now stale, whether
3038 * or not we've got I915_GEM_DOMAIN_CPU.
3039 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003040 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003041 obj_priv->page_cpu_valid = NULL;
3042}
3043
3044/**
3045 * Set the CPU read domain on a range of the object.
3046 *
3047 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3048 * not entirely valid. The page_cpu_valid member of the object flags which
3049 * pages have been flushed, and will be respected by
3050 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3051 * of the whole object.
3052 *
3053 * This function returns when the move is complete, including waiting on
3054 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003055 */
3056static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003057i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3058 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003059{
Daniel Vetter23010e42010-03-08 13:35:02 +01003060 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003061 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003062 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003063
Eric Anholte47c68e2008-11-14 13:35:19 -08003064 if (offset == 0 && size == obj->size)
3065 return i915_gem_object_set_to_cpu_domain(obj, 0);
3066
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003067 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003068 if (ret != 0)
3069 return ret;
3070 i915_gem_object_flush_gtt_write_domain(obj);
3071
3072 /* If we're already fully in the CPU read domain, we're done. */
3073 if (obj_priv->page_cpu_valid == NULL &&
3074 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003075 return 0;
3076
Eric Anholte47c68e2008-11-14 13:35:19 -08003077 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3078 * newly adding I915_GEM_DOMAIN_CPU
3079 */
Eric Anholt673a3942008-07-30 12:06:12 -07003080 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003081 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3082 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003083 if (obj_priv->page_cpu_valid == NULL)
3084 return -ENOMEM;
3085 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3086 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003087
3088 /* Flush the cache on any pages that are still invalid from the CPU's
3089 * perspective.
3090 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003091 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3092 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003093 if (obj_priv->page_cpu_valid[i])
3094 continue;
3095
Eric Anholt856fa192009-03-19 14:10:50 -07003096 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003097
3098 obj_priv->page_cpu_valid[i] = 1;
3099 }
3100
Eric Anholte47c68e2008-11-14 13:35:19 -08003101 /* It should now be out of any other write domains, and we can update
3102 * the domain values for our changes.
3103 */
3104 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3105
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003106 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3108
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003109 trace_i915_gem_object_change_domain(obj,
3110 old_read_domains,
3111 obj->write_domain);
3112
Eric Anholt673a3942008-07-30 12:06:12 -07003113 return 0;
3114}
3115
3116/**
Eric Anholt673a3942008-07-30 12:06:12 -07003117 * Pin an object to the GTT and evaluate the relocations landing in it.
3118 */
3119static int
3120i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3121 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003122 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003123 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003124{
3125 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003126 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003127 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003128 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003129 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003130 bool need_fence;
3131
3132 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3133 obj_priv->tiling_mode != I915_TILING_NONE;
3134
3135 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d2010-05-27 13:18:15 +01003136 if (need_fence &&
3137 !i915_gem_object_fence_offset_ok(obj,
3138 obj_priv->tiling_mode)) {
3139 ret = i915_gem_object_unbind(obj);
3140 if (ret)
3141 return ret;
3142 }
Eric Anholt673a3942008-07-30 12:06:12 -07003143
3144 /* Choose the GTT offset for our buffer and put it there. */
3145 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3146 if (ret)
3147 return ret;
3148
Jesse Barnes76446ca2009-12-17 22:05:42 -05003149 /*
3150 * Pre-965 chips need a fence register set up in order to
3151 * properly handle blits to/from tiled surfaces.
3152 */
3153 if (need_fence) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01003154 ret = i915_gem_object_get_fence_reg(obj, false);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003155 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003156 i915_gem_object_unpin(obj);
3157 return ret;
3158 }
3159 }
3160
Eric Anholt673a3942008-07-30 12:06:12 -07003161 entry->offset = obj_priv->gtt_offset;
3162
Eric Anholt673a3942008-07-30 12:06:12 -07003163 /* Apply the relocations, using the GTT aperture to avoid cache
3164 * flushing requirements.
3165 */
3166 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003167 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003168 struct drm_gem_object *target_obj;
3169 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003170 uint32_t reloc_val, reloc_offset;
3171 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003172
Eric Anholt673a3942008-07-30 12:06:12 -07003173 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003174 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003175 if (target_obj == NULL) {
3176 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003177 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003178 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003179 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003180
Chris Wilson8542a0b2009-09-09 21:15:15 +01003181#if WATCH_RELOC
3182 DRM_INFO("%s: obj %p offset %08x target %d "
3183 "read %08x write %08x gtt %08x "
3184 "presumed %08x delta %08x\n",
3185 __func__,
3186 obj,
3187 (int) reloc->offset,
3188 (int) reloc->target_handle,
3189 (int) reloc->read_domains,
3190 (int) reloc->write_domain,
3191 (int) target_obj_priv->gtt_offset,
3192 (int) reloc->presumed_offset,
3193 reloc->delta);
3194#endif
3195
Eric Anholt673a3942008-07-30 12:06:12 -07003196 /* The target buffer should have appeared before us in the
3197 * exec_object list, so it should have a GTT space bound by now.
3198 */
3199 if (target_obj_priv->gtt_space == NULL) {
3200 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003201 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003202 drm_gem_object_unreference(target_obj);
3203 i915_gem_object_unpin(obj);
3204 return -EINVAL;
3205 }
3206
Chris Wilson8542a0b2009-09-09 21:15:15 +01003207 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003208 if (reloc->write_domain & (reloc->write_domain - 1)) {
3209 DRM_ERROR("reloc with multiple write domains: "
3210 "obj %p target %d offset %d "
3211 "read %08x write %08x",
3212 obj, reloc->target_handle,
3213 (int) reloc->offset,
3214 reloc->read_domains,
3215 reloc->write_domain);
3216 return -EINVAL;
3217 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003218 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3219 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3220 DRM_ERROR("reloc with read/write CPU domains: "
3221 "obj %p target %d offset %d "
3222 "read %08x write %08x",
3223 obj, reloc->target_handle,
3224 (int) reloc->offset,
3225 reloc->read_domains,
3226 reloc->write_domain);
3227 drm_gem_object_unreference(target_obj);
3228 i915_gem_object_unpin(obj);
3229 return -EINVAL;
3230 }
3231 if (reloc->write_domain && target_obj->pending_write_domain &&
3232 reloc->write_domain != target_obj->pending_write_domain) {
3233 DRM_ERROR("Write domain conflict: "
3234 "obj %p target %d offset %d "
3235 "new %08x old %08x\n",
3236 obj, reloc->target_handle,
3237 (int) reloc->offset,
3238 reloc->write_domain,
3239 target_obj->pending_write_domain);
3240 drm_gem_object_unreference(target_obj);
3241 i915_gem_object_unpin(obj);
3242 return -EINVAL;
3243 }
3244
3245 target_obj->pending_read_domains |= reloc->read_domains;
3246 target_obj->pending_write_domain |= reloc->write_domain;
3247
3248 /* If the relocation already has the right value in it, no
3249 * more work needs to be done.
3250 */
3251 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3252 drm_gem_object_unreference(target_obj);
3253 continue;
3254 }
3255
3256 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003257 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003258 DRM_ERROR("Relocation beyond object bounds: "
3259 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003260 obj, reloc->target_handle,
3261 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003262 drm_gem_object_unreference(target_obj);
3263 i915_gem_object_unpin(obj);
3264 return -EINVAL;
3265 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003266 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003267 DRM_ERROR("Relocation not 4-byte aligned: "
3268 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003269 obj, reloc->target_handle,
3270 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003271 drm_gem_object_unreference(target_obj);
3272 i915_gem_object_unpin(obj);
3273 return -EINVAL;
3274 }
3275
Chris Wilson8542a0b2009-09-09 21:15:15 +01003276 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003277 if (reloc->delta >= target_obj->size) {
3278 DRM_ERROR("Relocation beyond target object bounds: "
3279 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003280 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003281 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003282 drm_gem_object_unreference(target_obj);
3283 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003284 return -EINVAL;
3285 }
3286
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003287 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3288 if (ret != 0) {
3289 drm_gem_object_unreference(target_obj);
3290 i915_gem_object_unpin(obj);
3291 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003292 }
3293
3294 /* Map the page containing the relocation we're going to
3295 * perform.
3296 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003297 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003298 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3299 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003300 ~(PAGE_SIZE - 1)),
3301 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003302 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003303 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003304 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003305
3306#if WATCH_BUF
3307 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003308 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003309 readl(reloc_entry), reloc_val);
3310#endif
3311 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003312 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003313
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003314 /* The updated presumed offset for this entry will be
3315 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003316 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003317 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003318
3319 drm_gem_object_unreference(target_obj);
3320 }
3321
Eric Anholt673a3942008-07-30 12:06:12 -07003322#if WATCH_BUF
3323 if (0)
3324 i915_gem_dump_object(obj, 128, __func__, ~0);
3325#endif
3326 return 0;
3327}
3328
Eric Anholt673a3942008-07-30 12:06:12 -07003329/* Throttle our rendering by waiting until the ring has completed our requests
3330 * emitted over 20 msec ago.
3331 *
Eric Anholtb9624422009-06-03 07:27:35 +00003332 * Note that if we were to use the current jiffies each time around the loop,
3333 * we wouldn't escape the function with any frames outstanding if the time to
3334 * render a frame was over 20ms.
3335 *
Eric Anholt673a3942008-07-30 12:06:12 -07003336 * This should get us reasonable parallelism between CPU and GPU but also
3337 * relatively low latency when blocking on a particular request to finish.
3338 */
3339static int
3340i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3341{
3342 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3343 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003344 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003345
3346 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003347 while (!list_empty(&i915_file_priv->mm.request_list)) {
3348 struct drm_i915_gem_request *request;
3349
3350 request = list_first_entry(&i915_file_priv->mm.request_list,
3351 struct drm_i915_gem_request,
3352 client_list);
3353
3354 if (time_after_eq(request->emitted_jiffies, recent_enough))
3355 break;
3356
Zou Nan hai852835f2010-05-21 09:08:56 +08003357 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003358 if (ret != 0)
3359 break;
3360 }
Eric Anholt673a3942008-07-30 12:06:12 -07003361 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003362
Eric Anholt673a3942008-07-30 12:06:12 -07003363 return ret;
3364}
3365
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003366static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003367i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003368 uint32_t buffer_count,
3369 struct drm_i915_gem_relocation_entry **relocs)
3370{
3371 uint32_t reloc_count = 0, reloc_index = 0, i;
3372 int ret;
3373
3374 *relocs = NULL;
3375 for (i = 0; i < buffer_count; i++) {
3376 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3377 return -EINVAL;
3378 reloc_count += exec_list[i].relocation_count;
3379 }
3380
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003381 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003382 if (*relocs == NULL) {
3383 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003384 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003385 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003386
3387 for (i = 0; i < buffer_count; i++) {
3388 struct drm_i915_gem_relocation_entry __user *user_relocs;
3389
3390 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3391
3392 ret = copy_from_user(&(*relocs)[reloc_index],
3393 user_relocs,
3394 exec_list[i].relocation_count *
3395 sizeof(**relocs));
3396 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003397 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003398 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003399 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003400 }
3401
3402 reloc_index += exec_list[i].relocation_count;
3403 }
3404
Florian Mickler2bc43b52009-04-06 22:55:41 +02003405 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003406}
3407
3408static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003409i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003410 uint32_t buffer_count,
3411 struct drm_i915_gem_relocation_entry *relocs)
3412{
3413 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003414 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003415
Chris Wilson93533c22010-01-31 10:40:48 +00003416 if (relocs == NULL)
3417 return 0;
3418
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003419 for (i = 0; i < buffer_count; i++) {
3420 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003421 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003422
3423 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3424
Florian Mickler2bc43b52009-04-06 22:55:41 +02003425 unwritten = copy_to_user(user_relocs,
3426 &relocs[reloc_count],
3427 exec_list[i].relocation_count *
3428 sizeof(*relocs));
3429
3430 if (unwritten) {
3431 ret = -EFAULT;
3432 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003433 }
3434
3435 reloc_count += exec_list[i].relocation_count;
3436 }
3437
Florian Mickler2bc43b52009-04-06 22:55:41 +02003438err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003439 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003440
3441 return ret;
3442}
3443
Chris Wilson83d60792009-06-06 09:45:57 +01003444static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003445i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003446 uint64_t exec_offset)
3447{
3448 uint32_t exec_start, exec_len;
3449
3450 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3451 exec_len = (uint32_t) exec->batch_len;
3452
3453 if ((exec_start | exec_len) & 0x7)
3454 return -EINVAL;
3455
3456 if (!exec_start)
3457 return -EINVAL;
3458
3459 return 0;
3460}
3461
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003462static int
3463i915_gem_wait_for_pending_flip(struct drm_device *dev,
3464 struct drm_gem_object **object_list,
3465 int count)
3466{
3467 drm_i915_private_t *dev_priv = dev->dev_private;
3468 struct drm_i915_gem_object *obj_priv;
3469 DEFINE_WAIT(wait);
3470 int i, ret = 0;
3471
3472 for (;;) {
3473 prepare_to_wait(&dev_priv->pending_flip_queue,
3474 &wait, TASK_INTERRUPTIBLE);
3475 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003476 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003477 if (atomic_read(&obj_priv->pending_flip) > 0)
3478 break;
3479 }
3480 if (i == count)
3481 break;
3482
3483 if (!signal_pending(current)) {
3484 mutex_unlock(&dev->struct_mutex);
3485 schedule();
3486 mutex_lock(&dev->struct_mutex);
3487 continue;
3488 }
3489 ret = -ERESTARTSYS;
3490 break;
3491 }
3492 finish_wait(&dev_priv->pending_flip_queue, &wait);
3493
3494 return ret;
3495}
3496
Chris Wilson8dc5d142010-08-12 12:36:12 +01003497static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003498i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3499 struct drm_file *file_priv,
3500 struct drm_i915_gem_execbuffer2 *args,
3501 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003502{
3503 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003504 struct drm_gem_object **object_list = NULL;
3505 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003506 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003507 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003508 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003509 struct drm_i915_gem_request *request = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003510 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003511 uint64_t exec_offset;
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003512 uint32_t seqno, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003513 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003514
Zou Nan hai852835f2010-05-21 09:08:56 +08003515 struct intel_ring_buffer *ring = NULL;
3516
Eric Anholt673a3942008-07-30 12:06:12 -07003517#if WATCH_EXEC
3518 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3519 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3520#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003521 if (args->flags & I915_EXEC_BSD) {
3522 if (!HAS_BSD(dev)) {
3523 DRM_ERROR("execbuf with wrong flag\n");
3524 return -EINVAL;
3525 }
3526 ring = &dev_priv->bsd_ring;
3527 } else {
3528 ring = &dev_priv->render_ring;
3529 }
3530
Eric Anholt4f481ed2008-09-10 14:22:49 -07003531 if (args->buffer_count < 1) {
3532 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3533 return -EINVAL;
3534 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003535 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003536 if (object_list == NULL) {
3537 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003538 args->buffer_count);
3539 ret = -ENOMEM;
3540 goto pre_mutex_err;
3541 }
Eric Anholt673a3942008-07-30 12:06:12 -07003542
Eric Anholt201361a2009-03-11 12:30:04 -07003543 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003544 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3545 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003546 if (cliprects == NULL) {
3547 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003548 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003549 }
Eric Anholt201361a2009-03-11 12:30:04 -07003550
3551 ret = copy_from_user(cliprects,
3552 (struct drm_clip_rect __user *)
3553 (uintptr_t) args->cliprects_ptr,
3554 sizeof(*cliprects) * args->num_cliprects);
3555 if (ret != 0) {
3556 DRM_ERROR("copy %d cliprects failed: %d\n",
3557 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003558 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003559 goto pre_mutex_err;
3560 }
3561 }
3562
Chris Wilson8dc5d142010-08-12 12:36:12 +01003563 request = kzalloc(sizeof(*request), GFP_KERNEL);
3564 if (request == NULL) {
3565 ret = -ENOMEM;
3566 goto pre_mutex_err;
3567 }
3568
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003569 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3570 &relocs);
3571 if (ret != 0)
3572 goto pre_mutex_err;
3573
Eric Anholt673a3942008-07-30 12:06:12 -07003574 mutex_lock(&dev->struct_mutex);
3575
3576 i915_verify_inactive(dev, __FILE__, __LINE__);
3577
Ben Gamariba1234d2009-09-14 17:48:47 -04003578 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003579 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003580 ret = -EIO;
3581 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003582 }
3583
3584 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003585 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003586 ret = -EBUSY;
3587 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003588 }
3589
Keith Packardac94a962008-11-20 23:30:27 -08003590 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003591 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003592 for (i = 0; i < args->buffer_count; i++) {
3593 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3594 exec_list[i].handle);
3595 if (object_list[i] == NULL) {
3596 DRM_ERROR("Invalid object handle %d at index %d\n",
3597 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003598 /* prevent error path from reading uninitialized data */
3599 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003600 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003601 goto err;
3602 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003603
Daniel Vetter23010e42010-03-08 13:35:02 +01003604 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003605 if (obj_priv->in_execbuffer) {
3606 DRM_ERROR("Object %p appears more than once in object list\n",
3607 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003608 /* prevent error path from reading uninitialized data */
3609 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003610 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003611 goto err;
3612 }
3613 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003614 flips += atomic_read(&obj_priv->pending_flip);
3615 }
3616
3617 if (flips > 0) {
3618 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3619 args->buffer_count);
3620 if (ret)
3621 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003622 }
Eric Anholt673a3942008-07-30 12:06:12 -07003623
Keith Packardac94a962008-11-20 23:30:27 -08003624 /* Pin and relocate */
3625 for (pin_tries = 0; ; pin_tries++) {
3626 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003627 reloc_index = 0;
3628
Keith Packardac94a962008-11-20 23:30:27 -08003629 for (i = 0; i < args->buffer_count; i++) {
3630 object_list[i]->pending_read_domains = 0;
3631 object_list[i]->pending_write_domain = 0;
3632 ret = i915_gem_object_pin_and_relocate(object_list[i],
3633 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003634 &exec_list[i],
3635 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003636 if (ret)
3637 break;
3638 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003639 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003640 }
3641 /* success */
3642 if (ret == 0)
3643 break;
3644
3645 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003646 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003647 if (ret != -ERESTARTSYS) {
3648 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003649 int num_fences = 0;
3650 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003651 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003652
Chris Wilson07f73f62009-09-14 16:50:30 +01003653 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003654 num_fences +=
3655 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3656 obj_priv->tiling_mode != I915_TILING_NONE;
3657 }
3658 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003659 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003660 total_size, num_fences,
3661 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003662 DRM_ERROR("%d objects [%d pinned], "
3663 "%d object bytes [%d pinned], "
3664 "%d/%d gtt bytes\n",
3665 atomic_read(&dev->object_count),
3666 atomic_read(&dev->pin_count),
3667 atomic_read(&dev->object_memory),
3668 atomic_read(&dev->pin_memory),
3669 atomic_read(&dev->gtt_memory),
3670 dev->gtt_total);
3671 }
Eric Anholt673a3942008-07-30 12:06:12 -07003672 goto err;
3673 }
Keith Packardac94a962008-11-20 23:30:27 -08003674
3675 /* unpin all of our buffers */
3676 for (i = 0; i < pinned; i++)
3677 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003678 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003679
3680 /* evict everyone we can from the aperture */
3681 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003682 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003683 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003684 }
3685
3686 /* Set the pending read domains for the batch buffer to COMMAND */
3687 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003688 if (batch_obj->pending_write_domain) {
3689 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3690 ret = -EINVAL;
3691 goto err;
3692 }
3693 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003694
Chris Wilson83d60792009-06-06 09:45:57 +01003695 /* Sanity check the batch buffer, prior to moving objects */
3696 exec_offset = exec_list[args->buffer_count - 1].offset;
3697 ret = i915_gem_check_execbuffer (args, exec_offset);
3698 if (ret != 0) {
3699 DRM_ERROR("execbuf with invalid offset/length\n");
3700 goto err;
3701 }
3702
Eric Anholt673a3942008-07-30 12:06:12 -07003703 i915_verify_inactive(dev, __FILE__, __LINE__);
3704
Keith Packard646f0f62008-11-20 23:23:03 -08003705 /* Zero the global flush/invalidate flags. These
3706 * will be modified as new domains are computed
3707 * for each object
3708 */
3709 dev->invalidate_domains = 0;
3710 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003711 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003712
Eric Anholt673a3942008-07-30 12:06:12 -07003713 for (i = 0; i < args->buffer_count; i++) {
3714 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003715
Keith Packard646f0f62008-11-20 23:23:03 -08003716 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003717 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003718 }
3719
3720 i915_verify_inactive(dev, __FILE__, __LINE__);
3721
Keith Packard646f0f62008-11-20 23:23:03 -08003722 if (dev->invalidate_domains | dev->flush_domains) {
3723#if WATCH_EXEC
3724 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3725 __func__,
3726 dev->invalidate_domains,
3727 dev->flush_domains);
3728#endif
3729 i915_gem_flush(dev,
3730 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003731 dev->flush_domains,
3732 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003733 }
3734
3735 if (dev_priv->render_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003736 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003737 dev_priv->render_ring.outstanding_lazy_request = false;
3738 }
3739 if (dev_priv->bsd_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003740 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003741 dev_priv->bsd_ring.outstanding_lazy_request = false;
Keith Packard646f0f62008-11-20 23:23:03 -08003742 }
Eric Anholt673a3942008-07-30 12:06:12 -07003743
Eric Anholtefbeed92009-02-19 14:54:51 -08003744 for (i = 0; i < args->buffer_count; i++) {
3745 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003746 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003747 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003748
3749 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003750 if (obj->write_domain)
3751 list_move_tail(&obj_priv->gpu_write_list,
3752 &dev_priv->mm.gpu_write_list);
3753 else
3754 list_del_init(&obj_priv->gpu_write_list);
3755
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003756 trace_i915_gem_object_change_domain(obj,
3757 obj->read_domains,
3758 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003759 }
3760
Eric Anholt673a3942008-07-30 12:06:12 -07003761 i915_verify_inactive(dev, __FILE__, __LINE__);
3762
3763#if WATCH_COHERENCY
3764 for (i = 0; i < args->buffer_count; i++) {
3765 i915_gem_object_check_coherency(object_list[i],
3766 exec_list[i].handle);
3767 }
3768#endif
3769
Eric Anholt673a3942008-07-30 12:06:12 -07003770#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003771 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003772 args->batch_len,
3773 __func__,
3774 ~0);
3775#endif
3776
Eric Anholt673a3942008-07-30 12:06:12 -07003777 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003778 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3779 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003780 if (ret) {
3781 DRM_ERROR("dispatch failed %d\n", ret);
3782 goto err;
3783 }
3784
3785 /*
3786 * Ensure that the commands in the batch buffer are
3787 * finished before the interrupt fires
3788 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003789 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003790
3791 i915_verify_inactive(dev, __FILE__, __LINE__);
3792
Daniel Vetter617dbe22010-02-11 22:16:02 +01003793 for (i = 0; i < args->buffer_count; i++) {
3794 struct drm_gem_object *obj = object_list[i];
3795 obj_priv = to_intel_bo(obj);
3796
3797 i915_gem_object_move_to_active(obj, ring);
3798#if WATCH_LRU
3799 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3800#endif
3801 }
3802
Eric Anholt673a3942008-07-30 12:06:12 -07003803 /*
3804 * Get a seqno representing the execution of the current buffer,
3805 * which we can wait on. We would like to mitigate these interrupts,
3806 * likely by only creating seqnos occasionally (so that we have
3807 * *some* interrupts representing completion of buffers that we can
3808 * wait on when trying to clear up gtt space).
3809 */
Chris Wilson8dc5d142010-08-12 12:36:12 +01003810 seqno = i915_add_request(dev, file_priv, request, ring);
3811 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003812
Eric Anholt673a3942008-07-30 12:06:12 -07003813#if WATCH_LRU
3814 i915_dump_lru(dev, __func__);
3815#endif
3816
3817 i915_verify_inactive(dev, __FILE__, __LINE__);
3818
Eric Anholt673a3942008-07-30 12:06:12 -07003819err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003820 for (i = 0; i < pinned; i++)
3821 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003822
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003823 for (i = 0; i < args->buffer_count; i++) {
3824 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003825 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003826 obj_priv->in_execbuffer = false;
3827 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003828 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003829 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003830
Eric Anholt673a3942008-07-30 12:06:12 -07003831 mutex_unlock(&dev->struct_mutex);
3832
Chris Wilson93533c22010-01-31 10:40:48 +00003833pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003834 /* Copy the updated relocations out regardless of current error
3835 * state. Failure to update the relocs would mean that the next
3836 * time userland calls execbuf, it would do so with presumed offset
3837 * state that didn't match the actual object state.
3838 */
3839 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3840 relocs);
3841 if (ret2 != 0) {
3842 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3843
3844 if (ret == 0)
3845 ret = ret2;
3846 }
3847
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003848 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003849 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003850 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003851
3852 return ret;
3853}
3854
Jesse Barnes76446ca2009-12-17 22:05:42 -05003855/*
3856 * Legacy execbuffer just creates an exec2 list from the original exec object
3857 * list array and passes it to the real function.
3858 */
3859int
3860i915_gem_execbuffer(struct drm_device *dev, void *data,
3861 struct drm_file *file_priv)
3862{
3863 struct drm_i915_gem_execbuffer *args = data;
3864 struct drm_i915_gem_execbuffer2 exec2;
3865 struct drm_i915_gem_exec_object *exec_list = NULL;
3866 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3867 int ret, i;
3868
3869#if WATCH_EXEC
3870 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3871 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3872#endif
3873
3874 if (args->buffer_count < 1) {
3875 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3876 return -EINVAL;
3877 }
3878
3879 /* Copy in the exec list from userland */
3880 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3881 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3882 if (exec_list == NULL || exec2_list == NULL) {
3883 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3884 args->buffer_count);
3885 drm_free_large(exec_list);
3886 drm_free_large(exec2_list);
3887 return -ENOMEM;
3888 }
3889 ret = copy_from_user(exec_list,
3890 (struct drm_i915_relocation_entry __user *)
3891 (uintptr_t) args->buffers_ptr,
3892 sizeof(*exec_list) * args->buffer_count);
3893 if (ret != 0) {
3894 DRM_ERROR("copy %d exec entries failed %d\n",
3895 args->buffer_count, ret);
3896 drm_free_large(exec_list);
3897 drm_free_large(exec2_list);
3898 return -EFAULT;
3899 }
3900
3901 for (i = 0; i < args->buffer_count; i++) {
3902 exec2_list[i].handle = exec_list[i].handle;
3903 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3904 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3905 exec2_list[i].alignment = exec_list[i].alignment;
3906 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003907 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003908 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3909 else
3910 exec2_list[i].flags = 0;
3911 }
3912
3913 exec2.buffers_ptr = args->buffers_ptr;
3914 exec2.buffer_count = args->buffer_count;
3915 exec2.batch_start_offset = args->batch_start_offset;
3916 exec2.batch_len = args->batch_len;
3917 exec2.DR1 = args->DR1;
3918 exec2.DR4 = args->DR4;
3919 exec2.num_cliprects = args->num_cliprects;
3920 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003921 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003922
3923 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3924 if (!ret) {
3925 /* Copy the new buffer offsets back to the user's exec list. */
3926 for (i = 0; i < args->buffer_count; i++)
3927 exec_list[i].offset = exec2_list[i].offset;
3928 /* ... and back out to userspace */
3929 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3930 (uintptr_t) args->buffers_ptr,
3931 exec_list,
3932 sizeof(*exec_list) * args->buffer_count);
3933 if (ret) {
3934 ret = -EFAULT;
3935 DRM_ERROR("failed to copy %d exec entries "
3936 "back to user (%d)\n",
3937 args->buffer_count, ret);
3938 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003939 }
3940
3941 drm_free_large(exec_list);
3942 drm_free_large(exec2_list);
3943 return ret;
3944}
3945
3946int
3947i915_gem_execbuffer2(struct drm_device *dev, void *data,
3948 struct drm_file *file_priv)
3949{
3950 struct drm_i915_gem_execbuffer2 *args = data;
3951 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3952 int ret;
3953
3954#if WATCH_EXEC
3955 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3956 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3957#endif
3958
3959 if (args->buffer_count < 1) {
3960 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3961 return -EINVAL;
3962 }
3963
3964 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3965 if (exec2_list == NULL) {
3966 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3967 args->buffer_count);
3968 return -ENOMEM;
3969 }
3970 ret = copy_from_user(exec2_list,
3971 (struct drm_i915_relocation_entry __user *)
3972 (uintptr_t) args->buffers_ptr,
3973 sizeof(*exec2_list) * args->buffer_count);
3974 if (ret != 0) {
3975 DRM_ERROR("copy %d exec entries failed %d\n",
3976 args->buffer_count, ret);
3977 drm_free_large(exec2_list);
3978 return -EFAULT;
3979 }
3980
3981 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3982 if (!ret) {
3983 /* Copy the new buffer offsets back to the user's exec list. */
3984 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3985 (uintptr_t) args->buffers_ptr,
3986 exec2_list,
3987 sizeof(*exec2_list) * args->buffer_count);
3988 if (ret) {
3989 ret = -EFAULT;
3990 DRM_ERROR("failed to copy %d exec entries "
3991 "back to user (%d)\n",
3992 args->buffer_count, ret);
3993 }
3994 }
3995
3996 drm_free_large(exec2_list);
3997 return ret;
3998}
3999
Eric Anholt673a3942008-07-30 12:06:12 -07004000int
4001i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4002{
4003 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004004 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004005 int ret;
4006
Daniel Vetter778c3542010-05-13 11:49:44 +02004007 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4008
Eric Anholt673a3942008-07-30 12:06:12 -07004009 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004010
4011 if (obj_priv->gtt_space != NULL) {
4012 if (alignment == 0)
4013 alignment = i915_gem_get_gtt_alignment(obj);
4014 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004015 WARN(obj_priv->pin_count,
4016 "bo is already pinned with incorrect alignment:"
4017 " offset=%x, req.alignment=%x\n",
4018 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004019 ret = i915_gem_object_unbind(obj);
4020 if (ret)
4021 return ret;
4022 }
4023 }
4024
Eric Anholt673a3942008-07-30 12:06:12 -07004025 if (obj_priv->gtt_space == NULL) {
4026 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004027 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004028 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004029 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004030
Eric Anholt673a3942008-07-30 12:06:12 -07004031 obj_priv->pin_count++;
4032
4033 /* If the object is not active and not pending a flush,
4034 * remove it from the inactive list
4035 */
4036 if (obj_priv->pin_count == 1) {
4037 atomic_inc(&dev->pin_count);
4038 atomic_add(obj->size, &dev->pin_memory);
4039 if (!obj_priv->active &&
Chris Wilsonbf1a1092010-08-07 11:01:20 +01004040 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004041 list_del_init(&obj_priv->list);
4042 }
4043 i915_verify_inactive(dev, __FILE__, __LINE__);
4044
4045 return 0;
4046}
4047
4048void
4049i915_gem_object_unpin(struct drm_gem_object *obj)
4050{
4051 struct drm_device *dev = obj->dev;
4052 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004053 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004054
4055 i915_verify_inactive(dev, __FILE__, __LINE__);
4056 obj_priv->pin_count--;
4057 BUG_ON(obj_priv->pin_count < 0);
4058 BUG_ON(obj_priv->gtt_space == NULL);
4059
4060 /* If the object is no longer pinned, and is
4061 * neither active nor being flushed, then stick it on
4062 * the inactive list
4063 */
4064 if (obj_priv->pin_count == 0) {
4065 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004066 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004067 list_move_tail(&obj_priv->list,
4068 &dev_priv->mm.inactive_list);
4069 atomic_dec(&dev->pin_count);
4070 atomic_sub(obj->size, &dev->pin_memory);
4071 }
4072 i915_verify_inactive(dev, __FILE__, __LINE__);
4073}
4074
4075int
4076i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4077 struct drm_file *file_priv)
4078{
4079 struct drm_i915_gem_pin *args = data;
4080 struct drm_gem_object *obj;
4081 struct drm_i915_gem_object *obj_priv;
4082 int ret;
4083
4084 mutex_lock(&dev->struct_mutex);
4085
4086 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4087 if (obj == NULL) {
4088 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4089 args->handle);
4090 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004091 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004092 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004093 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004094
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004095 if (obj_priv->madv != I915_MADV_WILLNEED) {
4096 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004097 drm_gem_object_unreference(obj);
4098 mutex_unlock(&dev->struct_mutex);
4099 return -EINVAL;
4100 }
4101
Jesse Barnes79e53942008-11-07 14:24:08 -08004102 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4103 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4104 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004105 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004106 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004107 return -EINVAL;
4108 }
4109
4110 obj_priv->user_pin_count++;
4111 obj_priv->pin_filp = file_priv;
4112 if (obj_priv->user_pin_count == 1) {
4113 ret = i915_gem_object_pin(obj, args->alignment);
4114 if (ret != 0) {
4115 drm_gem_object_unreference(obj);
4116 mutex_unlock(&dev->struct_mutex);
4117 return ret;
4118 }
Eric Anholt673a3942008-07-30 12:06:12 -07004119 }
4120
4121 /* XXX - flush the CPU caches for pinned objects
4122 * as the X server doesn't manage domains yet
4123 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004124 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004125 args->offset = obj_priv->gtt_offset;
4126 drm_gem_object_unreference(obj);
4127 mutex_unlock(&dev->struct_mutex);
4128
4129 return 0;
4130}
4131
4132int
4133i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4134 struct drm_file *file_priv)
4135{
4136 struct drm_i915_gem_pin *args = data;
4137 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004138 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004139
4140 mutex_lock(&dev->struct_mutex);
4141
4142 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4143 if (obj == NULL) {
4144 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4145 args->handle);
4146 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004147 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004148 }
4149
Daniel Vetter23010e42010-03-08 13:35:02 +01004150 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004151 if (obj_priv->pin_filp != file_priv) {
4152 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4153 args->handle);
4154 drm_gem_object_unreference(obj);
4155 mutex_unlock(&dev->struct_mutex);
4156 return -EINVAL;
4157 }
4158 obj_priv->user_pin_count--;
4159 if (obj_priv->user_pin_count == 0) {
4160 obj_priv->pin_filp = NULL;
4161 i915_gem_object_unpin(obj);
4162 }
Eric Anholt673a3942008-07-30 12:06:12 -07004163
4164 drm_gem_object_unreference(obj);
4165 mutex_unlock(&dev->struct_mutex);
4166 return 0;
4167}
4168
4169int
4170i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4171 struct drm_file *file_priv)
4172{
4173 struct drm_i915_gem_busy *args = data;
4174 struct drm_gem_object *obj;
4175 struct drm_i915_gem_object *obj_priv;
4176
Eric Anholt673a3942008-07-30 12:06:12 -07004177 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4178 if (obj == NULL) {
4179 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4180 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004181 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004182 }
4183
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004184 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004185
Chris Wilson0be555b2010-08-04 15:36:30 +01004186 /* Count all active objects as busy, even if they are currently not used
4187 * by the gpu. Users of this interface expect objects to eventually
4188 * become non-busy without any further actions, therefore emit any
4189 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004190 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004191 obj_priv = to_intel_bo(obj);
4192 args->busy = obj_priv->active;
4193 if (args->busy) {
4194 /* Unconditionally flush objects, even when the gpu still uses this
4195 * object. Userspace calling this function indicates that it wants to
4196 * use this buffer rather sooner than later, so issuing the required
4197 * flush earlier is beneficial.
4198 */
Chris Wilson92204342010-09-18 11:02:01 +01004199 if (obj->write_domain & I915_GEM_GPU_DOMAINS) {
4200 i915_gem_flush_ring(dev,
4201 obj_priv->ring,
4202 0, obj->write_domain);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004203 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004204 }
4205
4206 /* Update the active list for the hardware's current position.
4207 * Otherwise this only updates on a delayed timer or when irqs
4208 * are actually unmasked, and our working set ends up being
4209 * larger than required.
4210 */
4211 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4212
4213 args->busy = obj_priv->active;
4214 }
Eric Anholt673a3942008-07-30 12:06:12 -07004215
4216 drm_gem_object_unreference(obj);
4217 mutex_unlock(&dev->struct_mutex);
4218 return 0;
4219}
4220
4221int
4222i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4223 struct drm_file *file_priv)
4224{
4225 return i915_gem_ring_throttle(dev, file_priv);
4226}
4227
Chris Wilson3ef94da2009-09-14 16:50:29 +01004228int
4229i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4230 struct drm_file *file_priv)
4231{
4232 struct drm_i915_gem_madvise *args = data;
4233 struct drm_gem_object *obj;
4234 struct drm_i915_gem_object *obj_priv;
4235
4236 switch (args->madv) {
4237 case I915_MADV_DONTNEED:
4238 case I915_MADV_WILLNEED:
4239 break;
4240 default:
4241 return -EINVAL;
4242 }
4243
4244 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4245 if (obj == NULL) {
4246 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4247 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004248 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004249 }
4250
4251 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004252 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004253
4254 if (obj_priv->pin_count) {
4255 drm_gem_object_unreference(obj);
4256 mutex_unlock(&dev->struct_mutex);
4257
4258 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4259 return -EINVAL;
4260 }
4261
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004262 if (obj_priv->madv != __I915_MADV_PURGED)
4263 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004264
Chris Wilson2d7ef392009-09-20 23:13:10 +01004265 /* if the object is no longer bound, discard its backing storage */
4266 if (i915_gem_object_is_purgeable(obj_priv) &&
4267 obj_priv->gtt_space == NULL)
4268 i915_gem_object_truncate(obj);
4269
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004270 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4271
Chris Wilson3ef94da2009-09-14 16:50:29 +01004272 drm_gem_object_unreference(obj);
4273 mutex_unlock(&dev->struct_mutex);
4274
4275 return 0;
4276}
4277
Daniel Vetterac52bc52010-04-09 19:05:06 +00004278struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4279 size_t size)
4280{
Daniel Vetterc397b902010-04-09 19:05:07 +00004281 struct drm_i915_gem_object *obj;
4282
4283 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4284 if (obj == NULL)
4285 return NULL;
4286
4287 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4288 kfree(obj);
4289 return NULL;
4290 }
4291
4292 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4293 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4294
4295 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004296 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004297 obj->fence_reg = I915_FENCE_REG_NONE;
4298 INIT_LIST_HEAD(&obj->list);
4299 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004300 obj->madv = I915_MADV_WILLNEED;
4301
4302 trace_i915_gem_object_create(&obj->base);
4303
4304 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004305}
4306
Eric Anholt673a3942008-07-30 12:06:12 -07004307int i915_gem_init_object(struct drm_gem_object *obj)
4308{
Daniel Vetterc397b902010-04-09 19:05:07 +00004309 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004310
Eric Anholt673a3942008-07-30 12:06:12 -07004311 return 0;
4312}
4313
Chris Wilsonbe726152010-07-23 23:18:50 +01004314static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4315{
4316 struct drm_device *dev = obj->dev;
4317 drm_i915_private_t *dev_priv = dev->dev_private;
4318 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4319 int ret;
4320
4321 ret = i915_gem_object_unbind(obj);
4322 if (ret == -ERESTARTSYS) {
4323 list_move(&obj_priv->list,
4324 &dev_priv->mm.deferred_free_list);
4325 return;
4326 }
4327
4328 if (obj_priv->mmap_offset)
4329 i915_gem_free_mmap_offset(obj);
4330
4331 drm_gem_object_release(obj);
4332
4333 kfree(obj_priv->page_cpu_valid);
4334 kfree(obj_priv->bit_17);
4335 kfree(obj_priv);
4336}
4337
Eric Anholt673a3942008-07-30 12:06:12 -07004338void i915_gem_free_object(struct drm_gem_object *obj)
4339{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004340 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004341 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004342
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004343 trace_i915_gem_object_destroy(obj);
4344
Eric Anholt673a3942008-07-30 12:06:12 -07004345 while (obj_priv->pin_count > 0)
4346 i915_gem_object_unpin(obj);
4347
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348 if (obj_priv->phys_obj)
4349 i915_gem_detach_phys_object(dev, obj);
4350
Chris Wilsonbe726152010-07-23 23:18:50 +01004351 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004352}
4353
Jesse Barnes5669fca2009-02-17 15:13:31 -08004354int
Eric Anholt673a3942008-07-30 12:06:12 -07004355i915_gem_idle(struct drm_device *dev)
4356{
4357 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004358 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004359
Keith Packard6dbe2772008-10-14 21:41:13 -07004360 mutex_lock(&dev->struct_mutex);
4361
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004362 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004363 (dev_priv->render_ring.gem_object == NULL) ||
4364 (HAS_BSD(dev) &&
4365 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004366 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004367 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004368 }
Eric Anholt673a3942008-07-30 12:06:12 -07004369
Chris Wilson29105cc2010-01-07 10:39:13 +00004370 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004371 if (ret) {
4372 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004373 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004374 }
Eric Anholt673a3942008-07-30 12:06:12 -07004375
Chris Wilson29105cc2010-01-07 10:39:13 +00004376 /* Under UMS, be paranoid and evict. */
4377 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004378 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004379 if (ret) {
4380 mutex_unlock(&dev->struct_mutex);
4381 return ret;
4382 }
4383 }
4384
4385 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4386 * We need to replace this with a semaphore, or something.
4387 * And not confound mm.suspended!
4388 */
4389 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004390 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004391
4392 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004393 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004394
Keith Packard6dbe2772008-10-14 21:41:13 -07004395 mutex_unlock(&dev->struct_mutex);
4396
Chris Wilson29105cc2010-01-07 10:39:13 +00004397 /* Cancel the retire work handler, which should be idle now. */
4398 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4399
Eric Anholt673a3942008-07-30 12:06:12 -07004400 return 0;
4401}
4402
Jesse Barnese552eb72010-04-21 11:39:23 -07004403/*
4404 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4405 * over cache flushing.
4406 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004407static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004408i915_gem_init_pipe_control(struct drm_device *dev)
4409{
4410 drm_i915_private_t *dev_priv = dev->dev_private;
4411 struct drm_gem_object *obj;
4412 struct drm_i915_gem_object *obj_priv;
4413 int ret;
4414
Eric Anholt34dc4d42010-05-07 14:30:03 -07004415 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004416 if (obj == NULL) {
4417 DRM_ERROR("Failed to allocate seqno page\n");
4418 ret = -ENOMEM;
4419 goto err;
4420 }
4421 obj_priv = to_intel_bo(obj);
4422 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4423
4424 ret = i915_gem_object_pin(obj, 4096);
4425 if (ret)
4426 goto err_unref;
4427
4428 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4429 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4430 if (dev_priv->seqno_page == NULL)
4431 goto err_unpin;
4432
4433 dev_priv->seqno_obj = obj;
4434 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4435
4436 return 0;
4437
4438err_unpin:
4439 i915_gem_object_unpin(obj);
4440err_unref:
4441 drm_gem_object_unreference(obj);
4442err:
4443 return ret;
4444}
4445
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004446
4447static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004448i915_gem_cleanup_pipe_control(struct drm_device *dev)
4449{
4450 drm_i915_private_t *dev_priv = dev->dev_private;
4451 struct drm_gem_object *obj;
4452 struct drm_i915_gem_object *obj_priv;
4453
4454 obj = dev_priv->seqno_obj;
4455 obj_priv = to_intel_bo(obj);
4456 kunmap(obj_priv->pages[0]);
4457 i915_gem_object_unpin(obj);
4458 drm_gem_object_unreference(obj);
4459 dev_priv->seqno_obj = NULL;
4460
4461 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004462}
4463
Eric Anholt673a3942008-07-30 12:06:12 -07004464int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004465i915_gem_init_ringbuffer(struct drm_device *dev)
4466{
4467 drm_i915_private_t *dev_priv = dev->dev_private;
4468 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004469
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004470 dev_priv->render_ring = render_ring;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004471
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004472 if (!I915_NEED_GFX_HWS(dev)) {
4473 dev_priv->render_ring.status_page.page_addr
4474 = dev_priv->status_page_dmah->vaddr;
4475 memset(dev_priv->render_ring.status_page.page_addr,
4476 0, PAGE_SIZE);
4477 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004478
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004479 if (HAS_PIPE_CONTROL(dev)) {
4480 ret = i915_gem_init_pipe_control(dev);
4481 if (ret)
4482 return ret;
4483 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004484
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004485 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004486 if (ret)
4487 goto cleanup_pipe_control;
4488
4489 if (HAS_BSD(dev)) {
Zou Nan haid1b851f2010-05-21 09:08:57 +08004490 dev_priv->bsd_ring = bsd_ring;
4491 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004492 if (ret)
4493 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004494 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004495
Chris Wilson6f392d52010-08-07 11:01:22 +01004496 dev_priv->next_seqno = 1;
4497
Chris Wilson68f95ba2010-05-27 13:18:22 +01004498 return 0;
4499
4500cleanup_render_ring:
4501 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4502cleanup_pipe_control:
4503 if (HAS_PIPE_CONTROL(dev))
4504 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004505 return ret;
4506}
4507
4508void
4509i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4510{
4511 drm_i915_private_t *dev_priv = dev->dev_private;
4512
4513 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004514 if (HAS_BSD(dev))
4515 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004516 if (HAS_PIPE_CONTROL(dev))
4517 i915_gem_cleanup_pipe_control(dev);
4518}
4519
4520int
Eric Anholt673a3942008-07-30 12:06:12 -07004521i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4522 struct drm_file *file_priv)
4523{
4524 drm_i915_private_t *dev_priv = dev->dev_private;
4525 int ret;
4526
Jesse Barnes79e53942008-11-07 14:24:08 -08004527 if (drm_core_check_feature(dev, DRIVER_MODESET))
4528 return 0;
4529
Ben Gamariba1234d2009-09-14 17:48:47 -04004530 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004531 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004532 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004533 }
4534
Eric Anholt673a3942008-07-30 12:06:12 -07004535 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004536 dev_priv->mm.suspended = 0;
4537
4538 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004539 if (ret != 0) {
4540 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004541 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004542 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004543
Zou Nan hai852835f2010-05-21 09:08:56 +08004544 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004545 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004546 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4547 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004548 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004549 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004550 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004551
Chris Wilson5f353082010-06-07 14:03:03 +01004552 ret = drm_irq_install(dev);
4553 if (ret)
4554 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004555
Eric Anholt673a3942008-07-30 12:06:12 -07004556 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004557
4558cleanup_ringbuffer:
4559 mutex_lock(&dev->struct_mutex);
4560 i915_gem_cleanup_ringbuffer(dev);
4561 dev_priv->mm.suspended = 1;
4562 mutex_unlock(&dev->struct_mutex);
4563
4564 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004565}
4566
4567int
4568i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4569 struct drm_file *file_priv)
4570{
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 if (drm_core_check_feature(dev, DRIVER_MODESET))
4572 return 0;
4573
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004574 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004575 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004576}
4577
4578void
4579i915_gem_lastclose(struct drm_device *dev)
4580{
4581 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004582
Eric Anholte806b492009-01-22 09:56:58 -08004583 if (drm_core_check_feature(dev, DRIVER_MODESET))
4584 return;
4585
Keith Packard6dbe2772008-10-14 21:41:13 -07004586 ret = i915_gem_idle(dev);
4587 if (ret)
4588 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004589}
4590
4591void
4592i915_gem_load(struct drm_device *dev)
4593{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004594 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004595 drm_i915_private_t *dev_priv = dev->dev_private;
4596
Eric Anholt673a3942008-07-30 12:06:12 -07004597 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004598 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004599 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004600 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004601 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004602 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4603 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004604 if (HAS_BSD(dev)) {
4605 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4606 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4607 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004608 for (i = 0; i < 16; i++)
4609 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004610 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4611 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004612 spin_lock(&shrink_list_lock);
4613 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4614 spin_unlock(&shrink_list_lock);
4615
Dave Airlie94400122010-07-20 13:15:31 +10004616 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4617 if (IS_GEN3(dev)) {
4618 u32 tmp = I915_READ(MI_ARB_STATE);
4619 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4620 /* arb state is a masked write, so set bit + bit in mask */
4621 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4622 I915_WRITE(MI_ARB_STATE, tmp);
4623 }
4624 }
4625
Jesse Barnesde151cf2008-11-12 10:03:55 -08004626 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004627 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4628 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004629
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004630 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004631 dev_priv->num_fence_regs = 16;
4632 else
4633 dev_priv->num_fence_regs = 8;
4634
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004635 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004636 switch (INTEL_INFO(dev)->gen) {
4637 case 6:
4638 for (i = 0; i < 16; i++)
4639 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4640 break;
4641 case 5:
4642 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004643 for (i = 0; i < 16; i++)
4644 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004645 break;
4646 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004647 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4648 for (i = 0; i < 8; i++)
4649 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004650 case 2:
4651 for (i = 0; i < 8; i++)
4652 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4653 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004654 }
Eric Anholt673a3942008-07-30 12:06:12 -07004655 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004656 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004657}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004658
4659/*
4660 * Create a physically contiguous memory object for this object
4661 * e.g. for cursor + overlay regs
4662 */
Chris Wilson995b6762010-08-20 13:23:26 +01004663static int i915_gem_init_phys_object(struct drm_device *dev,
4664 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004665{
4666 drm_i915_private_t *dev_priv = dev->dev_private;
4667 struct drm_i915_gem_phys_object *phys_obj;
4668 int ret;
4669
4670 if (dev_priv->mm.phys_objs[id - 1] || !size)
4671 return 0;
4672
Eric Anholt9a298b22009-03-24 12:23:04 -07004673 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004674 if (!phys_obj)
4675 return -ENOMEM;
4676
4677 phys_obj->id = id;
4678
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004679 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004680 if (!phys_obj->handle) {
4681 ret = -ENOMEM;
4682 goto kfree_obj;
4683 }
4684#ifdef CONFIG_X86
4685 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4686#endif
4687
4688 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4689
4690 return 0;
4691kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004692 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004693 return ret;
4694}
4695
Chris Wilson995b6762010-08-20 13:23:26 +01004696static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004697{
4698 drm_i915_private_t *dev_priv = dev->dev_private;
4699 struct drm_i915_gem_phys_object *phys_obj;
4700
4701 if (!dev_priv->mm.phys_objs[id - 1])
4702 return;
4703
4704 phys_obj = dev_priv->mm.phys_objs[id - 1];
4705 if (phys_obj->cur_obj) {
4706 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4707 }
4708
4709#ifdef CONFIG_X86
4710 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4711#endif
4712 drm_pci_free(dev, phys_obj->handle);
4713 kfree(phys_obj);
4714 dev_priv->mm.phys_objs[id - 1] = NULL;
4715}
4716
4717void i915_gem_free_all_phys_object(struct drm_device *dev)
4718{
4719 int i;
4720
Dave Airlie260883c2009-01-22 17:58:49 +10004721 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004722 i915_gem_free_phys_object(dev, i);
4723}
4724
4725void i915_gem_detach_phys_object(struct drm_device *dev,
4726 struct drm_gem_object *obj)
4727{
4728 struct drm_i915_gem_object *obj_priv;
4729 int i;
4730 int ret;
4731 int page_count;
4732
Daniel Vetter23010e42010-03-08 13:35:02 +01004733 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734 if (!obj_priv->phys_obj)
4735 return;
4736
Chris Wilson4bdadb92010-01-27 13:36:32 +00004737 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004738 if (ret)
4739 goto out;
4740
4741 page_count = obj->size / PAGE_SIZE;
4742
4743 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004744 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004745 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4746
4747 memcpy(dst, src, PAGE_SIZE);
4748 kunmap_atomic(dst, KM_USER0);
4749 }
Eric Anholt856fa192009-03-19 14:10:50 -07004750 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004752
4753 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004754out:
4755 obj_priv->phys_obj->cur_obj = NULL;
4756 obj_priv->phys_obj = NULL;
4757}
4758
4759int
4760i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004761 struct drm_gem_object *obj,
4762 int id,
4763 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004764{
4765 drm_i915_private_t *dev_priv = dev->dev_private;
4766 struct drm_i915_gem_object *obj_priv;
4767 int ret = 0;
4768 int page_count;
4769 int i;
4770
4771 if (id > I915_MAX_PHYS_OBJECT)
4772 return -EINVAL;
4773
Daniel Vetter23010e42010-03-08 13:35:02 +01004774 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775
4776 if (obj_priv->phys_obj) {
4777 if (obj_priv->phys_obj->id == id)
4778 return 0;
4779 i915_gem_detach_phys_object(dev, obj);
4780 }
4781
Dave Airlie71acb5e2008-12-30 20:31:46 +10004782 /* create a new object */
4783 if (!dev_priv->mm.phys_objs[id - 1]) {
4784 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004785 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004787 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004788 goto out;
4789 }
4790 }
4791
4792 /* bind to the object */
4793 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4794 obj_priv->phys_obj->cur_obj = obj;
4795
Chris Wilson4bdadb92010-01-27 13:36:32 +00004796 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004797 if (ret) {
4798 DRM_ERROR("failed to get page list\n");
4799 goto out;
4800 }
4801
4802 page_count = obj->size / PAGE_SIZE;
4803
4804 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004805 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004806 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4807
4808 memcpy(dst, src, PAGE_SIZE);
4809 kunmap_atomic(src, KM_USER0);
4810 }
4811
Chris Wilsond78b47b2009-06-17 21:52:49 +01004812 i915_gem_object_put_pages(obj);
4813
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814 return 0;
4815out:
4816 return ret;
4817}
4818
4819static int
4820i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4821 struct drm_i915_gem_pwrite *args,
4822 struct drm_file *file_priv)
4823{
Daniel Vetter23010e42010-03-08 13:35:02 +01004824 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825 void *obj_addr;
4826 int ret;
4827 char __user *user_data;
4828
4829 user_data = (char __user *) (uintptr_t) args->data_ptr;
4830 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4831
Zhao Yakui44d98a62009-10-09 11:39:40 +08004832 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004833 ret = copy_from_user(obj_addr, user_data, args->size);
4834 if (ret)
4835 return -EFAULT;
4836
4837 drm_agp_chipset_flush(dev);
4838 return 0;
4839}
Eric Anholtb9624422009-06-03 07:27:35 +00004840
4841void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4842{
4843 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4844
4845 /* Clean up our request list when the client is going away, so that
4846 * later retire_requests won't dereference our soon-to-be-gone
4847 * file_priv.
4848 */
4849 mutex_lock(&dev->struct_mutex);
4850 while (!list_empty(&i915_file_priv->mm.request_list))
4851 list_del_init(i915_file_priv->mm.request_list.next);
4852 mutex_unlock(&dev->struct_mutex);
4853}
Chris Wilson31169712009-09-14 16:50:28 +01004854
Chris Wilson31169712009-09-14 16:50:28 +01004855static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004856i915_gpu_is_active(struct drm_device *dev)
4857{
4858 drm_i915_private_t *dev_priv = dev->dev_private;
4859 int lists_empty;
4860
Chris Wilson1637ef42010-04-20 17:10:35 +01004861 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004862 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004863 if (HAS_BSD(dev))
4864 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004865
4866 return !lists_empty;
4867}
4868
4869static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004870i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004871{
4872 drm_i915_private_t *dev_priv, *next_dev;
4873 struct drm_i915_gem_object *obj_priv, *next_obj;
4874 int cnt = 0;
4875 int would_deadlock = 1;
4876
4877 /* "fast-path" to count number of available objects */
4878 if (nr_to_scan == 0) {
4879 spin_lock(&shrink_list_lock);
4880 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4881 struct drm_device *dev = dev_priv->dev;
4882
4883 if (mutex_trylock(&dev->struct_mutex)) {
4884 list_for_each_entry(obj_priv,
4885 &dev_priv->mm.inactive_list,
4886 list)
4887 cnt++;
4888 mutex_unlock(&dev->struct_mutex);
4889 }
4890 }
4891 spin_unlock(&shrink_list_lock);
4892
4893 return (cnt / 100) * sysctl_vfs_cache_pressure;
4894 }
4895
4896 spin_lock(&shrink_list_lock);
4897
Chris Wilson1637ef42010-04-20 17:10:35 +01004898rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004899 /* first scan for clean buffers */
4900 list_for_each_entry_safe(dev_priv, next_dev,
4901 &shrink_list, mm.shrink_list) {
4902 struct drm_device *dev = dev_priv->dev;
4903
4904 if (! mutex_trylock(&dev->struct_mutex))
4905 continue;
4906
4907 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004908 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004909
Chris Wilson31169712009-09-14 16:50:28 +01004910 list_for_each_entry_safe(obj_priv, next_obj,
4911 &dev_priv->mm.inactive_list,
4912 list) {
4913 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004914 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004915 if (--nr_to_scan <= 0)
4916 break;
4917 }
4918 }
4919
4920 spin_lock(&shrink_list_lock);
4921 mutex_unlock(&dev->struct_mutex);
4922
Chris Wilson963b4832009-09-20 23:03:54 +01004923 would_deadlock = 0;
4924
Chris Wilson31169712009-09-14 16:50:28 +01004925 if (nr_to_scan <= 0)
4926 break;
4927 }
4928
4929 /* second pass, evict/count anything still on the inactive list */
4930 list_for_each_entry_safe(dev_priv, next_dev,
4931 &shrink_list, mm.shrink_list) {
4932 struct drm_device *dev = dev_priv->dev;
4933
4934 if (! mutex_trylock(&dev->struct_mutex))
4935 continue;
4936
4937 spin_unlock(&shrink_list_lock);
4938
4939 list_for_each_entry_safe(obj_priv, next_obj,
4940 &dev_priv->mm.inactive_list,
4941 list) {
4942 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004943 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004944 nr_to_scan--;
4945 } else
4946 cnt++;
4947 }
4948
4949 spin_lock(&shrink_list_lock);
4950 mutex_unlock(&dev->struct_mutex);
4951
4952 would_deadlock = 0;
4953 }
4954
Chris Wilson1637ef42010-04-20 17:10:35 +01004955 if (nr_to_scan) {
4956 int active = 0;
4957
4958 /*
4959 * We are desperate for pages, so as a last resort, wait
4960 * for the GPU to finish and discard whatever we can.
4961 * This has a dramatic impact to reduce the number of
4962 * OOM-killer events whilst running the GPU aggressively.
4963 */
4964 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4965 struct drm_device *dev = dev_priv->dev;
4966
4967 if (!mutex_trylock(&dev->struct_mutex))
4968 continue;
4969
4970 spin_unlock(&shrink_list_lock);
4971
4972 if (i915_gpu_is_active(dev)) {
4973 i915_gpu_idle(dev);
4974 active++;
4975 }
4976
4977 spin_lock(&shrink_list_lock);
4978 mutex_unlock(&dev->struct_mutex);
4979 }
4980
4981 if (active)
4982 goto rescan;
4983 }
4984
Chris Wilson31169712009-09-14 16:50:28 +01004985 spin_unlock(&shrink_list_lock);
4986
4987 if (would_deadlock)
4988 return -1;
4989 else if (cnt > 0)
4990 return (cnt / 100) * sysctl_vfs_cache_pressure;
4991 else
4992 return 0;
4993}
4994
4995static struct shrinker shrinker = {
4996 .shrink = i915_gem_shrink,
4997 .seeks = DEFAULT_SEEKS,
4998};
4999
5000__init void
5001i915_gem_shrinker_init(void)
5002{
5003 register_shrinker(&shrinker);
5004}
5005
5006__exit void
5007i915_gem_shrinker_exit(void)
5008{
5009 unregister_shrinker(&shrinker);
5010}