blob: ff67422c8dcb13a8228a41a9ae7ad7b1cf4855a0 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
Paul Mundtac79fd52007-07-25 16:26:10 +090030 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +090031
Paul Mundtcad82442006-01-16 22:14:19 -080032config CPU_SUBTYPE_ST40
33 bool
34 select CPU_SH4
35 select CPU_HAS_INTC2_IRQ
36
Paul Mundt41504c32006-12-11 20:28:03 +090037config CPU_SHX2
38 bool
39
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090040config CPU_SHX3
41 bool
42
Paul Mundtf3d22292007-05-14 17:29:12 +090043choice
44 prompt "Processor sub-type selection"
45
Paul Mundtcad82442006-01-16 22:14:19 -080046#
47# Processor subtypes
48#
49
Paul Mundtf3d22292007-05-14 17:29:12 +090050# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080051
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090052config CPU_SUBTYPE_SH7619
53 bool "Support SH7619 processor"
54 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090055 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090056
Paul Mundtf3d22292007-05-14 17:29:12 +090057# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090058
59config CPU_SUBTYPE_SH7206
60 bool "Support SH7206 processor"
61 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090062 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090063
Paul Mundtf3d22292007-05-14 17:29:12 +090064# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080065
66config CPU_SUBTYPE_SH7300
67 bool "Support SH7300 processor"
68 select CPU_SH3
69
70config CPU_SUBTYPE_SH7705
71 bool "Support SH7705 processor"
72 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090073 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080074
Paul Mundte5723e02006-09-27 17:38:11 +090075config CPU_SUBTYPE_SH7706
76 bool "Support SH7706 processor"
77 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090078 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090079 help
80 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
81
Paul Mundtcad82442006-01-16 22:14:19 -080082config CPU_SUBTYPE_SH7707
83 bool "Support SH7707 processor"
84 select CPU_SH3
Paul Mundtcad82442006-01-16 22:14:19 -080085 help
86 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
87
88config CPU_SUBTYPE_SH7708
89 bool "Support SH7708 processor"
90 select CPU_SH3
91 help
92 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
93 if you have a 100 Mhz SH-3 HD6417708R CPU.
94
95config CPU_SUBTYPE_SH7709
96 bool "Support SH7709 processor"
97 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090098 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080099 help
100 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
101
Paul Mundte5723e02006-09-27 17:38:11 +0900102config CPU_SUBTYPE_SH7710
103 bool "Support SH7710 processor"
104 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900105 select CPU_HAS_IPR_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900106 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +0900107 help
108 Select SH7710 if you have a SH3-DSP SH7710 CPU.
109
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900110config CPU_SUBTYPE_SH7712
111 bool "Support SH7712 processor"
112 select CPU_SH3
113 select CPU_HAS_IPR_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900114 select CPU_HAS_DSP
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900115 help
116 Select SH7712 if you have a SH3-DSP SH7712 CPU.
117
Paul Mundtf3d22292007-05-14 17:29:12 +0900118# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800119
120config CPU_SUBTYPE_SH7750
121 bool "Support SH7750 processor"
122 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900123 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800124 help
125 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
126
127config CPU_SUBTYPE_SH7091
128 bool "Support SH7091 processor"
129 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900130 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800131 help
132 Select SH7091 if you have an SH-4 based Sega device (such as
133 the Dreamcast, Naomi, and Naomi 2).
134
135config CPU_SUBTYPE_SH7750R
136 bool "Support SH7750R processor"
137 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900138 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800139
140config CPU_SUBTYPE_SH7750S
141 bool "Support SH7750S processor"
142 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900143 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800144
145config CPU_SUBTYPE_SH7751
146 bool "Support SH7751 processor"
147 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900148 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800149 help
150 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
151 or if you have a HD6417751R CPU.
152
153config CPU_SUBTYPE_SH7751R
154 bool "Support SH7751R processor"
155 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900156 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800157
158config CPU_SUBTYPE_SH7760
159 bool "Support SH7760 processor"
160 select CPU_SH4
161 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900162 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800163
164config CPU_SUBTYPE_SH4_202
165 bool "Support SH4-202 processor"
166 select CPU_SH4
167
Paul Mundtf3d22292007-05-14 17:29:12 +0900168# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800169
170config CPU_SUBTYPE_ST40STB1
171 bool "Support ST40STB1/ST40RA processors"
172 select CPU_SUBTYPE_ST40
173 help
174 Select ST40STB1 if you have a ST40RA CPU.
175 This was previously called the ST40STB1, hence the option name.
176
177config CPU_SUBTYPE_ST40GX1
178 bool "Support ST40GX1 processor"
179 select CPU_SUBTYPE_ST40
180 help
181 Select ST40GX1 if you have a ST40GX1 CPU.
182
Paul Mundtf3d22292007-05-14 17:29:12 +0900183# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800184
Paul Mundtcad82442006-01-16 22:14:19 -0800185config CPU_SUBTYPE_SH7770
186 bool "Support SH7770 processor"
187 select CPU_SH4A
188
189config CPU_SUBTYPE_SH7780
190 bool "Support SH7780 processor"
191 select CPU_SH4A
Magnus Damm39c7aa92007-07-20 12:10:29 +0900192 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800193
Paul Mundtb552c7e2006-11-20 14:14:29 +0900194config CPU_SUBTYPE_SH7785
195 bool "Support SH7785 processor"
196 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900197 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900198 select CPU_HAS_INTC2_IRQ
199
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900200config CPU_SUBTYPE_SHX3
201 bool "Support SH-X3 processor"
202 select CPU_SH4A
203 select CPU_SHX3
204 select CPU_HAS_INTC2_IRQ
205
Paul Mundtf3d22292007-05-14 17:29:12 +0900206# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900207
Paul Mundte5723e02006-09-27 17:38:11 +0900208config CPU_SUBTYPE_SH7343
209 bool "Support SH7343 processor"
210 select CPU_SH4AL_DSP
211
Paul Mundt41504c32006-12-11 20:28:03 +0900212config CPU_SUBTYPE_SH7722
213 bool "Support SH7722 processor"
214 select CPU_SH4AL_DSP
215 select CPU_SHX2
Magnus Damm1b064282007-07-18 17:51:24 +0900216 select CPU_HAS_INTC_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900217 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900218 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900219
Paul Mundtf3d22292007-05-14 17:29:12 +0900220endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800221
222menu "Memory management options"
223
Paul Mundt5f8c9902007-05-08 11:55:21 +0900224config QUICKLIST
225 def_bool y
226
Paul Mundtcad82442006-01-16 22:14:19 -0800227config MMU
228 bool "Support for memory management hardware"
229 depends on !CPU_SH2
230 default y
231 help
232 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
233 boot on these systems, this option must not be set.
234
235 On other systems (such as the SH-3 and 4) where an MMU exists,
236 turning this off will boot the kernel on these machines with the
237 MMU implicitly switched off.
238
Paul Mundte7f93a32006-09-27 17:19:13 +0900239config PAGE_OFFSET
240 hex
241 default "0x80000000" if MMU
242 default "0x00000000"
243
244config MEMORY_START
245 hex "Physical memory start address"
246 default "0x08000000"
247 ---help---
248 Computers built with Hitachi SuperH processors always
249 map the ROM starting at address zero. But the processor
250 does not specify the range that RAM takes.
251
252 The physical memory (RAM) start address will be automatically
253 set to 08000000. Other platforms, such as the Solution Engine
254 boards typically map RAM at 0C000000.
255
256 Tweak this only when porting to a new machine which does not
257 already have a defconfig. Changing it from the known correct
258 value on any of the known systems will only lead to disaster.
259
260config MEMORY_SIZE
261 hex "Physical memory size"
262 default "0x00400000"
263 help
264 This sets the default memory size assumed by your SH kernel. It can
265 be overridden as normal by the 'mem=' argument on the kernel command
266 line. If unsure, consult your board specifications or just leave it
267 as 0x00400000 which was the default value before this became
268 configurable.
269
Paul Mundtcad82442006-01-16 22:14:19 -0800270config 32BIT
271 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +0900272 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -0800273 default y
274 help
275 If you say Y here, physical addressing will be extended to
276 32-bits through the SH-4A PMB. If this is not set, legacy
277 29-bit physical addressing will be used.
278
Paul Mundt21440cf2006-11-20 14:30:26 +0900279config X2TLB
280 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900281 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900282 help
283 Selecting this option will enable the extended mode of the SH-X2
284 TLB. For legacy SH-X behaviour and interoperability, say N. For
285 all of the fun new features and a willingless to submit bug reports,
286 say Y.
287
Paul Mundt19f9a342006-09-27 18:33:49 +0900288config VSYSCALL
289 bool "Support vsyscall page"
290 depends on MMU
291 default y
292 help
293 This will enable support for the kernel mapping a vDSO page
294 in process space, and subsequently handing down the entry point
295 to the libc through the ELF auxiliary vector.
296
297 From the kernel side this is used for the signal trampoline.
298 For systems with an MMU that can afford to give up a page,
299 (the default value) say Y.
300
Paul Mundtb241cb02007-06-06 17:52:19 +0900301config NUMA
302 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900303 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900304 default n
305 help
306 Some SH systems have many various memories scattered around
307 the address space, each with varying latencies. This enables
308 support for these blocks by binding them to nodes and allowing
309 memory policies to be used for prioritizing and controlling
310 allocation behaviour.
311
Paul Mundt01066622007-03-28 16:38:13 +0900312config NODES_SHIFT
313 int
314 default "1"
315 depends on NEED_MULTIPLE_NODES
316
317config ARCH_FLATMEM_ENABLE
318 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900319 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900320
Paul Mundtdfbb9042007-05-23 17:48:36 +0900321config ARCH_SPARSEMEM_ENABLE
322 def_bool y
323 select SPARSEMEM_STATIC
324
325config ARCH_SPARSEMEM_DEFAULT
326 def_bool y
327
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900328config MAX_ACTIVE_REGIONS
329 int
Paul Mundt520588f2007-06-06 17:58:56 +0900330 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900331 default "1"
332
Paul Mundt01066622007-03-28 16:38:13 +0900333config ARCH_POPULATES_NODE_MAP
334 def_bool y
335
Paul Mundtdfbb9042007-05-23 17:48:36 +0900336config ARCH_SELECT_MEMORY_MODEL
337 def_bool y
338
Paul Mundt33d63bd2007-06-07 11:32:52 +0900339config ARCH_ENABLE_MEMORY_HOTPLUG
340 def_bool y
341 depends on SPARSEMEM
342
343config ARCH_MEMORY_PROBE
344 def_bool y
345 depends on MEMORY_HOTPLUG
346
Paul Mundtcad82442006-01-16 22:14:19 -0800347choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900348 prompt "Kernel page size"
349 default PAGE_SIZE_4KB
350
351config PAGE_SIZE_4KB
352 bool "4kB"
353 help
354 This is the default page size used by all SuperH CPUs.
355
356config PAGE_SIZE_8KB
357 bool "8kB"
358 depends on EXPERIMENTAL && X2TLB
359 help
360 This enables 8kB pages as supported by SH-X2 and later MMUs.
361
362config PAGE_SIZE_64KB
363 bool "64kB"
364 depends on EXPERIMENTAL && CPU_SH4
365 help
366 This enables support for 64kB pages, possible on all SH-4
367 CPUs and later. Highly experimental, not recommended.
368
369endchoice
370
371choice
Paul Mundtcad82442006-01-16 22:14:19 -0800372 prompt "HugeTLB page size"
373 depends on HUGETLB_PAGE && CPU_SH4 && MMU
374 default HUGETLB_PAGE_SIZE_64K
375
376config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900377 bool "64kB"
378
379config HUGETLB_PAGE_SIZE_256K
380 bool "256kB"
381 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800382
383config HUGETLB_PAGE_SIZE_1MB
384 bool "1MB"
385
Paul Mundt21440cf2006-11-20 14:30:26 +0900386config HUGETLB_PAGE_SIZE_4MB
387 bool "4MB"
388 depends on X2TLB
389
390config HUGETLB_PAGE_SIZE_64MB
391 bool "64MB"
392 depends on X2TLB
393
Paul Mundtcad82442006-01-16 22:14:19 -0800394endchoice
395
396source "mm/Kconfig"
397
398endmenu
399
400menu "Cache configuration"
401
402config SH7705_CACHE_32KB
403 bool "Enable 32KB cache size for SH7705"
404 depends on CPU_SUBTYPE_SH7705
405 default y
406
407config SH_DIRECT_MAPPED
408 bool "Use direct-mapped caching"
409 default n
410 help
411 Selecting this option will configure the caches to be direct-mapped,
412 even if the cache supports a 2 or 4-way mode. This is useful primarily
413 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
414 SH4-202, SH4-501, etc.)
415
416 Turn this option off for platforms that do not have a direct-mapped
417 cache, and you have no need to run the caches in such a configuration.
418
419config SH_WRITETHROUGH
420 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800421 help
422 Selecting this option will configure the caches in write-through
423 mode, as opposed to the default write-back configuration.
424
425 Since there's sill some aliasing issues on SH-4, this option will
426 unfortunately still require the majority of flushing functions to
427 be implemented to deal with aliasing.
428
429 If unsure, say N.
430
Paul Mundtcad82442006-01-16 22:14:19 -0800431endmenu