blob: b7707d77aedcbdfe1353f4a528f456a5907b91d7 [file] [log] [blame]
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +053022#include <linux/avtimer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <mach/irqs-8064.h>
24#include <mach/board.h>
25#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070026#include <mach/usbdiag.h>
Rohit Vaswani4375c802013-01-09 13:38:19 -080027#include <mach/msm_serial_hs_lite.h>
Yan He06913ce2011-08-26 16:33:46 -070028#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070029#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080030#include <mach/msm_dsps.h>
Matt Wagantall33d01f52012-02-23 23:27:44 -080031#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080032#include <sound/msm-dai-q6.h>
33#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030034#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030035#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070036#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060037#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080038#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070039#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070040#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070041#include <mach/msm_rtb.h>
Mitchel Humpherysa67e37f2012-09-06 11:35:39 -070042#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
Anji Jonnalaf91d8972013-02-26 17:55:50 +053044#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080046#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_stats.h"
49#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053050#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070051#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070052#include <mach/msm_cache_dump.h>
Praveen Chidambaramf27a5152013-02-01 11:44:53 -070053#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054
55/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070056#define MSM_GSBI1_PHYS 0x12440000
Rohit Vaswani4375c802013-01-09 13:38:19 -080057#define MSM_GSBI2_PHYS 0x12480000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059#define MSM_GSBI4_PHYS 0x16300000
60#define MSM_GSBI5_PHYS 0x1A200000
61#define MSM_GSBI6_PHYS 0x16500000
62#define MSM_GSBI7_PHYS 0x16600000
63
Kenneth Heitke748593a2011-07-15 15:45:11 -060064/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070065#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Rohit Vaswani4375c802013-01-09 13:38:19 -080066#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Rohit Vaswani4375c802013-01-09 13:38:19 -080068#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
Saket Saurabhd425a5d2012-11-06 16:08:28 +053069#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana262e9032012-05-10 15:14:00 -070070#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080071#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
Harini Jayaramanc4c58692011-07-19 14:50:10 -060073/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080074#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060075#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
76#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
77#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
78#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
79#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
80#define MSM_QUP_SIZE SZ_4K
81
Kenneth Heitke36920d32011-07-20 16:44:30 -060082/* Address of SSBI CMD */
83#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
84#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
85#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060086
Hemant Kumarcaa09092011-07-30 00:26:33 -070087/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080088#define MSM_HSUSB1_PHYS 0x12500000
89#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070090
Manu Gautam91223e02011-11-08 15:27:22 +053091/* Address of HS USB3 */
92#define MSM_HSUSB3_PHYS 0x12520000
93#define MSM_HSUSB3_SIZE SZ_4K
94
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080095/* Address of HS USB4 */
96#define MSM_HSUSB4_PHYS 0x12530000
97#define MSM_HSUSB4_SIZE SZ_4K
98
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060099/* Address of PCIE20 PARF */
100#define PCIE20_PARF_PHYS 0x1b600000
101#define PCIE20_PARF_SIZE SZ_128
102
103/* Address of PCIE20 ELBI */
104#define PCIE20_ELBI_PHYS 0x1b502000
105#define PCIE20_ELBI_SIZE SZ_256
106
107/* Address of PCIE20 */
108#define PCIE20_PHYS 0x1b500000
109#define PCIE20_SIZE SZ_4K
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530110#define MSM8064_PC_CNTR_PHYS (APQ8064_IMEM_PHYS + 0x664)
111#define MSM8064_PC_CNTR_SIZE 0x40
Anji Jonnala93129922012-10-09 20:57:53 +0530112#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +0530113/* avtimer */
114#define AVTIMER_MSW_PHYSICAL_ADDRESS 0x2800900C
115#define AVTIMER_LSW_PHYSICAL_ADDRESS 0x28009008
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530116
117static struct resource msm8064_resources_pccntr[] = {
118 {
119 .start = MSM8064_PC_CNTR_PHYS,
120 .end = MSM8064_PC_CNTR_PHYS + MSM8064_PC_CNTR_SIZE,
121 .flags = IORESOURCE_MEM,
122 },
123};
124
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700125static uint32_t msm_pm_cp15_regs[] = {0x4501, 0x5501, 0x6501, 0x7501, 0x0500};
126
127static struct msm_pm_init_data_type msm_pm_data = {
128 .retention_calls_tz = true,
129 .cp15_data.save_cp15 = true,
130 .cp15_data.qsb_pc_vdd = 0x98,
131 .cp15_data.reg_data = &msm_pm_cp15_regs[0],
132 .cp15_data.reg_saved_state_size = ARRAY_SIZE(msm_pm_cp15_regs),
133};
134
135struct platform_device msm8064_pm_8x60 = {
136 .name = "pm-8x60",
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530137 .id = -1,
138 .num_resources = ARRAY_SIZE(msm8064_resources_pccntr),
139 .resource = msm8064_resources_pccntr,
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700140 .dev = {
141 .platform_data = &msm_pm_data,
142 },
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530143};
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600144
Anji Jonnalaf91d8972013-02-26 17:55:50 +0530145static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
146 .base_addr = MSM_ACC0_BASE + 0x08,
147 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
148 .mask = 1UL << 13,
149};
150struct platform_device msm8064_cpu_slp_status = {
151 .name = "cpu_slp_status",
152 .id = -1,
153 .dev = {
154 .platform_data = &msm_pm_slp_sts_data,
155 },
156};
157
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700158static struct msm_watchdog_pdata msm_watchdog_pdata = {
159 .pet_time = 10000,
160 .bark_time = 11000,
161 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800162 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700163 .base = MSM_TMR0_BASE + WDT0_OFFSET,
164};
165
166static struct resource msm_watchdog_resources[] = {
167 {
168 .start = WDT0_ACCSCSSNBARK_INT,
169 .end = WDT0_ACCSCSSNBARK_INT,
170 .flags = IORESOURCE_IRQ,
171 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700172};
173
174struct platform_device msm8064_device_watchdog = {
175 .name = "msm_watchdog",
176 .id = -1,
177 .dev = {
178 .platform_data = &msm_watchdog_pdata,
179 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700180 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
181 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700182};
183
Joel King0581896d2011-07-19 16:43:28 -0700184static struct resource msm_dmov_resource[] = {
185 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800186 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700187 .flags = IORESOURCE_IRQ,
188 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700189 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800190 .start = 0x18320000,
191 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700192 .flags = IORESOURCE_MEM,
193 },
194};
195
196static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800197 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700198 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700199};
200
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700201struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700202 .name = "msm_dmov",
203 .id = -1,
204 .resource = msm_dmov_resource,
205 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700206 .dev = {
207 .platform_data = &msm_dmov_pdata,
208 },
Joel King0581896d2011-07-19 16:43:28 -0700209};
210
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700211static struct resource resources_uart_gsbi1[] = {
212 {
213 .start = APQ8064_GSBI1_UARTDM_IRQ,
214 .end = APQ8064_GSBI1_UARTDM_IRQ,
215 .flags = IORESOURCE_IRQ,
216 },
217 {
218 .start = MSM_UART1DM_PHYS,
219 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
220 .name = "uartdm_resource",
221 .flags = IORESOURCE_MEM,
222 },
223 {
224 .start = MSM_GSBI1_PHYS,
225 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
226 .name = "gsbi_resource",
227 .flags = IORESOURCE_MEM,
228 },
229};
230
231struct platform_device apq8064_device_uart_gsbi1 = {
232 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800233 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700234 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
235 .resource = resources_uart_gsbi1,
236};
237
Rohit Vaswani4375c802013-01-09 13:38:19 -0800238static struct resource resources_uart_gsbi2[] = {
239 {
240 .start = APQ8064_GSBI2_UARTDM_IRQ,
241 .end = APQ8064_GSBI2_UARTDM_IRQ,
242 .flags = IORESOURCE_IRQ,
243 },
244 {
245 .start = MSM_UART2DM_PHYS,
246 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
247 .name = "uartdm_resource",
248 .flags = IORESOURCE_MEM,
249 },
250 {
251 .start = MSM_GSBI2_PHYS,
252 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
253 .name = "gsbi_resource",
254 .flags = IORESOURCE_MEM,
255 },
256};
257
258static struct msm_serial_hslite_platform_data uart_gsbi2_pdata = {
259 .line = 0,
260};
261
262struct platform_device apq8064_device_uart_gsbi2 = {
263 .name = "msm_serial_hsl",
264 .id = 3,
265 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
266 .resource = resources_uart_gsbi2,
267 .dev.platform_data = &uart_gsbi2_pdata,
268};
269
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700270static struct resource resources_uart_gsbi3[] = {
271 {
272 .start = GSBI3_UARTDM_IRQ,
273 .end = GSBI3_UARTDM_IRQ,
274 .flags = IORESOURCE_IRQ,
275 },
276 {
277 .start = MSM_UART3DM_PHYS,
278 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
279 .name = "uartdm_resource",
280 .flags = IORESOURCE_MEM,
281 },
282 {
283 .start = MSM_GSBI3_PHYS,
284 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
285 .name = "gsbi_resource",
286 .flags = IORESOURCE_MEM,
287 },
288};
289
290struct platform_device apq8064_device_uart_gsbi3 = {
291 .name = "msm_serial_hsl",
292 .id = 0,
293 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
294 .resource = resources_uart_gsbi3,
295};
296
Jing Lin04601f92012-02-05 15:36:07 -0800297static struct resource resources_qup_i2c_gsbi3[] = {
298 {
299 .name = "gsbi_qup_i2c_addr",
300 .start = MSM_GSBI3_PHYS,
301 .end = MSM_GSBI3_PHYS + 4 - 1,
302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .name = "qup_phys_addr",
306 .start = MSM_GSBI3_QUP_PHYS,
307 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
308 .flags = IORESOURCE_MEM,
309 },
310 {
311 .name = "qup_err_intr",
312 .start = GSBI3_QUP_IRQ,
313 .end = GSBI3_QUP_IRQ,
314 .flags = IORESOURCE_IRQ,
315 },
316 {
317 .name = "i2c_clk",
318 .start = 9,
319 .end = 9,
320 .flags = IORESOURCE_IO,
321 },
322 {
323 .name = "i2c_sda",
324 .start = 8,
325 .end = 8,
326 .flags = IORESOURCE_IO,
327 },
328};
329
David Keitel3c40fc52012-02-09 17:53:52 -0800330static struct resource resources_qup_i2c_gsbi1[] = {
331 {
332 .name = "gsbi_qup_i2c_addr",
333 .start = MSM_GSBI1_PHYS,
334 .end = MSM_GSBI1_PHYS + 4 - 1,
335 .flags = IORESOURCE_MEM,
336 },
337 {
338 .name = "qup_phys_addr",
339 .start = MSM_GSBI1_QUP_PHYS,
340 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
341 .flags = IORESOURCE_MEM,
342 },
343 {
344 .name = "qup_err_intr",
345 .start = APQ8064_GSBI1_QUP_IRQ,
346 .end = APQ8064_GSBI1_QUP_IRQ,
347 .flags = IORESOURCE_IRQ,
348 },
349 {
350 .name = "i2c_clk",
351 .start = 21,
352 .end = 21,
353 .flags = IORESOURCE_IO,
354 },
355 {
356 .name = "i2c_sda",
357 .start = 20,
358 .end = 20,
359 .flags = IORESOURCE_IO,
360 },
361};
362
363struct platform_device apq8064_device_qup_i2c_gsbi1 = {
364 .name = "qup_i2c",
365 .id = 0,
366 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
367 .resource = resources_qup_i2c_gsbi1,
368};
369
Jing Lin04601f92012-02-05 15:36:07 -0800370struct platform_device apq8064_device_qup_i2c_gsbi3 = {
371 .name = "qup_i2c",
372 .id = 3,
373 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
374 .resource = resources_qup_i2c_gsbi3,
375};
376
Kenneth Heitke748593a2011-07-15 15:45:11 -0600377static struct resource resources_qup_i2c_gsbi4[] = {
378 {
379 .name = "gsbi_qup_i2c_addr",
380 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600381 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600382 .flags = IORESOURCE_MEM,
383 },
384 {
385 .name = "qup_phys_addr",
386 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600387 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "qup_err_intr",
392 .start = GSBI4_QUP_IRQ,
393 .end = GSBI4_QUP_IRQ,
394 .flags = IORESOURCE_IRQ,
395 },
Kevin Chand07220e2012-02-13 15:52:22 -0800396 {
397 .name = "i2c_clk",
398 .start = 11,
399 .end = 11,
400 .flags = IORESOURCE_IO,
401 },
402 {
403 .name = "i2c_sda",
404 .start = 10,
405 .end = 10,
406 .flags = IORESOURCE_IO,
407 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600408};
409
410struct platform_device apq8064_device_qup_i2c_gsbi4 = {
411 .name = "qup_i2c",
412 .id = 4,
413 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
414 .resource = resources_qup_i2c_gsbi4,
415};
416
Rohit Vaswani4375c802013-01-09 13:38:19 -0800417static struct resource resources_uart_gsbi4[] = {
418 {
419 .start = GSBI4_UARTDM_IRQ,
420 .end = GSBI4_UARTDM_IRQ,
421 .flags = IORESOURCE_IRQ,
422 },
423 {
424 .start = MSM_UART4DM_PHYS,
425 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
426 .name = "uartdm_resource",
427 .flags = IORESOURCE_MEM,
428 },
429 {
430 .start = MSM_GSBI4_PHYS,
431 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
432 .name = "gsbi_resource",
433 .flags = IORESOURCE_MEM,
434 },
435};
436
437static struct msm_serial_hslite_platform_data uart_gsbi4_pdata = {
438 .line = 2,
439};
440
441struct platform_device apq8064_device_uart_gsbi4 = {
442 .name = "msm_serial_hsl",
443 .id = 4,
444 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
445 .resource = resources_uart_gsbi4,
446 .dev.platform_data = &uart_gsbi4_pdata,
447};
448
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700449static struct resource resources_qup_spi_gsbi5[] = {
450 {
451 .name = "spi_base",
452 .start = MSM_GSBI5_QUP_PHYS,
453 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
454 .flags = IORESOURCE_MEM,
455 },
456 {
457 .name = "gsbi_base",
458 .start = MSM_GSBI5_PHYS,
459 .end = MSM_GSBI5_PHYS + 4 - 1,
460 .flags = IORESOURCE_MEM,
461 },
462 {
463 .name = "spi_irq_in",
464 .start = GSBI5_QUP_IRQ,
465 .end = GSBI5_QUP_IRQ,
466 .flags = IORESOURCE_IRQ,
467 },
468};
469
470struct platform_device apq8064_device_qup_spi_gsbi5 = {
471 .name = "spi_qsd",
472 .id = 0,
473 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
474 .resource = resources_qup_spi_gsbi5,
475};
476
Bar Weinerf82c5872012-10-23 14:31:26 +0200477static struct resource resources_qup_spi_gsbi6[] = {
478 {
479 .name = "spi_base",
480 .start = MSM_GSBI6_QUP_PHYS,
481 .end = MSM_GSBI6_QUP_PHYS + SZ_4K - 1,
482 .flags = IORESOURCE_MEM,
483 },
484 {
485 .name = "gsbi_base",
486 .start = MSM_GSBI6_PHYS,
487 .end = MSM_GSBI6_PHYS + 4 - 1,
488 .flags = IORESOURCE_MEM,
489 },
490 {
491 .name = "spi_irq_in",
492 .start = GSBI6_QUP_IRQ,
493 .end = GSBI6_QUP_IRQ,
494 .flags = IORESOURCE_IRQ,
495 },
496 {
497 .name = "spi_clk",
498 .start = 17,
499 .end = 17,
500 .flags = IORESOURCE_IO,
501 },
502 {
503 .name = "spi_miso",
504 .start = 15,
505 .end = 15,
506 .flags = IORESOURCE_IO,
507 },
508 {
509 .name = "spi_mosi",
510 .start = 14,
511 .end = 14,
512 .flags = IORESOURCE_IO,
513 },
514 {
515 .name = "spi_cs",
516 .start = 16,
517 .end = 16,
518 .flags = IORESOURCE_IO,
519 }
520};
521
522struct platform_device mpq8064_device_qup_spi_gsbi6 = {
523 .name = "spi_qsd",
524 .id = 1,
525 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi6),
526 .resource = resources_qup_spi_gsbi6,
527};
528
Joel King8f839b92012-04-01 14:37:46 -0700529static struct resource resources_qup_i2c_gsbi5[] = {
530 {
531 .name = "gsbi_qup_i2c_addr",
532 .start = MSM_GSBI5_PHYS,
533 .end = MSM_GSBI5_PHYS + 4 - 1,
534 .flags = IORESOURCE_MEM,
535 },
536 {
537 .name = "qup_phys_addr",
538 .start = MSM_GSBI5_QUP_PHYS,
539 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
540 .flags = IORESOURCE_MEM,
541 },
542 {
543 .name = "qup_err_intr",
544 .start = GSBI5_QUP_IRQ,
545 .end = GSBI5_QUP_IRQ,
546 .flags = IORESOURCE_IRQ,
547 },
548 {
549 .name = "i2c_clk",
550 .start = 54,
551 .end = 54,
552 .flags = IORESOURCE_IO,
553 },
554 {
555 .name = "i2c_sda",
556 .start = 53,
557 .end = 53,
558 .flags = IORESOURCE_IO,
559 },
560};
561
562struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
563 .name = "qup_i2c",
564 .id = 5,
565 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
566 .resource = resources_qup_i2c_gsbi5,
567};
568
Saket Saurabhd425a5d2012-11-06 16:08:28 +0530569static struct resource resources_uart_gsbi5[] = {
570 {
571 .start = GSBI5_UARTDM_IRQ,
572 .end = GSBI5_UARTDM_IRQ,
573 .flags = IORESOURCE_IRQ,
574 },
575 {
576 .start = MSM_UART5DM_PHYS,
577 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
578 .name = "uartdm_resource",
579 .flags = IORESOURCE_MEM,
580 },
581 {
582 .start = MSM_GSBI5_PHYS,
583 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
584 .name = "gsbi_resource",
585 .flags = IORESOURCE_MEM,
586 },
587};
588
589struct platform_device mpq8064_device_uart_gsbi5 = {
590 .name = "msm_serial_hsl",
591 .id = 2,
592 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
593 .resource = resources_uart_gsbi5,
594};
595
Mayank Rana262e9032012-05-10 15:14:00 -0700596/* GSBI 6 used into UARTDM Mode */
597static struct resource msm_uart_dm6_resources[] = {
598 {
599 .start = MSM_UART6DM_PHYS,
600 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
601 .name = "uartdm_resource",
602 .flags = IORESOURCE_MEM,
603 },
604 {
605 .start = GSBI6_UARTDM_IRQ,
606 .end = GSBI6_UARTDM_IRQ,
607 .flags = IORESOURCE_IRQ,
608 },
609 {
610 .start = MSM_GSBI6_PHYS,
611 .end = MSM_GSBI6_PHYS + 4 - 1,
612 .name = "gsbi_resource",
613 .flags = IORESOURCE_MEM,
614 },
615 {
616 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CHAN,
617 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CHAN,
618 .name = "uartdm_channels",
619 .flags = IORESOURCE_DMA,
620 },
621 {
622 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CRCI,
623 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CRCI,
624 .name = "uartdm_crci",
625 .flags = IORESOURCE_DMA,
626 },
627};
628static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
629struct platform_device mpq8064_device_uartdm_gsbi6 = {
630 .name = "msm_serial_hs",
631 .id = 0,
632 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
633 .resource = msm_uart_dm6_resources,
634 .dev = {
635 .dma_mask = &msm_uart_dm6_dma_mask,
636 .coherent_dma_mask = DMA_BIT_MASK(32),
637 },
638};
639
Jin Hong4bbbfba2012-02-02 21:48:07 -0800640static struct resource resources_uart_gsbi7[] = {
641 {
642 .start = GSBI7_UARTDM_IRQ,
643 .end = GSBI7_UARTDM_IRQ,
644 .flags = IORESOURCE_IRQ,
645 },
646 {
647 .start = MSM_UART7DM_PHYS,
648 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
649 .name = "uartdm_resource",
650 .flags = IORESOURCE_MEM,
651 },
652 {
653 .start = MSM_GSBI7_PHYS,
654 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
655 .name = "gsbi_resource",
656 .flags = IORESOURCE_MEM,
657 },
658};
659
660struct platform_device apq8064_device_uart_gsbi7 = {
661 .name = "msm_serial_hsl",
662 .id = 0,
663 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
664 .resource = resources_uart_gsbi7,
665};
666
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800667struct platform_device apq_pcm = {
668 .name = "msm-pcm-dsp",
669 .id = -1,
670};
671
672struct platform_device apq_pcm_routing = {
673 .name = "msm-pcm-routing",
674 .id = -1,
675};
676
677struct platform_device apq_cpudai0 = {
678 .name = "msm-dai-q6",
679 .id = 0x4000,
680};
681
682struct platform_device apq_cpudai1 = {
683 .name = "msm-dai-q6",
684 .id = 0x4001,
685};
Santosh Mardieff9a742012-04-09 23:23:39 +0530686struct platform_device mpq_cpudai_sec_i2s_rx = {
687 .name = "msm-dai-q6",
688 .id = 4,
689};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800690struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800691 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800692 .id = 8,
693};
694
695struct platform_device apq_cpudai_bt_rx = {
696 .name = "msm-dai-q6",
697 .id = 0x3000,
698};
699
700struct platform_device apq_cpudai_bt_tx = {
701 .name = "msm-dai-q6",
702 .id = 0x3001,
703};
704
705struct platform_device apq_cpudai_fm_rx = {
706 .name = "msm-dai-q6",
707 .id = 0x3004,
708};
709
710struct platform_device apq_cpudai_fm_tx = {
711 .name = "msm-dai-q6",
712 .id = 0x3005,
713};
714
Helen Zeng8f925502012-03-05 16:50:17 -0800715struct platform_device apq_cpudai_slim_4_rx = {
716 .name = "msm-dai-q6",
717 .id = 0x4008,
718};
719
720struct platform_device apq_cpudai_slim_4_tx = {
721 .name = "msm-dai-q6",
722 .id = 0x4009,
723};
724
Aviral Guptabfa97882012-10-16 12:15:59 +0530725struct platform_device mpq_cpudai_pseudo = {
726 .name = "msm-dai-q6",
727 .id = 0x8001,
728};
Joel Nidere5de00e2012-07-03 10:58:10 +0300729#define MSM_TSIF0_PHYS (0x18200000)
730#define MSM_TSIF1_PHYS (0x18201000)
731#define MSM_TSIF_SIZE (0x200)
732
733#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
734 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
735#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
736 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
737#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
738 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
739#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
740 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
741#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
742 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
743#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
744 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
745#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
746 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
747#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
748 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
749
750static const struct msm_gpio tsif0_gpios[] = {
751 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
752 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
753 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
754 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
755};
756
757static const struct msm_gpio tsif1_gpios[] = {
758 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
759 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
760 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
761 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
762};
763
764struct msm_tsif_platform_data tsif1_8064_platform_data = {
765 .num_gpios = ARRAY_SIZE(tsif1_gpios),
766 .gpios = tsif1_gpios,
767 .tsif_pclk = "iface_clk",
768 .tsif_ref_clk = "ref_clk",
769};
770
771struct resource tsif1_8064_resources[] = {
772 [0] = {
773 .flags = IORESOURCE_IRQ,
774 .start = TSIF2_IRQ,
775 .end = TSIF2_IRQ,
776 },
777 [1] = {
778 .flags = IORESOURCE_MEM,
779 .start = MSM_TSIF1_PHYS,
780 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
781 },
782 [2] = {
783 .flags = IORESOURCE_DMA,
784 .start = DMOV8064_TSIF_CHAN,
785 .end = DMOV8064_TSIF_CRCI,
786 },
787};
788
789struct msm_tsif_platform_data tsif0_8064_platform_data = {
790 .num_gpios = ARRAY_SIZE(tsif0_gpios),
791 .gpios = tsif0_gpios,
792 .tsif_pclk = "iface_clk",
793 .tsif_ref_clk = "ref_clk",
794};
795
796struct resource tsif0_8064_resources[] = {
797 [0] = {
798 .flags = IORESOURCE_IRQ,
799 .start = TSIF1_IRQ,
800 .end = TSIF1_IRQ,
801 },
802 [1] = {
803 .flags = IORESOURCE_MEM,
804 .start = MSM_TSIF0_PHYS,
805 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
806 },
807 [2] = {
808 .flags = IORESOURCE_DMA,
809 .start = DMOV_TSIF_CHAN,
810 .end = DMOV_TSIF_CRCI,
811 },
812};
813
814struct platform_device msm_8064_device_tsif[2] = {
815 {
816 .name = "msm_tsif",
817 .id = 0,
818 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
819 .resource = tsif0_8064_resources,
820 .dev = {
821 .platform_data = &tsif0_8064_platform_data
822 },
823 },
824 {
825 .name = "msm_tsif",
826 .id = 1,
827 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
828 .resource = tsif1_8064_resources,
829 .dev = {
830 .platform_data = &tsif1_8064_platform_data
831 },
832 }
833};
834
Joel Nider50b50fa2012-08-05 14:17:29 +0300835#define MSM_TSPP_PHYS (0x18202000)
836#define MSM_TSPP_SIZE (0x1000)
837#define MSM_TSPP_BAM_PHYS (0x18204000)
838#define MSM_TSPP_BAM_SIZE (0x2000)
839
840static const struct msm_gpio tspp_gpios[] = {
841 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
842 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
843 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
844 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
845 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
846 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
847 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
848 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
849};
850
851static struct resource tspp_resources[] = {
852 [0] = {
Liron Kuch59339922013-01-01 18:29:47 +0200853 .name = "TSIF_TSPP_IRQ",
Joel Nider50b50fa2012-08-05 14:17:29 +0300854 .flags = IORESOURCE_IRQ,
855 .start = TSIF_TSPP_IRQ,
Liron Kuch59339922013-01-01 18:29:47 +0200856 .end = TSIF_TSPP_IRQ,
Joel Nider50b50fa2012-08-05 14:17:29 +0300857 },
858 [1] = {
Liron Kuch59339922013-01-01 18:29:47 +0200859 .name = "TSIF0_IRQ",
860 .flags = IORESOURCE_IRQ,
861 .start = TSIF1_IRQ,
862 .end = TSIF1_IRQ,
863 },
864 [2] = {
865 .name = "TSIF1_IRQ",
866 .flags = IORESOURCE_IRQ,
867 .start = TSIF2_IRQ,
868 .end = TSIF2_IRQ,
869 },
870 [3] = {
871 .name = "TSIF_BAM_IRQ",
872 .flags = IORESOURCE_IRQ,
873 .start = TSIF_BAM_IRQ,
874 .end = TSIF_BAM_IRQ,
875 },
876 [4] = {
877 .name = "MSM_TSIF0_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300878 .flags = IORESOURCE_MEM,
879 .start = MSM_TSIF0_PHYS,
880 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
881 },
Liron Kuch59339922013-01-01 18:29:47 +0200882 [5] = {
883 .name = "MSM_TSIF1_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300884 .flags = IORESOURCE_MEM,
885 .start = MSM_TSIF1_PHYS,
886 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
887 },
Liron Kuch59339922013-01-01 18:29:47 +0200888 [6] = {
889 .name = "MSM_TSPP_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300890 .flags = IORESOURCE_MEM,
891 .start = MSM_TSPP_PHYS,
892 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
893 },
Liron Kuch59339922013-01-01 18:29:47 +0200894 [7] = {
895 .name = "MSM_TSPP_BAM_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300896 .flags = IORESOURCE_MEM,
897 .start = MSM_TSPP_BAM_PHYS,
898 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
899 },
900};
901
902static struct msm_tspp_platform_data tspp_platform_data = {
903 .num_gpios = ARRAY_SIZE(tspp_gpios),
904 .gpios = tspp_gpios,
905 .tsif_pclk = "iface_clk",
906 .tsif_ref_clk = "ref_clk",
907};
908
909struct platform_device msm_8064_device_tspp = {
910 .name = "msm_tspp",
911 .id = 0,
912 .num_resources = ARRAY_SIZE(tspp_resources),
913 .resource = tspp_resources,
914 .dev = {
915 .platform_data = &tspp_platform_data
916 },
917};
918
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800919/*
920 * Machine specific data for AUX PCM Interface
921 * which the driver will be unware of.
922 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800923struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800924 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700925 .mode_8k = {
926 .mode = AFE_PCM_CFG_MODE_PCM,
927 .sync = AFE_PCM_CFG_SYNC_INT,
928 .frame = AFE_PCM_CFG_FRM_256BPF,
929 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
930 .slot = 0,
931 .data = AFE_PCM_CFG_CDATAOE_MASTER,
932 .pcm_clk_rate = 2048000,
933 },
934 .mode_16k = {
935 .mode = AFE_PCM_CFG_MODE_PCM,
936 .sync = AFE_PCM_CFG_SYNC_INT,
937 .frame = AFE_PCM_CFG_FRM_256BPF,
938 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
939 .slot = 0,
940 .data = AFE_PCM_CFG_CDATAOE_MASTER,
941 .pcm_clk_rate = 4096000,
942 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800943};
944
945struct platform_device apq_cpudai_auxpcm_rx = {
946 .name = "msm-dai-q6",
947 .id = 2,
948 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800949 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800950 },
951};
952
953struct platform_device apq_cpudai_auxpcm_tx = {
954 .name = "msm-dai-q6",
955 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800956 .dev = {
957 .platform_data = &apq_auxpcm_pdata,
958 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800959};
960
Patrick Lai04baee942012-05-01 14:38:47 -0700961struct msm_mi2s_pdata mpq_mi2s_tx_data = {
962 .rx_sd_lines = 0,
963 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
964 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700965};
966
967struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700968 .name = "msm-dai-q6-mi2s",
969 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700970 .dev = {
971 .platform_data = &mpq_mi2s_tx_data,
972 },
973};
974
Kuirong Wangf8c5e142012-06-21 16:17:32 -0700975struct msm_mi2s_pdata apq_mi2s_data = {
976 .rx_sd_lines = MSM_MI2S_SD0,
977 .tx_sd_lines = MSM_MI2S_SD3,
978};
979
980struct platform_device apq_cpudai_mi2s = {
981 .name = "msm-dai-q6-mi2s",
982 .id = -1,
983 .dev = {
984 .platform_data = &apq_mi2s_data,
985 },
986};
987
988struct platform_device apq_cpudai_i2s_rx = {
989 .name = "msm-dai-q6",
990 .id = PRIMARY_I2S_RX,
991};
992
993struct platform_device apq_cpudai_i2s_tx = {
994 .name = "msm-dai-q6",
995 .id = PRIMARY_I2S_TX,
996};
997
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800998struct platform_device apq_cpu_fe = {
999 .name = "msm-dai-fe",
1000 .id = -1,
1001};
1002
1003struct platform_device apq_stub_codec = {
1004 .name = "msm-stub-codec",
1005 .id = 1,
1006};
1007
1008struct platform_device apq_voice = {
1009 .name = "msm-pcm-voice",
1010 .id = -1,
1011};
1012
1013struct platform_device apq_voip = {
1014 .name = "msm-voip-dsp",
1015 .id = -1,
1016};
1017
1018struct platform_device apq_lpa_pcm = {
1019 .name = "msm-pcm-lpa",
1020 .id = -1,
1021};
1022
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07001023struct platform_device apq_compr_dsp = {
1024 .name = "msm-compr-dsp",
1025 .id = -1,
1026};
1027
1028struct platform_device apq_multi_ch_pcm = {
1029 .name = "msm-multi-ch-pcm-dsp",
1030 .id = -1,
1031};
1032
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07001033struct platform_device apq_lowlatency_pcm = {
1034 .name = "msm-lowlatency-pcm-dsp",
1035 .id = -1,
1036};
1037
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08001038struct platform_device apq_pcm_hostless = {
1039 .name = "msm-pcm-hostless",
1040 .id = -1,
1041};
1042
1043struct platform_device apq_cpudai_afe_01_rx = {
1044 .name = "msm-dai-q6",
1045 .id = 0xE0,
1046};
1047
1048struct platform_device apq_cpudai_afe_01_tx = {
1049 .name = "msm-dai-q6",
1050 .id = 0xF0,
1051};
1052
1053struct platform_device apq_cpudai_afe_02_rx = {
1054 .name = "msm-dai-q6",
1055 .id = 0xF1,
1056};
1057
1058struct platform_device apq_cpudai_afe_02_tx = {
1059 .name = "msm-dai-q6",
1060 .id = 0xE1,
1061};
1062
1063struct platform_device apq_pcm_afe = {
1064 .name = "msm-pcm-afe",
1065 .id = -1,
1066};
1067
Neema Shetty8427c262012-02-16 11:23:43 -08001068struct platform_device apq_cpudai_stub = {
1069 .name = "msm-dai-stub",
1070 .id = -1,
1071};
1072
Neema Shetty3c9d2862012-03-11 01:25:32 -08001073struct platform_device apq_cpudai_slimbus_1_rx = {
1074 .name = "msm-dai-q6",
1075 .id = 0x4002,
1076};
1077
1078struct platform_device apq_cpudai_slimbus_1_tx = {
1079 .name = "msm-dai-q6",
1080 .id = 0x4003,
1081};
1082
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001083struct platform_device apq_cpudai_slimbus_2_rx = {
1084 .name = "msm-dai-q6",
1085 .id = 0x4004,
1086};
1087
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001088struct platform_device apq_cpudai_slimbus_2_tx = {
1089 .name = "msm-dai-q6",
1090 .id = 0x4005,
1091};
1092
Neema Shettyc9d86c32012-05-09 12:01:39 -07001093struct platform_device apq_cpudai_slimbus_3_rx = {
1094 .name = "msm-dai-q6",
1095 .id = 0x4006,
1096};
1097
Helen Zeng38c3c962012-05-17 14:56:20 -07001098struct platform_device apq_cpudai_slimbus_3_tx = {
1099 .name = "msm-dai-q6",
1100 .id = 0x4007,
1101};
1102
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103static struct resource resources_ssbi_pmic1[] = {
1104 {
1105 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1106 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1107 .flags = IORESOURCE_MEM,
1108 },
1109};
1110
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001111#define LPASS_SLIMBUS_PHYS 0x28080000
1112#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -08001113#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001114/* Board info for the slimbus slave device */
1115static struct resource slimbus_res[] = {
1116 {
1117 .start = LPASS_SLIMBUS_PHYS,
1118 .end = LPASS_SLIMBUS_PHYS + 8191,
1119 .flags = IORESOURCE_MEM,
1120 .name = "slimbus_physical",
1121 },
1122 {
1123 .start = LPASS_SLIMBUS_BAM_PHYS,
1124 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1125 .flags = IORESOURCE_MEM,
1126 .name = "slimbus_bam_physical",
1127 },
1128 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -08001129 .start = LPASS_SLIMBUS_SLEW,
1130 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1131 .flags = IORESOURCE_MEM,
1132 .name = "slimbus_slew_reg",
1133 },
1134 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001135 .start = SLIMBUS0_CORE_EE1_IRQ,
1136 .end = SLIMBUS0_CORE_EE1_IRQ,
1137 .flags = IORESOURCE_IRQ,
1138 .name = "slimbus_irq",
1139 },
1140 {
1141 .start = SLIMBUS0_BAM_EE1_IRQ,
1142 .end = SLIMBUS0_BAM_EE1_IRQ,
1143 .flags = IORESOURCE_IRQ,
1144 .name = "slimbus_bam_irq",
1145 },
1146};
1147
1148struct platform_device apq8064_slim_ctrl = {
1149 .name = "msm_slim_ctrl",
1150 .id = 1,
1151 .num_resources = ARRAY_SIZE(slimbus_res),
1152 .resource = slimbus_res,
1153 .dev = {
1154 .coherent_dma_mask = 0xffffffffULL,
1155 },
1156};
1157
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001158struct platform_device apq8064_device_ssbi_pmic1 = {
1159 .name = "msm_ssbi",
1160 .id = 0,
1161 .resource = resources_ssbi_pmic1,
1162 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
1163};
1164
1165static struct resource resources_ssbi_pmic2[] = {
1166 {
1167 .start = MSM_PMIC2_SSBI_CMD_PHYS,
1168 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1169 .flags = IORESOURCE_MEM,
1170 },
1171};
1172
1173struct platform_device apq8064_device_ssbi_pmic2 = {
1174 .name = "msm_ssbi",
1175 .id = 1,
1176 .resource = resources_ssbi_pmic2,
1177 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
1178};
1179
1180static struct resource resources_otg[] = {
1181 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001182 .start = MSM_HSUSB1_PHYS,
1183 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001184 .flags = IORESOURCE_MEM,
1185 },
1186 {
1187 .start = USB1_HS_IRQ,
1188 .end = USB1_HS_IRQ,
1189 .flags = IORESOURCE_IRQ,
1190 },
1191};
1192
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001193struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001194 .name = "msm_otg",
1195 .id = -1,
1196 .num_resources = ARRAY_SIZE(resources_otg),
1197 .resource = resources_otg,
1198 .dev = {
1199 .coherent_dma_mask = 0xffffffff,
1200 },
1201};
1202
1203static struct resource resources_hsusb[] = {
1204 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001205 .start = MSM_HSUSB1_PHYS,
1206 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001207 .flags = IORESOURCE_MEM,
1208 },
1209 {
1210 .start = USB1_HS_IRQ,
1211 .end = USB1_HS_IRQ,
1212 .flags = IORESOURCE_IRQ,
1213 },
1214};
1215
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001216struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001217 .name = "msm_hsusb",
1218 .id = -1,
1219 .num_resources = ARRAY_SIZE(resources_hsusb),
1220 .resource = resources_hsusb,
1221 .dev = {
1222 .coherent_dma_mask = 0xffffffff,
1223 },
1224};
1225
Hemant Kumard86c4882012-01-24 19:39:37 -08001226static struct resource resources_hsusb_host[] = {
1227 {
1228 .start = MSM_HSUSB1_PHYS,
1229 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1230 .flags = IORESOURCE_MEM,
1231 },
1232 {
1233 .start = USB1_HS_IRQ,
1234 .end = USB1_HS_IRQ,
1235 .flags = IORESOURCE_IRQ,
1236 },
1237};
1238
Hemant Kumara945b472012-01-25 15:08:06 -08001239static struct resource resources_hsic_host[] = {
1240 {
1241 .start = 0x12510000,
1242 .end = 0x12510000 + SZ_4K - 1,
1243 .flags = IORESOURCE_MEM,
1244 },
1245 {
1246 .start = USB2_HSIC_IRQ,
1247 .end = USB2_HSIC_IRQ,
1248 .flags = IORESOURCE_IRQ,
1249 },
1250 {
1251 .start = MSM_GPIO_TO_INT(49),
1252 .end = MSM_GPIO_TO_INT(49),
1253 .name = "peripheral_status_irq",
1254 .flags = IORESOURCE_IRQ,
1255 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001256 {
Jack Pham0cc75c42012-10-10 02:03:50 +02001257 .start = MSM_GPIO_TO_INT(47),
1258 .end = MSM_GPIO_TO_INT(47),
Hemant Kumar6fd65032012-05-23 13:02:24 -07001259 .name = "wakeup",
Jack Pham0cc75c42012-10-10 02:03:50 +02001260 .flags = IORESOURCE_IRQ,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001261 },
Hemant Kumara945b472012-01-25 15:08:06 -08001262};
1263
Hemant Kumard86c4882012-01-24 19:39:37 -08001264static u64 dma_mask = DMA_BIT_MASK(32);
1265struct platform_device apq8064_device_hsusb_host = {
1266 .name = "msm_hsusb_host",
1267 .id = -1,
1268 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1269 .resource = resources_hsusb_host,
1270 .dev = {
1271 .dma_mask = &dma_mask,
1272 .coherent_dma_mask = 0xffffffff,
1273 },
1274};
1275
Hemant Kumara945b472012-01-25 15:08:06 -08001276struct platform_device apq8064_device_hsic_host = {
1277 .name = "msm_hsic_host",
1278 .id = -1,
1279 .num_resources = ARRAY_SIZE(resources_hsic_host),
1280 .resource = resources_hsic_host,
1281 .dev = {
1282 .dma_mask = &dma_mask,
1283 .coherent_dma_mask = DMA_BIT_MASK(32),
1284 },
1285};
1286
Manu Gautam91223e02011-11-08 15:27:22 +05301287static struct resource resources_ehci_host3[] = {
1288{
1289 .start = MSM_HSUSB3_PHYS,
1290 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1291 .flags = IORESOURCE_MEM,
1292 },
1293 {
1294 .start = USB3_HS_IRQ,
1295 .end = USB3_HS_IRQ,
1296 .flags = IORESOURCE_IRQ,
1297 },
1298};
1299
1300struct platform_device apq8064_device_ehci_host3 = {
1301 .name = "msm_ehci_host",
1302 .id = 0,
1303 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1304 .resource = resources_ehci_host3,
1305 .dev = {
1306 .dma_mask = &dma_mask,
1307 .coherent_dma_mask = 0xffffffff,
1308 },
1309};
1310
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001311static struct resource resources_ehci_host4[] = {
1312{
1313 .start = MSM_HSUSB4_PHYS,
1314 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1315 .flags = IORESOURCE_MEM,
1316 },
1317 {
1318 .start = USB4_HS_IRQ,
1319 .end = USB4_HS_IRQ,
1320 .flags = IORESOURCE_IRQ,
1321 },
1322};
1323
1324struct platform_device apq8064_device_ehci_host4 = {
1325 .name = "msm_ehci_host",
1326 .id = 1,
1327 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1328 .resource = resources_ehci_host4,
1329 .dev = {
1330 .dma_mask = &dma_mask,
1331 .coherent_dma_mask = 0xffffffff,
1332 },
1333};
1334
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001335struct platform_device apq8064_device_acpuclk = {
1336 .name = "acpuclk-8064",
1337 .id = -1,
1338};
1339
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001340#define SHARED_IMEM_TZ_BASE 0x2a03f720
1341static struct resource tzlog_resources[] = {
1342 {
1343 .start = SHARED_IMEM_TZ_BASE,
1344 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1345 .flags = IORESOURCE_MEM,
1346 },
1347};
1348
1349struct platform_device apq_device_tz_log = {
1350 .name = "tz_log",
1351 .id = 0,
1352 .num_resources = ARRAY_SIZE(tzlog_resources),
1353 .resource = tzlog_resources,
1354};
1355
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001356/* MSM Video core device */
1357#ifdef CONFIG_MSM_BUS_SCALING
1358static struct msm_bus_vectors vidc_init_vectors[] = {
1359 {
1360 .src = MSM_BUS_MASTER_VIDEO_ENC,
1361 .dst = MSM_BUS_SLAVE_EBI_CH0,
1362 .ab = 0,
1363 .ib = 0,
1364 },
1365 {
1366 .src = MSM_BUS_MASTER_VIDEO_DEC,
1367 .dst = MSM_BUS_SLAVE_EBI_CH0,
1368 .ab = 0,
1369 .ib = 0,
1370 },
1371 {
1372 .src = MSM_BUS_MASTER_AMPSS_M0,
1373 .dst = MSM_BUS_SLAVE_EBI_CH0,
1374 .ab = 0,
1375 .ib = 0,
1376 },
1377 {
1378 .src = MSM_BUS_MASTER_AMPSS_M0,
1379 .dst = MSM_BUS_SLAVE_EBI_CH0,
1380 .ab = 0,
1381 .ib = 0,
1382 },
1383};
1384static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1385 {
1386 .src = MSM_BUS_MASTER_VIDEO_ENC,
1387 .dst = MSM_BUS_SLAVE_EBI_CH0,
1388 .ab = 54525952,
1389 .ib = 436207616,
1390 },
1391 {
1392 .src = MSM_BUS_MASTER_VIDEO_DEC,
1393 .dst = MSM_BUS_SLAVE_EBI_CH0,
1394 .ab = 72351744,
1395 .ib = 289406976,
1396 },
1397 {
1398 .src = MSM_BUS_MASTER_AMPSS_M0,
1399 .dst = MSM_BUS_SLAVE_EBI_CH0,
1400 .ab = 500000,
1401 .ib = 1000000,
1402 },
1403 {
1404 .src = MSM_BUS_MASTER_AMPSS_M0,
1405 .dst = MSM_BUS_SLAVE_EBI_CH0,
1406 .ab = 500000,
1407 .ib = 1000000,
1408 },
1409};
1410static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1411 {
1412 .src = MSM_BUS_MASTER_VIDEO_ENC,
1413 .dst = MSM_BUS_SLAVE_EBI_CH0,
1414 .ab = 40894464,
1415 .ib = 327155712,
1416 },
1417 {
1418 .src = MSM_BUS_MASTER_VIDEO_DEC,
1419 .dst = MSM_BUS_SLAVE_EBI_CH0,
1420 .ab = 48234496,
1421 .ib = 192937984,
1422 },
1423 {
1424 .src = MSM_BUS_MASTER_AMPSS_M0,
1425 .dst = MSM_BUS_SLAVE_EBI_CH0,
1426 .ab = 500000,
1427 .ib = 2000000,
1428 },
1429 {
1430 .src = MSM_BUS_MASTER_AMPSS_M0,
1431 .dst = MSM_BUS_SLAVE_EBI_CH0,
1432 .ab = 500000,
1433 .ib = 2000000,
1434 },
1435};
1436static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1437 {
1438 .src = MSM_BUS_MASTER_VIDEO_ENC,
1439 .dst = MSM_BUS_SLAVE_EBI_CH0,
1440 .ab = 163577856,
1441 .ib = 1308622848,
1442 },
1443 {
1444 .src = MSM_BUS_MASTER_VIDEO_DEC,
1445 .dst = MSM_BUS_SLAVE_EBI_CH0,
1446 .ab = 219152384,
1447 .ib = 876609536,
1448 },
1449 {
1450 .src = MSM_BUS_MASTER_AMPSS_M0,
1451 .dst = MSM_BUS_SLAVE_EBI_CH0,
1452 .ab = 1750000,
1453 .ib = 3500000,
1454 },
1455 {
1456 .src = MSM_BUS_MASTER_AMPSS_M0,
1457 .dst = MSM_BUS_SLAVE_EBI_CH0,
1458 .ab = 1750000,
1459 .ib = 3500000,
1460 },
1461};
1462static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1463 {
1464 .src = MSM_BUS_MASTER_VIDEO_ENC,
1465 .dst = MSM_BUS_SLAVE_EBI_CH0,
1466 .ab = 121634816,
1467 .ib = 973078528,
1468 },
1469 {
1470 .src = MSM_BUS_MASTER_VIDEO_DEC,
1471 .dst = MSM_BUS_SLAVE_EBI_CH0,
1472 .ab = 155189248,
1473 .ib = 620756992,
1474 },
1475 {
1476 .src = MSM_BUS_MASTER_AMPSS_M0,
1477 .dst = MSM_BUS_SLAVE_EBI_CH0,
1478 .ab = 1750000,
1479 .ib = 7000000,
1480 },
1481 {
1482 .src = MSM_BUS_MASTER_AMPSS_M0,
1483 .dst = MSM_BUS_SLAVE_EBI_CH0,
1484 .ab = 1750000,
1485 .ib = 7000000,
1486 },
1487};
1488static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1489 {
1490 .src = MSM_BUS_MASTER_VIDEO_ENC,
1491 .dst = MSM_BUS_SLAVE_EBI_CH0,
1492 .ab = 372244480,
1493 .ib = 2560000000U,
1494 },
1495 {
1496 .src = MSM_BUS_MASTER_VIDEO_DEC,
1497 .dst = MSM_BUS_SLAVE_EBI_CH0,
1498 .ab = 501219328,
1499 .ib = 2560000000U,
1500 },
1501 {
1502 .src = MSM_BUS_MASTER_AMPSS_M0,
1503 .dst = MSM_BUS_SLAVE_EBI_CH0,
1504 .ab = 2500000,
1505 .ib = 5000000,
1506 },
1507 {
1508 .src = MSM_BUS_MASTER_AMPSS_M0,
1509 .dst = MSM_BUS_SLAVE_EBI_CH0,
1510 .ab = 2500000,
1511 .ib = 5000000,
1512 },
1513};
1514static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1515 {
1516 .src = MSM_BUS_MASTER_VIDEO_ENC,
1517 .dst = MSM_BUS_SLAVE_EBI_CH0,
1518 .ab = 222298112,
1519 .ib = 2560000000U,
1520 },
1521 {
1522 .src = MSM_BUS_MASTER_VIDEO_DEC,
1523 .dst = MSM_BUS_SLAVE_EBI_CH0,
1524 .ab = 330301440,
1525 .ib = 2560000000U,
1526 },
1527 {
1528 .src = MSM_BUS_MASTER_AMPSS_M0,
1529 .dst = MSM_BUS_SLAVE_EBI_CH0,
1530 .ab = 2500000,
1531 .ib = 700000000,
1532 },
1533 {
1534 .src = MSM_BUS_MASTER_AMPSS_M0,
1535 .dst = MSM_BUS_SLAVE_EBI_CH0,
1536 .ab = 2500000,
1537 .ib = 10000000,
1538 },
1539};
1540
Arun Menon152c3c72012-06-20 11:50:08 -07001541static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1542 {
1543 .src = MSM_BUS_MASTER_VIDEO_ENC,
1544 .dst = MSM_BUS_SLAVE_EBI_CH0,
1545 .ab = 222298112,
1546 .ib = 3522000000U,
1547 },
1548 {
1549 .src = MSM_BUS_MASTER_VIDEO_DEC,
1550 .dst = MSM_BUS_SLAVE_EBI_CH0,
1551 .ab = 330301440,
1552 .ib = 3522000000U,
1553 },
1554 {
1555 .src = MSM_BUS_MASTER_AMPSS_M0,
1556 .dst = MSM_BUS_SLAVE_EBI_CH0,
1557 .ab = 2500000,
1558 .ib = 700000000,
1559 },
1560 {
1561 .src = MSM_BUS_MASTER_AMPSS_M0,
1562 .dst = MSM_BUS_SLAVE_EBI_CH0,
1563 .ab = 2500000,
1564 .ib = 10000000,
1565 },
1566};
1567static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1568 {
1569 .src = MSM_BUS_MASTER_VIDEO_ENC,
1570 .dst = MSM_BUS_SLAVE_EBI_CH0,
1571 .ab = 222298112,
1572 .ib = 3522000000U,
1573 },
1574 {
1575 .src = MSM_BUS_MASTER_VIDEO_DEC,
1576 .dst = MSM_BUS_SLAVE_EBI_CH0,
1577 .ab = 330301440,
1578 .ib = 3522000000U,
1579 },
1580 {
1581 .src = MSM_BUS_MASTER_AMPSS_M0,
1582 .dst = MSM_BUS_SLAVE_EBI_CH0,
1583 .ab = 2500000,
1584 .ib = 700000000,
1585 },
1586 {
1587 .src = MSM_BUS_MASTER_AMPSS_M0,
1588 .dst = MSM_BUS_SLAVE_EBI_CH0,
1589 .ab = 2500000,
1590 .ib = 10000000,
1591 },
1592};
1593
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001594static struct msm_bus_paths vidc_bus_client_config[] = {
1595 {
1596 ARRAY_SIZE(vidc_init_vectors),
1597 vidc_init_vectors,
1598 },
1599 {
1600 ARRAY_SIZE(vidc_venc_vga_vectors),
1601 vidc_venc_vga_vectors,
1602 },
1603 {
1604 ARRAY_SIZE(vidc_vdec_vga_vectors),
1605 vidc_vdec_vga_vectors,
1606 },
1607 {
1608 ARRAY_SIZE(vidc_venc_720p_vectors),
1609 vidc_venc_720p_vectors,
1610 },
1611 {
1612 ARRAY_SIZE(vidc_vdec_720p_vectors),
1613 vidc_vdec_720p_vectors,
1614 },
1615 {
1616 ARRAY_SIZE(vidc_venc_1080p_vectors),
1617 vidc_venc_1080p_vectors,
1618 },
1619 {
1620 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1621 vidc_vdec_1080p_vectors,
1622 },
Arun Menon152c3c72012-06-20 11:50:08 -07001623 {
1624 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1625 vidc_venc_1080p_turbo_vectors,
1626 },
1627 {
1628 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1629 vidc_vdec_1080p_turbo_vectors,
1630 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001631};
1632
1633static struct msm_bus_scale_pdata vidc_bus_client_data = {
1634 vidc_bus_client_config,
1635 ARRAY_SIZE(vidc_bus_client_config),
1636 .name = "vidc",
1637};
1638#endif
1639
1640
1641#define APQ8064_VIDC_BASE_PHYS 0x04400000
1642#define APQ8064_VIDC_BASE_SIZE 0x00100000
1643
1644static struct resource apq8064_device_vidc_resources[] = {
1645 {
1646 .start = APQ8064_VIDC_BASE_PHYS,
1647 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1648 .flags = IORESOURCE_MEM,
1649 },
1650 {
1651 .start = VCODEC_IRQ,
1652 .end = VCODEC_IRQ,
1653 .flags = IORESOURCE_IRQ,
1654 },
1655};
1656
1657struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1658#ifdef CONFIG_MSM_BUS_SCALING
1659 .vidc_bus_client_pdata = &vidc_bus_client_data,
1660#endif
1661#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1662 .memtype = ION_CP_MM_HEAP_ID,
1663 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001664 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001665#else
1666 .memtype = MEMTYPE_EBI1,
1667 .enable_ion = 0,
1668#endif
1669 .disable_dmx = 0,
1670 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001671 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301672 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001673};
1674
1675struct platform_device apq8064_msm_device_vidc = {
1676 .name = "msm_vidc",
1677 .id = 0,
1678 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1679 .resource = apq8064_device_vidc_resources,
1680 .dev = {
1681 .platform_data = &apq8064_vidc_platform_data,
1682 },
1683};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001684#define MSM_SDC1_BASE 0x12400000
1685#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1686#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1687#define MSM_SDC2_BASE 0x12140000
1688#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1689#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1690#define MSM_SDC3_BASE 0x12180000
1691#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1692#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1693#define MSM_SDC4_BASE 0x121C0000
1694#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1695#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1696
1697static struct resource resources_sdc1[] = {
1698 {
1699 .name = "core_mem",
1700 .flags = IORESOURCE_MEM,
1701 .start = MSM_SDC1_BASE,
1702 .end = MSM_SDC1_DML_BASE - 1,
1703 },
1704 {
1705 .name = "core_irq",
1706 .flags = IORESOURCE_IRQ,
1707 .start = SDC1_IRQ_0,
1708 .end = SDC1_IRQ_0
1709 },
1710#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1711 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301712 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001713 .start = MSM_SDC1_DML_BASE,
1714 .end = MSM_SDC1_BAM_BASE - 1,
1715 .flags = IORESOURCE_MEM,
1716 },
1717 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301718 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001719 .start = MSM_SDC1_BAM_BASE,
1720 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1721 .flags = IORESOURCE_MEM,
1722 },
1723 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301724 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001725 .start = SDC1_BAM_IRQ,
1726 .end = SDC1_BAM_IRQ,
1727 .flags = IORESOURCE_IRQ,
1728 },
1729#endif
1730};
1731
1732static struct resource resources_sdc2[] = {
1733 {
1734 .name = "core_mem",
1735 .flags = IORESOURCE_MEM,
1736 .start = MSM_SDC2_BASE,
1737 .end = MSM_SDC2_DML_BASE - 1,
1738 },
1739 {
1740 .name = "core_irq",
1741 .flags = IORESOURCE_IRQ,
1742 .start = SDC2_IRQ_0,
1743 .end = SDC2_IRQ_0
1744 },
1745#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1746 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301747 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001748 .start = MSM_SDC2_DML_BASE,
1749 .end = MSM_SDC2_BAM_BASE - 1,
1750 .flags = IORESOURCE_MEM,
1751 },
1752 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301753 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001754 .start = MSM_SDC2_BAM_BASE,
1755 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1756 .flags = IORESOURCE_MEM,
1757 },
1758 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301759 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001760 .start = SDC2_BAM_IRQ,
1761 .end = SDC2_BAM_IRQ,
1762 .flags = IORESOURCE_IRQ,
1763 },
1764#endif
1765};
1766
1767static struct resource resources_sdc3[] = {
1768 {
1769 .name = "core_mem",
1770 .flags = IORESOURCE_MEM,
1771 .start = MSM_SDC3_BASE,
1772 .end = MSM_SDC3_DML_BASE - 1,
1773 },
1774 {
1775 .name = "core_irq",
1776 .flags = IORESOURCE_IRQ,
1777 .start = SDC3_IRQ_0,
1778 .end = SDC3_IRQ_0
1779 },
1780#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1781 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301782 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001783 .start = MSM_SDC3_DML_BASE,
1784 .end = MSM_SDC3_BAM_BASE - 1,
1785 .flags = IORESOURCE_MEM,
1786 },
1787 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301788 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001789 .start = MSM_SDC3_BAM_BASE,
1790 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1791 .flags = IORESOURCE_MEM,
1792 },
1793 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301794 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001795 .start = SDC3_BAM_IRQ,
1796 .end = SDC3_BAM_IRQ,
1797 .flags = IORESOURCE_IRQ,
1798 },
1799#endif
1800};
1801
1802static struct resource resources_sdc4[] = {
1803 {
1804 .name = "core_mem",
1805 .flags = IORESOURCE_MEM,
1806 .start = MSM_SDC4_BASE,
1807 .end = MSM_SDC4_DML_BASE - 1,
1808 },
1809 {
1810 .name = "core_irq",
1811 .flags = IORESOURCE_IRQ,
1812 .start = SDC4_IRQ_0,
1813 .end = SDC4_IRQ_0
1814 },
1815#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1816 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301817 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001818 .start = MSM_SDC4_DML_BASE,
1819 .end = MSM_SDC4_BAM_BASE - 1,
1820 .flags = IORESOURCE_MEM,
1821 },
1822 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301823 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001824 .start = MSM_SDC4_BAM_BASE,
1825 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1826 .flags = IORESOURCE_MEM,
1827 },
1828 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301829 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001830 .start = SDC4_BAM_IRQ,
1831 .end = SDC4_BAM_IRQ,
1832 .flags = IORESOURCE_IRQ,
1833 },
1834#endif
1835};
1836
1837struct platform_device apq8064_device_sdc1 = {
1838 .name = "msm_sdcc",
1839 .id = 1,
1840 .num_resources = ARRAY_SIZE(resources_sdc1),
1841 .resource = resources_sdc1,
1842 .dev = {
1843 .coherent_dma_mask = 0xffffffff,
1844 },
1845};
1846
1847struct platform_device apq8064_device_sdc2 = {
1848 .name = "msm_sdcc",
1849 .id = 2,
1850 .num_resources = ARRAY_SIZE(resources_sdc2),
1851 .resource = resources_sdc2,
1852 .dev = {
1853 .coherent_dma_mask = 0xffffffff,
1854 },
1855};
1856
1857struct platform_device apq8064_device_sdc3 = {
1858 .name = "msm_sdcc",
1859 .id = 3,
1860 .num_resources = ARRAY_SIZE(resources_sdc3),
1861 .resource = resources_sdc3,
1862 .dev = {
1863 .coherent_dma_mask = 0xffffffff,
1864 },
1865};
1866
1867struct platform_device apq8064_device_sdc4 = {
1868 .name = "msm_sdcc",
1869 .id = 4,
1870 .num_resources = ARRAY_SIZE(resources_sdc4),
1871 .resource = resources_sdc4,
1872 .dev = {
1873 .coherent_dma_mask = 0xffffffff,
1874 },
1875};
1876
1877static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1878 &apq8064_device_sdc1,
1879 &apq8064_device_sdc2,
1880 &apq8064_device_sdc3,
1881 &apq8064_device_sdc4,
1882};
1883
1884int __init apq8064_add_sdcc(unsigned int controller,
1885 struct mmc_platform_data *plat)
1886{
1887 struct platform_device *pdev;
1888
1889 if (!plat)
1890 return 0;
1891 if (controller < 1 || controller > 4)
1892 return -EINVAL;
1893
1894 pdev = apq8064_sdcc_devices[controller-1];
1895 pdev->dev.platform_data = plat;
1896 return platform_device_register(pdev);
1897}
1898
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301899#define MSM_SATA_AHCI_BASE 0x29000000
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301900#define MSM_SATA_AHCI_REGS_SZ 0x180
1901#define MSM_SATA_PHY_BASE 0x1B400000
1902#define MSM_SATA_PHY_REGS_SZ 0x200
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301903
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301904static struct resource resources_sata[] = {
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301905 {
1906 .name = "ahci_mem",
1907 .flags = IORESOURCE_MEM,
1908 .start = MSM_SATA_AHCI_BASE,
1909 .end = MSM_SATA_AHCI_BASE + MSM_SATA_AHCI_REGS_SZ - 1,
1910 },
1911 {
1912 .name = "ahci_irq",
1913 .flags = IORESOURCE_IRQ,
1914 .start = SATA_CONTROLLER_IRQ,
1915 .end = SATA_CONTROLLER_IRQ,
1916 },
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301917 {
1918 .name = "phy_mem",
1919 .flags = IORESOURCE_MEM,
1920 .start = MSM_SATA_PHY_BASE,
1921 .end = MSM_SATA_PHY_BASE + MSM_SATA_PHY_REGS_SZ - 1,
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301922 },
1923};
1924
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301925static u64 sata_dma_mask = DMA_BIT_MASK(32);
1926struct platform_device apq8064_device_sata = {
1927 .name = "msm_sata",
1928 .id = 0,
1929 .num_resources = ARRAY_SIZE(resources_sata),
1930 .resource = resources_sata,
1931 .dev = {
1932 .dma_mask = &sata_dma_mask,
1933 .coherent_dma_mask = DMA_BIT_MASK(32),
1934 },
1935};
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301936
Yan He06913ce2011-08-26 16:33:46 -07001937static struct resource resources_sps[] = {
1938 {
1939 .name = "pipe_mem",
1940 .start = 0x12800000,
1941 .end = 0x12800000 + 0x4000 - 1,
1942 .flags = IORESOURCE_MEM,
1943 },
1944 {
1945 .name = "bamdma_dma",
1946 .start = 0x12240000,
1947 .end = 0x12240000 + 0x1000 - 1,
1948 .flags = IORESOURCE_MEM,
1949 },
1950 {
1951 .name = "bamdma_bam",
1952 .start = 0x12244000,
1953 .end = 0x12244000 + 0x4000 - 1,
1954 .flags = IORESOURCE_MEM,
1955 },
1956 {
1957 .name = "bamdma_irq",
1958 .start = SPS_BAM_DMA_IRQ,
1959 .end = SPS_BAM_DMA_IRQ,
1960 .flags = IORESOURCE_IRQ,
1961 },
1962};
1963
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001964struct platform_device msm_bus_8064_sys_fabric = {
1965 .name = "msm_bus_fabric",
1966 .id = MSM_BUS_FAB_SYSTEM,
1967};
1968struct platform_device msm_bus_8064_apps_fabric = {
1969 .name = "msm_bus_fabric",
1970 .id = MSM_BUS_FAB_APPSS,
1971};
1972struct platform_device msm_bus_8064_mm_fabric = {
1973 .name = "msm_bus_fabric",
1974 .id = MSM_BUS_FAB_MMSS,
1975};
1976struct platform_device msm_bus_8064_sys_fpb = {
1977 .name = "msm_bus_fabric",
1978 .id = MSM_BUS_FAB_SYSTEM_FPB,
1979};
1980struct platform_device msm_bus_8064_cpss_fpb = {
1981 .name = "msm_bus_fabric",
1982 .id = MSM_BUS_FAB_CPSS_FPB,
1983};
1984
Yan He06913ce2011-08-26 16:33:46 -07001985static struct msm_sps_platform_data msm_sps_pdata = {
1986 .bamdma_restricted_pipes = 0x06,
1987};
1988
1989struct platform_device msm_device_sps_apq8064 = {
1990 .name = "msm_sps",
1991 .id = -1,
1992 .num_resources = ARRAY_SIZE(resources_sps),
1993 .resource = resources_sps,
1994 .dev.platform_data = &msm_sps_pdata,
1995};
1996
Eric Holmberg023d25c2012-03-01 12:27:55 -07001997static struct resource smd_resource[] = {
1998 {
1999 .name = "a9_m2a_0",
2000 .start = INT_A9_M2A_0,
2001 .flags = IORESOURCE_IRQ,
2002 },
2003 {
2004 .name = "a9_m2a_5",
2005 .start = INT_A9_M2A_5,
2006 .flags = IORESOURCE_IRQ,
2007 },
2008 {
2009 .name = "adsp_a11",
2010 .start = INT_ADSP_A11,
2011 .flags = IORESOURCE_IRQ,
2012 },
2013 {
2014 .name = "adsp_a11_smsm",
2015 .start = INT_ADSP_A11_SMSM,
2016 .flags = IORESOURCE_IRQ,
2017 },
2018 {
2019 .name = "dsps_a11",
2020 .start = INT_DSPS_A11,
2021 .flags = IORESOURCE_IRQ,
2022 },
2023 {
2024 .name = "dsps_a11_smsm",
2025 .start = INT_DSPS_A11_SMSM,
2026 .flags = IORESOURCE_IRQ,
2027 },
2028 {
2029 .name = "wcnss_a11",
2030 .start = INT_WCNSS_A11,
2031 .flags = IORESOURCE_IRQ,
2032 },
2033 {
2034 .name = "wcnss_a11_smsm",
2035 .start = INT_WCNSS_A11_SMSM,
2036 .flags = IORESOURCE_IRQ,
2037 },
2038};
2039
2040static struct smd_subsystem_config smd_config_list[] = {
2041 {
2042 .irq_config_id = SMD_MODEM,
2043 .subsys_name = "gss",
2044 .edge = SMD_APPS_MODEM,
2045
2046 .smd_int.irq_name = "a9_m2a_0",
2047 .smd_int.flags = IRQF_TRIGGER_RISING,
2048 .smd_int.irq_id = -1,
2049 .smd_int.device_name = "smd_dev",
2050 .smd_int.dev_id = 0,
2051 .smd_int.out_bit_pos = 1 << 3,
2052 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2053 .smd_int.out_offset = 0x8,
2054
2055 .smsm_int.irq_name = "a9_m2a_5",
2056 .smsm_int.flags = IRQF_TRIGGER_RISING,
2057 .smsm_int.irq_id = -1,
2058 .smsm_int.device_name = "smd_smsm",
2059 .smsm_int.dev_id = 0,
2060 .smsm_int.out_bit_pos = 1 << 4,
2061 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2062 .smsm_int.out_offset = 0x8,
2063 },
2064 {
2065 .irq_config_id = SMD_Q6,
Stephen Boyd77db8bb2012-06-27 15:15:16 -07002066 .subsys_name = "adsp",
Eric Holmberg023d25c2012-03-01 12:27:55 -07002067 .edge = SMD_APPS_QDSP,
2068
2069 .smd_int.irq_name = "adsp_a11",
2070 .smd_int.flags = IRQF_TRIGGER_RISING,
2071 .smd_int.irq_id = -1,
2072 .smd_int.device_name = "smd_dev",
2073 .smd_int.dev_id = 0,
2074 .smd_int.out_bit_pos = 1 << 15,
2075 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2076 .smd_int.out_offset = 0x8,
2077
2078 .smsm_int.irq_name = "adsp_a11_smsm",
2079 .smsm_int.flags = IRQF_TRIGGER_RISING,
2080 .smsm_int.irq_id = -1,
2081 .smsm_int.device_name = "smd_smsm",
2082 .smsm_int.dev_id = 0,
2083 .smsm_int.out_bit_pos = 1 << 14,
2084 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2085 .smsm_int.out_offset = 0x8,
2086 },
2087 {
2088 .irq_config_id = SMD_DSPS,
2089 .subsys_name = "dsps",
2090 .edge = SMD_APPS_DSPS,
2091
2092 .smd_int.irq_name = "dsps_a11",
2093 .smd_int.flags = IRQF_TRIGGER_RISING,
2094 .smd_int.irq_id = -1,
2095 .smd_int.device_name = "smd_dev",
2096 .smd_int.dev_id = 0,
2097 .smd_int.out_bit_pos = 1,
2098 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
2099 .smd_int.out_offset = 0x4080,
2100
2101 .smsm_int.irq_name = "dsps_a11_smsm",
2102 .smsm_int.flags = IRQF_TRIGGER_RISING,
2103 .smsm_int.irq_id = -1,
2104 .smsm_int.device_name = "smd_smsm",
2105 .smsm_int.dev_id = 0,
2106 .smsm_int.out_bit_pos = 1,
2107 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
2108 .smsm_int.out_offset = 0x4094,
2109 },
2110 {
2111 .irq_config_id = SMD_WCNSS,
2112 .subsys_name = "wcnss",
2113 .edge = SMD_APPS_WCNSS,
2114
2115 .smd_int.irq_name = "wcnss_a11",
2116 .smd_int.flags = IRQF_TRIGGER_RISING,
2117 .smd_int.irq_id = -1,
2118 .smd_int.device_name = "smd_dev",
2119 .smd_int.dev_id = 0,
2120 .smd_int.out_bit_pos = 1 << 25,
2121 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2122 .smd_int.out_offset = 0x8,
2123
2124 .smsm_int.irq_name = "wcnss_a11_smsm",
2125 .smsm_int.flags = IRQF_TRIGGER_RISING,
2126 .smsm_int.irq_id = -1,
2127 .smsm_int.device_name = "smd_smsm",
2128 .smsm_int.dev_id = 0,
2129 .smsm_int.out_bit_pos = 1 << 23,
2130 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2131 .smsm_int.out_offset = 0x8,
2132 },
2133};
2134
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06002135static struct smd_subsystem_restart_config smd_ssr_config = {
2136 .disable_smsm_reset_handshake = 1,
2137};
2138
Eric Holmberg023d25c2012-03-01 12:27:55 -07002139static struct smd_platform smd_platform_data = {
2140 .num_ss_configs = ARRAY_SIZE(smd_config_list),
2141 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06002142 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07002143};
2144
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002145struct platform_device msm_device_smd_apq8064 = {
2146 .name = "msm_smd",
2147 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07002148 .resource = smd_resource,
2149 .num_resources = ARRAY_SIZE(smd_resource),
2150 .dev = {
2151 .platform_data = &smd_platform_data,
2152 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002153};
2154
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002155static struct resource resources_msm_pcie[] = {
2156 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002157 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002158 .start = PCIE20_PARF_PHYS,
2159 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
2160 .flags = IORESOURCE_MEM,
2161 },
2162 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002163 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002164 .start = PCIE20_ELBI_PHYS,
2165 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
2166 .flags = IORESOURCE_MEM,
2167 },
2168 {
2169 .name = "pcie20",
2170 .start = PCIE20_PHYS,
2171 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
2172 .flags = IORESOURCE_MEM,
2173 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002174};
2175
2176struct platform_device msm_device_pcie = {
2177 .name = "msm_pcie",
2178 .id = -1,
2179 .num_resources = ARRAY_SIZE(resources_msm_pcie),
2180 .resource = resources_msm_pcie,
2181};
2182
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002183#ifdef CONFIG_HW_RANDOM_MSM
2184/* PRNG device */
2185#define MSM_PRNG_PHYS 0x1A500000
2186static struct resource rng_resources = {
2187 .flags = IORESOURCE_MEM,
2188 .start = MSM_PRNG_PHYS,
2189 .end = MSM_PRNG_PHYS + SZ_512 - 1,
2190};
2191
2192struct platform_device apq8064_device_rng = {
2193 .name = "msm_rng",
2194 .id = 0,
2195 .num_resources = 1,
2196 .resource = &rng_resources,
2197};
2198#endif
2199
Matt Wagantall292aace2012-01-26 19:12:34 -08002200static struct resource msm_gss_resources[] = {
2201 {
2202 .start = 0x10000000,
2203 .end = 0x10000000 + SZ_256 - 1,
2204 .flags = IORESOURCE_MEM,
2205 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08002206 {
2207 .start = 0x10008000,
2208 .end = 0x10008000 + SZ_256 - 1,
2209 .flags = IORESOURCE_MEM,
2210 },
Stephen Boydd86214b2012-05-10 15:26:35 -07002211 {
Stephen Boyde24edf52012-07-12 17:46:19 -07002212 .start = 0x00900000,
2213 .end = 0x00900000 + SZ_16K - 1,
2214 .flags = IORESOURCE_MEM,
2215 },
2216 {
Stephen Boydd86214b2012-05-10 15:26:35 -07002217 .start = GSS_A5_WDOG_EXPIRED,
2218 .end = GSS_A5_WDOG_EXPIRED,
2219 .flags = IORESOURCE_IRQ,
2220 },
Matt Wagantall292aace2012-01-26 19:12:34 -08002221};
2222
2223struct platform_device msm_gss = {
2224 .name = "pil_gss",
2225 .id = -1,
2226 .num_resources = ARRAY_SIZE(msm_gss_resources),
2227 .resource = msm_gss_resources,
2228};
2229
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002230static struct fs_driver_data gfx3d_fs_data = {
2231 .clks = (struct fs_clk_data[]){
2232 { .name = "core_clk", .reset_rate = 27000000 },
2233 { .name = "iface_clk" },
2234 { .name = "bus_clk" },
2235 { 0 }
2236 },
2237 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2238 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08002239};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002240
2241static struct fs_driver_data ijpeg_fs_data = {
2242 .clks = (struct fs_clk_data[]){
2243 { .name = "core_clk" },
2244 { .name = "iface_clk" },
2245 { .name = "bus_clk" },
2246 { 0 }
2247 },
2248 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2249};
2250
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002251static struct fs_driver_data mdp_fs_data = {
2252 .clks = (struct fs_clk_data[]){
2253 { .name = "core_clk" },
2254 { .name = "iface_clk" },
2255 { .name = "bus_clk" },
2256 { .name = "vsync_clk" },
2257 { .name = "lut_clk" },
2258 { .name = "tv_src_clk" },
2259 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002260 { .name = "reset1_clk" },
2261 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002262 { 0 }
2263 },
2264 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2265 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2266};
2267
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002268static struct fs_driver_data rot_fs_data = {
2269 .clks = (struct fs_clk_data[]){
2270 { .name = "core_clk" },
2271 { .name = "iface_clk" },
2272 { .name = "bus_clk" },
2273 { 0 }
2274 },
2275 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2276};
2277
2278static struct fs_driver_data ved_fs_data = {
2279 .clks = (struct fs_clk_data[]){
2280 { .name = "core_clk" },
2281 { .name = "iface_clk" },
2282 { .name = "bus_clk" },
2283 { 0 }
2284 },
2285 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2286 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2287};
2288
2289static struct fs_driver_data vfe_fs_data = {
2290 .clks = (struct fs_clk_data[]){
2291 { .name = "core_clk" },
2292 { .name = "iface_clk" },
2293 { .name = "bus_clk" },
2294 { 0 }
2295 },
2296 .bus_port0 = MSM_BUS_MASTER_VFE,
2297};
2298
2299static struct fs_driver_data vpe_fs_data = {
2300 .clks = (struct fs_clk_data[]){
2301 { .name = "core_clk" },
2302 { .name = "iface_clk" },
2303 { .name = "bus_clk" },
2304 { 0 }
2305 },
2306 .bus_port0 = MSM_BUS_MASTER_VPE,
2307};
2308
2309static struct fs_driver_data vcap_fs_data = {
2310 .clks = (struct fs_clk_data[]){
2311 { .name = "core_clk" },
2312 { .name = "iface_clk" },
2313 { .name = "bus_clk" },
2314 { 0 },
2315 },
2316 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2317};
2318
2319struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002320 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002321 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002322 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002323 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2324 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002325 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002326 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002327 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002328};
2329unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002330
Praveen Chidambaram78499012011-11-01 17:15:17 -06002331struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2332 .reg_base_addrs = {
2333 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2334 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2335 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2336 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2337 },
2338 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002339 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002340 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002341 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2342 .ipc_rpm_val = 4,
2343 .target_id = {
2344 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2345 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2346 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2347 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2348 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2349 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2350 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2351 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2352 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2353 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2354 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2355 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2356 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2357 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2358 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2359 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2360 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2361 APPS_FABRIC_CFG_HALT, 2),
2362 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2363 APPS_FABRIC_CFG_CLKMOD, 3),
2364 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2365 APPS_FABRIC_CFG_IOCTL, 1),
2366 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2367 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2368 SYS_FABRIC_CFG_HALT, 2),
2369 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2370 SYS_FABRIC_CFG_CLKMOD, 3),
2371 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2372 SYS_FABRIC_CFG_IOCTL, 1),
2373 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2374 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2375 MMSS_FABRIC_CFG_HALT, 2),
2376 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2377 MMSS_FABRIC_CFG_CLKMOD, 3),
2378 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2379 MMSS_FABRIC_CFG_IOCTL, 1),
2380 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2381 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2382 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2383 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2384 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2385 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2386 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2387 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2388 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2389 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2390 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2391 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2392 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2393 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2394 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2395 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2396 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2397 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2398 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2399 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2400 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2401 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2402 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2403 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2404 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2405 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2406 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2407 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2408 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2409 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2410 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2411 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2412 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2413 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2414 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2415 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2416 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2417 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2418 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2419 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2420 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2421 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2422 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2423 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2424 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2425 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2426 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2427 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2428 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2429 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2430 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2431 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2432 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2433 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2434 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2435 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002436 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002437 },
2438 .target_status = {
2439 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2440 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2441 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2442 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2443 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2444 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2445 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2446 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2447 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2448 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2449 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2450 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2451 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2452 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2453 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2454 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2455 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2456 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2457 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2458 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2459 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2460 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2461 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2462 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2463 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2464 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2465 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2466 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2467 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2468 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2469 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2470 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2471 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2472 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2473 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2474 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2475 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2476 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2477 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2478 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2479 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2480 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2481 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2482 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2483 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2484 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2485 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2486 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2487 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2488 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2489 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2490 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2491 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2492 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2493 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2494 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2495 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2496 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2497 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2498 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2499 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2500 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2501 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2502 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2503 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2504 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2505 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2506 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2507 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2508 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2509 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2510 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2511 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2512 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2513 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2514 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2515 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2516 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2517 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2518 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2519 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2520 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2521 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2522 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2523 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2524 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2525 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2526 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2527 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2528 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2529 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2530 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2531 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2532 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2533 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2534 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2535 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2536 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2537 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2538 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2539 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2540 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2541 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2542 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2543 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2544 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2545 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2546 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2547 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2548 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2549 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2550 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2551 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2552 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2553 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2554 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2555 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2556 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2557 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2558 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2559 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2560 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2561 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2562 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2563 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2564 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2565 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2566 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2567 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2568 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2569 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002570 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002571 },
2572 .target_ctrl_id = {
2573 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2574 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2575 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2576 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2577 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2578 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2579 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2580 },
2581 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2582 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2583 .sel_last = MSM_RPM_8064_SEL_LAST,
2584 .ver = {3, 0, 0},
2585};
2586
2587struct platform_device apq8064_rpm_device = {
2588 .name = "msm_rpm",
2589 .id = -1,
2590};
2591
2592static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Priyanka Mathur71859f42012-10-17 10:54:35 -07002593 .version = 1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002594};
2595
Priyanka Mathur71859f42012-10-17 10:54:35 -07002596
2597static struct resource msm_rpm_stat_resource[] = {
2598 {
2599 .start = 0x0010D204,
2600 .end = 0x0010D204 + SZ_8K,
2601 .flags = IORESOURCE_MEM,
2602 .name = "phys_addr_base"
2603 },
2604};
2605
2606
Praveen Chidambaram78499012011-11-01 17:15:17 -06002607struct platform_device apq8064_rpm_stat_device = {
2608 .name = "msm_rpm_stat",
2609 .id = -1,
Priyanka Mathur71859f42012-10-17 10:54:35 -07002610 .resource = msm_rpm_stat_resource,
2611 .num_resources = ARRAY_SIZE(msm_rpm_stat_resource),
2612 .dev = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002613 .platform_data = &msm_rpm_stat_pdata,
Priyanka Mathur71859f42012-10-17 10:54:35 -07002614 }
Praveen Chidambaram78499012011-11-01 17:15:17 -06002615};
2616
Anji Jonnala93129922012-10-09 20:57:53 +05302617static struct resource resources_rpm_master_stats[] = {
2618 {
2619 .start = MSM8064_RPM_MASTER_STATS_BASE,
2620 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2621 .flags = IORESOURCE_MEM,
2622 },
2623};
2624
2625static char *master_names[] = {
2626 "KPSS",
2627 "MPSS",
2628 "LPASS",
2629 "RIVA",
2630 "DSPS",
2631};
2632
2633static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2634 .masters = master_names,
2635 .nomasters = ARRAY_SIZE(master_names),
2636};
2637
2638struct platform_device apq8064_rpm_master_stat_device = {
2639 .name = "msm_rpm_master_stat",
2640 .id = -1,
2641 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2642 .resource = resources_rpm_master_stats,
2643 .dev = {
2644 .platform_data = &msm_rpm_master_stat_pdata,
2645 },
2646};
2647
Praveen Chidambaram78499012011-11-01 17:15:17 -06002648static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2649 .phys_addr_base = 0x0010C000,
2650 .reg_offsets = {
2651 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2652 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2653 },
2654 .phys_size = SZ_8K,
2655 .log_len = 4096, /* log's buffer length in bytes */
2656 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2657};
2658
2659struct platform_device apq8064_rpm_log_device = {
2660 .name = "msm_rpm_log",
2661 .id = -1,
2662 .dev = {
2663 .platform_data = &msm_rpm_log_pdata,
2664 },
2665};
2666
Jin Hongd3024e62012-02-09 16:13:32 -08002667/* Sensors DSPS platform data */
2668
Jin Hongd3024e62012-02-09 16:13:32 -08002669static struct dsps_clk_info dsps_clks[] = {};
2670static struct dsps_regulator_info dsps_regs[] = {};
2671
2672/*
2673 * Note: GPIOs field is intialized in run-time at the function
2674 * apq8064_init_dsps().
2675 */
2676
Stephen Boydf169b4b2012-05-10 17:55:55 -07002677#define PPSS_REG_PHYS_BASE 0x12080000
2678
Jin Hongd3024e62012-02-09 16:13:32 -08002679struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2680 .clks = dsps_clks,
2681 .clks_num = ARRAY_SIZE(dsps_clks),
2682 .gpios = NULL,
2683 .gpios_num = 0,
2684 .regs = dsps_regs,
2685 .regs_num = ARRAY_SIZE(dsps_regs),
2686 .dsps_pwr_ctl_en = 1,
2687 .signature = DSPS_SIGNATURE,
2688};
2689
2690static struct resource msm_dsps_resources[] = {
2691 {
2692 .start = PPSS_REG_PHYS_BASE,
2693 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2694 .name = "ppss_reg",
2695 .flags = IORESOURCE_MEM,
2696 },
Jin Hongd3024e62012-02-09 16:13:32 -08002697};
2698
2699struct platform_device msm_dsps_device_8064 = {
2700 .name = "msm_dsps",
2701 .id = 0,
2702 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2703 .resource = msm_dsps_resources,
2704 .dev.platform_data = &msm_dsps_pdata_8064,
2705};
2706
Praveen Chidambaram78499012011-11-01 17:15:17 -06002707#ifdef CONFIG_MSM_MPM
2708static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2709 [1] = MSM_GPIO_TO_INT(26),
2710 [2] = MSM_GPIO_TO_INT(88),
2711 [4] = MSM_GPIO_TO_INT(73),
2712 [5] = MSM_GPIO_TO_INT(74),
2713 [6] = MSM_GPIO_TO_INT(75),
2714 [7] = MSM_GPIO_TO_INT(76),
2715 [8] = MSM_GPIO_TO_INT(77),
2716 [9] = MSM_GPIO_TO_INT(36),
2717 [10] = MSM_GPIO_TO_INT(84),
2718 [11] = MSM_GPIO_TO_INT(7),
2719 [12] = MSM_GPIO_TO_INT(11),
2720 [13] = MSM_GPIO_TO_INT(52),
2721 [14] = MSM_GPIO_TO_INT(15),
2722 [15] = MSM_GPIO_TO_INT(83),
2723 [16] = USB3_HS_IRQ,
2724 [19] = MSM_GPIO_TO_INT(61),
2725 [20] = MSM_GPIO_TO_INT(58),
2726 [23] = MSM_GPIO_TO_INT(65),
2727 [24] = MSM_GPIO_TO_INT(63),
2728 [25] = USB1_HS_IRQ,
2729 [27] = HDMI_IRQ,
2730 [29] = MSM_GPIO_TO_INT(22),
2731 [30] = MSM_GPIO_TO_INT(72),
2732 [31] = USB4_HS_IRQ,
2733 [33] = MSM_GPIO_TO_INT(44),
2734 [34] = MSM_GPIO_TO_INT(39),
2735 [35] = MSM_GPIO_TO_INT(19),
2736 [36] = MSM_GPIO_TO_INT(23),
2737 [37] = MSM_GPIO_TO_INT(41),
2738 [38] = MSM_GPIO_TO_INT(30),
2739 [41] = MSM_GPIO_TO_INT(42),
2740 [42] = MSM_GPIO_TO_INT(56),
2741 [43] = MSM_GPIO_TO_INT(55),
2742 [44] = MSM_GPIO_TO_INT(50),
2743 [45] = MSM_GPIO_TO_INT(49),
2744 [46] = MSM_GPIO_TO_INT(47),
2745 [47] = MSM_GPIO_TO_INT(45),
2746 [48] = MSM_GPIO_TO_INT(38),
2747 [49] = MSM_GPIO_TO_INT(34),
2748 [50] = MSM_GPIO_TO_INT(32),
2749 [51] = MSM_GPIO_TO_INT(29),
2750 [52] = MSM_GPIO_TO_INT(18),
2751 [53] = MSM_GPIO_TO_INT(10),
2752 [54] = MSM_GPIO_TO_INT(81),
2753 [55] = MSM_GPIO_TO_INT(6),
2754};
2755
2756static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2757 TLMM_MSM_SUMMARY_IRQ,
2758 RPM_APCC_CPU0_GP_HIGH_IRQ,
2759 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2760 RPM_APCC_CPU0_GP_LOW_IRQ,
2761 RPM_APCC_CPU0_WAKE_UP_IRQ,
2762 RPM_APCC_CPU1_GP_HIGH_IRQ,
2763 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2764 RPM_APCC_CPU1_GP_LOW_IRQ,
2765 RPM_APCC_CPU1_WAKE_UP_IRQ,
2766 MSS_TO_APPS_IRQ_0,
2767 MSS_TO_APPS_IRQ_1,
2768 MSS_TO_APPS_IRQ_2,
2769 MSS_TO_APPS_IRQ_3,
2770 MSS_TO_APPS_IRQ_4,
2771 MSS_TO_APPS_IRQ_5,
2772 MSS_TO_APPS_IRQ_6,
2773 MSS_TO_APPS_IRQ_7,
2774 MSS_TO_APPS_IRQ_8,
2775 MSS_TO_APPS_IRQ_9,
2776 LPASS_SCSS_GP_LOW_IRQ,
2777 LPASS_SCSS_GP_MEDIUM_IRQ,
2778 LPASS_SCSS_GP_HIGH_IRQ,
2779 SPS_MTI_30,
2780 SPS_MTI_31,
2781 RIVA_APSS_SPARE_IRQ,
2782 RIVA_APPS_WLAN_SMSM_IRQ,
2783 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2784 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002785 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002786};
2787
2788struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2789 .irqs_m2a = msm_mpm_irqs_m2a,
2790 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2791 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2792 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2793 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2794 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2795 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2796 .mpm_apps_ipc_val = BIT(1),
2797 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2798
2799};
2800#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002801
Joel King14fe7fa2012-05-27 14:26:11 -07002802/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002803#define MDM2AP_ERRFATAL 19
2804#define AP2MDM_ERRFATAL 18
2805#define MDM2AP_STATUS 49
2806#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002807#define AP2MDM_SOFT_RESET 27
Ameya Thakure155ece2012-07-09 12:08:37 -07002808#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002809#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002810#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002811#define MDM2AP_PBLRDY 46
Ameya Thakure155ece2012-07-09 12:08:37 -07002812#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002813
2814static struct resource mdm_resources[] = {
2815 {
2816 .start = MDM2AP_ERRFATAL,
2817 .end = MDM2AP_ERRFATAL,
2818 .name = "MDM2AP_ERRFATAL",
2819 .flags = IORESOURCE_IO,
2820 },
2821 {
2822 .start = AP2MDM_ERRFATAL,
2823 .end = AP2MDM_ERRFATAL,
2824 .name = "AP2MDM_ERRFATAL",
2825 .flags = IORESOURCE_IO,
2826 },
2827 {
2828 .start = MDM2AP_STATUS,
2829 .end = MDM2AP_STATUS,
2830 .name = "MDM2AP_STATUS",
2831 .flags = IORESOURCE_IO,
2832 },
2833 {
2834 .start = AP2MDM_STATUS,
2835 .end = AP2MDM_STATUS,
2836 .name = "AP2MDM_STATUS",
2837 .flags = IORESOURCE_IO,
2838 },
2839 {
Joel King14fe7fa2012-05-27 14:26:11 -07002840 .start = AP2MDM_SOFT_RESET,
2841 .end = AP2MDM_SOFT_RESET,
2842 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002843 .flags = IORESOURCE_IO,
2844 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002845 {
2846 .start = AP2MDM_WAKEUP,
2847 .end = AP2MDM_WAKEUP,
2848 .name = "AP2MDM_WAKEUP",
2849 .flags = IORESOURCE_IO,
2850 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002851 {
2852 .start = MDM2AP_PBLRDY,
2853 .end = MDM2AP_PBLRDY,
2854 .name = "MDM2AP_PBLRDY",
2855 .flags = IORESOURCE_IO,
2856 },
Joel Kingdacbc822012-01-25 13:30:57 -08002857};
2858
Ameya Thakure155ece2012-07-09 12:08:37 -07002859static struct resource i2s_mdm_resources[] = {
2860 {
2861 .start = MDM2AP_ERRFATAL,
2862 .end = MDM2AP_ERRFATAL,
2863 .name = "MDM2AP_ERRFATAL",
2864 .flags = IORESOURCE_IO,
2865 },
2866 {
2867 .start = AP2MDM_ERRFATAL,
2868 .end = AP2MDM_ERRFATAL,
2869 .name = "AP2MDM_ERRFATAL",
2870 .flags = IORESOURCE_IO,
2871 },
2872 {
2873 .start = MDM2AP_STATUS,
2874 .end = MDM2AP_STATUS,
2875 .name = "MDM2AP_STATUS",
2876 .flags = IORESOURCE_IO,
2877 },
2878 {
2879 .start = AP2MDM_STATUS,
2880 .end = AP2MDM_STATUS,
2881 .name = "AP2MDM_STATUS",
2882 .flags = IORESOURCE_IO,
2883 },
2884 {
2885 .start = I2S_AP2MDM_SOFT_RESET,
2886 .end = I2S_AP2MDM_SOFT_RESET,
2887 .name = "AP2MDM_SOFT_RESET",
2888 .flags = IORESOURCE_IO,
2889 },
2890 {
2891 .start = I2S_AP2MDM_WAKEUP,
2892 .end = I2S_AP2MDM_WAKEUP,
2893 .name = "AP2MDM_WAKEUP",
2894 .flags = IORESOURCE_IO,
2895 },
2896 {
2897 .start = I2S_MDM2AP_PBLRDY,
2898 .end = I2S_MDM2AP_PBLRDY,
2899 .name = "MDM2AP_PBLRDY",
2900 .flags = IORESOURCE_IO,
2901 },
2902};
2903
Joel Kingdacbc822012-01-25 13:30:57 -08002904struct platform_device mdm_8064_device = {
2905 .name = "mdm2_modem",
2906 .id = -1,
2907 .num_resources = ARRAY_SIZE(mdm_resources),
2908 .resource = mdm_resources,
2909};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002910
Ameya Thakure155ece2012-07-09 12:08:37 -07002911struct platform_device i2s_mdm_8064_device = {
2912 .name = "mdm2_modem",
2913 .id = -1,
2914 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2915 .resource = i2s_mdm_resources,
2916};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002917
Steve Mucklef9a87492012-11-02 15:41:00 -07002918static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2919 {1026000, 400000},
2920 {384000, 200000},
Steve Muckle682c7a02012-11-12 14:20:39 -08002921 {0, 128000},
Steve Mucklef9a87492012-11-02 15:41:00 -07002922};
2923
2924static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2925 .sync_rules = apq8064_dcvs_sync_rules,
2926 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle749f3012012-11-21 10:12:39 -08002927 .gpu_max_nom_khz = 320000,
Steve Mucklef9a87492012-11-02 15:41:00 -07002928};
2929
2930struct platform_device apq8064_dcvs_device = {
2931 .name = "dcvs",
2932 .id = -1,
2933 .dev = {
2934 .platform_data = &apq8064_dcvs_data,
2935 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002936};
2937
2938static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002939 .num_cores = 4,
2940 .sensors = (int[]){7, 8, 9, 10},
2941 .thermal_poll_ms = 60000,
2942 .core_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002943 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002944 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002945 .algo_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002946 .disable_pc_threshold = 1458000,
2947 .em_win_size_min_us = 100000,
2948 .em_win_size_max_us = 300000,
2949 .em_max_util_pct = 97,
2950 .group_id = 1,
2951 .max_freq_chg_time_us = 100000,
2952 .slack_mode_dynamic = 0,
2953 .slack_weight_thresh_pct = 3,
2954 .slack_time_min_us = 45000,
2955 .slack_time_max_us = 45000,
Steve Mucklee8c6d612012-12-06 14:31:00 -08002956 .ss_no_corr_below_freq = 0,
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002957 .ss_win_size_min_us = 1000000,
2958 .ss_win_size_max_us = 1000000,
2959 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002960 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002961 .energy_coeffs = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002962 .active_coeff_a = 336,
2963 .active_coeff_b = 0,
2964 .active_coeff_c = 0,
2965
2966 .leakage_coeff_a = -17720,
2967 .leakage_coeff_b = 37,
2968 .leakage_coeff_c = 3329,
2969 .leakage_coeff_d = -277,
2970 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002971 .power_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002972 .current_temp = 25,
Steve Mucklef9a87492012-11-02 15:41:00 -07002973 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002974 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002975};
2976
Abhijeet Dharmapurikarc1ed66c2012-09-10 16:03:39 -07002977#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2978
2979static struct msm_gov_platform_data gov_platform_data = {
2980 .info = &apq8064_core_info,
2981 .latency = APQ8064_LPM_LATENCY,
2982};
2983
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002984struct platform_device apq8064_msm_gov_device = {
2985 .name = "msm_dcvs_gov",
2986 .id = -1,
2987 .dev = {
Abhijeet Dharmapurikarc1ed66c2012-09-10 16:03:39 -07002988 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002989 },
2990};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002991
Abhijeet Dharmapurikarfb4a2f82012-08-23 14:36:59 -07002992static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2993 .em_win_size_min_us = 10000,
2994 .em_win_size_max_us = 100000,
2995 .em_max_util_pct = 90,
2996 .online_util_pct_min = 60,
2997 .slack_time_min_us = 50000,
2998 .slack_time_max_us = 100000,
2999};
3000
3001struct platform_device apq8064_msm_mpd_device = {
3002 .name = "msm_mpdecision",
3003 .id = -1,
3004 .dev = {
3005 .platform_data = &apq8064_mpd_algo_param,
3006 },
3007};
3008
Terence Hampson2e1705f2012-04-11 19:55:29 -04003009#ifdef CONFIG_MSM_VCAP
3010#define VCAP_HW_BASE 0x05900000
3011
3012static struct msm_bus_vectors vcap_init_vectors[] = {
3013 {
3014 .src = MSM_BUS_MASTER_VIDEO_CAP,
3015 .dst = MSM_BUS_SLAVE_EBI_CH0,
3016 .ab = 0,
3017 .ib = 0,
3018 },
3019};
3020
Terence Hampson2e1705f2012-04-11 19:55:29 -04003021static struct msm_bus_vectors vcap_480_vectors[] = {
3022 {
3023 .src = MSM_BUS_MASTER_VIDEO_CAP,
3024 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04003025 .ab = 480 * 720 * 3 * 60,
3026 .ib = 480 * 720 * 3 * 60 * 1.5,
3027 },
3028};
3029
3030static struct msm_bus_vectors vcap_576_vectors[] = {
3031 {
3032 .src = MSM_BUS_MASTER_VIDEO_CAP,
3033 .dst = MSM_BUS_SLAVE_EBI_CH0,
3034 .ab = 576 * 720 * 3 * 60,
3035 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003036 },
3037};
3038
3039static struct msm_bus_vectors vcap_720_vectors[] = {
3040 {
3041 .src = MSM_BUS_MASTER_VIDEO_CAP,
3042 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003043 .ab = 1280 * 720 * 3 * 60,
3044 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003045 },
3046};
3047
3048static struct msm_bus_vectors vcap_1080_vectors[] = {
3049 {
3050 .src = MSM_BUS_MASTER_VIDEO_CAP,
3051 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampsonf51f6e62012-08-29 11:02:17 -04003052 .ab = 1920 * 1080 * 10 * 60,
3053 .ib = 1920 * 1080 * 10 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003054 },
3055};
3056
3057static struct msm_bus_paths vcap_bus_usecases[] = {
3058 {
3059 ARRAY_SIZE(vcap_init_vectors),
3060 vcap_init_vectors,
3061 },
3062 {
3063 ARRAY_SIZE(vcap_480_vectors),
3064 vcap_480_vectors,
3065 },
3066 {
Terence Hampson779dc762012-06-07 15:59:27 -04003067 ARRAY_SIZE(vcap_576_vectors),
3068 vcap_576_vectors,
3069 },
3070 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04003071 ARRAY_SIZE(vcap_720_vectors),
3072 vcap_720_vectors,
3073 },
3074 {
3075 ARRAY_SIZE(vcap_1080_vectors),
3076 vcap_1080_vectors,
3077 },
3078};
3079
3080static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
3081 vcap_bus_usecases,
3082 ARRAY_SIZE(vcap_bus_usecases),
3083};
3084
3085static struct resource msm_vcap_resources[] = {
3086 {
3087 .name = "vcap",
3088 .start = VCAP_HW_BASE,
3089 .end = VCAP_HW_BASE + SZ_1M - 1,
3090 .flags = IORESOURCE_MEM,
3091 },
3092 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003093 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04003094 .start = VCAP_VC,
3095 .end = VCAP_VC,
3096 .flags = IORESOURCE_IRQ,
3097 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003098 {
3099 .name = "vp_irq",
3100 .start = VCAP_VP,
3101 .end = VCAP_VP,
3102 .flags = IORESOURCE_IRQ,
3103 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04003104};
3105
3106static unsigned vcap_gpios[] = {
3107 2, 3, 4, 5, 6, 7, 8, 9, 10,
3108 11, 12, 13, 18, 19, 20, 21,
3109 22, 23, 24, 25, 26, 80, 82,
3110 83, 84, 85, 86, 87,
3111};
3112
3113static struct vcap_platform_data vcap_pdata = {
3114 .gpios = vcap_gpios,
3115 .num_gpios = ARRAY_SIZE(vcap_gpios),
3116 .bus_client_pdata = &vcap_axi_client_pdata
3117};
3118
3119struct platform_device msm8064_device_vcap = {
3120 .name = "msm_vcap",
3121 .id = 0,
3122 .resource = msm_vcap_resources,
3123 .num_resources = ARRAY_SIZE(msm_vcap_resources),
3124 .dev = {
3125 .platform_data = &vcap_pdata,
3126 },
3127};
3128#endif
3129
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003130static struct resource msm_cache_erp_resources[] = {
3131 {
3132 .name = "l1_irq",
3133 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3134 .flags = IORESOURCE_IRQ,
3135 },
3136 {
3137 .name = "l2_irq",
3138 .start = APCC_QGICL2IRPTREQ,
3139 .flags = IORESOURCE_IRQ,
3140 }
3141};
3142
3143struct platform_device apq8064_device_cache_erp = {
3144 .name = "msm_cache_erp",
3145 .id = -1,
3146 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3147 .resource = msm_cache_erp_resources,
3148};
Pratik Patel212ab362012-03-16 12:30:07 -07003149
Pratik Patel3b0ca882012-06-01 16:54:14 -07003150#define CORESIGHT_PHYS_BASE 0x01A00000
3151#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3152#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
3153#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07003154
Pratik Patel3b0ca882012-06-01 16:54:14 -07003155static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07003156 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003157 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3158 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07003159 .flags = IORESOURCE_MEM,
3160 },
3161};
3162
Pratik Patel3b0ca882012-06-01 16:54:14 -07003163static const int coresight_funnel_outports[] = { 0, 1 };
3164static const int coresight_funnel_child_ids[] = { 0, 1 };
3165static const int coresight_funnel_child_ports[] = { 0, 0 };
3166
3167static struct coresight_platform_data coresight_funnel_pdata = {
3168 .id = 2,
3169 .name = "coresight-funnel",
Pratik Patel0480dc62012-09-06 09:41:49 -07003170 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003171 .outports = coresight_funnel_outports,
3172 .child_ids = coresight_funnel_child_ids,
3173 .child_ports = coresight_funnel_child_ports,
3174 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
3175};
3176
3177struct platform_device apq8064_coresight_funnel_device = {
3178 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07003179 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003180 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3181 .resource = coresight_funnel_resources,
3182 .dev = {
3183 .platform_data = &coresight_funnel_pdata,
3184 },
3185};
3186
3187static struct resource coresight_etm2_resources[] = {
3188 {
3189 .start = CORESIGHT_ETM2_PHYS_BASE,
3190 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
3191 .flags = IORESOURCE_MEM,
3192 },
3193};
3194
3195static const int coresight_etm2_outports[] = { 0 };
3196static const int coresight_etm2_child_ids[] = { 2 };
3197static const int coresight_etm2_child_ports[] = { 4 };
3198
3199static struct coresight_platform_data coresight_etm2_pdata = {
3200 .id = 6,
3201 .name = "coresight-etm2",
Pratik Patel0480dc62012-09-06 09:41:49 -07003202 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003203 .outports = coresight_etm2_outports,
3204 .child_ids = coresight_etm2_child_ids,
3205 .child_ports = coresight_etm2_child_ports,
3206 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
3207};
3208
3209struct platform_device coresight_etm2_device = {
3210 .name = "coresight-etm",
3211 .id = 2,
3212 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
3213 .resource = coresight_etm2_resources,
3214 .dev = {
3215 .platform_data = &coresight_etm2_pdata,
3216 },
3217};
3218
3219static struct resource coresight_etm3_resources[] = {
3220 {
3221 .start = CORESIGHT_ETM3_PHYS_BASE,
3222 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
3223 .flags = IORESOURCE_MEM,
3224 },
3225};
3226
3227static const int coresight_etm3_outports[] = { 0 };
3228static const int coresight_etm3_child_ids[] = { 2 };
3229static const int coresight_etm3_child_ports[] = { 5 };
3230
3231static struct coresight_platform_data coresight_etm3_pdata = {
3232 .id = 7,
3233 .name = "coresight-etm3",
Pratik Patel0480dc62012-09-06 09:41:49 -07003234 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003235 .outports = coresight_etm3_outports,
3236 .child_ids = coresight_etm3_child_ids,
3237 .child_ports = coresight_etm3_child_ports,
3238 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
3239};
3240
3241struct platform_device coresight_etm3_device = {
3242 .name = "coresight-etm",
3243 .id = 3,
3244 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
3245 .resource = coresight_etm3_resources,
3246 .dev = {
3247 .platform_data = &coresight_etm3_pdata,
3248 },
Pratik Patel212ab362012-03-16 12:30:07 -07003249};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003250
3251struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
3252 /* Camera */
3253 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003254 .name = "ijpeg_src",
3255 .domain = CAMERA_DOMAIN,
3256 },
3257 /* Camera */
3258 {
3259 .name = "ijpeg_dst",
3260 .domain = CAMERA_DOMAIN,
3261 },
3262 /* Camera */
3263 {
3264 .name = "jpegd_src",
3265 .domain = CAMERA_DOMAIN,
3266 },
3267 /* Camera */
3268 {
3269 .name = "jpegd_dst",
3270 .domain = CAMERA_DOMAIN,
3271 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003272 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07003273 {
3274 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003275 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003276 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003277 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003278 {
3279 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003280 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003281 },
3282 /* Video */
3283 {
3284 .name = "vcodec_a_mm1",
3285 .domain = VIDEO_DOMAIN,
3286 },
3287 /* Video */
3288 {
3289 .name = "vcodec_b_mm2",
3290 .domain = VIDEO_DOMAIN,
3291 },
3292 /* Video */
3293 {
3294 .name = "vcodec_a_stream",
3295 .domain = VIDEO_DOMAIN,
3296 },
3297};
3298
3299static struct mem_pool apq8064_video_pools[] = {
3300 /*
3301 * Video hardware has the following requirements:
3302 * 1. All video addresses used by the video hardware must be at a higher
3303 * address than video firmware address.
3304 * 2. Video hardware can only access a range of 256MB from the base of
3305 * the video firmware.
3306 */
3307 [VIDEO_FIRMWARE_POOL] =
3308 /* Low addresses, intended for video firmware */
3309 {
3310 .paddr = SZ_128K,
3311 .size = SZ_16M - SZ_128K,
3312 },
3313 [VIDEO_MAIN_POOL] =
3314 /* Main video pool */
3315 {
3316 .paddr = SZ_16M,
3317 .size = SZ_256M - SZ_16M,
3318 },
3319 [GEN_POOL] =
3320 /* Remaining address space up to 2G */
3321 {
3322 .paddr = SZ_256M,
3323 .size = SZ_2G - SZ_256M,
3324 },
3325};
3326
3327static struct mem_pool apq8064_camera_pools[] = {
3328 [GEN_POOL] =
3329 /* One address space for camera */
3330 {
3331 .paddr = SZ_128K,
3332 .size = SZ_2G - SZ_128K,
3333 },
3334};
3335
Olav Hauganef95ae32012-05-15 09:50:30 -07003336static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003337 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003338 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003339 {
3340 .paddr = SZ_128K,
3341 .size = SZ_2G - SZ_128K,
3342 },
3343};
3344
Olav Hauganef95ae32012-05-15 09:50:30 -07003345static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003346 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003347 /* One address space for display writes */
3348 {
3349 .paddr = SZ_128K,
3350 .size = SZ_2G - SZ_128K,
3351 },
3352};
3353
3354static struct mem_pool apq8064_rotator_src_pools[] = {
3355 [GEN_POOL] =
3356 /* One address space for rotator src */
3357 {
3358 .paddr = SZ_128K,
3359 .size = SZ_2G - SZ_128K,
3360 },
3361};
3362
3363static struct mem_pool apq8064_rotator_dst_pools[] = {
3364 [GEN_POOL] =
3365 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003366 {
3367 .paddr = SZ_128K,
3368 .size = SZ_2G - SZ_128K,
3369 },
3370};
3371
3372static struct msm_iommu_domain apq8064_iommu_domains[] = {
3373 [VIDEO_DOMAIN] = {
3374 .iova_pools = apq8064_video_pools,
3375 .npools = ARRAY_SIZE(apq8064_video_pools),
3376 },
3377 [CAMERA_DOMAIN] = {
3378 .iova_pools = apq8064_camera_pools,
3379 .npools = ARRAY_SIZE(apq8064_camera_pools),
3380 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003381 [DISPLAY_READ_DOMAIN] = {
3382 .iova_pools = apq8064_display_read_pools,
3383 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003384 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003385 [DISPLAY_WRITE_DOMAIN] = {
3386 .iova_pools = apq8064_display_write_pools,
3387 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3388 },
3389 [ROTATOR_SRC_DOMAIN] = {
3390 .iova_pools = apq8064_rotator_src_pools,
3391 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3392 },
3393 [ROTATOR_DST_DOMAIN] = {
3394 .iova_pools = apq8064_rotator_dst_pools,
3395 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003396 },
3397};
3398
3399struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3400 .domains = apq8064_iommu_domains,
3401 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3402 .domain_names = apq8064_iommu_ctx_names,
3403 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3404 .domain_alloc_flags = 0,
3405};
3406
3407struct platform_device apq8064_iommu_domain_device = {
3408 .name = "iommu_domains",
3409 .id = -1,
3410 .dev = {
3411 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003412 }
3413};
3414
3415struct msm_rtb_platform_data apq8064_rtb_pdata = {
3416 .size = SZ_1M,
3417};
3418
3419static int __init msm_rtb_set_buffer_size(char *p)
3420{
3421 int s;
3422
3423 s = memparse(p, NULL);
3424 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3425 return 0;
3426}
3427early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3428
3429struct platform_device apq8064_rtb_device = {
3430 .name = "msm_rtb",
3431 .id = -1,
3432 .dev = {
3433 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003434 },
3435};
Laura Abbott93a4a352012-05-25 09:26:35 -07003436
3437#define APQ8064_L1_SIZE SZ_1M
3438/*
3439 * The actual L2 size is smaller but we need a larger buffer
3440 * size to store other dump information
3441 */
3442#define APQ8064_L2_SIZE SZ_8M
3443
3444struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3445 .l2_size = APQ8064_L2_SIZE,
3446 .l1_size = APQ8064_L1_SIZE,
3447};
3448
3449struct platform_device apq8064_cache_dump_device = {
3450 .name = "msm_cache_dump",
3451 .id = -1,
3452 .dev = {
3453 .platform_data = &apq8064_cache_dump_pdata,
3454 },
3455};
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +05303456
3457struct dev_avtimer_data dev_avtimer_pdata = {
3458 .avtimer_msw_phy_addr = AVTIMER_MSW_PHYSICAL_ADDRESS,
3459 .avtimer_lsw_phy_addr = AVTIMER_LSW_PHYSICAL_ADDRESS,
3460};