blob: ec94f00a4dbc3cc686481cc08f0b986b44bfdf8f [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080033#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070034
35enum {
36 GCC_BASE,
37 MMSS_BASE,
38 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800116#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700124#define SYS_NOC_USB3_AXI_CBCR 0x0108
125#define USB30_SLEEP_CBCR 0x03CC
126#define USB2A_PHY_SLEEP_CBCR 0x04AC
127#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define SDCC1_APPS_CMD_RCGR 0x04D0
129#define SDCC2_APPS_CMD_RCGR 0x0510
130#define SDCC3_APPS_CMD_RCGR 0x0550
131#define SDCC4_APPS_CMD_RCGR 0x0590
132#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800133#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700134#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
135#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800136#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700137#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
138#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800139#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700140#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
141#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800142#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700143#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
144#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800145#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700146#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
147#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800148#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700149#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
150#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800151#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700152#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
153#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800154#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700155#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
156#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800157#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700158#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
159#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800160#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700161#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
162#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800163#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700164#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
165#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800166#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700167#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
168#define PDM2_CMD_RCGR 0x0CD0
169#define TSIF_REF_CMD_RCGR 0x0D90
170#define CE1_CMD_RCGR 0x1050
171#define CE2_CMD_RCGR 0x1090
172#define GP1_CMD_RCGR 0x1904
173#define GP2_CMD_RCGR 0x1944
174#define GP3_CMD_RCGR 0x1984
175#define LPAIF_SPKR_CMD_RCGR 0xA000
176#define LPAIF_PRI_CMD_RCGR 0xB000
177#define LPAIF_SEC_CMD_RCGR 0xC000
178#define LPAIF_TER_CMD_RCGR 0xD000
179#define LPAIF_QUAD_CMD_RCGR 0xE000
180#define LPAIF_PCM0_CMD_RCGR 0xF000
181#define LPAIF_PCM1_CMD_RCGR 0x10000
182#define RESAMPLER_CMD_RCGR 0x11000
183#define SLIMBUS_CMD_RCGR 0x12000
184#define LPAIF_PCMOE_CMD_RCGR 0x13000
185#define AHBFABRIC_CMD_RCGR 0x18000
186#define VCODEC0_CMD_RCGR 0x1000
187#define PCLK0_CMD_RCGR 0x2000
188#define PCLK1_CMD_RCGR 0x2020
189#define MDP_CMD_RCGR 0x2040
190#define EXTPCLK_CMD_RCGR 0x2060
191#define VSYNC_CMD_RCGR 0x2080
192#define EDPPIXEL_CMD_RCGR 0x20A0
193#define EDPLINK_CMD_RCGR 0x20C0
194#define EDPAUX_CMD_RCGR 0x20E0
195#define HDMI_CMD_RCGR 0x2100
196#define BYTE0_CMD_RCGR 0x2120
197#define BYTE1_CMD_RCGR 0x2140
198#define ESC0_CMD_RCGR 0x2160
199#define ESC1_CMD_RCGR 0x2180
200#define CSI0PHYTIMER_CMD_RCGR 0x3000
201#define CSI1PHYTIMER_CMD_RCGR 0x3030
202#define CSI2PHYTIMER_CMD_RCGR 0x3060
203#define CSI0_CMD_RCGR 0x3090
204#define CSI1_CMD_RCGR 0x3100
205#define CSI2_CMD_RCGR 0x3160
206#define CSI3_CMD_RCGR 0x31C0
207#define CCI_CMD_RCGR 0x3300
208#define MCLK0_CMD_RCGR 0x3360
209#define MCLK1_CMD_RCGR 0x3390
210#define MCLK2_CMD_RCGR 0x33C0
211#define MCLK3_CMD_RCGR 0x33F0
212#define MMSS_GP0_CMD_RCGR 0x3420
213#define MMSS_GP1_CMD_RCGR 0x3450
214#define JPEG0_CMD_RCGR 0x3500
215#define JPEG1_CMD_RCGR 0x3520
216#define JPEG2_CMD_RCGR 0x3540
217#define VFE0_CMD_RCGR 0x3600
218#define VFE1_CMD_RCGR 0x3620
219#define CPP_CMD_RCGR 0x3640
220#define GFX3D_CMD_RCGR 0x4000
221#define RBCPR_CMD_RCGR 0x4060
222#define AHB_CMD_RCGR 0x5000
223#define AXI_CMD_RCGR 0x5040
224#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700225#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700226
227#define MMSS_BCR 0x0240
228#define USB_30_BCR 0x03C0
229#define USB3_PHY_BCR 0x03FC
230#define USB_HS_HSIC_BCR 0x0400
231#define USB_HS_BCR 0x0480
232#define SDCC1_BCR 0x04C0
233#define SDCC2_BCR 0x0500
234#define SDCC3_BCR 0x0540
235#define SDCC4_BCR 0x0580
236#define BLSP1_BCR 0x05C0
237#define BLSP1_QUP1_BCR 0x0640
238#define BLSP1_UART1_BCR 0x0680
239#define BLSP1_QUP2_BCR 0x06C0
240#define BLSP1_UART2_BCR 0x0700
241#define BLSP1_QUP3_BCR 0x0740
242#define BLSP1_UART3_BCR 0x0780
243#define BLSP1_QUP4_BCR 0x07C0
244#define BLSP1_UART4_BCR 0x0800
245#define BLSP1_QUP5_BCR 0x0840
246#define BLSP1_UART5_BCR 0x0880
247#define BLSP1_QUP6_BCR 0x08C0
248#define BLSP1_UART6_BCR 0x0900
249#define BLSP2_BCR 0x0940
250#define BLSP2_QUP1_BCR 0x0980
251#define BLSP2_UART1_BCR 0x09C0
252#define BLSP2_QUP2_BCR 0x0A00
253#define BLSP2_UART2_BCR 0x0A40
254#define BLSP2_QUP3_BCR 0x0A80
255#define BLSP2_UART3_BCR 0x0AC0
256#define BLSP2_QUP4_BCR 0x0B00
257#define BLSP2_UART4_BCR 0x0B40
258#define BLSP2_QUP5_BCR 0x0B80
259#define BLSP2_UART5_BCR 0x0BC0
260#define BLSP2_QUP6_BCR 0x0C00
261#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700262#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700263#define PDM_BCR 0x0CC0
264#define PRNG_BCR 0x0D00
265#define BAM_DMA_BCR 0x0D40
266#define TSIF_BCR 0x0D80
267#define CE1_BCR 0x1040
268#define CE2_BCR 0x1080
269#define AUDIO_CORE_BCR 0x4000
270#define VENUS0_BCR 0x1020
271#define MDSS_BCR 0x2300
272#define CAMSS_PHY0_BCR 0x3020
273#define CAMSS_PHY1_BCR 0x3050
274#define CAMSS_PHY2_BCR 0x3080
275#define CAMSS_CSI0_BCR 0x30B0
276#define CAMSS_CSI0PHY_BCR 0x30C0
277#define CAMSS_CSI0RDI_BCR 0x30D0
278#define CAMSS_CSI0PIX_BCR 0x30E0
279#define CAMSS_CSI1_BCR 0x3120
280#define CAMSS_CSI1PHY_BCR 0x3130
281#define CAMSS_CSI1RDI_BCR 0x3140
282#define CAMSS_CSI1PIX_BCR 0x3150
283#define CAMSS_CSI2_BCR 0x3180
284#define CAMSS_CSI2PHY_BCR 0x3190
285#define CAMSS_CSI2RDI_BCR 0x31A0
286#define CAMSS_CSI2PIX_BCR 0x31B0
287#define CAMSS_CSI3_BCR 0x31E0
288#define CAMSS_CSI3PHY_BCR 0x31F0
289#define CAMSS_CSI3RDI_BCR 0x3200
290#define CAMSS_CSI3PIX_BCR 0x3210
291#define CAMSS_ISPIF_BCR 0x3220
292#define CAMSS_CCI_BCR 0x3340
293#define CAMSS_MCLK0_BCR 0x3380
294#define CAMSS_MCLK1_BCR 0x33B0
295#define CAMSS_MCLK2_BCR 0x33E0
296#define CAMSS_MCLK3_BCR 0x3410
297#define CAMSS_GP0_BCR 0x3440
298#define CAMSS_GP1_BCR 0x3470
299#define CAMSS_TOP_BCR 0x3480
300#define CAMSS_MICRO_BCR 0x3490
301#define CAMSS_JPEG_BCR 0x35A0
302#define CAMSS_VFE_BCR 0x36A0
303#define CAMSS_CSI_VFE0_BCR 0x3700
304#define CAMSS_CSI_VFE1_BCR 0x3710
305#define OCMEMNOC_BCR 0x50B0
306#define MMSSNOCAHB_BCR 0x5020
307#define MMSSNOCAXI_BCR 0x5060
308#define OXILI_GFX3D_CBCR 0x4028
309#define OXILICX_AHB_CBCR 0x403C
310#define OXILICX_AXI_CBCR 0x4038
311#define OXILI_BCR 0x4020
312#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700313#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700314
315#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
316#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
317#define MMSS_NOC_CFG_AHB_CBCR 0x024C
318
319#define USB30_MASTER_CBCR 0x03C8
320#define USB30_MOCK_UTMI_CBCR 0x03D0
321#define USB_HSIC_AHB_CBCR 0x0408
322#define USB_HSIC_SYSTEM_CBCR 0x040C
323#define USB_HSIC_CBCR 0x0410
324#define USB_HSIC_IO_CAL_CBCR 0x0414
325#define USB_HS_SYSTEM_CBCR 0x0484
326#define USB_HS_AHB_CBCR 0x0488
327#define SDCC1_APPS_CBCR 0x04C4
328#define SDCC1_AHB_CBCR 0x04C8
329#define SDCC2_APPS_CBCR 0x0504
330#define SDCC2_AHB_CBCR 0x0508
331#define SDCC3_APPS_CBCR 0x0544
332#define SDCC3_AHB_CBCR 0x0548
333#define SDCC4_APPS_CBCR 0x0584
334#define SDCC4_AHB_CBCR 0x0588
335#define BLSP1_AHB_CBCR 0x05C4
336#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
337#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
338#define BLSP1_UART1_APPS_CBCR 0x0684
339#define BLSP1_UART1_SIM_CBCR 0x0688
340#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
341#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
342#define BLSP1_UART2_APPS_CBCR 0x0704
343#define BLSP1_UART2_SIM_CBCR 0x0708
344#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
345#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
346#define BLSP1_UART3_APPS_CBCR 0x0784
347#define BLSP1_UART3_SIM_CBCR 0x0788
348#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
349#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
350#define BLSP1_UART4_APPS_CBCR 0x0804
351#define BLSP1_UART4_SIM_CBCR 0x0808
352#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
353#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
354#define BLSP1_UART5_APPS_CBCR 0x0884
355#define BLSP1_UART5_SIM_CBCR 0x0888
356#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
357#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
358#define BLSP1_UART6_APPS_CBCR 0x0904
359#define BLSP1_UART6_SIM_CBCR 0x0908
360#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700361#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700362#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
363#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
364#define BLSP2_UART1_APPS_CBCR 0x09C4
365#define BLSP2_UART1_SIM_CBCR 0x09C8
366#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
367#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
368#define BLSP2_UART2_APPS_CBCR 0x0A44
369#define BLSP2_UART2_SIM_CBCR 0x0A48
370#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
371#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
372#define BLSP2_UART3_APPS_CBCR 0x0AC4
373#define BLSP2_UART3_SIM_CBCR 0x0AC8
374#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
375#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
376#define BLSP2_UART4_APPS_CBCR 0x0B44
377#define BLSP2_UART4_SIM_CBCR 0x0B48
378#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
379#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
380#define BLSP2_UART5_APPS_CBCR 0x0BC4
381#define BLSP2_UART5_SIM_CBCR 0x0BC8
382#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
383#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
384#define BLSP2_UART6_APPS_CBCR 0x0C44
385#define BLSP2_UART6_SIM_CBCR 0x0C48
386#define PDM_AHB_CBCR 0x0CC4
387#define PDM_XO4_CBCR 0x0CC8
388#define PDM2_CBCR 0x0CCC
389#define PRNG_AHB_CBCR 0x0D04
390#define BAM_DMA_AHB_CBCR 0x0D44
391#define TSIF_AHB_CBCR 0x0D84
392#define TSIF_REF_CBCR 0x0D88
393#define MSG_RAM_AHB_CBCR 0x0E44
394#define CE1_CBCR 0x1044
395#define CE1_AXI_CBCR 0x1048
396#define CE1_AHB_CBCR 0x104C
397#define CE2_CBCR 0x1084
398#define CE2_AXI_CBCR 0x1088
399#define CE2_AHB_CBCR 0x108C
400#define GCC_AHB_CBCR 0x10C0
401#define GP1_CBCR 0x1900
402#define GP2_CBCR 0x1940
403#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700404#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700405#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700406#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
407#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
408#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
409#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
410#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
411#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
412#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
413#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
414#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
415#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
416#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
417#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
418#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
419#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
420#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
421#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
422#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
423#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
424#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
425#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
426#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
427#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
428#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
429#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
430#define VENUS0_VCODEC0_CBCR 0x1028
431#define VENUS0_AHB_CBCR 0x1030
432#define VENUS0_AXI_CBCR 0x1034
433#define VENUS0_OCMEMNOC_CBCR 0x1038
434#define MDSS_AHB_CBCR 0x2308
435#define MDSS_HDMI_AHB_CBCR 0x230C
436#define MDSS_AXI_CBCR 0x2310
437#define MDSS_PCLK0_CBCR 0x2314
438#define MDSS_PCLK1_CBCR 0x2318
439#define MDSS_MDP_CBCR 0x231C
440#define MDSS_MDP_LUT_CBCR 0x2320
441#define MDSS_EXTPCLK_CBCR 0x2324
442#define MDSS_VSYNC_CBCR 0x2328
443#define MDSS_EDPPIXEL_CBCR 0x232C
444#define MDSS_EDPLINK_CBCR 0x2330
445#define MDSS_EDPAUX_CBCR 0x2334
446#define MDSS_HDMI_CBCR 0x2338
447#define MDSS_BYTE0_CBCR 0x233C
448#define MDSS_BYTE1_CBCR 0x2340
449#define MDSS_ESC0_CBCR 0x2344
450#define MDSS_ESC1_CBCR 0x2348
451#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
452#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
453#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
454#define CAMSS_CSI0_CBCR 0x30B4
455#define CAMSS_CSI0_AHB_CBCR 0x30BC
456#define CAMSS_CSI0PHY_CBCR 0x30C4
457#define CAMSS_CSI0RDI_CBCR 0x30D4
458#define CAMSS_CSI0PIX_CBCR 0x30E4
459#define CAMSS_CSI1_CBCR 0x3124
460#define CAMSS_CSI1_AHB_CBCR 0x3128
461#define CAMSS_CSI1PHY_CBCR 0x3134
462#define CAMSS_CSI1RDI_CBCR 0x3144
463#define CAMSS_CSI1PIX_CBCR 0x3154
464#define CAMSS_CSI2_CBCR 0x3184
465#define CAMSS_CSI2_AHB_CBCR 0x3188
466#define CAMSS_CSI2PHY_CBCR 0x3194
467#define CAMSS_CSI2RDI_CBCR 0x31A4
468#define CAMSS_CSI2PIX_CBCR 0x31B4
469#define CAMSS_CSI3_CBCR 0x31E4
470#define CAMSS_CSI3_AHB_CBCR 0x31E8
471#define CAMSS_CSI3PHY_CBCR 0x31F4
472#define CAMSS_CSI3RDI_CBCR 0x3204
473#define CAMSS_CSI3PIX_CBCR 0x3214
474#define CAMSS_ISPIF_AHB_CBCR 0x3224
475#define CAMSS_CCI_CCI_CBCR 0x3344
476#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
477#define CAMSS_MCLK0_CBCR 0x3384
478#define CAMSS_MCLK1_CBCR 0x33B4
479#define CAMSS_MCLK2_CBCR 0x33E4
480#define CAMSS_MCLK3_CBCR 0x3414
481#define CAMSS_GP0_CBCR 0x3444
482#define CAMSS_GP1_CBCR 0x3474
483#define CAMSS_TOP_AHB_CBCR 0x3484
484#define CAMSS_MICRO_AHB_CBCR 0x3494
485#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
486#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
487#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
488#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
489#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
490#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
491#define CAMSS_VFE_VFE0_CBCR 0x36A8
492#define CAMSS_VFE_VFE1_CBCR 0x36AC
493#define CAMSS_VFE_CPP_CBCR 0x36B0
494#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
495#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
496#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
497#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
498#define CAMSS_CSI_VFE0_CBCR 0x3704
499#define CAMSS_CSI_VFE1_CBCR 0x3714
500#define MMSS_MMSSNOC_AXI_CBCR 0x506C
501#define MMSS_MMSSNOC_AHB_CBCR 0x5024
502#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
503#define MMSS_MISC_AHB_CBCR 0x502C
504#define MMSS_S0_AXI_CBCR 0x5064
505#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700506#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
507#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700508#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700509#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700510#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700511#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700512#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700513
514#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
515#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
516
517/* Mux source select values */
518#define cxo_source_val 0
519#define gpll0_source_val 1
520#define gpll1_source_val 2
521#define gnd_source_val 5
522#define mmpll0_mm_source_val 1
523#define mmpll1_mm_source_val 2
524#define mmpll3_mm_source_val 3
525#define gpll0_mm_source_val 5
526#define cxo_mm_source_val 0
527#define mm_gnd_source_val 6
528#define gpll1_hsic_source_val 4
529#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530#define gpll0_lpass_source_val 5
531#define edppll_270_mm_source_val 4
532#define edppll_350_mm_source_val 4
533#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700534#define dsipll0_byte_mm_source_val 1
535#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700536#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700537
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800538#define F_GCC_GND \
539 { \
540 .freq_hz = 0, \
541 .m_val = 0, \
542 .n_val = 0, \
543 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
544 }
545
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546#define F(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .src_clk = &s##_clk_src.c, \
550 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700551 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700552 .d_val = ~(n),\
553 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
554 | BVAL(10, 8, s##_source_val), \
555 }
556
557#define F_MM(f, s, div, m, n) \
558 { \
559 .freq_hz = (f), \
560 .src_clk = &s##_clk_src.c, \
561 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700562 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700563 .d_val = ~(n),\
564 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
565 | BVAL(10, 8, s##_mm_source_val), \
566 }
567
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700568#define F_HDMI(f, s, div, m, n) \
569 { \
570 .freq_hz = (f), \
571 .src_clk = &s##_clk_src, \
572 .m_val = (m), \
573 .n_val = ~((n)-(m)) * !!(n), \
574 .d_val = ~(n),\
575 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
576 | BVAL(10, 8, s##_mm_source_val), \
577 }
578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700579#define F_MDSS(f, s, div, m, n) \
580 { \
581 .freq_hz = (f), \
582 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700583 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700584 .d_val = ~(n),\
585 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
586 | BVAL(10, 8, s##_mm_source_val), \
587 }
588
589#define F_HSIC(f, s, div, m, n) \
590 { \
591 .freq_hz = (f), \
592 .src_clk = &s##_clk_src.c, \
593 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700594 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595 .d_val = ~(n),\
596 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
597 | BVAL(10, 8, s##_hsic_source_val), \
598 }
599
600#define F_LPASS(f, s, div, m, n) \
601 { \
602 .freq_hz = (f), \
603 .src_clk = &s##_clk_src.c, \
604 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700605 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606 .d_val = ~(n),\
607 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
608 | BVAL(10, 8, s##_lpass_source_val), \
609 }
610
611#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700612 .vdd_class = &vdd_dig, \
613 .fmax = (unsigned long[VDD_DIG_NUM]) { \
614 [VDD_DIG_##l1] = (f1), \
615 }, \
616 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700618 .vdd_class = &vdd_dig, \
619 .fmax = (unsigned long[VDD_DIG_NUM]) { \
620 [VDD_DIG_##l1] = (f1), \
621 [VDD_DIG_##l2] = (f2), \
622 }, \
623 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 [VDD_DIG_##l2] = (f2), \
629 [VDD_DIG_##l3] = (f3), \
630 }, \
631 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
633enum vdd_dig_levels {
634 VDD_DIG_NONE,
635 VDD_DIG_LOW,
636 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700637 VDD_DIG_HIGH,
638 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639};
640
Patrick Dalycbdceb72013-04-16 17:02:34 -0700641static int *vdd_corner[] = {
Patrick Dalyebc26bc2013-02-05 11:49:07 -0800642 [VDD_DIG_NONE] = VDD_UV(RPM_REGULATOR_CORNER_NONE),
643 [VDD_DIG_LOW] = VDD_UV(RPM_REGULATOR_CORNER_SVS_SOC),
644 [VDD_DIG_NOMINAL] = VDD_UV(RPM_REGULATOR_CORNER_NORMAL),
645 [VDD_DIG_HIGH] = VDD_UV(RPM_REGULATOR_CORNER_SUPER_TURBO),
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700646};
647
Patrick Daly653c0b52013-04-16 17:18:28 -0700648static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner, NULL);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700649
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700650#define RPM_MISC_CLK_TYPE 0x306b6c63
651#define RPM_BUS_CLK_TYPE 0x316b6c63
652#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700654#define RPM_SMD_KEY_ENABLE 0x62616E45
655
656#define CXO_ID 0x0
657#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700658
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659#define PNOC_ID 0x0
660#define SNOC_ID 0x1
661#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700662#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700665#define OXILI_ID 0x1
666#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700668#define D0_ID 1
669#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800670#define A0_ID 4
671#define A1_ID 5
672#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700673#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800674#define DIV_CLK1_ID 11
675#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
678DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
679DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700680DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
681 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700682
683DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
684DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
685 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700686DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
687 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700688
689DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
690 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700691DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700693DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
694DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
695DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
696DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
697DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800698DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
699DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700700DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700701
702DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
703DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
704DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
705DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
706DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
707
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700708static struct pll_vote_clk gpll0_clk_src = {
709 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700710 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700711 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
712 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700713 .base = &virt_bases[GCC_BASE],
714 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700715 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700716 .rate = 600000000,
717 .dbg_name = "gpll0_clk_src",
718 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700719 CLK_INIT(gpll0_clk_src.c),
720 },
721};
722
723static struct pll_vote_clk gpll1_clk_src = {
724 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
725 .en_mask = BIT(1),
726 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
727 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700728 .base = &virt_bases[GCC_BASE],
729 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700730 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700731 .rate = 480000000,
732 .dbg_name = "gpll1_clk_src",
733 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 CLK_INIT(gpll1_clk_src.c),
735 },
736};
737
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700738static struct pll_vote_clk mmpll0_clk_src = {
739 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
740 .en_mask = BIT(0),
741 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
742 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700743 .base = &virt_bases[MMSS_BASE],
744 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700745 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700746 .dbg_name = "mmpll0_clk_src",
747 .rate = 800000000,
748 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749 CLK_INIT(mmpll0_clk_src.c),
750 },
751};
752
753static struct pll_vote_clk mmpll1_clk_src = {
754 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
755 .en_mask = BIT(1),
756 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
757 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700758 .base = &virt_bases[MMSS_BASE],
759 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700760 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700761 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700762 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700763 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800764 /* May be reassigned at runtime; alloc memory at compile time */
765 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766 CLK_INIT(mmpll1_clk_src.c),
767 },
768};
769
770static struct pll_clk mmpll3_clk_src = {
771 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
772 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700773 .base = &virt_bases[MMSS_BASE],
774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700775 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700776 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800777 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700778 .ops = &clk_ops_local_pll,
779 CLK_INIT(mmpll3_clk_src.c),
780 },
781};
782
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700783static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
784static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
787static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
788static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
789
790static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
791static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
792static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700793static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700794static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
795static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700796static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700797
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700798static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700799
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800800static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
801static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
802static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
803static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
804static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530805static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530806static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800807
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700808static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
809 F(125000000, gpll0, 1, 5, 24),
810 F_END
811};
812
813static struct rcg_clk usb30_master_clk_src = {
814 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_usb30_master_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "usb30_master_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
823 CLK_INIT(usb30_master_clk_src.c),
824 },
825};
826
827static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
828 F( 960000, cxo, 10, 1, 2),
829 F( 4800000, cxo, 4, 0, 0),
830 F( 9600000, cxo, 2, 0, 0),
831 F(15000000, gpll0, 10, 1, 4),
832 F(19200000, cxo, 1, 0, 0),
833 F(25000000, gpll0, 12, 1, 2),
834 F(50000000, gpll0, 12, 0, 0),
835 F_END
836};
837
838static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
839 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
840 .set_rate = set_rate_mnd,
841 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
842 .current_freq = &rcg_dummy_freq,
843 .base = &virt_bases[GCC_BASE],
844 .c = {
845 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
846 .ops = &clk_ops_rcg_mnd,
847 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
848 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
849 },
850};
851
852static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
853 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
854 .set_rate = set_rate_mnd,
855 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
856 .current_freq = &rcg_dummy_freq,
857 .base = &virt_bases[GCC_BASE],
858 .c = {
859 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
860 .ops = &clk_ops_rcg_mnd,
861 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
862 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
863 },
864};
865
866static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
867 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
868 .set_rate = set_rate_mnd,
869 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
870 .current_freq = &rcg_dummy_freq,
871 .base = &virt_bases[GCC_BASE],
872 .c = {
873 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
874 .ops = &clk_ops_rcg_mnd,
875 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
876 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
877 },
878};
879
880static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
881 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
882 .set_rate = set_rate_mnd,
883 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
884 .current_freq = &rcg_dummy_freq,
885 .base = &virt_bases[GCC_BASE],
886 .c = {
887 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
888 .ops = &clk_ops_rcg_mnd,
889 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
890 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
891 },
892};
893
894static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
895 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
896 .set_rate = set_rate_mnd,
897 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
898 .current_freq = &rcg_dummy_freq,
899 .base = &virt_bases[GCC_BASE],
900 .c = {
901 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
902 .ops = &clk_ops_rcg_mnd,
903 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
904 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
905 },
906};
907
908static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
909 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
910 .set_rate = set_rate_mnd,
911 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
912 .current_freq = &rcg_dummy_freq,
913 .base = &virt_bases[GCC_BASE],
914 .c = {
915 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
916 .ops = &clk_ops_rcg_mnd,
917 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
918 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
919 },
920};
921
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800922static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
Vikram Mulukutla49bce0a22013-04-17 12:42:56 -0700923 F(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800924 F(50000000, gpll0, 12, 0, 0),
925 F_END
926};
927
928static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
929 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
930 .set_rate = set_rate_hid,
931 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
932 .current_freq = &rcg_dummy_freq,
933 .base = &virt_bases[GCC_BASE],
934 .c = {
935 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
936 .ops = &clk_ops_rcg,
937 VDD_DIG_FMAX_MAP1(LOW, 50000000),
938 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
939 },
940};
941
942static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
943 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
944 .set_rate = set_rate_hid,
945 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
946 .current_freq = &rcg_dummy_freq,
947 .base = &virt_bases[GCC_BASE],
948 .c = {
949 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
950 .ops = &clk_ops_rcg,
951 VDD_DIG_FMAX_MAP1(LOW, 50000000),
952 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
953 },
954};
955
956static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
957 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
958 .set_rate = set_rate_hid,
959 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
960 .current_freq = &rcg_dummy_freq,
961 .base = &virt_bases[GCC_BASE],
962 .c = {
963 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
964 .ops = &clk_ops_rcg,
965 VDD_DIG_FMAX_MAP1(LOW, 50000000),
966 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
967 },
968};
969
970static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
971 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
972 .set_rate = set_rate_hid,
973 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
974 .current_freq = &rcg_dummy_freq,
975 .base = &virt_bases[GCC_BASE],
976 .c = {
977 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
978 .ops = &clk_ops_rcg,
979 VDD_DIG_FMAX_MAP1(LOW, 50000000),
980 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
981 },
982};
983
984static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
985 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
986 .set_rate = set_rate_hid,
987 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
988 .current_freq = &rcg_dummy_freq,
989 .base = &virt_bases[GCC_BASE],
990 .c = {
991 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
992 .ops = &clk_ops_rcg,
993 VDD_DIG_FMAX_MAP1(LOW, 50000000),
994 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
995 },
996};
997
998static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
999 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
1000 .set_rate = set_rate_hid,
1001 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1002 .current_freq = &rcg_dummy_freq,
1003 .base = &virt_bases[GCC_BASE],
1004 .c = {
1005 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1006 .ops = &clk_ops_rcg,
1007 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1008 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1009 },
1010};
1011
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001012static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001013 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001014 F( 3686400, gpll0, 1, 96, 15625),
1015 F( 7372800, gpll0, 1, 192, 15625),
1016 F(14745600, gpll0, 1, 384, 15625),
1017 F(16000000, gpll0, 5, 2, 15),
1018 F(19200000, cxo, 1, 0, 0),
1019 F(24000000, gpll0, 5, 1, 5),
1020 F(32000000, gpll0, 1, 4, 75),
1021 F(40000000, gpll0, 15, 0, 0),
1022 F(46400000, gpll0, 1, 29, 375),
1023 F(48000000, gpll0, 12.5, 0, 0),
1024 F(51200000, gpll0, 1, 32, 375),
1025 F(56000000, gpll0, 1, 7, 75),
1026 F(58982400, gpll0, 1, 1536, 15625),
1027 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001028 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001029 F_END
1030};
1031
1032static struct rcg_clk blsp1_uart1_apps_clk_src = {
1033 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1034 .set_rate = set_rate_mnd,
1035 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1036 .current_freq = &rcg_dummy_freq,
1037 .base = &virt_bases[GCC_BASE],
1038 .c = {
1039 .dbg_name = "blsp1_uart1_apps_clk_src",
1040 .ops = &clk_ops_rcg_mnd,
1041 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1042 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1043 },
1044};
1045
1046static struct rcg_clk blsp1_uart2_apps_clk_src = {
1047 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1048 .set_rate = set_rate_mnd,
1049 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1050 .current_freq = &rcg_dummy_freq,
1051 .base = &virt_bases[GCC_BASE],
1052 .c = {
1053 .dbg_name = "blsp1_uart2_apps_clk_src",
1054 .ops = &clk_ops_rcg_mnd,
1055 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1056 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1057 },
1058};
1059
1060static struct rcg_clk blsp1_uart3_apps_clk_src = {
1061 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1062 .set_rate = set_rate_mnd,
1063 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1064 .current_freq = &rcg_dummy_freq,
1065 .base = &virt_bases[GCC_BASE],
1066 .c = {
1067 .dbg_name = "blsp1_uart3_apps_clk_src",
1068 .ops = &clk_ops_rcg_mnd,
1069 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1070 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1071 },
1072};
1073
1074static struct rcg_clk blsp1_uart4_apps_clk_src = {
1075 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1076 .set_rate = set_rate_mnd,
1077 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1078 .current_freq = &rcg_dummy_freq,
1079 .base = &virt_bases[GCC_BASE],
1080 .c = {
1081 .dbg_name = "blsp1_uart4_apps_clk_src",
1082 .ops = &clk_ops_rcg_mnd,
1083 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1084 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1085 },
1086};
1087
1088static struct rcg_clk blsp1_uart5_apps_clk_src = {
1089 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1090 .set_rate = set_rate_mnd,
1091 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1092 .current_freq = &rcg_dummy_freq,
1093 .base = &virt_bases[GCC_BASE],
1094 .c = {
1095 .dbg_name = "blsp1_uart5_apps_clk_src",
1096 .ops = &clk_ops_rcg_mnd,
1097 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1098 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1099 },
1100};
1101
1102static struct rcg_clk blsp1_uart6_apps_clk_src = {
1103 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1104 .set_rate = set_rate_mnd,
1105 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1106 .current_freq = &rcg_dummy_freq,
1107 .base = &virt_bases[GCC_BASE],
1108 .c = {
1109 .dbg_name = "blsp1_uart6_apps_clk_src",
1110 .ops = &clk_ops_rcg_mnd,
1111 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1112 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1113 },
1114};
1115
1116static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1117 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1118 .set_rate = set_rate_mnd,
1119 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1120 .current_freq = &rcg_dummy_freq,
1121 .base = &virt_bases[GCC_BASE],
1122 .c = {
1123 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1124 .ops = &clk_ops_rcg_mnd,
1125 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1126 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1127 },
1128};
1129
1130static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1131 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1132 .set_rate = set_rate_mnd,
1133 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1134 .current_freq = &rcg_dummy_freq,
1135 .base = &virt_bases[GCC_BASE],
1136 .c = {
1137 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1138 .ops = &clk_ops_rcg_mnd,
1139 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1140 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1141 },
1142};
1143
1144static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1145 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1146 .set_rate = set_rate_mnd,
1147 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1148 .current_freq = &rcg_dummy_freq,
1149 .base = &virt_bases[GCC_BASE],
1150 .c = {
1151 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1152 .ops = &clk_ops_rcg_mnd,
1153 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1154 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1155 },
1156};
1157
1158static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1159 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1160 .set_rate = set_rate_mnd,
1161 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1162 .current_freq = &rcg_dummy_freq,
1163 .base = &virt_bases[GCC_BASE],
1164 .c = {
1165 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1166 .ops = &clk_ops_rcg_mnd,
1167 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1168 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1169 },
1170};
1171
1172static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1173 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1174 .set_rate = set_rate_mnd,
1175 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1176 .current_freq = &rcg_dummy_freq,
1177 .base = &virt_bases[GCC_BASE],
1178 .c = {
1179 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1180 .ops = &clk_ops_rcg_mnd,
1181 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1182 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1183 },
1184};
1185
1186static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1187 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1188 .set_rate = set_rate_mnd,
1189 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1190 .current_freq = &rcg_dummy_freq,
1191 .base = &virt_bases[GCC_BASE],
1192 .c = {
1193 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1194 .ops = &clk_ops_rcg_mnd,
1195 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1196 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1197 },
1198};
1199
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001200static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1201 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1202 .set_rate = set_rate_hid,
1203 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1204 .current_freq = &rcg_dummy_freq,
1205 .base = &virt_bases[GCC_BASE],
1206 .c = {
1207 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1208 .ops = &clk_ops_rcg,
1209 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1210 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1211 },
1212};
1213
1214static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1215 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1216 .set_rate = set_rate_hid,
1217 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1218 .current_freq = &rcg_dummy_freq,
1219 .base = &virt_bases[GCC_BASE],
1220 .c = {
1221 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1222 .ops = &clk_ops_rcg,
1223 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1224 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1225 },
1226};
1227
1228static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1229 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1230 .set_rate = set_rate_hid,
1231 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1232 .current_freq = &rcg_dummy_freq,
1233 .base = &virt_bases[GCC_BASE],
1234 .c = {
1235 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1236 .ops = &clk_ops_rcg,
1237 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1238 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1239 },
1240};
1241
1242static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1243 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1244 .set_rate = set_rate_hid,
1245 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1246 .current_freq = &rcg_dummy_freq,
1247 .base = &virt_bases[GCC_BASE],
1248 .c = {
1249 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1250 .ops = &clk_ops_rcg,
1251 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1252 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1253 },
1254};
1255
1256static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1257 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1258 .set_rate = set_rate_hid,
1259 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1260 .current_freq = &rcg_dummy_freq,
1261 .base = &virt_bases[GCC_BASE],
1262 .c = {
1263 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1264 .ops = &clk_ops_rcg,
1265 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1266 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1267 },
1268};
1269
1270static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1271 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1272 .set_rate = set_rate_hid,
1273 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1274 .current_freq = &rcg_dummy_freq,
1275 .base = &virt_bases[GCC_BASE],
1276 .c = {
1277 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1278 .ops = &clk_ops_rcg,
1279 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1280 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1281 },
1282};
1283
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001284static struct rcg_clk blsp2_uart1_apps_clk_src = {
1285 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1286 .set_rate = set_rate_mnd,
1287 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1288 .current_freq = &rcg_dummy_freq,
1289 .base = &virt_bases[GCC_BASE],
1290 .c = {
1291 .dbg_name = "blsp2_uart1_apps_clk_src",
1292 .ops = &clk_ops_rcg_mnd,
1293 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1294 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1295 },
1296};
1297
1298static struct rcg_clk blsp2_uart2_apps_clk_src = {
1299 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1300 .set_rate = set_rate_mnd,
1301 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1302 .current_freq = &rcg_dummy_freq,
1303 .base = &virt_bases[GCC_BASE],
1304 .c = {
1305 .dbg_name = "blsp2_uart2_apps_clk_src",
1306 .ops = &clk_ops_rcg_mnd,
1307 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1308 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1309 },
1310};
1311
1312static struct rcg_clk blsp2_uart3_apps_clk_src = {
1313 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1314 .set_rate = set_rate_mnd,
1315 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1316 .current_freq = &rcg_dummy_freq,
1317 .base = &virt_bases[GCC_BASE],
1318 .c = {
1319 .dbg_name = "blsp2_uart3_apps_clk_src",
1320 .ops = &clk_ops_rcg_mnd,
1321 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1322 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1323 },
1324};
1325
1326static struct rcg_clk blsp2_uart4_apps_clk_src = {
1327 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1328 .set_rate = set_rate_mnd,
1329 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1330 .current_freq = &rcg_dummy_freq,
1331 .base = &virt_bases[GCC_BASE],
1332 .c = {
1333 .dbg_name = "blsp2_uart4_apps_clk_src",
1334 .ops = &clk_ops_rcg_mnd,
1335 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1336 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1337 },
1338};
1339
1340static struct rcg_clk blsp2_uart5_apps_clk_src = {
1341 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1342 .set_rate = set_rate_mnd,
1343 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1344 .current_freq = &rcg_dummy_freq,
1345 .base = &virt_bases[GCC_BASE],
1346 .c = {
1347 .dbg_name = "blsp2_uart5_apps_clk_src",
1348 .ops = &clk_ops_rcg_mnd,
1349 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1350 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1351 },
1352};
1353
1354static struct rcg_clk blsp2_uart6_apps_clk_src = {
1355 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1356 .set_rate = set_rate_mnd,
1357 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1358 .current_freq = &rcg_dummy_freq,
1359 .base = &virt_bases[GCC_BASE],
1360 .c = {
1361 .dbg_name = "blsp2_uart6_apps_clk_src",
1362 .ops = &clk_ops_rcg_mnd,
1363 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1364 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1365 },
1366};
1367
1368static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1369 F( 50000000, gpll0, 12, 0, 0),
1370 F(100000000, gpll0, 6, 0, 0),
1371 F_END
1372};
1373
1374static struct rcg_clk ce1_clk_src = {
1375 .cmd_rcgr_reg = CE1_CMD_RCGR,
1376 .set_rate = set_rate_hid,
1377 .freq_tbl = ftbl_gcc_ce1_clk,
1378 .current_freq = &rcg_dummy_freq,
1379 .base = &virt_bases[GCC_BASE],
1380 .c = {
1381 .dbg_name = "ce1_clk_src",
1382 .ops = &clk_ops_rcg,
1383 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1384 CLK_INIT(ce1_clk_src.c),
1385 },
1386};
1387
1388static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1389 F( 50000000, gpll0, 12, 0, 0),
1390 F(100000000, gpll0, 6, 0, 0),
1391 F_END
1392};
1393
1394static struct rcg_clk ce2_clk_src = {
1395 .cmd_rcgr_reg = CE2_CMD_RCGR,
1396 .set_rate = set_rate_hid,
1397 .freq_tbl = ftbl_gcc_ce2_clk,
1398 .current_freq = &rcg_dummy_freq,
1399 .base = &virt_bases[GCC_BASE],
1400 .c = {
1401 .dbg_name = "ce2_clk_src",
1402 .ops = &clk_ops_rcg,
1403 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1404 CLK_INIT(ce2_clk_src.c),
1405 },
1406};
1407
1408static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
Vikram Mulukutla2ee07052013-02-19 15:52:06 -08001409 F( 4800000, cxo, 4, 0, 0),
1410 F( 6000000, gpll0, 10, 1, 10),
1411 F( 6750000, gpll0, 1, 1, 89),
1412 F( 8000000, gpll0, 15, 1, 5),
1413 F( 9600000, cxo, 2, 0, 0),
1414 F(16000000, gpll0, 1, 2, 75),
1415 F(19200000, cxo, 1, 0, 0),
1416 F(24000000, gpll0, 5, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001417 F_END
1418};
1419
1420static struct rcg_clk gp1_clk_src = {
1421 .cmd_rcgr_reg = GP1_CMD_RCGR,
1422 .set_rate = set_rate_mnd,
1423 .freq_tbl = ftbl_gcc_gp_clk,
1424 .current_freq = &rcg_dummy_freq,
1425 .base = &virt_bases[GCC_BASE],
1426 .c = {
1427 .dbg_name = "gp1_clk_src",
1428 .ops = &clk_ops_rcg_mnd,
1429 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1430 CLK_INIT(gp1_clk_src.c),
1431 },
1432};
1433
1434static struct rcg_clk gp2_clk_src = {
1435 .cmd_rcgr_reg = GP2_CMD_RCGR,
1436 .set_rate = set_rate_mnd,
1437 .freq_tbl = ftbl_gcc_gp_clk,
1438 .current_freq = &rcg_dummy_freq,
1439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "gp2_clk_src",
1442 .ops = &clk_ops_rcg_mnd,
1443 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1444 CLK_INIT(gp2_clk_src.c),
1445 },
1446};
1447
1448static struct rcg_clk gp3_clk_src = {
1449 .cmd_rcgr_reg = GP3_CMD_RCGR,
1450 .set_rate = set_rate_mnd,
1451 .freq_tbl = ftbl_gcc_gp_clk,
1452 .current_freq = &rcg_dummy_freq,
1453 .base = &virt_bases[GCC_BASE],
1454 .c = {
1455 .dbg_name = "gp3_clk_src",
1456 .ops = &clk_ops_rcg_mnd,
1457 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1458 CLK_INIT(gp3_clk_src.c),
1459 },
1460};
1461
1462static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1463 F(60000000, gpll0, 10, 0, 0),
1464 F_END
1465};
1466
1467static struct rcg_clk pdm2_clk_src = {
1468 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1469 .set_rate = set_rate_hid,
1470 .freq_tbl = ftbl_gcc_pdm2_clk,
1471 .current_freq = &rcg_dummy_freq,
1472 .base = &virt_bases[GCC_BASE],
1473 .c = {
1474 .dbg_name = "pdm2_clk_src",
1475 .ops = &clk_ops_rcg,
1476 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1477 CLK_INIT(pdm2_clk_src.c),
1478 },
1479};
1480
1481static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1482 F( 144000, cxo, 16, 3, 25),
1483 F( 400000, cxo, 12, 1, 4),
1484 F( 20000000, gpll0, 15, 1, 2),
1485 F( 25000000, gpll0, 12, 1, 2),
1486 F( 50000000, gpll0, 12, 0, 0),
1487 F(100000000, gpll0, 6, 0, 0),
1488 F(200000000, gpll0, 3, 0, 0),
1489 F_END
1490};
1491
1492static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1493 F( 144000, cxo, 16, 3, 25),
1494 F( 400000, cxo, 12, 1, 4),
1495 F( 20000000, gpll0, 15, 1, 2),
1496 F( 25000000, gpll0, 12, 1, 2),
1497 F( 50000000, gpll0, 12, 0, 0),
1498 F(100000000, gpll0, 6, 0, 0),
1499 F_END
1500};
1501
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001502static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1503 F( 400000, cxo, 12, 1, 4),
1504 F( 19200000, cxo, 1, 0, 0),
1505 F_END
1506};
1507
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508static struct rcg_clk sdcc1_apps_clk_src = {
1509 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1510 .set_rate = set_rate_mnd,
1511 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1512 .current_freq = &rcg_dummy_freq,
1513 .base = &virt_bases[GCC_BASE],
1514 .c = {
1515 .dbg_name = "sdcc1_apps_clk_src",
1516 .ops = &clk_ops_rcg_mnd,
1517 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1518 CLK_INIT(sdcc1_apps_clk_src.c),
1519 },
1520};
1521
1522static struct rcg_clk sdcc2_apps_clk_src = {
1523 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1524 .set_rate = set_rate_mnd,
1525 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1526 .current_freq = &rcg_dummy_freq,
1527 .base = &virt_bases[GCC_BASE],
1528 .c = {
1529 .dbg_name = "sdcc2_apps_clk_src",
1530 .ops = &clk_ops_rcg_mnd,
1531 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1532 CLK_INIT(sdcc2_apps_clk_src.c),
1533 },
1534};
1535
1536static struct rcg_clk sdcc3_apps_clk_src = {
1537 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1538 .set_rate = set_rate_mnd,
1539 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1540 .current_freq = &rcg_dummy_freq,
1541 .base = &virt_bases[GCC_BASE],
1542 .c = {
1543 .dbg_name = "sdcc3_apps_clk_src",
1544 .ops = &clk_ops_rcg_mnd,
1545 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1546 CLK_INIT(sdcc3_apps_clk_src.c),
1547 },
1548};
1549
1550static struct rcg_clk sdcc4_apps_clk_src = {
1551 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1552 .set_rate = set_rate_mnd,
1553 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1554 .current_freq = &rcg_dummy_freq,
1555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "sdcc4_apps_clk_src",
1558 .ops = &clk_ops_rcg_mnd,
1559 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1560 CLK_INIT(sdcc4_apps_clk_src.c),
1561 },
1562};
1563
1564static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1565 F(105000, cxo, 2, 1, 91),
1566 F_END
1567};
1568
1569static struct rcg_clk tsif_ref_clk_src = {
1570 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1571 .set_rate = set_rate_mnd,
1572 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1573 .current_freq = &rcg_dummy_freq,
1574 .base = &virt_bases[GCC_BASE],
1575 .c = {
1576 .dbg_name = "tsif_ref_clk_src",
1577 .ops = &clk_ops_rcg_mnd,
1578 VDD_DIG_FMAX_MAP1(LOW, 105500),
1579 CLK_INIT(tsif_ref_clk_src.c),
1580 },
1581};
1582
1583static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1584 F(60000000, gpll0, 10, 0, 0),
1585 F_END
1586};
1587
1588static struct rcg_clk usb30_mock_utmi_clk_src = {
1589 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1590 .set_rate = set_rate_hid,
1591 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1592 .current_freq = &rcg_dummy_freq,
1593 .base = &virt_bases[GCC_BASE],
1594 .c = {
1595 .dbg_name = "usb30_mock_utmi_clk_src",
1596 .ops = &clk_ops_rcg,
1597 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1598 CLK_INIT(usb30_mock_utmi_clk_src.c),
1599 },
1600};
1601
1602static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1603 F(75000000, gpll0, 8, 0, 0),
1604 F_END
1605};
1606
1607static struct rcg_clk usb_hs_system_clk_src = {
1608 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1609 .set_rate = set_rate_hid,
1610 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1611 .current_freq = &rcg_dummy_freq,
1612 .base = &virt_bases[GCC_BASE],
1613 .c = {
1614 .dbg_name = "usb_hs_system_clk_src",
1615 .ops = &clk_ops_rcg,
1616 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1617 CLK_INIT(usb_hs_system_clk_src.c),
1618 },
1619};
1620
1621static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1622 F_HSIC(480000000, gpll1, 1, 0, 0),
1623 F_END
1624};
1625
1626static struct rcg_clk usb_hsic_clk_src = {
1627 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1628 .set_rate = set_rate_hid,
1629 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1630 .current_freq = &rcg_dummy_freq,
1631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "usb_hsic_clk_src",
1634 .ops = &clk_ops_rcg,
1635 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1636 CLK_INIT(usb_hsic_clk_src.c),
1637 },
1638};
1639
1640static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1641 F(9600000, cxo, 2, 0, 0),
1642 F_END
1643};
1644
1645static struct rcg_clk usb_hsic_io_cal_clk_src = {
1646 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1647 .set_rate = set_rate_hid,
1648 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1649 .current_freq = &rcg_dummy_freq,
1650 .base = &virt_bases[GCC_BASE],
1651 .c = {
1652 .dbg_name = "usb_hsic_io_cal_clk_src",
1653 .ops = &clk_ops_rcg,
1654 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1655 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1656 },
1657};
1658
1659static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1660 F(75000000, gpll0, 8, 0, 0),
1661 F_END
1662};
1663
1664static struct rcg_clk usb_hsic_system_clk_src = {
1665 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1666 .set_rate = set_rate_hid,
1667 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1668 .current_freq = &rcg_dummy_freq,
1669 .base = &virt_bases[GCC_BASE],
1670 .c = {
1671 .dbg_name = "usb_hsic_system_clk_src",
1672 .ops = &clk_ops_rcg,
1673 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1674 CLK_INIT(usb_hsic_system_clk_src.c),
1675 },
1676};
1677
1678static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1679 .cbcr_reg = BAM_DMA_AHB_CBCR,
1680 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1681 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001682 .base = &virt_bases[GCC_BASE],
1683 .c = {
1684 .dbg_name = "gcc_bam_dma_ahb_clk",
1685 .ops = &clk_ops_vote,
1686 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1687 },
1688};
1689
1690static struct local_vote_clk gcc_blsp1_ahb_clk = {
1691 .cbcr_reg = BLSP1_AHB_CBCR,
1692 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1693 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001694 .base = &virt_bases[GCC_BASE],
1695 .c = {
1696 .dbg_name = "gcc_blsp1_ahb_clk",
1697 .ops = &clk_ops_vote,
1698 CLK_INIT(gcc_blsp1_ahb_clk.c),
1699 },
1700};
1701
1702static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1703 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001704 .base = &virt_bases[GCC_BASE],
1705 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001706 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001707 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1708 .ops = &clk_ops_branch,
1709 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1710 },
1711};
1712
1713static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1714 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001715 .base = &virt_bases[GCC_BASE],
1716 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001717 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001718 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1719 .ops = &clk_ops_branch,
1720 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1721 },
1722};
1723
1724static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1725 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001726 .base = &virt_bases[GCC_BASE],
1727 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001728 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001729 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1730 .ops = &clk_ops_branch,
1731 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1732 },
1733};
1734
1735static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1736 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001739 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001740 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1741 .ops = &clk_ops_branch,
1742 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1743 },
1744};
1745
1746static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1747 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001750 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001751 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1752 .ops = &clk_ops_branch,
1753 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1754 },
1755};
1756
1757static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1758 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001761 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001762 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1769 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001772 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001773 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1780 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001781 .base = &virt_bases[GCC_BASE],
1782 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001783 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001784 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1791 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001792 .base = &virt_bases[GCC_BASE],
1793 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001794 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001795 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1802 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001803 .base = &virt_bases[GCC_BASE],
1804 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001805 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1809 },
1810};
1811
1812static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1813 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001814 .base = &virt_bases[GCC_BASE],
1815 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001816 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1820 },
1821};
1822
1823static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1824 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001825 .base = &virt_bases[GCC_BASE],
1826 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001827 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1831 },
1832};
1833
1834static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1835 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001836 .base = &virt_bases[GCC_BASE],
1837 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001838 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001839 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1842 },
1843};
1844
1845static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1846 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001847 .base = &virt_bases[GCC_BASE],
1848 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001849 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001850 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1857 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001858 .base = &virt_bases[GCC_BASE],
1859 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001860 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001861 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1864 },
1865};
1866
1867static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1868 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001869 .base = &virt_bases[GCC_BASE],
1870 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001871 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1873 .ops = &clk_ops_branch,
1874 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1875 },
1876};
1877
1878static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1879 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001880 .base = &virt_bases[GCC_BASE],
1881 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001882 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1884 .ops = &clk_ops_branch,
1885 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1886 },
1887};
1888
1889static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1890 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001891 .base = &virt_bases[GCC_BASE],
1892 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001893 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001894 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1895 .ops = &clk_ops_branch,
1896 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1897 },
1898};
1899
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001900static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1901 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1902 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1903 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001904 .base = &virt_bases[GCC_BASE],
1905 .c = {
1906 .dbg_name = "gcc_boot_rom_ahb_clk",
1907 .ops = &clk_ops_vote,
1908 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1909 },
1910};
1911
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001912static struct local_vote_clk gcc_blsp2_ahb_clk = {
1913 .cbcr_reg = BLSP2_AHB_CBCR,
1914 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1915 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001916 .base = &virt_bases[GCC_BASE],
1917 .c = {
1918 .dbg_name = "gcc_blsp2_ahb_clk",
1919 .ops = &clk_ops_vote,
1920 CLK_INIT(gcc_blsp2_ahb_clk.c),
1921 },
1922};
1923
1924static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1925 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001926 .base = &virt_bases[GCC_BASE],
1927 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001928 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1930 .ops = &clk_ops_branch,
1931 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1932 },
1933};
1934
1935static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1936 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001937 .base = &virt_bases[GCC_BASE],
1938 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001939 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001940 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1941 .ops = &clk_ops_branch,
1942 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1943 },
1944};
1945
1946static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1947 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001948 .base = &virt_bases[GCC_BASE],
1949 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001950 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001951 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1952 .ops = &clk_ops_branch,
1953 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1954 },
1955};
1956
1957static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1958 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001959 .base = &virt_bases[GCC_BASE],
1960 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001961 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001962 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1963 .ops = &clk_ops_branch,
1964 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1965 },
1966};
1967
1968static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1969 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001970 .base = &virt_bases[GCC_BASE],
1971 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001972 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001973 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1974 .ops = &clk_ops_branch,
1975 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1976 },
1977};
1978
1979static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1980 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001981 .base = &virt_bases[GCC_BASE],
1982 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001983 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001984 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1985 .ops = &clk_ops_branch,
1986 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1987 },
1988};
1989
1990static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1991 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001992 .base = &virt_bases[GCC_BASE],
1993 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001994 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001995 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1996 .ops = &clk_ops_branch,
1997 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1998 },
1999};
2000
2001static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2002 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002003 .base = &virt_bases[GCC_BASE],
2004 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002005 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002006 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2007 .ops = &clk_ops_branch,
2008 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2009 },
2010};
2011
2012static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2013 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002014 .base = &virt_bases[GCC_BASE],
2015 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002016 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002017 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2018 .ops = &clk_ops_branch,
2019 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2020 },
2021};
2022
2023static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2024 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002025 .base = &virt_bases[GCC_BASE],
2026 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002027 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2029 .ops = &clk_ops_branch,
2030 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2031 },
2032};
2033
2034static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2035 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002036 .base = &virt_bases[GCC_BASE],
2037 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002038 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002039 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2040 .ops = &clk_ops_branch,
2041 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2042 },
2043};
2044
2045static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2046 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002047 .base = &virt_bases[GCC_BASE],
2048 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002049 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2051 .ops = &clk_ops_branch,
2052 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2053 },
2054};
2055
2056static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2057 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002058 .base = &virt_bases[GCC_BASE],
2059 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002060 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2062 .ops = &clk_ops_branch,
2063 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2064 },
2065};
2066
2067static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2068 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002069 .base = &virt_bases[GCC_BASE],
2070 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002071 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002072 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2073 .ops = &clk_ops_branch,
2074 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2075 },
2076};
2077
2078static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2079 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002080 .base = &virt_bases[GCC_BASE],
2081 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002082 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002083 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2084 .ops = &clk_ops_branch,
2085 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2086 },
2087};
2088
2089static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2090 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002091 .base = &virt_bases[GCC_BASE],
2092 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002093 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002094 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2095 .ops = &clk_ops_branch,
2096 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2097 },
2098};
2099
2100static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2101 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002102 .base = &virt_bases[GCC_BASE],
2103 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002104 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002105 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2106 .ops = &clk_ops_branch,
2107 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2108 },
2109};
2110
2111static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2112 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002113 .base = &virt_bases[GCC_BASE],
2114 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002115 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002116 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2117 .ops = &clk_ops_branch,
2118 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2119 },
2120};
2121
2122static struct local_vote_clk gcc_ce1_clk = {
2123 .cbcr_reg = CE1_CBCR,
2124 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2125 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002126 .base = &virt_bases[GCC_BASE],
2127 .c = {
2128 .dbg_name = "gcc_ce1_clk",
2129 .ops = &clk_ops_vote,
2130 CLK_INIT(gcc_ce1_clk.c),
2131 },
2132};
2133
2134static struct local_vote_clk gcc_ce1_ahb_clk = {
2135 .cbcr_reg = CE1_AHB_CBCR,
2136 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2137 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002138 .base = &virt_bases[GCC_BASE],
2139 .c = {
2140 .dbg_name = "gcc_ce1_ahb_clk",
2141 .ops = &clk_ops_vote,
2142 CLK_INIT(gcc_ce1_ahb_clk.c),
2143 },
2144};
2145
2146static struct local_vote_clk gcc_ce1_axi_clk = {
2147 .cbcr_reg = CE1_AXI_CBCR,
2148 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2149 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
2152 .dbg_name = "gcc_ce1_axi_clk",
2153 .ops = &clk_ops_vote,
2154 CLK_INIT(gcc_ce1_axi_clk.c),
2155 },
2156};
2157
2158static struct local_vote_clk gcc_ce2_clk = {
2159 .cbcr_reg = CE2_CBCR,
2160 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2161 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002162 .base = &virt_bases[GCC_BASE],
2163 .c = {
2164 .dbg_name = "gcc_ce2_clk",
2165 .ops = &clk_ops_vote,
2166 CLK_INIT(gcc_ce2_clk.c),
2167 },
2168};
2169
2170static struct local_vote_clk gcc_ce2_ahb_clk = {
2171 .cbcr_reg = CE2_AHB_CBCR,
2172 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2173 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .base = &virt_bases[GCC_BASE],
2175 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002176 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002178 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002179 },
2180};
2181
2182static struct local_vote_clk gcc_ce2_axi_clk = {
2183 .cbcr_reg = CE2_AXI_CBCR,
2184 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2185 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002186 .base = &virt_bases[GCC_BASE],
2187 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002188 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .ops = &clk_ops_vote,
2190 CLK_INIT(gcc_ce2_axi_clk.c),
2191 },
2192};
2193
2194static struct branch_clk gcc_gp1_clk = {
2195 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002196 .base = &virt_bases[GCC_BASE],
2197 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002198 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002199 .dbg_name = "gcc_gp1_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gcc_gp1_clk.c),
2202 },
2203};
2204
2205static struct branch_clk gcc_gp2_clk = {
2206 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002207 .base = &virt_bases[GCC_BASE],
2208 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002209 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002210 .dbg_name = "gcc_gp2_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_gp2_clk.c),
2213 },
2214};
2215
2216static struct branch_clk gcc_gp3_clk = {
2217 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002218 .base = &virt_bases[GCC_BASE],
2219 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002220 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002221 .dbg_name = "gcc_gp3_clk",
2222 .ops = &clk_ops_branch,
2223 CLK_INIT(gcc_gp3_clk.c),
2224 },
2225};
2226
2227static struct branch_clk gcc_pdm2_clk = {
2228 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002229 .base = &virt_bases[GCC_BASE],
2230 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002231 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002232 .dbg_name = "gcc_pdm2_clk",
2233 .ops = &clk_ops_branch,
2234 CLK_INIT(gcc_pdm2_clk.c),
2235 },
2236};
2237
2238static struct branch_clk gcc_pdm_ahb_clk = {
2239 .cbcr_reg = PDM_AHB_CBCR,
2240 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002241 .base = &virt_bases[GCC_BASE],
2242 .c = {
2243 .dbg_name = "gcc_pdm_ahb_clk",
2244 .ops = &clk_ops_branch,
2245 CLK_INIT(gcc_pdm_ahb_clk.c),
2246 },
2247};
2248
2249static struct local_vote_clk gcc_prng_ahb_clk = {
2250 .cbcr_reg = PRNG_AHB_CBCR,
2251 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2252 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253 .base = &virt_bases[GCC_BASE],
2254 .c = {
2255 .dbg_name = "gcc_prng_ahb_clk",
2256 .ops = &clk_ops_vote,
2257 CLK_INIT(gcc_prng_ahb_clk.c),
2258 },
2259};
2260
2261static struct branch_clk gcc_sdcc1_ahb_clk = {
2262 .cbcr_reg = SDCC1_AHB_CBCR,
2263 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002264 .base = &virt_bases[GCC_BASE],
2265 .c = {
2266 .dbg_name = "gcc_sdcc1_ahb_clk",
2267 .ops = &clk_ops_branch,
2268 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2269 },
2270};
2271
2272static struct branch_clk gcc_sdcc1_apps_clk = {
2273 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002274 .base = &virt_bases[GCC_BASE],
2275 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002276 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002277 .dbg_name = "gcc_sdcc1_apps_clk",
2278 .ops = &clk_ops_branch,
2279 CLK_INIT(gcc_sdcc1_apps_clk.c),
2280 },
2281};
2282
2283static struct branch_clk gcc_sdcc2_ahb_clk = {
2284 .cbcr_reg = SDCC2_AHB_CBCR,
2285 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002286 .base = &virt_bases[GCC_BASE],
2287 .c = {
2288 .dbg_name = "gcc_sdcc2_ahb_clk",
2289 .ops = &clk_ops_branch,
2290 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2291 },
2292};
2293
2294static struct branch_clk gcc_sdcc2_apps_clk = {
2295 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002296 .base = &virt_bases[GCC_BASE],
2297 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002298 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002299 .dbg_name = "gcc_sdcc2_apps_clk",
2300 .ops = &clk_ops_branch,
2301 CLK_INIT(gcc_sdcc2_apps_clk.c),
2302 },
2303};
2304
2305static struct branch_clk gcc_sdcc3_ahb_clk = {
2306 .cbcr_reg = SDCC3_AHB_CBCR,
2307 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002308 .base = &virt_bases[GCC_BASE],
2309 .c = {
2310 .dbg_name = "gcc_sdcc3_ahb_clk",
2311 .ops = &clk_ops_branch,
2312 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2313 },
2314};
2315
2316static struct branch_clk gcc_sdcc3_apps_clk = {
2317 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002318 .base = &virt_bases[GCC_BASE],
2319 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002320 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002321 .dbg_name = "gcc_sdcc3_apps_clk",
2322 .ops = &clk_ops_branch,
2323 CLK_INIT(gcc_sdcc3_apps_clk.c),
2324 },
2325};
2326
2327static struct branch_clk gcc_sdcc4_ahb_clk = {
2328 .cbcr_reg = SDCC4_AHB_CBCR,
2329 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002330 .base = &virt_bases[GCC_BASE],
2331 .c = {
2332 .dbg_name = "gcc_sdcc4_ahb_clk",
2333 .ops = &clk_ops_branch,
2334 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2335 },
2336};
2337
2338static struct branch_clk gcc_sdcc4_apps_clk = {
2339 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002340 .base = &virt_bases[GCC_BASE],
2341 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002342 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002343 .dbg_name = "gcc_sdcc4_apps_clk",
2344 .ops = &clk_ops_branch,
2345 CLK_INIT(gcc_sdcc4_apps_clk.c),
2346 },
2347};
2348
2349static struct branch_clk gcc_tsif_ahb_clk = {
2350 .cbcr_reg = TSIF_AHB_CBCR,
2351 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002352 .base = &virt_bases[GCC_BASE],
2353 .c = {
2354 .dbg_name = "gcc_tsif_ahb_clk",
2355 .ops = &clk_ops_branch,
2356 CLK_INIT(gcc_tsif_ahb_clk.c),
2357 },
2358};
2359
2360static struct branch_clk gcc_tsif_ref_clk = {
2361 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002362 .base = &virt_bases[GCC_BASE],
2363 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002364 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002365 .dbg_name = "gcc_tsif_ref_clk",
2366 .ops = &clk_ops_branch,
2367 CLK_INIT(gcc_tsif_ref_clk.c),
2368 },
2369};
2370
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002371struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2372 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002373 .has_sibling = 1,
2374 .base = &virt_bases[GCC_BASE],
2375 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002376 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002377 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2378 .ops = &clk_ops_branch,
2379 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2380 },
2381};
2382
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002383static struct branch_clk gcc_usb30_master_clk = {
2384 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002385 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002386 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002387 .base = &virt_bases[GCC_BASE],
2388 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002389 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002390 .dbg_name = "gcc_usb30_master_clk",
2391 .ops = &clk_ops_branch,
2392 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002393 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002394 },
2395};
2396
2397static struct branch_clk gcc_usb30_mock_utmi_clk = {
2398 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002399 .base = &virt_bases[GCC_BASE],
2400 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002401 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002402 .dbg_name = "gcc_usb30_mock_utmi_clk",
2403 .ops = &clk_ops_branch,
2404 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2405 },
2406};
2407
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002408struct branch_clk gcc_usb30_sleep_clk = {
2409 .cbcr_reg = USB30_SLEEP_CBCR,
2410 .has_sibling = 1,
2411 .base = &virt_bases[GCC_BASE],
2412 .c = {
2413 .dbg_name = "gcc_usb30_sleep_clk",
2414 .ops = &clk_ops_branch,
2415 CLK_INIT(gcc_usb30_sleep_clk.c),
2416 },
2417};
2418
2419struct branch_clk gcc_usb2a_phy_sleep_clk = {
2420 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2421 .has_sibling = 1,
2422 .base = &virt_bases[GCC_BASE],
2423 .c = {
2424 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2425 .ops = &clk_ops_branch,
2426 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2427 },
2428};
2429
2430struct branch_clk gcc_usb2b_phy_sleep_clk = {
2431 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2432 .has_sibling = 1,
2433 .base = &virt_bases[GCC_BASE],
2434 .c = {
2435 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2436 .ops = &clk_ops_branch,
2437 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2438 },
2439};
2440
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002441static struct branch_clk gcc_usb_hs_ahb_clk = {
2442 .cbcr_reg = USB_HS_AHB_CBCR,
2443 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002444 .base = &virt_bases[GCC_BASE],
2445 .c = {
2446 .dbg_name = "gcc_usb_hs_ahb_clk",
2447 .ops = &clk_ops_branch,
2448 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2449 },
2450};
2451
2452static struct branch_clk gcc_usb_hs_system_clk = {
2453 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002454 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002455 .base = &virt_bases[GCC_BASE],
2456 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002457 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002458 .dbg_name = "gcc_usb_hs_system_clk",
2459 .ops = &clk_ops_branch,
2460 CLK_INIT(gcc_usb_hs_system_clk.c),
2461 },
2462};
2463
2464static struct branch_clk gcc_usb_hsic_ahb_clk = {
2465 .cbcr_reg = USB_HSIC_AHB_CBCR,
2466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002467 .base = &virt_bases[GCC_BASE],
2468 .c = {
2469 .dbg_name = "gcc_usb_hsic_ahb_clk",
2470 .ops = &clk_ops_branch,
2471 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2472 },
2473};
2474
2475static struct branch_clk gcc_usb_hsic_clk = {
2476 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002477 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002478 .base = &virt_bases[GCC_BASE],
2479 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002480 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002481 .dbg_name = "gcc_usb_hsic_clk",
2482 .ops = &clk_ops_branch,
2483 CLK_INIT(gcc_usb_hsic_clk.c),
2484 },
2485};
2486
2487static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2488 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002489 .base = &virt_bases[GCC_BASE],
2490 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002491 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002492 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2493 .ops = &clk_ops_branch,
2494 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2495 },
2496};
2497
2498static struct branch_clk gcc_usb_hsic_system_clk = {
2499 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002500 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002501 .base = &virt_bases[GCC_BASE],
2502 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002503 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002504 .dbg_name = "gcc_usb_hsic_system_clk",
2505 .ops = &clk_ops_branch,
2506 CLK_INIT(gcc_usb_hsic_system_clk.c),
2507 },
2508};
2509
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002510struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2511 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2512 .has_sibling = 1,
2513 .base = &virt_bases[GCC_BASE],
2514 .c = {
2515 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2516 .ops = &clk_ops_branch,
2517 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2518 },
2519};
2520
2521struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2522 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2523 .has_sibling = 1,
2524 .base = &virt_bases[GCC_BASE],
2525 .c = {
2526 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2527 .ops = &clk_ops_branch,
2528 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2529 },
2530};
2531
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002532static struct branch_clk gcc_mss_cfg_ahb_clk = {
2533 .cbcr_reg = MSS_CFG_AHB_CBCR,
2534 .has_sibling = 1,
2535 .base = &virt_bases[GCC_BASE],
2536 .c = {
2537 .dbg_name = "gcc_mss_cfg_ahb_clk",
2538 .ops = &clk_ops_branch,
2539 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2540 },
2541};
2542
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002543static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2544 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2545 .has_sibling = 1,
2546 .base = &virt_bases[GCC_BASE],
2547 .c = {
2548 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2549 .ops = &clk_ops_branch,
2550 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2551 },
2552};
2553
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002554static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002555 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002556 F_MM( 37500000, gpll0, 16, 0, 0),
2557 F_MM( 50000000, gpll0, 12, 0, 0),
2558 F_MM( 75000000, gpll0, 8, 0, 0),
2559 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002560 F_MM(150000000, gpll0, 4, 0, 0),
2561 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002562 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002563 F_END
2564};
2565
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002566static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2567 F_MM( 19200000, cxo, 1, 0, 0),
2568 F_MM( 37500000, gpll0, 16, 0, 0),
2569 F_MM( 50000000, gpll0, 12, 0, 0),
2570 F_MM( 75000000, gpll0, 8, 0, 0),
2571 F_MM(100000000, gpll0, 6, 0, 0),
2572 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002573 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002574 F_MM(400000000, mmpll0, 2, 0, 0),
2575 F_MM(466800000, mmpll1, 2.5, 0, 0),
2576 F_END
2577};
2578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002579static struct rcg_clk axi_clk_src = {
2580 .cmd_rcgr_reg = 0x5040,
2581 .set_rate = set_rate_hid,
2582 .freq_tbl = ftbl_mmss_axi_clk,
2583 .current_freq = &rcg_dummy_freq,
2584 .base = &virt_bases[MMSS_BASE],
2585 .c = {
2586 .dbg_name = "axi_clk_src",
2587 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002588 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002589 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002590 CLK_INIT(axi_clk_src.c),
2591 },
2592};
2593
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002594static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2595 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002596 F_MM( 37500000, gpll0, 16, 0, 0),
2597 F_MM( 50000000, gpll0, 12, 0, 0),
2598 F_MM( 75000000, gpll0, 8, 0, 0),
2599 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002600 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002601 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002602 F_MM(400000000, mmpll0, 2, 0, 0),
2603 F_END
2604};
2605
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002606static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2607 F_MM( 19200000, cxo, 1, 0, 0),
2608 F_MM( 37500000, gpll0, 16, 0, 0),
2609 F_MM( 50000000, gpll0, 12, 0, 0),
2610 F_MM( 75000000, gpll0, 8, 0, 0),
2611 F_MM(100000000, gpll0, 6, 0, 0),
2612 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002613 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002614 F_MM(400000000, mmpll0, 2, 0, 0),
2615 F_END
2616};
2617
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002618struct rcg_clk ocmemnoc_clk_src = {
2619 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2620 .set_rate = set_rate_hid,
2621 .freq_tbl = ftbl_ocmemnoc_clk,
2622 .current_freq = &rcg_dummy_freq,
2623 .base = &virt_bases[MMSS_BASE],
2624 .c = {
2625 .dbg_name = "ocmemnoc_clk_src",
2626 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002627 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002628 HIGH, 400000000),
2629 CLK_INIT(ocmemnoc_clk_src.c),
2630 },
2631};
2632
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002633static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2634 F_MM(100000000, gpll0, 6, 0, 0),
2635 F_MM(200000000, mmpll0, 4, 0, 0),
2636 F_END
2637};
2638
2639static struct rcg_clk csi0_clk_src = {
2640 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2641 .set_rate = set_rate_hid,
2642 .freq_tbl = ftbl_camss_csi0_3_clk,
2643 .current_freq = &rcg_dummy_freq,
2644 .base = &virt_bases[MMSS_BASE],
2645 .c = {
2646 .dbg_name = "csi0_clk_src",
2647 .ops = &clk_ops_rcg,
2648 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2649 CLK_INIT(csi0_clk_src.c),
2650 },
2651};
2652
2653static struct rcg_clk csi1_clk_src = {
2654 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2655 .set_rate = set_rate_hid,
2656 .freq_tbl = ftbl_camss_csi0_3_clk,
2657 .current_freq = &rcg_dummy_freq,
2658 .base = &virt_bases[MMSS_BASE],
2659 .c = {
2660 .dbg_name = "csi1_clk_src",
2661 .ops = &clk_ops_rcg,
2662 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2663 CLK_INIT(csi1_clk_src.c),
2664 },
2665};
2666
2667static struct rcg_clk csi2_clk_src = {
2668 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2669 .set_rate = set_rate_hid,
2670 .freq_tbl = ftbl_camss_csi0_3_clk,
2671 .current_freq = &rcg_dummy_freq,
2672 .base = &virt_bases[MMSS_BASE],
2673 .c = {
2674 .dbg_name = "csi2_clk_src",
2675 .ops = &clk_ops_rcg,
2676 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2677 CLK_INIT(csi2_clk_src.c),
2678 },
2679};
2680
2681static struct rcg_clk csi3_clk_src = {
2682 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2683 .set_rate = set_rate_hid,
2684 .freq_tbl = ftbl_camss_csi0_3_clk,
2685 .current_freq = &rcg_dummy_freq,
2686 .base = &virt_bases[MMSS_BASE],
2687 .c = {
2688 .dbg_name = "csi3_clk_src",
2689 .ops = &clk_ops_rcg,
2690 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2691 CLK_INIT(csi3_clk_src.c),
2692 },
2693};
2694
2695static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2696 F_MM( 37500000, gpll0, 16, 0, 0),
2697 F_MM( 50000000, gpll0, 12, 0, 0),
2698 F_MM( 60000000, gpll0, 10, 0, 0),
2699 F_MM( 80000000, gpll0, 7.5, 0, 0),
2700 F_MM(100000000, gpll0, 6, 0, 0),
2701 F_MM(109090000, gpll0, 5.5, 0, 0),
2702 F_MM(150000000, gpll0, 4, 0, 0),
2703 F_MM(200000000, gpll0, 3, 0, 0),
2704 F_MM(228570000, mmpll0, 3.5, 0, 0),
2705 F_MM(266670000, mmpll0, 3, 0, 0),
2706 F_MM(320000000, mmpll0, 2.5, 0, 0),
2707 F_END
2708};
2709
2710static struct rcg_clk vfe0_clk_src = {
2711 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2712 .set_rate = set_rate_hid,
2713 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2714 .current_freq = &rcg_dummy_freq,
2715 .base = &virt_bases[MMSS_BASE],
2716 .c = {
2717 .dbg_name = "vfe0_clk_src",
2718 .ops = &clk_ops_rcg,
2719 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2720 HIGH, 320000000),
2721 CLK_INIT(vfe0_clk_src.c),
2722 },
2723};
2724
2725static struct rcg_clk vfe1_clk_src = {
2726 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2727 .set_rate = set_rate_hid,
2728 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2729 .current_freq = &rcg_dummy_freq,
2730 .base = &virt_bases[MMSS_BASE],
2731 .c = {
2732 .dbg_name = "vfe1_clk_src",
2733 .ops = &clk_ops_rcg,
2734 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2735 HIGH, 320000000),
2736 CLK_INIT(vfe1_clk_src.c),
2737 },
2738};
2739
2740static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2741 F_MM( 37500000, gpll0, 16, 0, 0),
2742 F_MM( 60000000, gpll0, 10, 0, 0),
2743 F_MM( 75000000, gpll0, 8, 0, 0),
2744 F_MM( 85710000, gpll0, 7, 0, 0),
2745 F_MM(100000000, gpll0, 6, 0, 0),
2746 F_MM(133330000, mmpll0, 6, 0, 0),
2747 F_MM(160000000, mmpll0, 5, 0, 0),
2748 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002749 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002750 F_MM(266670000, mmpll0, 3, 0, 0),
2751 F_MM(320000000, mmpll0, 2.5, 0, 0),
2752 F_END
2753};
2754
2755static struct rcg_clk mdp_clk_src = {
2756 .cmd_rcgr_reg = MDP_CMD_RCGR,
2757 .set_rate = set_rate_hid,
2758 .freq_tbl = ftbl_mdss_mdp_clk,
2759 .current_freq = &rcg_dummy_freq,
2760 .base = &virt_bases[MMSS_BASE],
2761 .c = {
2762 .dbg_name = "mdp_clk_src",
2763 .ops = &clk_ops_rcg,
2764 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2765 HIGH, 320000000),
2766 CLK_INIT(mdp_clk_src.c),
2767 },
2768};
2769
2770static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2771 F_MM(19200000, cxo, 1, 0, 0),
2772 F_END
2773};
2774
2775static struct rcg_clk cci_clk_src = {
2776 .cmd_rcgr_reg = CCI_CMD_RCGR,
2777 .set_rate = set_rate_hid,
2778 .freq_tbl = ftbl_camss_cci_cci_clk,
2779 .current_freq = &rcg_dummy_freq,
2780 .base = &virt_bases[MMSS_BASE],
2781 .c = {
2782 .dbg_name = "cci_clk_src",
2783 .ops = &clk_ops_rcg,
2784 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2785 CLK_INIT(cci_clk_src.c),
2786 },
2787};
2788
2789static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2790 F_MM( 10000, cxo, 16, 1, 120),
2791 F_MM( 20000, cxo, 16, 1, 50),
2792 F_MM( 6000000, gpll0, 10, 1, 10),
2793 F_MM(12000000, gpll0, 10, 1, 5),
2794 F_MM(13000000, gpll0, 10, 13, 60),
2795 F_MM(24000000, gpll0, 5, 1, 5),
2796 F_END
2797};
2798
2799static struct rcg_clk mmss_gp0_clk_src = {
2800 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2801 .set_rate = set_rate_mnd,
2802 .freq_tbl = ftbl_camss_gp0_1_clk,
2803 .current_freq = &rcg_dummy_freq,
2804 .base = &virt_bases[MMSS_BASE],
2805 .c = {
2806 .dbg_name = "mmss_gp0_clk_src",
2807 .ops = &clk_ops_rcg_mnd,
2808 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2809 CLK_INIT(mmss_gp0_clk_src.c),
2810 },
2811};
2812
2813static struct rcg_clk mmss_gp1_clk_src = {
2814 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2815 .set_rate = set_rate_mnd,
2816 .freq_tbl = ftbl_camss_gp0_1_clk,
2817 .current_freq = &rcg_dummy_freq,
2818 .base = &virt_bases[MMSS_BASE],
2819 .c = {
2820 .dbg_name = "mmss_gp1_clk_src",
2821 .ops = &clk_ops_rcg_mnd,
2822 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2823 CLK_INIT(mmss_gp1_clk_src.c),
2824 },
2825};
2826
2827static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2828 F_MM( 75000000, gpll0, 8, 0, 0),
2829 F_MM(150000000, gpll0, 4, 0, 0),
2830 F_MM(200000000, gpll0, 3, 0, 0),
2831 F_MM(228570000, mmpll0, 3.5, 0, 0),
2832 F_MM(266670000, mmpll0, 3, 0, 0),
2833 F_MM(320000000, mmpll0, 2.5, 0, 0),
2834 F_END
2835};
2836
2837static struct rcg_clk jpeg0_clk_src = {
2838 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2839 .set_rate = set_rate_hid,
2840 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2841 .current_freq = &rcg_dummy_freq,
2842 .base = &virt_bases[MMSS_BASE],
2843 .c = {
2844 .dbg_name = "jpeg0_clk_src",
2845 .ops = &clk_ops_rcg,
2846 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2847 HIGH, 320000000),
2848 CLK_INIT(jpeg0_clk_src.c),
2849 },
2850};
2851
2852static struct rcg_clk jpeg1_clk_src = {
2853 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2854 .set_rate = set_rate_hid,
2855 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2856 .current_freq = &rcg_dummy_freq,
2857 .base = &virt_bases[MMSS_BASE],
2858 .c = {
2859 .dbg_name = "jpeg1_clk_src",
2860 .ops = &clk_ops_rcg,
2861 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2862 HIGH, 320000000),
2863 CLK_INIT(jpeg1_clk_src.c),
2864 },
2865};
2866
2867static struct rcg_clk jpeg2_clk_src = {
2868 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2869 .set_rate = set_rate_hid,
2870 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2871 .current_freq = &rcg_dummy_freq,
2872 .base = &virt_bases[MMSS_BASE],
2873 .c = {
2874 .dbg_name = "jpeg2_clk_src",
2875 .ops = &clk_ops_rcg,
2876 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2877 HIGH, 320000000),
2878 CLK_INIT(jpeg2_clk_src.c),
2879 },
2880};
2881
2882static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002883 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002884 F_MM(66670000, gpll0, 9, 0, 0),
2885 F_END
2886};
2887
2888static struct rcg_clk mclk0_clk_src = {
2889 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2890 .set_rate = set_rate_hid,
2891 .freq_tbl = ftbl_camss_mclk0_3_clk,
2892 .current_freq = &rcg_dummy_freq,
2893 .base = &virt_bases[MMSS_BASE],
2894 .c = {
2895 .dbg_name = "mclk0_clk_src",
2896 .ops = &clk_ops_rcg,
2897 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2898 CLK_INIT(mclk0_clk_src.c),
2899 },
2900};
2901
2902static struct rcg_clk mclk1_clk_src = {
2903 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2904 .set_rate = set_rate_hid,
2905 .freq_tbl = ftbl_camss_mclk0_3_clk,
2906 .current_freq = &rcg_dummy_freq,
2907 .base = &virt_bases[MMSS_BASE],
2908 .c = {
2909 .dbg_name = "mclk1_clk_src",
2910 .ops = &clk_ops_rcg,
2911 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2912 CLK_INIT(mclk1_clk_src.c),
2913 },
2914};
2915
2916static struct rcg_clk mclk2_clk_src = {
2917 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2918 .set_rate = set_rate_hid,
2919 .freq_tbl = ftbl_camss_mclk0_3_clk,
2920 .current_freq = &rcg_dummy_freq,
2921 .base = &virt_bases[MMSS_BASE],
2922 .c = {
2923 .dbg_name = "mclk2_clk_src",
2924 .ops = &clk_ops_rcg,
2925 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2926 CLK_INIT(mclk2_clk_src.c),
2927 },
2928};
2929
2930static struct rcg_clk mclk3_clk_src = {
2931 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2932 .set_rate = set_rate_hid,
2933 .freq_tbl = ftbl_camss_mclk0_3_clk,
2934 .current_freq = &rcg_dummy_freq,
2935 .base = &virt_bases[MMSS_BASE],
2936 .c = {
2937 .dbg_name = "mclk3_clk_src",
2938 .ops = &clk_ops_rcg,
2939 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2940 CLK_INIT(mclk3_clk_src.c),
2941 },
2942};
2943
2944static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2945 F_MM(100000000, gpll0, 6, 0, 0),
2946 F_MM(200000000, mmpll0, 4, 0, 0),
2947 F_END
2948};
2949
2950static struct rcg_clk csi0phytimer_clk_src = {
2951 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2952 .set_rate = set_rate_hid,
2953 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2954 .current_freq = &rcg_dummy_freq,
2955 .base = &virt_bases[MMSS_BASE],
2956 .c = {
2957 .dbg_name = "csi0phytimer_clk_src",
2958 .ops = &clk_ops_rcg,
2959 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2960 CLK_INIT(csi0phytimer_clk_src.c),
2961 },
2962};
2963
2964static struct rcg_clk csi1phytimer_clk_src = {
2965 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2966 .set_rate = set_rate_hid,
2967 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2968 .current_freq = &rcg_dummy_freq,
2969 .base = &virt_bases[MMSS_BASE],
2970 .c = {
2971 .dbg_name = "csi1phytimer_clk_src",
2972 .ops = &clk_ops_rcg,
2973 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2974 CLK_INIT(csi1phytimer_clk_src.c),
2975 },
2976};
2977
2978static struct rcg_clk csi2phytimer_clk_src = {
2979 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2980 .set_rate = set_rate_hid,
2981 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2982 .current_freq = &rcg_dummy_freq,
2983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "csi2phytimer_clk_src",
2986 .ops = &clk_ops_rcg,
2987 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2988 CLK_INIT(csi2phytimer_clk_src.c),
2989 },
2990};
2991
2992static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2993 F_MM(150000000, gpll0, 4, 0, 0),
2994 F_MM(266670000, mmpll0, 3, 0, 0),
2995 F_MM(320000000, mmpll0, 2.5, 0, 0),
2996 F_END
2997};
2998
2999static struct rcg_clk cpp_clk_src = {
3000 .cmd_rcgr_reg = CPP_CMD_RCGR,
3001 .set_rate = set_rate_hid,
3002 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3003 .current_freq = &rcg_dummy_freq,
3004 .base = &virt_bases[MMSS_BASE],
3005 .c = {
3006 .dbg_name = "cpp_clk_src",
3007 .ops = &clk_ops_rcg,
3008 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3009 HIGH, 320000000),
3010 CLK_INIT(cpp_clk_src.c),
3011 },
3012};
3013
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003014static struct branch_clk mdss_ahb_clk;
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003015static struct clk dsipll0_byte_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003016 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003017 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003018 .dbg_name = "dsipll0_byte_clk_src",
3019 .ops = &clk_ops_dsi_byte_pll,
3020 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003021};
3022
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003023static struct clk dsipll0_pixel_clk_src = {
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08003024 .depends = &mdss_ahb_clk.c,
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003025 .parent = &cxo_clk_src.c,
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003026 .dbg_name = "dsipll0_pixel_clk_src",
3027 .ops = &clk_ops_dsi_pixel_pll,
3028 CLK_INIT(dsipll0_pixel_clk_src),
3029};
3030
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003031static struct clk_freq_tbl byte_freq_tbl[] = {
3032 {
3033 .src_clk = &dsipll0_byte_clk_src,
3034 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3035 },
3036 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003037};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003038
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003039static struct rcg_clk byte0_clk_src = {
3040 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003041 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003044 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003045 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003046 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3048 HIGH, 188000000),
3049 CLK_INIT(byte0_clk_src.c),
3050 },
3051};
3052
3053static struct rcg_clk byte1_clk_src = {
3054 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003055 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003056 .base = &virt_bases[MMSS_BASE],
3057 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003058 .parent = &dsipll0_byte_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003059 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003060 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003061 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3062 HIGH, 188000000),
3063 CLK_INIT(byte1_clk_src.c),
3064 },
3065};
3066
3067static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3068 F_MM(19200000, cxo, 1, 0, 0),
3069 F_END
3070};
3071
3072static struct rcg_clk edpaux_clk_src = {
3073 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3074 .set_rate = set_rate_hid,
3075 .freq_tbl = ftbl_mdss_edpaux_clk,
3076 .current_freq = &rcg_dummy_freq,
3077 .base = &virt_bases[MMSS_BASE],
3078 .c = {
3079 .dbg_name = "edpaux_clk_src",
3080 .ops = &clk_ops_rcg,
3081 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3082 CLK_INIT(edpaux_clk_src.c),
3083 },
3084};
3085
3086static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003087 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003088 F_MDSS(270000000, edppll_270, 11, 0, 0),
3089 F_END
3090};
3091
3092static struct rcg_clk edplink_clk_src = {
3093 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3094 .set_rate = set_rate_hid,
3095 .freq_tbl = ftbl_mdss_edplink_clk,
3096 .current_freq = &rcg_dummy_freq,
3097 .base = &virt_bases[MMSS_BASE],
3098 .c = {
3099 .dbg_name = "edplink_clk_src",
3100 .ops = &clk_ops_rcg,
3101 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3102 CLK_INIT(edplink_clk_src.c),
3103 },
3104};
3105
3106static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003107 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003108 F_MDSS(350000000, edppll_350, 11, 0, 0),
3109 F_END
3110};
3111
3112static struct rcg_clk edppixel_clk_src = {
3113 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3114 .set_rate = set_rate_mnd,
3115 .freq_tbl = ftbl_mdss_edppixel_clk,
3116 .current_freq = &rcg_dummy_freq,
3117 .base = &virt_bases[MMSS_BASE],
3118 .c = {
3119 .dbg_name = "edppixel_clk_src",
3120 .ops = &clk_ops_rcg_mnd,
3121 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3122 CLK_INIT(edppixel_clk_src.c),
3123 },
3124};
3125
3126static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3127 F_MM(19200000, cxo, 1, 0, 0),
3128 F_END
3129};
3130
3131static struct rcg_clk esc0_clk_src = {
3132 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3133 .set_rate = set_rate_hid,
3134 .freq_tbl = ftbl_mdss_esc0_1_clk,
3135 .current_freq = &rcg_dummy_freq,
3136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "esc0_clk_src",
3139 .ops = &clk_ops_rcg,
3140 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3141 CLK_INIT(esc0_clk_src.c),
3142 },
3143};
3144
3145static struct rcg_clk esc1_clk_src = {
3146 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3147 .set_rate = set_rate_hid,
3148 .freq_tbl = ftbl_mdss_esc0_1_clk,
3149 .current_freq = &rcg_dummy_freq,
3150 .base = &virt_bases[MMSS_BASE],
3151 .c = {
3152 .dbg_name = "esc1_clk_src",
3153 .ops = &clk_ops_rcg,
3154 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3155 CLK_INIT(esc1_clk_src.c),
3156 },
3157};
3158
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003159static int hdmi_pll_clk_enable(struct clk *c)
3160{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003161 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003162}
3163
3164static void hdmi_pll_clk_disable(struct clk *c)
3165{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003166 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003167}
3168
3169static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3170{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003171 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003172}
3173
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003174static struct clk_ops clk_ops_hdmi_pll = {
3175 .enable = hdmi_pll_clk_enable,
3176 .disable = hdmi_pll_clk_disable,
3177 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003178};
3179
3180static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003181 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003182 .dbg_name = "hdmipll_clk_src",
3183 .ops = &clk_ops_hdmi_pll,
3184 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003185};
3186
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003187static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003188 /*
3189 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3190 * registers. This entry allows the HDMI driver to switch the cached
3191 * rate to zero before suspend and back to the real rate after resume.
3192 */
3193 F_HDMI( 0, hdmipll, 1, 0, 0),
3194 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003195 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003196 F_HDMI( 27030000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003197 F_HDMI( 65000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003198 F_HDMI( 74250000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003199 F_HDMI(108000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003200 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003201 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003202 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 F_END
3204};
3205
3206static struct rcg_clk extpclk_clk_src = {
3207 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .freq_tbl = ftbl_mdss_extpclk_clk,
3209 .current_freq = &rcg_dummy_freq,
3210 .base = &virt_bases[MMSS_BASE],
3211 .c = {
3212 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003213 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003214 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3215 CLK_INIT(extpclk_clk_src.c),
3216 },
3217};
3218
3219static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3220 F_MDSS(19200000, cxo, 1, 0, 0),
3221 F_END
3222};
3223
3224static struct rcg_clk hdmi_clk_src = {
3225 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3226 .set_rate = set_rate_hid,
3227 .freq_tbl = ftbl_mdss_hdmi_clk,
3228 .current_freq = &rcg_dummy_freq,
3229 .base = &virt_bases[MMSS_BASE],
3230 .c = {
3231 .dbg_name = "hdmi_clk_src",
3232 .ops = &clk_ops_rcg,
3233 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3234 CLK_INIT(hdmi_clk_src.c),
3235 },
3236};
3237
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003238static struct clk_freq_tbl pixel_freq_tbl[] = {
3239 {
3240 .src_clk = &dsipll0_pixel_clk_src,
3241 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val),
3242 },
3243 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003244};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245
3246static struct rcg_clk pclk0_clk_src = {
3247 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003248 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003249 .base = &virt_bases[MMSS_BASE],
3250 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003251 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003252 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003253 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003254 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3255 CLK_INIT(pclk0_clk_src.c),
3256 },
3257};
3258
3259static struct rcg_clk pclk1_clk_src = {
3260 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003261 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .base = &virt_bases[MMSS_BASE],
3263 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003264 .parent = &dsipll0_pixel_clk_src,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003265 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003266 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3268 CLK_INIT(pclk1_clk_src.c),
3269 },
3270};
3271
3272static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3273 F_MDSS(19200000, cxo, 1, 0, 0),
3274 F_END
3275};
3276
3277static struct rcg_clk vsync_clk_src = {
3278 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3279 .set_rate = set_rate_hid,
3280 .freq_tbl = ftbl_mdss_vsync_clk,
3281 .current_freq = &rcg_dummy_freq,
3282 .base = &virt_bases[MMSS_BASE],
3283 .c = {
3284 .dbg_name = "vsync_clk_src",
3285 .ops = &clk_ops_rcg,
3286 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3287 CLK_INIT(vsync_clk_src.c),
3288 },
3289};
3290
3291static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3292 F_MM( 50000000, gpll0, 12, 0, 0),
3293 F_MM(100000000, gpll0, 6, 0, 0),
3294 F_MM(133330000, mmpll0, 6, 0, 0),
3295 F_MM(200000000, mmpll0, 4, 0, 0),
3296 F_MM(266670000, mmpll0, 3, 0, 0),
3297 F_MM(410000000, mmpll3, 2, 0, 0),
3298 F_END
3299};
3300
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003301static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3302 F_MM( 50000000, gpll0, 12, 0, 0),
3303 F_MM(100000000, gpll0, 6, 0, 0),
3304 F_MM(133330000, mmpll0, 6, 0, 0),
3305 F_MM(200000000, mmpll0, 4, 0, 0),
3306 F_MM(266670000, mmpll0, 3, 0, 0),
3307 F_MM(465000000, mmpll3, 2, 0, 0),
3308 F_END
3309};
3310
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003311static struct rcg_clk vcodec0_clk_src = {
3312 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3313 .set_rate = set_rate_mnd,
3314 .freq_tbl = ftbl_venus0_vcodec0_clk,
3315 .current_freq = &rcg_dummy_freq,
3316 .base = &virt_bases[MMSS_BASE],
3317 .c = {
3318 .dbg_name = "vcodec0_clk_src",
3319 .ops = &clk_ops_rcg_mnd,
3320 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3321 HIGH, 410000000),
3322 CLK_INIT(vcodec0_clk_src.c),
3323 },
3324};
3325
3326static struct branch_clk camss_cci_cci_ahb_clk = {
3327 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003328 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .base = &virt_bases[MMSS_BASE],
3330 .c = {
3331 .dbg_name = "camss_cci_cci_ahb_clk",
3332 .ops = &clk_ops_branch,
3333 CLK_INIT(camss_cci_cci_ahb_clk.c),
3334 },
3335};
3336
3337static struct branch_clk camss_cci_cci_clk = {
3338 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .base = &virt_bases[MMSS_BASE],
3341 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003342 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003343 .dbg_name = "camss_cci_cci_clk",
3344 .ops = &clk_ops_branch,
3345 CLK_INIT(camss_cci_cci_clk.c),
3346 },
3347};
3348
3349static struct branch_clk camss_csi0_ahb_clk = {
3350 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .base = &virt_bases[MMSS_BASE],
3353 .c = {
3354 .dbg_name = "camss_csi0_ahb_clk",
3355 .ops = &clk_ops_branch,
3356 CLK_INIT(camss_csi0_ahb_clk.c),
3357 },
3358};
3359
3360static struct branch_clk camss_csi0_clk = {
3361 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .base = &virt_bases[MMSS_BASE],
3364 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003365 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003366 .dbg_name = "camss_csi0_clk",
3367 .ops = &clk_ops_branch,
3368 CLK_INIT(camss_csi0_clk.c),
3369 },
3370};
3371
3372static struct branch_clk camss_csi0phy_clk = {
3373 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .base = &virt_bases[MMSS_BASE],
3376 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003377 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003378 .dbg_name = "camss_csi0phy_clk",
3379 .ops = &clk_ops_branch,
3380 CLK_INIT(camss_csi0phy_clk.c),
3381 },
3382};
3383
3384static struct branch_clk camss_csi0pix_clk = {
3385 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .base = &virt_bases[MMSS_BASE],
3388 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003389 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003390 .dbg_name = "camss_csi0pix_clk",
3391 .ops = &clk_ops_branch,
3392 CLK_INIT(camss_csi0pix_clk.c),
3393 },
3394};
3395
3396static struct branch_clk camss_csi0rdi_clk = {
3397 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .base = &virt_bases[MMSS_BASE],
3400 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003401 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .dbg_name = "camss_csi0rdi_clk",
3403 .ops = &clk_ops_branch,
3404 CLK_INIT(camss_csi0rdi_clk.c),
3405 },
3406};
3407
3408static struct branch_clk camss_csi1_ahb_clk = {
3409 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003411 .base = &virt_bases[MMSS_BASE],
3412 .c = {
3413 .dbg_name = "camss_csi1_ahb_clk",
3414 .ops = &clk_ops_branch,
3415 CLK_INIT(camss_csi1_ahb_clk.c),
3416 },
3417};
3418
3419static struct branch_clk camss_csi1_clk = {
3420 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003422 .base = &virt_bases[MMSS_BASE],
3423 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003424 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003425 .dbg_name = "camss_csi1_clk",
3426 .ops = &clk_ops_branch,
3427 CLK_INIT(camss_csi1_clk.c),
3428 },
3429};
3430
3431static struct branch_clk camss_csi1phy_clk = {
3432 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003434 .base = &virt_bases[MMSS_BASE],
3435 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003436 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003437 .dbg_name = "camss_csi1phy_clk",
3438 .ops = &clk_ops_branch,
3439 CLK_INIT(camss_csi1phy_clk.c),
3440 },
3441};
3442
3443static struct branch_clk camss_csi1pix_clk = {
3444 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .base = &virt_bases[MMSS_BASE],
3447 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003448 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .dbg_name = "camss_csi1pix_clk",
3450 .ops = &clk_ops_branch,
3451 CLK_INIT(camss_csi1pix_clk.c),
3452 },
3453};
3454
3455static struct branch_clk camss_csi1rdi_clk = {
3456 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003458 .base = &virt_bases[MMSS_BASE],
3459 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003460 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .dbg_name = "camss_csi1rdi_clk",
3462 .ops = &clk_ops_branch,
3463 CLK_INIT(camss_csi1rdi_clk.c),
3464 },
3465};
3466
3467static struct branch_clk camss_csi2_ahb_clk = {
3468 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003469 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003470 .base = &virt_bases[MMSS_BASE],
3471 .c = {
3472 .dbg_name = "camss_csi2_ahb_clk",
3473 .ops = &clk_ops_branch,
3474 CLK_INIT(camss_csi2_ahb_clk.c),
3475 },
3476};
3477
3478static struct branch_clk camss_csi2_clk = {
3479 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003480 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003481 .base = &virt_bases[MMSS_BASE],
3482 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003483 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .dbg_name = "camss_csi2_clk",
3485 .ops = &clk_ops_branch,
3486 CLK_INIT(camss_csi2_clk.c),
3487 },
3488};
3489
3490static struct branch_clk camss_csi2phy_clk = {
3491 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003493 .base = &virt_bases[MMSS_BASE],
3494 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003495 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003496 .dbg_name = "camss_csi2phy_clk",
3497 .ops = &clk_ops_branch,
3498 CLK_INIT(camss_csi2phy_clk.c),
3499 },
3500};
3501
3502static struct branch_clk camss_csi2pix_clk = {
3503 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003504 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .base = &virt_bases[MMSS_BASE],
3506 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003507 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .dbg_name = "camss_csi2pix_clk",
3509 .ops = &clk_ops_branch,
3510 CLK_INIT(camss_csi2pix_clk.c),
3511 },
3512};
3513
3514static struct branch_clk camss_csi2rdi_clk = {
3515 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003516 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .base = &virt_bases[MMSS_BASE],
3518 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003519 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003520 .dbg_name = "camss_csi2rdi_clk",
3521 .ops = &clk_ops_branch,
3522 CLK_INIT(camss_csi2rdi_clk.c),
3523 },
3524};
3525
3526static struct branch_clk camss_csi3_ahb_clk = {
3527 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003528 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .base = &virt_bases[MMSS_BASE],
3530 .c = {
3531 .dbg_name = "camss_csi3_ahb_clk",
3532 .ops = &clk_ops_branch,
3533 CLK_INIT(camss_csi3_ahb_clk.c),
3534 },
3535};
3536
3537static struct branch_clk camss_csi3_clk = {
3538 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003539 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003540 .base = &virt_bases[MMSS_BASE],
3541 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003542 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003543 .dbg_name = "camss_csi3_clk",
3544 .ops = &clk_ops_branch,
3545 CLK_INIT(camss_csi3_clk.c),
3546 },
3547};
3548
3549static struct branch_clk camss_csi3phy_clk = {
3550 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003551 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003552 .base = &virt_bases[MMSS_BASE],
3553 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003554 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003555 .dbg_name = "camss_csi3phy_clk",
3556 .ops = &clk_ops_branch,
3557 CLK_INIT(camss_csi3phy_clk.c),
3558 },
3559};
3560
3561static struct branch_clk camss_csi3pix_clk = {
3562 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003563 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .base = &virt_bases[MMSS_BASE],
3565 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003566 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003567 .dbg_name = "camss_csi3pix_clk",
3568 .ops = &clk_ops_branch,
3569 CLK_INIT(camss_csi3pix_clk.c),
3570 },
3571};
3572
3573static struct branch_clk camss_csi3rdi_clk = {
3574 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003575 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .base = &virt_bases[MMSS_BASE],
3577 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003578 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003579 .dbg_name = "camss_csi3rdi_clk",
3580 .ops = &clk_ops_branch,
3581 CLK_INIT(camss_csi3rdi_clk.c),
3582 },
3583};
3584
3585static struct branch_clk camss_csi_vfe0_clk = {
3586 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003587 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .base = &virt_bases[MMSS_BASE],
3589 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003590 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003591 .dbg_name = "camss_csi_vfe0_clk",
3592 .ops = &clk_ops_branch,
3593 CLK_INIT(camss_csi_vfe0_clk.c),
3594 },
3595};
3596
3597static struct branch_clk camss_csi_vfe1_clk = {
3598 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003599 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .base = &virt_bases[MMSS_BASE],
3601 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003602 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003603 .dbg_name = "camss_csi_vfe1_clk",
3604 .ops = &clk_ops_branch,
3605 CLK_INIT(camss_csi_vfe1_clk.c),
3606 },
3607};
3608
3609static struct branch_clk camss_gp0_clk = {
3610 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003611 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .base = &virt_bases[MMSS_BASE],
3613 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003614 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003615 .dbg_name = "camss_gp0_clk",
3616 .ops = &clk_ops_branch,
3617 CLK_INIT(camss_gp0_clk.c),
3618 },
3619};
3620
3621static struct branch_clk camss_gp1_clk = {
3622 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .base = &virt_bases[MMSS_BASE],
3625 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003626 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003627 .dbg_name = "camss_gp1_clk",
3628 .ops = &clk_ops_branch,
3629 CLK_INIT(camss_gp1_clk.c),
3630 },
3631};
3632
3633static struct branch_clk camss_ispif_ahb_clk = {
3634 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003635 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .base = &virt_bases[MMSS_BASE],
3637 .c = {
3638 .dbg_name = "camss_ispif_ahb_clk",
3639 .ops = &clk_ops_branch,
3640 CLK_INIT(camss_ispif_ahb_clk.c),
3641 },
3642};
3643
3644static struct branch_clk camss_jpeg_jpeg0_clk = {
3645 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003646 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .base = &virt_bases[MMSS_BASE],
3648 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003649 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003650 .dbg_name = "camss_jpeg_jpeg0_clk",
3651 .ops = &clk_ops_branch,
3652 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3653 },
3654};
3655
3656static struct branch_clk camss_jpeg_jpeg1_clk = {
3657 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003658 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .base = &virt_bases[MMSS_BASE],
3660 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003661 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003662 .dbg_name = "camss_jpeg_jpeg1_clk",
3663 .ops = &clk_ops_branch,
3664 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3665 },
3666};
3667
3668static struct branch_clk camss_jpeg_jpeg2_clk = {
3669 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003670 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .base = &virt_bases[MMSS_BASE],
3672 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003673 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003674 .dbg_name = "camss_jpeg_jpeg2_clk",
3675 .ops = &clk_ops_branch,
3676 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3677 },
3678};
3679
3680static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3681 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003682 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .base = &virt_bases[MMSS_BASE],
3684 .c = {
3685 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3686 .ops = &clk_ops_branch,
3687 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3688 },
3689};
3690
3691static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3692 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003693 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003694 .base = &virt_bases[MMSS_BASE],
3695 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003696 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003697 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3698 .ops = &clk_ops_branch,
3699 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3700 },
3701};
3702
3703static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3704 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3705 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .base = &virt_bases[MMSS_BASE],
3707 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003708 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003709 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3710 .ops = &clk_ops_branch,
3711 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3712 },
3713};
3714
3715static struct branch_clk camss_mclk0_clk = {
3716 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003717 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003718 .base = &virt_bases[MMSS_BASE],
3719 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003720 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .dbg_name = "camss_mclk0_clk",
3722 .ops = &clk_ops_branch,
3723 CLK_INIT(camss_mclk0_clk.c),
3724 },
3725};
3726
3727static struct branch_clk camss_mclk1_clk = {
3728 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003729 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003730 .base = &virt_bases[MMSS_BASE],
3731 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003732 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .dbg_name = "camss_mclk1_clk",
3734 .ops = &clk_ops_branch,
3735 CLK_INIT(camss_mclk1_clk.c),
3736 },
3737};
3738
3739static struct branch_clk camss_mclk2_clk = {
3740 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003741 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003742 .base = &virt_bases[MMSS_BASE],
3743 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003744 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .dbg_name = "camss_mclk2_clk",
3746 .ops = &clk_ops_branch,
3747 CLK_INIT(camss_mclk2_clk.c),
3748 },
3749};
3750
3751static struct branch_clk camss_mclk3_clk = {
3752 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754 .base = &virt_bases[MMSS_BASE],
3755 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003756 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .dbg_name = "camss_mclk3_clk",
3758 .ops = &clk_ops_branch,
3759 CLK_INIT(camss_mclk3_clk.c),
3760 },
3761};
3762
3763static struct branch_clk camss_micro_ahb_clk = {
3764 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003765 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003766 .base = &virt_bases[MMSS_BASE],
3767 .c = {
3768 .dbg_name = "camss_micro_ahb_clk",
3769 .ops = &clk_ops_branch,
3770 CLK_INIT(camss_micro_ahb_clk.c),
3771 },
3772};
3773
3774static struct branch_clk camss_phy0_csi0phytimer_clk = {
3775 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003776 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003777 .base = &virt_bases[MMSS_BASE],
3778 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003779 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003780 .dbg_name = "camss_phy0_csi0phytimer_clk",
3781 .ops = &clk_ops_branch,
3782 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3783 },
3784};
3785
3786static struct branch_clk camss_phy1_csi1phytimer_clk = {
3787 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003788 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003789 .base = &virt_bases[MMSS_BASE],
3790 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003791 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003792 .dbg_name = "camss_phy1_csi1phytimer_clk",
3793 .ops = &clk_ops_branch,
3794 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3795 },
3796};
3797
3798static struct branch_clk camss_phy2_csi2phytimer_clk = {
3799 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003800 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003801 .base = &virt_bases[MMSS_BASE],
3802 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003803 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 .dbg_name = "camss_phy2_csi2phytimer_clk",
3805 .ops = &clk_ops_branch,
3806 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3807 },
3808};
3809
3810static struct branch_clk camss_top_ahb_clk = {
3811 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003813 .base = &virt_bases[MMSS_BASE],
3814 .c = {
3815 .dbg_name = "camss_top_ahb_clk",
3816 .ops = &clk_ops_branch,
3817 CLK_INIT(camss_top_ahb_clk.c),
3818 },
3819};
3820
3821static struct branch_clk camss_vfe_cpp_ahb_clk = {
3822 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003823 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003824 .base = &virt_bases[MMSS_BASE],
3825 .c = {
3826 .dbg_name = "camss_vfe_cpp_ahb_clk",
3827 .ops = &clk_ops_branch,
3828 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3829 },
3830};
3831
3832static struct branch_clk camss_vfe_cpp_clk = {
3833 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .base = &virt_bases[MMSS_BASE],
3836 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003837 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003838 .dbg_name = "camss_vfe_cpp_clk",
3839 .ops = &clk_ops_branch,
3840 CLK_INIT(camss_vfe_cpp_clk.c),
3841 },
3842};
3843
3844static struct branch_clk camss_vfe_vfe0_clk = {
3845 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003846 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .base = &virt_bases[MMSS_BASE],
3848 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003849 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003850 .dbg_name = "camss_vfe_vfe0_clk",
3851 .ops = &clk_ops_branch,
3852 CLK_INIT(camss_vfe_vfe0_clk.c),
3853 },
3854};
3855
3856static struct branch_clk camss_vfe_vfe1_clk = {
3857 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .base = &virt_bases[MMSS_BASE],
3860 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003861 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003862 .dbg_name = "camss_vfe_vfe1_clk",
3863 .ops = &clk_ops_branch,
3864 CLK_INIT(camss_vfe_vfe1_clk.c),
3865 },
3866};
3867
3868static struct branch_clk camss_vfe_vfe_ahb_clk = {
3869 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003870 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871 .base = &virt_bases[MMSS_BASE],
3872 .c = {
3873 .dbg_name = "camss_vfe_vfe_ahb_clk",
3874 .ops = &clk_ops_branch,
3875 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3876 },
3877};
3878
3879static struct branch_clk camss_vfe_vfe_axi_clk = {
3880 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003881 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003882 .base = &virt_bases[MMSS_BASE],
3883 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003884 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003885 .dbg_name = "camss_vfe_vfe_axi_clk",
3886 .ops = &clk_ops_branch,
3887 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3888 },
3889};
3890
3891static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3892 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
3893 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894 .base = &virt_bases[MMSS_BASE],
3895 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003896 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003897 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3898 .ops = &clk_ops_branch,
3899 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3900 },
3901};
3902
3903static struct branch_clk mdss_ahb_clk = {
3904 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003905 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .base = &virt_bases[MMSS_BASE],
3907 .c = {
3908 .dbg_name = "mdss_ahb_clk",
3909 .ops = &clk_ops_branch,
3910 CLK_INIT(mdss_ahb_clk.c),
3911 },
3912};
3913
3914static struct branch_clk mdss_axi_clk = {
3915 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003916 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917 .base = &virt_bases[MMSS_BASE],
3918 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003919 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003920 .dbg_name = "mdss_axi_clk",
3921 .ops = &clk_ops_branch,
3922 CLK_INIT(mdss_axi_clk.c),
3923 },
3924};
3925
3926static struct branch_clk mdss_byte0_clk = {
3927 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003928 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003929 .base = &virt_bases[MMSS_BASE],
3930 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003931 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003932 .dbg_name = "mdss_byte0_clk",
3933 .ops = &clk_ops_branch,
3934 CLK_INIT(mdss_byte0_clk.c),
3935 },
3936};
3937
3938static struct branch_clk mdss_byte1_clk = {
3939 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003940 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003941 .base = &virt_bases[MMSS_BASE],
3942 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003943 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003944 .dbg_name = "mdss_byte1_clk",
3945 .ops = &clk_ops_branch,
3946 CLK_INIT(mdss_byte1_clk.c),
3947 },
3948};
3949
3950static struct branch_clk mdss_edpaux_clk = {
3951 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003952 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003953 .base = &virt_bases[MMSS_BASE],
3954 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003955 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003956 .dbg_name = "mdss_edpaux_clk",
3957 .ops = &clk_ops_branch,
3958 CLK_INIT(mdss_edpaux_clk.c),
3959 },
3960};
3961
3962static struct branch_clk mdss_edplink_clk = {
3963 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003964 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003965 .base = &virt_bases[MMSS_BASE],
3966 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003967 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003968 .dbg_name = "mdss_edplink_clk",
3969 .ops = &clk_ops_branch,
3970 CLK_INIT(mdss_edplink_clk.c),
3971 },
3972};
3973
3974static struct branch_clk mdss_edppixel_clk = {
3975 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003976 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003977 .base = &virt_bases[MMSS_BASE],
3978 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003979 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003980 .dbg_name = "mdss_edppixel_clk",
3981 .ops = &clk_ops_branch,
3982 CLK_INIT(mdss_edppixel_clk.c),
3983 },
3984};
3985
3986static struct branch_clk mdss_esc0_clk = {
3987 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003988 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003989 .base = &virt_bases[MMSS_BASE],
3990 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003991 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003992 .dbg_name = "mdss_esc0_clk",
3993 .ops = &clk_ops_branch,
3994 CLK_INIT(mdss_esc0_clk.c),
3995 },
3996};
3997
3998static struct branch_clk mdss_esc1_clk = {
3999 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004000 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004001 .base = &virt_bases[MMSS_BASE],
4002 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004003 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004004 .dbg_name = "mdss_esc1_clk",
4005 .ops = &clk_ops_branch,
4006 CLK_INIT(mdss_esc1_clk.c),
4007 },
4008};
4009
4010static struct branch_clk mdss_extpclk_clk = {
4011 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004012 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004013 .base = &virt_bases[MMSS_BASE],
4014 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004015 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004016 .dbg_name = "mdss_extpclk_clk",
4017 .ops = &clk_ops_branch,
4018 CLK_INIT(mdss_extpclk_clk.c),
4019 },
4020};
4021
4022static struct branch_clk mdss_hdmi_ahb_clk = {
4023 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004024 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004025 .base = &virt_bases[MMSS_BASE],
4026 .c = {
4027 .dbg_name = "mdss_hdmi_ahb_clk",
4028 .ops = &clk_ops_branch,
4029 CLK_INIT(mdss_hdmi_ahb_clk.c),
4030 },
4031};
4032
4033static struct branch_clk mdss_hdmi_clk = {
4034 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004035 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004036 .base = &virt_bases[MMSS_BASE],
4037 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004038 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004039 .dbg_name = "mdss_hdmi_clk",
4040 .ops = &clk_ops_branch,
4041 CLK_INIT(mdss_hdmi_clk.c),
4042 },
4043};
4044
4045static struct branch_clk mdss_mdp_clk = {
4046 .cbcr_reg = MDSS_MDP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048 .base = &virt_bases[MMSS_BASE],
4049 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004050 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .dbg_name = "mdss_mdp_clk",
4052 .ops = &clk_ops_branch,
4053 CLK_INIT(mdss_mdp_clk.c),
4054 },
4055};
4056
4057static struct branch_clk mdss_mdp_lut_clk = {
4058 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004059 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004060 .base = &virt_bases[MMSS_BASE],
4061 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004062 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 .dbg_name = "mdss_mdp_lut_clk",
4064 .ops = &clk_ops_branch,
4065 CLK_INIT(mdss_mdp_lut_clk.c),
4066 },
4067};
4068
4069static struct branch_clk mdss_pclk0_clk = {
4070 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 .base = &virt_bases[MMSS_BASE],
4073 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004074 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .dbg_name = "mdss_pclk0_clk",
4076 .ops = &clk_ops_branch,
4077 CLK_INIT(mdss_pclk0_clk.c),
4078 },
4079};
4080
4081static struct branch_clk mdss_pclk1_clk = {
4082 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .base = &virt_bases[MMSS_BASE],
4085 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004086 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .dbg_name = "mdss_pclk1_clk",
4088 .ops = &clk_ops_branch,
4089 CLK_INIT(mdss_pclk1_clk.c),
4090 },
4091};
4092
4093static struct branch_clk mdss_vsync_clk = {
4094 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004095 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .base = &virt_bases[MMSS_BASE],
4097 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004098 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 .dbg_name = "mdss_vsync_clk",
4100 .ops = &clk_ops_branch,
4101 CLK_INIT(mdss_vsync_clk.c),
4102 },
4103};
4104
4105static struct branch_clk mmss_misc_ahb_clk = {
4106 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004108 .base = &virt_bases[MMSS_BASE],
4109 .c = {
4110 .dbg_name = "mmss_misc_ahb_clk",
4111 .ops = &clk_ops_branch,
4112 CLK_INIT(mmss_misc_ahb_clk.c),
4113 },
4114};
4115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004116static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4117 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004118 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004119 .base = &virt_bases[MMSS_BASE],
4120 .c = {
4121 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4122 .ops = &clk_ops_branch,
4123 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4124 },
4125};
4126
4127static struct branch_clk mmss_mmssnoc_axi_clk = {
4128 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004129 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004130 .base = &virt_bases[MMSS_BASE],
4131 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004132 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004133 .dbg_name = "mmss_mmssnoc_axi_clk",
4134 .ops = &clk_ops_branch,
4135 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4136 },
4137};
4138
4139static struct branch_clk mmss_s0_axi_clk = {
4140 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004141 /* The bus driver needs set_rate to go through to the parent */
4142 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004143 .base = &virt_bases[MMSS_BASE],
4144 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004145 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004146 .dbg_name = "mmss_s0_axi_clk",
4147 .ops = &clk_ops_branch,
4148 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004149 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004150 },
4151};
4152
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004153struct branch_clk ocmemnoc_clk = {
4154 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004155 .has_sibling = 0,
4156 .bcr_reg = 0x50b0,
4157 .base = &virt_bases[MMSS_BASE],
4158 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004159 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004160 .dbg_name = "ocmemnoc_clk",
4161 .ops = &clk_ops_branch,
4162 CLK_INIT(ocmemnoc_clk.c),
4163 },
4164};
4165
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004166struct branch_clk ocmemcx_ocmemnoc_clk = {
4167 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004168 .has_sibling = 1,
4169 .base = &virt_bases[MMSS_BASE],
4170 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004171 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004172 .dbg_name = "ocmemcx_ocmemnoc_clk",
4173 .ops = &clk_ops_branch,
4174 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4175 },
4176};
4177
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004178static struct branch_clk venus0_ahb_clk = {
4179 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004180 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .base = &virt_bases[MMSS_BASE],
4182 .c = {
4183 .dbg_name = "venus0_ahb_clk",
4184 .ops = &clk_ops_branch,
4185 CLK_INIT(venus0_ahb_clk.c),
4186 },
4187};
4188
4189static struct branch_clk venus0_axi_clk = {
4190 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004191 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004192 .base = &virt_bases[MMSS_BASE],
4193 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004194 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004195 .dbg_name = "venus0_axi_clk",
4196 .ops = &clk_ops_branch,
4197 CLK_INIT(venus0_axi_clk.c),
4198 },
4199};
4200
4201static struct branch_clk venus0_ocmemnoc_clk = {
4202 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4203 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .base = &virt_bases[MMSS_BASE],
4205 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004206 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004207 .dbg_name = "venus0_ocmemnoc_clk",
4208 .ops = &clk_ops_branch,
4209 CLK_INIT(venus0_ocmemnoc_clk.c),
4210 },
4211};
4212
4213static struct branch_clk venus0_vcodec0_clk = {
4214 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004215 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004216 .base = &virt_bases[MMSS_BASE],
4217 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004218 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004219 .dbg_name = "venus0_vcodec0_clk",
4220 .ops = &clk_ops_branch,
4221 CLK_INIT(venus0_vcodec0_clk.c),
4222 },
4223};
4224
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004225static struct branch_clk oxilicx_axi_clk = {
4226 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004227 .has_sibling = 1,
4228 .base = &virt_bases[MMSS_BASE],
4229 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004230 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004231 .dbg_name = "oxilicx_axi_clk",
4232 .ops = &clk_ops_branch,
4233 CLK_INIT(oxilicx_axi_clk.c),
4234 },
4235};
4236
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004237static struct branch_clk oxili_gfx3d_clk = {
4238 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004239 .base = &virt_bases[MMSS_BASE],
4240 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004241 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004242 .dbg_name = "oxili_gfx3d_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004245 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004246 },
4247};
4248
4249static struct branch_clk oxilicx_ahb_clk = {
4250 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004251 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004252 .base = &virt_bases[MMSS_BASE],
4253 .c = {
4254 .dbg_name = "oxilicx_ahb_clk",
4255 .ops = &clk_ops_branch,
4256 CLK_INIT(oxilicx_ahb_clk.c),
4257 },
4258};
4259
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004260static struct branch_clk q6ss_ahb_lfabif_clk = {
4261 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4262 .has_sibling = 1,
4263 .base = &virt_bases[LPASS_BASE],
4264 .c = {
4265 .dbg_name = "q6ss_ahb_lfabif_clk",
4266 .ops = &clk_ops_branch,
4267 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4268 },
4269};
4270
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004271
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004272static struct branch_clk gcc_lpass_q6_axi_clk = {
4273 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4274 .has_sibling = 1,
4275 .base = &virt_bases[GCC_BASE],
4276 .c = {
4277 .dbg_name = "gcc_lpass_q6_axi_clk",
4278 .ops = &clk_ops_branch,
4279 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4280 },
4281};
4282
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004283static struct branch_clk q6ss_xo_clk = {
4284 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4285 .bcr_reg = LPASS_Q6SS_BCR,
4286 .has_sibling = 1,
4287 .base = &virt_bases[LPASS_BASE],
4288 .c = {
4289 .dbg_name = "q6ss_xo_clk",
4290 .ops = &clk_ops_branch,
4291 CLK_INIT(q6ss_xo_clk.c),
4292 },
4293};
4294
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004295static struct branch_clk q6ss_ahbm_clk = {
4296 .cbcr_reg = Q6SS_AHBM_CBCR,
4297 .has_sibling = 1,
4298 .base = &virt_bases[LPASS_BASE],
4299 .c = {
4300 .dbg_name = "q6ss_ahbm_clk",
4301 .ops = &clk_ops_branch,
4302 CLK_INIT(q6ss_ahbm_clk.c),
4303 },
4304};
4305
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004306static DEFINE_CLK_MEASURE(l2_m_clk);
4307static DEFINE_CLK_MEASURE(krait0_m_clk);
4308static DEFINE_CLK_MEASURE(krait1_m_clk);
4309static DEFINE_CLK_MEASURE(krait2_m_clk);
4310static DEFINE_CLK_MEASURE(krait3_m_clk);
4311
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004312#ifdef CONFIG_DEBUG_FS
4313
4314struct measure_mux_entry {
4315 struct clk *c;
4316 int base;
4317 u32 debug_mux;
4318};
4319
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004320enum {
4321 M_ACPU0 = 0,
4322 M_ACPU1,
4323 M_ACPU2,
4324 M_ACPU3,
4325 M_L2,
4326};
4327
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004328struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004329 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4330 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4331 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4332 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004333 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004334 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4335 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4336 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4337 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4338 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4339 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4340 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4341 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4342 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4343 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4344 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4345 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4346 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4347 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4348 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4349 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4350 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4351 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4352 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4353 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4354 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4355 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4356 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4357 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4358 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4359 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4360 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4361 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4362 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4363 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4364 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4365 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4366 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004367 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004368 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4369 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4370 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4371 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4372 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4373 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4374 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4375 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4376 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4377 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4378 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4379 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4380 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4381 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4382 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4383 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4384 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4385 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4386 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4387 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4388 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4389 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4390 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4391 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4392 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4393 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4394 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4395 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4396 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004397 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4398 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4399 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4400 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004401 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4402 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004403 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004404 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004405 {&cnoc_clk.c, GCC_BASE, 0x0008},
4406 {&pnoc_clk.c, GCC_BASE, 0x0010},
4407 {&snoc_clk.c, GCC_BASE, 0x0000},
4408 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004409 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004410 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004411 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004412 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4413 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4414 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4415 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4416 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4417 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4418 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4419 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4420 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4421 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4422 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4423 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4424 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4425 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4426 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4427 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4428 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4429 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4430 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4431 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4432 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4433 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4434 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4435 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4436 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4437 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4438 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4439 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4440 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4441 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4442 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4443 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4444 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4445 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4446 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4447 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4448 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4449 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4450 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4451 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4452 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4453 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4454 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4455 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4456 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4457 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4458 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4459 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4460 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004461 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4462 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4463 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4464 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4465 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4466 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4467 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4468 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4469 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4470 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004471 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4472 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4473 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4474 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4475 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4476 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4477 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4478 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4479 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4480 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4481 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4482 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4483 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4484 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4485 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4486 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4487 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004488 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4489 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004490 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004491
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004492 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4493 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4494 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4495 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4496 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004497
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004498 {&dummy_clk, N_BASES, 0x0000},
4499};
4500
4501static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4502{
4503 struct measure_clk *clk = to_measure_clk(c);
4504 unsigned long flags;
4505 u32 regval, clk_sel, i;
4506
4507 if (!parent)
4508 return -EINVAL;
4509
4510 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4511 if (measure_mux[i].c == parent)
4512 break;
4513
4514 if (measure_mux[i].c == &dummy_clk)
4515 return -EINVAL;
4516
4517 spin_lock_irqsave(&local_clock_reg_lock, flags);
4518 /*
4519 * Program the test vector, measurement period (sample_ticks)
4520 * and scaling multiplier.
4521 */
4522 clk->sample_ticks = 0x10000;
4523 clk->multiplier = 1;
4524
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004525 switch (measure_mux[i].base) {
4526
4527 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004528 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004529 clk_sel = measure_mux[i].debug_mux;
4530 break;
4531
4532 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004533 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004534 clk_sel = 0x02C;
4535 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4536 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4537
4538 /* Activate debug clock output */
4539 regval |= BIT(16);
4540 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4541 break;
4542
4543 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004544 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004545 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004546 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4547 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4548
4549 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004550 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004551 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4552 break;
4553
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004554 case APCS_BASE:
4555 clk->multiplier = 4;
4556 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004557
4558 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
4559 if (measure_mux[i].debug_mux == M_L2)
4560 regval = BIT(7)|BIT(0);
4561 else
4562 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4563 } else {
4564 if (measure_mux[i].debug_mux == M_L2)
4565 regval = BIT(12);
4566 else
4567 regval = measure_mux[i].debug_mux << 8;
4568 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4569 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004570 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4571 break;
4572
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004573 default:
4574 return -EINVAL;
4575 }
4576
4577 /* Set debug mux clock index */
4578 regval = BVAL(8, 0, clk_sel);
4579 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4580
4581 /* Activate debug clock output */
4582 regval |= BIT(16);
4583 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4584
4585 /* Make sure test vector is set before starting measurements. */
4586 mb();
4587 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4588
4589 return 0;
4590}
4591
4592/* Sample clock for 'ticks' reference clock ticks. */
4593static u32 run_measurement(unsigned ticks)
4594{
4595 /* Stop counters and set the XO4 counter start value. */
4596 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4597
4598 /* Wait for timer to become ready. */
4599 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4600 BIT(25)) != 0)
4601 cpu_relax();
4602
4603 /* Run measurement and wait for completion. */
4604 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4605 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4606 BIT(25)) == 0)
4607 cpu_relax();
4608
4609 /* Return measured ticks. */
4610 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4611 BM(24, 0);
4612}
4613
4614/*
4615 * Perform a hardware rate measurement for a given clock.
4616 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4617 */
4618static unsigned long measure_clk_get_rate(struct clk *c)
4619{
4620 unsigned long flags;
4621 u32 gcc_xo4_reg_backup;
4622 u64 raw_count_short, raw_count_full;
4623 struct measure_clk *clk = to_measure_clk(c);
4624 unsigned ret;
4625
4626 ret = clk_prepare_enable(&cxo_clk_src.c);
4627 if (ret) {
4628 pr_warning("CXO clock failed to enable. Can't measure\n");
4629 return 0;
4630 }
4631
4632 spin_lock_irqsave(&local_clock_reg_lock, flags);
4633
4634 /* Enable CXO/4 and RINGOSC branch. */
4635 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4636 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4637
4638 /*
4639 * The ring oscillator counter will not reset if the measured clock
4640 * is not running. To detect this, run a short measurement before
4641 * the full measurement. If the raw results of the two are the same
4642 * then the clock must be off.
4643 */
4644
4645 /* Run a short measurement. (~1 ms) */
4646 raw_count_short = run_measurement(0x1000);
4647 /* Run a full measurement. (~14 ms) */
4648 raw_count_full = run_measurement(clk->sample_ticks);
4649
4650 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4651
4652 /* Return 0 if the clock is off. */
4653 if (raw_count_full == raw_count_short) {
4654 ret = 0;
4655 } else {
4656 /* Compute rate in Hz. */
4657 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4658 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4659 ret = (raw_count_full * clk->multiplier);
4660 }
4661
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004662 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004663 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4664
4665 clk_disable_unprepare(&cxo_clk_src.c);
4666
4667 return ret;
4668}
4669#else /* !CONFIG_DEBUG_FS */
4670static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4671{
4672 return -EINVAL;
4673}
4674
4675static unsigned long measure_clk_get_rate(struct clk *clk)
4676{
4677 return 0;
4678}
4679#endif /* CONFIG_DEBUG_FS */
4680
Matt Wagantallae053222012-05-14 19:42:07 -07004681static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004682 .set_parent = measure_clk_set_parent,
4683 .get_rate = measure_clk_get_rate,
4684};
4685
4686static struct measure_clk measure_clk = {
4687 .c = {
4688 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004689 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004690 CLK_INIT(measure_clk.c),
4691 },
4692 .multiplier = 1,
4693};
4694
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004695
4696static struct clk_lookup msm_clocks_8974_rumi[] = {
4697 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4698 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004699 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4700 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004701 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4702 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004703 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4704 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004705 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004706 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004707 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4708 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004709 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4710 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4711 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4712 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4713 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4714 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4715 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4716 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4717 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4718 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4719 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4720 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4721 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4722 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4723 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4724 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4725 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4726 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4727 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4728 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4729 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4730 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004731 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4732 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4733 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4734 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4735 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4736 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4737 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4738 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4739 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4740 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4741 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4742 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4743 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4744 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004745};
4746
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004747static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004748 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4749 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4750 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4751 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004752 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004753 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304754 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304755 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004756
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004757 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4758
4759 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004760 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004761 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004762 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Asaf Penso2b1a6242013-04-09 17:25:56 -07004763 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, "f9923000.i2c"),
4764 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.i2c"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004765 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4766 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004767 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4768 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004769 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4770 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4771 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4772 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4773 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4774 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4775 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4776 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4777 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004778 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004779 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004780 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4781 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4782 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4783
Sagar Dharia8a73da92012-08-11 16:41:25 -06004784 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004785 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004786 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304787 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004788 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4789 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4790 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4791 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004792 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004793 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004794 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004795 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004796 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004797 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4798 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4799 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304800 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004801 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004802 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4806
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004807 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004808 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4809 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4810 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4811 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4812 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4813 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4814
Mona Hossainb43e94b2012-05-07 08:52:06 -07004815 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4816 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4817 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4818 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4819
4820 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4821 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4822 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4823 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4824
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004825 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4826 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4827 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4828 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4829
Mona Hossainc92629e2013-04-01 13:37:46 -07004830 CLK_LOOKUP("ce_drv_core_clk", gcc_ce2_clk.c, "qseecom"),
4831 CLK_LOOKUP("ce_drv_iface_clk", gcc_ce2_ahb_clk.c, "qseecom"),
4832 CLK_LOOKUP("ce_drv_bus_clk", gcc_ce2_axi_clk.c, "qseecom"),
4833 CLK_LOOKUP("ce_drv_core_clk_src", ce2_clk_src.c, "qseecom"),
4834
Patrick Daly1dbfa292013-03-13 14:47:33 -07004835 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
4836 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
4837 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
4838 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
4839
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004840 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4841 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4842 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4843
4844 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4845 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4846 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4847
4848 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4849 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4850 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4851 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4852 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4853 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4854 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4855 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4856
Liron Kuch59339922013-01-01 18:29:47 +02004857 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
4858 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004859
Manu Gautam1fd82ac2012-08-22 10:27:36 -07004860 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
4861 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05304862 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4863 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004864 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06004865 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004866 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
4867 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
4868 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07004869 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05304870 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4871 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4872 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4873 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4874 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4875 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07004876 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08004877 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05304878 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
4879 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
4880 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08004881 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004882
4883 /* Multimedia clocks */
4884 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004885 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08004886 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07004887 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
4888 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
4889 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004890 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004891 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004892 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004893 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07004894 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08004895 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07004896 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
4897 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
4898 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004899 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patelb89a77e2013-05-03 08:34:03 -07004900 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07004901 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004902 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4903 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4904 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4905 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004906
4907 /* MM sensor clocks */
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004908 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004909 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004910 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004911 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
Sreesudhan Ramakrish Ramkumar9f2ea272012-08-28 18:31:25 -07004912 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
Punit Sonid5f5b8e2013-01-30 16:40:29 -08004913 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
Sreesudhan Ramakrish Ramkumar39074612012-10-11 20:48:51 -07004914 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
Sreesudhan Ramakrish Ramkumar6be27812012-09-19 16:42:06 -07004915 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004916 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
4917 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
4918 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
4919 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
4920 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
4921 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
4922 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
4923 /* CCI clocks */
4924 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4925 "fda0c000.qcom,cci"),
4926 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
4927 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
4928 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
4929 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004930 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4931 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004932 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4933 "fda0ac00.qcom,csiphy"),
4934 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
4935 "fda0ac00.qcom,csiphy"),
4936 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
4937 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004938 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4939 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004940 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4941 "fda0b000.qcom,csiphy"),
4942 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
4943 "fda0b000.qcom,csiphy"),
4944 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
4945 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08004946 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4947 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07004948 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
4949 "fda0b400.qcom,csiphy"),
4950 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
4951 "fda0b400.qcom,csiphy"),
4952 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
4953 "fda0b400.qcom,csiphy"),
Evgeniy Borisov4de53312013-03-27 05:14:41 -07004954
Kevin Chanb4b5f862012-08-23 14:34:33 -07004955 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08004956 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07004957 "fda08000.qcom,csid"),
4958 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4959 "fda08000.qcom,csid"),
4960 CLK_LOOKUP("csi_ahb_clk", camss_csi0_ahb_clk.c,
4961 "fda08000.qcom,csid"),
4962 CLK_LOOKUP("csi_src_clk", csi0_clk_src.c,
4963 "fda08000.qcom,csid"),
4964 CLK_LOOKUP("csi_phy_clk", camss_csi0phy_clk.c,
4965 "fda08000.qcom,csid"),
4966 CLK_LOOKUP("csi_clk", camss_csi0_clk.c,
4967 "fda08000.qcom,csid"),
4968 CLK_LOOKUP("csi_pix_clk", camss_csi0pix_clk.c,
4969 "fda08000.qcom,csid"),
4970 CLK_LOOKUP("csi_rdi_clk", camss_csi0rdi_clk.c,
4971 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004972
Shuzhen Wang65765c22013-01-08 14:37:15 -08004973 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07004974 "fda08400.qcom,csid"),
4975 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4976 "fda08400.qcom,csid"),
4977 CLK_LOOKUP("csi_ahb_clk", camss_csi1_ahb_clk.c,
4978 "fda08400.qcom,csid"),
4979 CLK_LOOKUP("csi_src_clk", csi1_clk_src.c,
4980 "fda08400.qcom,csid"),
4981 CLK_LOOKUP("csi_phy_clk", camss_csi1phy_clk.c,
4982 "fda08400.qcom,csid"),
4983 CLK_LOOKUP("csi_clk", camss_csi1_clk.c,
4984 "fda08400.qcom,csid"),
4985 CLK_LOOKUP("csi_pix_clk", camss_csi1pix_clk.c,
4986 "fda08400.qcom,csid"),
4987 CLK_LOOKUP("csi_rdi_clk", camss_csi1rdi_clk.c,
4988 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07004989
Shuzhen Wang65765c22013-01-08 14:37:15 -08004990 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07004991 "fda08800.qcom,csid"),
4992 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
4993 "fda08800.qcom,csid"),
4994 CLK_LOOKUP("csi_ahb_clk", camss_csi2_ahb_clk.c,
4995 "fda08800.qcom,csid"),
4996 CLK_LOOKUP("csi_src_clk", csi2_clk_src.c,
4997 "fda08800.qcom,csid"),
4998 CLK_LOOKUP("csi_phy_clk", camss_csi2phy_clk.c,
4999 "fda08800.qcom,csid"),
5000 CLK_LOOKUP("csi_clk", camss_csi2_clk.c,
5001 "fda08800.qcom,csid"),
5002 CLK_LOOKUP("csi_pix_clk", camss_csi2pix_clk.c,
5003 "fda08800.qcom,csid"),
5004 CLK_LOOKUP("csi_rdi_clk", camss_csi2rdi_clk.c,
5005 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005006
Shuzhen Wang65765c22013-01-08 14:37:15 -08005007 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005008 "fda08c00.qcom,csid"),
5009 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5010 "fda08c00.qcom,csid"),
5011 CLK_LOOKUP("csi_ahb_clk", camss_csi3_ahb_clk.c,
5012 "fda08c00.qcom,csid"),
5013 CLK_LOOKUP("csi_src_clk", csi3_clk_src.c,
5014 "fda08c00.qcom,csid"),
5015 CLK_LOOKUP("csi_phy_clk", camss_csi3phy_clk.c,
5016 "fda08c00.qcom,csid"),
5017 CLK_LOOKUP("csi_clk", camss_csi3_clk.c,
5018 "fda08c00.qcom,csid"),
5019 CLK_LOOKUP("csi_pix_clk", camss_csi3pix_clk.c,
5020 "fda08c00.qcom,csid"),
5021 CLK_LOOKUP("csi_rdi_clk", camss_csi3rdi_clk.c,
5022 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005023
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005024 /* ISPIF clocks */
Vladislav Hristovb5820152013-04-09 13:37:53 -07005025 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5026 "fda0a000.qcom,ispif"),
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005027
Kevin Chanb4b5f862012-08-23 14:34:33 -07005028 /*VFE clocks*/
5029 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5030 "fda10000.qcom,vfe"),
5031 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5032 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5033 "fda10000.qcom,vfe"),
5034 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5035 "fda10000.qcom,vfe"),
5036 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5037 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5038 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5039 "fda10000.qcom,vfe"),
5040 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5041 "fda14000.qcom,vfe"),
5042 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5043 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5044 "fda14000.qcom,vfe"),
5045 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5046 "fda14000.qcom,vfe"),
5047 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5048 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5049 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5050 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005051 /*Jpeg Clocks*/
5052 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5053 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5054 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5055 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5056 "fda1c000.qcom,jpeg"),
5057 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5058 "fda20000.qcom,jpeg"),
5059 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5060 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005061 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5062 "fda64000.qcom,iommu"),
5063 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5064 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005065 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005066 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5067 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5068 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5069 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5070 "fda1c000.qcom,jpeg"),
5071 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5072 "fda20000.qcom,jpeg"),
5073 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5074 "fda24000.qcom,jpeg"),
5075 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5076 "fda1c000.qcom,jpeg"),
5077 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5078 "fda20000.qcom,jpeg"),
5079 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5080 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005081 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5082 "fda04000.qcom,cpp"),
5083 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5084 "fda04000.qcom,cpp"),
5085 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5086 "fda04000.qcom,cpp"),
5087 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5088 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5089 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5090 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5091 "fda04000.qcom,cpp"),
5092 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5093
5094
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005095 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005096 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5097 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5098 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005099 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005100 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdss_dsi_clk_ctrl"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005101 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005102 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5103 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005104 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005105 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5106 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005107 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5108 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005109 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5110 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005111 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005112 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5113 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005114 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005115 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005116 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5117 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005118 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5119 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5120 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5121 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5122 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005123 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5124 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5125 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5126 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005127
Matt Wagantall5900b7b2013-04-11 15:45:17 -07005128 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fd8c1024.qcom,gdsc"),
5129 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "fd8c2304.qcom,gdsc"),
5130 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "fd8c2304.qcom,gdsc"),
5131 CLK_LOOKUP("core0_clk", camss_jpeg_jpeg0_clk.c, "fd8c35a4.qcom,gdsc"),
5132 CLK_LOOKUP("core1_clk", camss_jpeg_jpeg1_clk.c, "fd8c35a4.qcom,gdsc"),
5133 CLK_LOOKUP("core2_clk", camss_jpeg_jpeg2_clk.c, "fd8c35a4.qcom,gdsc"),
5134 CLK_LOOKUP("core0_clk", camss_vfe_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5135 CLK_LOOKUP("core1_clk", camss_vfe_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5136 CLK_LOOKUP("csi0_clk", camss_csi_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5137 CLK_LOOKUP("csi1_clk", camss_csi_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5138 CLK_LOOKUP("cpp_clk", camss_vfe_cpp_clk.c, "fd8c36a4.qcom,gdsc"),
Matt Wagantall3ef52422013-04-10 20:29:19 -07005139 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fd8c4024.qcom,gdsc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005140
5141 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005142 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5143 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5144 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005145
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005146 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5147 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5148 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5149 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005150 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005151
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005152 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005153
5154 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5155 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5156 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5157 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5158 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5159 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5160 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5161 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5162 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5163 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5164
5165 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5166 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5167 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5168 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5169 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5170 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5171 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5172 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5173 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5174 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5175 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5176 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5177 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005178 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5179 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005180 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5181 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005182
Pratik Pateld8204a12013-02-07 18:36:55 -08005183 /* CoreSight clocks */
5184 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5185 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5186 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5187 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5188 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5189 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5190 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5191 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5192 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5193 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5194 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5195 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5196 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5197 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005198 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5199 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5200 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5201 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5202 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5203 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5204 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5205 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5206 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5207 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5208 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5209 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5210 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5211 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005212 CLK_LOOKUP("core_clk", qdss_clk.c, "fdf30018.hwevent"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005213
Pratik Pateld8204a12013-02-07 18:36:55 -08005214 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5215 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5216 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5217 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5218 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5219 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5220 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5221 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5222 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5223 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5224 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5225 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5226 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5227 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005228 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5229 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5230 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5231 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5232 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5233 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5234 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5235 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5236 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5237 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5238 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5239 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5240 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5241 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005242 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fdf30018.hwevent"),
5243
5244 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c, "fdf30018.hwevent"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005245
5246 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5247 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5248 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5249 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5250 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005251};
5252
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005253static struct pll_config_regs mmpll0_regs __initdata = {
5254 .l_reg = (void __iomem *)MMPLL0_L_REG,
5255 .m_reg = (void __iomem *)MMPLL0_M_REG,
5256 .n_reg = (void __iomem *)MMPLL0_N_REG,
5257 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5258 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5259 .base = &virt_bases[MMSS_BASE],
5260};
5261
5262/* MMPLL0 at 800 MHz, main output enabled. */
5263static struct pll_config mmpll0_config __initdata = {
5264 .l = 0x29,
5265 .m = 0x2,
5266 .n = 0x3,
5267 .vco_val = 0x0,
5268 .vco_mask = BM(21, 20),
5269 .pre_div_val = 0x0,
5270 .pre_div_mask = BM(14, 12),
5271 .post_div_val = 0x0,
5272 .post_div_mask = BM(9, 8),
5273 .mn_ena_val = BIT(24),
5274 .mn_ena_mask = BIT(24),
5275 .main_output_val = BIT(0),
5276 .main_output_mask = BIT(0),
5277};
5278
5279static struct pll_config_regs mmpll1_regs __initdata = {
5280 .l_reg = (void __iomem *)MMPLL1_L_REG,
5281 .m_reg = (void __iomem *)MMPLL1_M_REG,
5282 .n_reg = (void __iomem *)MMPLL1_N_REG,
5283 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5284 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5285 .base = &virt_bases[MMSS_BASE],
5286};
5287
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005288/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005289static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005290 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005291 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005292 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005293 .vco_val = 0x0,
5294 .vco_mask = BM(21, 20),
5295 .pre_div_val = 0x0,
5296 .pre_div_mask = BM(14, 12),
5297 .post_div_val = 0x0,
5298 .post_div_mask = BM(9, 8),
5299 .mn_ena_val = BIT(24),
5300 .mn_ena_mask = BIT(24),
5301 .main_output_val = BIT(0),
5302 .main_output_mask = BIT(0),
5303};
5304
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005305/* MMPLL1 at 1167 MHz, main output enabled. */
5306static struct pll_config mmpll1_v2_config __initdata = {
5307 .l = 60,
5308 .m = 25,
5309 .n = 32,
5310 .vco_val = 0x0,
5311 .vco_mask = BM(21, 20),
5312 .pre_div_val = 0x0,
5313 .pre_div_mask = BM(14, 12),
5314 .post_div_val = 0x0,
5315 .post_div_mask = BM(9, 8),
5316 .mn_ena_val = BIT(24),
5317 .mn_ena_mask = BIT(24),
5318 .main_output_val = BIT(0),
5319 .main_output_mask = BIT(0),
5320};
5321
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005322static struct pll_config_regs mmpll3_regs __initdata = {
5323 .l_reg = (void __iomem *)MMPLL3_L_REG,
5324 .m_reg = (void __iomem *)MMPLL3_M_REG,
5325 .n_reg = (void __iomem *)MMPLL3_N_REG,
5326 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5327 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5328 .base = &virt_bases[MMSS_BASE],
5329};
5330
5331/* MMPLL3 at 820 MHz, main output enabled. */
5332static struct pll_config mmpll3_config __initdata = {
5333 .l = 0x2A,
5334 .m = 0x11,
5335 .n = 0x18,
5336 .vco_val = 0x0,
5337 .vco_mask = BM(21, 20),
5338 .pre_div_val = 0x0,
5339 .pre_div_mask = BM(14, 12),
5340 .post_div_val = 0x0,
5341 .post_div_mask = BM(9, 8),
5342 .mn_ena_val = BIT(24),
5343 .mn_ena_mask = BIT(24),
5344 .main_output_val = BIT(0),
5345 .main_output_mask = BIT(0),
5346};
5347
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005348/* MMPLL3 at 930 MHz, main output enabled. */
5349static struct pll_config mmpll3_v2_config __initdata = {
5350 .l = 48,
5351 .m = 7,
5352 .n = 16,
5353 .vco_val = 0x0,
5354 .vco_mask = BM(21, 20),
5355 .pre_div_val = 0x0,
5356 .pre_div_mask = BM(14, 12),
5357 .post_div_val = 0x0,
5358 .post_div_mask = BM(9, 8),
5359 .mn_ena_val = BIT(24),
5360 .mn_ena_mask = BIT(24),
5361 .main_output_val = BIT(0),
5362 .main_output_mask = BIT(0),
5363};
5364
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005365static void __init reg_init(void)
5366{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005367 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005368
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005369 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005370
5371 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5372 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5373 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5374 } else {
5375 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5376 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5377 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005378
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005379 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5380 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5381 regval |= BIT(0);
5382 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5383
5384 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005385 * V2 requires additional votes to allow the LPASS and MMSS
5386 * controllers to use GPLL0.
5387 */
5388 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
5389 regval = readl_relaxed(
5390 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5391 writel_relaxed(regval | BIT(26) | BIT(25),
5392 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5393 }
5394
5395 /*
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005396 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5397 * register.
5398 */
5399 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5400}
5401
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005402static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005403{
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005404 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005405 clk_set_rate(&axi_clk_src.c, 291750000);
5406 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005407 } else {
5408 clk_set_rate(&axi_clk_src.c, 282000000);
5409 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5410 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005411
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005412 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005413 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5414 * source. Sleep set vote is 0.
5415 */
5416 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5417 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5418
5419 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005420 * Hold an active set vote for CXO; this is because CXO is expected
5421 * to remain on whenever CPUs aren't power collapsed.
5422 */
5423 clk_prepare_enable(&cxo_a_clk_src.c);
5424
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005425 /*
5426 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5427 * the bus driver is ready.
5428 */
5429 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5430 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5431
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005432 /* Set rates for single-rate clocks. */
5433 clk_set_rate(&usb30_master_clk_src.c,
5434 usb30_master_clk_src.freq_tbl[0].freq_hz);
5435 clk_set_rate(&tsif_ref_clk_src.c,
5436 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5437 clk_set_rate(&usb_hs_system_clk_src.c,
5438 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5439 clk_set_rate(&usb_hsic_clk_src.c,
5440 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5441 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5442 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5443 clk_set_rate(&usb_hsic_system_clk_src.c,
5444 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5445 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5446 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5447 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5448 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5449 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5450 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5451 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5452 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5453 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5454 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5455 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5456 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005457}
5458
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005459#define GCC_CC_PHYS 0xFC400000
5460#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005461
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005462#define MMSS_CC_PHYS 0xFD8C0000
5463#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005464
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005465#define LPASS_CC_PHYS 0xFE000000
5466#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005467
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005468#define APCS_GCC_CC_PHYS 0xF9011000
5469#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005470
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005471static struct clk *qup_i2c_clks[][2] __initdata = {
5472 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5473 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5474 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5475 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5476 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5477 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5478 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5479 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5480 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5481 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5482 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5483 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5484};
5485
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005486static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005487{
5488 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5489 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005490 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005491
5492 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5493 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005494 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005495
5496 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5497 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005498 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005499
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005500 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5501 if (!virt_bases[APCS_BASE])
5502 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5503
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005504 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005505
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005506 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5507 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005508 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005509
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005510 enable_rpm_scaling();
5511
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005512 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005513
5514 /* v2 specific changes */
5515 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005516 int i;
5517
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005518 mmpll3_clk_src.c.rate = 930000000;
5519 mmpll1_clk_src.c.rate = 1167000000;
5520 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5521
5522 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005523 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005524
5525 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005526 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005527 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5528
5529 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5530 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5531
5532 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005533
5534 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5535 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5536 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005537 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005538
Patrick Dalyadeeb472013-03-06 21:22:32 -08005539 /*
5540 * MDSS needs the ahb clock and needs to init before we register the
5541 * lookup table.
5542 */
5543 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005544}
5545
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005546static void __init msm8974_rumi_clock_pre_init(void)
5547{
5548 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5549 if (!virt_bases[GCC_BASE])
5550 panic("clock-8974: Unable to ioremap GCC memory!");
5551
5552 /* SDCC clocks are partially emulated in the RUMI */
5553 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5554 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5555 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5556 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5557
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005558 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5559 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005560 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005561}
5562
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005563struct clock_init_data msm8974_clock_init_data __initdata = {
5564 .table = msm_clocks_8974,
5565 .size = ARRAY_SIZE(msm_clocks_8974),
5566 .pre_init = msm8974_clock_pre_init,
5567 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005568};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005569
5570struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5571 .table = msm_clocks_8974_rumi,
5572 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5573 .pre_init = msm8974_rumi_clock_pre_init,
5574};