blob: ac3532446594ec0adf1eaa006772d3418030f5d4 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Neerav Parikhea818752012-01-04 20:23:40 +000058char ixgbe_default_device_descr[] =
59 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000060#define MAJ 3
Don Skidmore19d478b2011-10-07 03:53:51 +000061#define MIN 6
62#define BUILD 7
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000063#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000064 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070065const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000066static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000067 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070068
69static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070070 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000071 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080072 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070073};
74
75/* ixgbe_pci_tbl - PCI Device ID Table
76 *
77 * Wildcard entries (PCI_ANY_ID) should come last
78 * Last entry must be all 0s
79 *
80 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
81 * Class, Class Mask, private data (not used) }
82 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000083static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000084 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700112 /* required last entry */
113 {0, }
114};
115MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
116
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400117#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800118static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000119 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800120static struct notifier_block dca_notifier = {
121 .notifier_call = ixgbe_notify_dca,
122 .next = NULL,
123 .priority = 0
124};
125#endif
126
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000127#ifdef CONFIG_PCI_IOV
128static unsigned int max_vfs;
129module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000130MODULE_PARM_DESC(max_vfs,
131 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#endif /* CONFIG_PCI_IOV */
133
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000134static unsigned int allow_unsupported_sfp;
135module_param(allow_unsupported_sfp, uint, 0);
136MODULE_PARM_DESC(allow_unsupported_sfp,
137 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
140MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
141MODULE_LICENSE("GPL");
142MODULE_VERSION(DRV_VERSION);
143
144#define DEFAULT_DEBUG_LEVEL_SHIFT 3
145
Alexander Duyck70864002011-04-27 09:13:56 +0000146static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
147{
148 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
149 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
150 schedule_work(&adapter->service_task);
151}
152
153static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
154{
155 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
156
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000157 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000158 smp_mb__before_clear_bit();
159 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
160}
161
Taku Izumidcd79ae2010-04-27 14:39:53 +0000162struct ixgbe_reg_info {
163 u32 ofs;
164 char *name;
165};
166
167static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
168
169 /* General Registers */
170 {IXGBE_CTRL, "CTRL"},
171 {IXGBE_STATUS, "STATUS"},
172 {IXGBE_CTRL_EXT, "CTRL_EXT"},
173
174 /* Interrupt Registers */
175 {IXGBE_EICR, "EICR"},
176
177 /* RX Registers */
178 {IXGBE_SRRCTL(0), "SRRCTL"},
179 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
180 {IXGBE_RDLEN(0), "RDLEN"},
181 {IXGBE_RDH(0), "RDH"},
182 {IXGBE_RDT(0), "RDT"},
183 {IXGBE_RXDCTL(0), "RXDCTL"},
184 {IXGBE_RDBAL(0), "RDBAL"},
185 {IXGBE_RDBAH(0), "RDBAH"},
186
187 /* TX Registers */
188 {IXGBE_TDBAL(0), "TDBAL"},
189 {IXGBE_TDBAH(0), "TDBAH"},
190 {IXGBE_TDLEN(0), "TDLEN"},
191 {IXGBE_TDH(0), "TDH"},
192 {IXGBE_TDT(0), "TDT"},
193 {IXGBE_TXDCTL(0), "TXDCTL"},
194
195 /* List Terminator */
196 {}
197};
198
199
200/*
201 * ixgbe_regdump - register printout routine
202 */
203static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
204{
205 int i = 0, j = 0;
206 char rname[16];
207 u32 regs[64];
208
209 switch (reginfo->ofs) {
210 case IXGBE_SRRCTL(0):
211 for (i = 0; i < 64; i++)
212 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
213 break;
214 case IXGBE_DCA_RXCTRL(0):
215 for (i = 0; i < 64; i++)
216 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
217 break;
218 case IXGBE_RDLEN(0):
219 for (i = 0; i < 64; i++)
220 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
221 break;
222 case IXGBE_RDH(0):
223 for (i = 0; i < 64; i++)
224 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
225 break;
226 case IXGBE_RDT(0):
227 for (i = 0; i < 64; i++)
228 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
229 break;
230 case IXGBE_RXDCTL(0):
231 for (i = 0; i < 64; i++)
232 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
233 break;
234 case IXGBE_RDBAL(0):
235 for (i = 0; i < 64; i++)
236 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
237 break;
238 case IXGBE_RDBAH(0):
239 for (i = 0; i < 64; i++)
240 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
241 break;
242 case IXGBE_TDBAL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
245 break;
246 case IXGBE_TDBAH(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
249 break;
250 case IXGBE_TDLEN(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
253 break;
254 case IXGBE_TDH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
257 break;
258 case IXGBE_TDT(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
261 break;
262 case IXGBE_TXDCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
265 break;
266 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000267 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000268 IXGBE_READ_REG(hw, reginfo->ofs));
269 return;
270 }
271
272 for (i = 0; i < 8; i++) {
273 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000274 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000275 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000276 pr_cont(" %08x", regs[i*8+j]);
277 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000278 }
279
280}
281
282/*
283 * ixgbe_dump - Print registers, tx-rings and rx-rings
284 */
285static void ixgbe_dump(struct ixgbe_adapter *adapter)
286{
287 struct net_device *netdev = adapter->netdev;
288 struct ixgbe_hw *hw = &adapter->hw;
289 struct ixgbe_reg_info *reginfo;
290 int n = 0;
291 struct ixgbe_ring *tx_ring;
292 struct ixgbe_tx_buffer *tx_buffer_info;
293 union ixgbe_adv_tx_desc *tx_desc;
294 struct my_u0 { u64 a; u64 b; } *u0;
295 struct ixgbe_ring *rx_ring;
296 union ixgbe_adv_rx_desc *rx_desc;
297 struct ixgbe_rx_buffer *rx_buffer_info;
298 u32 staterr;
299 int i = 0;
300
301 if (!netif_msg_hw(adapter))
302 return;
303
304 /* Print netdevice Info */
305 if (netdev) {
306 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000307 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000308 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000309 pr_info("%-15s %016lX %016lX %016lX\n",
310 netdev->name,
311 netdev->state,
312 netdev->trans_start,
313 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000314 }
315
316 /* Print Registers */
317 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000318 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000319 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
320 reginfo->name; reginfo++) {
321 ixgbe_regdump(hw, reginfo);
322 }
323
324 /* Print TX Ring Summary */
325 if (!netdev || !netif_running(netdev))
326 goto exit;
327
328 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000329 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 for (n = 0; n < adapter->num_tx_queues; n++) {
331 tx_ring = adapter->tx_ring[n];
332 tx_buffer_info =
333 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000334 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000335 n, tx_ring->next_to_use, tx_ring->next_to_clean,
336 (u64)tx_buffer_info->dma,
337 tx_buffer_info->length,
338 tx_buffer_info->next_to_watch,
339 (u64)tx_buffer_info->time_stamp);
340 }
341
342 /* Print TX Rings */
343 if (!netif_msg_tx_done(adapter))
344 goto rx_ring_summary;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
347
348 /* Transmit Descriptor Formats
349 *
350 * Advanced Transmit Descriptor
351 * +--------------------------------------------------------------+
352 * 0 | Buffer Address [63:0] |
353 * +--------------------------------------------------------------+
354 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
355 * +--------------------------------------------------------------+
356 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
357 */
358
359 for (n = 0; n < adapter->num_tx_queues; n++) {
360 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("------------------------------------\n");
362 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
363 pr_info("------------------------------------\n");
364 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000365 "[PlPOIdStDDt Ln] [bi->dma ] "
366 "leng ntw timestamp bi->skb\n");
367
368 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000369 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000370 tx_buffer_info = &tx_ring->tx_buffer_info[i];
371 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000372 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000373 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000374 le64_to_cpu(u0->a),
375 le64_to_cpu(u0->b),
376 (u64)tx_buffer_info->dma,
377 tx_buffer_info->length,
378 tx_buffer_info->next_to_watch,
379 (u64)tx_buffer_info->time_stamp,
380 tx_buffer_info->skb);
381 if (i == tx_ring->next_to_use &&
382 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000383 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000384 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000385 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000386 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000387 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 else
Joe Perchesc7689572010-09-07 21:35:17 +0000389 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000390
391 if (netif_msg_pktdata(adapter) &&
392 tx_buffer_info->dma != 0)
393 print_hex_dump(KERN_INFO, "",
394 DUMP_PREFIX_ADDRESS, 16, 1,
395 phys_to_virt(tx_buffer_info->dma),
396 tx_buffer_info->length, true);
397 }
398 }
399
400 /* Print RX Rings Summary */
401rx_ring_summary:
402 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 for (n = 0; n < adapter->num_rx_queues; n++) {
405 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000406 pr_info("%5d %5X %5X\n",
407 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 }
409
410 /* Print RX Rings */
411 if (!netif_msg_rx_status(adapter))
412 goto exit;
413
414 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
415
416 /* Advanced Receive Descriptor (Read) Format
417 * 63 1 0
418 * +-----------------------------------------------------+
419 * 0 | Packet Buffer Address [63:1] |A0/NSE|
420 * +----------------------------------------------+------+
421 * 8 | Header Buffer Address [63:1] | DD |
422 * +-----------------------------------------------------+
423 *
424 *
425 * Advanced Receive Descriptor (Write-Back) Format
426 *
427 * 63 48 47 32 31 30 21 20 16 15 4 3 0
428 * +------------------------------------------------------+
429 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
430 * | Checksum Ident | | | | Type | Type |
431 * +------------------------------------------------------+
432 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
433 * +------------------------------------------------------+
434 * 63 48 47 32 31 20 19 0
435 */
436 for (n = 0; n < adapter->num_rx_queues; n++) {
437 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("------------------------------------\n");
439 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
440 pr_info("------------------------------------\n");
441 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000442 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
443 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000444 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000445 "[vl er S cks ln] ---------------- [bi->skb] "
446 "<-- Adv Rx Write-Back format\n");
447
448 for (i = 0; i < rx_ring->count; i++) {
449 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000450 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 u0 = (struct my_u0 *)rx_desc;
452 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
453 if (staterr & IXGBE_RXD_STAT_DD) {
454 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000455 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000456 "%016llX ---------------- %p", i,
457 le64_to_cpu(u0->a),
458 le64_to_cpu(u0->b),
459 rx_buffer_info->skb);
460 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000461 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000462 "%016llX %016llX %p", i,
463 le64_to_cpu(u0->a),
464 le64_to_cpu(u0->b),
465 (u64)rx_buffer_info->dma,
466 rx_buffer_info->skb);
467
468 if (netif_msg_pktdata(adapter)) {
469 print_hex_dump(KERN_INFO, "",
470 DUMP_PREFIX_ADDRESS, 16, 1,
471 phys_to_virt(rx_buffer_info->dma),
472 rx_ring->rx_buf_len, true);
473
474 if (rx_ring->rx_buf_len
Alexander Duyck919e78a2011-08-26 09:52:38 +0000475 < IXGBE_RXBUFFER_2K)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000476 print_hex_dump(KERN_INFO, "",
477 DUMP_PREFIX_ADDRESS, 16, 1,
478 phys_to_virt(
479 rx_buffer_info->page_dma +
480 rx_buffer_info->page_offset
481 ),
482 PAGE_SIZE/2, true);
483 }
484 }
485
486 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000489 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000490 else
Joe Perchesc7689572010-09-07 21:35:17 +0000491 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000492
493 }
494 }
495
496exit:
497 return;
498}
499
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800500static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
501{
502 u32 ctrl_ext;
503
504 /* Let firmware take over control of h/w */
505 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
506 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000507 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800508}
509
510static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
511{
512 u32 ctrl_ext;
513
514 /* Let firmware know the driver has taken over */
515 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
516 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000517 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518}
Auke Kok9a799d72007-09-15 14:07:45 -0700519
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000520/*
521 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
522 * @adapter: pointer to adapter struct
523 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
524 * @queue: queue to map the corresponding interrupt to
525 * @msix_vector: the vector to map to the corresponding queue
526 *
527 */
528static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000529 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700530{
531 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000532 struct ixgbe_hw *hw = &adapter->hw;
533 switch (hw->mac.type) {
534 case ixgbe_mac_82598EB:
535 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
536 if (direction == -1)
537 direction = 0;
538 index = (((direction * 64) + queue) >> 2) & 0x1F;
539 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
540 ivar &= ~(0xFF << (8 * (queue & 0x3)));
541 ivar |= (msix_vector << (8 * (queue & 0x3)));
542 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
543 break;
544 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800545 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000546 if (direction == -1) {
547 /* other causes */
548 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
549 index = ((queue & 1) * 8);
550 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
551 ivar &= ~(0xFF << index);
552 ivar |= (msix_vector << index);
553 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
554 break;
555 } else {
556 /* tx or rx causes */
557 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
558 index = ((16 * (queue & 1)) + (8 * direction));
559 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
560 ivar &= ~(0xFF << index);
561 ivar |= (msix_vector << index);
562 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
563 break;
564 }
565 default:
566 break;
567 }
Auke Kok9a799d72007-09-15 14:07:45 -0700568}
569
Alexander Duyckfe49f042009-06-04 16:00:09 +0000570static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000571 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000572{
573 u32 mask;
574
Alexander Duyckbd508172010-11-16 19:27:03 -0800575 switch (adapter->hw.mac.type) {
576 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000577 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
578 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800579 break;
580 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800581 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000582 mask = (qmask & 0xFFFFFFFF);
583 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
584 mask = (qmask >> 32);
585 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800586 break;
587 default:
588 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589 }
590}
591
Alexander Duyckd3d00232011-07-15 02:31:25 +0000592static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
593 struct ixgbe_tx_buffer *tx_buffer)
594{
595 if (tx_buffer->dma) {
596 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
597 dma_unmap_page(ring->dev,
598 tx_buffer->dma,
599 tx_buffer->length,
600 DMA_TO_DEVICE);
601 else
602 dma_unmap_single(ring->dev,
603 tx_buffer->dma,
604 tx_buffer->length,
605 DMA_TO_DEVICE);
606 }
607 tx_buffer->dma = 0;
608}
609
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800610void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
611 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700612{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000613 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
614 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700615 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000616 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700617 /* tx_buffer_info must be completely set up in the transmit path */
618}
619
John Fastabendc84d3242010-11-16 19:27:12 -0800620static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700621{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700622 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800623 struct ixgbe_hw_stats *hwstats = &adapter->stats;
624 u32 data = 0;
625 u32 xoff[8] = {0};
626 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700627
John Fastabendc84d3242010-11-16 19:27:12 -0800628 if ((hw->fc.current_mode == ixgbe_fc_full) ||
629 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
630 switch (hw->mac.type) {
631 case ixgbe_mac_82598EB:
632 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
633 break;
634 default:
635 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
636 }
637 hwstats->lxoffrxc += data;
638
639 /* refill credits (no tx hang) if we received xoff */
640 if (!data)
641 return;
642
643 for (i = 0; i < adapter->num_tx_queues; i++)
644 clear_bit(__IXGBE_HANG_CHECK_ARMED,
645 &adapter->tx_ring[i]->state);
646 return;
647 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
648 return;
649
650 /* update stats for each tc, only valid with PFC enabled */
651 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
652 switch (hw->mac.type) {
653 case ixgbe_mac_82598EB:
654 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
655 break;
656 default:
657 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
658 }
659 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700660 }
661
John Fastabendc84d3242010-11-16 19:27:12 -0800662 /* disarm tx queues that have received xoff frames */
663 for (i = 0; i < adapter->num_tx_queues; i++) {
664 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000665 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800666
667 if (xoff[tc])
668 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
669 }
670}
671
672static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
673{
674 return ring->tx_stats.completed;
675}
676
677static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
678{
679 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
680 struct ixgbe_hw *hw = &adapter->hw;
681
682 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
683 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
684
685 if (head != tail)
686 return (head < tail) ?
687 tail - head : (tail + ring->count - head);
688
689 return 0;
690}
691
692static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
693{
694 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
695 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
696 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
697 bool ret = false;
698
699 clear_check_for_tx_hang(tx_ring);
700
701 /*
702 * Check for a hung queue, but be thorough. This verifies
703 * that a transmit has been completed since the previous
704 * check AND there is at least one packet pending. The
705 * ARMED bit is set to indicate a potential hang. The
706 * bit is cleared if a pause frame is received to remove
707 * false hang detection due to PFC or 802.3x frames. By
708 * requiring this to fail twice we avoid races with
709 * pfc clearing the ARMED bit and conditions where we
710 * run the check_tx_hang logic with a transmit completion
711 * pending but without time to complete it yet.
712 */
713 if ((tx_done_old == tx_done) && tx_pending) {
714 /* make sure it is true for two checks in a row */
715 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
716 &tx_ring->state);
717 } else {
718 /* update completed stats and continue */
719 tx_ring->tx_stats.tx_done_old = tx_done;
720 /* reset the countdown */
721 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
722 }
723
724 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700725}
726
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000727/**
728 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
729 * @adapter: driver private struct
730 **/
731static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
732{
733
734 /* Do the reset outside of interrupt context */
735 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
736 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
737 ixgbe_service_event_schedule(adapter);
738 }
739}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700740
Auke Kok9a799d72007-09-15 14:07:45 -0700741/**
742 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000743 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700744 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700745 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000746static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000747 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700748{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000749 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000750 struct ixgbe_tx_buffer *tx_buffer;
751 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700752 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000753 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000754 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700755
Alexander Duyckd3d00232011-07-15 02:31:25 +0000756 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000757 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800758
Alexander Duyck30065e62011-07-15 03:05:14 +0000759 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000760 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700761
Alexander Duyckd3d00232011-07-15 02:31:25 +0000762 /* if next_to_watch is not set then there is no work pending */
763 if (!eop_desc)
764 break;
765
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000766 /* prevent any other reads prior to eop_desc */
767 rmb();
768
Alexander Duyckd3d00232011-07-15 02:31:25 +0000769 /* if DD is not set pending work has not been completed */
770 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
771 break;
772
773 /* count the packet as being completed */
774 tx_ring->tx_stats.completed++;
775
776 /* clear next_to_watch to prevent false hangs */
777 tx_buffer->next_to_watch = NULL;
778
Alexander Duyckd3d00232011-07-15 02:31:25 +0000779 do {
780 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000781 if (likely(tx_desc == eop_desc)) {
782 eop_desc = NULL;
783 dev_kfree_skb_any(tx_buffer->skb);
784 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785
Alexander Duyckd3d00232011-07-15 02:31:25 +0000786 total_bytes += tx_buffer->bytecount;
787 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800788 }
789
Alexander Duyckd3d00232011-07-15 02:31:25 +0000790 tx_buffer++;
791 tx_desc++;
792 i++;
793 if (unlikely(i == tx_ring->count)) {
794 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700795
Alexander Duyckd3d00232011-07-15 02:31:25 +0000796 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000797 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000798 }
799
800 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800801 }
802
Auke Kok9a799d72007-09-15 14:07:45 -0700803 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000804 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800805 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000806 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000807 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000808 q_vector->tx.total_bytes += total_bytes;
809 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800810
John Fastabendc84d3242010-11-16 19:27:12 -0800811 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800812 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800813 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycke4f74022012-01-31 02:59:44 +0000814 tx_desc = IXGBE_TX_DESC(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800815 e_err(drv, "Detected Tx Unit Hang\n"
816 " Tx Queue <%d>\n"
817 " TDH, TDT <%x>, <%x>\n"
818 " next_to_use <%x>\n"
819 " next_to_clean <%x>\n"
820 "tx_buffer_info[next_to_clean]\n"
821 " time_stamp <%lx>\n"
822 " jiffies <%lx>\n",
823 tx_ring->queue_index,
824 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
825 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000826 tx_ring->next_to_use, i,
827 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800828
829 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
830
831 e_info(probe,
832 "tx hang %d detected on queue %d, resetting adapter\n",
833 adapter->tx_timeout_count + 1, tx_ring->queue_index);
834
835 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000836 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800837
838 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000839 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800840 }
Auke Kok9a799d72007-09-15 14:07:45 -0700841
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000842 netdev_tx_completed_queue(txring_txq(tx_ring),
843 total_packets, total_bytes);
844
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800845#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000846 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000847 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800848 /* Make sure that anybody stopping the queue after this
849 * sees the new next_to_clean.
850 */
851 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800852 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800853 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800854 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800855 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800856 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800857 }
Auke Kok9a799d72007-09-15 14:07:45 -0700858
Alexander Duyck59224552011-08-31 00:01:06 +0000859 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700860}
861
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400862#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800863static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800864 struct ixgbe_ring *tx_ring,
865 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800866{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000867 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000868 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
869 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800870
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800871 switch (hw->mac.type) {
872 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000873 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800874 break;
875 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800876 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000877 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
878 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
879 break;
880 default:
881 /* for unknown hardware do not write register */
882 return;
883 }
884
885 /*
886 * We can enable relaxed ordering for reads, but not writes when
887 * DCA is enabled. This is due to a known issue in some chipsets
888 * which will cause the DCA tag to be cleared.
889 */
890 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
891 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
892 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
893
894 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
895}
896
897static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
898 struct ixgbe_ring *rx_ring,
899 int cpu)
900{
901 struct ixgbe_hw *hw = &adapter->hw;
902 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
903 u8 reg_idx = rx_ring->reg_idx;
904
905
906 switch (hw->mac.type) {
907 case ixgbe_mac_82599EB:
908 case ixgbe_mac_X540:
909 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800910 break;
911 default:
912 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800913 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000914
915 /*
916 * We can enable relaxed ordering for reads, but not writes when
917 * DCA is enabled. This is due to a known issue in some chipsets
918 * which will cause the DCA tag to be cleared.
919 */
920 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
921 IXGBE_DCA_RXCTRL_DATA_DCA_EN |
922 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
923
924 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925}
926
927static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
928{
929 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000930 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800931 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800932
933 if (q_vector->cpu == cpu)
934 goto out_no_update;
935
Alexander Duycka5579282012-02-08 07:50:04 +0000936 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000937 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800938
Alexander Duycka5579282012-02-08 07:50:04 +0000939 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000940 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800941
942 q_vector->cpu = cpu;
943out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800944 put_cpu();
945}
946
947static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
948{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800949 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800950 int i;
951
952 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
953 return;
954
Alexander Duycke35ec122009-05-21 13:07:12 +0000955 /* always use CB2 mode, difference is masked in the CB driver */
956 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
957
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800958 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
959 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
960 else
961 num_q_vectors = 1;
962
963 for (i = 0; i < num_q_vectors; i++) {
964 adapter->q_vector[i]->cpu = -1;
965 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800966 }
967}
968
969static int __ixgbe_notify_dca(struct device *dev, void *data)
970{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800971 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800972 unsigned long event = *(unsigned long *)data;
973
Don Skidmore2a72c312011-07-20 02:27:05 +0000974 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800975 return 0;
976
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800977 switch (event) {
978 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700979 /* if we're already enabled, don't do it again */
980 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
981 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300982 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700983 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800984 ixgbe_setup_dca(adapter);
985 break;
986 }
987 /* Fall Through since DCA is disabled. */
988 case DCA_PROVIDER_REMOVE:
989 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
990 dca_remove_requester(dev);
991 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
992 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
993 }
994 break;
995 }
996
Denis V. Lunev652f0932008-03-27 14:39:17 +0300997 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800998}
Emil Tantilov67a74ee2011-04-23 04:50:40 +0000999
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001000#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001001static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1002 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001003 struct sk_buff *skb)
1004{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001005 if (ring->netdev->features & NETIF_F_RXHASH)
1006 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001007}
1008
Auke Kok9a799d72007-09-15 14:07:45 -07001009/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001010 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1011 * @adapter: address of board private structure
1012 * @rx_desc: advanced rx descriptor
1013 *
1014 * Returns : true if it is FCoE pkt
1015 */
1016static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1017 union ixgbe_adv_rx_desc *rx_desc)
1018{
1019 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1020
1021 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1022 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1023 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1024 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1025}
1026
1027/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001028 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001029 * @ring: structure containing ring specific data
1030 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001031 * @skb: skb currently being received and modified
1032 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001033static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001034 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001035 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001036{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001037 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001038
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001039 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001040 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001041 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001042
1043 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001044 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1045 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001046 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001047 return;
1048 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001049
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001050 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001051 return;
1052
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001053 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001054 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1055
1056 /*
1057 * 82599 errata, UDP frames with a 0 checksum can be marked as
1058 * checksum errors.
1059 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001060 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1061 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001062 return;
1063
Alexander Duyck8a0da212012-01-31 02:59:49 +00001064 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001065 return;
1066 }
1067
Auke Kok9a799d72007-09-15 14:07:45 -07001068 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001069 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001070}
1071
Alexander Duyck84ea2592010-11-16 19:26:49 -08001072static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001073{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001074 rx_ring->next_to_use = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001075 /*
1076 * Force memory writes to complete before letting h/w
1077 * know there are new descriptors to fetch. (Only
1078 * applicable for weak-ordered memory model archs,
1079 * such as IA-64).
1080 */
1081 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001082 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001083}
1084
Alexander Duyckf990b792012-01-31 02:59:34 +00001085static bool ixgbe_alloc_mapped_skb(struct ixgbe_ring *rx_ring,
1086 struct ixgbe_rx_buffer *bi)
1087{
1088 struct sk_buff *skb = bi->skb;
1089 dma_addr_t dma = bi->dma;
1090
1091 if (dma)
1092 return true;
1093
1094 if (likely(!skb)) {
1095 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1096 rx_ring->rx_buf_len);
1097 bi->skb = skb;
1098 if (!skb) {
1099 rx_ring->rx_stats.alloc_rx_buff_failed++;
1100 return false;
1101 }
Alexander Duyckf990b792012-01-31 02:59:34 +00001102 }
1103
1104 dma = dma_map_single(rx_ring->dev, skb->data,
1105 rx_ring->rx_buf_len, DMA_FROM_DEVICE);
1106
1107 if (dma_mapping_error(rx_ring->dev, dma)) {
1108 rx_ring->rx_stats.alloc_rx_buff_failed++;
1109 return false;
1110 }
1111
1112 bi->dma = dma;
1113 return true;
1114}
1115
1116static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1117 struct ixgbe_rx_buffer *bi)
1118{
1119 struct page *page = bi->page;
1120 dma_addr_t page_dma = bi->page_dma;
1121 unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);
1122
1123 if (page_dma)
1124 return true;
1125
1126 if (!page) {
1127 page = alloc_page(GFP_ATOMIC | __GFP_COLD);
1128 bi->page = page;
1129 if (unlikely(!page)) {
1130 rx_ring->rx_stats.alloc_rx_page_failed++;
1131 return false;
1132 }
1133 }
1134
1135 page_dma = dma_map_page(rx_ring->dev, page,
1136 page_offset, PAGE_SIZE / 2,
1137 DMA_FROM_DEVICE);
1138
1139 if (dma_mapping_error(rx_ring->dev, page_dma)) {
1140 rx_ring->rx_stats.alloc_rx_page_failed++;
1141 return false;
1142 }
1143
1144 bi->page_dma = page_dma;
1145 bi->page_offset = page_offset;
1146 return true;
1147}
1148
Auke Kok9a799d72007-09-15 14:07:45 -07001149/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001150 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001151 * @rx_ring: ring to place buffers on
1152 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001153 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001154void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001155{
Auke Kok9a799d72007-09-15 14:07:45 -07001156 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001157 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001158 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001159
Alexander Duyckf990b792012-01-31 02:59:34 +00001160 /* nothing to do or no valid netdev defined */
1161 if (!cleaned_count || !rx_ring->netdev)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001162 return;
1163
Alexander Duycke4f74022012-01-31 02:59:44 +00001164 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001165 bi = &rx_ring->rx_buffer_info[i];
1166 i -= rx_ring->count;
1167
Auke Kok9a799d72007-09-15 14:07:45 -07001168 while (cleaned_count--) {
Alexander Duyckf990b792012-01-31 02:59:34 +00001169 if (!ixgbe_alloc_mapped_skb(rx_ring, bi))
1170 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001171
Alexander Duyckf990b792012-01-31 02:59:34 +00001172 /* Refresh the desc even if buffer_addrs didn't change
1173 * because each write-back erases this info. */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001174 if (ring_is_ps_enabled(rx_ring)) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001175 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Alexander Duyckf990b792012-01-31 02:59:34 +00001176
1177 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1178 break;
1179
1180 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001181 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001182 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001183 }
1184
Alexander Duyckf990b792012-01-31 02:59:34 +00001185 rx_desc++;
1186 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001187 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001188 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001189 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001190 bi = rx_ring->rx_buffer_info;
1191 i -= rx_ring->count;
1192 }
1193
1194 /* clear the hdr_addr for the next_to_use descriptor */
1195 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001196 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001197
Alexander Duyckf990b792012-01-31 02:59:34 +00001198 i += rx_ring->count;
1199
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001200 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001201 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001202}
1203
Alexander Duyckc267fc12010-11-16 19:27:00 -08001204static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001205{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001206 /* HW will not DMA in data larger than the given buffer, even if it
1207 * parses the (NFS, of course) header to be larger. In that case, it
1208 * fills the header buffer and spills the rest into the page.
1209 */
1210 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1211 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1212 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1213 if (hlen > IXGBE_RX_HDR_SIZE)
1214 hlen = IXGBE_RX_HDR_SIZE;
1215 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001216}
1217
Alexander Duyckf8212f92009-04-27 22:42:37 +00001218/**
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001219 * ixgbe_merge_active_tail - merge active tail into lro skb
1220 * @tail: pointer to active tail in frag_list
Alexander Duyckf8212f92009-04-27 22:42:37 +00001221 *
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001222 * This function merges the length and data of an active tail into the
1223 * skb containing the frag_list. It resets the tail's pointer to the head,
1224 * but it leaves the heads pointer to tail intact.
Alexander Duyckf8212f92009-04-27 22:42:37 +00001225 **/
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001226static inline struct sk_buff *ixgbe_merge_active_tail(struct sk_buff *tail)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001227{
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001228 struct sk_buff *head = IXGBE_CB(tail)->head;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001229
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001230 if (!head)
1231 return tail;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001232
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001233 head->len += tail->len;
1234 head->data_len += tail->len;
1235 head->truesize += tail->len;
Alexander Duyckaa801752010-11-16 19:27:02 -08001236
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001237 IXGBE_CB(tail)->head = NULL;
1238
1239 return head;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001240}
1241
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001242/**
1243 * ixgbe_add_active_tail - adds an active tail into the skb frag_list
1244 * @head: pointer to the start of the skb
1245 * @tail: pointer to active tail to add to frag_list
1246 *
1247 * This function adds an active tail to the end of the frag list. This tail
1248 * will still be receiving data so we cannot yet ad it's stats to the main
1249 * skb. That is done via ixgbe_merge_active_tail.
1250 **/
1251static inline void ixgbe_add_active_tail(struct sk_buff *head,
1252 struct sk_buff *tail)
Alexander Duyckaa801752010-11-16 19:27:02 -08001253{
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001254 struct sk_buff *old_tail = IXGBE_CB(head)->tail;
1255
1256 if (old_tail) {
1257 ixgbe_merge_active_tail(old_tail);
1258 old_tail->next = tail;
1259 } else {
1260 skb_shinfo(head)->frag_list = tail;
1261 }
1262
1263 IXGBE_CB(tail)->head = head;
1264 IXGBE_CB(head)->tail = tail;
1265}
1266
1267/**
1268 * ixgbe_close_active_frag_list - cleanup pointers on a frag_list skb
1269 * @head: pointer to head of an active frag list
1270 *
1271 * This function will clear the frag_tail_tracker pointer on an active
1272 * frag_list and returns true if the pointer was actually set
1273 **/
1274static inline bool ixgbe_close_active_frag_list(struct sk_buff *head)
1275{
1276 struct sk_buff *tail = IXGBE_CB(head)->tail;
1277
1278 if (!tail)
1279 return false;
1280
1281 ixgbe_merge_active_tail(tail);
1282
1283 IXGBE_CB(head)->tail = NULL;
1284
1285 return true;
1286}
1287
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001288/**
1289 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1290 * @data: pointer to the start of the headers
1291 * @max_len: total length of section to find headers in
1292 *
1293 * This function is meant to determine the length of headers that will
1294 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1295 * motivation of doing this is to only perform one pull for IPv4 TCP
1296 * packets so that we can do basic things like calculating the gso_size
1297 * based on the average data per packet.
1298 **/
1299static unsigned int ixgbe_get_headlen(unsigned char *data,
1300 unsigned int max_len)
1301{
1302 union {
1303 unsigned char *network;
1304 /* l2 headers */
1305 struct ethhdr *eth;
1306 struct vlan_hdr *vlan;
1307 /* l3 headers */
1308 struct iphdr *ipv4;
1309 } hdr;
1310 __be16 protocol;
1311 u8 nexthdr = 0; /* default to not TCP */
1312 u8 hlen;
1313
1314 /* this should never happen, but better safe than sorry */
1315 if (max_len < ETH_HLEN)
1316 return max_len;
1317
1318 /* initialize network frame pointer */
1319 hdr.network = data;
1320
1321 /* set first protocol and move network header forward */
1322 protocol = hdr.eth->h_proto;
1323 hdr.network += ETH_HLEN;
1324
1325 /* handle any vlan tag if present */
1326 if (protocol == __constant_htons(ETH_P_8021Q)) {
1327 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1328 return max_len;
1329
1330 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1331 hdr.network += VLAN_HLEN;
1332 }
1333
1334 /* handle L3 protocols */
1335 if (protocol == __constant_htons(ETH_P_IP)) {
1336 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1337 return max_len;
1338
1339 /* access ihl as a u8 to avoid unaligned access on ia64 */
1340 hlen = (hdr.network[0] & 0x0F) << 2;
1341
1342 /* verify hlen meets minimum size requirements */
1343 if (hlen < sizeof(struct iphdr))
1344 return hdr.network - data;
1345
1346 /* record next protocol */
1347 nexthdr = hdr.ipv4->protocol;
1348 hdr.network += hlen;
1349#ifdef CONFIG_FCOE
1350 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1351 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1352 return max_len;
1353 hdr.network += FCOE_HEADER_LEN;
1354#endif
1355 } else {
1356 return hdr.network - data;
1357 }
1358
1359 /* finally sort out TCP */
1360 if (nexthdr == IPPROTO_TCP) {
1361 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1362 return max_len;
1363
1364 /* access doff as a u8 to avoid unaligned access on ia64 */
1365 hlen = (hdr.network[12] & 0xF0) >> 2;
1366
1367 /* verify hlen meets minimum size requirements */
1368 if (hlen < sizeof(struct tcphdr))
1369 return hdr.network - data;
1370
1371 hdr.network += hlen;
1372 }
1373
1374 /*
1375 * If everything has gone correctly hdr.network should be the
1376 * data section of the packet and will be the end of the header.
1377 * If not then it probably represents the end of the last recognized
1378 * header.
1379 */
1380 if ((hdr.network - data) < max_len)
1381 return hdr.network - data;
1382 else
1383 return max_len;
1384}
1385
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001386static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
1387 union ixgbe_adv_rx_desc *rx_desc,
1388 struct sk_buff *skb)
1389{
1390 __le32 rsc_enabled;
1391 u32 rsc_cnt;
1392
1393 if (!ring_is_rsc_enabled(rx_ring))
1394 return;
1395
1396 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1397 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1398
1399 /* If this is an RSC frame rsc_cnt should be non-zero */
1400 if (!rsc_enabled)
1401 return;
1402
1403 rsc_cnt = le32_to_cpu(rsc_enabled);
1404 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1405
1406 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
Alexander Duyckaa801752010-11-16 19:27:02 -08001407}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001408
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001409static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1410 struct sk_buff *skb)
1411{
1412 u16 hdr_len = ixgbe_get_headlen(skb->data, skb_headlen(skb));
1413
1414 /* set gso_size to avoid messing up TCP MSS */
1415 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1416 IXGBE_CB(skb)->append_cnt);
1417}
1418
1419static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1420 struct sk_buff *skb)
1421{
1422 /* if append_cnt is 0 then frame is not RSC */
1423 if (!IXGBE_CB(skb)->append_cnt)
1424 return;
1425
1426 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1427 rx_ring->rx_stats.rsc_flush++;
1428
1429 ixgbe_set_rsc_gso_size(rx_ring, skb);
1430
1431 /* gso_size is computed using append_cnt so always clear it last */
1432 IXGBE_CB(skb)->append_cnt = 0;
1433}
1434
Alexander Duyck8a0da212012-01-31 02:59:49 +00001435/**
1436 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1437 * @rx_ring: rx descriptor ring packet is being transacted on
1438 * @rx_desc: pointer to the EOP Rx descriptor
1439 * @skb: pointer to current skb being populated
1440 *
1441 * This function checks the ring, descriptor, and packet information in
1442 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1443 * other fields within the skb.
1444 **/
1445static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1446 union ixgbe_adv_rx_desc *rx_desc,
1447 struct sk_buff *skb)
1448{
1449 ixgbe_update_rsc_stats(rx_ring, skb);
1450
1451 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1452
1453 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1454
1455 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1456 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1457 __vlan_hwaccel_put_tag(skb, vid);
1458 }
1459
1460 skb_record_rx_queue(skb, rx_ring->queue_index);
1461
1462 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1463}
1464
1465static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1466 struct sk_buff *skb)
1467{
1468 struct ixgbe_adapter *adapter = q_vector->adapter;
1469
1470 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1471 napi_gro_receive(&q_vector->napi, skb);
1472 else
1473 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001474}
1475
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001476static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001477 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001478 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001479{
Auke Kok9a799d72007-09-15 14:07:45 -07001480 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001481 struct ixgbe_rx_buffer *rx_buffer_info;
Auke Kok9a799d72007-09-15 14:07:45 -07001482 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001483 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001484 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001485#ifdef IXGBE_FCOE
Alexander Duyck8a0da212012-01-31 02:59:49 +00001486 struct ixgbe_adapter *adapter = q_vector->adapter;
Yi Zou3d8fd382009-06-08 14:38:44 +00001487 int ddp_bytes = 0;
1488#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001489 u16 i;
1490 u16 cleaned_count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001491
1492 i = rx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001493 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001494
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001495 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001496 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001497
Milton Miller3c945e52010-02-19 17:44:42 +00001498 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001499
Alexander Duyckc267fc12010-11-16 19:27:00 -08001500 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1501
Auke Kok9a799d72007-09-15 14:07:45 -07001502 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001503 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001504 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001505
David S. Miller8decf862011-09-22 03:23:13 -04001506 /* linear means we are building an skb from multiple pages */
1507 if (!skb_is_nonlinear(skb)) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001508 u16 hlen;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001509 if (ring_is_ps_enabled(rx_ring)) {
1510 hlen = ixgbe_get_hlen(rx_desc);
1511 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1512 } else {
1513 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1514 }
1515
1516 skb_put(skb, hlen);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001517
1518 /*
1519 * Delay unmapping of the first packet. It carries the
1520 * header information, HW may still access the header
1521 * after writeback. Only unmap it when EOP is reached
1522 */
1523 if (!IXGBE_CB(skb)->head) {
1524 IXGBE_CB(skb)->delay_unmap = true;
1525 IXGBE_CB(skb)->dma = rx_buffer_info->dma;
1526 } else {
1527 skb = ixgbe_merge_active_tail(skb);
1528 dma_unmap_single(rx_ring->dev,
1529 rx_buffer_info->dma,
1530 rx_ring->rx_buf_len,
1531 DMA_FROM_DEVICE);
1532 }
1533 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001534 } else {
1535 /* assume packet split since header is unmapped */
1536 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001537 }
1538
1539 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001540 dma_unmap_page(rx_ring->dev,
1541 rx_buffer_info->page_dma,
1542 PAGE_SIZE / 2,
1543 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001544 rx_buffer_info->page_dma = 0;
1545 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001546 rx_buffer_info->page,
1547 rx_buffer_info->page_offset,
1548 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001549
Alexander Duyckc267fc12010-11-16 19:27:00 -08001550 if ((page_count(rx_buffer_info->page) == 1) &&
1551 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001552 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001553 else
1554 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001555
1556 skb->len += upper_len;
1557 skb->data_len += upper_len;
Eric Dumazet98130642011-10-13 07:59:41 +00001558 skb->truesize += PAGE_SIZE / 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001559 }
1560
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001561 ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1562
Auke Kok9a799d72007-09-15 14:07:45 -07001563 i++;
1564 if (i == rx_ring->count)
1565 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001566
Alexander Duycke4f74022012-01-31 02:59:44 +00001567 next_rxd = IXGBE_RX_DESC(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001568 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001569 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001570
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001571 if ((!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))) {
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001572 struct ixgbe_rx_buffer *next_buffer;
1573 u32 nextp;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001574
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001575 if (IXGBE_CB(skb)->append_cnt) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001576 nextp = le32_to_cpu(
1577 rx_desc->wb.upper.status_error);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001578 nextp >>= IXGBE_RXDADV_NEXTP_SHIFT;
1579 } else {
1580 nextp = i;
1581 }
1582
1583 next_buffer = &rx_ring->rx_buffer_info[nextp];
1584
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001585 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001586 rx_buffer_info->skb = next_buffer->skb;
1587 rx_buffer_info->dma = next_buffer->dma;
1588 next_buffer->skb = skb;
1589 next_buffer->dma = 0;
1590 } else {
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001591 struct sk_buff *next_skb = next_buffer->skb;
1592 ixgbe_add_active_tail(skb, next_skb);
1593 IXGBE_CB(next_skb)->head = skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001594 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001595 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001596 goto next_desc;
1597 }
1598
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001599 dma_unmap_single(rx_ring->dev,
1600 IXGBE_CB(skb)->dma,
1601 rx_ring->rx_buf_len,
1602 DMA_FROM_DEVICE);
1603 IXGBE_CB(skb)->dma = 0;
1604 IXGBE_CB(skb)->delay_unmap = false;
1605
1606 if (ixgbe_close_active_frag_list(skb) &&
1607 !IXGBE_CB(skb)->append_cnt) {
Alexander Duyckaa801752010-11-16 19:27:02 -08001608 /* if we got here without RSC the packet is invalid */
Alexander Duyckff886df2011-06-11 01:45:13 +00001609 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001610 goto next_desc;
1611 }
1612
Auke Kok9a799d72007-09-15 14:07:45 -07001613 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001614 if (unlikely(ixgbe_test_staterr(rx_desc,
1615 IXGBE_RXDADV_ERR_FRAME_ERR_MASK))) {
Auke Kok9a799d72007-09-15 14:07:45 -07001616 dev_kfree_skb_any(skb);
1617 goto next_desc;
1618 }
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001619
1620 /* probably a little skewed due to removing CRC */
1621 total_rx_bytes += skb->len;
1622 total_rx_packets++;
1623
Alexander Duyck8a0da212012-01-31 02:59:49 +00001624 /* populate checksum, timestamp, VLAN, and protocol */
1625 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1626
Yi Zou332d4a72009-05-13 13:11:53 +00001627#ifdef IXGBE_FCOE
1628 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001629 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001630 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
David S. Miller823dcd22011-08-20 10:39:12 -07001631 if (!ddp_bytes) {
1632 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001633 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001634 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001635 }
Yi Zou332d4a72009-05-13 13:11:53 +00001636#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001637 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001638
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001639 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001640next_desc:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001641 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001642 break;
1643
Auke Kok9a799d72007-09-15 14:07:45 -07001644 /* return some buffers to hardware, one at a time is too slow */
1645 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001646 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001647 cleaned_count = 0;
1648 }
1649
1650 /* use prefetched values */
1651 rx_desc = next_rxd;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001652 }
1653
Auke Kok9a799d72007-09-15 14:07:45 -07001654 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001655 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001656
1657 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001658 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001659
Yi Zou3d8fd382009-06-08 14:38:44 +00001660#ifdef IXGBE_FCOE
1661 /* include DDPed FCoE data */
1662 if (ddp_bytes > 0) {
1663 unsigned int mss;
1664
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001665 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001666 sizeof(struct fc_frame_header) -
1667 sizeof(struct fcoe_crc_eof);
1668 if (mss > 512)
1669 mss &= ~511;
1670 total_rx_bytes += ddp_bytes;
1671 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1672 }
1673#endif /* IXGBE_FCOE */
1674
Alexander Duyckc267fc12010-11-16 19:27:00 -08001675 u64_stats_update_begin(&rx_ring->syncp);
1676 rx_ring->stats.packets += total_rx_packets;
1677 rx_ring->stats.bytes += total_rx_bytes;
1678 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001679 q_vector->rx.total_packets += total_rx_packets;
1680 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001681
1682 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001683}
1684
Auke Kok9a799d72007-09-15 14:07:45 -07001685/**
1686 * ixgbe_configure_msix - Configure MSI-X hardware
1687 * @adapter: board private structure
1688 *
1689 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1690 * interrupts.
1691 **/
1692static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1693{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001694 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001695 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001696 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001697
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001698 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1699
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001700 /* Populate MSIX to EITR Select */
1701 if (adapter->num_vfs > 32) {
1702 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1703 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1704 }
1705
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001706 /*
1707 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001708 * corresponding register.
1709 */
1710 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001711 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001712 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001713
Alexander Duycka5579282012-02-08 07:50:04 +00001714 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001715 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001716
Alexander Duycka5579282012-02-08 07:50:04 +00001717 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001718 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001719
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001720 if (q_vector->tx.ring && !q_vector->rx.ring) {
1721 /* tx only vector */
1722 if (adapter->tx_itr_setting == 1)
1723 q_vector->itr = IXGBE_10K_ITR;
1724 else
1725 q_vector->itr = adapter->tx_itr_setting;
1726 } else {
1727 /* rx or rx/tx vector */
1728 if (adapter->rx_itr_setting == 1)
1729 q_vector->itr = IXGBE_20K_ITR;
1730 else
1731 q_vector->itr = adapter->rx_itr_setting;
1732 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001733
Alexander Duyckfe49f042009-06-04 16:00:09 +00001734 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001735 }
1736
Alexander Duyckbd508172010-11-16 19:27:03 -08001737 switch (adapter->hw.mac.type) {
1738 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001739 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001740 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001741 break;
1742 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001743 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001744 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001745 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001746 default:
1747 break;
1748 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001749 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001750
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001751 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001752 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001753 mask &= ~(IXGBE_EIMS_OTHER |
1754 IXGBE_EIMS_MAILBOX |
1755 IXGBE_EIMS_LSC);
1756
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001757 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001758}
1759
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001760enum latency_range {
1761 lowest_latency = 0,
1762 low_latency = 1,
1763 bulk_latency = 2,
1764 latency_invalid = 255
1765};
1766
1767/**
1768 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001769 * @q_vector: structure containing interrupt and ring information
1770 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001771 *
1772 * Stores a new ITR value based on packets and byte
1773 * counts during the last interrupt. The advantage of per interrupt
1774 * computation is faster updates and more accurate ITR for the current
1775 * traffic pattern. Constants in this function were computed
1776 * based on theoretical maximum wire speed and thresholds were set based
1777 * on testing data as well as attempting to minimize response time
1778 * while increasing bulk throughput.
1779 * this functionality is controlled by the InterruptThrottleRate module
1780 * parameter (see ixgbe_param.c)
1781 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001782static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1783 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001784{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001785 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001786 struct ixgbe_adapter *adapter = q_vector->adapter;
1787 int bytes = ring_container->total_bytes;
1788 int packets = ring_container->total_packets;
1789 u32 timepassed_us;
1790 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001791
1792 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001793 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001794
1795 /* simple throttlerate management
1796 * 0-20MB/s lowest (100000 ints/s)
1797 * 20-100MB/s low (20000 ints/s)
1798 * 100-1249MB/s bulk (8000 ints/s)
1799 */
1800 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001801 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001802 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1803
1804 switch (itr_setting) {
1805 case lowest_latency:
1806 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001807 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001808 break;
1809 case low_latency:
1810 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001811 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001812 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001813 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001814 break;
1815 case bulk_latency:
1816 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001817 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001818 break;
1819 }
1820
Alexander Duyckbd198052011-06-11 01:45:08 +00001821 /* clear work counters since we have the values we need */
1822 ring_container->total_bytes = 0;
1823 ring_container->total_packets = 0;
1824
1825 /* write updated itr to ring container */
1826 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001827}
1828
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001829/**
1830 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001831 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001832 *
1833 * This function is made to be called by ethtool and by the driver
1834 * when it needs to update EITR registers at runtime. Hardware
1835 * specific quirks/differences are taken care of here.
1836 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001837void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001838{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001839 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001840 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001841 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001842 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001843
Alexander Duyckbd508172010-11-16 19:27:03 -08001844 switch (adapter->hw.mac.type) {
1845 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001846 /* must write high and low 16 bits to reset counter */
1847 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001848 break;
1849 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001850 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001851 /*
1852 * set the WDIS bit to not clear the timer bits and cause an
1853 * immediate assertion of the interrupt
1854 */
1855 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001856 break;
1857 default:
1858 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001859 }
1860 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1861}
1862
Alexander Duyckbd198052011-06-11 01:45:08 +00001863static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001864{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001865 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001866 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001867
Alexander Duyckbd198052011-06-11 01:45:08 +00001868 ixgbe_update_itr(q_vector, &q_vector->tx);
1869 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001870
Alexander Duyck08c88332011-06-11 01:45:03 +00001871 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001872
1873 switch (current_itr) {
1874 /* counts and packets in update_itr are dependent on these numbers */
1875 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001876 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001877 break;
1878 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001879 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001880 break;
1881 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001882 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001883 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001884 default:
1885 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001886 }
1887
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001888 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001889 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001890 new_itr = (10 * new_itr * q_vector->itr) /
1891 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001892
Alexander Duyckbd198052011-06-11 01:45:08 +00001893 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001894 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001895
1896 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001897 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001898}
1899
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001900/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00001901 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00001902 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001903 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001904static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001905{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001906 struct ixgbe_hw *hw = &adapter->hw;
1907 u32 eicr = adapter->interrupt_event;
1908
Alexander Duyckf0f97782011-04-22 04:08:09 +00001909 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001910 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001911
Alexander Duyckf0f97782011-04-22 04:08:09 +00001912 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1913 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1914 return;
1915
1916 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1917
Joe Perches7ca647b2010-09-07 21:35:40 +00001918 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001919 case IXGBE_DEV_ID_82599_T3_LOM:
1920 /*
1921 * Since the warning interrupt is for both ports
1922 * we don't have to check if:
1923 * - This interrupt wasn't for our port.
1924 * - We may have missed the interrupt so always have to
1925 * check if we got a LSC
1926 */
1927 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1928 !(eicr & IXGBE_EICR_LSC))
1929 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001930
Alexander Duyckf0f97782011-04-22 04:08:09 +00001931 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1932 u32 autoneg;
1933 bool link_up = false;
1934
Joe Perches7ca647b2010-09-07 21:35:40 +00001935 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1936
Alexander Duyckf0f97782011-04-22 04:08:09 +00001937 if (link_up)
1938 return;
1939 }
1940
1941 /* Check if this is not due to overtemp */
1942 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1943 return;
1944
1945 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001946 default:
1947 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1948 return;
1949 break;
1950 }
1951 e_crit(drv,
1952 "Network adapter has been stopped because it has over heated. "
1953 "Restart the computer. If the problem persists, "
1954 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001955
1956 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001957}
1958
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001959static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1960{
1961 struct ixgbe_hw *hw = &adapter->hw;
1962
1963 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1964 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001965 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001966 /* write to clear the interrupt */
1967 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1968 }
1969}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001970
Jacob Keller4f51bf72011-08-20 04:49:45 +00001971static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
1972{
1973 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1974 return;
1975
1976 switch (adapter->hw.mac.type) {
1977 case ixgbe_mac_82599EB:
1978 /*
1979 * Need to check link state so complete overtemp check
1980 * on service task
1981 */
1982 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
1983 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
1984 adapter->interrupt_event = eicr;
1985 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1986 ixgbe_service_event_schedule(adapter);
1987 return;
1988 }
1989 return;
1990 case ixgbe_mac_X540:
1991 if (!(eicr & IXGBE_EICR_TS))
1992 return;
1993 break;
1994 default:
1995 return;
1996 }
1997
1998 e_crit(drv,
1999 "Network adapter has been stopped because it has over heated. "
2000 "Restart the computer. If the problem persists, "
2001 "power off the system and replace the adapter\n");
2002}
2003
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002004static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2005{
2006 struct ixgbe_hw *hw = &adapter->hw;
2007
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002008 if (eicr & IXGBE_EICR_GPI_SDP2) {
2009 /* Clear the interrupt */
2010 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002011 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2012 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2013 ixgbe_service_event_schedule(adapter);
2014 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002015 }
2016
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002017 if (eicr & IXGBE_EICR_GPI_SDP1) {
2018 /* Clear the interrupt */
2019 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002020 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2021 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2022 ixgbe_service_event_schedule(adapter);
2023 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002024 }
2025}
2026
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002027static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2028{
2029 struct ixgbe_hw *hw = &adapter->hw;
2030
2031 adapter->lsc_int++;
2032 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2033 adapter->link_check_timeout = jiffies;
2034 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2035 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002036 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002037 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002038 }
2039}
2040
Alexander Duyckfe49f042009-06-04 16:00:09 +00002041static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2042 u64 qmask)
2043{
2044 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002045 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002046
Alexander Duyckbd508172010-11-16 19:27:03 -08002047 switch (hw->mac.type) {
2048 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002049 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002050 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2051 break;
2052 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002053 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002054 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002055 if (mask)
2056 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002057 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002058 if (mask)
2059 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2060 break;
2061 default:
2062 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002063 }
2064 /* skip the flush */
2065}
2066
2067static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002068 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002069{
2070 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002071 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002072
Alexander Duyckbd508172010-11-16 19:27:03 -08002073 switch (hw->mac.type) {
2074 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002075 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002076 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2077 break;
2078 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002079 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002080 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002081 if (mask)
2082 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002083 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002084 if (mask)
2085 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2086 break;
2087 default:
2088 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002089 }
2090 /* skip the flush */
2091}
2092
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002093/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002094 * ixgbe_irq_enable - Enable default interrupt generation settings
2095 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002096 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002097static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2098 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002099{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002100 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002101
Alexander Duyck2c4af692011-07-15 07:29:55 +00002102 /* don't reenable LSC while waiting for link */
2103 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2104 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002105
Alexander Duyck2c4af692011-07-15 07:29:55 +00002106 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002107 switch (adapter->hw.mac.type) {
2108 case ixgbe_mac_82599EB:
2109 mask |= IXGBE_EIMS_GPI_SDP0;
2110 break;
2111 case ixgbe_mac_X540:
2112 mask |= IXGBE_EIMS_TS;
2113 break;
2114 default:
2115 break;
2116 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002117 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2118 mask |= IXGBE_EIMS_GPI_SDP1;
2119 switch (adapter->hw.mac.type) {
2120 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002121 mask |= IXGBE_EIMS_GPI_SDP1;
2122 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002123 case ixgbe_mac_X540:
2124 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002125 mask |= IXGBE_EIMS_MAILBOX;
2126 break;
2127 default:
2128 break;
2129 }
2130 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2131 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2132 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002133
Alexander Duyck2c4af692011-07-15 07:29:55 +00002134 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2135 if (queues)
2136 ixgbe_irq_enable_queues(adapter, ~0);
2137 if (flush)
2138 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002139}
2140
Alexander Duyck2c4af692011-07-15 07:29:55 +00002141static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002142{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002143 struct ixgbe_adapter *adapter = data;
2144 struct ixgbe_hw *hw = &adapter->hw;
2145 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002146
Alexander Duyck2c4af692011-07-15 07:29:55 +00002147 /*
2148 * Workaround for Silicon errata. Use clear-by-write instead
2149 * of clear-by-read. Reading with EICS will return the
2150 * interrupt causes without clearing, which later be done
2151 * with the write to EICR.
2152 */
2153 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2154 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002155
Alexander Duyck2c4af692011-07-15 07:29:55 +00002156 if (eicr & IXGBE_EICR_LSC)
2157 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002158
Alexander Duyck2c4af692011-07-15 07:29:55 +00002159 if (eicr & IXGBE_EICR_MAILBOX)
2160 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002161
Alexander Duyck2c4af692011-07-15 07:29:55 +00002162 switch (hw->mac.type) {
2163 case ixgbe_mac_82599EB:
2164 case ixgbe_mac_X540:
2165 if (eicr & IXGBE_EICR_ECC)
2166 e_info(link, "Received unrecoverable ECC Err, please "
2167 "reboot\n");
2168 /* Handle Flow Director Full threshold interrupt */
2169 if (eicr & IXGBE_EICR_FLOW_DIR) {
2170 int reinit_count = 0;
2171 int i;
2172 for (i = 0; i < adapter->num_tx_queues; i++) {
2173 struct ixgbe_ring *ring = adapter->tx_ring[i];
2174 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2175 &ring->state))
2176 reinit_count++;
2177 }
2178 if (reinit_count) {
2179 /* no more flow director interrupts until after init */
2180 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2181 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2182 ixgbe_service_event_schedule(adapter);
2183 }
2184 }
2185 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002186 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002187 break;
2188 default:
2189 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002190 }
2191
Alexander Duyck2c4af692011-07-15 07:29:55 +00002192 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002193
Alexander Duyck2c4af692011-07-15 07:29:55 +00002194 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002195 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002196 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002197
Alexander Duyck2c4af692011-07-15 07:29:55 +00002198 return IRQ_HANDLED;
2199}
2200
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002201static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002202{
2203 struct ixgbe_q_vector *q_vector = data;
2204
Auke Kok9a799d72007-09-15 14:07:45 -07002205 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002206
2207 if (q_vector->rx.ring || q_vector->tx.ring)
2208 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002209
2210 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002211}
2212
Auke Kok9a799d72007-09-15 14:07:45 -07002213/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002214 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2215 * @adapter: board private structure
2216 *
2217 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2218 * interrupts from the kernel.
2219 **/
2220static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2221{
2222 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002223 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2224 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002225 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002226
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002227 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002228 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002229 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002230
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002231 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002232 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002233 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002234 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002235 } else if (q_vector->rx.ring) {
2236 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2237 "%s-%s-%d", netdev->name, "rx", ri++);
2238 } else if (q_vector->tx.ring) {
2239 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2240 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002241 } else {
2242 /* skip this unused q_vector */
2243 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002244 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002245 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2246 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002247 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002248 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002249 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002250 goto free_queue_irqs;
2251 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002252 /* If Flow Director is enabled, set interrupt affinity */
2253 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2254 /* assign the mask for this irq */
2255 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002256 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002257 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002258 }
2259
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002260 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002261 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002262 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002263 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002264 goto free_queue_irqs;
2265 }
2266
2267 return 0;
2268
2269free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002270 while (vector) {
2271 vector--;
2272 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2273 NULL);
2274 free_irq(adapter->msix_entries[vector].vector,
2275 adapter->q_vector[vector]);
2276 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002277 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2278 pci_disable_msix(adapter->pdev);
2279 kfree(adapter->msix_entries);
2280 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002281 return err;
2282}
2283
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002284/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002285 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002286 * @irq: interrupt number
2287 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002288 **/
2289static irqreturn_t ixgbe_intr(int irq, void *data)
2290{
Alexander Duycka65151b2011-05-27 05:31:32 +00002291 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002292 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002293 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002294 u32 eicr;
2295
Don Skidmore54037502009-02-21 15:42:56 -08002296 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002297 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002298 * before the read of EICR.
2299 */
2300 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2301
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002302 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002303 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002304 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002305 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002306 /*
2307 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002308 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002309 * have disabled interrupts due to EIAM
2310 * finish the workaround of silicon errata on 82598. Unmask
2311 * the interrupt that we masked before the EICR read.
2312 */
2313 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2314 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002315 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002316 }
Auke Kok9a799d72007-09-15 14:07:45 -07002317
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002318 if (eicr & IXGBE_EICR_LSC)
2319 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002320
Alexander Duyckbd508172010-11-16 19:27:03 -08002321 switch (hw->mac.type) {
2322 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002323 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002324 /* Fall through */
2325 case ixgbe_mac_X540:
2326 if (eicr & IXGBE_EICR_ECC)
2327 e_info(link, "Received unrecoverable ECC err, please "
2328 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002329 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002330 break;
2331 default:
2332 break;
2333 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002334
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002335 ixgbe_check_fan_failure(adapter, eicr);
2336
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002337 /* would disable interrupts here but EIAM disabled it */
2338 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002339
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002340 /*
2341 * re-enable link(maybe) and non-queue interrupts, no flush.
2342 * ixgbe_poll will re-enable the queue interrupts
2343 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002344 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2345 ixgbe_irq_enable(adapter, false, false);
2346
Auke Kok9a799d72007-09-15 14:07:45 -07002347 return IRQ_HANDLED;
2348}
2349
2350/**
2351 * ixgbe_request_irq - initialize interrupts
2352 * @adapter: board private structure
2353 *
2354 * Attempts to configure interrupts using the best available
2355 * capabilities of the hardware and kernel.
2356 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002357static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002358{
2359 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002360 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002361
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002362 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002363 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002364 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002365 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151b2011-05-27 05:31:32 +00002366 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002367 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002368 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151b2011-05-27 05:31:32 +00002369 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002370
Alexander Duyckde88eee2012-02-08 07:49:59 +00002371 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002372 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002373
Auke Kok9a799d72007-09-15 14:07:45 -07002374 return err;
2375}
2376
2377static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2378{
Auke Kok9a799d72007-09-15 14:07:45 -07002379 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002380 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002381
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002382 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002383 i = q_vectors - 1;
Alexander Duycka65151b2011-05-27 05:31:32 +00002384 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002385 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002386
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002387 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002388 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002389 if (!adapter->q_vector[i]->rx.ring &&
2390 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002391 continue;
2392
Alexander Duyck207867f2011-07-15 03:05:37 +00002393 /* clear the affinity_mask in the IRQ descriptor */
2394 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2395 NULL);
2396
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002397 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002398 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002399 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002400 } else {
Alexander Duycka65151b2011-05-27 05:31:32 +00002401 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002402 }
2403}
2404
2405/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002406 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2407 * @adapter: board private structure
2408 **/
2409static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2410{
Alexander Duyckbd508172010-11-16 19:27:03 -08002411 switch (adapter->hw.mac.type) {
2412 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002413 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002414 break;
2415 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002416 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002417 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2418 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002419 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002420 break;
2421 default:
2422 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002423 }
2424 IXGBE_WRITE_FLUSH(&adapter->hw);
2425 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2426 int i;
2427 for (i = 0; i < adapter->num_msix_vectors; i++)
2428 synchronize_irq(adapter->msix_entries[i].vector);
2429 } else {
2430 synchronize_irq(adapter->pdev->irq);
2431 }
2432}
2433
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002434/**
Auke Kok9a799d72007-09-15 14:07:45 -07002435 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2436 *
2437 **/
2438static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2439{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002440 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002441
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002442 /* rx/tx vector */
2443 if (adapter->rx_itr_setting == 1)
2444 q_vector->itr = IXGBE_20K_ITR;
2445 else
2446 q_vector->itr = adapter->rx_itr_setting;
2447
2448 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002449
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002450 ixgbe_set_ivar(adapter, 0, 0, 0);
2451 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002452
Emil Tantilov396e7992010-07-01 20:05:12 +00002453 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002454}
2455
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002456/**
2457 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2458 * @adapter: board private structure
2459 * @ring: structure containing ring specific data
2460 *
2461 * Configure the Tx descriptor ring after a reset.
2462 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002463void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2464 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002465{
2466 struct ixgbe_hw *hw = &adapter->hw;
2467 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002468 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002469 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002470 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002471
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002472 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002473 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002474 IXGBE_WRITE_FLUSH(hw);
2475
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002476 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002477 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002478 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2479 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2480 ring->count * sizeof(union ixgbe_adv_tx_desc));
2481 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2482 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002483 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002484
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002485 /*
2486 * set WTHRESH to encourage burst writeback, it should not be set
2487 * higher than 1 when ITR is 0 as it could cause false TX hangs
2488 *
2489 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2490 * to or less than the number of on chip descriptors, which is
2491 * currently 40.
2492 */
Alexander Duycke954b372012-02-08 07:49:38 +00002493 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002494 txdctl |= (1 << 16); /* WTHRESH = 1 */
2495 else
2496 txdctl |= (8 << 16); /* WTHRESH = 8 */
2497
Alexander Duycke954b372012-02-08 07:49:38 +00002498 /*
2499 * Setting PTHRESH to 32 both improves performance
2500 * and avoids a TX hang with DFP enabled
2501 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002502 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2503 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002504
2505 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002506 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2507 adapter->atr_sample_rate) {
2508 ring->atr_sample_rate = adapter->atr_sample_rate;
2509 ring->atr_count = 0;
2510 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2511 } else {
2512 ring->atr_sample_rate = 0;
2513 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002514
John Fastabendc84d3242010-11-16 19:27:12 -08002515 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2516
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002517 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002518 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2519
Alexander Duyckb2d96e02012-02-07 08:14:33 +00002520 netdev_tx_reset_queue(txring_txq(ring));
2521
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002522 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2523 if (hw->mac.type == ixgbe_mac_82598EB &&
2524 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2525 return;
2526
2527 /* poll to verify queue is enabled */
2528 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002529 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002530 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2531 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2532 if (!wait_loop)
2533 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002534}
2535
Alexander Duyck120ff942010-08-19 13:34:50 +00002536static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2537{
2538 struct ixgbe_hw *hw = &adapter->hw;
2539 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002540 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002541 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002542
2543 if (hw->mac.type == ixgbe_mac_82598EB)
2544 return;
2545
2546 /* disable the arbiter while setting MTQC */
2547 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2548 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2549 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2550
2551 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002552 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002553 case (IXGBE_FLAG_SRIOV_ENABLED):
2554 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2555 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2556 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002557 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002558 if (!tcs)
2559 reg = IXGBE_MTQC_64Q_1PB;
2560 else if (tcs <= 4)
2561 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2562 else
2563 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2564
2565 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2566
2567 /* Enable Security TX Buffer IFG for multiple pb */
2568 if (tcs) {
2569 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2570 reg |= IXGBE_SECTX_DCB;
2571 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2572 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002573 break;
2574 }
2575
2576 /* re-enable the arbiter */
2577 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2578 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2579}
2580
Auke Kok9a799d72007-09-15 14:07:45 -07002581/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002582 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002583 * @adapter: board private structure
2584 *
2585 * Configure the Tx unit of the MAC after a reset.
2586 **/
2587static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2588{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002589 struct ixgbe_hw *hw = &adapter->hw;
2590 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002591 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002592
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002593 ixgbe_setup_mtqc(adapter);
2594
2595 if (hw->mac.type != ixgbe_mac_82598EB) {
2596 /* DMATXCTL.EN must be before Tx queues are enabled */
2597 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2598 dmatxctl |= IXGBE_DMATXCTL_TE;
2599 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2600 }
2601
Auke Kok9a799d72007-09-15 14:07:45 -07002602 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002603 for (i = 0; i < adapter->num_tx_queues; i++)
2604 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002605}
2606
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002607#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002608
Yi Zoua6616b42009-08-06 13:05:23 +00002609static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002610 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002611{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002612 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002613 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002614
Alexander Duyckbd508172010-11-16 19:27:03 -08002615 switch (adapter->hw.mac.type) {
2616 case ixgbe_mac_82598EB: {
2617 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2618 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002619 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002620 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002621 break;
2622 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002623 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002624 default:
2625 break;
2626 }
2627
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002628 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002629
2630 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2631 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002632 if (adapter->num_vfs)
2633 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002634
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002635 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2636 IXGBE_SRRCTL_BSIZEHDR_MASK;
2637
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002638 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002639#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2640 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2641#else
2642 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2643#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002644 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002645 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002646 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2647 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002648 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002649 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002650
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002651 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002652}
2653
Alexander Duyck05abb122010-08-19 13:35:41 +00002654static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002655{
Alexander Duyck05abb122010-08-19 13:35:41 +00002656 struct ixgbe_hw *hw = &adapter->hw;
2657 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002658 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2659 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002660 u32 mrqc = 0, reta = 0;
2661 u32 rxcsum;
2662 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002663 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002664 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2665
2666 if (tcs)
2667 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002668
Alexander Duyck05abb122010-08-19 13:35:41 +00002669 /* Fill out hash function seeds */
2670 for (i = 0; i < 10; i++)
2671 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002672
Alexander Duyck05abb122010-08-19 13:35:41 +00002673 /* Fill out redirection table */
2674 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002675 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002676 j = 0;
2677 /* reta = 4-byte sliding window of
2678 * 0x00..(indices-1)(indices-1)00..etc. */
2679 reta = (reta << 8) | (j * 0x11);
2680 if ((i & 3) == 3)
2681 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2682 }
2683
2684 /* Disable indicating checksum in descriptor, enables RSS hash */
2685 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2686 rxcsum |= IXGBE_RXCSUM_PCSD;
2687 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2688
John Fastabend8b1c0b22011-05-03 02:26:48 +00002689 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2690 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002691 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002692 } else {
2693 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2694 | IXGBE_FLAG_SRIOV_ENABLED);
2695
2696 switch (mask) {
2697 case (IXGBE_FLAG_RSS_ENABLED):
2698 if (!tcs)
2699 mrqc = IXGBE_MRQC_RSSEN;
2700 else if (tcs <= 4)
2701 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2702 else
2703 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2704 break;
2705 case (IXGBE_FLAG_SRIOV_ENABLED):
2706 mrqc = IXGBE_MRQC_VMDQEN;
2707 break;
2708 default:
2709 break;
2710 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002711 }
2712
Alexander Duyck05abb122010-08-19 13:35:41 +00002713 /* Perform hash on these packet types */
2714 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2715 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2716 | IXGBE_MRQC_RSS_FIELD_IPV6
2717 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2718
2719 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002720}
2721
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002722/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002723 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2724 * @adapter: address of board private structure
2725 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002726 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002727static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002728 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002729{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002730 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002731 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002732 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002733 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002734
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002735 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002736 return;
2737
2738 rx_buf_len = ring->rx_buf_len;
2739 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002740 rscctrl |= IXGBE_RSCCTL_RSCEN;
2741 /*
2742 * we must limit the number of descriptors so that the
2743 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00002744 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002745 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002746 if (ring_is_ps_enabled(ring)) {
Alexander Duyck642c6802011-11-10 09:09:17 +00002747#if (PAGE_SIZE < 8192)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002748 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck642c6802011-11-10 09:09:17 +00002749#elif (PAGE_SIZE < 16384)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002750 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
Alexander Duyck642c6802011-11-10 09:09:17 +00002751#elif (PAGE_SIZE < 32768)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002752 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2753#else
2754 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2755#endif
2756 } else {
Alexander Duyck642c6802011-11-10 09:09:17 +00002757 if (rx_buf_len <= IXGBE_RXBUFFER_4K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002758 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck642c6802011-11-10 09:09:17 +00002759 else if (rx_buf_len <= IXGBE_RXBUFFER_8K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002760 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2761 else
2762 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2763 }
Alexander Duyck73670962010-08-19 13:38:34 +00002764 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002765}
2766
Alexander Duyck9e10e042010-08-19 13:40:06 +00002767/**
2768 * ixgbe_set_uta - Set unicast filter table address
2769 * @adapter: board private structure
2770 *
2771 * The unicast table address is a register array of 32-bit registers.
2772 * The table is meant to be used in a way similar to how the MTA is used
2773 * however due to certain limitations in the hardware it is necessary to
2774 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2775 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2776 **/
2777static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2778{
2779 struct ixgbe_hw *hw = &adapter->hw;
2780 int i;
2781
2782 /* The UTA table only exists on 82599 hardware and newer */
2783 if (hw->mac.type < ixgbe_mac_82599EB)
2784 return;
2785
2786 /* we only need to do this if VMDq is enabled */
2787 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2788 return;
2789
2790 for (i = 0; i < 128; i++)
2791 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2792}
2793
2794#define IXGBE_MAX_RX_DESC_POLL 10
2795static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2796 struct ixgbe_ring *ring)
2797{
2798 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002799 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2800 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002801 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002802
2803 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2804 if (hw->mac.type == ixgbe_mac_82598EB &&
2805 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2806 return;
2807
2808 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002809 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002810 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2811 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2812
2813 if (!wait_loop) {
2814 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2815 "the polling period\n", reg_idx);
2816 }
2817}
2818
Yi Zou2d39d572011-01-06 14:29:56 +00002819void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2820 struct ixgbe_ring *ring)
2821{
2822 struct ixgbe_hw *hw = &adapter->hw;
2823 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2824 u32 rxdctl;
2825 u8 reg_idx = ring->reg_idx;
2826
2827 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2828 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2829
2830 /* write value back with RXDCTL.ENABLE bit cleared */
2831 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2832
2833 if (hw->mac.type == ixgbe_mac_82598EB &&
2834 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2835 return;
2836
2837 /* the hardware may take up to 100us to really disable the rx queue */
2838 do {
2839 udelay(10);
2840 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2841 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2842
2843 if (!wait_loop) {
2844 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2845 "the polling period\n", reg_idx);
2846 }
2847}
2848
Alexander Duyck84418e32010-08-19 13:40:54 +00002849void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2850 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002851{
2852 struct ixgbe_hw *hw = &adapter->hw;
2853 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002854 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002855 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002856
Alexander Duyck9e10e042010-08-19 13:40:06 +00002857 /* disable queue to avoid issues while updating state */
2858 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002859 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002860
Alexander Duyckacd37172010-08-19 13:36:05 +00002861 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2862 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2863 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2864 ring->count * sizeof(union ixgbe_adv_rx_desc));
2865 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2866 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002867 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002868
2869 ixgbe_configure_srrctl(adapter, ring);
2870 ixgbe_configure_rscctl(adapter, ring);
2871
Greg Rosee9f98072011-01-26 01:06:07 +00002872 /* If operating in IOV mode set RLPML for X540 */
2873 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2874 hw->mac.type == ixgbe_mac_X540) {
2875 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2876 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2877 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2878 }
2879
Alexander Duyck9e10e042010-08-19 13:40:06 +00002880 if (hw->mac.type == ixgbe_mac_82598EB) {
2881 /*
2882 * enable cache line friendly hardware writes:
2883 * PTHRESH=32 descriptors (half the internal cache),
2884 * this also removes ugly rx_no_buffer_count increment
2885 * HTHRESH=4 descriptors (to minimize latency on fetch)
2886 * WTHRESH=8 burst writeback up to two cache lines
2887 */
2888 rxdctl &= ~0x3FFFFF;
2889 rxdctl |= 0x080420;
2890 }
2891
2892 /* enable receive descriptor ring */
2893 rxdctl |= IXGBE_RXDCTL_ENABLE;
2894 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2895
2896 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002897 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002898}
2899
Alexander Duyck48654522010-08-19 13:36:27 +00002900static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2901{
2902 struct ixgbe_hw *hw = &adapter->hw;
2903 int p;
2904
2905 /* PSRTYPE must be initialized in non 82598 adapters */
2906 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002907 IXGBE_PSRTYPE_UDPHDR |
2908 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002909 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002910 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002911
2912 if (hw->mac.type == ixgbe_mac_82598EB)
2913 return;
2914
2915 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2916 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2917
2918 for (p = 0; p < adapter->num_rx_pools; p++)
2919 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2920 psrtype);
2921}
2922
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002923static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2924{
2925 struct ixgbe_hw *hw = &adapter->hw;
2926 u32 gcr_ext;
2927 u32 vt_reg_bits;
2928 u32 reg_offset, vf_shift;
2929 u32 vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00002930 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002931
2932 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2933 return;
2934
2935 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2936 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2937 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2938 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2939
2940 vf_shift = adapter->num_vfs % 32;
Greg Rose4cd69232012-01-25 07:59:37 +00002941 reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002942
2943 /* Enable only the PF's pool for Tx/Rx */
2944 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2945 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2946 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2947 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2948 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2949
2950 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2951 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2952
2953 /*
2954 * Set up VF register offsets for selected VT Mode,
2955 * i.e. 32 or 64 VFs for SR-IOV
2956 */
2957 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2958 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2959 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2960 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2961
2962 /* enable Tx loopback for VF/PF communication */
2963 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00002964 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb152011-05-13 01:33:48 +00002965 hw->mac.ops.set_mac_anti_spoofing(hw,
Greg Rosede4c7f62011-09-29 05:57:33 +00002966 (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00002967 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00002968 /* For VFs that have spoof checking turned off */
2969 for (i = 0; i < adapter->num_vfs; i++) {
2970 if (!adapter->vfinfo[i].spoofchk_enabled)
2971 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
2972 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002973}
2974
Alexander Duyck477de6e2010-08-19 13:38:11 +00002975static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002976{
Auke Kok9a799d72007-09-15 14:07:45 -07002977 struct ixgbe_hw *hw = &adapter->hw;
2978 struct net_device *netdev = adapter->netdev;
2979 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002980 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002981 struct ixgbe_ring *rx_ring;
2982 int i;
2983 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002984
Auke Kok9a799d72007-09-15 14:07:45 -07002985 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00002986 /* On by default */
2987 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2988
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002989 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00002990 if (adapter->num_vfs)
2991 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2992
2993 /* Disable packet split due to 82599 erratum #45 */
2994 if (hw->mac.type == ixgbe_mac_82599EB)
2995 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002996
Alexander Duyck477de6e2010-08-19 13:38:11 +00002997#ifdef IXGBE_FCOE
2998 /* adjust max frame to be able to do baby jumbo for FCoE */
2999 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3000 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3001 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3002
3003#endif /* IXGBE_FCOE */
3004 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3005 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3006 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3007 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3008
3009 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003010 }
3011
Alexander Duyck919e78a2011-08-26 09:52:38 +00003012 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
3013 max_frame += VLAN_HLEN;
3014
3015 /* Set the RX buffer length according to the mode */
3016 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3017 rx_buf_len = IXGBE_RX_HDR_SIZE;
3018 } else {
3019 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
3020 (netdev->mtu <= ETH_DATA_LEN))
3021 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3022 /*
3023 * Make best use of allocation by using all but 1K of a
3024 * power of 2 allocation that will be used for skb->head.
3025 */
3026 else if (max_frame <= IXGBE_RXBUFFER_3K)
3027 rx_buf_len = IXGBE_RXBUFFER_3K;
3028 else if (max_frame <= IXGBE_RXBUFFER_7K)
3029 rx_buf_len = IXGBE_RXBUFFER_7K;
3030 else if (max_frame <= IXGBE_RXBUFFER_15K)
3031 rx_buf_len = IXGBE_RXBUFFER_15K;
3032 else
3033 rx_buf_len = IXGBE_MAX_RXBUFFER;
3034 }
3035
Auke Kok9a799d72007-09-15 14:07:45 -07003036 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003037 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3038 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003039 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3040
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003041 /*
3042 * Setup the HW Rx Head and Tail Descriptor Pointers and
3043 * the Base and Length of the Rx Descriptor Ring
3044 */
Auke Kok9a799d72007-09-15 14:07:45 -07003045 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003046 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003047 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003048
Yi Zou6e455b892009-08-06 13:05:44 +00003049 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003050 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003051 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003052 clear_ring_ps_enabled(rx_ring);
3053
3054 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3055 set_ring_rsc_enabled(rx_ring);
3056 else
3057 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003058
Yi Zou63f39bd2009-05-17 12:34:35 +00003059#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003060 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003061 struct ixgbe_ring_feature *f;
3062 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003063 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003064 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003065 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3066 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003067 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003068 } else if (!ring_is_rsc_enabled(rx_ring) &&
3069 !ring_is_ps_enabled(rx_ring)) {
3070 rx_ring->rx_buf_len =
3071 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003072 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003073 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003074#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003075 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003076}
3077
Alexander Duyck73670962010-08-19 13:38:34 +00003078static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3079{
3080 struct ixgbe_hw *hw = &adapter->hw;
3081 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3082
3083 switch (hw->mac.type) {
3084 case ixgbe_mac_82598EB:
3085 /*
3086 * For VMDq support of different descriptor types or
3087 * buffer sizes through the use of multiple SRRCTL
3088 * registers, RDRXCTL.MVMEN must be set to 1
3089 *
3090 * also, the manual doesn't mention it clearly but DCA hints
3091 * will only use queue 0's tags unless this bit is set. Side
3092 * effects of setting this bit are only that SRRCTL must be
3093 * fully programmed [0..15]
3094 */
3095 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3096 break;
3097 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003098 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003099 /* Disable RSC for ACK packets */
3100 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3101 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3102 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3103 /* hardware requires some bits to be set by default */
3104 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3105 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3106 break;
3107 default:
3108 /* We should do nothing since we don't know this hardware */
3109 return;
3110 }
3111
3112 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3113}
3114
Alexander Duyck477de6e2010-08-19 13:38:11 +00003115/**
3116 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3117 * @adapter: board private structure
3118 *
3119 * Configure the Rx unit of the MAC after a reset.
3120 **/
3121static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3122{
3123 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003124 int i;
3125 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003126
3127 /* disable receives while setting up the descriptors */
3128 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3129 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3130
3131 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003132 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003133
Alexander Duyck9e10e042010-08-19 13:40:06 +00003134 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003135 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003136
Alexander Duyck9e10e042010-08-19 13:40:06 +00003137 ixgbe_set_uta(adapter);
3138
Alexander Duyck477de6e2010-08-19 13:38:11 +00003139 /* set_rx_buffer_len must be called before ring initialization */
3140 ixgbe_set_rx_buffer_len(adapter);
3141
3142 /*
3143 * Setup the HW Rx Head and Tail Descriptor Pointers and
3144 * the Base and Length of the Rx Descriptor Ring
3145 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003146 for (i = 0; i < adapter->num_rx_queues; i++)
3147 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003148
Alexander Duyck9e10e042010-08-19 13:40:06 +00003149 /* disable drop enable for 82598 parts */
3150 if (hw->mac.type == ixgbe_mac_82598EB)
3151 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3152
3153 /* enable all receives */
3154 rxctrl |= IXGBE_RXCTRL_RXEN;
3155 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003156}
3157
Jiri Pirko8e586132011-12-08 19:52:37 -05003158static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003159{
3160 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003161 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003162 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003163
3164 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003165 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003166 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003167
3168 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003169}
3170
Jiri Pirko8e586132011-12-08 19:52:37 -05003171static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003172{
3173 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003174 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003175 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003176
Auke Kok9a799d72007-09-15 14:07:45 -07003177 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003178 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003179 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003180
3181 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003182}
3183
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003184/**
3185 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3186 * @adapter: driver data
3187 */
3188static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3189{
3190 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003191 u32 vlnctrl;
3192
3193 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3194 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3195 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3196}
3197
3198/**
3199 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3200 * @adapter: driver data
3201 */
3202static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3203{
3204 struct ixgbe_hw *hw = &adapter->hw;
3205 u32 vlnctrl;
3206
3207 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3208 vlnctrl |= IXGBE_VLNCTRL_VFE;
3209 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3210 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3211}
3212
3213/**
3214 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3215 * @adapter: driver data
3216 */
3217static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3218{
3219 struct ixgbe_hw *hw = &adapter->hw;
3220 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003221 int i, j;
3222
3223 switch (hw->mac.type) {
3224 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003225 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3226 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003227 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3228 break;
3229 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003230 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003231 for (i = 0; i < adapter->num_rx_queues; i++) {
3232 j = adapter->rx_ring[i]->reg_idx;
3233 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3234 vlnctrl &= ~IXGBE_RXDCTL_VME;
3235 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3236 }
3237 break;
3238 default:
3239 break;
3240 }
3241}
3242
3243/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003244 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003245 * @adapter: driver data
3246 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003247static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003248{
3249 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003250 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003251 int i, j;
3252
3253 switch (hw->mac.type) {
3254 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003255 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3256 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003257 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3258 break;
3259 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003260 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003261 for (i = 0; i < adapter->num_rx_queues; i++) {
3262 j = adapter->rx_ring[i]->reg_idx;
3263 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3264 vlnctrl |= IXGBE_RXDCTL_VME;
3265 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3266 }
3267 break;
3268 default:
3269 break;
3270 }
3271}
3272
Auke Kok9a799d72007-09-15 14:07:45 -07003273static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3274{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003275 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003276
Jesse Grossf62bbb52010-10-20 13:56:10 +00003277 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3278
3279 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3280 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003281}
3282
3283/**
Alexander Duyck28500622010-06-15 09:25:48 +00003284 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3285 * @netdev: network interface device structure
3286 *
3287 * Writes unicast address list to the RAR table.
3288 * Returns: -ENOMEM on failure/insufficient address space
3289 * 0 on no addresses written
3290 * X on writing X addresses to the RAR table
3291 **/
3292static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3293{
3294 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3295 struct ixgbe_hw *hw = &adapter->hw;
3296 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb152011-05-13 01:33:48 +00003297 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003298 int count = 0;
3299
3300 /* return ENOMEM indicating insufficient memory for addresses */
3301 if (netdev_uc_count(netdev) > rar_entries)
3302 return -ENOMEM;
3303
3304 if (!netdev_uc_empty(netdev) && rar_entries) {
3305 struct netdev_hw_addr *ha;
3306 /* return error if we do not support writing to RAR table */
3307 if (!hw->mac.ops.set_rar)
3308 return -ENOMEM;
3309
3310 netdev_for_each_uc_addr(ha, netdev) {
3311 if (!rar_entries)
3312 break;
3313 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3314 vfn, IXGBE_RAH_AV);
3315 count++;
3316 }
3317 }
3318 /* write the addresses in reverse order to avoid write combining */
3319 for (; rar_entries > 0 ; rar_entries--)
3320 hw->mac.ops.clear_rar(hw, rar_entries);
3321
3322 return count;
3323}
3324
3325/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003326 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003327 * @netdev: network interface device structure
3328 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003329 * The set_rx_method entry point is called whenever the unicast/multicast
3330 * address list or the network interface flags are updated. This routine is
3331 * responsible for configuring the hardware for proper unicast, multicast and
3332 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003333 **/
Greg Rose7f870472010-01-09 02:25:29 +00003334void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003335{
3336 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3337 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003338 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3339 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003340
3341 /* Check for Promiscuous and All Multicast modes */
3342
3343 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3344
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003345 /* set all bits that we expect to always be set */
3346 fctrl |= IXGBE_FCTRL_BAM;
3347 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3348 fctrl |= IXGBE_FCTRL_PMCF;
3349
Alexander Duyck28500622010-06-15 09:25:48 +00003350 /* clear the bits we are changing the status of */
3351 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3352
Auke Kok9a799d72007-09-15 14:07:45 -07003353 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003354 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003355 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003356 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003357 /* don't hardware filter vlans in promisc mode */
3358 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003359 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003360 if (netdev->flags & IFF_ALLMULTI) {
3361 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003362 vmolr |= IXGBE_VMOLR_MPE;
3363 } else {
3364 /*
3365 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003366 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003367 * that we can at least receive multicast traffic
3368 */
3369 hw->mac.ops.update_mc_addr_list(hw, netdev);
3370 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003371 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003372 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003373 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003374 /*
3375 * Write addresses to available RAR registers, if there is not
3376 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003377 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003378 */
3379 count = ixgbe_write_uc_addr_list(netdev);
3380 if (count < 0) {
3381 fctrl |= IXGBE_FCTRL_UPE;
3382 vmolr |= IXGBE_VMOLR_ROPE;
3383 }
3384 }
3385
3386 if (adapter->num_vfs) {
3387 ixgbe_restore_vf_multicasts(adapter);
3388 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3389 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3390 IXGBE_VMOLR_ROPE);
3391 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003392 }
3393
3394 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003395
3396 if (netdev->features & NETIF_F_HW_VLAN_RX)
3397 ixgbe_vlan_strip_enable(adapter);
3398 else
3399 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003400}
3401
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003402static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3403{
3404 int q_idx;
3405 struct ixgbe_q_vector *q_vector;
3406 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3407
3408 /* legacy and MSI only use one vector */
3409 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3410 q_vectors = 1;
3411
3412 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003413 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003414 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003415 }
3416}
3417
3418static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3419{
3420 int q_idx;
3421 struct ixgbe_q_vector *q_vector;
3422 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3423
3424 /* legacy and MSI only use one vector */
3425 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3426 q_vectors = 1;
3427
3428 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003429 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003430 napi_disable(&q_vector->napi);
3431 }
3432}
3433
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003434#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003435/*
3436 * ixgbe_configure_dcb - Configure DCB hardware
3437 * @adapter: ixgbe adapter struct
3438 *
3439 * This is called by the driver on open to configure the DCB hardware.
3440 * This is also called by the gennetlink interface when reconfiguring
3441 * the DCB state.
3442 */
3443static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3444{
3445 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003446 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003447
Alexander Duyck67ebd792010-08-19 13:34:04 +00003448 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3449 if (hw->mac.type == ixgbe_mac_82598EB)
3450 netif_set_gso_max_size(adapter->netdev, 65536);
3451 return;
3452 }
3453
3454 if (hw->mac.type == ixgbe_mac_82598EB)
3455 netif_set_gso_max_size(adapter->netdev, 32768);
3456
Alexander Duyck2f90b862008-11-20 20:52:10 -08003457
Alexander Duyck2f90b862008-11-20 20:52:10 -08003458 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003459 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003460
Alexander Duyck2f90b862008-11-20 20:52:10 -08003461 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003462
John Fastabendb1208182011-10-15 05:00:10 +00003463#ifdef IXGBE_FCOE
3464 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3465 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3466#endif
3467
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003468 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003469 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003470 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3471 DCB_TX_CONFIG);
3472 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3473 DCB_RX_CONFIG);
3474 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003475 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3476 ixgbe_dcb_hw_ets(&adapter->hw,
3477 adapter->ixgbe_ieee_ets,
3478 max_frame);
3479 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3480 adapter->ixgbe_ieee_pfc->pfc_en,
3481 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003482 }
John Fastabend8187cd42011-02-23 05:58:08 +00003483
3484 /* Enable RSS Hash per TC */
3485 if (hw->mac.type != ixgbe_mac_82598EB) {
3486 int i;
3487 u32 reg = 0;
3488
3489 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3490 u8 msb = 0;
3491 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3492
3493 while (cnt >>= 1)
3494 msb++;
3495
3496 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3497 }
3498 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3499 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003500}
John Fastabend9da712d2011-08-23 03:14:22 +00003501#endif
3502
3503/* Additional bittime to account for IXGBE framing */
3504#define IXGBE_ETH_FRAMING 20
3505
3506/*
3507 * ixgbe_hpbthresh - calculate high water mark for flow control
3508 *
3509 * @adapter: board private structure to calculate for
3510 * @pb - packet buffer to calculate
3511 */
3512static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3513{
3514 struct ixgbe_hw *hw = &adapter->hw;
3515 struct net_device *dev = adapter->netdev;
3516 int link, tc, kb, marker;
3517 u32 dv_id, rx_pba;
3518
3519 /* Calculate max LAN frame size */
3520 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3521
3522#ifdef IXGBE_FCOE
3523 /* FCoE traffic class uses FCOE jumbo frames */
3524 if (dev->features & NETIF_F_FCOE_MTU) {
3525 int fcoe_pb = 0;
3526
3527#ifdef CONFIG_IXGBE_DCB
3528 fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003529
3530#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003531 if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3532 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3533 }
3534#endif
3535
3536 /* Calculate delay value for device */
3537 switch (hw->mac.type) {
3538 case ixgbe_mac_X540:
3539 dv_id = IXGBE_DV_X540(link, tc);
3540 break;
3541 default:
3542 dv_id = IXGBE_DV(link, tc);
3543 break;
3544 }
3545
3546 /* Loopback switch introduces additional latency */
3547 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3548 dv_id += IXGBE_B2BT(tc);
3549
3550 /* Delay value is calculated in bit times convert to KB */
3551 kb = IXGBE_BT2KB(dv_id);
3552 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3553
3554 marker = rx_pba - kb;
3555
3556 /* It is possible that the packet buffer is not large enough
3557 * to provide required headroom. In this case throw an error
3558 * to user and a do the best we can.
3559 */
3560 if (marker < 0) {
3561 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3562 "headroom to support flow control."
3563 "Decrease MTU or number of traffic classes\n", pb);
3564 marker = tc + 1;
3565 }
3566
3567 return marker;
3568}
3569
3570/*
3571 * ixgbe_lpbthresh - calculate low water mark for for flow control
3572 *
3573 * @adapter: board private structure to calculate for
3574 * @pb - packet buffer to calculate
3575 */
3576static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3577{
3578 struct ixgbe_hw *hw = &adapter->hw;
3579 struct net_device *dev = adapter->netdev;
3580 int tc;
3581 u32 dv_id;
3582
3583 /* Calculate max LAN frame size */
3584 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3585
3586 /* Calculate delay value for device */
3587 switch (hw->mac.type) {
3588 case ixgbe_mac_X540:
3589 dv_id = IXGBE_LOW_DV_X540(tc);
3590 break;
3591 default:
3592 dv_id = IXGBE_LOW_DV(tc);
3593 break;
3594 }
3595
3596 /* Delay value is calculated in bit times convert to KB */
3597 return IXGBE_BT2KB(dv_id);
3598}
3599
3600/*
3601 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3602 */
3603static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3604{
3605 struct ixgbe_hw *hw = &adapter->hw;
3606 int num_tc = netdev_get_num_tc(adapter->netdev);
3607 int i;
3608
3609 if (!num_tc)
3610 num_tc = 1;
3611
3612 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3613
3614 for (i = 0; i < num_tc; i++) {
3615 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3616
3617 /* Low water marks must not be larger than high water marks */
3618 if (hw->fc.low_water > hw->fc.high_water[i])
3619 hw->fc.low_water = 0;
3620 }
3621}
John Fastabend80605c652011-05-02 12:34:10 +00003622
3623static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3624{
John Fastabend80605c652011-05-02 12:34:10 +00003625 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003626 int hdrm;
3627 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003628
3629 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3630 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003631 hdrm = 32 << adapter->fdir_pballoc;
3632 else
3633 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003634
Alexander Duyckf7e10272011-07-21 00:40:35 +00003635 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003636 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003637}
3638
Alexander Duycke4911d52011-05-11 07:18:52 +00003639static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3640{
3641 struct ixgbe_hw *hw = &adapter->hw;
3642 struct hlist_node *node, *node2;
3643 struct ixgbe_fdir_filter *filter;
3644
3645 spin_lock(&adapter->fdir_perfect_lock);
3646
3647 if (!hlist_empty(&adapter->fdir_filter_list))
3648 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3649
3650 hlist_for_each_entry_safe(filter, node, node2,
3651 &adapter->fdir_filter_list, fdir_node) {
3652 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003653 &filter->filter,
3654 filter->sw_idx,
3655 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3656 IXGBE_FDIR_DROP_QUEUE :
3657 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003658 }
3659
3660 spin_unlock(&adapter->fdir_perfect_lock);
3661}
3662
Auke Kok9a799d72007-09-15 14:07:45 -07003663static void ixgbe_configure(struct ixgbe_adapter *adapter)
3664{
John Fastabend80605c652011-05-02 12:34:10 +00003665 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003666#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003667 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003668#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003669
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003670 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003671 ixgbe_restore_vlan(adapter);
3672
Yi Zoueacd73f2009-05-13 13:11:06 +00003673#ifdef IXGBE_FCOE
3674 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3675 ixgbe_configure_fcoe(adapter);
3676
3677#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003678 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003679 ixgbe_init_fdir_signature_82599(&adapter->hw,
3680 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003681 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3682 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3683 adapter->fdir_pballoc);
3684 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003685 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003686
Alexander Duyck933d41f2010-09-07 21:34:29 +00003687 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003688
Auke Kok9a799d72007-09-15 14:07:45 -07003689 ixgbe_configure_tx(adapter);
3690 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003691}
3692
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003693static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3694{
3695 switch (hw->phy.type) {
3696 case ixgbe_phy_sfp_avago:
3697 case ixgbe_phy_sfp_ftl:
3698 case ixgbe_phy_sfp_intel:
3699 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003700 case ixgbe_phy_sfp_passive_tyco:
3701 case ixgbe_phy_sfp_passive_unknown:
3702 case ixgbe_phy_sfp_active_unknown:
3703 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003704 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003705 case ixgbe_phy_nl:
3706 if (hw->mac.type == ixgbe_mac_82598EB)
3707 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003708 default:
3709 return false;
3710 }
3711}
3712
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003713/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003714 * ixgbe_sfp_link_config - set up SFP+ link
3715 * @adapter: pointer to private adapter struct
3716 **/
3717static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3718{
Alexander Duyck70864002011-04-27 09:13:56 +00003719 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003720 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003721 * is that an SFP was inserted/removed after the reset
3722 * but before SFP detection was enabled. As such the best
3723 * solution is to just start searching as soon as we start
3724 */
3725 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3726 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003727
Alexander Duyck70864002011-04-27 09:13:56 +00003728 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003729}
3730
3731/**
3732 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003733 * @hw: pointer to private hardware struct
3734 *
3735 * Returns 0 on success, negative on failure
3736 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003737static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003738{
3739 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003740 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003741 u32 ret = IXGBE_ERR_LINK_SETUP;
3742
3743 if (hw->mac.ops.check_link)
3744 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3745
3746 if (ret)
3747 goto link_cfg_out;
3748
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003749 autoneg = hw->phy.autoneg_advertised;
3750 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003751 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3752 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003753 if (ret)
3754 goto link_cfg_out;
3755
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003756 if (hw->mac.ops.setup_link)
3757 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003758link_cfg_out:
3759 return ret;
3760}
3761
Alexander Duycka34bcff2010-08-19 13:39:20 +00003762static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003763{
Auke Kok9a799d72007-09-15 14:07:45 -07003764 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003765 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003766
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003767 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003768 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3769 IXGBE_GPIE_OCD;
3770 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003771 /*
3772 * use EIAM to auto-mask when MSI-X interrupt is asserted
3773 * this saves a register write for every interrupt
3774 */
3775 switch (hw->mac.type) {
3776 case ixgbe_mac_82598EB:
3777 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3778 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003779 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003780 case ixgbe_mac_X540:
3781 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003782 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3783 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3784 break;
3785 }
3786 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003787 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3788 * specifically only auto mask tx and rx interrupts */
3789 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003790 }
3791
Alexander Duycka34bcff2010-08-19 13:39:20 +00003792 /* XXX: to interrupt immediately for EICS writes, enable this */
3793 /* gpie |= IXGBE_GPIE_EIMEN; */
3794
3795 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3796 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3797 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003798 }
3799
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003800 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003801 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3802 switch (adapter->hw.mac.type) {
3803 case ixgbe_mac_82599EB:
3804 gpie |= IXGBE_SDP0_GPIEN;
3805 break;
3806 case ixgbe_mac_X540:
3807 gpie |= IXGBE_EIMS_TS;
3808 break;
3809 default:
3810 break;
3811 }
3812 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003813
Alexander Duycka34bcff2010-08-19 13:39:20 +00003814 /* Enable fan failure interrupt */
3815 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003816 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003817
Don Skidmore2698b202011-04-13 07:01:52 +00003818 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003819 gpie |= IXGBE_SDP1_GPIEN;
3820 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003821 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003822
3823 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3824}
3825
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003826static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003827{
3828 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003829 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003830 u32 ctrl_ext;
3831
3832 ixgbe_get_hw_control(adapter);
3833 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003834
Auke Kok9a799d72007-09-15 14:07:45 -07003835 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3836 ixgbe_configure_msix(adapter);
3837 else
3838 ixgbe_configure_msi_and_legacy(adapter);
3839
Don Skidmorec6ecf392010-12-03 03:31:51 +00003840 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3841 if (hw->mac.ops.enable_tx_laser &&
3842 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003843 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003844 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003845 hw->mac.ops.enable_tx_laser(hw);
3846
Auke Kok9a799d72007-09-15 14:07:45 -07003847 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003848 ixgbe_napi_enable_all(adapter);
3849
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003850 if (ixgbe_is_sfp(hw)) {
3851 ixgbe_sfp_link_config(adapter);
3852 } else {
3853 err = ixgbe_non_sfp_link_config(hw);
3854 if (err)
3855 e_err(probe, "link_config FAILED %d\n", err);
3856 }
3857
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003858 /* clear any pending interrupts, may auto mask */
3859 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003860 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003861
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003862 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003863 * If this adapter has a fan, check to see if we had a failure
3864 * before we enabled the interrupt.
3865 */
3866 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3867 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3868 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003869 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003870 }
3871
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003872 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003873 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003874
Auke Kok9a799d72007-09-15 14:07:45 -07003875 /* bring the link up in the watchdog, this could race with our first
3876 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003877 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3878 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003879 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003880
3881 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3882 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3883 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3884 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003885}
3886
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003887void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3888{
3889 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003890 /* put off any impending NetWatchDogTimeout */
3891 adapter->netdev->trans_start = jiffies;
3892
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003893 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003894 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003895 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003896 /*
3897 * If SR-IOV enabled then wait a bit before bringing the adapter
3898 * back up to give the VFs time to respond to the reset. The
3899 * two second wait is based upon the watchdog timer cycle in
3900 * the VF driver.
3901 */
3902 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3903 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003904 ixgbe_up(adapter);
3905 clear_bit(__IXGBE_RESETTING, &adapter->state);
3906}
3907
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003908void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003909{
3910 /* hardware has been reset, we need to reload some things */
3911 ixgbe_configure(adapter);
3912
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003913 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003914}
3915
3916void ixgbe_reset(struct ixgbe_adapter *adapter)
3917{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003918 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003919 int err;
3920
Alexander Duyck70864002011-04-27 09:13:56 +00003921 /* lock SFP init bit to prevent race conditions with the watchdog */
3922 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3923 usleep_range(1000, 2000);
3924
3925 /* clear all SFP and link config related flags while holding SFP_INIT */
3926 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3927 IXGBE_FLAG2_SFP_NEEDS_RESET);
3928 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3929
Don Skidmore8ca783a2009-05-26 20:40:47 -07003930 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003931 switch (err) {
3932 case 0:
3933 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00003934 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003935 break;
3936 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003937 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003938 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003939 case IXGBE_ERR_EEPROM_VERSION:
3940 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003941 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003942 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00003943 "your hardware. If you are experiencing problems "
3944 "please contact your Intel or hardware "
3945 "representative who provided you with this "
3946 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003947 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003948 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003949 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003950 }
Auke Kok9a799d72007-09-15 14:07:45 -07003951
Alexander Duyck70864002011-04-27 09:13:56 +00003952 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
3953
Auke Kok9a799d72007-09-15 14:07:45 -07003954 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003955 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3956 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003957}
3958
Auke Kok9a799d72007-09-15 14:07:45 -07003959/**
3960 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003961 * @rx_ring: ring to free buffers from
3962 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003963static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003964{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003965 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003966 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003967 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003968
Alexander Duyck84418e32010-08-19 13:40:54 +00003969 /* ring already cleared, nothing to do */
3970 if (!rx_ring->rx_buffer_info)
3971 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003972
Alexander Duyck84418e32010-08-19 13:40:54 +00003973 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003974 for (i = 0; i < rx_ring->count; i++) {
3975 struct ixgbe_rx_buffer *rx_buffer_info;
3976
3977 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3978 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003979 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003980 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003981 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003982 rx_buffer_info->dma = 0;
3983 }
3984 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003985 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003986 rx_buffer_info->skb = NULL;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00003987 /* We need to clean up RSC frag lists */
3988 skb = ixgbe_merge_active_tail(skb);
3989 ixgbe_close_active_frag_list(skb);
3990 if (IXGBE_CB(skb)->delay_unmap) {
3991 dma_unmap_single(dev,
3992 IXGBE_CB(skb)->dma,
3993 rx_ring->rx_buf_len,
3994 DMA_FROM_DEVICE);
3995 IXGBE_CB(skb)->dma = 0;
3996 IXGBE_CB(skb)->delay_unmap = false;
3997 }
3998 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003999 }
4000 if (!rx_buffer_info->page)
4001 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004002 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004003 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004004 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004005 rx_buffer_info->page_dma = 0;
4006 }
Auke Kok9a799d72007-09-15 14:07:45 -07004007 put_page(rx_buffer_info->page);
4008 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004009 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004010 }
4011
4012 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4013 memset(rx_ring->rx_buffer_info, 0, size);
4014
4015 /* Zero out the descriptor ring */
4016 memset(rx_ring->desc, 0, rx_ring->size);
4017
4018 rx_ring->next_to_clean = 0;
4019 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004020}
4021
4022/**
4023 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004024 * @tx_ring: ring to be cleaned
4025 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004026static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004027{
4028 struct ixgbe_tx_buffer *tx_buffer_info;
4029 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004030 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004031
Alexander Duyck84418e32010-08-19 13:40:54 +00004032 /* ring already cleared, nothing to do */
4033 if (!tx_ring->tx_buffer_info)
4034 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004035
Alexander Duyck84418e32010-08-19 13:40:54 +00004036 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004037 for (i = 0; i < tx_ring->count; i++) {
4038 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004039 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004040 }
4041
4042 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4043 memset(tx_ring->tx_buffer_info, 0, size);
4044
4045 /* Zero out the descriptor ring */
4046 memset(tx_ring->desc, 0, tx_ring->size);
4047
4048 tx_ring->next_to_use = 0;
4049 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004050}
4051
4052/**
Auke Kok9a799d72007-09-15 14:07:45 -07004053 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4054 * @adapter: board private structure
4055 **/
4056static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4057{
4058 int i;
4059
4060 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004061 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004062}
4063
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004064/**
4065 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4066 * @adapter: board private structure
4067 **/
4068static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4069{
4070 int i;
4071
4072 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004073 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004074}
4075
Alexander Duycke4911d52011-05-11 07:18:52 +00004076static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4077{
4078 struct hlist_node *node, *node2;
4079 struct ixgbe_fdir_filter *filter;
4080
4081 spin_lock(&adapter->fdir_perfect_lock);
4082
4083 hlist_for_each_entry_safe(filter, node, node2,
4084 &adapter->fdir_filter_list, fdir_node) {
4085 hlist_del(&filter->fdir_node);
4086 kfree(filter);
4087 }
4088 adapter->fdir_filter_count = 0;
4089
4090 spin_unlock(&adapter->fdir_perfect_lock);
4091}
4092
Auke Kok9a799d72007-09-15 14:07:45 -07004093void ixgbe_down(struct ixgbe_adapter *adapter)
4094{
4095 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004096 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004097 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004098 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004099
4100 /* signal that we are down to the interrupt handler */
4101 set_bit(__IXGBE_DOWN, &adapter->state);
4102
4103 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004104 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4105 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004106
Yi Zou2d39d572011-01-06 14:29:56 +00004107 /* disable all enabled rx queues */
4108 for (i = 0; i < adapter->num_rx_queues; i++)
4109 /* this call also flushes the previous write */
4110 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4111
Don Skidmore032b4322011-03-18 09:32:53 +00004112 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004113
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004114 netif_tx_stop_all_queues(netdev);
4115
Alexander Duyck70864002011-04-27 09:13:56 +00004116 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004117 netif_carrier_off(netdev);
4118 netif_tx_disable(netdev);
4119
4120 ixgbe_irq_disable(adapter);
4121
4122 ixgbe_napi_disable_all(adapter);
4123
Alexander Duyckd034acf2011-04-27 09:25:34 +00004124 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4125 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004126 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4127
4128 del_timer_sync(&adapter->service_timer);
4129
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004130 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004131 /* Clear EITR Select mapping */
4132 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4133
4134 /* Mark all the VFs as inactive */
4135 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004136 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004137
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004138 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004139 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004140
Auke Kok9a799d72007-09-15 14:07:45 -07004141 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004142 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004143 }
4144
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004145 /* disable transmits in the hardware now that interrupts are off */
4146 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004147 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004148 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004149 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004150
4151 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004152 switch (hw->mac.type) {
4153 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004154 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004155 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004156 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4157 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004158 break;
4159 default:
4160 break;
4161 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004162
Paul Larson6f4a0e42008-06-24 17:00:56 -07004163 if (!pci_channel_offline(adapter->pdev))
4164 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004165
4166 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4167 if (hw->mac.ops.disable_tx_laser &&
4168 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004169 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004170 (hw->mac.type == ixgbe_mac_82599EB))))
4171 hw->mac.ops.disable_tx_laser(hw);
4172
Auke Kok9a799d72007-09-15 14:07:45 -07004173 ixgbe_clean_all_tx_rings(adapter);
4174 ixgbe_clean_all_rx_rings(adapter);
4175
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004176#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004177 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004178 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004179#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004180}
4181
Auke Kok9a799d72007-09-15 14:07:45 -07004182/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004183 * ixgbe_poll - NAPI Rx polling callback
4184 * @napi: structure for representing this polling device
4185 * @budget: how many packets driver is allowed to clean
4186 *
4187 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004188 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004189static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004190{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004191 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004192 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004193 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004194 struct ixgbe_ring *ring;
4195 int per_ring_budget;
4196 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07004197
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004198#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004199 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4200 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004201#endif
4202
Alexander Duycka5579282012-02-08 07:50:04 +00004203 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004204 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004205
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004206 /* attempt to distribute budget to each queue fairly, but don't allow
4207 * the budget to go below 1 because we'll exit polling */
4208 if (q_vector->rx.count > 1)
4209 per_ring_budget = max(budget/q_vector->rx.count, 1);
4210 else
4211 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004212
Alexander Duycka5579282012-02-08 07:50:04 +00004213 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004214 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
4215 per_ring_budget);
4216
4217 /* If all work not completed, return budget and keep polling */
4218 if (!clean_complete)
4219 return budget;
4220
4221 /* all work done, exit the polling mode */
4222 napi_complete(napi);
4223 if (adapter->rx_itr_setting & 1)
4224 ixgbe_set_itr(q_vector);
4225 if (!test_bit(__IXGBE_DOWN, &adapter->state))
4226 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
4227
4228 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004229}
4230
4231/**
4232 * ixgbe_tx_timeout - Respond to a Tx Hang
4233 * @netdev: network interface device structure
4234 **/
4235static void ixgbe_tx_timeout(struct net_device *netdev)
4236{
4237 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4238
4239 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004240 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004241}
4242
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004243/**
4244 * ixgbe_set_rss_queues: Allocate queues for RSS
4245 * @adapter: board private structure to initialize
4246 *
4247 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4248 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4249 *
4250 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004251static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4252{
4253 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004254 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004255
4256 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004257 f->mask = 0xF;
4258 adapter->num_rx_queues = f->indices;
4259 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004260 ret = true;
4261 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004262 ret = false;
4263 }
4264
4265 return ret;
4266}
4267
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004268/**
4269 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4270 * @adapter: board private structure to initialize
4271 *
4272 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4273 * to the original CPU that initiated the Tx session. This runs in addition
4274 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4275 * Rx load across CPUs using RSS.
4276 *
4277 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004278static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004279{
4280 bool ret = false;
4281 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4282
4283 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4284 f_fdir->mask = 0;
4285
Alexander Duyck24ddd962012-02-10 02:08:32 +00004286 /*
4287 * Use RSS in addition to Flow Director to ensure the best
4288 * distribution of flows across cores, even when an FDIR flow
4289 * isn't matched.
4290 */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004291 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4292 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004293 adapter->num_tx_queues = f_fdir->indices;
4294 adapter->num_rx_queues = f_fdir->indices;
4295 ret = true;
4296 } else {
4297 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004298 }
4299 return ret;
4300}
4301
Yi Zou0331a832009-05-17 12:33:52 +00004302#ifdef IXGBE_FCOE
4303/**
4304 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4305 * @adapter: board private structure to initialize
4306 *
4307 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4308 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4309 * rx queues out of the max number of rx queues, instead, it is used as the
4310 * index of the first rx queue used by FCoE.
4311 *
4312 **/
4313static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4314{
Yi Zou0331a832009-05-17 12:33:52 +00004315 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4316
John Fastabende5b64632011-03-08 03:44:52 +00004317 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4318 return false;
4319
John Fastabende901acd2011-04-26 07:26:08 +00004320 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004321
John Fastabende901acd2011-04-26 07:26:08 +00004322 adapter->num_rx_queues = 1;
4323 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004324
John Fastabende901acd2011-04-26 07:26:08 +00004325 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4326 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004327 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004328 ixgbe_set_fdir_queues(adapter);
4329 else
4330 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004331 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004332
John Fastabende901acd2011-04-26 07:26:08 +00004333 /* adding FCoE rx rings to the end */
4334 f->mask = adapter->num_rx_queues;
4335 adapter->num_rx_queues += f->indices;
4336 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004337
John Fastabende5b64632011-03-08 03:44:52 +00004338 return true;
4339}
4340#endif /* IXGBE_FCOE */
4341
John Fastabende901acd2011-04-26 07:26:08 +00004342/* Artificial max queue cap per traffic class in DCB mode */
4343#define DCB_QUEUE_CAP 8
4344
John Fastabende5b64632011-03-08 03:44:52 +00004345#ifdef CONFIG_IXGBE_DCB
4346static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4347{
John Fastabende901acd2011-04-26 07:26:08 +00004348 int per_tc_q, q, i, offset = 0;
4349 struct net_device *dev = adapter->netdev;
4350 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004351
John Fastabende901acd2011-04-26 07:26:08 +00004352 if (!tcs)
4353 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004354
John Fastabende901acd2011-04-26 07:26:08 +00004355 /* Map queue offset and counts onto allocated tx queues */
4356 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4357 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004358
John Fastabend8b1c0b22011-05-03 02:26:48 +00004359 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004360 netdev_set_tc_queue(dev, i, q, offset);
4361 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004362 }
4363
John Fastabende901acd2011-04-26 07:26:08 +00004364 adapter->num_tx_queues = q * tcs;
4365 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004366
4367#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004368 /* FCoE enabled queues require special configuration indexed
4369 * by feature specific indices and mask. Here we map FCoE
4370 * indices onto the DCB queue pairs allowing FCoE to own
4371 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004372 */
John Fastabende901acd2011-04-26 07:26:08 +00004373 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4374 int tc;
4375 struct ixgbe_ring_feature *f =
4376 &adapter->ring_feature[RING_F_FCOE];
4377
4378 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4379 f->indices = dev->tc_to_txq[tc].count;
4380 f->mask = dev->tc_to_txq[tc].offset;
4381 }
John Fastabende5b64632011-03-08 03:44:52 +00004382#endif
4383
John Fastabende901acd2011-04-26 07:26:08 +00004384 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004385}
John Fastabende5b64632011-03-08 03:44:52 +00004386#endif
Yi Zou0331a832009-05-17 12:33:52 +00004387
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004388/**
4389 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4390 * @adapter: board private structure to initialize
4391 *
4392 * IOV doesn't actually use anything, so just NAK the
4393 * request for now and let the other queue routines
4394 * figure out what to do.
4395 */
4396static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4397{
4398 return false;
4399}
4400
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004401/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004402 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004403 * @adapter: board private structure to initialize
4404 *
4405 * This is the top level queue allocation routine. The order here is very
4406 * important, starting with the "most" number of features turned on at once,
4407 * and ending with the smallest set of features. This way large combinations
4408 * can be allocated if they're turned on, and smaller combinations are the
4409 * fallthrough conditions.
4410 *
4411 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004412static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004413{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004414 /* Start with base case */
4415 adapter->num_rx_queues = 1;
4416 adapter->num_tx_queues = 1;
4417 adapter->num_rx_pools = adapter->num_rx_queues;
4418 adapter->num_rx_queues_per_pool = 1;
4419
4420 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004421 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004422
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004423#ifdef CONFIG_IXGBE_DCB
4424 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004425 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004426
4427#endif
John Fastabende5b64632011-03-08 03:44:52 +00004428#ifdef IXGBE_FCOE
4429 if (ixgbe_set_fcoe_queues(adapter))
4430 goto done;
4431
4432#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004433 if (ixgbe_set_fdir_queues(adapter))
4434 goto done;
4435
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004436 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004437 goto done;
4438
4439 /* fallback to base case */
4440 adapter->num_rx_queues = 1;
4441 adapter->num_tx_queues = 1;
4442
4443done:
Yi Zou9d837ea2012-01-07 08:39:50 +00004444 if ((adapter->netdev->reg_state == NETREG_UNREGISTERED) ||
4445 (adapter->netdev->reg_state == NETREG_UNREGISTERING))
4446 return 0;
4447
Ben Hutchings847f53f2010-09-27 08:28:56 +00004448 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004449 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004450 return netif_set_real_num_rx_queues(adapter->netdev,
4451 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004452}
4453
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004454static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004455 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004456{
4457 int err, vector_threshold;
4458
Alexander Duyck8f154862012-02-10 02:08:37 +00004459 /* We'll want at least 2 (vector_threshold):
4460 * 1) TxQ[0] + RxQ[0] handler
4461 * 2) Other (Link Status Change, etc.)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004462 */
4463 vector_threshold = MIN_MSIX_COUNT;
4464
Alexander Duyck24ddd962012-02-10 02:08:32 +00004465 /*
4466 * The more we get, the more we will assign to Tx/Rx Cleanup
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004467 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4468 * Right now, we simply care about how many we'll get; we'll
4469 * set them up later while requesting irq's.
4470 */
4471 while (vectors >= vector_threshold) {
4472 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004473 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004474 if (!err) /* Success in acquiring all requested vectors. */
4475 break;
4476 else if (err < 0)
4477 vectors = 0; /* Nasty failure, quit now */
4478 else /* err == number of vectors we should try again with */
4479 vectors = err;
4480 }
4481
4482 if (vectors < vector_threshold) {
4483 /* Can't allocate enough MSI-X interrupts? Oh well.
4484 * This just means we'll go with either a single MSI
4485 * vector or fall back to legacy interrupts.
4486 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004487 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4488 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004489 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4490 kfree(adapter->msix_entries);
4491 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004492 } else {
4493 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004494 /*
4495 * Adjust for only the vectors we'll use, which is minimum
4496 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4497 * vectors we were allocated.
4498 */
4499 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004500 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004501 }
4502}
4503
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004504/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004505 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004506 * @adapter: board private structure to initialize
4507 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004508 * Cache the descriptor ring offsets for RSS to the assigned rings.
4509 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004510 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004511static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004512{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004513 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004514
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004515 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4516 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004517
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004518 for (i = 0; i < adapter->num_rx_queues; i++)
4519 adapter->rx_ring[i]->reg_idx = i;
4520 for (i = 0; i < adapter->num_tx_queues; i++)
4521 adapter->tx_ring[i]->reg_idx = i;
4522
4523 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004524}
4525
4526#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004527
4528/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004529static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4530 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004531{
4532 struct net_device *dev = adapter->netdev;
4533 struct ixgbe_hw *hw = &adapter->hw;
4534 u8 num_tcs = netdev_get_num_tc(dev);
4535
4536 *tx = 0;
4537 *rx = 0;
4538
4539 switch (hw->mac.type) {
4540 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004541 *tx = tc << 2;
4542 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004543 break;
4544 case ixgbe_mac_82599EB:
4545 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004546 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004547 if (tc < 3) {
4548 *tx = tc << 5;
4549 *rx = tc << 4;
4550 } else if (tc < 5) {
4551 *tx = ((tc + 2) << 4);
4552 *rx = tc << 4;
4553 } else if (tc < num_tcs) {
4554 *tx = ((tc + 8) << 3);
4555 *rx = tc << 4;
4556 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004557 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004558 *rx = tc << 5;
4559 switch (tc) {
4560 case 0:
4561 *tx = 0;
4562 break;
4563 case 1:
4564 *tx = 64;
4565 break;
4566 case 2:
4567 *tx = 96;
4568 break;
4569 case 3:
4570 *tx = 112;
4571 break;
4572 default:
4573 break;
4574 }
4575 }
4576 break;
4577 default:
4578 break;
4579 }
4580}
4581
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004582/**
4583 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4584 * @adapter: board private structure to initialize
4585 *
4586 * Cache the descriptor ring offsets for DCB to the assigned rings.
4587 *
4588 **/
4589static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4590{
John Fastabende5b64632011-03-08 03:44:52 +00004591 struct net_device *dev = adapter->netdev;
4592 int i, j, k;
4593 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004594
John Fastabend8b1c0b22011-05-03 02:26:48 +00004595 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004596 return false;
4597
John Fastabende5b64632011-03-08 03:44:52 +00004598 for (i = 0, k = 0; i < num_tcs; i++) {
4599 unsigned int tx_s, rx_s;
4600 u16 count = dev->tc_to_txq[i].count;
4601
4602 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4603 for (j = 0; j < count; j++, k++) {
4604 adapter->tx_ring[k]->reg_idx = tx_s + j;
4605 adapter->rx_ring[k]->reg_idx = rx_s + j;
4606 adapter->tx_ring[k]->dcb_tc = i;
4607 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004608 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004609 }
John Fastabende5b64632011-03-08 03:44:52 +00004610
4611 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004612}
4613#endif
4614
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004615/**
4616 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4617 * @adapter: board private structure to initialize
4618 *
4619 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4620 *
4621 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004622static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004623{
4624 int i;
4625 bool ret = false;
4626
Alexander Duyck03ecf912011-05-20 07:36:17 +00004627 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4628 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004629 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004630 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004631 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004632 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004633 ret = true;
4634 }
4635
4636 return ret;
4637}
4638
Yi Zou0331a832009-05-17 12:33:52 +00004639#ifdef IXGBE_FCOE
4640/**
4641 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4642 * @adapter: board private structure to initialize
4643 *
4644 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4645 *
4646 */
4647static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4648{
Yi Zou0331a832009-05-17 12:33:52 +00004649 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004650 int i;
4651 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004652
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004653 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4654 return false;
4655
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004656 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004657 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004658 ixgbe_cache_ring_fdir(adapter);
4659 else
4660 ixgbe_cache_ring_rss(adapter);
4661
4662 fcoe_rx_i = f->mask;
4663 fcoe_tx_i = f->mask;
4664 }
4665 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4666 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4667 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4668 }
4669 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004670}
4671
4672#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004673/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004674 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4675 * @adapter: board private structure to initialize
4676 *
4677 * SR-IOV doesn't use any descriptor rings but changes the default if
4678 * no other mapping is used.
4679 *
4680 */
4681static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4682{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004683 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4684 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004685 if (adapter->num_vfs)
4686 return true;
4687 else
4688 return false;
4689}
4690
4691/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004692 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4693 * @adapter: board private structure to initialize
4694 *
4695 * Once we know the feature-set enabled for the device, we'll cache
4696 * the register offset the descriptor ring is assigned to.
4697 *
4698 * Note, the order the various feature calls is important. It must start with
4699 * the "most" features enabled at the same time, then trickle down to the
4700 * least amount of features turned on at once.
4701 **/
4702static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4703{
4704 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004705 adapter->rx_ring[0]->reg_idx = 0;
4706 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004707
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004708 if (ixgbe_cache_ring_sriov(adapter))
4709 return;
4710
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004711#ifdef CONFIG_IXGBE_DCB
4712 if (ixgbe_cache_ring_dcb(adapter))
4713 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004714#endif
John Fastabende5b64632011-03-08 03:44:52 +00004715
4716#ifdef IXGBE_FCOE
4717 if (ixgbe_cache_ring_fcoe(adapter))
4718 return;
4719#endif /* IXGBE_FCOE */
4720
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004721 if (ixgbe_cache_ring_fdir(adapter))
4722 return;
4723
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004724 if (ixgbe_cache_ring_rss(adapter))
4725 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004726}
4727
Auke Kok9a799d72007-09-15 14:07:45 -07004728/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004729 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4730 * @adapter: board private structure to initialize
4731 *
4732 * Attempt to configure the interrupts using the best available
4733 * capabilities of the hardware and the kernel.
4734 **/
Al Virofeea6a52008-11-27 15:34:07 -08004735static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004736{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004737 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004738 int err = 0;
4739 int vector, v_budget;
4740
4741 /*
4742 * It's easy to be greedy for MSI-X vectors, but it really
4743 * doesn't do us much good if we have a lot more vectors
4744 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004745 * (roughly) the same number of vectors as there are CPU's.
Alexander Duyck8f154862012-02-10 02:08:37 +00004746 * The default is to use pairs of vectors.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004747 */
Alexander Duyck8f154862012-02-10 02:08:37 +00004748 v_budget = max(adapter->num_rx_queues, adapter->num_tx_queues);
4749 v_budget = min_t(int, v_budget, num_online_cpus());
4750 v_budget += NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004751
4752 /*
4753 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004754 * hw.mac->max_msix_vectors vectors. With features
4755 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4756 * descriptor queues supported by our device. Thus, we cap it off in
4757 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004758 */
Alexander Duyckde88eee2012-02-08 07:49:59 +00004759 v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004760
4761 /* A failure in MSI-X entry allocation isn't fatal, but it does
4762 * mean we disable MSI-X capabilities of the adapter. */
4763 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004764 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004765 if (adapter->msix_entries) {
4766 for (vector = 0; vector < v_budget; vector++)
4767 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004768
Alexander Duyck7a921c92009-05-06 10:43:28 +00004769 ixgbe_acquire_msix_vectors(adapter, v_budget);
4770
4771 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4772 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004773 }
David S. Miller26d27842010-05-03 15:18:22 -07004774
Alexander Duyck7a921c92009-05-06 10:43:28 +00004775 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4776 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004777 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004778 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004779 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004780 "queues are disabled. Disabling Flow Director\n");
4781 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004782 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004783 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004784 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4785 ixgbe_disable_sriov(adapter);
4786
Ben Hutchings847f53f2010-09-27 08:28:56 +00004787 err = ixgbe_set_num_queues(adapter);
4788 if (err)
4789 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004790
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004791 err = pci_enable_msi(adapter->pdev);
4792 if (!err) {
4793 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4794 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004795 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4796 "Unable to allocate MSI interrupt, "
4797 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004798 /* reset err */
4799 err = 0;
4800 }
4801
4802out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004803 return err;
4804}
4805
Alexander Duyckde88eee2012-02-08 07:49:59 +00004806static void ixgbe_add_ring(struct ixgbe_ring *ring,
4807 struct ixgbe_ring_container *head)
4808{
4809 ring->next = head->ring;
4810 head->ring = ring;
4811 head->count++;
4812}
4813
4814/**
4815 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
4816 * @adapter: board private structure to initialize
4817 * @v_idx: index of vector in adapter struct
4818 *
4819 * We allocate one q_vector. If allocation fails we return -ENOMEM.
4820 **/
4821static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter, int v_idx,
4822 int txr_count, int txr_idx,
4823 int rxr_count, int rxr_idx)
4824{
4825 struct ixgbe_q_vector *q_vector;
4826 struct ixgbe_ring *ring;
4827 int node = -1;
4828 int cpu = -1;
4829 int ring_count, size;
4830
4831 ring_count = txr_count + rxr_count;
4832 size = sizeof(struct ixgbe_q_vector) +
4833 (sizeof(struct ixgbe_ring) * ring_count);
4834
4835 /* customize cpu for Flow Director mapping */
4836 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4837 if (cpu_online(v_idx)) {
4838 cpu = v_idx;
4839 node = cpu_to_node(cpu);
4840 }
4841 }
4842
4843 /* allocate q_vector and rings */
4844 q_vector = kzalloc_node(size, GFP_KERNEL, node);
4845 if (!q_vector)
4846 q_vector = kzalloc(size, GFP_KERNEL);
4847 if (!q_vector)
4848 return -ENOMEM;
4849
4850 /* setup affinity mask and node */
4851 if (cpu != -1)
4852 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
4853 else
4854 cpumask_copy(&q_vector->affinity_mask, cpu_online_mask);
4855 q_vector->numa_node = node;
4856
4857 /* initialize NAPI */
4858 netif_napi_add(adapter->netdev, &q_vector->napi,
4859 ixgbe_poll, 64);
4860
4861 /* tie q_vector and adapter together */
4862 adapter->q_vector[v_idx] = q_vector;
4863 q_vector->adapter = adapter;
4864 q_vector->v_idx = v_idx;
4865
4866 /* initialize work limits */
4867 q_vector->tx.work_limit = adapter->tx_work_limit;
4868
4869 /* initialize pointer to rings */
4870 ring = q_vector->ring;
4871
4872 while (txr_count) {
4873 /* assign generic ring traits */
4874 ring->dev = &adapter->pdev->dev;
4875 ring->netdev = adapter->netdev;
4876
4877 /* configure backlink on ring */
4878 ring->q_vector = q_vector;
4879
4880 /* update q_vector Tx values */
4881 ixgbe_add_ring(ring, &q_vector->tx);
4882
4883 /* apply Tx specific ring traits */
4884 ring->count = adapter->tx_ring_count;
4885 ring->queue_index = txr_idx;
4886
4887 /* assign ring to adapter */
4888 adapter->tx_ring[txr_idx] = ring;
4889
4890 /* update count and index */
4891 txr_count--;
4892 txr_idx++;
4893
4894 /* push pointer to next ring */
4895 ring++;
4896 }
4897
4898 while (rxr_count) {
4899 /* assign generic ring traits */
4900 ring->dev = &adapter->pdev->dev;
4901 ring->netdev = adapter->netdev;
4902
4903 /* configure backlink on ring */
4904 ring->q_vector = q_vector;
4905
4906 /* update q_vector Rx values */
4907 ixgbe_add_ring(ring, &q_vector->rx);
4908
4909 /*
4910 * 82599 errata, UDP frames with a 0 checksum
4911 * can be marked as checksum errors.
4912 */
4913 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
4914 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
4915
4916 /* apply Rx specific ring traits */
4917 ring->count = adapter->rx_ring_count;
4918 ring->queue_index = rxr_idx;
4919
4920 /* assign ring to adapter */
4921 adapter->rx_ring[rxr_idx] = ring;
4922
4923 /* update count and index */
4924 rxr_count--;
4925 rxr_idx++;
4926
4927 /* push pointer to next ring */
4928 ring++;
4929 }
4930
4931 return 0;
4932}
4933
4934/**
4935 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
4936 * @adapter: board private structure to initialize
4937 * @v_idx: Index of vector to be freed
4938 *
4939 * This function frees the memory allocated to the q_vector. In addition if
4940 * NAPI is enabled it will delete any references to the NAPI struct prior
4941 * to freeing the q_vector.
4942 **/
4943static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
4944{
4945 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
4946 struct ixgbe_ring *ring;
4947
Alexander Duycka5579282012-02-08 07:50:04 +00004948 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckde88eee2012-02-08 07:49:59 +00004949 adapter->tx_ring[ring->queue_index] = NULL;
4950
Alexander Duycka5579282012-02-08 07:50:04 +00004951 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckde88eee2012-02-08 07:49:59 +00004952 adapter->rx_ring[ring->queue_index] = NULL;
4953
4954 adapter->q_vector[v_idx] = NULL;
4955 netif_napi_del(&q_vector->napi);
4956
4957 /*
4958 * ixgbe_get_stats64() might access the rings on this vector,
4959 * we must wait a grace period before freeing it.
4960 */
4961 kfree_rcu(q_vector, rcu);
4962}
4963
Alexander Duyck7a921c92009-05-06 10:43:28 +00004964/**
4965 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4966 * @adapter: board private structure to initialize
4967 *
4968 * We allocate one q_vector per queue interrupt. If allocation fails we
4969 * return -ENOMEM.
4970 **/
4971static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4972{
Alexander Duyckde88eee2012-02-08 07:49:59 +00004973 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4974 int rxr_remaining = adapter->num_rx_queues;
4975 int txr_remaining = adapter->num_tx_queues;
4976 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
4977 int err;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004978
Alexander Duyckde88eee2012-02-08 07:49:59 +00004979 /* only one q_vector if MSI-X is disabled. */
4980 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
4981 q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004982
Alexander Duyckde88eee2012-02-08 07:49:59 +00004983 if (q_vectors >= (rxr_remaining + txr_remaining)) {
4984 for (; rxr_remaining; v_idx++, q_vectors--) {
4985 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
4986 err = ixgbe_alloc_q_vector(adapter, v_idx,
4987 0, 0, rqpv, rxr_idx);
4988
4989 if (err)
4990 goto err_out;
4991
4992 /* update counts and index */
4993 rxr_remaining -= rqpv;
4994 rxr_idx += rqpv;
4995 }
4996 }
4997
4998 for (; q_vectors; v_idx++, q_vectors--) {
4999 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
5000 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors);
5001 err = ixgbe_alloc_q_vector(adapter, v_idx,
5002 tqpv, txr_idx,
5003 rqpv, rxr_idx);
5004
5005 if (err)
Alexander Duyck7a921c92009-05-06 10:43:28 +00005006 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005007
Alexander Duyckde88eee2012-02-08 07:49:59 +00005008 /* update counts and index */
5009 rxr_remaining -= rqpv;
5010 rxr_idx += rqpv;
5011 txr_remaining -= tqpv;
5012 txr_idx += tqpv;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005013 }
5014
5015 return 0;
5016
5017err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005018 while (v_idx) {
5019 v_idx--;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005020 ixgbe_free_q_vector(adapter, v_idx);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005021 }
Alexander Duyckde88eee2012-02-08 07:49:59 +00005022
Alexander Duyck7a921c92009-05-06 10:43:28 +00005023 return -ENOMEM;
5024}
5025
5026/**
5027 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
5028 * @adapter: board private structure to initialize
5029 *
5030 * This function frees the memory allocated to the q_vectors. In addition if
5031 * NAPI is enabled it will delete any references to the NAPI struct prior
5032 * to freeing the q_vector.
5033 **/
5034static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
5035{
Alexander Duyckde88eee2012-02-08 07:49:59 +00005036 int v_idx, q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005037
Alexander Duyck91281fd2009-06-04 16:00:27 +00005038 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyckde88eee2012-02-08 07:49:59 +00005039 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005040 else
Alexander Duyckde88eee2012-02-08 07:49:59 +00005041 q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005042
Alexander Duyckde88eee2012-02-08 07:49:59 +00005043 for (v_idx = 0; v_idx < q_vectors; v_idx++)
5044 ixgbe_free_q_vector(adapter, v_idx);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005045}
5046
Don Skidmore7b25cdb2009-08-25 04:47:32 +00005047static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005048{
5049 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5050 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
5051 pci_disable_msix(adapter->pdev);
5052 kfree(adapter->msix_entries);
5053 adapter->msix_entries = NULL;
5054 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
5055 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
5056 pci_disable_msi(adapter->pdev);
5057 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005058}
5059
5060/**
5061 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
5062 * @adapter: board private structure to initialize
5063 *
5064 * We determine which interrupt scheme to use based on...
5065 * - Kernel support (MSI, MSI-X)
5066 * - which can be user-defined (via MODULE_PARAM)
5067 * - Hardware queue count (num_*_queues)
5068 * - defined by miscellaneous hardware support/features (RSS, etc.)
5069 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005070int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005071{
5072 int err;
5073
5074 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005075 err = ixgbe_set_num_queues(adapter);
5076 if (err)
5077 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005078
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005079 err = ixgbe_set_interrupt_capability(adapter);
5080 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005081 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005082 goto err_set_interrupt;
5083 }
5084
Alexander Duyck7a921c92009-05-06 10:43:28 +00005085 err = ixgbe_alloc_q_vectors(adapter);
5086 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005087 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005088 goto err_alloc_q_vectors;
5089 }
5090
Alexander Duyckde88eee2012-02-08 07:49:59 +00005091 ixgbe_cache_ring_register(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005092
Emil Tantilov849c4542010-06-03 16:53:41 +00005093 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005094 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5095 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005096
5097 set_bit(__IXGBE_DOWN, &adapter->state);
5098
5099 return 0;
5100
Alexander Duyck7a921c92009-05-06 10:43:28 +00005101err_alloc_q_vectors:
5102 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005103err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005104 return err;
5105}
5106
5107/**
5108 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5109 * @adapter: board private structure to clear interrupt scheme on
5110 *
5111 * We go through and clear interrupt specific resources and reset the structure
5112 * to pre-load conditions
5113 **/
5114void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5115{
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005116 adapter->num_tx_queues = 0;
5117 adapter->num_rx_queues = 0;
5118
Alexander Duyck7a921c92009-05-06 10:43:28 +00005119 ixgbe_free_q_vectors(adapter);
5120 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005121}
5122
5123/**
5124 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5125 * @adapter: board private structure to initialize
5126 *
5127 * ixgbe_sw_init initializes the Adapter private data structure.
5128 * Fields are initialized based on PCI device information and
5129 * OS network device settings (MTU size).
5130 **/
5131static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5132{
5133 struct ixgbe_hw *hw = &adapter->hw;
5134 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005135 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005136#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005137 int j;
5138 struct tc_configuration *tc;
5139#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005140
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005141 /* PCI config space info */
5142
5143 hw->vendor_id = pdev->vendor;
5144 hw->device_id = pdev->device;
5145 hw->revision_id = pdev->revision;
5146 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5147 hw->subsystem_device_id = pdev->subsystem_device;
5148
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005149 /* Set capability flags */
5150 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5151 adapter->ring_feature[RING_F_RSS].indices = rss;
5152 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08005153 switch (hw->mac.type) {
5154 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005155 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5156 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005157 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005158 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005159 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00005160 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5161 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005162 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005163 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5164 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005165 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5166 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005167 /* Flow Director hash filters enabled */
5168 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5169 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005170 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005171 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00005172 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00005173#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005174 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5175 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5176 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005177#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005178 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00005179 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005180#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005181#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005182 break;
5183 default:
5184 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005185 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005186
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005187 /* n-tuple support exists, always init our spinlock */
5188 spin_lock_init(&adapter->fdir_perfect_lock);
5189
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005190#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005191 switch (hw->mac.type) {
5192 case ixgbe_mac_X540:
5193 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5194 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5195 break;
5196 default:
5197 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5198 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5199 break;
5200 }
5201
Alexander Duyck2f90b862008-11-20 20:52:10 -08005202 /* Configure DCB traffic classes */
5203 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5204 tc = &adapter->dcb_cfg.tc_config[j];
5205 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5206 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5207 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5208 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5209 tc->dcb_pfc = pfc_disabled;
5210 }
John Fastabend4de2a022011-09-27 03:52:01 +00005211
5212 /* Initialize default user to priority mapping, UPx->TC0 */
5213 tc = &adapter->dcb_cfg.tc_config[0];
5214 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5215 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5216
Alexander Duyck2f90b862008-11-20 20:52:10 -08005217 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5218 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005219 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005220 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005221 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005222 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005223 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005224
5225#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005226
5227 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005228 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005229 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005230#ifdef CONFIG_DCB
5231 adapter->last_lfc_mode = hw->fc.current_mode;
5232#endif
John Fastabend9da712d2011-08-23 03:14:22 +00005233 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005234 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5235 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005236 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005237
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005238 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005239 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005240 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005241
5242 /* set defaults for eitr in MegaBytes */
5243 adapter->eitr_low = 10;
5244 adapter->eitr_high = 20;
5245
5246 /* set default ring sizes */
5247 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5248 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5249
Alexander Duyckbd198052011-06-11 01:45:08 +00005250 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005251 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005252
Auke Kok9a799d72007-09-15 14:07:45 -07005253 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005254 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005255 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005256 return -EIO;
5257 }
5258
Auke Kok9a799d72007-09-15 14:07:45 -07005259 set_bit(__IXGBE_DOWN, &adapter->state);
5260
5261 return 0;
5262}
5263
5264/**
5265 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005266 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005267 *
5268 * Return 0 on success, negative on failure
5269 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005270int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005271{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005272 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005273 int orig_node = dev_to_node(dev);
5274 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005275 int size;
5276
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005277 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005278
5279 if (tx_ring->q_vector)
5280 numa_node = tx_ring->q_vector->numa_node;
5281
5282 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005283 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005284 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005285 if (!tx_ring->tx_buffer_info)
5286 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005287
5288 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005289 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005290 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005291
Alexander Duyckde88eee2012-02-08 07:49:59 +00005292 set_dev_node(dev, numa_node);
5293 tx_ring->desc = dma_alloc_coherent(dev,
5294 tx_ring->size,
5295 &tx_ring->dma,
5296 GFP_KERNEL);
5297 set_dev_node(dev, orig_node);
5298 if (!tx_ring->desc)
5299 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5300 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005301 if (!tx_ring->desc)
5302 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005303
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005304 tx_ring->next_to_use = 0;
5305 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005306 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005307
5308err:
5309 vfree(tx_ring->tx_buffer_info);
5310 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005311 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005312 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005313}
5314
5315/**
Alexander Duyck69888672008-09-11 20:05:39 -07005316 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5317 * @adapter: board private structure
5318 *
5319 * If this function returns with an error, then it's possible one or
5320 * more of the rings is populated (while the rest are not). It is the
5321 * callers duty to clean those orphaned rings.
5322 *
5323 * Return 0 on success, negative on failure
5324 **/
5325static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5326{
5327 int i, err = 0;
5328
5329 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005330 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005331 if (!err)
5332 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005333 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005334 break;
5335 }
5336
5337 return err;
5338}
5339
5340/**
Auke Kok9a799d72007-09-15 14:07:45 -07005341 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005342 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005343 *
5344 * Returns 0 on success, negative on failure
5345 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005346int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005347{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005348 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005349 int orig_node = dev_to_node(dev);
5350 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005351 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005352
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005353 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005354
5355 if (rx_ring->q_vector)
5356 numa_node = rx_ring->q_vector->numa_node;
5357
5358 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005359 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005360 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005361 if (!rx_ring->rx_buffer_info)
5362 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005363
Auke Kok9a799d72007-09-15 14:07:45 -07005364 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005365 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5366 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005367
Alexander Duyckde88eee2012-02-08 07:49:59 +00005368 set_dev_node(dev, numa_node);
5369 rx_ring->desc = dma_alloc_coherent(dev,
5370 rx_ring->size,
5371 &rx_ring->dma,
5372 GFP_KERNEL);
5373 set_dev_node(dev, orig_node);
5374 if (!rx_ring->desc)
5375 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5376 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005377 if (!rx_ring->desc)
5378 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005379
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005380 rx_ring->next_to_clean = 0;
5381 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005382
5383 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005384err:
5385 vfree(rx_ring->rx_buffer_info);
5386 rx_ring->rx_buffer_info = NULL;
5387 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005388 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005389}
5390
5391/**
Alexander Duyck69888672008-09-11 20:05:39 -07005392 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5393 * @adapter: board private structure
5394 *
5395 * If this function returns with an error, then it's possible one or
5396 * more of the rings is populated (while the rest are not). It is the
5397 * callers duty to clean those orphaned rings.
5398 *
5399 * Return 0 on success, negative on failure
5400 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005401static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5402{
5403 int i, err = 0;
5404
5405 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005406 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005407 if (!err)
5408 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005409 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005410 break;
5411 }
5412
5413 return err;
5414}
5415
5416/**
Auke Kok9a799d72007-09-15 14:07:45 -07005417 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005418 * @tx_ring: Tx descriptor ring for a specific queue
5419 *
5420 * Free all transmit software resources
5421 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005422void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005423{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005424 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005425
5426 vfree(tx_ring->tx_buffer_info);
5427 tx_ring->tx_buffer_info = NULL;
5428
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005429 /* if not set, then don't free */
5430 if (!tx_ring->desc)
5431 return;
5432
5433 dma_free_coherent(tx_ring->dev, tx_ring->size,
5434 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005435
5436 tx_ring->desc = NULL;
5437}
5438
5439/**
5440 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5441 * @adapter: board private structure
5442 *
5443 * Free all transmit software resources
5444 **/
5445static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5446{
5447 int i;
5448
5449 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005450 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005451 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005452}
5453
5454/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005455 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005456 * @rx_ring: ring to clean the resources from
5457 *
5458 * Free all receive software resources
5459 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005460void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005461{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005462 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005463
5464 vfree(rx_ring->rx_buffer_info);
5465 rx_ring->rx_buffer_info = NULL;
5466
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005467 /* if not set, then don't free */
5468 if (!rx_ring->desc)
5469 return;
5470
5471 dma_free_coherent(rx_ring->dev, rx_ring->size,
5472 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005473
5474 rx_ring->desc = NULL;
5475}
5476
5477/**
5478 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5479 * @adapter: board private structure
5480 *
5481 * Free all receive software resources
5482 **/
5483static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5484{
5485 int i;
5486
5487 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005488 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005489 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005490}
5491
5492/**
Auke Kok9a799d72007-09-15 14:07:45 -07005493 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5494 * @netdev: network interface device structure
5495 * @new_mtu: new value for maximum frame size
5496 *
5497 * Returns 0 on success, negative on failure
5498 **/
5499static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5500{
5501 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005502 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005503 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5504
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005505 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005506 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5507 hw->mac.type != ixgbe_mac_X540) {
5508 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5509 return -EINVAL;
5510 } else {
5511 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5512 return -EINVAL;
5513 }
Auke Kok9a799d72007-09-15 14:07:45 -07005514
Emil Tantilov396e7992010-07-01 20:05:12 +00005515 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005516 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005517 netdev->mtu = new_mtu;
5518
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005519 if (netif_running(netdev))
5520 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005521
5522 return 0;
5523}
5524
5525/**
5526 * ixgbe_open - Called when a network interface is made active
5527 * @netdev: network interface device structure
5528 *
5529 * Returns 0 on success, negative value on failure
5530 *
5531 * The open entry point is called when a network interface is made
5532 * active by the system (IFF_UP). At this point all resources needed
5533 * for transmit and receive operations are allocated, the interrupt
5534 * handler is registered with the OS, the watchdog timer is started,
5535 * and the stack is notified that the interface is ready.
5536 **/
5537static int ixgbe_open(struct net_device *netdev)
5538{
5539 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5540 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005541
Auke Kok4bebfaa2008-02-11 09:26:01 -08005542 /* disallow open during test */
5543 if (test_bit(__IXGBE_TESTING, &adapter->state))
5544 return -EBUSY;
5545
Jesse Brandeburg54386462009-04-17 20:44:27 +00005546 netif_carrier_off(netdev);
5547
Auke Kok9a799d72007-09-15 14:07:45 -07005548 /* allocate transmit descriptors */
5549 err = ixgbe_setup_all_tx_resources(adapter);
5550 if (err)
5551 goto err_setup_tx;
5552
Auke Kok9a799d72007-09-15 14:07:45 -07005553 /* allocate receive descriptors */
5554 err = ixgbe_setup_all_rx_resources(adapter);
5555 if (err)
5556 goto err_setup_rx;
5557
5558 ixgbe_configure(adapter);
5559
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005560 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005561 if (err)
5562 goto err_req_irq;
5563
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005564 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005565
5566 return 0;
5567
Auke Kok9a799d72007-09-15 14:07:45 -07005568err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005569err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005570 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005571err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005572 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005573 ixgbe_reset(adapter);
5574
5575 return err;
5576}
5577
5578/**
5579 * ixgbe_close - Disables a network interface
5580 * @netdev: network interface device structure
5581 *
5582 * Returns 0, this is not allowed to fail
5583 *
5584 * The close entry point is called when an interface is de-activated
5585 * by the OS. The hardware is still under the drivers control, but
5586 * needs to be disabled. A global MAC reset is issued to stop the
5587 * hardware, and all transmit and receive resources are freed.
5588 **/
5589static int ixgbe_close(struct net_device *netdev)
5590{
5591 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005592
5593 ixgbe_down(adapter);
5594 ixgbe_free_irq(adapter);
5595
Alexander Duycke4911d52011-05-11 07:18:52 +00005596 ixgbe_fdir_filter_exit(adapter);
5597
Auke Kok9a799d72007-09-15 14:07:45 -07005598 ixgbe_free_all_tx_resources(adapter);
5599 ixgbe_free_all_rx_resources(adapter);
5600
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005601 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005602
5603 return 0;
5604}
5605
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005606#ifdef CONFIG_PM
5607static int ixgbe_resume(struct pci_dev *pdev)
5608{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005609 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5610 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005611 u32 err;
5612
5613 pci_set_power_state(pdev, PCI_D0);
5614 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005615 /*
5616 * pci_restore_state clears dev->state_saved so call
5617 * pci_save_state to restore it.
5618 */
5619 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005620
5621 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005622 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005623 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005624 return err;
5625 }
5626 pci_set_master(pdev);
5627
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005628 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005629
5630 err = ixgbe_init_interrupt_scheme(adapter);
5631 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005632 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005633 return err;
5634 }
5635
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005636 ixgbe_reset(adapter);
5637
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005638 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5639
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005640 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005641 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005642 if (err)
5643 return err;
5644 }
5645
5646 netif_device_attach(netdev);
5647
5648 return 0;
5649}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005650#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005651
5652static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005653{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005654 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5655 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005656 struct ixgbe_hw *hw = &adapter->hw;
5657 u32 ctrl, fctrl;
5658 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005659#ifdef CONFIG_PM
5660 int retval = 0;
5661#endif
5662
5663 netif_device_detach(netdev);
5664
5665 if (netif_running(netdev)) {
5666 ixgbe_down(adapter);
5667 ixgbe_free_irq(adapter);
5668 ixgbe_free_all_tx_resources(adapter);
5669 ixgbe_free_all_rx_resources(adapter);
5670 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005671
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005672 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005673#ifdef CONFIG_DCB
5674 kfree(adapter->ixgbe_ieee_pfc);
5675 kfree(adapter->ixgbe_ieee_ets);
5676#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005677
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005678#ifdef CONFIG_PM
5679 retval = pci_save_state(pdev);
5680 if (retval)
5681 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005682
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005683#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005684 if (wufc) {
5685 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005686
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005687 /* turn on all-multi mode if wake on multicast is enabled */
5688 if (wufc & IXGBE_WUFC_MC) {
5689 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5690 fctrl |= IXGBE_FCTRL_MPE;
5691 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5692 }
5693
5694 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5695 ctrl |= IXGBE_CTRL_GIO_DIS;
5696 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5697
5698 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5699 } else {
5700 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5701 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5702 }
5703
Alexander Duyckbd508172010-11-16 19:27:03 -08005704 switch (hw->mac.type) {
5705 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005706 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005707 break;
5708 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005709 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005710 pci_wake_from_d3(pdev, !!wufc);
5711 break;
5712 default:
5713 break;
5714 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005715
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005716 *enable_wake = !!wufc;
5717
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005718 ixgbe_release_hw_control(adapter);
5719
5720 pci_disable_device(pdev);
5721
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005722 return 0;
5723}
5724
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005725#ifdef CONFIG_PM
5726static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5727{
5728 int retval;
5729 bool wake;
5730
5731 retval = __ixgbe_shutdown(pdev, &wake);
5732 if (retval)
5733 return retval;
5734
5735 if (wake) {
5736 pci_prepare_to_sleep(pdev);
5737 } else {
5738 pci_wake_from_d3(pdev, false);
5739 pci_set_power_state(pdev, PCI_D3hot);
5740 }
5741
5742 return 0;
5743}
5744#endif /* CONFIG_PM */
5745
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005746static void ixgbe_shutdown(struct pci_dev *pdev)
5747{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005748 bool wake;
5749
5750 __ixgbe_shutdown(pdev, &wake);
5751
5752 if (system_state == SYSTEM_POWER_OFF) {
5753 pci_wake_from_d3(pdev, wake);
5754 pci_set_power_state(pdev, PCI_D3hot);
5755 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005756}
5757
5758/**
Auke Kok9a799d72007-09-15 14:07:45 -07005759 * ixgbe_update_stats - Update the board statistics counters.
5760 * @adapter: board private structure
5761 **/
5762void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5763{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005764 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005765 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005766 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005767 u64 total_mpc = 0;
5768 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005769 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5770 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005771 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005772#ifdef IXGBE_FCOE
5773 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5774 unsigned int cpu;
5775 u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
5776#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07005777
Don Skidmored08935c2010-06-11 13:20:29 +00005778 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5779 test_bit(__IXGBE_RESETTING, &adapter->state))
5780 return;
5781
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005782 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005783 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005784 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005785 for (i = 0; i < 16; i++)
5786 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005787 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005788 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005789 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5790 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005791 }
5792 adapter->rsc_total_count = rsc_count;
5793 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005794 }
5795
Alexander Duyck5b7da512010-11-16 19:26:50 -08005796 for (i = 0; i < adapter->num_rx_queues; i++) {
5797 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5798 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5799 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5800 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005801 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005802 bytes += rx_ring->stats.bytes;
5803 packets += rx_ring->stats.packets;
5804 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005805 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005806 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5807 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005808 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005809 netdev->stats.rx_bytes = bytes;
5810 netdev->stats.rx_packets = packets;
5811
5812 bytes = 0;
5813 packets = 0;
5814 /* gather some stats to the adapter struct that are per queue */
5815 for (i = 0; i < adapter->num_tx_queues; i++) {
5816 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5817 restart_queue += tx_ring->tx_stats.restart_queue;
5818 tx_busy += tx_ring->tx_stats.tx_busy;
5819 bytes += tx_ring->stats.bytes;
5820 packets += tx_ring->stats.packets;
5821 }
5822 adapter->restart_queue = restart_queue;
5823 adapter->tx_busy = tx_busy;
5824 netdev->stats.tx_bytes = bytes;
5825 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005826
Joe Perches7ca647b2010-09-07 21:35:40 +00005827 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005828
5829 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005830 for (i = 0; i < 8; i++) {
5831 /* for packet buffers not used, the register should read 0 */
5832 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5833 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005834 hwstats->mpc[i] += mpc;
5835 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005836 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5837 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005838 switch (hw->mac.type) {
5839 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005840 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5841 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5842 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005843 hwstats->pxonrxc[i] +=
5844 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005845 break;
5846 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005847 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005848 hwstats->pxonrxc[i] +=
5849 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005850 break;
5851 default:
5852 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005853 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005854 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005855
5856 /*16 register reads */
5857 for (i = 0; i < 16; i++) {
5858 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5859 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5860 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5861 (hw->mac.type == ixgbe_mac_X540)) {
5862 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5863 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5864 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5865 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5866 }
5867 }
5868
Joe Perches7ca647b2010-09-07 21:35:40 +00005869 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005870 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005871 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005872
John Fastabendc84d3242010-11-16 19:27:12 -08005873 ixgbe_update_xoff_received(adapter);
5874
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005875 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005876 switch (hw->mac.type) {
5877 case ixgbe_mac_82598EB:
5878 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005879 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5880 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5881 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5882 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005883 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005884 /* OS2BMC stats are X540 only*/
5885 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5886 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5887 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5888 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5889 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005890 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005891 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005892 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005893 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005894 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005895 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005896 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005897 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5898 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005899#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005900 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5901 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5902 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5903 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5904 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5905 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005906 /* Add up per cpu counters for total ddp aloc fail */
5907 if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
5908 for_each_possible_cpu(cpu) {
5909 fcoe_noddp_counts_sum +=
5910 *per_cpu_ptr(fcoe->pcpu_noddp, cpu);
5911 fcoe_noddp_ext_buff_counts_sum +=
5912 *per_cpu_ptr(fcoe->
5913 pcpu_noddp_ext_buff, cpu);
5914 }
5915 }
5916 hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
5917 hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
Yi Zou6d455222009-05-13 13:12:16 +00005918#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005919 break;
5920 default:
5921 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005922 }
Auke Kok9a799d72007-09-15 14:07:45 -07005923 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005924 hwstats->bprc += bprc;
5925 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005926 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005927 hwstats->mprc -= bprc;
5928 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5929 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5930 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5931 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5932 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5933 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5934 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5935 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005936 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005937 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005938 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005939 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005940 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5941 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005942 /*
5943 * 82598 errata - tx of flow control packets is included in tx counters
5944 */
5945 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005946 hwstats->gptc -= xon_off_tot;
5947 hwstats->mptc -= xon_off_tot;
5948 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5949 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5950 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5951 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5952 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5953 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5954 hwstats->ptc64 -= xon_off_tot;
5955 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5956 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5957 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5958 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5959 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5960 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005961
5962 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005963 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005964
5965 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005966 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005967 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005968 netdev->stats.rx_length_errors = hwstats->rlec;
5969 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005970 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005971}
5972
5973/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005974 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5975 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005976 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005977static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005978{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005979 struct ixgbe_hw *hw = &adapter->hw;
5980 int i;
5981
Alexander Duyckd034acf2011-04-27 09:25:34 +00005982 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5983 return;
5984
5985 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5986
5987 /* if interface is down do nothing */
5988 if (test_bit(__IXGBE_DOWN, &adapter->state))
5989 return;
5990
5991 /* do nothing if we are not using signature filters */
5992 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5993 return;
5994
5995 adapter->fdir_overflow++;
5996
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005997 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5998 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005999 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00006000 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00006001 /* re-enable flow director interrupts */
6002 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006003 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006004 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006005 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006006 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006007}
6008
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006009/**
6010 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6011 * @adapter - pointer to the device adapter structure
6012 *
6013 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006014 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006015 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006016 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006017 */
6018static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6019{
Auke Kok9a799d72007-09-15 14:07:45 -07006020 struct ixgbe_hw *hw = &adapter->hw;
6021 u64 eics = 0;
6022 int i;
6023
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006024 /* If we're down or resetting, just bail */
6025 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6026 test_bit(__IXGBE_RESETTING, &adapter->state))
6027 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00006028
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006029 /* Force detection of hung controller */
6030 if (netif_carrier_ok(adapter->netdev)) {
6031 for (i = 0; i < adapter->num_tx_queues; i++)
6032 set_check_for_tx_hang(adapter->tx_ring[i]);
6033 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006034
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006035 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00006036 /*
6037 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006038 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00006039 * would set *both* EIMS and EICS for any bit in EIAM
6040 */
6041 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6042 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006043 } else {
6044 /* get one bit for every active tx/rx interrupt vector */
6045 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
6046 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006047 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006048 eics |= ((u64)1 << i);
6049 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006050 }
6051
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006052 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006053 ixgbe_irq_rearm_queues(adapter, eics);
6054
Alexander Duyckfe49f042009-06-04 16:00:09 +00006055}
6056
6057/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006058 * ixgbe_watchdog_update_link - update the link status
6059 * @adapter - pointer to the device adapter structure
6060 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006061 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006062static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006063{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006064 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006065 u32 link_speed = adapter->link_speed;
6066 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006067 int i;
6068
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006069 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6070 return;
6071
6072 if (hw->mac.ops.check_link) {
6073 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006074 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006075 /* always assume link is up, if no check link function */
6076 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6077 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006078 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006079 if (link_up) {
6080 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6081 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
6082 hw->mac.ops.fc_enable(hw, i);
6083 } else {
6084 hw->mac.ops.fc_enable(hw, 0);
6085 }
6086 }
6087
6088 if (link_up ||
6089 time_after(jiffies, (adapter->link_check_timeout +
6090 IXGBE_TRY_LINK_TIMEOUT))) {
6091 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6092 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6093 IXGBE_WRITE_FLUSH(hw);
6094 }
6095
6096 adapter->link_up = link_up;
6097 adapter->link_speed = link_speed;
6098}
6099
6100/**
6101 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6102 * print link up message
6103 * @adapter - pointer to the device adapter structure
6104 **/
6105static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6106{
6107 struct net_device *netdev = adapter->netdev;
6108 struct ixgbe_hw *hw = &adapter->hw;
6109 u32 link_speed = adapter->link_speed;
6110 bool flow_rx, flow_tx;
6111
6112 /* only continue if link was previously down */
6113 if (netif_carrier_ok(netdev))
6114 return;
6115
6116 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6117
6118 switch (hw->mac.type) {
6119 case ixgbe_mac_82598EB: {
6120 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6121 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6122 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6123 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6124 }
6125 break;
6126 case ixgbe_mac_X540:
6127 case ixgbe_mac_82599EB: {
6128 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6129 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6130 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6131 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6132 }
6133 break;
6134 default:
6135 flow_tx = false;
6136 flow_rx = false;
6137 break;
6138 }
6139 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6140 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6141 "10 Gbps" :
6142 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6143 "1 Gbps" :
6144 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6145 "100 Mbps" :
6146 "unknown speed"))),
6147 ((flow_rx && flow_tx) ? "RX/TX" :
6148 (flow_rx ? "RX" :
6149 (flow_tx ? "TX" : "None"))));
6150
6151 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006152 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006153}
6154
6155/**
6156 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6157 * print link down message
6158 * @adapter - pointer to the adapter structure
6159 **/
6160static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6161{
6162 struct net_device *netdev = adapter->netdev;
6163 struct ixgbe_hw *hw = &adapter->hw;
6164
6165 adapter->link_up = false;
6166 adapter->link_speed = 0;
6167
6168 /* only continue if link was up previously */
6169 if (!netif_carrier_ok(netdev))
6170 return;
6171
6172 /* poll for SFP+ cable when link is down */
6173 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6174 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6175
6176 e_info(drv, "NIC Link is Down\n");
6177 netif_carrier_off(netdev);
6178}
6179
6180/**
6181 * ixgbe_watchdog_flush_tx - flush queues on link down
6182 * @adapter - pointer to the device adapter structure
6183 **/
6184static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6185{
6186 int i;
6187 int some_tx_pending = 0;
6188
6189 if (!netif_carrier_ok(adapter->netdev)) {
6190 for (i = 0; i < adapter->num_tx_queues; i++) {
6191 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6192 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6193 some_tx_pending = 1;
6194 break;
6195 }
6196 }
6197
6198 if (some_tx_pending) {
6199 /* We've lost link, so the controller stops DMA,
6200 * but we've got queued Tx work that's never going
6201 * to get done, so reset controller to flush Tx.
6202 * (Do the reset outside of interrupt context).
6203 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006204 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006205 }
6206 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006207}
6208
Greg Rosea985b6c32010-11-18 03:02:52 +00006209static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6210{
6211 u32 ssvpc;
6212
6213 /* Do not perform spoof check for 82598 */
6214 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6215 return;
6216
6217 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6218
6219 /*
6220 * ssvpc register is cleared on read, if zero then no
6221 * spoofed packets in the last interval.
6222 */
6223 if (!ssvpc)
6224 return;
6225
6226 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6227}
6228
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006229/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006230 * ixgbe_watchdog_subtask - check and bring link up
6231 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006232 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006233static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006234{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006235 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006236 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6237 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006238 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006239
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006240 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006241
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006242 if (adapter->link_up)
6243 ixgbe_watchdog_link_is_up(adapter);
6244 else
6245 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006246
Greg Rosea985b6c32010-11-18 03:02:52 +00006247 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006248 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006249
6250 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006251}
6252
Alexander Duyck70864002011-04-27 09:13:56 +00006253/**
6254 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6255 * @adapter - the ixgbe adapter structure
6256 **/
6257static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6258{
6259 struct ixgbe_hw *hw = &adapter->hw;
6260 s32 err;
6261
6262 /* not searching for SFP so there is nothing to do here */
6263 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6264 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6265 return;
6266
6267 /* someone else is in init, wait until next service event */
6268 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6269 return;
6270
6271 err = hw->phy.ops.identify_sfp(hw);
6272 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6273 goto sfp_out;
6274
6275 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6276 /* If no cable is present, then we need to reset
6277 * the next time we find a good cable. */
6278 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6279 }
6280
6281 /* exit on error */
6282 if (err)
6283 goto sfp_out;
6284
6285 /* exit if reset not needed */
6286 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6287 goto sfp_out;
6288
6289 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6290
6291 /*
6292 * A module may be identified correctly, but the EEPROM may not have
6293 * support for that module. setup_sfp() will fail in that case, so
6294 * we should not allow that module to load.
6295 */
6296 if (hw->mac.type == ixgbe_mac_82598EB)
6297 err = hw->phy.ops.reset(hw);
6298 else
6299 err = hw->mac.ops.setup_sfp(hw);
6300
6301 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6302 goto sfp_out;
6303
6304 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6305 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6306
6307sfp_out:
6308 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6309
6310 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6311 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6312 e_dev_err("failed to initialize because an unsupported "
6313 "SFP+ module type was detected.\n");
6314 e_dev_err("Reload the driver after installing a "
6315 "supported module.\n");
6316 unregister_netdev(adapter->netdev);
6317 }
6318}
6319
6320/**
6321 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6322 * @adapter - the ixgbe adapter structure
6323 **/
6324static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6325{
6326 struct ixgbe_hw *hw = &adapter->hw;
6327 u32 autoneg;
6328 bool negotiation;
6329
6330 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6331 return;
6332
6333 /* someone else is in init, wait until next service event */
6334 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6335 return;
6336
6337 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6338
6339 autoneg = hw->phy.autoneg_advertised;
6340 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
6341 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00006342 if (hw->mac.ops.setup_link)
6343 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
6344
6345 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6346 adapter->link_check_timeout = jiffies;
6347 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6348}
6349
Greg Rose83c61fa2011-09-07 05:59:35 +00006350#ifdef CONFIG_PCI_IOV
6351static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6352{
6353 int vf;
6354 struct ixgbe_hw *hw = &adapter->hw;
6355 struct net_device *netdev = adapter->netdev;
6356 u32 gpc;
6357 u32 ciaa, ciad;
6358
6359 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6360 if (gpc) /* If incrementing then no need for the check below */
6361 return;
6362 /*
6363 * Check to see if a bad DMA write target from an errant or
6364 * malicious VF has caused a PCIe error. If so then we can
6365 * issue a VFLR to the offending VF(s) and then resume without
6366 * requesting a full slot reset.
6367 */
6368
6369 for (vf = 0; vf < adapter->num_vfs; vf++) {
6370 ciaa = (vf << 16) | 0x80000000;
6371 /* 32 bit read so align, we really want status at offset 6 */
6372 ciaa |= PCI_COMMAND;
6373 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6374 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6375 ciaa &= 0x7FFFFFFF;
6376 /* disable debug mode asap after reading data */
6377 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6378 /* Get the upper 16 bits which will be the PCI status reg */
6379 ciad >>= 16;
6380 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6381 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6382 /* Issue VFLR */
6383 ciaa = (vf << 16) | 0x80000000;
6384 ciaa |= 0xA8;
6385 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6386 ciad = 0x00008000; /* VFLR */
6387 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6388 ciaa &= 0x7FFFFFFF;
6389 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6390 }
6391 }
6392}
6393
6394#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006395/**
6396 * ixgbe_service_timer - Timer Call-back
6397 * @data: pointer to adapter cast into an unsigned long
6398 **/
6399static void ixgbe_service_timer(unsigned long data)
6400{
6401 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6402 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006403 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006404
Greg Rose83c61fa2011-09-07 05:59:35 +00006405#ifdef CONFIG_PCI_IOV
6406 ready = false;
6407
6408 /*
6409 * don't bother with SR-IOV VF DMA hang check if there are
6410 * no VFs or the link is down
6411 */
6412 if (!adapter->num_vfs ||
6413 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)) {
6414 ready = true;
6415 goto normal_timer_service;
6416 }
6417
6418 /* If we have VFs allocated then we must check for DMA hangs */
6419 ixgbe_check_for_bad_vf(adapter);
6420 next_event_offset = HZ / 50;
6421 adapter->timer_event_accumulator++;
6422
6423 if (adapter->timer_event_accumulator >= 100) {
6424 ready = true;
6425 adapter->timer_event_accumulator = 0;
6426 }
6427
6428 goto schedule_event;
6429
6430normal_timer_service:
6431#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006432 /* poll faster when waiting for link */
6433 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6434 next_event_offset = HZ / 10;
6435 else
6436 next_event_offset = HZ * 2;
6437
Greg Rose83c61fa2011-09-07 05:59:35 +00006438#ifdef CONFIG_PCI_IOV
6439schedule_event:
6440#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006441 /* Reset the timer */
6442 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6443
Greg Rose83c61fa2011-09-07 05:59:35 +00006444 if (ready)
6445 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006446}
6447
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006448static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6449{
6450 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6451 return;
6452
6453 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6454
6455 /* If we're already down or resetting, just bail */
6456 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6457 test_bit(__IXGBE_RESETTING, &adapter->state))
6458 return;
6459
6460 ixgbe_dump(adapter);
6461 netdev_err(adapter->netdev, "Reset adapter\n");
6462 adapter->tx_timeout_count++;
6463
6464 ixgbe_reinit_locked(adapter);
6465}
6466
Alexander Duyck70864002011-04-27 09:13:56 +00006467/**
6468 * ixgbe_service_task - manages and runs subtasks
6469 * @work: pointer to work_struct containing our data
6470 **/
6471static void ixgbe_service_task(struct work_struct *work)
6472{
6473 struct ixgbe_adapter *adapter = container_of(work,
6474 struct ixgbe_adapter,
6475 service_task);
6476
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006477 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006478 ixgbe_sfp_detection_subtask(adapter);
6479 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006480 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006481 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006482 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006483 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006484
6485 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006486}
6487
Alexander Duyck897ab152011-05-27 05:31:47 +00006488void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6489 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006490{
6491 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006492 u16 i = tx_ring->next_to_use;
6493
Alexander Duycke4f74022012-01-31 02:59:44 +00006494 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
Alexander Duyck897ab152011-05-27 05:31:47 +00006495
6496 i++;
6497 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6498
6499 /* set bits to identify this as an advanced context descriptor */
6500 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6501
6502 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6503 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6504 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6505 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6506}
6507
6508static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6509 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6510{
Auke Kok9a799d72007-09-15 14:07:45 -07006511 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006512 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006513 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006514
Alexander Duyck897ab152011-05-27 05:31:47 +00006515 if (!skb_is_gso(skb))
6516 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006517
Alexander Duyck897ab152011-05-27 05:31:47 +00006518 if (skb_header_cloned(skb)) {
6519 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6520 if (err)
6521 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006522 }
6523
Alexander Duyck897ab152011-05-27 05:31:47 +00006524 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6525 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6526
6527 if (protocol == __constant_htons(ETH_P_IP)) {
6528 struct iphdr *iph = ip_hdr(skb);
6529 iph->tot_len = 0;
6530 iph->check = 0;
6531 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6532 iph->daddr, 0,
6533 IPPROTO_TCP,
6534 0);
6535 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6536 } else if (skb_is_gso_v6(skb)) {
6537 ipv6_hdr(skb)->payload_len = 0;
6538 tcp_hdr(skb)->check =
6539 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6540 &ipv6_hdr(skb)->daddr,
6541 0, IPPROTO_TCP, 0);
6542 }
6543
6544 l4len = tcp_hdrlen(skb);
6545 *hdr_len = skb_transport_offset(skb) + l4len;
6546
6547 /* mss_l4len_id: use 1 as index for TSO */
6548 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6549 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6550 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6551
6552 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6553 vlan_macip_lens = skb_network_header_len(skb);
6554 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6555 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6556
6557 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6558 mss_l4len_idx);
6559
6560 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006561}
6562
Alexander Duyck897ab152011-05-27 05:31:47 +00006563static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006564 struct sk_buff *skb, u32 tx_flags,
6565 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006566{
Alexander Duyck897ab152011-05-27 05:31:47 +00006567 u32 vlan_macip_lens = 0;
6568 u32 mss_l4len_idx = 0;
6569 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006570
Alexander Duyck897ab152011-05-27 05:31:47 +00006571 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006572 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6573 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006574 return false;
6575 } else {
6576 u8 l4_hdr = 0;
6577 switch (protocol) {
6578 case __constant_htons(ETH_P_IP):
6579 vlan_macip_lens |= skb_network_header_len(skb);
6580 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6581 l4_hdr = ip_hdr(skb)->protocol;
6582 break;
6583 case __constant_htons(ETH_P_IPV6):
6584 vlan_macip_lens |= skb_network_header_len(skb);
6585 l4_hdr = ipv6_hdr(skb)->nexthdr;
6586 break;
6587 default:
6588 if (unlikely(net_ratelimit())) {
6589 dev_warn(tx_ring->dev,
6590 "partial checksum but proto=%x!\n",
6591 skb->protocol);
6592 }
6593 break;
6594 }
Auke Kok9a799d72007-09-15 14:07:45 -07006595
Alexander Duyck897ab152011-05-27 05:31:47 +00006596 switch (l4_hdr) {
6597 case IPPROTO_TCP:
6598 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6599 mss_l4len_idx = tcp_hdrlen(skb) <<
6600 IXGBE_ADVTXD_L4LEN_SHIFT;
6601 break;
6602 case IPPROTO_SCTP:
6603 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6604 mss_l4len_idx = sizeof(struct sctphdr) <<
6605 IXGBE_ADVTXD_L4LEN_SHIFT;
6606 break;
6607 case IPPROTO_UDP:
6608 mss_l4len_idx = sizeof(struct udphdr) <<
6609 IXGBE_ADVTXD_L4LEN_SHIFT;
6610 break;
6611 default:
6612 if (unlikely(net_ratelimit())) {
6613 dev_warn(tx_ring->dev,
6614 "partial checksum but l4 proto=%x!\n",
6615 skb->protocol);
6616 }
6617 break;
6618 }
Auke Kok9a799d72007-09-15 14:07:45 -07006619 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006620
Alexander Duyck897ab152011-05-27 05:31:47 +00006621 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6622 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6623
6624 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6625 type_tucmd, mss_l4len_idx);
6626
6627 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006628}
6629
Alexander Duyckd3d00232011-07-15 02:31:25 +00006630static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6631{
6632 /* set type for advanced descriptor with frame checksum insertion */
6633 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6634 IXGBE_ADVTXD_DCMD_IFCS |
6635 IXGBE_ADVTXD_DCMD_DEXT);
6636
6637 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006638 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006639 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6640
6641 /* set segmentation enable bits for TSO/FSO */
6642#ifdef IXGBE_FCOE
6643 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6644#else
6645 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6646#endif
6647 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6648
6649 return cmd_type;
6650}
6651
6652static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6653{
6654 __le32 olinfo_status =
6655 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6656
6657 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6658 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6659 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6660 /* enble IPv4 checksum for TSO */
6661 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6662 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6663 }
6664
6665 /* enable L4 checksum for TSO and TX checksum offload */
6666 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6667 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6668
6669#ifdef IXGBE_FCOE
6670 /* use index 1 context for FCOE/FSO */
6671 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6672 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6673 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6674
6675#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006676 /*
6677 * Check Context must be set if Tx switch is enabled, which it
6678 * always is for case where virtual functions are running
6679 */
6680 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6681 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6682
Alexander Duyckd3d00232011-07-15 02:31:25 +00006683 return olinfo_status;
6684}
6685
6686#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6687 IXGBE_TXD_CMD_RS)
6688
6689static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6690 struct sk_buff *skb,
6691 struct ixgbe_tx_buffer *first,
6692 u32 tx_flags,
6693 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006694{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006695 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006696 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006697 union ixgbe_adv_tx_desc *tx_desc;
6698 dma_addr_t dma;
6699 __le32 cmd_type, olinfo_status;
6700 struct skb_frag_struct *frag;
6701 unsigned int f = 0;
6702 unsigned int data_len = skb->data_len;
6703 unsigned int size = skb_headlen(skb);
6704 u32 offset = 0;
6705 u32 paylen = skb->len - hdr_len;
6706 u16 i = tx_ring->next_to_use;
6707 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006708
Alexander Duyckd3d00232011-07-15 02:31:25 +00006709#ifdef IXGBE_FCOE
6710 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6711 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6712 data_len -= sizeof(struct fcoe_crc_eof);
6713 } else {
6714 size -= sizeof(struct fcoe_crc_eof) - data_len;
6715 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006716 }
Auke Kok9a799d72007-09-15 14:07:45 -07006717 }
6718
Alexander Duyckd3d00232011-07-15 02:31:25 +00006719#endif
6720 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6721 if (dma_mapping_error(dev, dma))
6722 goto dma_error;
6723
6724 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6725 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6726
Alexander Duycke4f74022012-01-31 02:59:44 +00006727 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006728
6729 for (;;) {
6730 while (size > IXGBE_MAX_DATA_PER_TXD) {
6731 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6732 tx_desc->read.cmd_type_len =
6733 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6734 tx_desc->read.olinfo_status = olinfo_status;
6735
6736 offset += IXGBE_MAX_DATA_PER_TXD;
6737 size -= IXGBE_MAX_DATA_PER_TXD;
6738
6739 tx_desc++;
6740 i++;
6741 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006742 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006743 i = 0;
6744 }
6745 }
6746
6747 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6748 tx_buffer_info->length = offset + size;
6749 tx_buffer_info->tx_flags = tx_flags;
6750 tx_buffer_info->dma = dma;
6751
6752 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6753 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6754 tx_desc->read.olinfo_status = olinfo_status;
6755
6756 if (!data_len)
6757 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006758
6759 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006760#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006761 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006762#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006763 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006764#endif
6765 data_len -= size;
6766 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006767
Alexander Duyckd3d00232011-07-15 02:31:25 +00006768 offset = 0;
6769 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006770
Ian Campbell877749b2011-08-29 23:18:26 +00006771 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006772 if (dma_mapping_error(dev, dma))
6773 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006774
Alexander Duyckd3d00232011-07-15 02:31:25 +00006775 tx_desc++;
6776 i++;
6777 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006778 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006780 }
6781 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006782
Alexander Duyckd3d00232011-07-15 02:31:25 +00006783 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6784
6785 i++;
6786 if (i == tx_ring->count)
6787 i = 0;
6788
6789 tx_ring->next_to_use = i;
6790
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006791 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6792 gso_segs = skb_shinfo(skb)->gso_segs;
6793#ifdef IXGBE_FCOE
6794 /* adjust for FCoE Sequence Offload */
6795 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6796 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6797 skb_shinfo(skb)->gso_size);
6798#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006799 else
6800 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006801
6802 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006803 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6804 tx_buffer_info->gso_segs = gso_segs;
6805 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006806
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006807 netdev_tx_sent_queue(txring_txq(tx_ring), tx_buffer_info->bytecount);
6808
Alexander Duyckd3d00232011-07-15 02:31:25 +00006809 /* set the timestamp */
6810 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006811
6812 /*
6813 * Force memory writes to complete before letting h/w
6814 * know there are new descriptors to fetch. (Only
6815 * applicable for weak-ordered memory model archs,
6816 * such as IA-64).
6817 */
6818 wmb();
6819
Alexander Duyckd3d00232011-07-15 02:31:25 +00006820 /* set next_to_watch value indicating a packet is present */
6821 first->next_to_watch = tx_desc;
6822
6823 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006824 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006825
6826 return;
6827dma_error:
6828 dev_err(dev, "TX DMA map failed\n");
6829
6830 /* clear dma mappings for failed tx_buffer_info map */
6831 for (;;) {
6832 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6833 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6834 if (tx_buffer_info == first)
6835 break;
6836 if (i == 0)
6837 i = tx_ring->count;
6838 i--;
6839 }
6840
6841 dev_kfree_skb_any(skb);
6842
6843 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006844}
6845
Alexander Duyck69830522011-01-06 14:29:58 +00006846static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6847 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006848{
Alexander Duyck69830522011-01-06 14:29:58 +00006849 struct ixgbe_q_vector *q_vector = ring->q_vector;
6850 union ixgbe_atr_hash_dword input = { .dword = 0 };
6851 union ixgbe_atr_hash_dword common = { .dword = 0 };
6852 union {
6853 unsigned char *network;
6854 struct iphdr *ipv4;
6855 struct ipv6hdr *ipv6;
6856 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006857 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006858 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006859
Alexander Duyck69830522011-01-06 14:29:58 +00006860 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6861 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006862 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006863
Alexander Duyck69830522011-01-06 14:29:58 +00006864 /* do nothing if sampling is disabled */
6865 if (!ring->atr_sample_rate)
6866 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006867
Alexander Duyck69830522011-01-06 14:29:58 +00006868 ring->atr_count++;
6869
6870 /* snag network header to get L4 type and address */
6871 hdr.network = skb_network_header(skb);
6872
6873 /* Currently only IPv4/IPv6 with TCP is supported */
6874 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6875 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6876 (protocol != __constant_htons(ETH_P_IP) ||
6877 hdr.ipv4->protocol != IPPROTO_TCP))
6878 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006879
6880 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006881
Alexander Duyck66f32a82011-06-29 05:43:22 +00006882 /* skip this packet since it is invalid or the socket is closing */
6883 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006884 return;
6885
6886 /* sample on all syn packets or once every atr sample count */
6887 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6888 return;
6889
6890 /* reset sample count */
6891 ring->atr_count = 0;
6892
6893 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6894
6895 /*
6896 * src and dst are inverted, think how the receiver sees them
6897 *
6898 * The input is broken into two sections, a non-compressed section
6899 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6900 * is XORed together and stored in the compressed dword.
6901 */
6902 input.formatted.vlan_id = vlan_id;
6903
6904 /*
6905 * since src port and flex bytes occupy the same word XOR them together
6906 * and write the value to source port portion of compressed dword
6907 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006908 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006909 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6910 else
6911 common.port.src ^= th->dest ^ protocol;
6912 common.port.dst ^= th->source;
6913
6914 if (protocol == __constant_htons(ETH_P_IP)) {
6915 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6916 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6917 } else {
6918 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6919 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6920 hdr.ipv6->saddr.s6_addr32[1] ^
6921 hdr.ipv6->saddr.s6_addr32[2] ^
6922 hdr.ipv6->saddr.s6_addr32[3] ^
6923 hdr.ipv6->daddr.s6_addr32[0] ^
6924 hdr.ipv6->daddr.s6_addr32[1] ^
6925 hdr.ipv6->daddr.s6_addr32[2] ^
6926 hdr.ipv6->daddr.s6_addr32[3];
6927 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006928
6929 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006930 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6931 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006932}
6933
Alexander Duyck63544e92011-05-27 05:31:42 +00006934static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006935{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006936 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006937 /* Herbert's original patch had:
6938 * smp_mb__after_netif_stop_queue();
6939 * but since that doesn't exist yet, just open code it. */
6940 smp_mb();
6941
6942 /* We need to check again in a case another CPU has just
6943 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006944 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006945 return -EBUSY;
6946
6947 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006948 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006949 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006950 return 0;
6951}
6952
Alexander Duyck82d4e462011-06-11 01:44:58 +00006953static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006954{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006955 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006956 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006957 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006958}
6959
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006960static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6961{
6962 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006963 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6964 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006965#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006966 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006967
John Fastabende5b64632011-03-08 03:44:52 +00006968 if (((protocol == htons(ETH_P_FCOE)) ||
6969 (protocol == htons(ETH_P_FIP))) &&
6970 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6971 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6972 txq += adapter->ring_feature[RING_F_FCOE].mask;
6973 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006974 }
6975#endif
6976
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006977 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6978 while (unlikely(txq >= dev->real_num_tx_queues))
6979 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006980 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006981 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006982
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006983 return skb_tx_hash(dev, skb);
6984}
6985
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006986netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006987 struct ixgbe_adapter *adapter,
6988 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006989{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006990 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006991 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006992 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006993#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6994 unsigned short f;
6995#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006996 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006997 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006998 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006999
Alexander Duycka535c302011-05-27 05:31:52 +00007000 /*
7001 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007002 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007003 * + 2 desc gap to keep tail from touching head,
7004 * + 1 desc for context descriptor,
7005 * otherwise try next time
7006 */
7007#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
7008 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7009 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7010#else
7011 count += skb_shinfo(skb)->nr_frags;
7012#endif
7013 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7014 tx_ring->tx_stats.tx_busy++;
7015 return NETDEV_TX_BUSY;
7016 }
7017
Alexander Duyck66f32a82011-06-29 05:43:22 +00007018 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007019 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007020 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7021 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7022 /* else if it is a SW VLAN check the next protocol and store the tag */
7023 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
7024 struct vlan_hdr *vhdr, _vhdr;
7025 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7026 if (!vhdr)
7027 goto out_drop;
7028
7029 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007030 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7031 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007032 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007033 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007034
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007035#ifdef CONFIG_PCI_IOV
7036 /*
7037 * Use the l2switch_enable flag - would be false if the DMA
7038 * Tx switch had been disabled.
7039 */
7040 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7041 tx_flags |= IXGBE_TX_FLAGS_TXSW;
7042
7043#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007044 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007045 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007046 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7047 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007048 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007049 tx_flags |= (skb->priority & 0x7) <<
7050 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007051 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7052 struct vlan_ethhdr *vhdr;
7053 if (skb_header_cloned(skb) &&
7054 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7055 goto out_drop;
7056 vhdr = (struct vlan_ethhdr *)skb->data;
7057 vhdr->h_vlan_TCI = htons(tx_flags >>
7058 IXGBE_TX_FLAGS_VLAN_SHIFT);
7059 } else {
7060 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7061 }
7062 }
Alexander Duycka535c302011-05-27 05:31:52 +00007063
Alexander Duycka535c302011-05-27 05:31:52 +00007064 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00007065 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00007066
Yi Zoueacd73f2009-05-13 13:11:06 +00007067#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007068 /* setup tx offload for FCoE */
7069 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
7070 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00007071 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
7072 if (tso < 0)
7073 goto out_drop;
7074 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00007075 tx_flags |= IXGBE_TX_FLAGS_FSO |
7076 IXGBE_TX_FLAGS_FCOE;
7077 else
7078 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07007079
Alexander Duyck66f32a82011-06-29 05:43:22 +00007080 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007081 }
Auke Kok9a799d72007-09-15 14:07:45 -07007082
Auke Kok9a799d72007-09-15 14:07:45 -07007083#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007084 /* setup IPv4/IPv6 offloads */
7085 if (protocol == __constant_htons(ETH_P_IP))
7086 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007087
Alexander Duyck66f32a82011-06-29 05:43:22 +00007088 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
7089 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007090 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007091 else if (tso)
7092 tx_flags |= IXGBE_TX_FLAGS_TSO;
7093 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
7094 tx_flags |= IXGBE_TX_FLAGS_CSUM;
7095
7096 /* add the ATR filter if ATR is on */
7097 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7098 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
7099
7100#ifdef IXGBE_FCOE
7101xmit_fcoe:
7102#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00007103 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
7104
7105 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007106
7107 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007108
7109out_drop:
7110 dev_kfree_skb_any(skb);
7111 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007112}
7113
7114static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
7115{
7116 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7117 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007118
Auke Kok9a799d72007-09-15 14:07:45 -07007119 tx_ring = adapter->tx_ring[skb->queue_mapping];
7120 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7121}
7122
7123/**
7124 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007125 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07007126 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007127 *
Auke Kok9a799d72007-09-15 14:07:45 -07007128 * Returns 0 on success, negative on failure
7129 **/
7130static int ixgbe_set_mac(struct net_device *netdev, void *p)
7131{
Ben Hutchings6b73e102009-04-29 08:08:58 +00007132 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7133 struct ixgbe_hw *hw = &adapter->hw;
7134 struct sockaddr *addr = p;
7135
7136 if (!is_valid_ether_addr(addr->sa_data))
7137 return -EADDRNOTAVAIL;
7138
7139 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7140 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7141
7142 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
7143 IXGBE_RAH_AV);
7144
7145 return 0;
7146}
7147
7148static int
7149ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7150{
7151 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7152 struct ixgbe_hw *hw = &adapter->hw;
7153 u16 value;
7154 int rc;
7155
7156 if (prtad != hw->phy.mdio.prtad)
7157 return -EINVAL;
7158 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7159 if (!rc)
7160 rc = value;
7161 return rc;
7162}
7163
7164static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7165 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007166{
7167 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00007168 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007169
7170 if (prtad != hw->phy.mdio.prtad)
7171 return -EINVAL;
7172 return hw->phy.ops.write_reg(hw, addr, devad, value);
7173}
7174
7175static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7176{
7177 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7178
7179 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7180}
7181
7182/**
7183 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7184 * netdev->dev_addrs
7185 * @netdev: network interface device structure
7186 *
7187 * Returns non-zero on failure
7188 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00007189static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007190{
7191 int err = 0;
7192 struct ixgbe_adapter *adapter = netdev_priv(dev);
7193 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7194
7195 if (is_valid_ether_addr(mac->san_addr)) {
7196 rtnl_lock();
7197 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7198 rtnl_unlock();
7199 }
7200 return err;
7201}
7202
7203/**
7204 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7205 * netdev->dev_addrs
7206 * @netdev: network interface device structure
7207 *
Auke Kok9a799d72007-09-15 14:07:45 -07007208 * Returns non-zero on failure
7209 **/
7210static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7211{
7212 int err = 0;
7213 struct ixgbe_adapter *adapter = netdev_priv(dev);
7214 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7215
7216 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007217 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07007218 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007219 rtnl_unlock();
7220 }
7221 return err;
7222}
Auke Kok9a799d72007-09-15 14:07:45 -07007223
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007224#ifdef CONFIG_NET_POLL_CONTROLLER
7225/*
7226 * Polling 'interrupt' - used by things like netconsole to send skbs
7227 * without having to re-enable interrupts. It's not called while
7228 * the interrupt routine is executing.
7229 */
7230static void ixgbe_netpoll(struct net_device *netdev)
7231{
7232 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007233 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007234
7235 /* if interface is down do nothing */
7236 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007237 return;
7238
7239 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08007240 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007241 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00007242 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007243 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00007244 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007245 }
7246 } else {
7247 ixgbe_intr(adapter->pdev->irq, netdev);
7248 }
7249 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
7250}
7251#endif
7252
Eric Dumazetde1036b2010-10-20 23:00:04 +00007253static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7254 struct rtnl_link_stats64 *stats)
7255{
7256 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7257 int i;
7258
Eric Dumazet1a515022010-11-16 19:26:42 -08007259 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007260 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007261 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007262 u64 bytes, packets;
7263 unsigned int start;
7264
Eric Dumazet1a515022010-11-16 19:26:42 -08007265 if (ring) {
7266 do {
7267 start = u64_stats_fetch_begin_bh(&ring->syncp);
7268 packets = ring->stats.packets;
7269 bytes = ring->stats.bytes;
7270 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7271 stats->rx_packets += packets;
7272 stats->rx_bytes += bytes;
7273 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007274 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007275
7276 for (i = 0; i < adapter->num_tx_queues; i++) {
7277 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7278 u64 bytes, packets;
7279 unsigned int start;
7280
7281 if (ring) {
7282 do {
7283 start = u64_stats_fetch_begin_bh(&ring->syncp);
7284 packets = ring->stats.packets;
7285 bytes = ring->stats.bytes;
7286 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7287 stats->tx_packets += packets;
7288 stats->tx_bytes += bytes;
7289 }
7290 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007291 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007292 /* following stats updated by ixgbe_watchdog_task() */
7293 stats->multicast = netdev->stats.multicast;
7294 stats->rx_errors = netdev->stats.rx_errors;
7295 stats->rx_length_errors = netdev->stats.rx_length_errors;
7296 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7297 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7298 return stats;
7299}
7300
John Fastabend8b1c0b22011-05-03 02:26:48 +00007301/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7302 * #adapter: pointer to ixgbe_adapter
7303 * @tc: number of traffic classes currently enabled
7304 *
7305 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7306 * 802.1Q priority maps to a packet buffer that exists.
7307 */
7308static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7309{
7310 struct ixgbe_hw *hw = &adapter->hw;
7311 u32 reg, rsave;
7312 int i;
7313
7314 /* 82598 have a static priority to TC mapping that can not
7315 * be changed so no validation is needed.
7316 */
7317 if (hw->mac.type == ixgbe_mac_82598EB)
7318 return;
7319
7320 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7321 rsave = reg;
7322
7323 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7324 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7325
7326 /* If up2tc is out of bounds default to zero */
7327 if (up2tc > tc)
7328 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7329 }
7330
7331 if (reg != rsave)
7332 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7333
7334 return;
7335}
7336
7337
7338/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
7339 * classes.
7340 *
7341 * @netdev: net device to configure
7342 * @tc: number of traffic classes to enable
7343 */
7344int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7345{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007346 struct ixgbe_adapter *adapter = netdev_priv(dev);
7347 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007348
John Fastabende7589ea2011-07-18 22:38:36 +00007349 /* Multiple traffic classes requires multiple queues */
7350 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
7351 e_err(drv, "Enable failed, needs MSI-X\n");
7352 return -EINVAL;
7353 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00007354
7355 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007356 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
John Fastabend8b1c0b22011-05-03 02:26:48 +00007357 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
7358 return -EINVAL;
7359
7360 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007361 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007362 * hardware is not flexible enough to do this dynamically.
7363 */
7364 if (netif_running(dev))
7365 ixgbe_close(dev);
7366 ixgbe_clear_interrupt_scheme(adapter);
7367
John Fastabende7589ea2011-07-18 22:38:36 +00007368 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007369 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00007370 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
7371
7372 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
7373 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7374
7375 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7376 adapter->hw.fc.requested_mode = ixgbe_fc_none;
7377 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007378 netdev_reset_tc(dev);
7379
John Fastabende7589ea2011-07-18 22:38:36 +00007380 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7381
7382 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
7383 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7384
7385 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7386 adapter->dcb_cfg.pfc_mode_enable = false;
7387 }
7388
John Fastabend8b1c0b22011-05-03 02:26:48 +00007389 ixgbe_init_interrupt_scheme(adapter);
7390 ixgbe_validate_rtr(adapter, tc);
7391 if (netif_running(dev))
7392 ixgbe_open(dev);
7393
7394 return 0;
7395}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007396
Don Skidmore082757a2011-07-21 05:55:00 +00007397void ixgbe_do_reset(struct net_device *netdev)
7398{
7399 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7400
7401 if (netif_running(netdev))
7402 ixgbe_reinit_locked(adapter);
7403 else
7404 ixgbe_reset(adapter);
7405}
7406
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007407static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
7408 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007409{
7410 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7411
7412#ifdef CONFIG_DCB
7413 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7414 data &= ~NETIF_F_HW_VLAN_RX;
7415#endif
7416
7417 /* return error if RXHASH is being enabled when RSS is not supported */
7418 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
7419 data &= ~NETIF_F_RXHASH;
7420
7421 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7422 if (!(data & NETIF_F_RXCSUM))
7423 data &= ~NETIF_F_LRO;
7424
7425 /* Turn off LRO if not RSC capable or invalid ITR settings */
7426 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
7427 data &= ~NETIF_F_LRO;
7428 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
7429 (adapter->rx_itr_setting != 1 &&
7430 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
7431 data &= ~NETIF_F_LRO;
7432 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
7433 }
7434
7435 return data;
7436}
7437
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007438static int ixgbe_set_features(struct net_device *netdev,
7439 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007440{
7441 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7442 bool need_reset = false;
7443
Don Skidmore082757a2011-07-21 05:55:00 +00007444 /* Make sure RSC matches LRO, reset if change */
7445 if (!!(data & NETIF_F_LRO) !=
7446 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7447 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
7448 switch (adapter->hw.mac.type) {
7449 case ixgbe_mac_X540:
7450 case ixgbe_mac_82599EB:
7451 need_reset = true;
7452 break;
7453 default:
7454 break;
7455 }
7456 }
7457
7458 /*
7459 * Check if Flow Director n-tuple support was enabled or disabled. If
7460 * the state changed, we need to reset.
7461 */
7462 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
7463 /* turn off ATR, enable perfect filters and reset */
7464 if (data & NETIF_F_NTUPLE) {
7465 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7466 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7467 need_reset = true;
7468 }
7469 } else if (!(data & NETIF_F_NTUPLE)) {
7470 /* turn off Flow Director, set ATR and reset */
7471 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7472 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
7473 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7474 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7475 need_reset = true;
7476 }
7477
7478 if (need_reset)
7479 ixgbe_do_reset(netdev);
7480
7481 return 0;
7482
7483}
7484
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007485static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007486 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007487 .ndo_stop = ixgbe_close,
7488 .ndo_start_xmit = ixgbe_xmit_frame,
7489 .ndo_select_queue = ixgbe_select_queue,
7490 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007491 .ndo_validate_addr = eth_validate_addr,
7492 .ndo_set_mac_address = ixgbe_set_mac,
7493 .ndo_change_mtu = ixgbe_change_mtu,
7494 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007495 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7496 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007497 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007498 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7499 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7500 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Greg Rosede4c7f62011-09-29 05:57:33 +00007501 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007502 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007503 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007504 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007505#ifdef CONFIG_NET_POLL_CONTROLLER
7506 .ndo_poll_controller = ixgbe_netpoll,
7507#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007508#ifdef IXGBE_FCOE
7509 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007510 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007511 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007512 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7513 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007514 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007515 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007516#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007517 .ndo_set_features = ixgbe_set_features,
7518 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007519};
7520
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007521static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7522 const struct ixgbe_info *ii)
7523{
7524#ifdef CONFIG_PCI_IOV
7525 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007526
Greg Rosec6bda302011-08-24 02:37:55 +00007527 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007528 return;
7529
7530 /* The 82599 supports up to 64 VFs per physical function
7531 * but this implementation limits allocation to 63 so that
7532 * basic networking resources are still available to the
7533 * physical function
7534 */
7535 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00007536 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007537#endif /* CONFIG_PCI_IOV */
7538}
7539
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007540/**
Auke Kok9a799d72007-09-15 14:07:45 -07007541 * ixgbe_probe - Device Initialization Routine
7542 * @pdev: PCI device information struct
7543 * @ent: entry in ixgbe_pci_tbl
7544 *
7545 * Returns 0 on success, negative on failure
7546 *
7547 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7548 * The OS initialization, configuring of the adapter private structure,
7549 * and a hardware reset occur.
7550 **/
7551static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007552 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007553{
7554 struct net_device *netdev;
7555 struct ixgbe_adapter *adapter = NULL;
7556 struct ixgbe_hw *hw;
7557 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007558 static int cards_found;
7559 int i, err, pci_using_dac;
Don Skidmore289700d2010-12-03 03:32:58 +00007560 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007561 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007562#ifdef IXGBE_FCOE
7563 u16 device_caps;
7564#endif
Don Skidmore289700d2010-12-03 03:32:58 +00007565 u32 eec;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007566 u16 wol_cap;
Auke Kok9a799d72007-09-15 14:07:45 -07007567
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007568 /* Catch broken hardware that put the wrong VF device ID in
7569 * the PCIe SR-IOV capability.
7570 */
7571 if (pdev->is_virtfn) {
7572 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7573 pci_name(pdev), pdev->vendor, pdev->device);
7574 return -EINVAL;
7575 }
7576
gouji-new9ce77662009-05-06 10:44:45 +00007577 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007578 if (err)
7579 return err;
7580
Nick Nunley1b507732010-04-27 13:10:27 +00007581 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7582 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007583 pci_using_dac = 1;
7584 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007585 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007586 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007587 err = dma_set_coherent_mask(&pdev->dev,
7588 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007589 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007590 dev_err(&pdev->dev,
7591 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007592 goto err_dma;
7593 }
7594 }
7595 pci_using_dac = 0;
7596 }
7597
gouji-new9ce77662009-05-06 10:44:45 +00007598 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007599 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007600 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007601 dev_err(&pdev->dev,
7602 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007603 goto err_pci_reg;
7604 }
7605
Frans Pop19d5afd2009-10-02 10:04:12 -07007606 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007607
Auke Kok9a799d72007-09-15 14:07:45 -07007608 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007609 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007610
John Fastabende901acd2011-04-26 07:26:08 +00007611#ifdef CONFIG_IXGBE_DCB
7612 indices *= MAX_TRAFFIC_CLASS;
7613#endif
7614
John Fastabendc85a2612010-02-25 23:15:21 +00007615 if (ii->mac == ixgbe_mac_82598EB)
7616 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7617 else
7618 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7619
John Fastabende901acd2011-04-26 07:26:08 +00007620#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007621 indices += min_t(unsigned int, num_possible_cpus(),
7622 IXGBE_MAX_FCOE_INDICES);
7623#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007624 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007625 if (!netdev) {
7626 err = -ENOMEM;
7627 goto err_alloc_etherdev;
7628 }
7629
Auke Kok9a799d72007-09-15 14:07:45 -07007630 SET_NETDEV_DEV(netdev, &pdev->dev);
7631
Auke Kok9a799d72007-09-15 14:07:45 -07007632 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007633 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007634
7635 adapter->netdev = netdev;
7636 adapter->pdev = pdev;
7637 hw = &adapter->hw;
7638 hw->back = adapter;
7639 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7640
Jeff Kirsher05857982008-09-11 19:57:00 -07007641 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007642 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007643 if (!hw->hw_addr) {
7644 err = -EIO;
7645 goto err_ioremap;
7646 }
7647
7648 for (i = 1; i <= 5; i++) {
7649 if (pci_resource_len(pdev, i) == 0)
7650 continue;
7651 }
7652
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007653 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007654 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007655 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007656 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007657
Auke Kok9a799d72007-09-15 14:07:45 -07007658 adapter->bd_number = cards_found;
7659
Auke Kok9a799d72007-09-15 14:07:45 -07007660 /* Setup hw api */
7661 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007662 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007663
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007664 /* EEPROM */
7665 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7666 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7667 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7668 if (!(eec & (1 << 8)))
7669 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7670
7671 /* PHY */
7672 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007673 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007674 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7675 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7676 hw->phy.mdio.mmds = 0;
7677 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7678 hw->phy.mdio.dev = netdev;
7679 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7680 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007681
Don Skidmore8ca783a2009-05-26 20:40:47 -07007682 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007683
7684 /* setup the private structure */
7685 err = ixgbe_sw_init(adapter);
7686 if (err)
7687 goto err_sw_init;
7688
Don Skidmoree86bff02010-02-11 04:14:08 +00007689 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007690 switch (adapter->hw.mac.type) {
7691 case ixgbe_mac_82599EB:
7692 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007693 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007694 break;
7695 default:
7696 break;
7697 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007698
Don Skidmorebf069c92009-05-07 10:39:54 +00007699 /*
7700 * If there is a fan on this device and it has failed log the
7701 * failure.
7702 */
7703 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7704 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7705 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007706 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007707 }
7708
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007709 if (allow_unsupported_sfp)
7710 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7711
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007712 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007713 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007714 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007715 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007716 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7717 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007718 err = 0;
7719 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007720 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007721 "module type was detected.\n");
7722 e_dev_err("Reload the driver after installing a supported "
7723 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007724 goto err_sw_init;
7725 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007726 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007727 goto err_sw_init;
7728 }
7729
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007730 ixgbe_probe_vf(adapter, ii);
7731
Emil Tantilov396e7992010-07-01 20:05:12 +00007732 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007733 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007734 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007735 NETIF_F_HW_VLAN_TX |
7736 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007737 NETIF_F_HW_VLAN_FILTER |
7738 NETIF_F_TSO |
7739 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007740 NETIF_F_RXHASH |
7741 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007742
Don Skidmore082757a2011-07-21 05:55:00 +00007743 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007744
Don Skidmore58be7662011-04-12 09:42:11 +00007745 switch (adapter->hw.mac.type) {
7746 case ixgbe_mac_82599EB:
7747 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007748 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007749 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7750 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007751 break;
7752 default:
7753 break;
7754 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007755
Jeff Kirsherad31c402008-06-05 04:05:30 -07007756 netdev->vlan_features |= NETIF_F_TSO;
7757 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007758 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007759 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007760 netdev->vlan_features |= NETIF_F_SG;
7761
Jiri Pirko01789342011-08-16 06:29:00 +00007762 netdev->priv_flags |= IFF_UNICAST_FLT;
7763
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007764 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7765 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7766 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007767
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007768#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007769 netdev->dcbnl_ops = &dcbnl_ops;
7770#endif
7771
Yi Zoueacd73f2009-05-13 13:11:06 +00007772#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007773 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007774 if (hw->mac.ops.get_device_caps) {
7775 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007776 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7777 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007778 }
7779 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007780 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7781 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7782 netdev->vlan_features |= NETIF_F_FSO;
7783 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7784 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007785#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007786 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007787 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007788 netdev->vlan_features |= NETIF_F_HIGHDMA;
7789 }
Auke Kok9a799d72007-09-15 14:07:45 -07007790
Don Skidmore082757a2011-07-21 05:55:00 +00007791 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7792 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007793 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007794 netdev->features |= NETIF_F_LRO;
7795
Auke Kok9a799d72007-09-15 14:07:45 -07007796 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007797 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007798 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007799 err = -EIO;
7800 goto err_eeprom;
7801 }
7802
7803 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7804 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7805
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007806 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007807 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007808 err = -EIO;
7809 goto err_eeprom;
7810 }
7811
Alexander Duyck70864002011-04-27 09:13:56 +00007812 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7813 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007814
Alexander Duyck70864002011-04-27 09:13:56 +00007815 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7816 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007817
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007818 err = ixgbe_init_interrupt_scheme(adapter);
7819 if (err)
7820 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007821
Don Skidmore082757a2011-07-21 05:55:00 +00007822 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7823 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007824 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007825 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007826
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007827 /* WOL not supported for all but the following */
7828 adapter->wol = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007829 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007830 case IXGBE_DEV_ID_82599_SFP:
Don Skidmore0e22d042011-12-10 06:49:43 +00007831 /* Only these subdevice supports WOL */
7832 switch (pdev->subsystem_device) {
7833 case IXGBE_SUBDEV_ID_82599_560FLR:
7834 /* only support first port */
7835 if (hw->bus.func != 0)
7836 break;
7837 case IXGBE_SUBDEV_ID_82599_SFP:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007838 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0e22d042011-12-10 06:49:43 +00007839 break;
7840 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00007841 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007842 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7843 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007844 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007845 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007846 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007847 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007848 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007849 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007850 case IXGBE_DEV_ID_X540T:
7851 /* Check eeprom to see if it is enabled */
7852 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7853 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7854
7855 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7856 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7857 (hw->bus.func == 0)))
7858 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007859 break;
7860 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007861 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7862
Emil Tantilov15e52092011-09-29 05:01:29 +00007863 /* save off EEPROM version number */
7864 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7865 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7866
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007867 /* pick up the PCI bus settings for reporting later */
7868 hw->mac.ops.get_bus_info(hw);
7869
Auke Kok9a799d72007-09-15 14:07:45 -07007870 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007871 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007872 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7873 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007874 "Unknown"),
7875 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7876 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7877 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7878 "Unknown"),
7879 netdev->dev_addr);
Don Skidmore289700d2010-12-03 03:32:58 +00007880
7881 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7882 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007883 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007884 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700d2010-12-03 03:32:58 +00007885 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007886 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700d2010-12-03 03:32:58 +00007887 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007888 else
Don Skidmore289700d2010-12-03 03:32:58 +00007889 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7890 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007891
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007892 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007893 e_dev_warn("PCI-Express bandwidth available for this card is "
7894 "not sufficient for optimal performance.\n");
7895 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7896 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007897 }
7898
Auke Kok9a799d72007-09-15 14:07:45 -07007899 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007900 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007901
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007902 if (err == IXGBE_ERR_EEPROM_VERSION) {
7903 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007904 e_dev_warn("This device is a pre-production adapter/LOM. "
7905 "Please be aware there may be issues associated "
7906 "with your hardware. If you are experiencing "
7907 "problems please contact your Intel or hardware "
7908 "representative who provided you with this "
7909 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007910 }
Auke Kok9a799d72007-09-15 14:07:45 -07007911 strcpy(netdev->name, "eth%d");
7912 err = register_netdev(netdev);
7913 if (err)
7914 goto err_register;
7915
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007916 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7917 if (hw->mac.ops.disable_tx_laser &&
7918 ((hw->phy.multispeed_fiber) ||
7919 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7920 (hw->mac.type == ixgbe_mac_82599EB))))
7921 hw->mac.ops.disable_tx_laser(hw);
7922
Jesse Brandeburg54386462009-04-17 20:44:27 +00007923 /* carrier off reporting is important to ethtool even BEFORE open */
7924 netif_carrier_off(netdev);
7925
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007926#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007927 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007928 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007929 ixgbe_setup_dca(adapter);
7930 }
7931#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007932 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007933 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007934 for (i = 0; i < adapter->num_vfs; i++)
7935 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7936 }
7937
Jacob Keller2466dd92011-09-08 03:50:54 +00007938 /* firmware requires driver version to be 0xFFFFFFFF
7939 * since os does not support feature
7940 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007941 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007942 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7943 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007944
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007945 /* add san mac addr to netdev */
7946 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007947
Neerav Parikhea818752012-01-04 20:23:40 +00007948 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007949 cards_found++;
7950 return 0;
7951
7952err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007953 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007954 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007955err_sw_init:
7956err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007957 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7958 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007959 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007960 iounmap(hw->hw_addr);
7961err_ioremap:
7962 free_netdev(netdev);
7963err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007964 pci_release_selected_regions(pdev,
7965 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007966err_pci_reg:
7967err_dma:
7968 pci_disable_device(pdev);
7969 return err;
7970}
7971
7972/**
7973 * ixgbe_remove - Device Removal Routine
7974 * @pdev: PCI device information struct
7975 *
7976 * ixgbe_remove is called by the PCI subsystem to alert the driver
7977 * that it should release a PCI device. The could be caused by a
7978 * Hot-Plug event, or because the driver is going to be removed from
7979 * memory.
7980 **/
7981static void __devexit ixgbe_remove(struct pci_dev *pdev)
7982{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007983 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7984 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007985
7986 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007987 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007988
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007989#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007990 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7991 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7992 dca_remove_requester(&pdev->dev);
7993 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7994 }
7995
7996#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007997#ifdef IXGBE_FCOE
7998 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7999 ixgbe_cleanup_fcoe(adapter);
8000
8001#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008002
8003 /* remove the added san mac */
8004 ixgbe_del_sanmac_netdev(netdev);
8005
Donald Skidmorec4900be2008-11-20 21:11:42 -08008006 if (netdev->reg_state == NETREG_REGISTERED)
8007 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008008
Greg Rosec6bda302011-08-24 02:37:55 +00008009 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
8010 if (!(ixgbe_check_vf_assignment(adapter)))
8011 ixgbe_disable_sriov(adapter);
8012 else
8013 e_dev_warn("Unloading driver while VFs are assigned "
8014 "- VFs will not be deallocated\n");
8015 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008016
Alexander Duyck7a921c92009-05-06 10:43:28 +00008017 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008018
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008019 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008020
8021 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008022 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008023 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008024
Emil Tantilov849c4542010-06-03 16:53:41 +00008025 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008026
Auke Kok9a799d72007-09-15 14:07:45 -07008027 free_netdev(netdev);
8028
Frans Pop19d5afd2009-10-02 10:04:12 -07008029 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008030
Auke Kok9a799d72007-09-15 14:07:45 -07008031 pci_disable_device(pdev);
8032}
8033
8034/**
8035 * ixgbe_io_error_detected - called when PCI error is detected
8036 * @pdev: Pointer to PCI device
8037 * @state: The current pci connection state
8038 *
8039 * This function is called after a PCI bus error affecting
8040 * this device has been detected.
8041 */
8042static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008043 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008044{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008045 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8046 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008047
Greg Rose83c61fa2011-09-07 05:59:35 +00008048#ifdef CONFIG_PCI_IOV
8049 struct pci_dev *bdev, *vfdev;
8050 u32 dw0, dw1, dw2, dw3;
8051 int vf, pos;
8052 u16 req_id, pf_func;
8053
8054 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8055 adapter->num_vfs == 0)
8056 goto skip_bad_vf_detection;
8057
8058 bdev = pdev->bus->self;
8059 while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
8060 bdev = bdev->bus->self;
8061
8062 if (!bdev)
8063 goto skip_bad_vf_detection;
8064
8065 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8066 if (!pos)
8067 goto skip_bad_vf_detection;
8068
8069 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
8070 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
8071 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
8072 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
8073
8074 req_id = dw1 >> 16;
8075 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8076 if (!(req_id & 0x0080))
8077 goto skip_bad_vf_detection;
8078
8079 pf_func = req_id & 0x01;
8080 if ((pf_func & 1) == (pdev->devfn & 1)) {
8081 unsigned int device_id;
8082
8083 vf = (req_id & 0x7F) >> 1;
8084 e_dev_err("VF %d has caused a PCIe error\n", vf);
8085 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8086 "%8.8x\tdw3: %8.8x\n",
8087 dw0, dw1, dw2, dw3);
8088 switch (adapter->hw.mac.type) {
8089 case ixgbe_mac_82599EB:
8090 device_id = IXGBE_82599_VF_DEVICE_ID;
8091 break;
8092 case ixgbe_mac_X540:
8093 device_id = IXGBE_X540_VF_DEVICE_ID;
8094 break;
8095 default:
8096 device_id = 0;
8097 break;
8098 }
8099
8100 /* Find the pci device of the offending VF */
8101 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
8102 while (vfdev) {
8103 if (vfdev->devfn == (req_id & 0xFF))
8104 break;
8105 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
8106 device_id, vfdev);
8107 }
8108 /*
8109 * There's a slim chance the VF could have been hot plugged,
8110 * so if it is no longer present we don't need to issue the
8111 * VFLR. Just clean up the AER in that case.
8112 */
8113 if (vfdev) {
8114 e_dev_err("Issuing VFLR to VF %d\n", vf);
8115 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
8116 }
8117
8118 pci_cleanup_aer_uncorrect_error_status(pdev);
8119 }
8120
8121 /*
8122 * Even though the error may have occurred on the other port
8123 * we still need to increment the vf error reference count for
8124 * both ports because the I/O resume function will be called
8125 * for both of them.
8126 */
8127 adapter->vferr_refcount++;
8128
8129 return PCI_ERS_RESULT_RECOVERED;
8130
8131skip_bad_vf_detection:
8132#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008133 netif_device_detach(netdev);
8134
Breno Leitao3044b8d2009-05-06 10:44:26 +00008135 if (state == pci_channel_io_perm_failure)
8136 return PCI_ERS_RESULT_DISCONNECT;
8137
Auke Kok9a799d72007-09-15 14:07:45 -07008138 if (netif_running(netdev))
8139 ixgbe_down(adapter);
8140 pci_disable_device(pdev);
8141
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008142 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008143 return PCI_ERS_RESULT_NEED_RESET;
8144}
8145
8146/**
8147 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8148 * @pdev: Pointer to PCI device
8149 *
8150 * Restart the card from scratch, as if from a cold-boot.
8151 */
8152static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8153{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008154 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008155 pci_ers_result_t result;
8156 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008157
gouji-new9ce77662009-05-06 10:44:45 +00008158 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008159 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008160 result = PCI_ERS_RESULT_DISCONNECT;
8161 } else {
8162 pci_set_master(pdev);
8163 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008164 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008165
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008166 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008167
8168 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008169 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008170 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008171 }
Auke Kok9a799d72007-09-15 14:07:45 -07008172
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008173 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8174 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008175 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8176 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008177 /* non-fatal, continue */
8178 }
Auke Kok9a799d72007-09-15 14:07:45 -07008179
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008180 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008181}
8182
8183/**
8184 * ixgbe_io_resume - called when traffic can start flowing again.
8185 * @pdev: Pointer to PCI device
8186 *
8187 * This callback is called when the error recovery driver tells us that
8188 * its OK to resume normal operation.
8189 */
8190static void ixgbe_io_resume(struct pci_dev *pdev)
8191{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008192 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8193 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008194
Greg Rose83c61fa2011-09-07 05:59:35 +00008195#ifdef CONFIG_PCI_IOV
8196 if (adapter->vferr_refcount) {
8197 e_info(drv, "Resuming after VF err\n");
8198 adapter->vferr_refcount--;
8199 return;
8200 }
8201
8202#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008203 if (netif_running(netdev))
8204 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008205
8206 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008207}
8208
8209static struct pci_error_handlers ixgbe_err_handler = {
8210 .error_detected = ixgbe_io_error_detected,
8211 .slot_reset = ixgbe_io_slot_reset,
8212 .resume = ixgbe_io_resume,
8213};
8214
8215static struct pci_driver ixgbe_driver = {
8216 .name = ixgbe_driver_name,
8217 .id_table = ixgbe_pci_tbl,
8218 .probe = ixgbe_probe,
8219 .remove = __devexit_p(ixgbe_remove),
8220#ifdef CONFIG_PM
8221 .suspend = ixgbe_suspend,
8222 .resume = ixgbe_resume,
8223#endif
8224 .shutdown = ixgbe_shutdown,
8225 .err_handler = &ixgbe_err_handler
8226};
8227
8228/**
8229 * ixgbe_init_module - Driver Registration Routine
8230 *
8231 * ixgbe_init_module is the first routine called when the driver is
8232 * loaded. All it does is register with the PCI subsystem.
8233 **/
8234static int __init ixgbe_init_module(void)
8235{
8236 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008237 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008238 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008239
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008240#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008241 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008242#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008243
Auke Kok9a799d72007-09-15 14:07:45 -07008244 ret = pci_register_driver(&ixgbe_driver);
8245 return ret;
8246}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008247
Auke Kok9a799d72007-09-15 14:07:45 -07008248module_init(ixgbe_init_module);
8249
8250/**
8251 * ixgbe_exit_module - Driver Exit Cleanup Routine
8252 *
8253 * ixgbe_exit_module is called just before the driver is removed
8254 * from memory.
8255 **/
8256static void __exit ixgbe_exit_module(void)
8257{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008258#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008259 dca_unregister_notify(&dca_notifier);
8260#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008261 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08008262 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008263}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008264
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008265#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008266static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008267 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008268{
8269 int ret_val;
8270
8271 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008272 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008273
8274 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8275}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008276
Alexander Duyckb4533682009-03-31 21:32:42 +00008277#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008278
Auke Kok9a799d72007-09-15 14:07:45 -07008279module_exit(ixgbe_exit_module);
8280
8281/* ixgbe_main.c */