blob: e42b6a2a7e8ed8cf5873b650fceefd965aea1da4 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
Dave Airlie7c1c2872008-11-28 14:22:24 +100034#include "drm_sarea.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "radeon_drm.h"
36#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100037#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Alex Deucher9f184092008-05-28 11:21:25 +100039#include "radeon_microcode.h"
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#define RADEON_FIFO_DEBUG 0
42
Dave Airlie84b1fd12007-07-11 15:53:27 +100043static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100044static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
David Millerb07fa022009-02-12 02:15:37 -080046static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
47{
48 u32 val;
49
50 if (dev_priv->flags & RADEON_IS_AGP) {
51 val = DRM_READ32(dev_priv->ring_rptr, off);
52 } else {
53 val = *(((volatile u32 *)
54 dev_priv->ring_rptr->handle) +
55 (off / sizeof(u32)));
56 val = le32_to_cpu(val);
57 }
58 return val;
59}
60
61u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
62{
63 if (dev_priv->writeback_works)
64 return radeon_read_ring_rptr(dev_priv, 0);
65 else
66 return RADEON_READ(RADEON_CP_RB_RPTR);
67}
68
69static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
70{
71 if (dev_priv->flags & RADEON_IS_AGP)
72 DRM_WRITE32(dev_priv->ring_rptr, off, val);
73 else
74 *(((volatile u32 *) dev_priv->ring_rptr->handle) +
75 (off / sizeof(u32))) = cpu_to_le32(val);
76}
77
78void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
79{
80 radeon_write_ring_rptr(dev_priv, 0, val);
81}
82
83u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
84{
85 if (dev_priv->writeback_works)
86 return radeon_read_ring_rptr(dev_priv,
87 RADEON_SCRATCHOFF(index));
88 else
89 return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
90}
91
Alex Deucherbefb73c2009-02-24 14:02:13 -050092u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
93{
94 u32 ret;
95
96 if (addr < 0x10000)
97 ret = DRM_READ32(dev_priv->mmio, addr);
98 else {
99 DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
100 ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
101 }
102
103 return ret;
104}
105
Alex Deucher45e51902008-05-28 13:28:59 +1000106static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000107{
108 u32 ret;
109 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
110 ret = RADEON_READ(R520_MC_IND_DATA);
111 RADEON_WRITE(R520_MC_IND_INDEX, 0);
112 return ret;
113}
114
Alex Deucher45e51902008-05-28 13:28:59 +1000115static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
116{
117 u32 ret;
118 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
119 ret = RADEON_READ(RS480_NB_MC_DATA);
120 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
121 return ret;
122}
123
Maciej Cencora60f92682008-02-19 21:32:45 +1000124static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
125{
Alex Deucher45e51902008-05-28 13:28:59 +1000126 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +1000127 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +1000128 ret = RADEON_READ(RS690_MC_DATA);
129 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
130 return ret;
131}
132
133static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
134{
Alex Deucherf0738e92008-10-16 17:12:02 +1000135 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
136 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000137 return RS690_READ_MCIND(dev_priv, addr);
138 else
139 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +1000140}
141
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000142u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
143{
144
145 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000146 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +1000147 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
148 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000149 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000150 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000151 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000152 else
153 return RADEON_READ(RADEON_MC_FB_LOCATION);
154}
155
156static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
157{
158 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000159 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000160 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
161 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000162 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000163 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000164 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000165 else
166 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
167}
168
169static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
170{
171 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000172 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000173 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
174 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000175 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000176 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000177 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000178 else
179 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
180}
181
Dave Airlie70b13d52008-06-19 11:40:44 +1000182static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
183{
184 u32 agp_base_hi = upper_32_bits(agp_base);
185 u32 agp_base_lo = agp_base & 0xffffffff;
186
187 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
188 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
189 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000190 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
191 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000192 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
193 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
194 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
195 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
196 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000197 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
198 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000199 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000200 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000201 } else {
202 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
203 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
204 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
205 }
206}
207
Dave Airliedd8d7cb2009-02-20 13:28:59 +1000208static void radeon_enable_bm(struct drm_radeon_private *dev_priv)
209{
210 u32 tmp;
211 /* Turn on bus mastering */
212 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
213 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
214 /* rs600/rs690/rs740 */
215 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
216 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
217 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
218 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
219 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
220 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
221 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
222 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
223 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
224 } /* PCIE cards appears to not need this */
225}
226
Dave Airlie84b1fd12007-07-11 15:53:27 +1000227static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
229 drm_radeon_private_t *dev_priv = dev->dev_private;
230
231 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
232 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
233}
234
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000235static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Dave Airlieea98a922005-09-11 20:28:11 +1000237 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
238 return RADEON_READ(RADEON_PCIE_DATA);
239}
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000242static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700244 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000245 printk("RBBM_STATUS = 0x%08x\n",
246 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
247 printk("CP_RB_RTPR = 0x%08x\n",
248 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
249 printk("CP_RB_WTPR = 0x%08x\n",
250 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
251 printk("AIC_CNTL = 0x%08x\n",
252 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
253 printk("AIC_STAT = 0x%08x\n",
254 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
255 printk("AIC_PT_BASE = 0x%08x\n",
256 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
257 printk("TLB_ADDR = 0x%08x\n",
258 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
259 printk("TLB_DATA = 0x%08x\n",
260 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261}
262#endif
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264/* ================================================================
265 * Engine, FIFO control
266 */
267
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000268static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
270 u32 tmp;
271 int i;
272
273 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
274
Alex Deucher259434a2008-05-28 11:51:12 +1000275 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
276 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
277 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
278 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Alex Deucher259434a2008-05-28 11:51:12 +1000280 for (i = 0; i < dev_priv->usec_timeout; i++) {
281 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
282 & RADEON_RB3D_DC_BUSY)) {
283 return 0;
284 }
285 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 }
Alex Deucher259434a2008-05-28 11:51:12 +1000287 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000288 /* don't flush or purge cache here or lockup */
289 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 }
291
292#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000293 DRM_ERROR("failed!\n");
294 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000296 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
298
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000299static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
301 int i;
302
303 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
304
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000305 for (i = 0; i < dev_priv->usec_timeout; i++) {
306 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
307 & RADEON_RBBM_FIFOCNT_MASK);
308 if (slots >= entries)
309 return 0;
310 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000312 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000313 RADEON_READ(RADEON_RBBM_STATUS),
314 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000317 DRM_ERROR("failed!\n");
318 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000320 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321}
322
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000323static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 int i, ret;
326
327 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
328
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000329 ret = radeon_do_wait_for_fifo(dev_priv, 64);
330 if (ret)
331 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000333 for (i = 0; i < dev_priv->usec_timeout; i++) {
334 if (!(RADEON_READ(RADEON_RBBM_STATUS)
335 & RADEON_RBBM_ACTIVE)) {
336 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 return 0;
338 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000339 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000341 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000342 RADEON_READ(RADEON_RBBM_STATUS),
343 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000346 DRM_ERROR("failed!\n");
347 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000349 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350}
351
Alex Deucher5b92c402008-05-28 11:57:40 +1000352static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
353{
354 uint32_t gb_tile_config, gb_pipe_sel = 0;
355
356 /* RS4xx/RS6xx/R4xx/R5xx */
357 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
358 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
359 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
360 } else {
361 /* R3xx */
362 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
363 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
364 dev_priv->num_gb_pipes = 2;
365 } else {
366 /* R3Vxx */
367 dev_priv->num_gb_pipes = 1;
368 }
369 }
370 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
371
372 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
373
374 switch (dev_priv->num_gb_pipes) {
375 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
376 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
377 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
378 default:
379 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
380 }
381
382 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
383 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
384 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
385 }
386 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
387 radeon_do_wait_for_idle(dev_priv);
388 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
389 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
390 R300_DC_AUTOFLUSH_ENABLE |
391 R300_DC_DC_DISABLE_IGNORE_PE));
392
393
394}
395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396/* ================================================================
397 * CP control, initialization
398 */
399
400/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000401static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
403 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000404 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000406 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000408 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000409 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
410 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
411 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
412 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
413 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
414 DRM_INFO("Loading R100 Microcode\n");
415 for (i = 0; i < 256; i++) {
416 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
417 R100_cp_microcode[i][1]);
418 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
419 R100_cp_microcode[i][0]);
420 }
421 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
422 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
423 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
424 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000426 for (i = 0; i < 256; i++) {
427 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
428 R200_cp_microcode[i][1]);
429 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
430 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
Alex Deucher9f184092008-05-28 11:21:25 +1000432 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
433 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
434 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
435 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000436 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000437 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000439 for (i = 0; i < 256; i++) {
440 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
441 R300_cp_microcode[i][1]);
442 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
443 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 }
Alex Deucher9f184092008-05-28 11:21:25 +1000445 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000446 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
Alex Deucher9f184092008-05-28 11:21:25 +1000447 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
448 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000449 for (i = 0; i < 256; i++) {
450 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000451 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000452 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000453 R420_cp_microcode[i][0]);
454 }
Alex Deucherf0738e92008-10-16 17:12:02 +1000455 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
456 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
457 DRM_INFO("Loading RS690/RS740 Microcode\n");
Alex Deucher9f184092008-05-28 11:21:25 +1000458 for (i = 0; i < 256; i++) {
459 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
460 RS690_cp_microcode[i][1]);
461 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
462 RS690_cp_microcode[i][0]);
463 }
464 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
465 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
466 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
467 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
468 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
469 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
470 DRM_INFO("Loading R500 Microcode\n");
471 for (i = 0; i < 256; i++) {
472 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
473 R520_cp_microcode[i][1]);
474 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
475 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 }
477 }
478}
479
480/* Flush any pending commands to the CP. This should only be used just
481 * prior to a wait for idle, as it informs the engine that the command
482 * stream is ending.
483 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000484static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000486 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487#if 0
488 u32 tmp;
489
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000490 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
491 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492#endif
493}
494
495/* Wait for the CP to go idle.
496 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000497int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
499 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000500 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000502 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 RADEON_PURGE_CACHE();
505 RADEON_PURGE_ZCACHE();
506 RADEON_WAIT_UNTIL_IDLE();
507
508 ADVANCE_RING();
509 COMMIT_RING();
510
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000511 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512}
513
514/* Start the Command Processor.
515 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000516static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
518 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000519 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000521 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000523 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525 dev_priv->cp_running = 1;
526
Jerome Glisse54f961a2008-08-13 09:46:31 +1000527 BEGIN_RING(8);
528 /* isync can only be written through cp on r5xx write it here */
529 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
530 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
531 RADEON_ISYNC_ANY3D_IDLE2D |
532 RADEON_ISYNC_WAIT_IDLEGUI |
533 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 RADEON_PURGE_CACHE();
535 RADEON_PURGE_ZCACHE();
536 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 ADVANCE_RING();
538 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000539
540 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541}
542
543/* Reset the Command Processor. This will not flush any pending
544 * commands, so you must wait for the CP command stream to complete
545 * before calling this routine.
546 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000547static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000550 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000552 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
553 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
554 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 dev_priv->ring.tail = cur_read_ptr;
556}
557
558/* Stop the Command Processor. This will not flush any pending
559 * commands, so you must flush the command stream and wait for the CP
560 * to go idle before calling this routine.
561 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000562static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000564 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000566 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568 dev_priv->cp_running = 0;
569}
570
571/* Reset the engine. This will stop the CP if it is running.
572 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000573static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000576 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000577 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000579 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Alex Deucherd396db32008-05-28 11:54:06 +1000581 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
582 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000583 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
584 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000586 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
587 RADEON_FORCEON_MCLKA |
588 RADEON_FORCEON_MCLKB |
589 RADEON_FORCEON_YCLKA |
590 RADEON_FORCEON_YCLKB |
591 RADEON_FORCEON_MC |
592 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000593 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Alex Deucherd396db32008-05-28 11:54:06 +1000595 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Alex Deucherd396db32008-05-28 11:54:06 +1000597 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
598 RADEON_SOFT_RESET_CP |
599 RADEON_SOFT_RESET_HI |
600 RADEON_SOFT_RESET_SE |
601 RADEON_SOFT_RESET_RE |
602 RADEON_SOFT_RESET_PP |
603 RADEON_SOFT_RESET_E2 |
604 RADEON_SOFT_RESET_RB));
605 RADEON_READ(RADEON_RBBM_SOFT_RESET);
606 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
607 ~(RADEON_SOFT_RESET_CP |
608 RADEON_SOFT_RESET_HI |
609 RADEON_SOFT_RESET_SE |
610 RADEON_SOFT_RESET_RE |
611 RADEON_SOFT_RESET_PP |
612 RADEON_SOFT_RESET_E2 |
613 RADEON_SOFT_RESET_RB)));
614 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Alex Deucherd396db32008-05-28 11:54:06 +1000616 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000617 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
618 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
619 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
620 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
Alex Deucher5b92c402008-05-28 11:57:40 +1000622 /* setup the raster pipes */
623 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
624 radeon_init_pipes(dev_priv);
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000627 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
629 /* The CP is no longer running after an engine reset */
630 dev_priv->cp_running = 0;
631
632 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000633 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
635 return 0;
636}
637
Dave Airlie84b1fd12007-07-11 15:53:27 +1000638static void radeon_cp_init_ring_buffer(struct drm_device * dev,
etienne3d161182009-02-20 09:44:45 +1000639 drm_radeon_private_t *dev_priv,
640 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
etienne3d161182009-02-20 09:44:45 +1000642 struct drm_radeon_master_private *master_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u32 ring_start, cur_read_ptr;
Dave Airliebc5f4522007-11-05 12:50:58 +1000644
Dave Airlied5ea7022006-03-19 19:37:55 +1100645 /* Initialize the memory controller. With new memory map, the fb location
646 * is not changed, it should have been properly initialized already. Part
647 * of the problem is that the code below is bogus, assuming the GART is
648 * always appended to the fb which is not necessarily the case
649 */
650 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000651 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100652 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
653 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000656 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000657 radeon_write_agp_base(dev_priv, dev->agp->base);
658
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000659 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000660 (((dev_priv->gart_vm_start - 1 +
661 dev_priv->gart_size) & 0xffff0000) |
662 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 ring_start = (dev_priv->cp_ring->offset
665 - dev->agp->base
666 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100667 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668#endif
669 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100670 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 + dev_priv->gart_vm_start);
672
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000673 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000676 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000679 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
680 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
681 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 dev_priv->ring.tail = cur_read_ptr;
683
684#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000685 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000686 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
687 dev_priv->ring_rptr->offset
688 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 } else
690#endif
691 {
David Millere8a89432009-02-12 02:15:44 -0800692 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
693 dev_priv->ring_rptr->offset
694 - ((unsigned long) dev->sg->virtual)
695 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 }
697
Dave Airlied5ea7022006-03-19 19:37:55 +1100698 /* Set ring buffer size */
699#ifdef __BIG_ENDIAN
700 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000701 RADEON_BUF_SWAP_32BIT |
702 (dev_priv->ring.fetch_size_l2ow << 18) |
703 (dev_priv->ring.rptr_update_l2qw << 8) |
704 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100705#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000706 RADEON_WRITE(RADEON_CP_RB_CNTL,
707 (dev_priv->ring.fetch_size_l2ow << 18) |
708 (dev_priv->ring.rptr_update_l2qw << 8) |
709 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100710#endif
711
Dave Airlied5ea7022006-03-19 19:37:55 +1100712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* Initialize the scratch register pointer. This will cause
714 * the scratch register values to be written out to memory
715 * whenever they are updated.
716 *
717 * We simply put this behind the ring read pointer, this works
718 * with PCI GART as well as (whatever kind of) AGP GART
719 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000720 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
721 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000723 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Dave Airliedd8d7cb2009-02-20 13:28:59 +1000725 radeon_enable_bm(dev_priv);
Dave Airlied5ea7022006-03-19 19:37:55 +1100726
David Millerb07fa022009-02-12 02:15:37 -0800727 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000728 RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100729
David Millerb07fa022009-02-12 02:15:37 -0800730 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000731 RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100732
David Millerb07fa022009-02-12 02:15:37 -0800733 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000734 RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100735
etienne3d161182009-02-20 09:44:45 +1000736 /* reset sarea copies of these */
737 master_priv = file_priv->master->driver_priv;
738 if (master_priv->sarea_priv) {
739 master_priv->sarea_priv->last_frame = 0;
740 master_priv->sarea_priv->last_dispatch = 0;
741 master_priv->sarea_priv->last_clear = 0;
742 }
743
Dave Airlied5ea7022006-03-19 19:37:55 +1100744 radeon_do_wait_for_idle(dev_priv);
745
746 /* Sync everything up */
747 RADEON_WRITE(RADEON_ISYNC_CNTL,
748 (RADEON_ISYNC_ANY2D_IDLE3D |
749 RADEON_ISYNC_ANY3D_IDLE2D |
750 RADEON_ISYNC_WAIT_IDLEGUI |
751 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
752
753}
754
755static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
756{
757 u32 tmp;
758
Dave Airlie6b79d522008-09-02 10:10:16 +1000759 /* Start with assuming that writeback doesn't work */
760 dev_priv->writeback_works = 0;
761
Dave Airlied5ea7022006-03-19 19:37:55 +1100762 /* Writeback doesn't seem to work everywhere, test it here and possibly
763 * enable it if it appears to work
764 */
David Millerb07fa022009-02-12 02:15:37 -0800765 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
766
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000767 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000769 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
David Millerb07fa022009-02-12 02:15:37 -0800770 u32 val;
771
772 val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
773 if (val == 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000775 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 }
777
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000778 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100780 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 } else {
782 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100783 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000785 if (radeon_no_wb == 1) {
786 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100787 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000789
790 if (!dev_priv->writeback_works) {
791 /* Disable writeback to avoid unnecessary bus master transfer */
792 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
793 RADEON_RB_NO_UPDATE);
794 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796}
797
Dave Airlief2b04cd2007-05-08 15:19:23 +1000798/* Enable or disable IGP GART on the chip */
799static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
800{
Maciej Cencora60f92682008-02-19 21:32:45 +1000801 u32 temp;
802
803 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000804 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000805 dev_priv->gart_vm_start,
806 (long)dev_priv->gart_info.bus_addr,
807 dev_priv->gart_size);
808
Alex Deucher45e51902008-05-28 13:28:59 +1000809 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000810 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
811 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000812 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
813 RS690_BLOCK_GFX_D3_EN));
814 else
815 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000816
Alex Deucher45e51902008-05-28 13:28:59 +1000817 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
818 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000819
Alex Deucher45e51902008-05-28 13:28:59 +1000820 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
821 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
822 RS480_TLB_ENABLE |
823 RS480_GTW_LAC_EN |
824 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000825
Dave Airliefa0d71b2008-05-28 11:27:01 +1000826 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
827 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000828 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000829
Alex Deucher45e51902008-05-28 13:28:59 +1000830 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
831 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
832 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000833
Alex Deucher5cfb6952008-06-19 12:38:29 +1000834 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000835
Maciej Cencora60f92682008-02-19 21:32:45 +1000836 dev_priv->gart_size = 32*1024*1024;
837 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
838 0xffff0000) | (dev_priv->gart_vm_start >> 16));
839
Alex Deucher45e51902008-05-28 13:28:59 +1000840 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000841
Alex Deucher45e51902008-05-28 13:28:59 +1000842 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
843 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
844 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000845
846 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000847 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
848 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000849 break;
850 DRM_UDELAY(1);
851 } while (1);
852
Alex Deucher45e51902008-05-28 13:28:59 +1000853 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
854 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000855
Maciej Cencora60f92682008-02-19 21:32:45 +1000856 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000857 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
858 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000859 break;
860 DRM_UDELAY(1);
861 } while (1);
862
Alex Deucher45e51902008-05-28 13:28:59 +1000863 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000864 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000865 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000866 }
867}
868
Dave Airlieea98a922005-09-11 20:28:11 +1000869static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
Dave Airlieea98a922005-09-11 20:28:11 +1000871 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
872 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Dave Airlieea98a922005-09-11 20:28:11 +1000874 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000875 dev_priv->gart_vm_start,
876 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000877 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000878 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
879 dev_priv->gart_vm_start);
880 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
881 dev_priv->gart_info.bus_addr);
882 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
883 dev_priv->gart_vm_start);
884 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
885 dev_priv->gart_vm_start +
886 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000888 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000890 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
891 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000893 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
894 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 }
896}
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000899static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
Dave Airlied985c102006-01-02 21:32:48 +1100901 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Alex Deucher45e51902008-05-28 13:28:59 +1000903 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +1000904 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000905 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000906 radeon_set_igpgart(dev_priv, on);
907 return;
908 }
909
Dave Airlie54a56ac2006-09-22 04:25:09 +1000910 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000911 radeon_set_pciegart(dev_priv, on);
912 return;
913 }
914
Dave Airliebc5f4522007-11-05 12:50:58 +1000915 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100916
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000917 if (on) {
918 RADEON_WRITE(RADEON_AIC_CNTL,
919 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
921 /* set PCI GART page-table base address
922 */
Dave Airlieea98a922005-09-11 20:28:11 +1000923 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925 /* set address range for PCI address translate
926 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000927 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
928 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
929 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
931 /* Turn off AGP aperture -- is this required for PCI GART?
932 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000933 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000934 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000936 RADEON_WRITE(RADEON_AIC_CNTL,
937 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939}
940
David Miller6abf6bb2009-02-14 01:51:07 -0800941static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
942{
943 struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
944 struct radeon_virt_surface *vp;
945 int i;
946
947 for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
948 if (!dev_priv->virt_surfaces[i].file_priv ||
949 dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
950 break;
951 }
952 if (i >= 2 * RADEON_MAX_SURFACES)
953 return -ENOMEM;
954 vp = &dev_priv->virt_surfaces[i];
955
956 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
957 struct radeon_surface *sp = &dev_priv->surfaces[i];
958 if (sp->refcount)
959 continue;
960
961 vp->surface_index = i;
962 vp->lower = gart_info->bus_addr;
963 vp->upper = vp->lower + gart_info->table_size;
964 vp->flags = 0;
965 vp->file_priv = PCIGART_FILE_PRIV;
966
967 sp->refcount = 1;
968 sp->lower = vp->lower;
969 sp->upper = vp->upper;
970 sp->flags = 0;
971
972 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
973 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
974 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
975 return 0;
976 }
977
978 return -ENOMEM;
979}
980
Dave Airlie7c1c2872008-11-28 14:22:24 +1000981static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
982 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
Dave Airlied985c102006-01-02 21:32:48 +1100984 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000985 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
Dave Airlied985c102006-01-02 21:32:48 +1100986
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000987 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Dave Airlief3dd5c32006-03-25 18:09:46 +1100989 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000990 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000991 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100992 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000993 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100994 }
995
Dave Airlie54a56ac2006-09-22 04:25:09 +1000996 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100997 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000998 dev_priv->flags &= ~RADEON_IS_AGP;
999 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +10001000 && !init->is_pci) {
1001 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +10001002 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +11001003 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Dave Airlie54a56ac2006-09-22 04:25:09 +10001005 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001006 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001008 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
1010
1011 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001012 if (dev_priv->usec_timeout < 1 ||
1013 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
1014 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001016 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 }
1018
Dave Airlieddbee332007-07-11 12:16:01 +10001019 /* Enable vblank on CRTC1 for older X servers
1020 */
1021 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
1022
Dave Airlied985c102006-01-02 21:32:48 +11001023 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001025 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 break;
1027 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001028 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 break;
1030 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001031 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 dev_priv->do_boxes = 0;
1035 dev_priv->cp_mode = init->cp_mode;
1036
1037 /* We don't support anything other than bus-mastering ring mode,
1038 * but the ring can be in either AGP or PCI space for the ring
1039 * read pointer.
1040 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001041 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
1042 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
1043 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001045 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 }
1047
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001048 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 case 16:
1050 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
1051 break;
1052 case 32:
1053 default:
1054 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
1055 break;
1056 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001057 dev_priv->front_offset = init->front_offset;
1058 dev_priv->front_pitch = init->front_pitch;
1059 dev_priv->back_offset = init->back_offset;
1060 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001062 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 case 16:
1064 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
1065 break;
1066 case 32:
1067 default:
1068 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
1069 break;
1070 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001071 dev_priv->depth_offset = init->depth_offset;
1072 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 /* Hardware state for depth clears. Remove this if/when we no
1075 * longer clear the depth buffer with a 3D rectangle. Hard-code
1076 * all values to prevent unwanted 3D state from slipping through
1077 * and screwing with the clear operation.
1078 */
1079 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
1080 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001081 (dev_priv->microcode_version ==
1082 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001084 dev_priv->depth_clear.rb3d_zstencilcntl =
1085 (dev_priv->depth_fmt |
1086 RADEON_Z_TEST_ALWAYS |
1087 RADEON_STENCIL_TEST_ALWAYS |
1088 RADEON_STENCIL_S_FAIL_REPLACE |
1089 RADEON_STENCIL_ZPASS_REPLACE |
1090 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
1092 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
1093 RADEON_BFACE_SOLID |
1094 RADEON_FFACE_SOLID |
1095 RADEON_FLAT_SHADE_VTX_LAST |
1096 RADEON_DIFFUSE_SHADE_FLAT |
1097 RADEON_ALPHA_SHADE_FLAT |
1098 RADEON_SPECULAR_SHADE_FLAT |
1099 RADEON_FOG_SHADE_FLAT |
1100 RADEON_VTX_PIX_CENTER_OGL |
1101 RADEON_ROUND_MODE_TRUNC |
1102 RADEON_ROUND_PREC_8TH_PIX);
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 dev_priv->ring_offset = init->ring_offset;
1106 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1107 dev_priv->buffers_offset = init->buffers_offset;
1108 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001109
Dave Airlie7c1c2872008-11-28 14:22:24 +10001110 master_priv->sarea = drm_getsarea(dev);
1111 if (!master_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001114 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 }
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001118 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001121 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 }
1123 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001124 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001127 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001129 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001131 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001134 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 }
1136
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001137 if (init->gart_textures_offset) {
1138 dev_priv->gart_textures =
1139 drm_core_findmap(dev, init->gart_textures_offset);
1140 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001143 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145 }
1146
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001148 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie9b8d5a12009-02-07 11:15:41 +10001149 drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1150 drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1151 drm_core_ioremap_wc(dev->agp_buffer_map, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001152 if (!dev_priv->cp_ring->handle ||
1153 !dev_priv->ring_rptr->handle ||
1154 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001157 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 }
1159 } else
1160#endif
1161 {
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001162 dev_priv->cp_ring->handle =
1163 (void *)(unsigned long)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 dev_priv->ring_rptr->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001165 (void *)(unsigned long)dev_priv->ring_rptr->offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001166 dev->agp_buffer_map->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001167 (void *)(unsigned long)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001169 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1170 dev_priv->cp_ring->handle);
1171 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1172 dev_priv->ring_rptr->handle);
1173 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1174 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 }
1176
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001177 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001178 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001179 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001180 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001182 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1183 ((dev_priv->front_offset
1184 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001186 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1187 ((dev_priv->back_offset
1188 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001190 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1191 ((dev_priv->depth_offset
1192 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001195
1196 /* New let's set the memory map ... */
1197 if (dev_priv->new_memmap) {
1198 u32 base = 0;
1199
1200 DRM_INFO("Setting GART location based on new memory map\n");
1201
1202 /* If using AGP, try to locate the AGP aperture at the same
1203 * location in the card and on the bus, though we have to
1204 * align it down.
1205 */
1206#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001207 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001208 base = dev->agp->base;
1209 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001210 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1211 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001212 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1213 dev->agp->base);
1214 base = 0;
1215 }
1216 }
1217#endif
1218 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1219 if (base == 0) {
1220 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001221 if (base < dev_priv->fb_location ||
1222 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001223 base = dev_priv->fb_location
1224 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001225 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001226 dev_priv->gart_vm_start = base & 0xffc00000u;
1227 if (dev_priv->gart_vm_start != base)
1228 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1229 base, dev_priv->gart_vm_start);
1230 } else {
1231 DRM_INFO("Setting GART location based on old memory map\n");
1232 dev_priv->gart_vm_start = dev_priv->fb_location +
1233 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1234 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001237 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001239 - dev->agp->base
1240 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 else
1242#endif
1243 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001244 - (unsigned long)dev->sg->virtual
1245 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001247 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1248 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1249 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1250 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001252 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1253 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 + init->ring_size / sizeof(u32));
1255 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001256 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Roland Scheidegger576cc452008-02-07 14:59:24 +10001258 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1259 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1260
1261 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1262 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001263 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
1265 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1266
1267#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001268 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001270 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 } else
1272#endif
1273 {
David Miller6abf6bb2009-02-14 01:51:07 -08001274 u32 sctrl;
1275 int ret;
1276
Dave Airlieb05c2382008-03-17 10:24:24 +10001277 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001278 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001279 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001280 dev_priv->gart_info.bus_addr =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001281 (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001282 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001283 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001284 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001285 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001286
Dave Airlie242e3df2008-07-15 15:48:05 +10001287 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001288 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001289 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001290
Dave Airlief2b04cd2007-05-08 15:19:23 +10001291 if (dev_priv->flags & RADEON_IS_PCIE)
1292 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1293 else
1294 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001295 dev_priv->gart_info.gart_table_location =
1296 DRM_ATI_GART_FB;
1297
Dave Airlief26c4732006-01-02 17:18:39 +11001298 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001299 dev_priv->gart_info.addr,
1300 dev_priv->pcigart_offset);
1301 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001302 if (dev_priv->flags & RADEON_IS_IGPGART)
1303 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1304 else
1305 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001306 dev_priv->gart_info.gart_table_location =
1307 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001308 dev_priv->gart_info.addr = NULL;
1309 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001310 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001311 DRM_ERROR
1312 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001313 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001314 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001315 }
1316 }
1317
David Miller6abf6bb2009-02-14 01:51:07 -08001318 sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
1319 RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
1320 ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
1321 RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
1322
1323 if (!ret) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001324 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001326 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 }
1328
David Miller6abf6bb2009-02-14 01:51:07 -08001329 ret = radeon_setup_pcigart_surface(dev_priv);
1330 if (ret) {
1331 DRM_ERROR("failed to setup GART surface!\n");
1332 drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
1333 radeon_do_cleanup_cp(dev);
1334 return ret;
1335 }
1336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001338 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 }
1340
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001341 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001342 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
1344 dev_priv->last_buf = 0;
1345
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001346 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001347 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
1349 return 0;
1350}
1351
Dave Airlie84b1fd12007-07-11 15:53:27 +10001352static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353{
1354 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001355 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 /* Make sure interrupts are disabled here because the uninstall ioctl
1358 * may not have been called from userspace and after dev_private
1359 * is freed, it's too late.
1360 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001361 if (dev->irq_enabled)
1362 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
1364#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001365 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001366 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001367 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001368 dev_priv->cp_ring = NULL;
1369 }
1370 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001371 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001372 dev_priv->ring_rptr = NULL;
1373 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001374 if (dev->agp_buffer_map != NULL) {
1375 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 dev->agp_buffer_map = NULL;
1377 }
1378 } else
1379#endif
1380 {
Dave Airlied985c102006-01-02 21:32:48 +11001381
1382 if (dev_priv->gart_info.bus_addr) {
1383 /* Turn off PCI GART */
1384 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001385 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1386 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001387 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001388
Dave Airlied985c102006-01-02 21:32:48 +11001389 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1390 {
Dave Airlief26c4732006-01-02 17:18:39 +11001391 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001392 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 /* only clear to the start of flags */
1396 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1397
1398 return 0;
1399}
1400
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001401/* This code will reinit the Radeon CP hardware after a resume from disc.
1402 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 * here we make sure that all Radeon hardware initialisation is re-done without
1404 * affecting running applications.
1405 *
1406 * Charl P. Botha <http://cpbotha.net>
1407 */
etienne3d161182009-02-20 09:44:45 +10001408static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
1410 drm_radeon_private_t *dev_priv = dev->dev_private;
1411
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001412 if (!dev_priv) {
1413 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001414 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 }
1416
1417 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1418
1419#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001420 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001422 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 } else
1424#endif
1425 {
1426 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001427 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 }
1429
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001430 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001431 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001433 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001434 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
1436 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1437
1438 return 0;
1439}
1440
Eric Anholtc153f452007-09-03 12:06:45 +10001441int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
Eric Anholtc153f452007-09-03 12:06:45 +10001443 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Eric Anholt6c340ea2007-08-25 20:23:09 +10001445 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Eric Anholtc153f452007-09-03 12:06:45 +10001447 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001448 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001449
Eric Anholtc153f452007-09-03 12:06:45 +10001450 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 case RADEON_INIT_CP:
1452 case RADEON_INIT_R200_CP:
1453 case RADEON_INIT_R300_CP:
Dave Airlie7c1c2872008-11-28 14:22:24 +10001454 return radeon_do_init_cp(dev, init, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001456 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 }
1458
Eric Anholt20caafa2007-08-25 19:22:43 +10001459 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460}
1461
Eric Anholtc153f452007-09-03 12:06:45 +10001462int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001465 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Eric Anholt6c340ea2007-08-25 20:23:09 +10001467 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001469 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001470 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 return 0;
1472 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001473 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001474 DRM_DEBUG("called with bogus CP mode (%d)\n",
1475 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 return 0;
1477 }
1478
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001479 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481 return 0;
1482}
1483
1484/* Stop the CP. The engine must have been idled before calling this
1485 * routine.
1486 */
Eric Anholtc153f452007-09-03 12:06:45 +10001487int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001490 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001492 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Eric Anholt6c340ea2007-08-25 20:23:09 +10001494 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 if (!dev_priv->cp_running)
1497 return 0;
1498
1499 /* Flush any pending CP commands. This ensures any outstanding
1500 * commands are exectuted by the engine before we turn it off.
1501 */
Eric Anholtc153f452007-09-03 12:06:45 +10001502 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001503 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 }
1505
1506 /* If we fail to make the engine go idle, we return an error
1507 * code so that the DRM ioctl wrapper can try again.
1508 */
Eric Anholtc153f452007-09-03 12:06:45 +10001509 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001510 ret = radeon_do_cp_idle(dev_priv);
1511 if (ret)
1512 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 }
1514
1515 /* Finally, we can turn off the CP. If the engine isn't idle,
1516 * we will get some dropped triangles as they won't be fully
1517 * rendered before the CP is shut down.
1518 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001519 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001522 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
1524 return 0;
1525}
1526
Dave Airlie84b1fd12007-07-11 15:53:27 +10001527void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528{
1529 drm_radeon_private_t *dev_priv = dev->dev_private;
1530 int i, ret;
1531
1532 if (dev_priv) {
1533 if (dev_priv->cp_running) {
1534 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001535 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1537#ifdef __linux__
1538 schedule();
1539#else
1540 tsleep(&ret, PZERO, "rdnrel", 1);
1541#endif
1542 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 radeon_do_cp_stop(dev_priv);
1544 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 }
1546
1547 /* Disable *all* interrupts */
1548 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001549 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001551 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001553 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1554 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1555 16 * i, 0);
1556 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1557 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 }
1559 }
1560
1561 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001562 radeon_mem_takedown(&(dev_priv->gart_heap));
1563 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
1565 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001566 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 }
1568}
1569
1570/* Just reset the CP ring. Called as part of an X Server engine reset.
1571 */
Eric Anholtc153f452007-09-03 12:06:45 +10001572int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001575 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Eric Anholt6c340ea2007-08-25 20:23:09 +10001577 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001579 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001580 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001581 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 }
1583
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001584 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
1586 /* The CP is no longer running after an engine reset */
1587 dev_priv->cp_running = 0;
1588
1589 return 0;
1590}
1591
Eric Anholtc153f452007-09-03 12:06:45 +10001592int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001595 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Eric Anholt6c340ea2007-08-25 20:23:09 +10001597 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001599 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
1602/* Added by Charl P. Botha to call radeon_do_resume_cp().
1603 */
Eric Anholtc153f452007-09-03 12:06:45 +10001604int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605{
etienne3d161182009-02-20 09:44:45 +10001606 return radeon_do_resume_cp(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607}
1608
Eric Anholtc153f452007-09-03 12:06:45 +10001609int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001611 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Eric Anholt6c340ea2007-08-25 20:23:09 +10001613 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001615 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616}
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618/* ================================================================
1619 * Fullscreen mode
1620 */
1621
1622/* KW: Deprecated to say the least:
1623 */
Eric Anholtc153f452007-09-03 12:06:45 +10001624int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625{
1626 return 0;
1627}
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629/* ================================================================
1630 * Freelist management
1631 */
1632
1633/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1634 * bufs until freelist code is used. Note this hides a problem with
1635 * the scratch register * (used to keep track of last buffer
1636 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001637 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 *
1639 * KW: It's also a good way to find free buffers quickly.
1640 *
1641 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1642 * sleep. However, bugs in older versions of radeon_accel.c mean that
1643 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001644 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 * However, it does leave open a potential deadlock where all the
1646 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001647 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 */
1649
Dave Airlie056219e2007-07-11 16:17:42 +10001650struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651{
Dave Airliecdd55a22007-07-11 16:32:08 +10001652 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 drm_radeon_private_t *dev_priv = dev->dev_private;
1654 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001655 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 int i, t;
1657 int start;
1658
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001659 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 dev_priv->last_buf = 0;
1661
1662 start = dev_priv->last_buf;
1663
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001664 for (t = 0; t < dev_priv->usec_timeout; t++) {
David Millerb07fa022009-02-12 02:15:37 -08001665 u32 done_age = GET_SCRATCH(dev_priv, 1);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001666 DRM_DEBUG("done_age = %d\n", done_age);
1667 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 buf = dma->buflist[i];
1669 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001670 if (buf->file_priv == NULL || (buf->pending &&
1671 buf_priv->age <=
1672 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 dev_priv->stats.requested_bufs++;
1674 buf->pending = 0;
1675 return buf;
1676 }
1677 start = 0;
1678 }
1679
1680 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001681 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 dev_priv->stats.freelist_loops++;
1683 }
1684 }
1685
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001686 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 return NULL;
1688}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001691struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692{
Dave Airliecdd55a22007-07-11 16:32:08 +10001693 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 drm_radeon_private_t *dev_priv = dev->dev_private;
1695 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001696 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 int i, t;
1698 int start;
David Millerb07fa022009-02-12 02:15:37 -08001699 u32 done_age;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
David Millerb07fa022009-02-12 02:15:37 -08001701 done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001702 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 dev_priv->last_buf = 0;
1704
1705 start = dev_priv->last_buf;
1706 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001707
1708 for (t = 0; t < 2; t++) {
1709 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 buf = dma->buflist[i];
1711 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001712 if (buf->file_priv == 0 || (buf->pending &&
1713 buf_priv->age <=
1714 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 dev_priv->stats.requested_bufs++;
1716 buf->pending = 0;
1717 return buf;
1718 }
1719 }
1720 start = 0;
1721 }
1722
1723 return NULL;
1724}
1725#endif
1726
Dave Airlie84b1fd12007-07-11 15:53:27 +10001727void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728{
Dave Airliecdd55a22007-07-11 16:32:08 +10001729 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 drm_radeon_private_t *dev_priv = dev->dev_private;
1731 int i;
1732
1733 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001734 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001735 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1737 buf_priv->age = 0;
1738 }
1739}
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741/* ================================================================
1742 * CP command submission
1743 */
1744
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001745int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746{
1747 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1748 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001749 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001751 for (i = 0; i < dev_priv->usec_timeout; i++) {
1752 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
1754 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001755 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001757 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1761
1762 if (head != last_head)
1763 i = 0;
1764 last_head = head;
1765
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001766 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 }
1768
1769 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1770#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001771 radeon_status(dev_priv);
1772 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001774 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775}
1776
Eric Anholt6c340ea2007-08-25 20:23:09 +10001777static int radeon_cp_get_buffers(struct drm_device *dev,
1778 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001779 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780{
1781 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001782 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001784 for (i = d->granted_count; i < d->request_count; i++) {
1785 buf = radeon_freelist_get(dev);
1786 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001787 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Eric Anholt6c340ea2007-08-25 20:23:09 +10001789 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001791 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1792 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001793 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001794 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1795 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001796 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
1798 d->granted_count++;
1799 }
1800 return 0;
1801}
1802
Eric Anholtc153f452007-09-03 12:06:45 +10001803int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804{
Dave Airliecdd55a22007-07-11 16:32:08 +10001805 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001807 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
Eric Anholt6c340ea2007-08-25 20:23:09 +10001809 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 /* Please don't send us buffers.
1812 */
Eric Anholtc153f452007-09-03 12:06:45 +10001813 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001814 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001815 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001816 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 }
1818
1819 /* We'll send you buffers.
1820 */
Eric Anholtc153f452007-09-03 12:06:45 +10001821 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001822 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001823 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001824 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 }
1826
Eric Anholtc153f452007-09-03 12:06:45 +10001827 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Eric Anholtc153f452007-09-03 12:06:45 +10001829 if (d->request_count) {
1830 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 }
1832
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 return ret;
1834}
1835
Dave Airlie22eae942005-11-10 22:16:34 +11001836int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
1838 drm_radeon_private_t *dev_priv;
1839 int ret = 0;
1840
1841 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1842 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001843 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
1845 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1846 dev->dev_private = (void *)dev_priv;
1847 dev_priv->flags = flags;
1848
Dave Airlie54a56ac2006-09-22 04:25:09 +10001849 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 case CHIP_R100:
1851 case CHIP_RV200:
1852 case CHIP_R200:
1853 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001854 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001855 case CHIP_R420:
Alex Deucheredc6f382008-10-17 09:21:45 +10001856 case CHIP_R423:
Dave Airlieb15ec362006-08-19 17:43:52 +10001857 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001858 case CHIP_RV515:
1859 case CHIP_R520:
1860 case CHIP_RV570:
1861 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001862 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 break;
1864 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001865 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 break;
1867 }
Dave Airlie414ed532005-08-16 20:43:16 +10001868
1869 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001870 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001871 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001872 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001873 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001874 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001875
Dave Airlie78538bf2008-11-11 17:56:16 +10001876 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1877 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1878 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
1879 if (ret != 0)
1880 return ret;
1881
Keith Packard52440212008-11-18 09:30:25 -08001882 ret = drm_vblank_init(dev, 2);
1883 if (ret) {
1884 radeon_driver_unload(dev);
1885 return ret;
1886 }
1887
Dave Airlie414ed532005-08-16 20:43:16 +10001888 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001889 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 return ret;
1891}
1892
Dave Airlie7c1c2872008-11-28 14:22:24 +10001893int radeon_master_create(struct drm_device *dev, struct drm_master *master)
1894{
1895 struct drm_radeon_master_private *master_priv;
1896 unsigned long sareapage;
1897 int ret;
1898
1899 master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
1900 if (!master_priv)
1901 return -ENOMEM;
1902
1903 /* prebuild the SAREA */
Dave Airliebdf539a2008-12-18 16:56:11 +10001904 sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001905 ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
1906 &master_priv->sarea);
1907 if (ret) {
1908 DRM_ERROR("SAREA setup failed\n");
1909 return ret;
1910 }
1911 master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
1912 master_priv->sarea_priv->pfCurrentPage = 0;
1913
1914 master->driver_priv = master_priv;
1915 return 0;
1916}
1917
1918void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
1919{
1920 struct drm_radeon_master_private *master_priv = master->driver_priv;
1921
1922 if (!master_priv)
1923 return;
1924
1925 if (master_priv->sarea_priv &&
1926 master_priv->sarea_priv->pfCurrentPage != 0)
1927 radeon_cp_dispatch_flip(dev, master);
1928
1929 master_priv->sarea_priv = NULL;
1930 if (master_priv->sarea)
Dave Airlie4e74f362008-12-19 10:23:14 +11001931 drm_rmmap_locked(dev, master_priv->sarea);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001932
1933 drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
1934
1935 master->driver_priv = NULL;
1936}
1937
Dave Airlie22eae942005-11-10 22:16:34 +11001938/* Create mappings for registers and framebuffer so userland doesn't necessarily
1939 * have to find them.
1940 */
1941int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001942{
1943 int ret;
1944 drm_local_map_t *map;
1945 drm_radeon_private_t *dev_priv = dev->dev_private;
1946
Dave Airlief2b04cd2007-05-08 15:19:23 +10001947 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1948
Dave Airlie7fc86862007-11-05 10:45:27 +10001949 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1950 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001951 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1952 _DRM_WRITE_COMBINING, &map);
1953 if (ret != 0)
1954 return ret;
1955
1956 return 0;
1957}
1958
Dave Airlie22eae942005-11-10 22:16:34 +11001959int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
1961 drm_radeon_private_t *dev_priv = dev->dev_private;
1962
1963 DRM_DEBUG("\n");
Dave Airlie78538bf2008-11-11 17:56:16 +10001964
1965 drm_rmmap(dev, dev_priv->mmio);
1966
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1968
1969 dev->dev_private = NULL;
1970 return 0;
1971}
Dave Airlie4247ca92009-02-20 13:28:34 +10001972
1973void radeon_commit_ring(drm_radeon_private_t *dev_priv)
1974{
1975 int i;
1976 u32 *ring;
1977 int tail_aligned;
1978
1979 /* check if the ring is padded out to 16-dword alignment */
1980
1981 tail_aligned = dev_priv->ring.tail & 0xf;
1982 if (tail_aligned) {
1983 int num_p2 = 16 - tail_aligned;
1984
1985 ring = dev_priv->ring.start;
1986 /* pad with some CP_PACKET2 */
1987 for (i = 0; i < num_p2; i++)
1988 ring[dev_priv->ring.tail + i] = CP_PACKET2();
1989
1990 dev_priv->ring.tail += i;
1991
1992 dev_priv->ring.space -= num_p2 * sizeof(u32);
1993 }
1994
1995 dev_priv->ring.tail &= dev_priv->ring.tail_mask;
1996
1997 DRM_MEMORYBARRIER();
1998 GET_RING_HEAD( dev_priv );
1999
2000 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail );
2001 /* read from PCI bus to ensure correct posting */
2002 RADEON_READ( RADEON_CP_RB_RPTR );
2003}