blob: ed9b407e42d4ec3f7112a4b763b217085511e5d1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040052static int ahci_enable_alpm(struct ata_port *ap,
53 enum link_pm policy);
54static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56enum {
57 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090058 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 AHCI_MAX_SG = 168, /* hardware max is 64K */
60 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020061 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090062 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090064 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040066 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090067 AHCI_CMD_TBL_HDR_SZ = 0x80,
68 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
69 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
70 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 AHCI_RX_FIS_SZ,
72 AHCI_IRQ_ON_SG = (1 << 31),
73 AHCI_CMD_ATAPI = (1 << 5),
74 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090075 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090076 AHCI_CMD_RESET = (1 << 8),
77 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090080 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090081 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090084 board_ahci_vt8251 = 1,
85 board_ahci_ign_iferr = 2,
86 board_ahci_sb600 = 3,
87 board_ahci_mv = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 /* global controller registers */
90 HOST_CAP = 0x00, /* host capabilities */
91 HOST_CTL = 0x04, /* global host control */
92 HOST_IRQ_STAT = 0x08, /* interrupt status */
93 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
94 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
95
96 /* HOST_CTL bits */
97 HOST_RESET = (1 << 0), /* reset controller; self-clear */
98 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
99 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
100
101 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900102 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900103 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900104 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400105 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900106 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900107 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900108 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900109 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111 /* registers for each SATA port */
112 PORT_LST_ADDR = 0x00, /* command list DMA addr */
113 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
114 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
115 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
116 PORT_IRQ_STAT = 0x10, /* interrupt status */
117 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
118 PORT_CMD = 0x18, /* port command */
119 PORT_TFDATA = 0x20, /* taskfile data */
120 PORT_SIG = 0x24, /* device TF signature */
121 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
123 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
124 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
125 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900126 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128 /* PORT_IRQ_{STAT,MASK} bits */
129 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
130 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
131 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
132 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
133 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
134 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
135 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
136 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
137
138 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
139 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
140 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
141 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
142 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
143 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
144 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
145 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
146 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
147
Tejun Heo78cd52d2006-05-15 20:58:29 +0900148 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
149 PORT_IRQ_IF_ERR |
150 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900151 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900152 PORT_IRQ_UNK_FIS |
153 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900154 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
155 PORT_IRQ_TF_ERR |
156 PORT_IRQ_HBUS_DATA_ERR,
157 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
158 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
159 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400162 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
163 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500164 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900165 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
167 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
168 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900169 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
171 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
172 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
173
Tejun Heo0be0aa92006-07-26 15:59:26 +0900174 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
176 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
177 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400178
Tejun Heo417a1a62007-09-23 13:19:55 +0900179 /* hpriv->flags bits */
180 AHCI_HFLAG_NO_NCQ = (1 << 0),
181 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
182 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
183 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
184 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
185 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900186 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400187 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Tejun Heo417a1a62007-09-23 13:19:55 +0900188
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200189 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900190
191 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
192 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400193 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
194 ATA_FLAG_IPM,
Tejun Heo0c887582007-08-06 18:36:23 +0900195 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196};
197
198struct ahci_cmd_hdr {
199 u32 opts;
200 u32 status;
201 u32 tbl_addr;
202 u32 tbl_addr_hi;
203 u32 reserved[4];
204};
205
206struct ahci_sg {
207 u32 addr;
208 u32 addr_hi;
209 u32 reserved;
210 u32 flags_size;
211};
212
213struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900214 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900215 u32 cap; /* cap to use */
216 u32 port_map; /* port map to use */
217 u32 saved_cap; /* saved initial cap */
218 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
221struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900222 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 struct ahci_cmd_hdr *cmd_slot;
224 dma_addr_t cmd_slot_dma;
225 void *cmd_tbl;
226 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 void *rx_fis;
228 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900229 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900230 unsigned int ncq_saw_d2h:1;
231 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900232 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700233 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234};
235
Tejun Heoda3dbb12007-07-16 14:29:40 +0900236static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
237static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400238static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900239static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241static int ahci_port_start(struct ata_port *ap);
242static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
244static void ahci_qc_prep(struct ata_queued_cmd *qc);
245static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900246static void ahci_freeze(struct ata_port *ap);
247static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900248static void ahci_pmp_attach(struct ata_port *ap);
249static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900250static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900251static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900252static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900253static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400254static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400255static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
256static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
257 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900258#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900259static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900260static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
261static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900262#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400264static struct class_device_attribute *ahci_shost_attrs[] = {
265 &class_device_attr_link_power_management_policy,
266 NULL
267};
268
Jeff Garzik193515d2005-11-07 00:59:37 -0500269static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 .module = THIS_MODULE,
271 .name = DRV_NAME,
272 .ioctl = ata_scsi_ioctl,
273 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900274 .change_queue_depth = ata_scsi_change_queue_depth,
275 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .this_id = ATA_SHT_THIS_ID,
277 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
279 .emulated = ATA_SHT_EMULATED,
280 .use_clustering = AHCI_USE_CLUSTERING,
281 .proc_name = DRV_NAME,
282 .dma_boundary = AHCI_DMA_BOUNDARY,
283 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900284 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .bios_param = ata_std_bios_param,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400286 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Jeff Garzik057ace52005-10-22 14:27:05 -0400289static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .check_status = ahci_check_status,
291 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 .dev_select = ata_noop_dev_select,
293
294 .tf_read = ahci_tf_read,
295
Tejun Heo7d50b602007-09-23 13:19:54 +0900296 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 .qc_prep = ahci_qc_prep,
298 .qc_issue = ahci_qc_issue,
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .irq_clear = ahci_irq_clear,
301
302 .scr_read = ahci_scr_read,
303 .scr_write = ahci_scr_write,
304
Tejun Heo78cd52d2006-05-15 20:58:29 +0900305 .freeze = ahci_freeze,
306 .thaw = ahci_thaw,
307
308 .error_handler = ahci_error_handler,
309 .post_internal_cmd = ahci_post_internal_cmd,
310
Tejun Heo7d50b602007-09-23 13:19:54 +0900311 .pmp_attach = ahci_pmp_attach,
312 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900313
Tejun Heo438ac6d2007-03-02 17:31:26 +0900314#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900315 .port_suspend = ahci_port_suspend,
316 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#endif
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400318 .enable_pm = ahci_enable_alpm,
319 .disable_pm = ahci_disable_alpm,
Tejun Heoc1332872006-07-26 15:59:26 +0900320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 .port_start = ahci_port_start,
322 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323};
324
Tejun Heoad616ff2006-11-01 18:00:24 +0900325static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900326 .check_status = ahci_check_status,
327 .check_altstatus = ahci_check_status,
328 .dev_select = ata_noop_dev_select,
329
330 .tf_read = ahci_tf_read,
331
Tejun Heo7d50b602007-09-23 13:19:54 +0900332 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Tejun Heoad616ff2006-11-01 18:00:24 +0900333 .qc_prep = ahci_qc_prep,
334 .qc_issue = ahci_qc_issue,
335
Tejun Heoad616ff2006-11-01 18:00:24 +0900336 .irq_clear = ahci_irq_clear,
337
338 .scr_read = ahci_scr_read,
339 .scr_write = ahci_scr_write,
340
341 .freeze = ahci_freeze,
342 .thaw = ahci_thaw,
343
344 .error_handler = ahci_vt8251_error_handler,
345 .post_internal_cmd = ahci_post_internal_cmd,
346
Tejun Heo7d50b602007-09-23 13:19:54 +0900347 .pmp_attach = ahci_pmp_attach,
348 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900349
Tejun Heo438ac6d2007-03-02 17:31:26 +0900350#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900351 .port_suspend = ahci_port_suspend,
352 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900353#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900354
355 .port_start = ahci_port_start,
356 .port_stop = ahci_port_stop,
357};
358
Tejun Heoedc93052007-10-25 14:59:16 +0900359static const struct ata_port_operations ahci_p5wdh_ops = {
360 .check_status = ahci_check_status,
361 .check_altstatus = ahci_check_status,
362 .dev_select = ata_noop_dev_select,
363
364 .tf_read = ahci_tf_read,
365
366 .qc_defer = sata_pmp_qc_defer_cmd_switch,
367 .qc_prep = ahci_qc_prep,
368 .qc_issue = ahci_qc_issue,
369
370 .irq_clear = ahci_irq_clear,
371
372 .scr_read = ahci_scr_read,
373 .scr_write = ahci_scr_write,
374
375 .freeze = ahci_freeze,
376 .thaw = ahci_thaw,
377
378 .error_handler = ahci_p5wdh_error_handler,
379 .post_internal_cmd = ahci_post_internal_cmd,
380
381 .pmp_attach = ahci_pmp_attach,
382 .pmp_detach = ahci_pmp_detach,
383
384#ifdef CONFIG_PM
385 .port_suspend = ahci_port_suspend,
386 .port_resume = ahci_port_resume,
387#endif
388
389 .port_start = ahci_port_start,
390 .port_stop = ahci_port_stop,
391};
392
Tejun Heo417a1a62007-09-23 13:19:55 +0900393#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
394
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100395static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 /* board_ahci */
397 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900398 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900399 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400400 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400401 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 .port_ops = &ahci_ops,
403 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200404 /* board_ahci_vt8251 */
405 {
Tejun Heo6949b912007-09-23 13:19:55 +0900406 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900407 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900408 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200409 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400410 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900411 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200412 },
Tejun Heo41669552006-11-29 11:33:14 +0900413 /* board_ahci_ign_iferr */
414 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900415 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
416 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900417 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900418 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400419 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900420 .port_ops = &ahci_ops,
421 },
Conke Hu55a61602007-03-27 18:33:05 +0800422 /* board_ahci_sb600 */
423 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900424 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo6949b912007-09-23 13:19:55 +0900425 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900426 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900427 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800428 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400429 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800430 .port_ops = &ahci_ops,
431 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400432 /* board_ahci_mv */
433 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900434 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
435 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400436 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900437 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Tejun Heo0c887582007-08-06 18:36:23 +0900438 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400439 .pio_mask = 0x1f, /* pio0-4 */
440 .udma_mask = ATA_UDMA6,
441 .port_ops = &ahci_ops,
442 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443};
444
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500445static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400446 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400447 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
448 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
449 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
450 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
451 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900452 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400453 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
454 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
455 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
456 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900457 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
458 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
459 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
460 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
461 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
462 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
463 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
464 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
465 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
466 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
467 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
468 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
469 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
470 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
471 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
472 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
473 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400474 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
475 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400476
Tejun Heoe34bb372007-02-26 20:24:03 +0900477 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
478 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
479 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400480
481 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800482 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400483 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
484 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
485 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
486 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
487 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
488 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400489
490 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400491 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900492 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400493
494 /* NVIDIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400495 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
496 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
497 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
498 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500499 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
500 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
501 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
502 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
503 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
504 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
505 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
506 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500507 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
508 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
509 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
510 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
511 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
512 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
513 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
514 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800515 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
516 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
517 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
518 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
519 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
520 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
521 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
522 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
523 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
524 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
525 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
526 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
527 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
528 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
529 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
530 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
531 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
532 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
533 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
534 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
535 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
536 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
537 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
538 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Peer Chen71008192007-09-24 10:16:25 +0800539 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
540 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
541 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
542 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
543 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
544 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
545 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
546 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400547
Jeff Garzik95916ed2006-07-29 04:10:14 -0400548 /* SiS */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400549 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
550 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
551 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400552
Jeff Garzikcd70c262007-07-08 02:29:42 -0400553 /* Marvell */
554 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
555
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500556 /* Generic, PCI class code for AHCI */
557 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500558 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 { } /* terminate list */
561};
562
563
564static struct pci_driver ahci_pci_driver = {
565 .name = DRV_NAME,
566 .id_table = ahci_pci_tbl,
567 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900568 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900569#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900570 .suspend = ahci_pci_device_suspend,
571 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900572#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573};
574
575
Tejun Heo98fa4b62006-11-02 12:17:23 +0900576static inline int ahci_nr_ports(u32 cap)
577{
578 return (cap & 0x1f) + 1;
579}
580
Jeff Garzikdab632e2007-05-28 08:33:01 -0400581static inline void __iomem *__ahci_port_base(struct ata_host *host,
582 unsigned int port_no)
583{
584 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
585
586 return mmio + 0x100 + (port_no * 0x80);
587}
588
Tejun Heo4447d352007-04-17 23:44:08 +0900589static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400591 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
593
Tejun Heod447df12007-03-18 22:15:33 +0900594/**
595 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900596 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900597 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900598 *
599 * Some registers containing configuration info might be setup by
600 * BIOS and might be cleared on reset. This function saves the
601 * initial values of those registers into @hpriv such that they
602 * can be restored after controller reset.
603 *
604 * If inconsistent, config values are fixed up by this function.
605 *
606 * LOCKING:
607 * None.
608 */
Tejun Heo4447d352007-04-17 23:44:08 +0900609static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900610 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900611{
Tejun Heo4447d352007-04-17 23:44:08 +0900612 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900613 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900614 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900615
616 /* Values prefixed with saved_ are written back to host after
617 * reset. Values without are used for driver operation.
618 */
619 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
620 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
621
Tejun Heo274c1fd2007-07-16 14:29:40 +0900622 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900623 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200624 dev_printk(KERN_INFO, &pdev->dev,
625 "controller can't do 64bit DMA, forcing 32bit\n");
626 cap &= ~HOST_CAP_64;
627 }
628
Tejun Heo417a1a62007-09-23 13:19:55 +0900629 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900630 dev_printk(KERN_INFO, &pdev->dev,
631 "controller can't do NCQ, turning off CAP_NCQ\n");
632 cap &= ~HOST_CAP_NCQ;
633 }
634
Tejun Heo6949b912007-09-23 13:19:55 +0900635 if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
636 dev_printk(KERN_INFO, &pdev->dev,
637 "controller can't do PMP, turning off CAP_PMP\n");
638 cap &= ~HOST_CAP_PMP;
639 }
640
Jeff Garzikcd70c262007-07-08 02:29:42 -0400641 /*
642 * Temporary Marvell 6145 hack: PATA port presence
643 * is asserted through the standard AHCI port
644 * presence register, as bit 4 (counting from 0)
645 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900646 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -0400647 dev_printk(KERN_ERR, &pdev->dev,
648 "MV_AHCI HACK: port_map %x -> %x\n",
649 hpriv->port_map,
650 hpriv->port_map & 0xf);
651
652 port_map &= 0xf;
653 }
654
Tejun Heo17199b12007-03-18 22:26:53 +0900655 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900656 if (port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900657 u32 tmp_port_map = port_map;
658 int n_ports = ahci_nr_ports(cap);
659
660 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
661 if (tmp_port_map & (1 << i)) {
662 n_ports--;
663 tmp_port_map &= ~(1 << i);
664 }
665 }
666
Tejun Heo7a234af2007-09-03 12:44:57 +0900667 /* If n_ports and port_map are inconsistent, whine and
668 * clear port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900669 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900670 if (n_ports || tmp_port_map) {
Tejun Heo4447d352007-04-17 23:44:08 +0900671 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900672 "nr_ports (%u) and implemented port map "
Tejun Heo7a234af2007-09-03 12:44:57 +0900673 "(0x%x) don't match, using nr_ports\n",
Tejun Heo17199b12007-03-18 22:26:53 +0900674 ahci_nr_ports(cap), port_map);
Tejun Heo7a234af2007-09-03 12:44:57 +0900675 port_map = 0;
676 }
677 }
678
679 /* fabricate port_map from cap.nr_ports */
680 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900681 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900682 dev_printk(KERN_WARNING, &pdev->dev,
683 "forcing PORTS_IMPL to 0x%x\n", port_map);
684
685 /* write the fixed up value to the PI register */
686 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900687 }
688
Tejun Heod447df12007-03-18 22:15:33 +0900689 /* record values to use during operation */
690 hpriv->cap = cap;
691 hpriv->port_map = port_map;
692}
693
694/**
695 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900696 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900697 *
698 * Restore initial config stored by ahci_save_initial_config().
699 *
700 * LOCKING:
701 * None.
702 */
Tejun Heo4447d352007-04-17 23:44:08 +0900703static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900704{
Tejun Heo4447d352007-04-17 23:44:08 +0900705 struct ahci_host_priv *hpriv = host->private_data;
706 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
707
Tejun Heod447df12007-03-18 22:15:33 +0900708 writel(hpriv->saved_cap, mmio + HOST_CAP);
709 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
710 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
711}
712
Tejun Heo203ef6c2007-07-16 14:29:40 +0900713static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900715 static const int offset[] = {
716 [SCR_STATUS] = PORT_SCR_STAT,
717 [SCR_CONTROL] = PORT_SCR_CTL,
718 [SCR_ERROR] = PORT_SCR_ERR,
719 [SCR_ACTIVE] = PORT_SCR_ACT,
720 [SCR_NOTIFICATION] = PORT_SCR_NTF,
721 };
722 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Tejun Heo203ef6c2007-07-16 14:29:40 +0900724 if (sc_reg < ARRAY_SIZE(offset) &&
725 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
726 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900727 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728}
729
Tejun Heo203ef6c2007-07-16 14:29:40 +0900730static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900732 void __iomem *port_mmio = ahci_port_base(ap);
733 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Tejun Heo203ef6c2007-07-16 14:29:40 +0900735 if (offset) {
736 *val = readl(port_mmio + offset);
737 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900739 return -EINVAL;
740}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Tejun Heo203ef6c2007-07-16 14:29:40 +0900742static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
743{
744 void __iomem *port_mmio = ahci_port_base(ap);
745 int offset = ahci_scr_offset(ap, sc_reg);
746
747 if (offset) {
748 writel(val, port_mmio + offset);
749 return 0;
750 }
751 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752}
753
Tejun Heo4447d352007-04-17 23:44:08 +0900754static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900755{
Tejun Heo4447d352007-04-17 23:44:08 +0900756 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900757 u32 tmp;
758
Tejun Heod8fcd112006-07-26 15:59:25 +0900759 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900760 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900761 tmp |= PORT_CMD_START;
762 writel(tmp, port_mmio + PORT_CMD);
763 readl(port_mmio + PORT_CMD); /* flush */
764}
765
Tejun Heo4447d352007-04-17 23:44:08 +0900766static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900767{
Tejun Heo4447d352007-04-17 23:44:08 +0900768 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900769 u32 tmp;
770
771 tmp = readl(port_mmio + PORT_CMD);
772
Tejun Heod8fcd112006-07-26 15:59:25 +0900773 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900774 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
775 return 0;
776
Tejun Heod8fcd112006-07-26 15:59:25 +0900777 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900778 tmp &= ~PORT_CMD_START;
779 writel(tmp, port_mmio + PORT_CMD);
780
Tejun Heod8fcd112006-07-26 15:59:25 +0900781 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900782 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400783 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900784 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900785 return -EIO;
786
787 return 0;
788}
789
Tejun Heo4447d352007-04-17 23:44:08 +0900790static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900791{
Tejun Heo4447d352007-04-17 23:44:08 +0900792 void __iomem *port_mmio = ahci_port_base(ap);
793 struct ahci_host_priv *hpriv = ap->host->private_data;
794 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900795 u32 tmp;
796
797 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900798 if (hpriv->cap & HOST_CAP_64)
799 writel((pp->cmd_slot_dma >> 16) >> 16,
800 port_mmio + PORT_LST_ADDR_HI);
801 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900802
Tejun Heo4447d352007-04-17 23:44:08 +0900803 if (hpriv->cap & HOST_CAP_64)
804 writel((pp->rx_fis_dma >> 16) >> 16,
805 port_mmio + PORT_FIS_ADDR_HI);
806 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900807
808 /* enable FIS reception */
809 tmp = readl(port_mmio + PORT_CMD);
810 tmp |= PORT_CMD_FIS_RX;
811 writel(tmp, port_mmio + PORT_CMD);
812
813 /* flush */
814 readl(port_mmio + PORT_CMD);
815}
816
Tejun Heo4447d352007-04-17 23:44:08 +0900817static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900818{
Tejun Heo4447d352007-04-17 23:44:08 +0900819 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900820 u32 tmp;
821
822 /* disable FIS reception */
823 tmp = readl(port_mmio + PORT_CMD);
824 tmp &= ~PORT_CMD_FIS_RX;
825 writel(tmp, port_mmio + PORT_CMD);
826
827 /* wait for completion, spec says 500ms, give it 1000 */
828 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
829 PORT_CMD_FIS_ON, 10, 1000);
830 if (tmp & PORT_CMD_FIS_ON)
831 return -EBUSY;
832
833 return 0;
834}
835
Tejun Heo4447d352007-04-17 23:44:08 +0900836static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900837{
Tejun Heo4447d352007-04-17 23:44:08 +0900838 struct ahci_host_priv *hpriv = ap->host->private_data;
839 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900840 u32 cmd;
841
842 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
843
844 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900845 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900846 cmd |= PORT_CMD_SPIN_UP;
847 writel(cmd, port_mmio + PORT_CMD);
848 }
849
850 /* wake up link */
851 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
852}
853
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400854static void ahci_disable_alpm(struct ata_port *ap)
855{
856 struct ahci_host_priv *hpriv = ap->host->private_data;
857 void __iomem *port_mmio = ahci_port_base(ap);
858 u32 cmd;
859 struct ahci_port_priv *pp = ap->private_data;
860
861 /* IPM bits should be disabled by libata-core */
862 /* get the existing command bits */
863 cmd = readl(port_mmio + PORT_CMD);
864
865 /* disable ALPM and ASP */
866 cmd &= ~PORT_CMD_ASP;
867 cmd &= ~PORT_CMD_ALPE;
868
869 /* force the interface back to active */
870 cmd |= PORT_CMD_ICC_ACTIVE;
871
872 /* write out new cmd value */
873 writel(cmd, port_mmio + PORT_CMD);
874 cmd = readl(port_mmio + PORT_CMD);
875
876 /* wait 10ms to be sure we've come out of any low power state */
877 msleep(10);
878
879 /* clear out any PhyRdy stuff from interrupt status */
880 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
881
882 /* go ahead and clean out PhyRdy Change from Serror too */
883 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
884
885 /*
886 * Clear flag to indicate that we should ignore all PhyRdy
887 * state changes
888 */
889 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
890
891 /*
892 * Enable interrupts on Phy Ready.
893 */
894 pp->intr_mask |= PORT_IRQ_PHYRDY;
895 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
896
897 /*
898 * don't change the link pm policy - we can be called
899 * just to turn of link pm temporarily
900 */
901}
902
903static int ahci_enable_alpm(struct ata_port *ap,
904 enum link_pm policy)
905{
906 struct ahci_host_priv *hpriv = ap->host->private_data;
907 void __iomem *port_mmio = ahci_port_base(ap);
908 u32 cmd;
909 struct ahci_port_priv *pp = ap->private_data;
910 u32 asp;
911
912 /* Make sure the host is capable of link power management */
913 if (!(hpriv->cap & HOST_CAP_ALPM))
914 return -EINVAL;
915
916 switch (policy) {
917 case MAX_PERFORMANCE:
918 case NOT_AVAILABLE:
919 /*
920 * if we came here with NOT_AVAILABLE,
921 * it just means this is the first time we
922 * have tried to enable - default to max performance,
923 * and let the user go to lower power modes on request.
924 */
925 ahci_disable_alpm(ap);
926 return 0;
927 case MIN_POWER:
928 /* configure HBA to enter SLUMBER */
929 asp = PORT_CMD_ASP;
930 break;
931 case MEDIUM_POWER:
932 /* configure HBA to enter PARTIAL */
933 asp = 0;
934 break;
935 default:
936 return -EINVAL;
937 }
938
939 /*
940 * Disable interrupts on Phy Ready. This keeps us from
941 * getting woken up due to spurious phy ready interrupts
942 * TBD - Hot plug should be done via polling now, is
943 * that even supported?
944 */
945 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
946 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
947
948 /*
949 * Set a flag to indicate that we should ignore all PhyRdy
950 * state changes since these can happen now whenever we
951 * change link state
952 */
953 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
954
955 /* get the existing command bits */
956 cmd = readl(port_mmio + PORT_CMD);
957
958 /*
959 * Set ASP based on Policy
960 */
961 cmd |= asp;
962
963 /*
964 * Setting this bit will instruct the HBA to aggressively
965 * enter a lower power link state when it's appropriate and
966 * based on the value set above for ASP
967 */
968 cmd |= PORT_CMD_ALPE;
969
970 /* write out new cmd value */
971 writel(cmd, port_mmio + PORT_CMD);
972 cmd = readl(port_mmio + PORT_CMD);
973
974 /* IPM bits should be set by libata-core */
975 return 0;
976}
977
Tejun Heo438ac6d2007-03-02 17:31:26 +0900978#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900979static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900980{
Tejun Heo4447d352007-04-17 23:44:08 +0900981 struct ahci_host_priv *hpriv = ap->host->private_data;
982 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900983 u32 cmd, scontrol;
984
Tejun Heo4447d352007-04-17 23:44:08 +0900985 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900986 return;
987
988 /* put device into listen mode, first set PxSCTL.DET to 0 */
989 scontrol = readl(port_mmio + PORT_SCR_CTL);
990 scontrol &= ~0xf;
991 writel(scontrol, port_mmio + PORT_SCR_CTL);
992
993 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900994 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900995 cmd &= ~PORT_CMD_SPIN_UP;
996 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900997}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900998#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900999
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001000static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001001{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001002 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001003 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001004
1005 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001006 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001007}
1008
Tejun Heo4447d352007-04-17 23:44:08 +09001009static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001010{
1011 int rc;
1012
1013 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001014 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001015 if (rc) {
1016 *emsg = "failed to stop engine";
1017 return rc;
1018 }
1019
1020 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001021 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001022 if (rc) {
1023 *emsg = "failed stop FIS RX";
1024 return rc;
1025 }
1026
Tejun Heo0be0aa92006-07-26 15:59:26 +09001027 return 0;
1028}
1029
Tejun Heo4447d352007-04-17 23:44:08 +09001030static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001031{
Tejun Heo4447d352007-04-17 23:44:08 +09001032 struct pci_dev *pdev = to_pci_dev(host->dev);
1033 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001034 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001035
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001036 /* we must be in AHCI mode, before using anything
1037 * AHCI-specific, such as HOST_RESET.
1038 */
Tejun Heod91542c2006-07-26 15:59:26 +09001039 tmp = readl(mmio + HOST_CTL);
Jeff Garzikab6fc952007-10-29 10:43:55 -04001040 if (!(tmp & HOST_AHCI_EN)) {
1041 tmp |= HOST_AHCI_EN;
1042 writel(tmp, mmio + HOST_CTL);
1043 }
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001044
1045 /* global controller reset */
Tejun Heod91542c2006-07-26 15:59:26 +09001046 if ((tmp & HOST_RESET) == 0) {
1047 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1048 readl(mmio + HOST_CTL); /* flush */
1049 }
1050
1051 /* reset must complete within 1 second, or
1052 * the hardware should be considered fried.
1053 */
1054 ssleep(1);
1055
1056 tmp = readl(mmio + HOST_CTL);
1057 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +09001058 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +09001059 "controller reset failed (0x%x)\n", tmp);
1060 return -EIO;
1061 }
1062
Tejun Heo98fa4b62006-11-02 12:17:23 +09001063 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +09001064 writel(HOST_AHCI_EN, mmio + HOST_CTL);
1065 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +09001066
Tejun Heod447df12007-03-18 22:15:33 +09001067 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +09001068 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +09001069
1070 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1071 u16 tmp16;
1072
1073 /* configure PCS */
1074 pci_read_config_word(pdev, 0x92, &tmp16);
1075 tmp16 |= 0xf;
1076 pci_write_config_word(pdev, 0x92, tmp16);
1077 }
1078
1079 return 0;
1080}
1081
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001082static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1083 int port_no, void __iomem *mmio,
1084 void __iomem *port_mmio)
1085{
1086 const char *emsg = NULL;
1087 int rc;
1088 u32 tmp;
1089
1090 /* make sure port is not active */
1091 rc = ahci_deinit_port(ap, &emsg);
1092 if (rc)
1093 dev_printk(KERN_WARNING, &pdev->dev,
1094 "%s (%d)\n", emsg, rc);
1095
1096 /* clear SError */
1097 tmp = readl(port_mmio + PORT_SCR_ERR);
1098 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1099 writel(tmp, port_mmio + PORT_SCR_ERR);
1100
1101 /* clear port IRQ */
1102 tmp = readl(port_mmio + PORT_IRQ_STAT);
1103 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1104 if (tmp)
1105 writel(tmp, port_mmio + PORT_IRQ_STAT);
1106
1107 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1108}
1109
Tejun Heo4447d352007-04-17 23:44:08 +09001110static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001111{
Tejun Heo417a1a62007-09-23 13:19:55 +09001112 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001113 struct pci_dev *pdev = to_pci_dev(host->dev);
1114 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001115 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001116 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001117 u32 tmp;
1118
Tejun Heo417a1a62007-09-23 13:19:55 +09001119 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -04001120 port_mmio = __ahci_port_base(host, 4);
1121
1122 writel(0, port_mmio + PORT_IRQ_MASK);
1123
1124 /* clear port IRQ */
1125 tmp = readl(port_mmio + PORT_IRQ_STAT);
1126 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1127 if (tmp)
1128 writel(tmp, port_mmio + PORT_IRQ_STAT);
1129 }
1130
Tejun Heo4447d352007-04-17 23:44:08 +09001131 for (i = 0; i < host->n_ports; i++) {
1132 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001133
Jeff Garzikcd70c262007-07-08 02:29:42 -04001134 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001135 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001136 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001137
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001138 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001139 }
1140
1141 tmp = readl(mmio + HOST_CTL);
1142 VPRINTK("HOST_CTL 0x%x\n", tmp);
1143 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1144 tmp = readl(mmio + HOST_CTL);
1145 VPRINTK("HOST_CTL 0x%x\n", tmp);
1146}
1147
Tejun Heo422b7592005-12-19 22:37:17 +09001148static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Tejun Heo4447d352007-04-17 23:44:08 +09001150 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001152 u32 tmp;
1153
1154 tmp = readl(port_mmio + PORT_SIG);
1155 tf.lbah = (tmp >> 24) & 0xff;
1156 tf.lbam = (tmp >> 16) & 0xff;
1157 tf.lbal = (tmp >> 8) & 0xff;
1158 tf.nsect = (tmp) & 0xff;
1159
1160 return ata_dev_classify(&tf);
1161}
1162
Tejun Heo12fad3f2006-05-15 21:03:55 +09001163static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1164 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001165{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001166 dma_addr_t cmd_tbl_dma;
1167
1168 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1169
1170 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1171 pp->cmd_slot[tag].status = 0;
1172 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1173 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001174}
1175
Tejun Heod2e75df2007-07-16 14:29:39 +09001176static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001177{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001178 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -04001179 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001180 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001181 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001182
Tejun Heod2e75df2007-07-16 14:29:39 +09001183 /* do we need to kick the port? */
1184 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1185 if (!busy && !force_restart)
1186 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001187
Tejun Heod2e75df2007-07-16 14:29:39 +09001188 /* stop engine */
1189 rc = ahci_stop_engine(ap);
1190 if (rc)
1191 goto out_restart;
1192
1193 /* need to do CLO? */
1194 if (!busy) {
1195 rc = 0;
1196 goto out_restart;
1197 }
1198
1199 if (!(hpriv->cap & HOST_CAP_CLO)) {
1200 rc = -EOPNOTSUPP;
1201 goto out_restart;
1202 }
1203
1204 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001205 tmp = readl(port_mmio + PORT_CMD);
1206 tmp |= PORT_CMD_CLO;
1207 writel(tmp, port_mmio + PORT_CMD);
1208
Tejun Heod2e75df2007-07-16 14:29:39 +09001209 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001210 tmp = ata_wait_register(port_mmio + PORT_CMD,
1211 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1212 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001213 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001214
Tejun Heod2e75df2007-07-16 14:29:39 +09001215 /* restart engine */
1216 out_restart:
1217 ahci_start_engine(ap);
1218 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001219}
1220
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001221static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1222 struct ata_taskfile *tf, int is_cmd, u16 flags,
1223 unsigned long timeout_msec)
1224{
1225 const u32 cmd_fis_len = 5; /* five dwords */
1226 struct ahci_port_priv *pp = ap->private_data;
1227 void __iomem *port_mmio = ahci_port_base(ap);
1228 u8 *fis = pp->cmd_tbl;
1229 u32 tmp;
1230
1231 /* prep the command */
1232 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1233 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1234
1235 /* issue & wait */
1236 writel(1, port_mmio + PORT_CMD_ISSUE);
1237
1238 if (timeout_msec) {
1239 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1240 1, timeout_msec);
1241 if (tmp & 0x1) {
1242 ahci_kick_engine(ap, 1);
1243 return -EBUSY;
1244 }
1245 } else
1246 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1247
1248 return 0;
1249}
1250
Tejun Heocc0680a2007-08-06 18:36:23 +09001251static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001252 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001253{
Tejun Heocc0680a2007-08-06 18:36:23 +09001254 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001255 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001256 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001257 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001258 int rc;
1259
1260 DPRINTK("ENTER\n");
1261
Tejun Heocc0680a2007-08-06 18:36:23 +09001262 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001263 DPRINTK("PHY reports no device\n");
1264 *class = ATA_DEV_NONE;
1265 return 0;
1266 }
1267
Tejun Heo4658f792006-03-22 21:07:03 +09001268 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001269 rc = ahci_kick_engine(ap, 1);
1270 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001271 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001272 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001273
Tejun Heocc0680a2007-08-06 18:36:23 +09001274 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001275
1276 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001277 msecs = 0;
1278 now = jiffies;
1279 if (time_after(now, deadline))
1280 msecs = jiffies_to_msecs(deadline - now);
1281
Tejun Heo4658f792006-03-22 21:07:03 +09001282 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001283 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001284 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001285 rc = -EIO;
1286 reason = "1st FIS failed";
1287 goto fail;
1288 }
1289
1290 /* spec says at least 5us, but be generous and sleep for 1ms */
1291 msleep(1);
1292
1293 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001294 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001295 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001296
Tejun Heo88ff6ea2007-10-16 14:21:24 -07001297 /* wait a while before checking status */
1298 ata_wait_after_reset(ap, deadline);
Tejun Heo4658f792006-03-22 21:07:03 +09001299
Tejun Heo9b893912007-02-02 16:50:52 +09001300 rc = ata_wait_ready(ap, deadline);
1301 /* link occupied, -ENODEV too is an error */
1302 if (rc) {
1303 reason = "device not ready";
1304 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001305 }
Tejun Heo9b893912007-02-02 16:50:52 +09001306 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001307
1308 DPRINTK("EXIT, class=%u\n", *class);
1309 return 0;
1310
Tejun Heo4658f792006-03-22 21:07:03 +09001311 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001312 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001313 return rc;
1314}
1315
Tejun Heocc0680a2007-08-06 18:36:23 +09001316static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001317 unsigned long deadline)
1318{
Tejun Heo7d50b602007-09-23 13:19:54 +09001319 int pmp = 0;
1320
1321 if (link->ap->flags & ATA_FLAG_PMP)
1322 pmp = SATA_PMP_CTRL_PORT;
1323
1324 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001325}
1326
Tejun Heocc0680a2007-08-06 18:36:23 +09001327static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001328 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001329{
Tejun Heocc0680a2007-08-06 18:36:23 +09001330 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001331 struct ahci_port_priv *pp = ap->private_data;
1332 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1333 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001334 int rc;
1335
1336 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
Tejun Heo4447d352007-04-17 23:44:08 +09001338 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001339
1340 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001341 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001342 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001343 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001344
Tejun Heocc0680a2007-08-06 18:36:23 +09001345 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001346
Tejun Heo4447d352007-04-17 23:44:08 +09001347 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Tejun Heocc0680a2007-08-06 18:36:23 +09001349 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001350 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001351 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001352 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Tejun Heo4bd00f62006-02-11 16:26:02 +09001354 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1355 return rc;
1356}
1357
Tejun Heocc0680a2007-08-06 18:36:23 +09001358static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001359 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001360{
Tejun Heocc0680a2007-08-06 18:36:23 +09001361 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001362 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001363 int rc;
1364
1365 DPRINTK("ENTER\n");
1366
Tejun Heo4447d352007-04-17 23:44:08 +09001367 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001368
Tejun Heocc0680a2007-08-06 18:36:23 +09001369 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001370 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001371
1372 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001373 ahci_scr_read(ap, SCR_ERROR, &serror);
1374 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001375
Tejun Heo4447d352007-04-17 23:44:08 +09001376 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001377
1378 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1379
1380 /* vt8251 doesn't clear BSY on signature FIS reception,
1381 * request follow-up softreset.
1382 */
1383 return rc ?: -EAGAIN;
1384}
1385
Tejun Heoedc93052007-10-25 14:59:16 +09001386static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1387 unsigned long deadline)
1388{
1389 struct ata_port *ap = link->ap;
1390 struct ahci_port_priv *pp = ap->private_data;
1391 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1392 struct ata_taskfile tf;
1393 int rc;
1394
1395 ahci_stop_engine(ap);
1396
1397 /* clear D2H reception area to properly wait for D2H FIS */
1398 ata_tf_init(link->device, &tf);
1399 tf.command = 0x80;
1400 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1401
1402 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1403 deadline);
1404
1405 ahci_start_engine(ap);
1406
1407 if (rc || ata_link_offline(link))
1408 return rc;
1409
1410 /* spec mandates ">= 2ms" before checking status */
1411 msleep(150);
1412
1413 /* The pseudo configuration device on SIMG4726 attached to
1414 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1415 * hardreset if no device is attached to the first downstream
1416 * port && the pseudo device locks up on SRST w/ PMP==0. To
1417 * work around this, wait for !BSY only briefly. If BSY isn't
1418 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1419 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1420 *
1421 * Wait for two seconds. Devices attached to downstream port
1422 * which can't process the following IDENTIFY after this will
1423 * have to be reset again. For most cases, this should
1424 * suffice while making probing snappish enough.
1425 */
1426 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1427 if (rc)
1428 ahci_kick_engine(ap, 0);
1429
1430 return 0;
1431}
1432
Tejun Heocc0680a2007-08-06 18:36:23 +09001433static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001434{
Tejun Heocc0680a2007-08-06 18:36:23 +09001435 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001436 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001437 u32 new_tmp, tmp;
1438
Tejun Heocc0680a2007-08-06 18:36:23 +09001439 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001440
1441 /* Make sure port's ATAPI bit is set appropriately */
1442 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001443 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001444 new_tmp |= PORT_CMD_ATAPI;
1445 else
1446 new_tmp &= ~PORT_CMD_ATAPI;
1447 if (new_tmp != tmp) {
1448 writel(new_tmp, port_mmio + PORT_CMD);
1449 readl(port_mmio + PORT_CMD); /* flush */
1450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451}
1452
Tejun Heo7d50b602007-09-23 13:19:54 +09001453static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1454 unsigned long deadline)
1455{
1456 return ahci_do_softreset(link, class, link->pmp, deadline);
1457}
1458
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459static u8 ahci_check_status(struct ata_port *ap)
1460{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001461 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 return readl(mmio + PORT_TFDATA) & 0xFF;
1464}
1465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1467{
1468 struct ahci_port_priv *pp = ap->private_data;
1469 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1470
1471 ata_tf_from_fis(d2h_fis, tf);
1472}
1473
Tejun Heo12fad3f2006-05-15 21:03:55 +09001474static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001476 struct scatterlist *sg;
1477 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001478 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
1480 VPRINTK("ENTER\n");
1481
1482 /*
1483 * Next, the S/G list.
1484 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001485 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001486 ata_for_each_sg(sg, qc) {
1487 dma_addr_t addr = sg_dma_address(sg);
1488 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001490 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1491 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1492 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001493
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001494 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001495 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001497
1498 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
1501static void ahci_qc_prep(struct ata_queued_cmd *qc)
1502{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001503 struct ata_port *ap = qc->ap;
1504 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001505 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001506 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 u32 opts;
1508 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001509 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
1511 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 * Fill in command table information. First, the header,
1513 * a SATA Register - Host to Device command FIS.
1514 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001515 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1516
Tejun Heo7d50b602007-09-23 13:19:54 +09001517 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001518 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001519 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1520 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001521 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Tejun Heocc9278e2006-02-10 17:25:47 +09001523 n_elem = 0;
1524 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001525 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Tejun Heocc9278e2006-02-10 17:25:47 +09001527 /*
1528 * Fill in command slot information.
1529 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001530 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001531 if (qc->tf.flags & ATA_TFLAG_WRITE)
1532 opts |= AHCI_CMD_WRITE;
1533 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001534 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001535
Tejun Heo12fad3f2006-05-15 21:03:55 +09001536 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537}
1538
Tejun Heo78cd52d2006-05-15 20:58:29 +09001539static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540{
Tejun Heo417a1a62007-09-23 13:19:55 +09001541 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001542 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001543 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1544 struct ata_link *link = NULL;
1545 struct ata_queued_cmd *active_qc;
1546 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001547 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
Tejun Heo7d50b602007-09-23 13:19:54 +09001549 /* determine active link */
1550 ata_port_for_each_link(link, ap)
1551 if (ata_link_active(link))
1552 break;
1553 if (!link)
1554 link = &ap->link;
1555
1556 active_qc = ata_qc_from_tag(ap, link->active_tag);
1557 active_ehi = &link->eh_info;
1558
1559 /* record irq stat */
1560 ata_ehi_clear_desc(host_ehi);
1561 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001562
Tejun Heo78cd52d2006-05-15 20:58:29 +09001563 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001564 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001565 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001566 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Tejun Heo41669552006-11-29 11:33:14 +09001568 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001569 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001570 irq_stat &= ~PORT_IRQ_IF_ERR;
1571
Conke Hu55a61602007-03-27 18:33:05 +08001572 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001573 /* If qc is active, charge it; otherwise, the active
1574 * link. There's no active qc on NCQ errors. It will
1575 * be determined by EH by reading log page 10h.
1576 */
1577 if (active_qc)
1578 active_qc->err_mask |= AC_ERR_DEV;
1579 else
1580 active_ehi->err_mask |= AC_ERR_DEV;
1581
Tejun Heo417a1a62007-09-23 13:19:55 +09001582 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001583 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Tejun Heo78cd52d2006-05-15 20:58:29 +09001586 if (irq_stat & PORT_IRQ_UNK_FIS) {
1587 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Tejun Heo7d50b602007-09-23 13:19:54 +09001589 active_ehi->err_mask |= AC_ERR_HSM;
1590 active_ehi->action |= ATA_EH_SOFTRESET;
1591 ata_ehi_push_desc(active_ehi,
1592 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001593 unk[0], unk[1], unk[2], unk[3]);
1594 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001595
Tejun Heo7d50b602007-09-23 13:19:54 +09001596 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1597 active_ehi->err_mask |= AC_ERR_HSM;
1598 active_ehi->action |= ATA_EH_SOFTRESET;
1599 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1600 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001601
Tejun Heo7d50b602007-09-23 13:19:54 +09001602 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1603 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1604 host_ehi->action |= ATA_EH_SOFTRESET;
1605 ata_ehi_push_desc(host_ehi, "host bus error");
1606 }
1607
1608 if (irq_stat & PORT_IRQ_IF_ERR) {
1609 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1610 host_ehi->action |= ATA_EH_SOFTRESET;
1611 ata_ehi_push_desc(host_ehi, "interface fatal error");
1612 }
1613
1614 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1615 ata_ehi_hotplugged(host_ehi);
1616 ata_ehi_push_desc(host_ehi, "%s",
1617 irq_stat & PORT_IRQ_CONNECT ?
1618 "connection status changed" : "PHY RDY changed");
1619 }
1620
1621 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
Tejun Heo78cd52d2006-05-15 20:58:29 +09001623 if (irq_stat & PORT_IRQ_FREEZE)
1624 ata_port_freeze(ap);
1625 else
1626 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627}
1628
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001629static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
Tejun Heo4447d352007-04-17 23:44:08 +09001631 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001632 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001633 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001634 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001635 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001636 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001637 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
1639 status = readl(port_mmio + PORT_IRQ_STAT);
1640 writel(status, port_mmio + PORT_IRQ_STAT);
1641
Tejun Heob06ce3e2007-10-09 15:06:48 +09001642 /* ignore BAD_PMP while resetting */
1643 if (unlikely(resetting))
1644 status &= ~PORT_IRQ_BAD_PMP;
1645
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001646 /* If we are getting PhyRdy, this is
1647 * just a power state change, we should
1648 * clear out this, plus the PhyRdy/Comm
1649 * Wake bits from Serror
1650 */
1651 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1652 (status & PORT_IRQ_PHYRDY)) {
1653 status &= ~PORT_IRQ_PHYRDY;
1654 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1655 }
1656
Tejun Heo78cd52d2006-05-15 20:58:29 +09001657 if (unlikely(status & PORT_IRQ_ERROR)) {
1658 ahci_error_intr(ap, status);
1659 return;
1660 }
1661
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001662 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001663 /* If SNotification is available, leave notification
1664 * handling to sata_async_notification(). If not,
1665 * emulate it by snooping SDB FIS RX area.
1666 *
1667 * Snooping FIS RX area is probably cheaper than
1668 * poking SNotification but some constrollers which
1669 * implement SNotification, ICH9 for example, don't
1670 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001671 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001672 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001673 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001674 else {
1675 /* If the 'N' bit in word 0 of the FIS is set,
1676 * we just received asynchronous notification.
1677 * Tell libata about it.
1678 */
1679 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1680 u32 f0 = le32_to_cpu(f[0]);
1681
1682 if (f0 & (1 << 15))
1683 sata_async_notification(ap);
1684 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001685 }
1686
Tejun Heo7d50b602007-09-23 13:19:54 +09001687 /* pp->active_link is valid iff any command is in flight */
1688 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001689 qc_active = readl(port_mmio + PORT_SCR_ACT);
1690 else
1691 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1692
1693 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001694
1695 /* If resetting, spurious or invalid completions are expected,
1696 * return unconditionally.
1697 */
1698 if (resetting)
1699 return;
1700
Tejun Heo12fad3f2006-05-15 21:03:55 +09001701 if (rc > 0)
1702 return;
1703 if (rc < 0) {
1704 ehi->err_mask |= AC_ERR_HSM;
1705 ehi->action |= ATA_EH_SOFTRESET;
1706 ata_port_freeze(ap);
1707 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 }
1709
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +02001710 /* hmmm... a spurious interrupt */
Tejun Heo2a3917a2006-05-15 20:58:30 +09001711
Tejun Heo0291f952007-01-25 19:16:28 +09001712 /* if !NCQ, ignore. No modern ATA device has broken HSM
1713 * implementation for non-NCQ commands.
1714 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001715 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001716 return;
1717
Tejun Heo0291f952007-01-25 19:16:28 +09001718 if (status & PORT_IRQ_D2H_REG_FIS) {
1719 if (!pp->ncq_saw_d2h)
1720 ata_port_printk(ap, KERN_INFO,
1721 "D2H reg with I during NCQ, "
1722 "this message won't be printed again\n");
1723 pp->ncq_saw_d2h = 1;
1724 known_irq = 1;
1725 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001726
Tejun Heo0291f952007-01-25 19:16:28 +09001727 if (status & PORT_IRQ_DMAS_FIS) {
1728 if (!pp->ncq_saw_dmas)
1729 ata_port_printk(ap, KERN_INFO,
1730 "DMAS FIS during NCQ, "
1731 "this message won't be printed again\n");
1732 pp->ncq_saw_dmas = 1;
1733 known_irq = 1;
1734 }
1735
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001736 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001737 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001738
Tejun Heoafb2d552007-02-27 13:24:19 +09001739 if (le32_to_cpu(f[1])) {
1740 /* SDB FIS containing spurious completions
1741 * might be dangerous, whine and fail commands
1742 * with HSM violation. EH will turn off NCQ
1743 * after several such failures.
1744 */
1745 ata_ehi_push_desc(ehi,
1746 "spurious completions during NCQ "
1747 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1748 readl(port_mmio + PORT_CMD_ISSUE),
1749 readl(port_mmio + PORT_SCR_ACT),
1750 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1751 ehi->err_mask |= AC_ERR_HSM;
1752 ehi->action |= ATA_EH_SOFTRESET;
1753 ata_port_freeze(ap);
1754 } else {
1755 if (!pp->ncq_saw_sdb)
1756 ata_port_printk(ap, KERN_INFO,
1757 "spurious SDB FIS %08x:%08x during NCQ, "
1758 "this message won't be printed again\n",
1759 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1760 pp->ncq_saw_sdb = 1;
1761 }
Tejun Heo0291f952007-01-25 19:16:28 +09001762 known_irq = 1;
1763 }
1764
1765 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001766 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001767 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001768 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771static void ahci_irq_clear(struct ata_port *ap)
1772{
1773 /* TODO */
1774}
1775
David Howells7d12e782006-10-05 14:55:46 +01001776static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
Jeff Garzikcca39742006-08-24 03:19:22 -04001778 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 struct ahci_host_priv *hpriv;
1780 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001781 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 u32 irq_stat, irq_ack = 0;
1783
1784 VPRINTK("ENTER\n");
1785
Jeff Garzikcca39742006-08-24 03:19:22 -04001786 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001787 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
1789 /* sigh. 0xffffffff is a valid return from h/w */
1790 irq_stat = readl(mmio + HOST_IRQ_STAT);
1791 irq_stat &= hpriv->port_map;
1792 if (!irq_stat)
1793 return IRQ_NONE;
1794
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001795 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001797 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Jeff Garzik67846b32005-10-05 02:58:32 -04001800 if (!(irq_stat & (1 << i)))
1801 continue;
1802
Jeff Garzikcca39742006-08-24 03:19:22 -04001803 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001804 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001805 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001806 VPRINTK("port %u\n", i);
1807 } else {
1808 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001809 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001810 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001811 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001813
1814 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 }
1816
1817 if (irq_ack) {
1818 writel(irq_ack, mmio + HOST_IRQ_STAT);
1819 handled = 1;
1820 }
1821
Jeff Garzikcca39742006-08-24 03:19:22 -04001822 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
1824 VPRINTK("EXIT\n");
1825
1826 return IRQ_RETVAL(handled);
1827}
1828
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001829static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830{
1831 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001832 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001833 struct ahci_port_priv *pp = ap->private_data;
1834
1835 /* Keep track of the currently active link. It will be used
1836 * in completion path to determine whether NCQ phase is in
1837 * progress.
1838 */
1839 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840
Tejun Heo12fad3f2006-05-15 21:03:55 +09001841 if (qc->tf.protocol == ATA_PROT_NCQ)
1842 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1843 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1845
1846 return 0;
1847}
1848
Tejun Heo78cd52d2006-05-15 20:58:29 +09001849static void ahci_freeze(struct ata_port *ap)
1850{
Tejun Heo4447d352007-04-17 23:44:08 +09001851 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001852
1853 /* turn IRQ off */
1854 writel(0, port_mmio + PORT_IRQ_MASK);
1855}
1856
1857static void ahci_thaw(struct ata_port *ap)
1858{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001859 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001860 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001861 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001862 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001863
1864 /* clear IRQ */
1865 tmp = readl(port_mmio + PORT_IRQ_STAT);
1866 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001867 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001868
Tejun Heo1c954a42007-10-09 15:01:37 +09001869 /* turn IRQ back on */
1870 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001871}
1872
1873static void ahci_error_handler(struct ata_port *ap)
1874{
Tejun Heob51e9e52006-06-29 01:29:30 +09001875 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001876 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001877 ahci_stop_engine(ap);
1878 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001879 }
1880
1881 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001882 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1883 ahci_hardreset, ahci_postreset,
1884 sata_pmp_std_prereset, ahci_pmp_softreset,
1885 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001886}
1887
Tejun Heoad616ff2006-11-01 18:00:24 +09001888static void ahci_vt8251_error_handler(struct ata_port *ap)
1889{
Tejun Heoad616ff2006-11-01 18:00:24 +09001890 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1891 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001892 ahci_stop_engine(ap);
1893 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001894 }
1895
1896 /* perform recovery */
1897 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1898 ahci_postreset);
1899}
1900
Tejun Heoedc93052007-10-25 14:59:16 +09001901static void ahci_p5wdh_error_handler(struct ata_port *ap)
1902{
1903 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1904 /* restart engine */
1905 ahci_stop_engine(ap);
1906 ahci_start_engine(ap);
1907 }
1908
1909 /* perform recovery */
1910 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1911 ahci_postreset);
1912}
1913
Tejun Heo78cd52d2006-05-15 20:58:29 +09001914static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1915{
1916 struct ata_port *ap = qc->ap;
1917
Tejun Heod2e75df2007-07-16 14:29:39 +09001918 /* make DMA engine forget about the failed command */
1919 if (qc->flags & ATA_QCFLAG_FAILED)
1920 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001921}
1922
Tejun Heo7d50b602007-09-23 13:19:54 +09001923static void ahci_pmp_attach(struct ata_port *ap)
1924{
1925 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001926 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001927 u32 cmd;
1928
1929 cmd = readl(port_mmio + PORT_CMD);
1930 cmd |= PORT_CMD_PMP;
1931 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001932
1933 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1934 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001935}
1936
1937static void ahci_pmp_detach(struct ata_port *ap)
1938{
1939 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001940 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001941 u32 cmd;
1942
1943 cmd = readl(port_mmio + PORT_CMD);
1944 cmd &= ~PORT_CMD_PMP;
1945 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001946
1947 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1948 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001949}
1950
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001951static int ahci_port_resume(struct ata_port *ap)
1952{
1953 ahci_power_up(ap);
1954 ahci_start_port(ap);
1955
Tejun Heo7d50b602007-09-23 13:19:54 +09001956 if (ap->nr_pmp_links)
1957 ahci_pmp_attach(ap);
1958 else
1959 ahci_pmp_detach(ap);
1960
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001961 return 0;
1962}
1963
Tejun Heo438ac6d2007-03-02 17:31:26 +09001964#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001965static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1966{
Tejun Heoc1332872006-07-26 15:59:26 +09001967 const char *emsg = NULL;
1968 int rc;
1969
Tejun Heo4447d352007-04-17 23:44:08 +09001970 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001971 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001972 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001973 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001974 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001975 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001976 }
1977
1978 return rc;
1979}
1980
Tejun Heoc1332872006-07-26 15:59:26 +09001981static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1982{
Jeff Garzikcca39742006-08-24 03:19:22 -04001983 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001984 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001985 u32 ctl;
1986
1987 if (mesg.event == PM_EVENT_SUSPEND) {
1988 /* AHCI spec rev1.1 section 8.3.3:
1989 * Software must disable interrupts prior to requesting a
1990 * transition of the HBA to D3 state.
1991 */
1992 ctl = readl(mmio + HOST_CTL);
1993 ctl &= ~HOST_IRQ_EN;
1994 writel(ctl, mmio + HOST_CTL);
1995 readl(mmio + HOST_CTL); /* flush */
1996 }
1997
1998 return ata_pci_device_suspend(pdev, mesg);
1999}
2000
2001static int ahci_pci_device_resume(struct pci_dev *pdev)
2002{
Jeff Garzikcca39742006-08-24 03:19:22 -04002003 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002004 int rc;
2005
Tejun Heo553c4aa2006-12-26 19:39:50 +09002006 rc = ata_pci_device_do_resume(pdev);
2007 if (rc)
2008 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002009
2010 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002011 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002012 if (rc)
2013 return rc;
2014
Tejun Heo4447d352007-04-17 23:44:08 +09002015 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002016 }
2017
Jeff Garzikcca39742006-08-24 03:19:22 -04002018 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002019
2020 return 0;
2021}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002022#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002023
Tejun Heo254950c2006-07-26 15:59:25 +09002024static int ahci_port_start(struct ata_port *ap)
2025{
Jeff Garzikcca39742006-08-24 03:19:22 -04002026 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002027 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002028 void *mem;
2029 dma_addr_t mem_dma;
2030 int rc;
2031
Tejun Heo24dc5f32007-01-20 16:00:28 +09002032 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002033 if (!pp)
2034 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002035
2036 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002037 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09002038 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002039
Tejun Heo24dc5f32007-01-20 16:00:28 +09002040 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2041 GFP_KERNEL);
2042 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002043 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002044 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2045
2046 /*
2047 * First item in chunk of DMA memory: 32-slot command table,
2048 * 32 bytes each in size
2049 */
2050 pp->cmd_slot = mem;
2051 pp->cmd_slot_dma = mem_dma;
2052
2053 mem += AHCI_CMD_SLOT_SZ;
2054 mem_dma += AHCI_CMD_SLOT_SZ;
2055
2056 /*
2057 * Second item: Received-FIS area
2058 */
2059 pp->rx_fis = mem;
2060 pp->rx_fis_dma = mem_dma;
2061
2062 mem += AHCI_RX_FIS_SZ;
2063 mem_dma += AHCI_RX_FIS_SZ;
2064
2065 /*
2066 * Third item: data area for storing a single command
2067 * and its scatter-gather table
2068 */
2069 pp->cmd_tbl = mem;
2070 pp->cmd_tbl_dma = mem_dma;
2071
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002072 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002073 * Save off initial list of interrupts to be enabled.
2074 * This could be changed later
2075 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002076 pp->intr_mask = DEF_PORT_IRQ;
2077
Tejun Heo254950c2006-07-26 15:59:25 +09002078 ap->private_data = pp;
2079
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002080 /* engage engines, captain */
2081 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002082}
2083
2084static void ahci_port_stop(struct ata_port *ap)
2085{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002086 const char *emsg = NULL;
2087 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002088
Tejun Heo0be0aa92006-07-26 15:59:26 +09002089 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002090 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002091 if (rc)
2092 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002093}
2094
Tejun Heo4447d352007-04-17 23:44:08 +09002095static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 if (using_dac &&
2100 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2101 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2102 if (rc) {
2103 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2104 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002105 dev_printk(KERN_ERR, &pdev->dev,
2106 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 return rc;
2108 }
2109 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 } else {
2111 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2112 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002113 dev_printk(KERN_ERR, &pdev->dev,
2114 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 return rc;
2116 }
2117 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2118 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002119 dev_printk(KERN_ERR, &pdev->dev,
2120 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 return rc;
2122 }
2123 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 return 0;
2125}
2126
Tejun Heo4447d352007-04-17 23:44:08 +09002127static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128{
Tejun Heo4447d352007-04-17 23:44:08 +09002129 struct ahci_host_priv *hpriv = host->private_data;
2130 struct pci_dev *pdev = to_pci_dev(host->dev);
2131 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 u32 vers, cap, impl, speed;
2133 const char *speed_s;
2134 u16 cc;
2135 const char *scc_s;
2136
2137 vers = readl(mmio + HOST_VERSION);
2138 cap = hpriv->cap;
2139 impl = hpriv->port_map;
2140
2141 speed = (cap >> 20) & 0xf;
2142 if (speed == 1)
2143 speed_s = "1.5";
2144 else if (speed == 2)
2145 speed_s = "3";
2146 else
2147 speed_s = "?";
2148
2149 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002150 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002152 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002154 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 scc_s = "RAID";
2156 else
2157 scc_s = "unknown";
2158
Jeff Garzika9524a72005-10-30 14:39:11 -05002159 dev_printk(KERN_INFO, &pdev->dev,
2160 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002162 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002164 (vers >> 24) & 0xff,
2165 (vers >> 16) & 0xff,
2166 (vers >> 8) & 0xff,
2167 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
2169 ((cap >> 8) & 0x1f) + 1,
2170 (cap & 0x1f) + 1,
2171 speed_s,
2172 impl,
2173 scc_s);
2174
Jeff Garzika9524a72005-10-30 14:39:11 -05002175 dev_printk(KERN_INFO, &pdev->dev,
2176 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002177 "%s%s%s%s%s%s%s"
2178 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002179 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180
2181 cap & (1 << 31) ? "64bit " : "",
2182 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002183 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 cap & (1 << 28) ? "ilck " : "",
2185 cap & (1 << 27) ? "stag " : "",
2186 cap & (1 << 26) ? "pm " : "",
2187 cap & (1 << 25) ? "led " : "",
2188
2189 cap & (1 << 24) ? "clo " : "",
2190 cap & (1 << 19) ? "nz " : "",
2191 cap & (1 << 18) ? "only " : "",
2192 cap & (1 << 17) ? "pmp " : "",
2193 cap & (1 << 15) ? "pio " : "",
2194 cap & (1 << 14) ? "slum " : "",
2195 cap & (1 << 13) ? "part " : ""
2196 );
2197}
2198
Tejun Heoedc93052007-10-25 14:59:16 +09002199/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2200 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2201 * support PMP and the 4726 either directly exports the device
2202 * attached to the first downstream port or acts as a hardware storage
2203 * controller and emulate a single ATA device (can be RAID 0/1 or some
2204 * other configuration).
2205 *
2206 * When there's no device attached to the first downstream port of the
2207 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2208 * configure the 4726. However, ATA emulation of the device is very
2209 * lame. It doesn't send signature D2H Reg FIS after the initial
2210 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2211 *
2212 * The following function works around the problem by always using
2213 * hardreset on the port and not depending on receiving signature FIS
2214 * afterward. If signature FIS isn't received soon, ATA class is
2215 * assumed without follow-up softreset.
2216 */
2217static void ahci_p5wdh_workaround(struct ata_host *host)
2218{
2219 static struct dmi_system_id sysids[] = {
2220 {
2221 .ident = "P5W DH Deluxe",
2222 .matches = {
2223 DMI_MATCH(DMI_SYS_VENDOR,
2224 "ASUSTEK COMPUTER INC"),
2225 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2226 },
2227 },
2228 { }
2229 };
2230 struct pci_dev *pdev = to_pci_dev(host->dev);
2231
2232 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2233 dmi_check_system(sysids)) {
2234 struct ata_port *ap = host->ports[1];
2235
2236 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2237 "Deluxe on-board SIMG4726 workaround\n");
2238
2239 ap->ops = &ahci_p5wdh_ops;
2240 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2241 }
2242}
2243
Tejun Heo24dc5f32007-01-20 16:00:28 +09002244static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245{
2246 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002247 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2248 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002249 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002251 struct ata_host *host;
2252 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253
2254 VPRINTK("ENTER\n");
2255
Tejun Heo12fad3f2006-05-15 21:03:55 +09002256 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2257
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002259 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260
Tejun Heo4447d352007-04-17 23:44:08 +09002261 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002262 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 if (rc)
2264 return rc;
2265
Tejun Heo0d5ff562007-02-01 15:06:36 +09002266 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
2267 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002268 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002269 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002270 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
Tejun Heo24dc5f32007-01-20 16:00:28 +09002272 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2273 if (!hpriv)
2274 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002275 hpriv->flags |= (unsigned long)pi.private_data;
2276
2277 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2278 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Tejun Heo4447d352007-04-17 23:44:08 +09002280 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002281 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
Tejun Heo4447d352007-04-17 23:44:08 +09002283 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002284 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002285 pi.flags |= ATA_FLAG_NCQ;
2286
Tejun Heo7d50b602007-09-23 13:19:54 +09002287 if (hpriv->cap & HOST_CAP_PMP)
2288 pi.flags |= ATA_FLAG_PMP;
2289
Tejun Heo4447d352007-04-17 23:44:08 +09002290 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
2291 if (!host)
2292 return -ENOMEM;
2293 host->iomap = pcim_iomap_table(pdev);
2294 host->private_data = hpriv;
2295
2296 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002297 struct ata_port *ap = host->ports[i];
2298 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002299
Tejun Heocbcdd872007-08-18 13:14:55 +09002300 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2301 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2302 0x100 + ap->port_no * 0x80, "port");
2303
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002304 /* set initial link pm policy */
2305 ap->pm_policy = NOT_AVAILABLE;
2306
Jeff Garzikdab632e2007-05-28 08:33:01 -04002307 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002308 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002309 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002310
2311 /* disabled/not-implemented port */
2312 else
2313 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315
Tejun Heoedc93052007-10-25 14:59:16 +09002316 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2317 ahci_p5wdh_workaround(host);
2318
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002320 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002322 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323
Tejun Heo4447d352007-04-17 23:44:08 +09002324 rc = ahci_reset_controller(host);
2325 if (rc)
2326 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002327
Tejun Heo4447d352007-04-17 23:44:08 +09002328 ahci_init_controller(host);
2329 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
Tejun Heo4447d352007-04-17 23:44:08 +09002331 pci_set_master(pdev);
2332 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2333 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002334}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
2336static int __init ahci_init(void)
2337{
Pavel Roskinb7887192006-08-10 18:13:18 +09002338 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339}
2340
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341static void __exit ahci_exit(void)
2342{
2343 pci_unregister_driver(&ahci_pci_driver);
2344}
2345
2346
2347MODULE_AUTHOR("Jeff Garzik");
2348MODULE_DESCRIPTION("AHCI SATA low-level driver");
2349MODULE_LICENSE("GPL");
2350MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002351MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
2353module_init(ahci_init);
2354module_exit(ahci_exit);