blob: 6a09c1413d6038d558115ec94d7b8943067e77ca [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Chris Wilsonf899fc62010-07-20 15:44:45 -070068 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070069 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080070
Chris Wilsone957d772010-09-24 12:52:03 +010071 struct i2c_adapter ddc;
72
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070074 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080075
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Active outputs controlled by this SDVO output */
77 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /*
80 * Capabilities of the SDVO device returned by
81 * i830_sdvo_get_capabilities()
82 */
Jesse Barnes79e53942008-11-07 14:24:08 -080083 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084
85 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 int pixel_clock_min, pixel_clock_max;
87
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080088 /*
89 * For multiple function SDVO device,
90 * this is for current attached outputs.
91 */
92 uint16_t attached_output;
93
Jesse Barnese2f0ba92009-02-02 15:11:52 -080094 /**
95 * This is set if we're going to treat the device as TV-out.
96 *
97 * While we have these nice friendly flags for output types that ought
98 * to decide this for us, the S-Video output on our HDMI+S-Video card
99 * shows up as RGB1 (VGA).
100 */
101 bool is_tv;
102
Zhao Yakuice6feab2009-08-24 13:50:26 +0800103 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100104 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800105
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800106 /**
107 * This is set if we treat the device as HDMI, instead of DVI.
108 */
109 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000110 bool has_hdmi_monitor;
111 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800112
Ma Ling7086c872009-05-13 11:20:06 +0800113 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100114 * This is set if we detect output of sdvo device as LVDS and
115 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800116 */
117 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800118
119 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800120 * This is sdvo fixed pannel mode pointer
121 */
122 struct drm_display_mode *sdvo_lvds_fixed_mode;
123
Eric Anholtc751ce42010-03-25 11:48:48 -0700124 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800125 uint8_t ddc_bus;
126
Chris Wilson6c9547f2010-08-25 10:05:17 +0100127 /* Input timings for adjusted_mode */
128 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800129};
130
131struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100132 struct intel_connector base;
133
Zhenyu Wang14571b42010-03-30 14:06:33 +0800134 /* Mark the type of connector */
135 uint16_t output_flag;
136
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100137 int force_audio;
138
Zhenyu Wang14571b42010-03-30 14:06:33 +0800139 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100140 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800141 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100142 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100144 struct drm_property *force_audio_property;
145
Zhao Yakuib9219c52009-09-10 15:45:46 +0800146 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100147 struct drm_property *left;
148 struct drm_property *right;
149 struct drm_property *top;
150 struct drm_property *bottom;
151 struct drm_property *hpos;
152 struct drm_property *vpos;
153 struct drm_property *contrast;
154 struct drm_property *saturation;
155 struct drm_property *hue;
156 struct drm_property *sharpness;
157 struct drm_property *flicker_filter;
158 struct drm_property *flicker_filter_adaptive;
159 struct drm_property *flicker_filter_2d;
160 struct drm_property *tv_chroma_filter;
161 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100162 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800163
164 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800166
167 /* Add variable to record current setting for the above property */
168 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100169
Zhao Yakuib9219c52009-09-10 15:45:46 +0800170 /* this is to get the range of margin.*/
171 u32 max_hscan, max_vscan;
172 u32 max_hpos, cur_hpos;
173 u32 max_vpos, cur_vpos;
174 u32 cur_brightness, max_brightness;
175 u32 cur_contrast, max_contrast;
176 u32 cur_saturation, max_saturation;
177 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100178 u32 cur_sharpness, max_sharpness;
179 u32 cur_flicker_filter, max_flicker_filter;
180 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
181 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
182 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
183 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100184 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800185};
186
Chris Wilson890f3352010-09-14 16:46:59 +0100187static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100188{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100189 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100190}
191
Chris Wilsondf0e9242010-09-09 16:20:55 +0100192static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
193{
194 return container_of(intel_attached_encoder(connector),
195 struct intel_sdvo, base);
196}
197
Chris Wilson615fb932010-08-04 13:50:24 +0100198static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
199{
200 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
201}
202
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800203static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100204intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100205static bool
206intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
207 struct intel_sdvo_connector *intel_sdvo_connector,
208 int type);
209static bool
210intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
211 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800212
Jesse Barnes79e53942008-11-07 14:24:08 -0800213/**
214 * Writes the SDVOB or SDVOC with the given value, but always writes both
215 * SDVOB and SDVOC to work around apparent hardware issues (according to
216 * comments in the BIOS).
217 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100218static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800219{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100220 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800222 u32 bval = val, cval = val;
223 int i;
224
Chris Wilsonea5b2132010-08-04 13:50:23 +0100225 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
226 I915_WRITE(intel_sdvo->sdvo_reg, val);
227 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800228 return;
229 }
230
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800232 cval = I915_READ(SDVOC);
233 } else {
234 bval = I915_READ(SDVOB);
235 }
236 /*
237 * Write the registers twice for luck. Sometimes,
238 * writing them only once doesn't appear to 'stick'.
239 * The BIOS does this too. Yay, magic
240 */
241 for (i = 0; i < 2; i++)
242 {
243 I915_WRITE(SDVOB, bval);
244 I915_READ(SDVOB);
245 I915_WRITE(SDVOC, cval);
246 I915_READ(SDVOC);
247 }
248}
249
Chris Wilson32aad862010-08-04 13:50:25 +0100250static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800251{
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 struct i2c_msg msgs[] = {
253 {
Chris Wilsone957d772010-09-24 12:52:03 +0100254 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 .flags = 0,
256 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100257 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800258 },
259 {
Chris Wilsone957d772010-09-24 12:52:03 +0100260 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800261 .flags = I2C_M_RD,
262 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100263 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265 };
Chris Wilson32aad862010-08-04 13:50:25 +0100266 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
Chris Wilsonf899fc62010-07-20 15:44:45 -0700268 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800270
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800271 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 return false;
273}
274
Jesse Barnes79e53942008-11-07 14:24:08 -0800275#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
276/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100277static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800278 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100279 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800280} sdvo_cmd_names[] = {
281 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
282 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
283 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
284 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
285 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
286 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
287 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
288 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
289 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
290 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
291 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
292 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100324
Zhao Yakuib9219c52009-09-10 15:45:46 +0800325 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
370
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800371 /* HDMI op code */
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800392};
393
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800394#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100395#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800396
Chris Wilsonea5b2132010-08-04 13:50:23 +0100397static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100398 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
Jesse Barnes79e53942008-11-07 14:24:08 -0800400 int i;
401
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800402 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100403 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800404 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800405 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800406 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800407 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400408 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800410 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 break;
412 }
413 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400414 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800415 DRM_LOG_KMS("(%02X)", cmd);
416 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800417}
Jesse Barnes79e53942008-11-07 14:24:08 -0800418
Jesse Barnes79e53942008-11-07 14:24:08 -0800419static const char *cmd_status_names[] = {
420 "Power on",
421 "Success",
422 "Not supported",
423 "Invalid arg",
424 "Pending",
425 "Target not specified",
426 "Scaling not supported"
427};
428
Chris Wilsone957d772010-09-24 12:52:03 +0100429static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
430 const void *args, int args_len)
431{
432 u8 buf[args_len*2 + 2], status;
433 struct i2c_msg msgs[args_len + 3];
434 int i, ret;
435
436 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
437
438 for (i = 0; i < args_len; i++) {
439 msgs[i].addr = intel_sdvo->slave_addr;
440 msgs[i].flags = 0;
441 msgs[i].len = 2;
442 msgs[i].buf = buf + 2 *i;
443 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
444 buf[2*i + 1] = ((u8*)args)[i];
445 }
446 msgs[i].addr = intel_sdvo->slave_addr;
447 msgs[i].flags = 0;
448 msgs[i].len = 2;
449 msgs[i].buf = buf + 2*i;
450 buf[2*i + 0] = SDVO_I2C_OPCODE;
451 buf[2*i + 1] = cmd;
452
453 /* the following two are to read the response */
454 status = SDVO_I2C_CMD_STATUS;
455 msgs[i+1].addr = intel_sdvo->slave_addr;
456 msgs[i+1].flags = 0;
457 msgs[i+1].len = 1;
458 msgs[i+1].buf = &status;
459
460 msgs[i+2].addr = intel_sdvo->slave_addr;
461 msgs[i+2].flags = I2C_M_RD;
462 msgs[i+2].len = 1;
463 msgs[i+2].buf = &status;
464
465 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
466 if (ret < 0) {
467 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
468 return false;
469 }
470 if (ret != i+3) {
471 /* failure in I2C transfer */
472 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
473 return false;
474 }
475
Chris Wilsone957d772010-09-24 12:52:03 +0100476 return true;
477}
478
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100479static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
480 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100482 u8 retry = 5;
483 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800484 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485
Chris Wilsond121a5d2011-01-25 15:00:01 +0000486 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
487
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100488 /*
489 * The documentation states that all commands will be
490 * processed within 15µs, and that we need only poll
491 * the status byte a maximum of 3 times in order for the
492 * command to be complete.
493 *
494 * Check 5 times in case the hardware failed to read the docs.
495 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000496 if (!intel_sdvo_read_byte(intel_sdvo,
497 SDVO_I2C_CMD_STATUS,
498 &status))
499 goto log_fail;
500
501 while (status == SDVO_CMD_STATUS_PENDING && retry--) {
502 udelay(15);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100503 if (!intel_sdvo_read_byte(intel_sdvo,
504 SDVO_I2C_CMD_STATUS,
505 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000506 goto log_fail;
507 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100508
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800510 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 else
yakui_zhao342dc382009-06-02 14:12:00 +0800512 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100514 if (status != SDVO_CMD_STATUS_SUCCESS)
515 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100517 /* Read the command response */
518 for (i = 0; i < response_len; i++) {
519 if (!intel_sdvo_read_byte(intel_sdvo,
520 SDVO_I2C_RETURN_0 + i,
521 &((u8 *)response)[i]))
522 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100523 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100525 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100526 return true;
527
528log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000529 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100530 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800531}
532
Hannes Ederb358d0a2008-12-18 21:18:47 +0100533static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534{
535 if (mode->clock >= 100000)
536 return 1;
537 else if (mode->clock >= 50000)
538 return 2;
539 else
540 return 4;
541}
542
Chris Wilsone957d772010-09-24 12:52:03 +0100543static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
544 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000546 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100547 return intel_sdvo_write_cmd(intel_sdvo,
548 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
549 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800550}
551
Chris Wilson32aad862010-08-04 13:50:25 +0100552static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
553{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000554 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
555 return false;
556
557 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100558}
559
560static bool
561intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
562{
563 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
564 return false;
565
566 return intel_sdvo_read_response(intel_sdvo, value, len);
567}
568
569static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
571 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100572 return intel_sdvo_set_value(intel_sdvo,
573 SDVO_CMD_SET_TARGET_INPUT,
574 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800575}
576
577/**
578 * Return whether each input is trained.
579 *
580 * This function is making an assumption about the layout of the response,
581 * which should be checked against the docs.
582 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100583static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
585 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Chris Wilson32aad862010-08-04 13:50:25 +0100587 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
588 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 return false;
590
591 *input_1 = response.input0_trained;
592 *input_2 = response.input1_trained;
593 return true;
594}
595
Chris Wilsonea5b2132010-08-04 13:50:23 +0100596static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 u16 outputs)
598{
Chris Wilson32aad862010-08-04 13:50:25 +0100599 return intel_sdvo_set_value(intel_sdvo,
600 SDVO_CMD_SET_ACTIVE_OUTPUTS,
601 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800602}
603
Chris Wilsonea5b2132010-08-04 13:50:23 +0100604static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int mode)
606{
Chris Wilson32aad862010-08-04 13:50:25 +0100607 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608
609 switch (mode) {
610 case DRM_MODE_DPMS_ON:
611 state = SDVO_ENCODER_STATE_ON;
612 break;
613 case DRM_MODE_DPMS_STANDBY:
614 state = SDVO_ENCODER_STATE_STANDBY;
615 break;
616 case DRM_MODE_DPMS_SUSPEND:
617 state = SDVO_ENCODER_STATE_SUSPEND;
618 break;
619 case DRM_MODE_DPMS_OFF:
620 state = SDVO_ENCODER_STATE_OFF;
621 break;
622 }
623
Chris Wilson32aad862010-08-04 13:50:25 +0100624 return intel_sdvo_set_value(intel_sdvo,
625 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626}
627
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 int *clock_min,
630 int *clock_max)
631{
632 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633
Chris Wilson32aad862010-08-04 13:50:25 +0100634 if (!intel_sdvo_get_value(intel_sdvo,
635 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
636 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 return false;
638
639 /* Convert the values from units of 10 kHz to kHz. */
640 *clock_min = clocks.min * 10;
641 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 return true;
643}
644
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 u16 outputs)
647{
Chris Wilson32aad862010-08-04 13:50:25 +0100648 return intel_sdvo_set_value(intel_sdvo,
649 SDVO_CMD_SET_TARGET_OUTPUT,
650 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800651}
652
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 struct intel_sdvo_dtd *dtd)
655{
Chris Wilson32aad862010-08-04 13:50:25 +0100656 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
657 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800658}
659
Chris Wilsonea5b2132010-08-04 13:50:23 +0100660static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 struct intel_sdvo_dtd *dtd)
662{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100663 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
665}
666
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 struct intel_sdvo_dtd *dtd)
669{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
672}
673
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800674static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800676 uint16_t clock,
677 uint16_t width,
678 uint16_t height)
679{
680 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800681
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800682 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800683 args.clock = clock;
684 args.width = width;
685 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800686 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800687
Chris Wilsonea5b2132010-08-04 13:50:23 +0100688 if (intel_sdvo->is_lvds &&
689 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
690 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800691 args.scaled = 1;
692
Chris Wilson32aad862010-08-04 13:50:25 +0100693 return intel_sdvo_set_value(intel_sdvo,
694 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
695 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800696}
697
Chris Wilsonea5b2132010-08-04 13:50:23 +0100698static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800699 struct intel_sdvo_dtd *dtd)
700{
Chris Wilson32aad862010-08-04 13:50:25 +0100701 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
702 &dtd->part1, sizeof(dtd->part1)) &&
703 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
704 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800705}
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Chris Wilsonea5b2132010-08-04 13:50:23 +0100707static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Chris Wilson32aad862010-08-04 13:50:25 +0100709 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800710}
711
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800712static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100713 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800714{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800715 uint16_t width, height;
716 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
717 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 width = mode->crtc_hdisplay;
720 height = mode->crtc_vdisplay;
721
722 /* do some mode translations */
723 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
724 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
725
726 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
727 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
728
729 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
730 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
731
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800732 dtd->part1.clock = mode->clock / 10;
733 dtd->part1.h_active = width & 0xff;
734 dtd->part1.h_blank = h_blank_len & 0xff;
735 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800737 dtd->part1.v_active = height & 0xff;
738 dtd->part1.v_blank = v_blank_len & 0xff;
739 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 ((v_blank_len >> 8) & 0xf);
741
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800742 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743 dtd->part2.h_sync_width = h_sync_len & 0xff;
744 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800746 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
748 ((v_sync_len & 0x30) >> 4);
749
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800754 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800755
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800756 dtd->part2.sdvo_flags = 0;
757 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
758 dtd->part2.reserved = 0;
759}
Jesse Barnes79e53942008-11-07 14:24:08 -0800760
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800761static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100762 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800763{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800764 mode->hdisplay = dtd->part1.h_active;
765 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
766 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800767 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
769 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
770 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
771 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
772
773 mode->vdisplay = dtd->part1.v_active;
774 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
775 mode->vsync_start = mode->vdisplay;
776 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800777 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
779 mode->vsync_end = mode->vsync_start +
780 (dtd->part2.v_sync_off_width & 0xf);
781 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
782 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
783 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
784
785 mode->clock = dtd->part1.clock * 10;
786
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800787 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800788 if (dtd->part2.dtd_flags & 0x2)
789 mode->flags |= DRM_MODE_FLAG_PHSYNC;
790 if (dtd->part2.dtd_flags & 0x4)
791 mode->flags |= DRM_MODE_FLAG_PVSYNC;
792}
793
Chris Wilsone27d8532010-10-22 09:15:22 +0100794static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795{
Chris Wilsone27d8532010-10-22 09:15:22 +0100796 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800797
Chris Wilsone27d8532010-10-22 09:15:22 +0100798 return intel_sdvo_get_value(intel_sdvo,
799 SDVO_CMD_GET_SUPP_ENCODE,
800 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800801}
802
Chris Wilsonea5b2132010-08-04 13:50:23 +0100803static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700804 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800805{
Chris Wilson32aad862010-08-04 13:50:25 +0100806 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800807}
808
Chris Wilsonea5b2132010-08-04 13:50:23 +0100809static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810 uint8_t mode)
811{
Chris Wilson32aad862010-08-04 13:50:25 +0100812 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813}
814
815#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100816static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800817{
818 int i, j;
819 uint8_t set_buf_index[2];
820 uint8_t av_split;
821 uint8_t buf_size;
822 uint8_t buf[48];
823 uint8_t *pos;
824
Chris Wilson32aad862010-08-04 13:50:25 +0100825 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800826
827 for (i = 0; i <= av_split; i++) {
828 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700829 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800830 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700831 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
832 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833
834 pos = buf;
835 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700836 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800837 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700838 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800839 pos += 8;
840 }
841 }
842}
843#endif
844
David Härdeman3c17fe42010-09-24 21:44:32 +0200845static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846{
847 struct dip_infoframe avi_if = {
848 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200849 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800850 .len = DIP_LEN_AVI,
851 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200852 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
853 uint8_t set_buf_index[2] = { 1, 0 };
854 uint64_t *data = (uint64_t *)&avi_if;
855 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856
David Härdeman3c17fe42010-09-24 21:44:32 +0200857 intel_dip_infoframe_csum(&avi_if);
858
Chris Wilsond121a5d2011-01-25 15:00:01 +0000859 if (!intel_sdvo_set_value(intel_sdvo,
860 SDVO_CMD_SET_HBUF_INDEX,
David Härdeman3c17fe42010-09-24 21:44:32 +0200861 set_buf_index, 2))
862 return false;
863
864 for (i = 0; i < sizeof(avi_if); i += 8) {
Chris Wilsond121a5d2011-01-25 15:00:01 +0000865 if (!intel_sdvo_set_value(intel_sdvo,
866 SDVO_CMD_SET_HBUF_DATA,
David Härdeman3c17fe42010-09-24 21:44:32 +0200867 data, 8))
868 return false;
869 data++;
870 }
871
Chris Wilsond121a5d2011-01-25 15:00:01 +0000872 return intel_sdvo_set_value(intel_sdvo,
873 SDVO_CMD_SET_HBUF_TXRATE,
David Härdeman3c17fe42010-09-24 21:44:32 +0200874 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800875}
876
Chris Wilson32aad862010-08-04 13:50:25 +0100877static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800878{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800879 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100880 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800881
Chris Wilson40039752010-08-04 13:50:26 +0100882 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800883 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100884 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800885
Chris Wilson32aad862010-08-04 13:50:25 +0100886 BUILD_BUG_ON(sizeof(format) != 6);
887 return intel_sdvo_set_value(intel_sdvo,
888 SDVO_CMD_SET_TV_FORMAT,
889 &format, sizeof(format));
890}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800891
Chris Wilson32aad862010-08-04 13:50:25 +0100892static bool
893intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
894 struct drm_display_mode *mode)
895{
896 struct intel_sdvo_dtd output_dtd;
897
898 if (!intel_sdvo_set_target_output(intel_sdvo,
899 intel_sdvo->attached_output))
900 return false;
901
902 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
903 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
904 return false;
905
906 return true;
907}
908
909static bool
910intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
911 struct drm_display_mode *mode,
912 struct drm_display_mode *adjusted_mode)
913{
Chris Wilson32aad862010-08-04 13:50:25 +0100914 /* Reset the input timing to the screen. Assume always input 0. */
915 if (!intel_sdvo_set_target_input(intel_sdvo))
916 return false;
917
918 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
919 mode->clock / 10,
920 mode->hdisplay,
921 mode->vdisplay))
922 return false;
923
924 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100925 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100926 return false;
927
Chris Wilson6c9547f2010-08-25 10:05:17 +0100928 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100929
930 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100931 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800932}
933
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
935 struct drm_display_mode *mode,
936 struct drm_display_mode *adjusted_mode)
937{
Chris Wilson890f3352010-09-14 16:46:59 +0100938 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100939 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800940
Chris Wilson32aad862010-08-04 13:50:25 +0100941 /* We need to construct preferred input timings based on our
942 * output timings. To do that, we have to set the output
943 * timings, even though this isn't really the right place in
944 * the sequence to do it. Oh well.
945 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100946 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100947 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800948 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100949
Pavel Roskinc74696b2010-09-02 14:46:34 -0400950 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
951 mode,
952 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100953 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100954 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100955 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800956 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800957
Pavel Roskinc74696b2010-09-02 14:46:34 -0400958 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
959 mode,
960 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800961 }
Chris Wilson32aad862010-08-04 13:50:25 +0100962
963 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +0100964 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +0100965 */
Chris Wilson6c9547f2010-08-25 10:05:17 +0100966 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
967 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +0100968
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800969 return true;
970}
971
972static void intel_sdvo_mode_set(struct drm_encoder *encoder,
973 struct drm_display_mode *mode,
974 struct drm_display_mode *adjusted_mode)
975{
976 struct drm_device *dev = encoder->dev;
977 struct drm_i915_private *dev_priv = dev->dev_private;
978 struct drm_crtc *crtc = encoder->crtc;
979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +0100980 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100981 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800982 struct intel_sdvo_in_out_map in_out;
983 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +0100984 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
985 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800986
987 if (!mode)
988 return;
989
990 /* First, set the input mapping for the first input to our controlled
991 * output. This is only correct if we're a single-input device, in
992 * which case the first input is the output from the appropriate SDVO
993 * channel on the motherboard. In a two-input device, the first input
994 * will be SDVOB and the second SDVOC.
995 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100996 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800997 in_out.in1 = 0;
998
Pavel Roskinc74696b2010-09-02 14:46:34 -0400999 intel_sdvo_set_value(intel_sdvo,
1000 SDVO_CMD_SET_IN_OUT_MAP,
1001 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001002
Chris Wilson6c9547f2010-08-25 10:05:17 +01001003 /* Set the output timings to the screen */
1004 if (!intel_sdvo_set_target_output(intel_sdvo,
1005 intel_sdvo->attached_output))
1006 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001007
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001008 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001009 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001010 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001011 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1012 input_dtd = intel_sdvo->input_dtd;
1013 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001014 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001015 if (!intel_sdvo_set_target_output(intel_sdvo,
1016 intel_sdvo->attached_output))
1017 return;
1018
Chris Wilson6c9547f2010-08-25 10:05:17 +01001019 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001020 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001021 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001022
1023 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001024 if (!intel_sdvo_set_target_input(intel_sdvo))
1025 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001026
Chris Wilson97aaf912011-01-04 20:10:52 +00001027 if (intel_sdvo->has_hdmi_monitor) {
1028 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1029 intel_sdvo_set_colorimetry(intel_sdvo,
1030 SDVO_COLORIMETRY_RGB256);
1031 intel_sdvo_set_avi_infoframe(intel_sdvo);
1032 } else
1033 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001034
Chris Wilson6c9547f2010-08-25 10:05:17 +01001035 if (intel_sdvo->is_tv &&
1036 !intel_sdvo_set_tv_format(intel_sdvo))
1037 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001038
Pavel Roskinc74696b2010-09-02 14:46:34 -04001039 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001040
Chris Wilson6c9547f2010-08-25 10:05:17 +01001041 switch (pixel_multiplier) {
1042 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001043 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1044 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1045 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001046 }
Chris Wilson32aad862010-08-04 13:50:25 +01001047 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1048 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001049
1050 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001051 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson6714afb2010-12-17 04:10:51 +00001052 sdvox = 0;
1053 if (INTEL_INFO(dev)->gen < 5)
1054 sdvox |= SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001055 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1056 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1057 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1058 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001059 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001060 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001061 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001062 case SDVOB:
1063 sdvox &= SDVOB_PRESERVE_MASK;
1064 break;
1065 case SDVOC:
1066 sdvox &= SDVOC_PRESERVE_MASK;
1067 break;
1068 }
1069 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1070 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001071 if (intel_crtc->pipe == 1)
1072 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilsonda79de92010-11-22 11:12:46 +00001073 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001074 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001075
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001076 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001077 /* done in crtc_mode_set as the dpll_md reg must be written early */
1078 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1079 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001080 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001081 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001082 }
1083
Chris Wilson6714afb2010-12-17 04:10:51 +00001084 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1085 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001086 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001087 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001088}
1089
1090static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1091{
1092 struct drm_device *dev = encoder->dev;
1093 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001094 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001095 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001096 u32 temp;
1097
1098 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001099 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001100 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001101 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001102
1103 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001104 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001105 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001106 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001107 }
1108 }
1109 } else {
1110 bool input1, input2;
1111 int i;
1112 u8 status;
1113
Chris Wilsonea5b2132010-08-04 13:50:23 +01001114 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001115 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001116 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001117 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001118 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001119
Chris Wilson32aad862010-08-04 13:50:25 +01001120 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001121 /* Warn if the device reported failure to sync.
1122 * A lot of SDVO devices fail to notify of sync, but it's
1123 * a given it the status is a success, we succeeded.
1124 */
1125 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001126 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001127 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001128 }
1129
1130 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001131 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1132 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001133 }
1134 return;
1135}
1136
Jesse Barnes79e53942008-11-07 14:24:08 -08001137static int intel_sdvo_mode_valid(struct drm_connector *connector,
1138 struct drm_display_mode *mode)
1139{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001140 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001141
1142 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1143 return MODE_NO_DBLESCAN;
1144
Chris Wilsonea5b2132010-08-04 13:50:23 +01001145 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001146 return MODE_CLOCK_LOW;
1147
Chris Wilsonea5b2132010-08-04 13:50:23 +01001148 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001149 return MODE_CLOCK_HIGH;
1150
Chris Wilson85454232010-08-08 14:28:23 +01001151 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001152 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001153 return MODE_PANEL;
1154
Chris Wilsonea5b2132010-08-04 13:50:23 +01001155 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001156 return MODE_PANEL;
1157 }
1158
Jesse Barnes79e53942008-11-07 14:24:08 -08001159 return MODE_OK;
1160}
1161
Chris Wilsonea5b2132010-08-04 13:50:23 +01001162static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001163{
Chris Wilsone957d772010-09-24 12:52:03 +01001164 if (!intel_sdvo_get_value(intel_sdvo,
1165 SDVO_CMD_GET_DEVICE_CAPS,
1166 caps, sizeof(*caps)))
1167 return false;
1168
1169 DRM_DEBUG_KMS("SDVO capabilities:\n"
1170 " vendor_id: %d\n"
1171 " device_id: %d\n"
1172 " device_rev_id: %d\n"
1173 " sdvo_version_major: %d\n"
1174 " sdvo_version_minor: %d\n"
1175 " sdvo_inputs_mask: %d\n"
1176 " smooth_scaling: %d\n"
1177 " sharp_scaling: %d\n"
1178 " up_scaling: %d\n"
1179 " down_scaling: %d\n"
1180 " stall_support: %d\n"
1181 " output_flags: %d\n",
1182 caps->vendor_id,
1183 caps->device_id,
1184 caps->device_rev_id,
1185 caps->sdvo_version_major,
1186 caps->sdvo_version_minor,
1187 caps->sdvo_inputs_mask,
1188 caps->smooth_scaling,
1189 caps->sharp_scaling,
1190 caps->up_scaling,
1191 caps->down_scaling,
1192 caps->stall_support,
1193 caps->output_flags);
1194
1195 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001196}
1197
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001198/* No use! */
1199#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001200struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1201{
1202 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001203 struct intel_sdvo *iout = NULL;
1204 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001205
1206 /* find the sdvo connector */
1207 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001208 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001209
1210 if (iout->type != INTEL_OUTPUT_SDVO)
1211 continue;
1212
1213 sdvo = iout->dev_priv;
1214
Eric Anholtc751ce42010-03-25 11:48:48 -07001215 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001216 return connector;
1217
Eric Anholtc751ce42010-03-25 11:48:48 -07001218 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001219 return connector;
1220
1221 }
1222
1223 return NULL;
1224}
1225
1226int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1227{
1228 u8 response[2];
1229 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001230 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001231 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001232
1233 if (!connector)
1234 return 0;
1235
Chris Wilsonea5b2132010-08-04 13:50:23 +01001236 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001237
Chris Wilson32aad862010-08-04 13:50:25 +01001238 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1239 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001240}
1241
1242void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1243{
1244 u8 response[2];
1245 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001246 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001247
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1249 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001250
1251 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001252 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1253 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001254
Chris Wilsonea5b2132010-08-04 13:50:23 +01001255 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001256 } else {
1257 response[0] = 0;
1258 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001259 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001260 }
1261
Chris Wilsonea5b2132010-08-04 13:50:23 +01001262 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1263 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001264}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001265#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001266
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001267static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001269{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001270 int caps = 0;
1271
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001273 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
1274 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001275 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001276 (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
1277 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001278 if (intel_sdvo->caps.output_flags &
Roel Kluin19e1f882009-08-09 13:50:53 +02001279 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001280 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001281 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001282 (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
1283 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001284 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001285 (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
1286 caps++;
1287
Chris Wilsonea5b2132010-08-04 13:50:23 +01001288 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001289 (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
1290 caps++;
1291
Chris Wilsonea5b2132010-08-04 13:50:23 +01001292 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001293 (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
1294 caps++;
1295
1296 return (caps > 1);
1297}
1298
Chris Wilsonf899fc62010-07-20 15:44:45 -07001299static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001300intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001301{
Chris Wilsone957d772010-09-24 12:52:03 +01001302 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1303 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001304}
1305
Chris Wilsonff482d82010-09-15 10:40:38 +01001306/* Mac mini hack -- use the same DDC as the analog connector */
1307static struct edid *
1308intel_sdvo_get_analog_edid(struct drm_connector *connector)
1309{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001310 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001311
Chris Wilson0c1dab82010-11-23 22:37:01 +00001312 return drm_get_edid(connector,
1313 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001314}
1315
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001316enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001317intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001318{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001319 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001320 enum drm_connector_status status;
1321 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001322
Chris Wilsone957d772010-09-24 12:52:03 +01001323 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001324
Chris Wilsonea5b2132010-08-04 13:50:23 +01001325 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001326 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001327
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001328 /*
1329 * Don't use the 1 as the argument of DDC bus switch to get
1330 * the EDID. It is used for SDVO SPD ROM.
1331 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001332 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001333 intel_sdvo->ddc_bus = ddc;
1334 edid = intel_sdvo_get_edid(connector);
1335 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001336 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001337 }
Chris Wilsone957d772010-09-24 12:52:03 +01001338 /*
1339 * If we found the EDID on the other bus,
1340 * assume that is the correct DDC bus.
1341 */
1342 if (edid == NULL)
1343 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001344 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001345
1346 /*
1347 * When there is no edid and no monitor is connected with VGA
1348 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001349 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001350 if (edid == NULL)
1351 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001352
Chris Wilson2f551c82010-09-15 10:42:50 +01001353 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001354 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001355 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001356 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1357 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001358 if (intel_sdvo->is_hdmi) {
1359 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1360 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1361 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001362 }
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001363 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001364 kfree(edid);
1365 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001366
1367 if (status == connector_status_connected) {
1368 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1369 if (intel_sdvo_connector->force_audio)
Chris Wilsonda79de92010-11-22 11:12:46 +00001370 intel_sdvo->has_hdmi_audio = intel_sdvo_connector->force_audio > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001371 }
1372
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001373 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001374}
1375
Chris Wilson7b334fc2010-09-09 23:51:02 +01001376static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001377intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001378{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001379 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001380 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001381 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001382 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001383
Chris Wilson32aad862010-08-04 13:50:25 +01001384 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001385 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001386 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001387
1388 /* add 30ms delay when the output type might be TV */
1389 if (intel_sdvo->caps.output_flags &
1390 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001391 mdelay(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001392
Chris Wilson32aad862010-08-04 13:50:25 +01001393 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1394 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001395
Chris Wilsone957d772010-09-24 12:52:03 +01001396 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1397 response & 0xff, response >> 8,
1398 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001399
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001400 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001401 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001402
Chris Wilsonea5b2132010-08-04 13:50:23 +01001403 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001404
Chris Wilson97aaf912011-01-04 20:10:52 +00001405 intel_sdvo->has_hdmi_monitor = false;
1406 intel_sdvo->has_hdmi_audio = false;
1407
Chris Wilson615fb932010-08-04 13:50:24 +01001408 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001409 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001410 else if (response & SDVO_TMDS_MASK)
1411 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001412 else
1413 ret = connector_status_connected;
1414
1415 /* May update encoder flag for like clock for SDVO TV, etc.*/
1416 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001417 intel_sdvo->is_tv = false;
1418 intel_sdvo->is_lvds = false;
1419 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001420
1421 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001422 intel_sdvo->is_tv = true;
1423 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001424 }
1425 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001426 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001427 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001428
1429 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001430}
1431
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001432static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001433{
Chris Wilsonff482d82010-09-15 10:40:38 +01001434 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001435
1436 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001437 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001438
Keith Packard57cdaf92009-09-04 13:07:54 +08001439 /*
1440 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1441 * link between analog and digital outputs. So, if the regular SDVO
1442 * DDC fails, check to see if the analog output is disconnected, in
1443 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001444 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001445 if (edid == NULL)
1446 edid = intel_sdvo_get_analog_edid(connector);
1447
Chris Wilsonff482d82010-09-15 10:40:38 +01001448 if (edid != NULL) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001449 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1450 drm_mode_connector_update_edid_property(connector, edid);
1451 drm_add_edid_modes(connector, edid);
1452 }
Chris Wilsonff482d82010-09-15 10:40:38 +01001453 connector->display_info.raw_edid = NULL;
1454 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001455 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001456}
1457
1458/*
1459 * Set of SDVO TV modes.
1460 * Note! This is in reply order (see loop in get_tv_modes).
1461 * XXX: all 60Hz refresh?
1462 */
1463struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001464 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1465 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001467 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1468 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001470 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1471 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001472 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001473 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1474 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001476 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1477 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001478 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001479 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1480 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001481 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001482 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1483 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001485 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1486 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001487 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001488 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1489 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001490 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001491 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1492 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001493 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001494 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1495 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001497 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1498 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001500 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1501 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001503 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1504 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001505 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001506 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1507 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001509 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1510 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001512 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1513 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001515 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1516 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001517 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001518 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1519 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001520 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1521};
1522
1523static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1524{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001525 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001526 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001527 uint32_t reply = 0, format_map = 0;
1528 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001529
1530 /* Read the list of supported input resolutions for the selected TV
1531 * format.
1532 */
Chris Wilson40039752010-08-04 13:50:26 +01001533 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001534 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001535 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001536
Chris Wilson32aad862010-08-04 13:50:25 +01001537 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1538 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001539
Chris Wilson32aad862010-08-04 13:50:25 +01001540 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001541 if (!intel_sdvo_write_cmd(intel_sdvo,
1542 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001543 &tv_res, sizeof(tv_res)))
1544 return;
1545 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001546 return;
1547
1548 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001549 if (reply & (1 << i)) {
1550 struct drm_display_mode *nmode;
1551 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001552 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001553 if (nmode)
1554 drm_mode_probed_add(connector, nmode);
1555 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001556}
1557
Ma Ling7086c872009-05-13 11:20:06 +08001558static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1559{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001560 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001561 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001562 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001563
1564 /*
1565 * Attempt to get the mode list from DDC.
1566 * Assume that the preferred modes are
1567 * arranged in priority order.
1568 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001569 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001570 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001571 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001572
1573 /* Fetch modes from VBT */
1574 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001575 newmode = drm_mode_duplicate(connector->dev,
1576 dev_priv->sdvo_lvds_vbt_mode);
1577 if (newmode != NULL) {
1578 /* Guarantee the mode is preferred */
1579 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1580 DRM_MODE_TYPE_DRIVER);
1581 drm_mode_probed_add(connector, newmode);
1582 }
1583 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001584
1585end:
1586 list_for_each_entry(newmode, &connector->probed_modes, head) {
1587 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001588 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001589 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001590
1591 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1592 0);
1593
Chris Wilson85454232010-08-08 14:28:23 +01001594 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001595 break;
1596 }
1597 }
1598
Ma Ling7086c872009-05-13 11:20:06 +08001599}
1600
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001601static int intel_sdvo_get_modes(struct drm_connector *connector)
1602{
Chris Wilson615fb932010-08-04 13:50:24 +01001603 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001604
Chris Wilson615fb932010-08-04 13:50:24 +01001605 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001606 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001607 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001608 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001609 else
1610 intel_sdvo_get_ddc_modes(connector);
1611
Chris Wilson32aad862010-08-04 13:50:25 +01001612 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001613}
1614
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001615static void
1616intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001617{
Chris Wilson615fb932010-08-04 13:50:24 +01001618 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001619 struct drm_device *dev = connector->dev;
1620
Chris Wilsonc5521702010-08-04 13:50:28 +01001621 if (intel_sdvo_connector->left)
1622 drm_property_destroy(dev, intel_sdvo_connector->left);
1623 if (intel_sdvo_connector->right)
1624 drm_property_destroy(dev, intel_sdvo_connector->right);
1625 if (intel_sdvo_connector->top)
1626 drm_property_destroy(dev, intel_sdvo_connector->top);
1627 if (intel_sdvo_connector->bottom)
1628 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1629 if (intel_sdvo_connector->hpos)
1630 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1631 if (intel_sdvo_connector->vpos)
1632 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1633 if (intel_sdvo_connector->saturation)
1634 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1635 if (intel_sdvo_connector->contrast)
1636 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1637 if (intel_sdvo_connector->hue)
1638 drm_property_destroy(dev, intel_sdvo_connector->hue);
1639 if (intel_sdvo_connector->sharpness)
1640 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1641 if (intel_sdvo_connector->flicker_filter)
1642 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1643 if (intel_sdvo_connector->flicker_filter_2d)
1644 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1645 if (intel_sdvo_connector->flicker_filter_adaptive)
1646 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1647 if (intel_sdvo_connector->tv_luma_filter)
1648 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1649 if (intel_sdvo_connector->tv_chroma_filter)
1650 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001651 if (intel_sdvo_connector->dot_crawl)
1652 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001653 if (intel_sdvo_connector->brightness)
1654 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001655}
1656
Jesse Barnes79e53942008-11-07 14:24:08 -08001657static void intel_sdvo_destroy(struct drm_connector *connector)
1658{
Chris Wilson615fb932010-08-04 13:50:24 +01001659 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001660
Chris Wilsonc5521702010-08-04 13:50:28 +01001661 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001662 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001663 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001664
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001665 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001666 drm_sysfs_connector_remove(connector);
1667 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001668 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001669}
1670
Zhao Yakuice6feab2009-08-24 13:50:26 +08001671static int
1672intel_sdvo_set_property(struct drm_connector *connector,
1673 struct drm_property *property,
1674 uint64_t val)
1675{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001676 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001677 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001678 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001679 uint8_t cmd;
1680 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001681
1682 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001683 if (ret)
1684 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001685
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001686 if (property == intel_sdvo_connector->force_audio_property) {
1687 if (val == intel_sdvo_connector->force_audio)
1688 return 0;
1689
1690 intel_sdvo_connector->force_audio = val;
1691
Chris Wilsonda79de92010-11-22 11:12:46 +00001692 if (val > 0 && intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001693 return 0;
Chris Wilsonda79de92010-11-22 11:12:46 +00001694 if (val < 0 && !intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001695 return 0;
1696
Chris Wilsonda79de92010-11-22 11:12:46 +00001697 intel_sdvo->has_hdmi_audio = val > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001698 goto done;
1699 }
1700
Chris Wilsonc5521702010-08-04 13:50:28 +01001701#define CHECK_PROPERTY(name, NAME) \
1702 if (intel_sdvo_connector->name == property) { \
1703 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1704 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1705 cmd = SDVO_CMD_SET_##NAME; \
1706 intel_sdvo_connector->cur_##name = temp_value; \
1707 goto set_value; \
1708 }
1709
1710 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001711 if (val >= TV_FORMAT_NUM)
1712 return -EINVAL;
1713
Chris Wilson40039752010-08-04 13:50:26 +01001714 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001715 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001716 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001717
Chris Wilson40039752010-08-04 13:50:26 +01001718 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001719 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001720 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001721 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001722 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001723 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001724 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001725 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001726 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001727
Chris Wilson615fb932010-08-04 13:50:24 +01001728 intel_sdvo_connector->left_margin = temp_value;
1729 intel_sdvo_connector->right_margin = temp_value;
1730 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001731 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001732 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001733 goto set_value;
1734 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001735 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001736 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001737 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001738 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001739
Chris Wilson615fb932010-08-04 13:50:24 +01001740 intel_sdvo_connector->left_margin = temp_value;
1741 intel_sdvo_connector->right_margin = temp_value;
1742 temp_value = intel_sdvo_connector->max_hscan -
1743 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001744 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001745 goto set_value;
1746 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001747 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001748 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001749 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001750 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001751
Chris Wilson615fb932010-08-04 13:50:24 +01001752 intel_sdvo_connector->top_margin = temp_value;
1753 intel_sdvo_connector->bottom_margin = temp_value;
1754 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001755 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001756 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001757 goto set_value;
1758 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001759 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001760 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001761 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001762 return 0;
1763
Chris Wilson615fb932010-08-04 13:50:24 +01001764 intel_sdvo_connector->top_margin = temp_value;
1765 intel_sdvo_connector->bottom_margin = temp_value;
1766 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001767 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001768 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001769 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001770 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001771 CHECK_PROPERTY(hpos, HPOS)
1772 CHECK_PROPERTY(vpos, VPOS)
1773 CHECK_PROPERTY(saturation, SATURATION)
1774 CHECK_PROPERTY(contrast, CONTRAST)
1775 CHECK_PROPERTY(hue, HUE)
1776 CHECK_PROPERTY(brightness, BRIGHTNESS)
1777 CHECK_PROPERTY(sharpness, SHARPNESS)
1778 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1779 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1780 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1781 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1782 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001783 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001784 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001785
1786 return -EINVAL; /* unknown property */
1787
1788set_value:
1789 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1790 return -EIO;
1791
1792
1793done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001794 if (intel_sdvo->base.base.crtc) {
1795 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001796 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001797 crtc->y, crtc->fb);
1798 }
1799
Chris Wilson32aad862010-08-04 13:50:25 +01001800 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001801#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001802}
1803
Jesse Barnes79e53942008-11-07 14:24:08 -08001804static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1805 .dpms = intel_sdvo_dpms,
1806 .mode_fixup = intel_sdvo_mode_fixup,
1807 .prepare = intel_encoder_prepare,
1808 .mode_set = intel_sdvo_mode_set,
1809 .commit = intel_encoder_commit,
1810};
1811
1812static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001813 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001814 .detect = intel_sdvo_detect,
1815 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001816 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001817 .destroy = intel_sdvo_destroy,
1818};
1819
1820static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1821 .get_modes = intel_sdvo_get_modes,
1822 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001823 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001824};
1825
Hannes Ederb358d0a2008-12-18 21:18:47 +01001826static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001827{
Chris Wilson890f3352010-09-14 16:46:59 +01001828 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001829
Chris Wilsonea5b2132010-08-04 13:50:23 +01001830 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001831 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001832 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001833
Chris Wilsone957d772010-09-24 12:52:03 +01001834 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001835 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001836}
1837
1838static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1839 .destroy = intel_sdvo_enc_destroy,
1840};
1841
Chris Wilsonb66d8422010-08-12 15:26:41 +01001842static void
1843intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1844{
1845 uint16_t mask = 0;
1846 unsigned int num_bits;
1847
1848 /* Make a mask of outputs less than or equal to our own priority in the
1849 * list.
1850 */
1851 switch (sdvo->controlled_output) {
1852 case SDVO_OUTPUT_LVDS1:
1853 mask |= SDVO_OUTPUT_LVDS1;
1854 case SDVO_OUTPUT_LVDS0:
1855 mask |= SDVO_OUTPUT_LVDS0;
1856 case SDVO_OUTPUT_TMDS1:
1857 mask |= SDVO_OUTPUT_TMDS1;
1858 case SDVO_OUTPUT_TMDS0:
1859 mask |= SDVO_OUTPUT_TMDS0;
1860 case SDVO_OUTPUT_RGB1:
1861 mask |= SDVO_OUTPUT_RGB1;
1862 case SDVO_OUTPUT_RGB0:
1863 mask |= SDVO_OUTPUT_RGB0;
1864 break;
1865 }
1866
1867 /* Count bits to find what number we are in the priority list. */
1868 mask &= sdvo->caps.output_flags;
1869 num_bits = hweight16(mask);
1870 /* If more than 3 outputs, default to DDC bus 3 for now. */
1871 if (num_bits > 3)
1872 num_bits = 3;
1873
1874 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1875 sdvo->ddc_bus = 1 << num_bits;
1876}
Jesse Barnes79e53942008-11-07 14:24:08 -08001877
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001878/**
1879 * Choose the appropriate DDC bus for control bus switch command for this
1880 * SDVO output based on the controlled output.
1881 *
1882 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1883 * outputs, then LVDS outputs.
1884 */
1885static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001886intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001887 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001888{
Adam Jacksonb1083332010-04-23 16:07:40 -04001889 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001890
Adam Jacksonb1083332010-04-23 16:07:40 -04001891 if (IS_SDVOB(reg))
1892 mapping = &(dev_priv->sdvo_mappings[0]);
1893 else
1894 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001895
Chris Wilsonb66d8422010-08-12 15:26:41 +01001896 if (mapping->initialized)
1897 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1898 else
1899 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001900}
1901
Chris Wilsone957d772010-09-24 12:52:03 +01001902static void
1903intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1904 struct intel_sdvo *sdvo, u32 reg)
1905{
1906 struct sdvo_device_mapping *mapping;
1907 u8 pin, speed;
1908
1909 if (IS_SDVOB(reg))
1910 mapping = &dev_priv->sdvo_mappings[0];
1911 else
1912 mapping = &dev_priv->sdvo_mappings[1];
1913
1914 pin = GMBUS_PORT_DPB;
1915 speed = GMBUS_RATE_1MHZ >> 8;
1916 if (mapping->initialized) {
1917 pin = mapping->i2c_pin;
1918 speed = mapping->i2c_speed;
1919 }
1920
Chris Wilson63abf3e2010-12-08 16:48:21 +00001921 if (pin < GMBUS_NUM_PORTS) {
1922 sdvo->i2c = &dev_priv->gmbus[pin].adapter;
1923 intel_gmbus_set_speed(sdvo->i2c, speed);
1924 intel_gmbus_force_bit(sdvo->i2c, true);
1925 } else
1926 sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
Chris Wilsone957d772010-09-24 12:52:03 +01001927}
1928
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001929static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001930intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001931{
Chris Wilson97aaf912011-01-04 20:10:52 +00001932 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001933}
1934
yakui_zhao714605e2009-05-31 17:18:07 +08001935static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07001936intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08001937{
1938 struct drm_i915_private *dev_priv = dev->dev_private;
1939 struct sdvo_device_mapping *my_mapping, *other_mapping;
1940
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001941 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08001942 my_mapping = &dev_priv->sdvo_mappings[0];
1943 other_mapping = &dev_priv->sdvo_mappings[1];
1944 } else {
1945 my_mapping = &dev_priv->sdvo_mappings[1];
1946 other_mapping = &dev_priv->sdvo_mappings[0];
1947 }
1948
1949 /* If the BIOS described our SDVO device, take advantage of it. */
1950 if (my_mapping->slave_addr)
1951 return my_mapping->slave_addr;
1952
1953 /* If the BIOS only described a different SDVO device, use the
1954 * address that it isn't using.
1955 */
1956 if (other_mapping->slave_addr) {
1957 if (other_mapping->slave_addr == 0x70)
1958 return 0x72;
1959 else
1960 return 0x70;
1961 }
1962
1963 /* No SDVO device info is found for another DVO port,
1964 * so use mapping assumption we had before BIOS parsing.
1965 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001966 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08001967 return 0x70;
1968 else
1969 return 0x72;
1970}
1971
Zhenyu Wang14571b42010-03-30 14:06:33 +08001972static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01001973intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
1974 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001975{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001976 drm_connector_init(encoder->base.base.dev,
1977 &connector->base.base,
1978 &intel_sdvo_connector_funcs,
1979 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08001980
Chris Wilsondf0e9242010-09-09 16:20:55 +01001981 drm_connector_helper_add(&connector->base.base,
1982 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001983
Chris Wilsondf0e9242010-09-09 16:20:55 +01001984 connector->base.base.interlace_allowed = 0;
1985 connector->base.base.doublescan_allowed = 0;
1986 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001987
Chris Wilsondf0e9242010-09-09 16:20:55 +01001988 intel_connector_attach_encoder(&connector->base, &encoder->base);
1989 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001990}
1991
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001992static void
1993intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
1994{
1995 struct drm_device *dev = connector->base.base.dev;
1996
1997 connector->force_audio_property =
1998 drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
1999 if (connector->force_audio_property) {
2000 connector->force_audio_property->values[0] = -1;
2001 connector->force_audio_property->values[1] = 1;
2002 drm_connector_attach_property(&connector->base.base,
2003 connector->force_audio_property, 0);
2004 }
2005}
2006
Zhenyu Wang14571b42010-03-30 14:06:33 +08002007static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002008intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002009{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002010 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002011 struct drm_connector *connector;
2012 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002013 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002014
Chris Wilson615fb932010-08-04 13:50:24 +01002015 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2016 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002017 return false;
2018
Zhenyu Wang14571b42010-03-30 14:06:33 +08002019 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002020 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002021 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002022 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002023 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002024 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002025 }
2026
Chris Wilson615fb932010-08-04 13:50:24 +01002027 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002028 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002029 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002030 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2031 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2032
Chris Wilsone27d8532010-10-22 09:15:22 +01002033 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002034 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002035 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002036 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002037 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2038 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002039
Chris Wilsondf0e9242010-09-09 16:20:55 +01002040 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002041 if (intel_sdvo->is_hdmi)
2042 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002043
2044 return true;
2045}
2046
2047static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002048intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002049{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002050 struct drm_encoder *encoder = &intel_sdvo->base.base;
2051 struct drm_connector *connector;
2052 struct intel_connector *intel_connector;
2053 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002054
Chris Wilson615fb932010-08-04 13:50:24 +01002055 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2056 if (!intel_sdvo_connector)
2057 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002058
Chris Wilson615fb932010-08-04 13:50:24 +01002059 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002060 connector = &intel_connector->base;
2061 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2062 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002063
Chris Wilson4ef69c72010-09-09 15:14:28 +01002064 intel_sdvo->controlled_output |= type;
2065 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002066
Chris Wilson4ef69c72010-09-09 15:14:28 +01002067 intel_sdvo->is_tv = true;
2068 intel_sdvo->base.needs_tv_clock = true;
2069 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002070
Chris Wilsondf0e9242010-09-09 16:20:55 +01002071 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002072
Chris Wilson4ef69c72010-09-09 15:14:28 +01002073 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002074 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002075
Chris Wilson4ef69c72010-09-09 15:14:28 +01002076 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002077 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002078
Chris Wilson4ef69c72010-09-09 15:14:28 +01002079 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002080
2081err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002082 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002083 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002084}
2085
2086static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002087intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002088{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002089 struct drm_encoder *encoder = &intel_sdvo->base.base;
2090 struct drm_connector *connector;
2091 struct intel_connector *intel_connector;
2092 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002093
Chris Wilson615fb932010-08-04 13:50:24 +01002094 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2095 if (!intel_sdvo_connector)
2096 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002097
Chris Wilson615fb932010-08-04 13:50:24 +01002098 intel_connector = &intel_sdvo_connector->base;
2099 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002100 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2101 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2102 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002103
Chris Wilson4ef69c72010-09-09 15:14:28 +01002104 if (device == 0) {
2105 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2106 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2107 } else if (device == 1) {
2108 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2109 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2110 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002111
Chris Wilson4ef69c72010-09-09 15:14:28 +01002112 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2113 (1 << INTEL_ANALOG_CLONE_BIT));
2114
Chris Wilsondf0e9242010-09-09 16:20:55 +01002115 intel_sdvo_connector_init(intel_sdvo_connector,
2116 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002117 return true;
2118}
2119
2120static bool
2121intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2122{
2123 struct drm_encoder *encoder = &intel_sdvo->base.base;
2124 struct drm_connector *connector;
2125 struct intel_connector *intel_connector;
2126 struct intel_sdvo_connector *intel_sdvo_connector;
2127
2128 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2129 if (!intel_sdvo_connector)
2130 return false;
2131
2132 intel_connector = &intel_sdvo_connector->base;
2133 connector = &intel_connector->base;
2134 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2135 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2136
2137 if (device == 0) {
2138 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2139 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2140 } else if (device == 1) {
2141 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2142 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2143 }
2144
2145 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002146 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002147
Chris Wilsondf0e9242010-09-09 16:20:55 +01002148 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002149 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002150 goto err;
2151
2152 return true;
2153
2154err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002155 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002156 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002157}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002158
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002159static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002160intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002161{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002162 intel_sdvo->is_tv = false;
2163 intel_sdvo->base.needs_tv_clock = false;
2164 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002165
Zhenyu Wang14571b42010-03-30 14:06:33 +08002166 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002167
Zhenyu Wang14571b42010-03-30 14:06:33 +08002168 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002169 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002170 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002171
Zhenyu Wang14571b42010-03-30 14:06:33 +08002172 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002173 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002174 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002175
Zhenyu Wang14571b42010-03-30 14:06:33 +08002176 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7f2010-03-29 23:16:13 +08002177 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002178 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002179 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002180
Zhenyu Wang14571b42010-03-30 14:06:33 +08002181 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002182 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002183 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002184
Zhenyu Wang14571b42010-03-30 14:06:33 +08002185 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002186 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002187 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002188
Zhenyu Wang14571b42010-03-30 14:06:33 +08002189 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002190 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002191 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002192
Zhenyu Wang14571b42010-03-30 14:06:33 +08002193 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002194 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002195 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002196
Zhenyu Wang14571b42010-03-30 14:06:33 +08002197 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002198 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002199 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002200
Zhenyu Wang14571b42010-03-30 14:06:33 +08002201 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002202 unsigned char bytes[2];
2203
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 intel_sdvo->controlled_output = 0;
2205 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002206 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002207 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002208 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002209 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002210 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002211 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002212
Zhenyu Wang14571b42010-03-30 14:06:33 +08002213 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002214}
2215
Chris Wilson32aad862010-08-04 13:50:25 +01002216static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2217 struct intel_sdvo_connector *intel_sdvo_connector,
2218 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002219{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002220 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002221 struct intel_sdvo_tv_format format;
2222 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002223
Chris Wilson32aad862010-08-04 13:50:25 +01002224 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2225 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002226
Chris Wilson32aad862010-08-04 13:50:25 +01002227 if (!intel_sdvo_get_value(intel_sdvo,
2228 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2229 &format, sizeof(format)))
2230 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002231
Chris Wilson32aad862010-08-04 13:50:25 +01002232 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002233
2234 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002235 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002236
Chris Wilson615fb932010-08-04 13:50:24 +01002237 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002238 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002239 if (format_map & (1 << i))
2240 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002241
2242
Chris Wilsonc5521702010-08-04 13:50:28 +01002243 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002244 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2245 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002246 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002247 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002248
Chris Wilson615fb932010-08-04 13:50:24 +01002249 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002250 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002251 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002252 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002253
Chris Wilson40039752010-08-04 13:50:26 +01002254 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002255 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002256 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002257 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002258
2259}
2260
Chris Wilsonc5521702010-08-04 13:50:28 +01002261#define ENHANCEMENT(name, NAME) do { \
2262 if (enhancements.name) { \
2263 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2264 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2265 return false; \
2266 intel_sdvo_connector->max_##name = data_value[0]; \
2267 intel_sdvo_connector->cur_##name = response; \
2268 intel_sdvo_connector->name = \
2269 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2270 if (!intel_sdvo_connector->name) return false; \
2271 intel_sdvo_connector->name->values[0] = 0; \
2272 intel_sdvo_connector->name->values[1] = data_value[0]; \
2273 drm_connector_attach_property(connector, \
2274 intel_sdvo_connector->name, \
2275 intel_sdvo_connector->cur_##name); \
2276 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2277 data_value[0], data_value[1], response); \
2278 } \
2279} while(0)
2280
2281static bool
2282intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2283 struct intel_sdvo_connector *intel_sdvo_connector,
2284 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002285{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002286 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002287 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002288 uint16_t response, data_value[2];
2289
Chris Wilsonc5521702010-08-04 13:50:28 +01002290 /* when horizontal overscan is supported, Add the left/right property */
2291 if (enhancements.overscan_h) {
2292 if (!intel_sdvo_get_value(intel_sdvo,
2293 SDVO_CMD_GET_MAX_OVERSCAN_H,
2294 &data_value, 4))
2295 return false;
2296
2297 if (!intel_sdvo_get_value(intel_sdvo,
2298 SDVO_CMD_GET_OVERSCAN_H,
2299 &response, 2))
2300 return false;
2301
2302 intel_sdvo_connector->max_hscan = data_value[0];
2303 intel_sdvo_connector->left_margin = data_value[0] - response;
2304 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2305 intel_sdvo_connector->left =
2306 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2307 "left_margin", 2);
2308 if (!intel_sdvo_connector->left)
2309 return false;
2310
2311 intel_sdvo_connector->left->values[0] = 0;
2312 intel_sdvo_connector->left->values[1] = data_value[0];
2313 drm_connector_attach_property(connector,
2314 intel_sdvo_connector->left,
2315 intel_sdvo_connector->left_margin);
2316
2317 intel_sdvo_connector->right =
2318 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2319 "right_margin", 2);
2320 if (!intel_sdvo_connector->right)
2321 return false;
2322
2323 intel_sdvo_connector->right->values[0] = 0;
2324 intel_sdvo_connector->right->values[1] = data_value[0];
2325 drm_connector_attach_property(connector,
2326 intel_sdvo_connector->right,
2327 intel_sdvo_connector->right_margin);
2328 DRM_DEBUG_KMS("h_overscan: max %d, "
2329 "default %d, current %d\n",
2330 data_value[0], data_value[1], response);
2331 }
2332
2333 if (enhancements.overscan_v) {
2334 if (!intel_sdvo_get_value(intel_sdvo,
2335 SDVO_CMD_GET_MAX_OVERSCAN_V,
2336 &data_value, 4))
2337 return false;
2338
2339 if (!intel_sdvo_get_value(intel_sdvo,
2340 SDVO_CMD_GET_OVERSCAN_V,
2341 &response, 2))
2342 return false;
2343
2344 intel_sdvo_connector->max_vscan = data_value[0];
2345 intel_sdvo_connector->top_margin = data_value[0] - response;
2346 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2347 intel_sdvo_connector->top =
2348 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2349 "top_margin", 2);
2350 if (!intel_sdvo_connector->top)
2351 return false;
2352
2353 intel_sdvo_connector->top->values[0] = 0;
2354 intel_sdvo_connector->top->values[1] = data_value[0];
2355 drm_connector_attach_property(connector,
2356 intel_sdvo_connector->top,
2357 intel_sdvo_connector->top_margin);
2358
2359 intel_sdvo_connector->bottom =
2360 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2361 "bottom_margin", 2);
2362 if (!intel_sdvo_connector->bottom)
2363 return false;
2364
2365 intel_sdvo_connector->bottom->values[0] = 0;
2366 intel_sdvo_connector->bottom->values[1] = data_value[0];
2367 drm_connector_attach_property(connector,
2368 intel_sdvo_connector->bottom,
2369 intel_sdvo_connector->bottom_margin);
2370 DRM_DEBUG_KMS("v_overscan: max %d, "
2371 "default %d, current %d\n",
2372 data_value[0], data_value[1], response);
2373 }
2374
2375 ENHANCEMENT(hpos, HPOS);
2376 ENHANCEMENT(vpos, VPOS);
2377 ENHANCEMENT(saturation, SATURATION);
2378 ENHANCEMENT(contrast, CONTRAST);
2379 ENHANCEMENT(hue, HUE);
2380 ENHANCEMENT(sharpness, SHARPNESS);
2381 ENHANCEMENT(brightness, BRIGHTNESS);
2382 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2383 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2384 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2385 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2386 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2387
Chris Wilsone0442182010-08-04 13:50:29 +01002388 if (enhancements.dot_crawl) {
2389 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2390 return false;
2391
2392 intel_sdvo_connector->max_dot_crawl = 1;
2393 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2394 intel_sdvo_connector->dot_crawl =
2395 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2396 if (!intel_sdvo_connector->dot_crawl)
2397 return false;
2398
2399 intel_sdvo_connector->dot_crawl->values[0] = 0;
2400 intel_sdvo_connector->dot_crawl->values[1] = 1;
2401 drm_connector_attach_property(connector,
2402 intel_sdvo_connector->dot_crawl,
2403 intel_sdvo_connector->cur_dot_crawl);
2404 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2405 }
2406
Chris Wilsonc5521702010-08-04 13:50:28 +01002407 return true;
2408}
2409
2410static bool
2411intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2412 struct intel_sdvo_connector *intel_sdvo_connector,
2413 struct intel_sdvo_enhancements_reply enhancements)
2414{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002415 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002416 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2417 uint16_t response, data_value[2];
2418
2419 ENHANCEMENT(brightness, BRIGHTNESS);
2420
2421 return true;
2422}
2423#undef ENHANCEMENT
2424
2425static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2426 struct intel_sdvo_connector *intel_sdvo_connector)
2427{
2428 union {
2429 struct intel_sdvo_enhancements_reply reply;
2430 uint16_t response;
2431 } enhancements;
2432
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002433 enhancements.response = 0;
2434 intel_sdvo_get_value(intel_sdvo,
2435 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2436 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002437 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002438 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002439 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002440 }
Chris Wilson32aad862010-08-04 13:50:25 +01002441
Chris Wilsonc5521702010-08-04 13:50:28 +01002442 if (IS_TV(intel_sdvo_connector))
2443 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2444 else if(IS_LVDS(intel_sdvo_connector))
2445 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2446 else
2447 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002448}
Chris Wilson32aad862010-08-04 13:50:25 +01002449
Chris Wilsone957d772010-09-24 12:52:03 +01002450static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2451 struct i2c_msg *msgs,
2452 int num)
2453{
2454 struct intel_sdvo *sdvo = adapter->algo_data;
2455
2456 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2457 return -EIO;
2458
2459 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2460}
2461
2462static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2463{
2464 struct intel_sdvo *sdvo = adapter->algo_data;
2465 return sdvo->i2c->algo->functionality(sdvo->i2c);
2466}
2467
2468static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2469 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2470 .functionality = intel_sdvo_ddc_proxy_func
2471};
2472
2473static bool
2474intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2475 struct drm_device *dev)
2476{
2477 sdvo->ddc.owner = THIS_MODULE;
2478 sdvo->ddc.class = I2C_CLASS_DDC;
2479 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2480 sdvo->ddc.dev.parent = &dev->pdev->dev;
2481 sdvo->ddc.algo_data = sdvo;
2482 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2483
2484 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002485}
2486
Eric Anholtc751ce42010-03-25 11:48:48 -07002487bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002488{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002489 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002490 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002491 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002492 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002493
Chris Wilsonea5b2132010-08-04 13:50:23 +01002494 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2495 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002496 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002497
Chris Wilsone957d772010-09-24 12:52:03 +01002498 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2499 kfree(intel_sdvo);
2500 return false;
2501 }
2502
Chris Wilsonea5b2132010-08-04 13:50:23 +01002503 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002504
Chris Wilsonea5b2132010-08-04 13:50:23 +01002505 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002506 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002507 /* encoder type will be decided later */
2508 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002509
Chris Wilsone957d772010-09-24 12:52:03 +01002510 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2511 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002512
Jesse Barnes79e53942008-11-07 14:24:08 -08002513 /* Read the regs to test if we can talk to the device */
2514 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002515 u8 byte;
2516
2517 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002518 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002519 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002520 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002521 }
2522 }
2523
Chris Wilsonf899fc62010-07-20 15:44:45 -07002524 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002525 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002526 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002527 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002528
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002530
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002531 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002532 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002533 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002534
Chris Wilsonea5b2132010-08-04 13:50:23 +01002535 if (intel_sdvo_output_setup(intel_sdvo,
2536 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002537 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002538 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002539 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002540 }
2541
Chris Wilsonea5b2132010-08-04 13:50:23 +01002542 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002543
Jesse Barnes79e53942008-11-07 14:24:08 -08002544 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002545 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002546 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002547
Chris Wilson32aad862010-08-04 13:50:25 +01002548 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2549 &intel_sdvo->pixel_clock_min,
2550 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002551 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002552
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002553 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002554 "clock range %dMHz - %dMHz, "
2555 "input 1: %c, input 2: %c, "
2556 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002557 SDVO_NAME(intel_sdvo),
2558 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2559 intel_sdvo->caps.device_rev_id,
2560 intel_sdvo->pixel_clock_min / 1000,
2561 intel_sdvo->pixel_clock_max / 1000,
2562 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2563 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002564 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002565 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002566 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002567 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002568 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002569 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002570
Chris Wilsonf899fc62010-07-20 15:44:45 -07002571err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002572 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002573 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002575
Eric Anholt7d573822009-01-02 13:33:00 -08002576 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002577}