blob: 24b579f8a2ab227d197eee2db8cb68600c3dfefd [file] [log] [blame]
Arun Menon8ef6d5a2013-01-04 21:20:26 -08001/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys1c0f0562012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Rohit Vaswani341c2032012-11-08 18:49:29 -080022#include <mach/gpio.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060023#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantall33d01f52012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menon697e91b2012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Praveen Chidambaramf27a5152013-02-01 11:44:53 -070055#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
57#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053058#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059#endif
60#ifdef CONFIG_MSM_DSPS
61#include <mach/msm_dsps.h>
62#endif
63
64
65/* Address of GSBI blocks */
66#define MSM_GSBI1_PHYS 0x16000000
67#define MSM_GSBI2_PHYS 0x16100000
68#define MSM_GSBI3_PHYS 0x16200000
69#define MSM_GSBI4_PHYS 0x16300000
70#define MSM_GSBI5_PHYS 0x16400000
71#define MSM_GSBI6_PHYS 0x16500000
72#define MSM_GSBI7_PHYS 0x16600000
73#define MSM_GSBI8_PHYS 0x1A000000
74#define MSM_GSBI9_PHYS 0x1A100000
75#define MSM_GSBI10_PHYS 0x1A200000
76#define MSM_GSBI11_PHYS 0x12440000
77#define MSM_GSBI12_PHYS 0x12480000
78
79#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
80#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053081#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070082#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053083#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084
85/* GSBI QUP devices */
86#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
87#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
88#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
89#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
90#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
91#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
92#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
93#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
94#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
95#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
96#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
97#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
98#define MSM_QUP_SIZE SZ_4K
99
100#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
101#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
102#define MSM_PMIC_SSBI_SIZE SZ_4K
103
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700104#define MSM8960_HSUSB_PHYS 0x12500000
105#define MSM8960_HSUSB_SIZE SZ_4K
106
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530107#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
108#define MSM8960_PC_CNTR_SIZE 0x40
Anji Jonnala93129922012-10-09 20:57:53 +0530109#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530110
111static struct resource msm8960_resources_pccntr[] = {
112 {
113 .start = MSM8960_PC_CNTR_PHYS,
114 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
115 .flags = IORESOURCE_MEM,
116 },
117};
118
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700119static struct msm_pm_init_data_type msm_pm_data = {
120 .retention_calls_tz = true,
121};
122
123struct platform_device msm8960_pm_8x60 = {
124 .name = "pm-8x60",
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530125 .id = -1,
126 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
127 .resource = msm8960_resources_pccntr,
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700128 .dev = {
129 .platform_data = &msm_pm_data,
130 },
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530131};
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133static struct resource resources_otg[] = {
134 {
135 .start = MSM8960_HSUSB_PHYS,
136 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
137 .flags = IORESOURCE_MEM,
138 },
139 {
140 .start = USB1_HS_IRQ,
141 .end = USB1_HS_IRQ,
142 .flags = IORESOURCE_IRQ,
143 },
144};
145
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700146struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147 .name = "msm_otg",
148 .id = -1,
149 .num_resources = ARRAY_SIZE(resources_otg),
150 .resource = resources_otg,
151 .dev = {
152 .coherent_dma_mask = 0xffffffff,
153 },
154};
155
156static struct resource resources_hsusb[] = {
157 {
158 .start = MSM8960_HSUSB_PHYS,
159 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
160 .flags = IORESOURCE_MEM,
161 },
162 {
163 .start = USB1_HS_IRQ,
164 .end = USB1_HS_IRQ,
165 .flags = IORESOURCE_IRQ,
166 },
167};
168
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700169struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 .name = "msm_hsusb",
171 .id = -1,
172 .num_resources = ARRAY_SIZE(resources_hsusb),
173 .resource = resources_hsusb,
174 .dev = {
175 .coherent_dma_mask = 0xffffffff,
176 },
177};
178
179static struct resource resources_hsusb_host[] = {
180 {
181 .start = MSM8960_HSUSB_PHYS,
182 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
183 .flags = IORESOURCE_MEM,
184 },
185 {
186 .start = USB1_HS_IRQ,
187 .end = USB1_HS_IRQ,
188 .flags = IORESOURCE_IRQ,
189 },
190};
191
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193struct platform_device msm_device_hsusb_host = {
194 .name = "msm_hsusb_host",
195 .id = -1,
196 .num_resources = ARRAY_SIZE(resources_hsusb_host),
197 .resource = resources_hsusb_host,
198 .dev = {
199 .dma_mask = &dma_mask,
200 .coherent_dma_mask = 0xffffffff,
201 },
202};
203
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530204static struct resource resources_hsic_host[] = {
205 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700206 .start = 0x12520000,
207 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530208 .flags = IORESOURCE_MEM,
209 },
210 {
211 .start = USB_HSIC_IRQ,
212 .end = USB_HSIC_IRQ,
213 .flags = IORESOURCE_IRQ,
214 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800215 {
216 .start = MSM_GPIO_TO_INT(69),
217 .end = MSM_GPIO_TO_INT(69),
218 .name = "peripheral_status_irq",
219 .flags = IORESOURCE_IRQ,
220 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530221};
222
223struct platform_device msm_device_hsic_host = {
224 .name = "msm_hsic_host",
225 .id = -1,
226 .num_resources = ARRAY_SIZE(resources_hsic_host),
227 .resource = resources_hsic_host,
228 .dev = {
229 .dma_mask = &dma_mask,
230 .coherent_dma_mask = DMA_BIT_MASK(32),
231 },
232};
233
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700234struct platform_device msm8960_device_acpuclk = {
235 .name = "acpuclk-8960",
236 .id = -1,
237};
238
Patrick Daly6578e0c2012-07-19 18:50:02 -0700239struct platform_device msm8960ab_device_acpuclk = {
240 .name = "acpuclk-8960ab",
241 .id = -1,
242};
243
Mona Hossain11c03ac2011-10-26 12:42:10 -0700244#define SHARED_IMEM_TZ_BASE 0x2a03f720
245static struct resource tzlog_resources[] = {
246 {
247 .start = SHARED_IMEM_TZ_BASE,
248 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
249 .flags = IORESOURCE_MEM,
250 },
251};
252
253struct platform_device msm_device_tz_log = {
254 .name = "tz_log",
255 .id = 0,
256 .num_resources = ARRAY_SIZE(tzlog_resources),
257 .resource = tzlog_resources,
258};
259
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260static struct resource resources_uart_gsbi2[] = {
261 {
262 .start = MSM8960_GSBI2_UARTDM_IRQ,
263 .end = MSM8960_GSBI2_UARTDM_IRQ,
264 .flags = IORESOURCE_IRQ,
265 },
266 {
267 .start = MSM_UART2DM_PHYS,
268 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
269 .name = "uartdm_resource",
270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .start = MSM_GSBI2_PHYS,
274 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
275 .name = "gsbi_resource",
276 .flags = IORESOURCE_MEM,
277 },
278};
279
280struct platform_device msm8960_device_uart_gsbi2 = {
281 .name = "msm_serial_hsl",
282 .id = 0,
283 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
284 .resource = resources_uart_gsbi2,
285};
Mayank Rana9f51f582011-08-04 18:35:59 +0530286/* GSBI 6 used into UARTDM Mode */
287static struct resource msm_uart_dm6_resources[] = {
288 {
289 .start = MSM_UART6DM_PHYS,
290 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
291 .name = "uartdm_resource",
292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .start = GSBI6_UARTDM_IRQ,
296 .end = GSBI6_UARTDM_IRQ,
297 .flags = IORESOURCE_IRQ,
298 },
299 {
300 .start = MSM_GSBI6_PHYS,
301 .end = MSM_GSBI6_PHYS + 4 - 1,
302 .name = "gsbi_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = DMOV_HSUART_GSBI6_TX_CHAN,
307 .end = DMOV_HSUART_GSBI6_RX_CHAN,
308 .name = "uartdm_channels",
309 .flags = IORESOURCE_DMA,
310 },
311 {
312 .start = DMOV_HSUART_GSBI6_TX_CRCI,
313 .end = DMOV_HSUART_GSBI6_RX_CRCI,
314 .name = "uartdm_crci",
315 .flags = IORESOURCE_DMA,
316 },
317};
318static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
319struct platform_device msm_device_uart_dm6 = {
320 .name = "msm_serial_hs",
321 .id = 0,
322 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
323 .resource = msm_uart_dm6_resources,
324 .dev = {
325 .dma_mask = &msm_uart_dm6_dma_mask,
326 .coherent_dma_mask = DMA_BIT_MASK(32),
327 },
328};
Mayank Rana1f02d952012-07-04 19:11:20 +0530329
330/* GSBI 8 used into UARTDM Mode */
331static struct resource msm_uart_dm8_resources[] = {
332 {
333 .start = MSM_UART8DM_PHYS,
334 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
335 .name = "uartdm_resource",
336 .flags = IORESOURCE_MEM,
337 },
338 {
339 .start = GSBI8_UARTDM_IRQ,
340 .end = GSBI8_UARTDM_IRQ,
341 .flags = IORESOURCE_IRQ,
342 },
343 {
344 .start = MSM_GSBI8_PHYS,
345 .end = MSM_GSBI8_PHYS + 4 - 1,
346 .name = "gsbi_resource",
347 .flags = IORESOURCE_MEM,
348 },
349 {
350 .start = DMOV_HSUART_GSBI8_TX_CHAN,
351 .end = DMOV_HSUART_GSBI8_RX_CHAN,
352 .name = "uartdm_channels",
353 .flags = IORESOURCE_DMA,
354 },
355 {
356 .start = DMOV_HSUART_GSBI8_TX_CRCI,
357 .end = DMOV_HSUART_GSBI8_RX_CRCI,
358 .name = "uartdm_crci",
359 .flags = IORESOURCE_DMA,
360 },
361};
362
363static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
364struct platform_device msm_device_uart_dm8 = {
365 .name = "msm_serial_hs",
366 .id = 2,
367 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
368 .resource = msm_uart_dm8_resources,
369 .dev = {
370 .dma_mask = &msm_uart_dm8_dma_mask,
371 .coherent_dma_mask = DMA_BIT_MASK(32),
372 },
373};
374
Mayank Ranae009c922012-03-22 03:02:06 +0530375/*
376 * GSBI 9 used into UARTDM Mode
377 * For 8960 Fusion 2.2 Primary IPC
378 */
379static struct resource msm_uart_dm9_resources[] = {
380 {
381 .start = MSM_UART9DM_PHYS,
382 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
383 .name = "uartdm_resource",
384 .flags = IORESOURCE_MEM,
385 },
386 {
387 .start = GSBI9_UARTDM_IRQ,
388 .end = GSBI9_UARTDM_IRQ,
389 .flags = IORESOURCE_IRQ,
390 },
391 {
392 .start = MSM_GSBI9_PHYS,
393 .end = MSM_GSBI9_PHYS + 4 - 1,
394 .name = "gsbi_resource",
395 .flags = IORESOURCE_MEM,
396 },
397 {
398 .start = DMOV_HSUART_GSBI9_TX_CHAN,
399 .end = DMOV_HSUART_GSBI9_RX_CHAN,
400 .name = "uartdm_channels",
401 .flags = IORESOURCE_DMA,
402 },
403 {
404 .start = DMOV_HSUART_GSBI9_TX_CRCI,
405 .end = DMOV_HSUART_GSBI9_RX_CRCI,
406 .name = "uartdm_crci",
407 .flags = IORESOURCE_DMA,
408 },
409};
410static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
411struct platform_device msm_device_uart_dm9 = {
412 .name = "msm_serial_hs",
413 .id = 1,
414 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
415 .resource = msm_uart_dm9_resources,
416 .dev = {
417 .dma_mask = &msm_uart_dm9_dma_mask,
418 .coherent_dma_mask = DMA_BIT_MASK(32),
419 },
420};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421
422static struct resource resources_uart_gsbi5[] = {
423 {
424 .start = GSBI5_UARTDM_IRQ,
425 .end = GSBI5_UARTDM_IRQ,
426 .flags = IORESOURCE_IRQ,
427 },
428 {
429 .start = MSM_UART5DM_PHYS,
430 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
431 .name = "uartdm_resource",
432 .flags = IORESOURCE_MEM,
433 },
434 {
435 .start = MSM_GSBI5_PHYS,
436 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
437 .name = "gsbi_resource",
438 .flags = IORESOURCE_MEM,
439 },
440};
441
442struct platform_device msm8960_device_uart_gsbi5 = {
443 .name = "msm_serial_hsl",
444 .id = 0,
445 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
446 .resource = resources_uart_gsbi5,
447};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700448
449static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
450 .line = 0,
451};
452
453static struct resource resources_uart_gsbi8[] = {
454 {
455 .start = GSBI8_UARTDM_IRQ,
456 .end = GSBI8_UARTDM_IRQ,
457 .flags = IORESOURCE_IRQ,
458 },
459 {
460 .start = MSM_UART8DM_PHYS,
461 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
462 .name = "uartdm_resource",
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .start = MSM_GSBI8_PHYS,
467 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
468 .name = "gsbi_resource",
469 .flags = IORESOURCE_MEM,
470 },
471};
472
473struct platform_device msm8960_device_uart_gsbi8 = {
474 .name = "msm_serial_hsl",
475 .id = 1,
476 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
477 .resource = resources_uart_gsbi8,
478 .dev.platform_data = &uart_gsbi8_pdata,
479};
480
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481/* MSM Video core device */
482#ifdef CONFIG_MSM_BUS_SCALING
483static struct msm_bus_vectors vidc_init_vectors[] = {
484 {
485 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
486 .dst = MSM_BUS_SLAVE_EBI_CH0,
487 .ab = 0,
488 .ib = 0,
489 },
490 {
491 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
492 .dst = MSM_BUS_SLAVE_EBI_CH0,
493 .ab = 0,
494 .ib = 0,
495 },
496 {
497 .src = MSM_BUS_MASTER_AMPSS_M0,
498 .dst = MSM_BUS_SLAVE_EBI_CH0,
499 .ab = 0,
500 .ib = 0,
501 },
502 {
503 .src = MSM_BUS_MASTER_AMPSS_M0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 0,
506 .ib = 0,
507 },
508};
509static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
510 {
511 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
512 .dst = MSM_BUS_SLAVE_EBI_CH0,
513 .ab = 54525952,
514 .ib = 436207616,
515 },
516 {
517 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 72351744,
520 .ib = 289406976,
521 },
522 {
523 .src = MSM_BUS_MASTER_AMPSS_M0,
524 .dst = MSM_BUS_SLAVE_EBI_CH0,
525 .ab = 500000,
526 .ib = 1000000,
527 },
528 {
529 .src = MSM_BUS_MASTER_AMPSS_M0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 500000,
532 .ib = 1000000,
533 },
534};
535static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
536 {
537 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
538 .dst = MSM_BUS_SLAVE_EBI_CH0,
539 .ab = 40894464,
540 .ib = 327155712,
541 },
542 {
543 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
544 .dst = MSM_BUS_SLAVE_EBI_CH0,
545 .ab = 48234496,
546 .ib = 192937984,
547 },
548 {
549 .src = MSM_BUS_MASTER_AMPSS_M0,
550 .dst = MSM_BUS_SLAVE_EBI_CH0,
551 .ab = 500000,
552 .ib = 2000000,
553 },
554 {
555 .src = MSM_BUS_MASTER_AMPSS_M0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 500000,
558 .ib = 2000000,
559 },
560};
561static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
562 {
563 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
564 .dst = MSM_BUS_SLAVE_EBI_CH0,
565 .ab = 163577856,
566 .ib = 1308622848,
567 },
568 {
569 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
570 .dst = MSM_BUS_SLAVE_EBI_CH0,
571 .ab = 219152384,
572 .ib = 876609536,
573 },
574 {
575 .src = MSM_BUS_MASTER_AMPSS_M0,
576 .dst = MSM_BUS_SLAVE_EBI_CH0,
577 .ab = 1750000,
578 .ib = 3500000,
579 },
580 {
581 .src = MSM_BUS_MASTER_AMPSS_M0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 1750000,
584 .ib = 3500000,
585 },
586};
587static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
588 {
589 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
590 .dst = MSM_BUS_SLAVE_EBI_CH0,
591 .ab = 121634816,
592 .ib = 973078528,
593 },
594 {
595 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
596 .dst = MSM_BUS_SLAVE_EBI_CH0,
597 .ab = 155189248,
598 .ib = 620756992,
599 },
600 {
601 .src = MSM_BUS_MASTER_AMPSS_M0,
602 .dst = MSM_BUS_SLAVE_EBI_CH0,
603 .ab = 1750000,
604 .ib = 7000000,
605 },
606 {
607 .src = MSM_BUS_MASTER_AMPSS_M0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 1750000,
610 .ib = 7000000,
611 },
612};
613static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
614 {
615 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
616 .dst = MSM_BUS_SLAVE_EBI_CH0,
617 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700618 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700619 },
620 {
621 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
622 .dst = MSM_BUS_SLAVE_EBI_CH0,
623 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700624 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700625 },
626 {
627 .src = MSM_BUS_MASTER_AMPSS_M0,
628 .dst = MSM_BUS_SLAVE_EBI_CH0,
629 .ab = 2500000,
630 .ib = 5000000,
631 },
632 {
633 .src = MSM_BUS_MASTER_AMPSS_M0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 2500000,
636 .ib = 5000000,
637 },
638};
639static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
640 {
641 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
642 .dst = MSM_BUS_SLAVE_EBI_CH0,
643 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700644 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 },
646 {
647 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
648 .dst = MSM_BUS_SLAVE_EBI_CH0,
649 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700650 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700651 },
652 {
653 .src = MSM_BUS_MASTER_AMPSS_M0,
654 .dst = MSM_BUS_SLAVE_EBI_CH0,
655 .ab = 2500000,
656 .ib = 700000000,
657 },
658 {
659 .src = MSM_BUS_MASTER_AMPSS_M0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 2500000,
662 .ib = 10000000,
663 },
664};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700665static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
666 {
667 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
668 .dst = MSM_BUS_SLAVE_EBI_CH0,
669 .ab = 222298112,
670 .ib = 3522000000U,
671 },
672 {
673 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
674 .dst = MSM_BUS_SLAVE_EBI_CH0,
675 .ab = 330301440,
676 .ib = 3522000000U,
677 },
678 {
679 .src = MSM_BUS_MASTER_AMPSS_M0,
680 .dst = MSM_BUS_SLAVE_EBI_CH0,
681 .ab = 2500000,
682 .ib = 700000000,
683 },
684 {
685 .src = MSM_BUS_MASTER_AMPSS_M0,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 2500000,
688 .ib = 10000000,
689 },
690};
691static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
692 {
693 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
694 .dst = MSM_BUS_SLAVE_EBI_CH0,
695 .ab = 222298112,
696 .ib = 3522000000U,
697 },
698 {
699 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
700 .dst = MSM_BUS_SLAVE_EBI_CH0,
701 .ab = 330301440,
702 .ib = 3522000000U,
703 },
704 {
705 .src = MSM_BUS_MASTER_AMPSS_M0,
706 .dst = MSM_BUS_SLAVE_EBI_CH0,
707 .ab = 2500000,
708 .ib = 700000000,
709 },
710 {
711 .src = MSM_BUS_MASTER_AMPSS_M0,
712 .dst = MSM_BUS_SLAVE_EBI_CH0,
713 .ab = 2500000,
714 .ib = 10000000,
715 },
716};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717
718static struct msm_bus_paths vidc_bus_client_config[] = {
719 {
720 ARRAY_SIZE(vidc_init_vectors),
721 vidc_init_vectors,
722 },
723 {
724 ARRAY_SIZE(vidc_venc_vga_vectors),
725 vidc_venc_vga_vectors,
726 },
727 {
728 ARRAY_SIZE(vidc_vdec_vga_vectors),
729 vidc_vdec_vga_vectors,
730 },
731 {
732 ARRAY_SIZE(vidc_venc_720p_vectors),
733 vidc_venc_720p_vectors,
734 },
735 {
736 ARRAY_SIZE(vidc_vdec_720p_vectors),
737 vidc_vdec_720p_vectors,
738 },
739 {
740 ARRAY_SIZE(vidc_venc_1080p_vectors),
741 vidc_venc_1080p_vectors,
742 },
743 {
744 ARRAY_SIZE(vidc_vdec_1080p_vectors),
745 vidc_vdec_1080p_vectors,
746 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700747 {
748 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menon697e91b2012-08-20 15:25:50 -0700749 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700750 },
751 {
752 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
753 vidc_vdec_1080p_turbo_vectors,
754 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755};
756
757static struct msm_bus_scale_pdata vidc_bus_client_data = {
758 vidc_bus_client_config,
759 ARRAY_SIZE(vidc_bus_client_config),
760 .name = "vidc",
761};
Arun Menon697e91b2012-08-20 15:25:50 -0700762
763static struct msm_bus_vectors vidc_pro_init_vectors[] = {
764 {
765 .src = MSM_BUS_MASTER_VIDEO_ENC,
766 .dst = MSM_BUS_SLAVE_EBI_CH0,
767 .ab = 0,
768 .ib = 0,
769 },
770 {
771 .src = MSM_BUS_MASTER_VIDEO_DEC,
772 .dst = MSM_BUS_SLAVE_EBI_CH0,
773 .ab = 0,
774 .ib = 0,
775 },
776 {
777 .src = MSM_BUS_MASTER_AMPSS_M0,
778 .dst = MSM_BUS_SLAVE_EBI_CH0,
779 .ab = 0,
780 .ib = 0,
781 },
782 {
783 .src = MSM_BUS_MASTER_AMPSS_M0,
784 .dst = MSM_BUS_SLAVE_EBI_CH0,
785 .ab = 0,
786 .ib = 0,
787 },
788};
789static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
790 {
791 .src = MSM_BUS_MASTER_VIDEO_ENC,
792 .dst = MSM_BUS_SLAVE_EBI_CH0,
793 .ab = 54525952,
794 .ib = 436207616,
795 },
796 {
797 .src = MSM_BUS_MASTER_VIDEO_DEC,
798 .dst = MSM_BUS_SLAVE_EBI_CH0,
799 .ab = 72351744,
800 .ib = 289406976,
801 },
802 {
803 .src = MSM_BUS_MASTER_AMPSS_M0,
804 .dst = MSM_BUS_SLAVE_EBI_CH0,
805 .ab = 500000,
806 .ib = 1000000,
807 },
808 {
809 .src = MSM_BUS_MASTER_AMPSS_M0,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 500000,
812 .ib = 1000000,
813 },
814};
815static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
816 {
817 .src = MSM_BUS_MASTER_VIDEO_ENC,
818 .dst = MSM_BUS_SLAVE_EBI_CH0,
819 .ab = 40894464,
820 .ib = 327155712,
821 },
822 {
823 .src = MSM_BUS_MASTER_VIDEO_DEC,
824 .dst = MSM_BUS_SLAVE_EBI_CH0,
825 .ab = 48234496,
826 .ib = 192937984,
827 },
828 {
829 .src = MSM_BUS_MASTER_AMPSS_M0,
830 .dst = MSM_BUS_SLAVE_EBI_CH0,
831 .ab = 500000,
832 .ib = 2000000,
833 },
834 {
835 .src = MSM_BUS_MASTER_AMPSS_M0,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 500000,
838 .ib = 2000000,
839 },
840};
841static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
842 {
843 .src = MSM_BUS_MASTER_VIDEO_ENC,
844 .dst = MSM_BUS_SLAVE_EBI_CH0,
845 .ab = 163577856,
846 .ib = 1308622848,
847 },
848 {
849 .src = MSM_BUS_MASTER_VIDEO_DEC,
850 .dst = MSM_BUS_SLAVE_EBI_CH0,
851 .ab = 219152384,
852 .ib = 876609536,
853 },
854 {
855 .src = MSM_BUS_MASTER_AMPSS_M0,
856 .dst = MSM_BUS_SLAVE_EBI_CH0,
857 .ab = 1750000,
858 .ib = 3500000,
859 },
860 {
861 .src = MSM_BUS_MASTER_AMPSS_M0,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 1750000,
864 .ib = 3500000,
865 },
866};
867static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
868 {
869 .src = MSM_BUS_MASTER_VIDEO_ENC,
870 .dst = MSM_BUS_SLAVE_EBI_CH0,
871 .ab = 121634816,
872 .ib = 973078528,
873 },
874 {
875 .src = MSM_BUS_MASTER_VIDEO_DEC,
876 .dst = MSM_BUS_SLAVE_EBI_CH0,
877 .ab = 155189248,
878 .ib = 620756992,
879 },
880 {
881 .src = MSM_BUS_MASTER_AMPSS_M0,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 1750000,
884 .ib = 7000000,
885 },
886 {
887 .src = MSM_BUS_MASTER_AMPSS_M0,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 1750000,
890 .ib = 7000000,
891 },
892};
893static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
894 {
895 .src = MSM_BUS_MASTER_VIDEO_ENC,
896 .dst = MSM_BUS_SLAVE_EBI_CH0,
897 .ab = 372244480,
898 .ib = 2560000000U,
899 },
900 {
901 .src = MSM_BUS_MASTER_VIDEO_DEC,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 501219328,
904 .ib = 2560000000U,
905 },
906 {
907 .src = MSM_BUS_MASTER_AMPSS_M0,
908 .dst = MSM_BUS_SLAVE_EBI_CH0,
909 .ab = 2500000,
910 .ib = 5000000,
911 },
912 {
913 .src = MSM_BUS_MASTER_AMPSS_M0,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 2500000,
916 .ib = 5000000,
917 },
918};
919static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
920 {
921 .src = MSM_BUS_MASTER_VIDEO_ENC,
922 .dst = MSM_BUS_SLAVE_EBI_CH0,
923 .ab = 222298112,
924 .ib = 2560000000U,
925 },
926 {
927 .src = MSM_BUS_MASTER_VIDEO_DEC,
928 .dst = MSM_BUS_SLAVE_EBI_CH0,
929 .ab = 330301440,
930 .ib = 2560000000U,
931 },
932 {
933 .src = MSM_BUS_MASTER_AMPSS_M0,
934 .dst = MSM_BUS_SLAVE_EBI_CH0,
935 .ab = 2500000,
936 .ib = 700000000,
937 },
938 {
939 .src = MSM_BUS_MASTER_AMPSS_M0,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 2500000,
942 .ib = 10000000,
943 },
944};
945static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
946 {
947 .src = MSM_BUS_MASTER_VIDEO_ENC,
948 .dst = MSM_BUS_SLAVE_EBI_CH0,
949 .ab = 222298112,
950 .ib = 3522000000U,
951 },
952 {
953 .src = MSM_BUS_MASTER_VIDEO_DEC,
954 .dst = MSM_BUS_SLAVE_EBI_CH0,
955 .ab = 330301440,
956 .ib = 3522000000U,
957 },
958 {
959 .src = MSM_BUS_MASTER_AMPSS_M0,
960 .dst = MSM_BUS_SLAVE_EBI_CH0,
961 .ab = 2500000,
962 .ib = 700000000,
963 },
964 {
965 .src = MSM_BUS_MASTER_AMPSS_M0,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 2500000,
968 .ib = 10000000,
969 },
970};
971static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
972 {
973 .src = MSM_BUS_MASTER_VIDEO_ENC,
974 .dst = MSM_BUS_SLAVE_EBI_CH0,
975 .ab = 222298112,
976 .ib = 3522000000U,
977 },
978 {
979 .src = MSM_BUS_MASTER_VIDEO_DEC,
980 .dst = MSM_BUS_SLAVE_EBI_CH0,
981 .ab = 330301440,
982 .ib = 3522000000U,
983 },
984 {
985 .src = MSM_BUS_MASTER_AMPSS_M0,
986 .dst = MSM_BUS_SLAVE_EBI_CH0,
987 .ab = 2500000,
988 .ib = 700000000,
989 },
990 {
991 .src = MSM_BUS_MASTER_AMPSS_M0,
992 .dst = MSM_BUS_SLAVE_EBI_CH0,
993 .ab = 2500000,
994 .ib = 10000000,
995 },
996};
997
998static struct msm_bus_paths vidc_pro_bus_client_config[] = {
999 {
1000 ARRAY_SIZE(vidc_pro_init_vectors),
1001 vidc_pro_init_vectors,
1002 },
1003 {
1004 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
1005 vidc_pro_venc_vga_vectors,
1006 },
1007 {
1008 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1009 vidc_pro_vdec_vga_vectors,
1010 },
1011 {
1012 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1013 vidc_pro_venc_720p_vectors,
1014 },
1015 {
1016 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1017 vidc_pro_vdec_720p_vectors,
1018 },
1019 {
1020 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1021 vidc_pro_venc_1080p_vectors,
1022 },
1023 {
1024 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1025 vidc_pro_vdec_1080p_vectors,
1026 },
1027 {
1028 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1029 vidc_pro_venc_1080p_turbo_vectors,
1030 },
1031 {
1032 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1033 vidc_pro_vdec_1080p_turbo_vectors,
1034 },
1035};
1036
1037static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1038 vidc_pro_bus_client_config,
1039 ARRAY_SIZE(vidc_bus_client_config),
1040 .name = "vidc",
1041};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001042#endif
1043
Mona Hossain9c430e32011-07-27 11:04:47 -07001044#ifdef CONFIG_HW_RANDOM_MSM
1045/* PRNG device */
1046#define MSM_PRNG_PHYS 0x1A500000
1047static struct resource rng_resources = {
1048 .flags = IORESOURCE_MEM,
1049 .start = MSM_PRNG_PHYS,
1050 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1051};
1052
1053struct platform_device msm_device_rng = {
1054 .name = "msm_rng",
1055 .id = 0,
1056 .num_resources = 1,
1057 .resource = &rng_resources,
1058};
1059#endif
1060
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061#define MSM_VIDC_BASE_PHYS 0x04400000
1062#define MSM_VIDC_BASE_SIZE 0x00100000
1063
1064static struct resource msm_device_vidc_resources[] = {
1065 {
1066 .start = MSM_VIDC_BASE_PHYS,
1067 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1068 .flags = IORESOURCE_MEM,
1069 },
1070 {
1071 .start = VCODEC_IRQ,
1072 .end = VCODEC_IRQ,
1073 .flags = IORESOURCE_IRQ,
1074 },
1075};
1076
Arun Menon8ef6d5a2013-01-04 21:20:26 -08001077int64_t vidc_v4l2_ns_iommu_mapping[] = {-1, -1};
1078int64_t vidc_v4l2_cp_iommu_mapping[] = {-1, -1};
1079int64_t *vidc_v4l2_iommu_mappings[] = {
1080 [MSM_VIDC_V4L2_IOMMU_MAP_NS] = vidc_v4l2_ns_iommu_mapping,
1081 [MSM_VIDC_V4L2_IOMMU_MAP_CP] = vidc_v4l2_cp_iommu_mapping,
1082};
1083
1084int64_t vidc_v4l2_load_1[] = {-1, -1};
1085int64_t vidc_v4l2_load_2[] = {-1, -1};
1086int64_t *vidc_v4l2_load_table[] = {
1087 vidc_v4l2_load_1,
1088 vidc_v4l2_load_2,
1089};
1090
1091static struct msm_vidc_v4l2_platform_data vidc_v4l2_plaform_data = {
1092 .iommu_table = vidc_v4l2_iommu_mappings,
1093 .num_iommu_table = 2,
1094 .load_table = vidc_v4l2_load_table,
1095 .num_load_table = 2,
1096};
1097
1098struct platform_device msm_device_vidc_v4l2 = {
1099 .name = "msm_vidc_v4l2",
1100 .id = 0,
1101 .num_resources = 0,
1102 .dev = {
1103 .platform_data = &vidc_v4l2_plaform_data,
1104 },
1105};
1106
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001107struct msm_vidc_platform_data vidc_platform_data = {
1108#ifdef CONFIG_MSM_BUS_SCALING
1109 .vidc_bus_client_pdata = &vidc_bus_client_data,
1110#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001111#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001112 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001113 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001114 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001115#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001116 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001117 .enable_ion = 0,
1118#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001119 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301120 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001121 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301122 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001123};
1124
1125struct platform_device msm_device_vidc = {
1126 .name = "msm_vidc",
1127 .id = 0,
1128 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1129 .resource = msm_device_vidc_resources,
1130 .dev = {
1131 .platform_data = &vidc_platform_data,
1132 },
1133};
1134
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001135#define MSM_SDC1_BASE 0x12400000
1136#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1137#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1138#define MSM_SDC2_BASE 0x12140000
1139#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1140#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141#define MSM_SDC3_BASE 0x12180000
1142#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1143#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1144#define MSM_SDC4_BASE 0x121C0000
1145#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1146#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1147#define MSM_SDC5_BASE 0x12200000
1148#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1149#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1150
1151static struct resource resources_sdc1[] = {
1152 {
1153 .name = "core_mem",
1154 .flags = IORESOURCE_MEM,
1155 .start = MSM_SDC1_BASE,
1156 .end = MSM_SDC1_DML_BASE - 1,
1157 },
1158 {
1159 .name = "core_irq",
1160 .flags = IORESOURCE_IRQ,
1161 .start = SDC1_IRQ_0,
1162 .end = SDC1_IRQ_0
1163 },
1164#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1165 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301166 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001167 .start = MSM_SDC1_DML_BASE,
1168 .end = MSM_SDC1_BAM_BASE - 1,
1169 .flags = IORESOURCE_MEM,
1170 },
1171 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301172 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001173 .start = MSM_SDC1_BAM_BASE,
1174 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1175 .flags = IORESOURCE_MEM,
1176 },
1177 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301178 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001179 .start = SDC1_BAM_IRQ,
1180 .end = SDC1_BAM_IRQ,
1181 .flags = IORESOURCE_IRQ,
1182 },
1183#endif
1184};
1185
1186static struct resource resources_sdc2[] = {
1187 {
1188 .name = "core_mem",
1189 .flags = IORESOURCE_MEM,
1190 .start = MSM_SDC2_BASE,
1191 .end = MSM_SDC2_DML_BASE - 1,
1192 },
1193 {
1194 .name = "core_irq",
1195 .flags = IORESOURCE_IRQ,
1196 .start = SDC2_IRQ_0,
1197 .end = SDC2_IRQ_0
1198 },
1199#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1200 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301201 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202 .start = MSM_SDC2_DML_BASE,
1203 .end = MSM_SDC2_BAM_BASE - 1,
1204 .flags = IORESOURCE_MEM,
1205 },
1206 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301207 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208 .start = MSM_SDC2_BAM_BASE,
1209 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1210 .flags = IORESOURCE_MEM,
1211 },
1212 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301213 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001214 .start = SDC2_BAM_IRQ,
1215 .end = SDC2_BAM_IRQ,
1216 .flags = IORESOURCE_IRQ,
1217 },
1218#endif
1219};
1220
1221static struct resource resources_sdc3[] = {
1222 {
1223 .name = "core_mem",
1224 .flags = IORESOURCE_MEM,
1225 .start = MSM_SDC3_BASE,
1226 .end = MSM_SDC3_DML_BASE - 1,
1227 },
1228 {
1229 .name = "core_irq",
1230 .flags = IORESOURCE_IRQ,
1231 .start = SDC3_IRQ_0,
1232 .end = SDC3_IRQ_0
1233 },
1234#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1235 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301236 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001237 .start = MSM_SDC3_DML_BASE,
1238 .end = MSM_SDC3_BAM_BASE - 1,
1239 .flags = IORESOURCE_MEM,
1240 },
1241 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301242 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001243 .start = MSM_SDC3_BAM_BASE,
1244 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1245 .flags = IORESOURCE_MEM,
1246 },
1247 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301248 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001249 .start = SDC3_BAM_IRQ,
1250 .end = SDC3_BAM_IRQ,
1251 .flags = IORESOURCE_IRQ,
1252 },
1253#endif
1254};
1255
1256static struct resource resources_sdc4[] = {
1257 {
1258 .name = "core_mem",
1259 .flags = IORESOURCE_MEM,
1260 .start = MSM_SDC4_BASE,
1261 .end = MSM_SDC4_DML_BASE - 1,
1262 },
1263 {
1264 .name = "core_irq",
1265 .flags = IORESOURCE_IRQ,
1266 .start = SDC4_IRQ_0,
1267 .end = SDC4_IRQ_0
1268 },
1269#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1270 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301271 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001272 .start = MSM_SDC4_DML_BASE,
1273 .end = MSM_SDC4_BAM_BASE - 1,
1274 .flags = IORESOURCE_MEM,
1275 },
1276 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301277 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001278 .start = MSM_SDC4_BAM_BASE,
1279 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1280 .flags = IORESOURCE_MEM,
1281 },
1282 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301283 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001284 .start = SDC4_BAM_IRQ,
1285 .end = SDC4_BAM_IRQ,
1286 .flags = IORESOURCE_IRQ,
1287 },
1288#endif
1289};
1290
1291static struct resource resources_sdc5[] = {
1292 {
1293 .name = "core_mem",
1294 .flags = IORESOURCE_MEM,
1295 .start = MSM_SDC5_BASE,
1296 .end = MSM_SDC5_DML_BASE - 1,
1297 },
1298 {
1299 .name = "core_irq",
1300 .flags = IORESOURCE_IRQ,
1301 .start = SDC5_IRQ_0,
1302 .end = SDC5_IRQ_0
1303 },
1304#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1305 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301306 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001307 .start = MSM_SDC5_DML_BASE,
1308 .end = MSM_SDC5_BAM_BASE - 1,
1309 .flags = IORESOURCE_MEM,
1310 },
1311 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301312 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001313 .start = MSM_SDC5_BAM_BASE,
1314 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1315 .flags = IORESOURCE_MEM,
1316 },
1317 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301318 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001319 .start = SDC5_BAM_IRQ,
1320 .end = SDC5_BAM_IRQ,
1321 .flags = IORESOURCE_IRQ,
1322 },
1323#endif
1324};
1325
1326struct platform_device msm_device_sdc1 = {
1327 .name = "msm_sdcc",
1328 .id = 1,
1329 .num_resources = ARRAY_SIZE(resources_sdc1),
1330 .resource = resources_sdc1,
1331 .dev = {
1332 .coherent_dma_mask = 0xffffffff,
1333 },
1334};
1335
1336struct platform_device msm_device_sdc2 = {
1337 .name = "msm_sdcc",
1338 .id = 2,
1339 .num_resources = ARRAY_SIZE(resources_sdc2),
1340 .resource = resources_sdc2,
1341 .dev = {
1342 .coherent_dma_mask = 0xffffffff,
1343 },
1344};
1345
1346struct platform_device msm_device_sdc3 = {
1347 .name = "msm_sdcc",
1348 .id = 3,
1349 .num_resources = ARRAY_SIZE(resources_sdc3),
1350 .resource = resources_sdc3,
1351 .dev = {
1352 .coherent_dma_mask = 0xffffffff,
1353 },
1354};
1355
1356struct platform_device msm_device_sdc4 = {
1357 .name = "msm_sdcc",
1358 .id = 4,
1359 .num_resources = ARRAY_SIZE(resources_sdc4),
1360 .resource = resources_sdc4,
1361 .dev = {
1362 .coherent_dma_mask = 0xffffffff,
1363 },
1364};
1365
1366struct platform_device msm_device_sdc5 = {
1367 .name = "msm_sdcc",
1368 .id = 5,
1369 .num_resources = ARRAY_SIZE(resources_sdc5),
1370 .resource = resources_sdc5,
1371 .dev = {
1372 .coherent_dma_mask = 0xffffffff,
1373 },
1374};
1375
Stephen Boydeb819882011-08-29 14:46:30 -07001376static struct resource msm_8960_q6_lpass_resources[] = {
1377 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001378 .start = 0x28800000,
1379 .end = 0x28800000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001380 .flags = IORESOURCE_MEM,
1381 },
Stephen Boyda1cf76b2012-06-13 12:05:35 -07001382 {
1383 .start = LPASS_Q6SS_WDOG_EXPIRED,
1384 .end = LPASS_Q6SS_WDOG_EXPIRED,
1385 .flags = IORESOURCE_IRQ,
1386 },
Stephen Boydeb819882011-08-29 14:46:30 -07001387};
1388
1389static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1390 .strap_tcm_base = 0x01460000,
1391 .strap_ahb_upper = 0x00290000,
1392 .strap_ahb_lower = 0x00000280,
Stephen Boydbdb53f32012-06-05 18:39:47 -07001393 .aclk_reg = MSM_CLK_CTL_BASE + 0x23A0,
Stephen Boydeb819882011-08-29 14:46:30 -07001394 .name = "q6",
1395 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001396 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001397};
1398
1399struct platform_device msm_8960_q6_lpass = {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001400 .name = "pil-q6v4-lpass",
1401 .id = -1,
Stephen Boydeb819882011-08-29 14:46:30 -07001402 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1403 .resource = msm_8960_q6_lpass_resources,
1404 .dev.platform_data = &msm_8960_q6_lpass_data,
1405};
1406
Stephen Boydbdb53f32012-06-05 18:39:47 -07001407static struct resource msm_8960_q6_mss_resources[] = {
Stephen Boydeb819882011-08-29 14:46:30 -07001408 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001409 .start = 0x08800000,
1410 .end = 0x08800000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001411 .flags = IORESOURCE_MEM,
1412 },
1413 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001414 .start = 0x00900000,
1415 .end = 0x00900000 + SZ_16K - 1,
1416 .flags = IORESOURCE_MEM,
1417 },
1418 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001419 .start = 0x08B00000,
1420 .end = 0x08B00000 + SZ_256 - 1,
1421 .flags = IORESOURCE_MEM,
1422 },
1423 {
Stephen Boyd2efa9962012-06-12 14:20:12 -07001424 .start = 0x08882000,
1425 .end = 0x08882000 + SZ_256 - 1,
1426 .flags = IORESOURCE_MEM,
1427 },
1428 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001429 .start = 0x08900000,
1430 .end = 0x08900000 + SZ_256 - 1,
Stephen Boydeb819882011-08-29 14:46:30 -07001431 .flags = IORESOURCE_MEM,
1432 },
Stephen Boyd2efa9962012-06-12 14:20:12 -07001433 {
1434 .start = 0x08982000,
1435 .end = 0x08982000 + SZ_256 - 1,
1436 .flags = IORESOURCE_MEM,
1437 },
1438 {
1439 .start = Q6FW_WDOG_EXPIRED_IRQ,
1440 .end = Q6FW_WDOG_EXPIRED_IRQ,
1441 .flags = IORESOURCE_IRQ,
1442 },
1443 {
1444 .start = Q6SW_WDOG_EXPIRED_IRQ,
1445 .end = Q6SW_WDOG_EXPIRED_IRQ,
1446 .flags = IORESOURCE_IRQ,
1447 },
Stephen Boydeb819882011-08-29 14:46:30 -07001448};
1449
Stephen Boydbdb53f32012-06-05 18:39:47 -07001450static struct pil_q6v4_pdata msm_8960_q6_mss_data[2] = {
Stephen Boydeb819882011-08-29 14:46:30 -07001451 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001452 .strap_tcm_base = 0x00400000,
1453 .strap_ahb_upper = 0x00090000,
1454 .strap_ahb_lower = 0x00000080,
1455 .aclk_reg = MSM_CLK_CTL_BASE + 0x2C6C,
1456 .jtag_clk_reg = MSM_CLK_CTL_BASE + 0x2044,
1457 .name = "modem_fw",
Stephen Boydbdb53f32012-06-05 18:39:47 -07001458 .pas_id = PAS_MODEM_FW,
1459 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001460 },
1461 {
Stephen Boydbdb53f32012-06-05 18:39:47 -07001462 .strap_tcm_base = 0x00420000,
1463 .strap_ahb_upper = 0x00090000,
1464 .strap_ahb_lower = 0x00000080,
1465 .aclk_reg = MSM_CLK_CTL_BASE + 0x2040,
1466 .jtag_clk_reg = MSM_CLK_CTL_BASE + 0x2C68,
1467 .name = "modem",
Stephen Boydbdb53f32012-06-05 18:39:47 -07001468 .pas_id = PAS_MODEM_SW,
1469 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
1470 }
Stephen Boydeb819882011-08-29 14:46:30 -07001471};
1472
Stephen Boydbdb53f32012-06-05 18:39:47 -07001473struct platform_device msm_8960_q6_mss = {
1474 .name = "pil-q6v4-modem",
1475 .id = -1,
1476 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_resources),
1477 .resource = msm_8960_q6_mss_resources,
1478 .dev.platform_data = msm_8960_q6_mss_data,
Stephen Boydeb819882011-08-29 14:46:30 -07001479};
1480
Stephen Boyd322a9922011-09-20 01:05:54 -07001481static struct resource msm_8960_riva_resources[] = {
1482 {
1483 .start = 0x03204000,
1484 .end = 0x03204000 + SZ_256 - 1,
1485 .flags = IORESOURCE_MEM,
1486 },
Stephen Boydfdec00d2012-05-10 17:04:49 -07001487 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001488 .start = 0x00900000,
1489 .end = 0x00900000 + SZ_16K - 1,
1490 .flags = IORESOURCE_MEM,
1491 },
1492 {
Stephen Boydfdec00d2012-05-10 17:04:49 -07001493 .start = RIVA_APSS_WDOG_BITE_RESET_RDY_IRQ,
1494 .end = RIVA_APSS_WDOG_BITE_RESET_RDY_IRQ,
1495 .flags = IORESOURCE_IRQ,
1496 },
Stephen Boyd322a9922011-09-20 01:05:54 -07001497};
1498
1499struct platform_device msm_8960_riva = {
1500 .name = "pil_riva",
1501 .id = -1,
1502 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1503 .resource = msm_8960_riva_resources,
1504};
1505
Stephen Boydd89eebe2011-09-28 23:28:11 -07001506struct platform_device msm_pil_tzapps = {
1507 .name = "pil_tzapps",
1508 .id = -1,
1509};
1510
Stephen Boydf169b4b2012-05-10 17:55:55 -07001511static struct resource msm_pil_dsps_resources[] = {
1512 {
Stephen Boyde24edf52012-07-12 17:46:19 -07001513 .start = 0x00900000,
1514 .end = 0x00900000 + SZ_16K - 1,
1515 .flags = IORESOURCE_MEM,
1516 },
1517 {
Stephen Boydf169b4b2012-05-10 17:55:55 -07001518 .start = PPSS_WDOG_TIMER_IRQ,
1519 .end = PPSS_WDOG_TIMER_IRQ,
1520 .flags = IORESOURCE_IRQ,
1521 },
1522 {
1523 .start = 0x12080000,
1524 .end = 0x12080000 + SZ_8K - 1,
1525 .flags = IORESOURCE_MEM,
1526 },
1527};
1528
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001529struct platform_device msm_pil_dsps = {
Stephen Boydf169b4b2012-05-10 17:55:55 -07001530 .name = "pil_dsps",
1531 .id = -1,
1532 .resource = msm_pil_dsps_resources,
1533 .num_resources = ARRAY_SIZE(msm_pil_dsps_resources),
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001534 .dev.platform_data = "dsps",
1535};
1536
Stephen Boyd7b973de2012-03-09 12:26:16 -08001537struct platform_device msm_pil_vidc = {
1538 .name = "pil_vidc",
1539 .id = -1,
1540};
1541
Eric Holmberg023d25c2012-03-01 12:27:55 -07001542static struct resource smd_resource[] = {
1543 {
1544 .name = "a9_m2a_0",
1545 .start = INT_A9_M2A_0,
1546 .flags = IORESOURCE_IRQ,
1547 },
1548 {
1549 .name = "a9_m2a_5",
1550 .start = INT_A9_M2A_5,
1551 .flags = IORESOURCE_IRQ,
1552 },
1553 {
1554 .name = "adsp_a11",
1555 .start = INT_ADSP_A11,
1556 .flags = IORESOURCE_IRQ,
1557 },
1558 {
1559 .name = "adsp_a11_smsm",
1560 .start = INT_ADSP_A11_SMSM,
1561 .flags = IORESOURCE_IRQ,
1562 },
1563 {
1564 .name = "dsps_a11",
1565 .start = INT_DSPS_A11,
1566 .flags = IORESOURCE_IRQ,
1567 },
1568 {
1569 .name = "dsps_a11_smsm",
1570 .start = INT_DSPS_A11_SMSM,
1571 .flags = IORESOURCE_IRQ,
1572 },
1573 {
1574 .name = "wcnss_a11",
1575 .start = INT_WCNSS_A11,
1576 .flags = IORESOURCE_IRQ,
1577 },
1578 {
1579 .name = "wcnss_a11_smsm",
1580 .start = INT_WCNSS_A11_SMSM,
1581 .flags = IORESOURCE_IRQ,
1582 },
1583};
1584
1585static struct smd_subsystem_config smd_config_list[] = {
1586 {
1587 .irq_config_id = SMD_MODEM,
1588 .subsys_name = "modem",
1589 .edge = SMD_APPS_MODEM,
1590
1591 .smd_int.irq_name = "a9_m2a_0",
1592 .smd_int.flags = IRQF_TRIGGER_RISING,
1593 .smd_int.irq_id = -1,
1594 .smd_int.device_name = "smd_dev",
1595 .smd_int.dev_id = 0,
1596 .smd_int.out_bit_pos = 1 << 3,
1597 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1598 .smd_int.out_offset = 0x8,
1599
1600 .smsm_int.irq_name = "a9_m2a_5",
1601 .smsm_int.flags = IRQF_TRIGGER_RISING,
1602 .smsm_int.irq_id = -1,
1603 .smsm_int.device_name = "smd_smsm",
1604 .smsm_int.dev_id = 0,
1605 .smsm_int.out_bit_pos = 1 << 4,
1606 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1607 .smsm_int.out_offset = 0x8,
1608 },
1609 {
1610 .irq_config_id = SMD_Q6,
Stephen Boyd77db8bb2012-06-27 15:15:16 -07001611 .subsys_name = "adsp",
Eric Holmberg023d25c2012-03-01 12:27:55 -07001612 .edge = SMD_APPS_QDSP,
1613
1614 .smd_int.irq_name = "adsp_a11",
1615 .smd_int.flags = IRQF_TRIGGER_RISING,
1616 .smd_int.irq_id = -1,
1617 .smd_int.device_name = "smd_dev",
1618 .smd_int.dev_id = 0,
1619 .smd_int.out_bit_pos = 1 << 15,
1620 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1621 .smd_int.out_offset = 0x8,
1622
1623 .smsm_int.irq_name = "adsp_a11_smsm",
1624 .smsm_int.flags = IRQF_TRIGGER_RISING,
1625 .smsm_int.irq_id = -1,
1626 .smsm_int.device_name = "smd_smsm",
1627 .smsm_int.dev_id = 0,
1628 .smsm_int.out_bit_pos = 1 << 14,
1629 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1630 .smsm_int.out_offset = 0x8,
1631 },
1632 {
1633 .irq_config_id = SMD_DSPS,
1634 .subsys_name = "dsps",
1635 .edge = SMD_APPS_DSPS,
1636
1637 .smd_int.irq_name = "dsps_a11",
1638 .smd_int.flags = IRQF_TRIGGER_RISING,
1639 .smd_int.irq_id = -1,
1640 .smd_int.device_name = "smd_dev",
1641 .smd_int.dev_id = 0,
1642 .smd_int.out_bit_pos = 1,
1643 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1644 .smd_int.out_offset = 0x4080,
1645
1646 .smsm_int.irq_name = "dsps_a11_smsm",
1647 .smsm_int.flags = IRQF_TRIGGER_RISING,
1648 .smsm_int.irq_id = -1,
1649 .smsm_int.device_name = "smd_smsm",
1650 .smsm_int.dev_id = 0,
1651 .smsm_int.out_bit_pos = 1,
1652 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1653 .smsm_int.out_offset = 0x4094,
1654 },
1655 {
1656 .irq_config_id = SMD_WCNSS,
1657 .subsys_name = "wcnss",
1658 .edge = SMD_APPS_WCNSS,
1659
1660 .smd_int.irq_name = "wcnss_a11",
1661 .smd_int.flags = IRQF_TRIGGER_RISING,
1662 .smd_int.irq_id = -1,
1663 .smd_int.device_name = "smd_dev",
1664 .smd_int.dev_id = 0,
1665 .smd_int.out_bit_pos = 1 << 25,
1666 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1667 .smd_int.out_offset = 0x8,
1668
1669 .smsm_int.irq_name = "wcnss_a11_smsm",
1670 .smsm_int.flags = IRQF_TRIGGER_RISING,
1671 .smsm_int.irq_id = -1,
1672 .smsm_int.device_name = "smd_smsm",
1673 .smsm_int.dev_id = 0,
1674 .smsm_int.out_bit_pos = 1 << 23,
1675 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1676 .smsm_int.out_offset = 0x8,
1677 },
1678};
1679
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001680static struct smd_subsystem_restart_config smd_ssr_config = {
1681 .disable_smsm_reset_handshake = 1,
1682};
1683
Eric Holmberg023d25c2012-03-01 12:27:55 -07001684static struct smd_platform smd_platform_data = {
1685 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1686 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001687 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001688};
1689
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001690struct platform_device msm_device_smd = {
1691 .name = "msm_smd",
1692 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001693 .resource = smd_resource,
1694 .num_resources = ARRAY_SIZE(smd_resource),
1695 .dev = {
1696 .platform_data = &smd_platform_data,
1697 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001698};
1699
1700struct platform_device msm_device_bam_dmux = {
1701 .name = "BAM_RMNT",
1702 .id = -1,
1703};
1704
Anji Jonnalaf91d8972013-02-26 17:55:50 +05301705static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
1706 .base_addr = MSM_ACC0_BASE + 0x08,
1707 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
1708 .mask = 1UL << 13,
1709};
1710struct platform_device msm8960_cpu_slp_status = {
1711 .name = "cpu_slp_status",
1712 .id = -1,
1713 .dev = {
1714 .platform_data = &msm_pm_slp_sts_data,
1715 },
1716};
1717
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001718static struct msm_watchdog_pdata msm_watchdog_pdata = {
1719 .pet_time = 10000,
1720 .bark_time = 11000,
1721 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001722 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1723};
1724
1725static struct resource msm_watchdog_resources[] = {
1726 {
1727 .start = WDT0_ACCSCSSNBARK_INT,
1728 .end = WDT0_ACCSCSSNBARK_INT,
1729 .flags = IORESOURCE_IRQ,
1730 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001731};
1732
1733struct platform_device msm8960_device_watchdog = {
1734 .name = "msm_watchdog",
1735 .id = -1,
1736 .dev = {
1737 .platform_data = &msm_watchdog_pdata,
1738 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001739 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1740 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001741};
1742
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001743static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001744 {
1745 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001746 .flags = IORESOURCE_IRQ,
1747 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001748 {
1749 .start = 0x18320000,
1750 .end = 0x18320000 + SZ_1M - 1,
1751 .flags = IORESOURCE_MEM,
1752 },
1753};
1754
1755static struct msm_dmov_pdata msm_dmov_pdata = {
1756 .sd = 1,
1757 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001758};
1759
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001760struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001761 .name = "msm_dmov",
1762 .id = -1,
1763 .resource = msm_dmov_resource,
1764 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001765 .dev = {
1766 .platform_data = &msm_dmov_pdata,
1767 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001768};
1769
1770static struct platform_device *msm_sdcc_devices[] __initdata = {
1771 &msm_device_sdc1,
1772 &msm_device_sdc2,
1773 &msm_device_sdc3,
1774 &msm_device_sdc4,
1775 &msm_device_sdc5,
1776};
1777
1778int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1779{
1780 struct platform_device *pdev;
1781
1782 if (controller < 1 || controller > 5)
1783 return -EINVAL;
1784
1785 pdev = msm_sdcc_devices[controller-1];
1786 pdev->dev.platform_data = plat;
1787 return platform_device_register(pdev);
1788}
1789
1790static struct resource resources_qup_i2c_gsbi4[] = {
1791 {
1792 .name = "gsbi_qup_i2c_addr",
1793 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001794 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001795 .flags = IORESOURCE_MEM,
1796 },
1797 {
1798 .name = "qup_phys_addr",
1799 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001800 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001801 .flags = IORESOURCE_MEM,
1802 },
1803 {
1804 .name = "qup_err_intr",
1805 .start = GSBI4_QUP_IRQ,
1806 .end = GSBI4_QUP_IRQ,
1807 .flags = IORESOURCE_IRQ,
1808 },
1809};
1810
1811struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1812 .name = "qup_i2c",
1813 .id = 4,
1814 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1815 .resource = resources_qup_i2c_gsbi4,
1816};
1817
1818static struct resource resources_qup_i2c_gsbi3[] = {
1819 {
1820 .name = "gsbi_qup_i2c_addr",
1821 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001822 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001823 .flags = IORESOURCE_MEM,
1824 },
1825 {
1826 .name = "qup_phys_addr",
1827 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001828 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001829 .flags = IORESOURCE_MEM,
1830 },
1831 {
1832 .name = "qup_err_intr",
1833 .start = GSBI3_QUP_IRQ,
1834 .end = GSBI3_QUP_IRQ,
1835 .flags = IORESOURCE_IRQ,
1836 },
1837};
1838
1839struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1840 .name = "qup_i2c",
1841 .id = 3,
1842 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1843 .resource = resources_qup_i2c_gsbi3,
1844};
1845
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001846static struct resource resources_qup_i2c_gsbi9[] = {
1847 {
1848 .name = "gsbi_qup_i2c_addr",
1849 .start = MSM_GSBI9_PHYS,
1850 .end = MSM_GSBI9_PHYS + 4 - 1,
1851 .flags = IORESOURCE_MEM,
1852 },
1853 {
1854 .name = "qup_phys_addr",
1855 .start = MSM_GSBI9_QUP_PHYS,
1856 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1857 .flags = IORESOURCE_MEM,
1858 },
1859 {
1860 .name = "qup_err_intr",
1861 .start = GSBI9_QUP_IRQ,
1862 .end = GSBI9_QUP_IRQ,
1863 .flags = IORESOURCE_IRQ,
1864 },
1865};
1866
1867struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1868 .name = "qup_i2c",
1869 .id = 0,
1870 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1871 .resource = resources_qup_i2c_gsbi9,
1872};
1873
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001874static struct resource resources_qup_i2c_gsbi10[] = {
1875 {
1876 .name = "gsbi_qup_i2c_addr",
1877 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001878 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879 .flags = IORESOURCE_MEM,
1880 },
1881 {
1882 .name = "qup_phys_addr",
1883 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001884 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001885 .flags = IORESOURCE_MEM,
1886 },
1887 {
1888 .name = "qup_err_intr",
1889 .start = GSBI10_QUP_IRQ,
1890 .end = GSBI10_QUP_IRQ,
1891 .flags = IORESOURCE_IRQ,
1892 },
1893};
1894
1895struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1896 .name = "qup_i2c",
1897 .id = 10,
1898 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1899 .resource = resources_qup_i2c_gsbi10,
1900};
1901
1902static struct resource resources_qup_i2c_gsbi12[] = {
1903 {
1904 .name = "gsbi_qup_i2c_addr",
1905 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001906 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001907 .flags = IORESOURCE_MEM,
1908 },
1909 {
1910 .name = "qup_phys_addr",
1911 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001912 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001913 .flags = IORESOURCE_MEM,
1914 },
1915 {
1916 .name = "qup_err_intr",
1917 .start = GSBI12_QUP_IRQ,
1918 .end = GSBI12_QUP_IRQ,
1919 .flags = IORESOURCE_IRQ,
1920 },
1921};
1922
1923struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1924 .name = "qup_i2c",
1925 .id = 12,
1926 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1927 .resource = resources_qup_i2c_gsbi12,
1928};
1929
1930#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001931static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001932 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001933 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301934 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001935 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301936 .flags = IORESOURCE_MEM,
1937 },
1938 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001939 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301940 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001941 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301942 .flags = IORESOURCE_MEM,
1943 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001944};
1945
Kevin Chanbb8ef862012-02-14 13:03:04 -08001946struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1947 .name = "msm_cam_i2c_mux",
1948 .id = 0,
1949 .resource = msm_cam_gsbi4_i2c_mux_resources,
1950 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1951};
Kevin Chanf6216f22011-10-25 18:40:11 -07001952
1953static struct resource msm_csiphy0_resources[] = {
1954 {
1955 .name = "csiphy",
1956 .start = 0x04800C00,
1957 .end = 0x04800C00 + SZ_1K - 1,
1958 .flags = IORESOURCE_MEM,
1959 },
1960 {
1961 .name = "csiphy",
1962 .start = CSIPHY_4LN_IRQ,
1963 .end = CSIPHY_4LN_IRQ,
1964 .flags = IORESOURCE_IRQ,
1965 },
1966};
1967
1968static struct resource msm_csiphy1_resources[] = {
1969 {
1970 .name = "csiphy",
1971 .start = 0x04801000,
1972 .end = 0x04801000 + SZ_1K - 1,
1973 .flags = IORESOURCE_MEM,
1974 },
1975 {
1976 .name = "csiphy",
1977 .start = MSM8960_CSIPHY_2LN_IRQ,
1978 .end = MSM8960_CSIPHY_2LN_IRQ,
1979 .flags = IORESOURCE_IRQ,
1980 },
1981};
1982
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001983static struct resource msm_csiphy2_resources[] = {
1984 {
1985 .name = "csiphy",
1986 .start = 0x04801400,
1987 .end = 0x04801400 + SZ_1K - 1,
1988 .flags = IORESOURCE_MEM,
1989 },
1990 {
1991 .name = "csiphy",
1992 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1993 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1994 .flags = IORESOURCE_IRQ,
1995 },
1996};
1997
Kevin Chanf6216f22011-10-25 18:40:11 -07001998struct platform_device msm8960_device_csiphy0 = {
1999 .name = "msm_csiphy",
2000 .id = 0,
2001 .resource = msm_csiphy0_resources,
2002 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
2003};
2004
2005struct platform_device msm8960_device_csiphy1 = {
2006 .name = "msm_csiphy",
2007 .id = 1,
2008 .resource = msm_csiphy1_resources,
2009 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
2010};
Kevin Chanc8b52e82011-10-25 23:20:21 -07002011
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002012struct platform_device msm8960_device_csiphy2 = {
2013 .name = "msm_csiphy",
2014 .id = 2,
2015 .resource = msm_csiphy2_resources,
2016 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
2017};
2018
Kevin Chanc8b52e82011-10-25 23:20:21 -07002019static struct resource msm_csid0_resources[] = {
2020 {
2021 .name = "csid",
2022 .start = 0x04800000,
2023 .end = 0x04800000 + SZ_1K - 1,
2024 .flags = IORESOURCE_MEM,
2025 },
2026 {
2027 .name = "csid",
2028 .start = CSI_0_IRQ,
2029 .end = CSI_0_IRQ,
2030 .flags = IORESOURCE_IRQ,
2031 },
2032};
2033
2034static struct resource msm_csid1_resources[] = {
2035 {
2036 .name = "csid",
2037 .start = 0x04800400,
2038 .end = 0x04800400 + SZ_1K - 1,
2039 .flags = IORESOURCE_MEM,
2040 },
2041 {
2042 .name = "csid",
2043 .start = CSI_1_IRQ,
2044 .end = CSI_1_IRQ,
2045 .flags = IORESOURCE_IRQ,
2046 },
2047};
2048
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002049static struct resource msm_csid2_resources[] = {
2050 {
2051 .name = "csid",
2052 .start = 0x04801800,
2053 .end = 0x04801800 + SZ_1K - 1,
2054 .flags = IORESOURCE_MEM,
2055 },
2056 {
2057 .name = "csid",
2058 .start = CSI_2_IRQ,
2059 .end = CSI_2_IRQ,
2060 .flags = IORESOURCE_IRQ,
2061 },
2062};
2063
Kevin Chanc8b52e82011-10-25 23:20:21 -07002064struct platform_device msm8960_device_csid0 = {
2065 .name = "msm_csid",
2066 .id = 0,
2067 .resource = msm_csid0_resources,
2068 .num_resources = ARRAY_SIZE(msm_csid0_resources),
2069};
2070
2071struct platform_device msm8960_device_csid1 = {
2072 .name = "msm_csid",
2073 .id = 1,
2074 .resource = msm_csid1_resources,
2075 .num_resources = ARRAY_SIZE(msm_csid1_resources),
2076};
Kevin Chane12c6672011-10-26 11:55:26 -07002077
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002078struct platform_device msm8960_device_csid2 = {
2079 .name = "msm_csid",
2080 .id = 2,
2081 .resource = msm_csid2_resources,
2082 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2083};
2084
Kevin Chane12c6672011-10-26 11:55:26 -07002085struct resource msm_ispif_resources[] = {
2086 {
2087 .name = "ispif",
2088 .start = 0x04800800,
2089 .end = 0x04800800 + SZ_1K - 1,
2090 .flags = IORESOURCE_MEM,
2091 },
2092 {
2093 .name = "ispif",
2094 .start = ISPIF_IRQ,
2095 .end = ISPIF_IRQ,
2096 .flags = IORESOURCE_IRQ,
2097 },
2098};
2099
2100struct platform_device msm8960_device_ispif = {
2101 .name = "msm_ispif",
2102 .id = 0,
2103 .resource = msm_ispif_resources,
2104 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2105};
Kevin Chan5827c552011-10-28 18:36:32 -07002106
2107static struct resource msm_vfe_resources[] = {
2108 {
2109 .name = "vfe32",
2110 .start = 0x04500000,
2111 .end = 0x04500000 + SZ_1M - 1,
2112 .flags = IORESOURCE_MEM,
2113 },
2114 {
2115 .name = "vfe32",
2116 .start = VFE_IRQ,
2117 .end = VFE_IRQ,
2118 .flags = IORESOURCE_IRQ,
2119 },
2120};
2121
2122struct platform_device msm8960_device_vfe = {
2123 .name = "msm_vfe",
2124 .id = 0,
2125 .resource = msm_vfe_resources,
2126 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2127};
Kevin Chana0853122011-11-07 19:48:44 -08002128
2129static struct resource msm_vpe_resources[] = {
2130 {
2131 .name = "vpe",
2132 .start = 0x05300000,
2133 .end = 0x05300000 + SZ_1M - 1,
2134 .flags = IORESOURCE_MEM,
2135 },
2136 {
2137 .name = "vpe",
2138 .start = VPE_IRQ,
2139 .end = VPE_IRQ,
2140 .flags = IORESOURCE_IRQ,
2141 },
2142};
2143
2144struct platform_device msm8960_device_vpe = {
2145 .name = "msm_vpe",
2146 .id = 0,
2147 .resource = msm_vpe_resources,
2148 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2149};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002150#endif
2151
Joel Nidera1261942011-09-12 16:30:09 +03002152#define MSM_TSIF0_PHYS (0x18200000)
2153#define MSM_TSIF1_PHYS (0x18201000)
2154#define MSM_TSIF_SIZE (0x200)
2155
2156#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2157 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2158#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2159 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2160#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2161 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2162#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2163 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2164#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2165 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2166#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2167 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2168#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2169 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2170#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2171 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2172
2173static const struct msm_gpio tsif0_gpios[] = {
2174 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2175 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2176 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2177 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2178};
2179
2180static const struct msm_gpio tsif1_gpios[] = {
2181 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2182 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2183 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2184 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2185};
2186
2187struct msm_tsif_platform_data tsif1_platform_data = {
2188 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2189 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002190 .tsif_pclk = "iface_clk",
2191 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002192};
2193
2194struct resource tsif1_resources[] = {
2195 [0] = {
2196 .flags = IORESOURCE_IRQ,
2197 .start = TSIF2_IRQ,
2198 .end = TSIF2_IRQ,
2199 },
2200 [1] = {
2201 .flags = IORESOURCE_MEM,
2202 .start = MSM_TSIF1_PHYS,
2203 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2204 },
2205 [2] = {
2206 .flags = IORESOURCE_DMA,
2207 .start = DMOV_TSIF_CHAN,
2208 .end = DMOV_TSIF_CRCI,
2209 },
2210};
2211
2212struct msm_tsif_platform_data tsif0_platform_data = {
2213 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2214 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002215 .tsif_pclk = "iface_clk",
2216 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002217};
2218struct resource tsif0_resources[] = {
2219 [0] = {
2220 .flags = IORESOURCE_IRQ,
2221 .start = TSIF1_IRQ,
2222 .end = TSIF1_IRQ,
2223 },
2224 [1] = {
2225 .flags = IORESOURCE_MEM,
2226 .start = MSM_TSIF0_PHYS,
2227 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2228 },
2229 [2] = {
2230 .flags = IORESOURCE_DMA,
2231 .start = DMOV_TSIF_CHAN,
2232 .end = DMOV_TSIF_CRCI,
2233 },
2234};
2235
2236struct platform_device msm_device_tsif[2] = {
2237 {
2238 .name = "msm_tsif",
2239 .id = 0,
2240 .num_resources = ARRAY_SIZE(tsif0_resources),
2241 .resource = tsif0_resources,
2242 .dev = {
2243 .platform_data = &tsif0_platform_data
2244 },
2245 },
2246 {
2247 .name = "msm_tsif",
2248 .id = 1,
2249 .num_resources = ARRAY_SIZE(tsif1_resources),
2250 .resource = tsif1_resources,
2251 .dev = {
2252 .platform_data = &tsif1_platform_data
2253 },
2254 }
2255};
2256
Jay Chokshi33c044a2011-12-07 13:05:40 -08002257static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002258 {
2259 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2260 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2261 .flags = IORESOURCE_MEM,
2262 },
2263};
2264
Jay Chokshi33c044a2011-12-07 13:05:40 -08002265struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002266 .name = "msm_ssbi",
2267 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002268 .resource = resources_ssbi_pmic,
2269 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002270};
2271
2272static struct resource resources_qup_spi_gsbi1[] = {
2273 {
2274 .name = "spi_base",
2275 .start = MSM_GSBI1_QUP_PHYS,
2276 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2277 .flags = IORESOURCE_MEM,
2278 },
2279 {
2280 .name = "gsbi_base",
2281 .start = MSM_GSBI1_PHYS,
2282 .end = MSM_GSBI1_PHYS + 4 - 1,
2283 .flags = IORESOURCE_MEM,
2284 },
2285 {
2286 .name = "spi_irq_in",
2287 .start = MSM8960_GSBI1_QUP_IRQ,
2288 .end = MSM8960_GSBI1_QUP_IRQ,
2289 .flags = IORESOURCE_IRQ,
2290 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002291 {
2292 .name = "spi_clk",
2293 .start = 9,
2294 .end = 9,
2295 .flags = IORESOURCE_IO,
2296 },
2297 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002298 .name = "spi_miso",
2299 .start = 7,
2300 .end = 7,
2301 .flags = IORESOURCE_IO,
2302 },
2303 {
2304 .name = "spi_mosi",
2305 .start = 6,
2306 .end = 6,
2307 .flags = IORESOURCE_IO,
2308 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002309 {
2310 .name = "spi_cs",
2311 .start = 8,
2312 .end = 8,
2313 .flags = IORESOURCE_IO,
2314 },
2315 {
2316 .name = "spi_cs1",
2317 .start = 14,
2318 .end = 14,
2319 .flags = IORESOURCE_IO,
2320 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321};
2322
2323struct platform_device msm8960_device_qup_spi_gsbi1 = {
2324 .name = "spi_qsd",
2325 .id = 0,
2326 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2327 .resource = resources_qup_spi_gsbi1,
2328};
2329
2330struct platform_device msm_pcm = {
2331 .name = "msm-pcm-dsp",
2332 .id = -1,
2333};
2334
Kiran Kandi5e809b02012-01-31 00:24:33 -08002335struct platform_device msm_multi_ch_pcm = {
2336 .name = "msm-multi-ch-pcm-dsp",
2337 .id = -1,
2338};
2339
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002340struct platform_device msm_lowlatency_pcm = {
2341 .name = "msm-lowlatency-pcm-dsp",
2342 .id = -1,
2343};
2344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002345struct platform_device msm_pcm_routing = {
2346 .name = "msm-pcm-routing",
2347 .id = -1,
2348};
2349
2350struct platform_device msm_cpudai0 = {
2351 .name = "msm-dai-q6",
2352 .id = 0x4000,
2353};
2354
2355struct platform_device msm_cpudai1 = {
2356 .name = "msm-dai-q6",
2357 .id = 0x4001,
2358};
2359
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002360struct platform_device msm8960_cpudai_slimbus_2_rx = {
2361 .name = "msm-dai-q6",
2362 .id = 0x4004,
2363};
2364
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002365struct platform_device msm8960_cpudai_slimbus_2_tx = {
2366 .name = "msm-dai-q6",
2367 .id = 0x4005,
2368};
2369
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002370struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002371 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002372 .id = 8,
2373};
2374
2375struct platform_device msm_cpudai_bt_rx = {
2376 .name = "msm-dai-q6",
2377 .id = 0x3000,
2378};
2379
2380struct platform_device msm_cpudai_bt_tx = {
2381 .name = "msm-dai-q6",
2382 .id = 0x3001,
2383};
2384
2385struct platform_device msm_cpudai_fm_rx = {
2386 .name = "msm-dai-q6",
2387 .id = 0x3004,
2388};
2389
2390struct platform_device msm_cpudai_fm_tx = {
2391 .name = "msm-dai-q6",
2392 .id = 0x3005,
2393};
2394
Helen Zeng0705a5f2011-10-14 15:29:52 -07002395struct platform_device msm_cpudai_incall_music_rx = {
2396 .name = "msm-dai-q6",
2397 .id = 0x8005,
2398};
2399
Helen Zenge3d716a2011-10-14 16:32:16 -07002400struct platform_device msm_cpudai_incall_record_rx = {
2401 .name = "msm-dai-q6",
2402 .id = 0x8004,
2403};
2404
2405struct platform_device msm_cpudai_incall_record_tx = {
2406 .name = "msm-dai-q6",
2407 .id = 0x8003,
2408};
2409
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002410/*
2411 * Machine specific data for AUX PCM Interface
2412 * which the driver will be unware of.
2413 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002414struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002415 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002416 .mode_8k = {
2417 .mode = AFE_PCM_CFG_MODE_PCM,
2418 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002419 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002420 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2421 .slot = 0,
2422 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002423 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002424 },
2425 .mode_16k = {
2426 .mode = AFE_PCM_CFG_MODE_PCM,
2427 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002428 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002429 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2430 .slot = 0,
2431 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjusto08d2aa52012-08-17 00:16:07 -07002432 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002433 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002434};
2435
2436struct platform_device msm_cpudai_auxpcm_rx = {
2437 .name = "msm-dai-q6",
2438 .id = 2,
2439 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002440 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002441 },
2442};
2443
2444struct platform_device msm_cpudai_auxpcm_tx = {
2445 .name = "msm-dai-q6",
2446 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002447 .dev = {
2448 .platform_data = &auxpcm_pdata,
2449 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002450};
2451
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002452struct platform_device msm_cpu_fe = {
2453 .name = "msm-dai-fe",
2454 .id = -1,
2455};
2456
2457struct platform_device msm_stub_codec = {
2458 .name = "msm-stub-codec",
2459 .id = 1,
2460};
2461
2462struct platform_device msm_voice = {
2463 .name = "msm-pcm-voice",
2464 .id = -1,
2465};
2466
2467struct platform_device msm_voip = {
2468 .name = "msm-voip-dsp",
2469 .id = -1,
2470};
2471
2472struct platform_device msm_lpa_pcm = {
2473 .name = "msm-pcm-lpa",
2474 .id = -1,
2475};
2476
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302477struct platform_device msm_compr_dsp = {
2478 .name = "msm-compr-dsp",
2479 .id = -1,
2480};
2481
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002482struct platform_device msm_pcm_hostless = {
2483 .name = "msm-pcm-hostless",
2484 .id = -1,
2485};
2486
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302487struct platform_device msm_cpudai_afe_01_rx = {
2488 .name = "msm-dai-q6",
2489 .id = 0xE0,
2490};
2491
2492struct platform_device msm_cpudai_afe_01_tx = {
2493 .name = "msm-dai-q6",
2494 .id = 0xF0,
2495};
2496
2497struct platform_device msm_cpudai_afe_02_rx = {
2498 .name = "msm-dai-q6",
2499 .id = 0xF1,
2500};
2501
2502struct platform_device msm_cpudai_afe_02_tx = {
2503 .name = "msm-dai-q6",
2504 .id = 0xE1,
2505};
2506
2507struct platform_device msm_pcm_afe = {
2508 .name = "msm-pcm-afe",
2509 .id = -1,
2510};
2511
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002512static struct fs_driver_data gfx2d0_fs_data = {
2513 .clks = (struct fs_clk_data[]){
2514 { .name = "core_clk" },
2515 { .name = "iface_clk" },
2516 { 0 }
2517 },
2518 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002519};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002521static struct fs_driver_data gfx2d1_fs_data = {
2522 .clks = (struct fs_clk_data[]){
2523 { .name = "core_clk" },
2524 { .name = "iface_clk" },
2525 { 0 }
2526 },
2527 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2528};
2529
2530static struct fs_driver_data gfx3d_fs_data = {
2531 .clks = (struct fs_clk_data[]){
2532 { .name = "core_clk", .reset_rate = 27000000 },
2533 { .name = "iface_clk" },
2534 { 0 }
2535 },
2536 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2537};
2538
Stephen Boyd9071e512012-12-05 14:01:17 -08002539static struct fs_driver_data gfx3d_fs_data_8960ab = {
2540 .clks = (struct fs_clk_data[]){
2541 { .name = "core_clk", .reset_rate = 27000000 },
2542 { .name = "iface_clk" },
2543 { .name = "bus_clk" },
2544 { 0 }
2545 },
2546 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2547 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2548};
2549
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002550static struct fs_driver_data ijpeg_fs_data = {
2551 .clks = (struct fs_clk_data[]){
2552 { .name = "core_clk" },
2553 { .name = "iface_clk" },
2554 { .name = "bus_clk" },
2555 { 0 }
2556 },
2557 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2558};
2559
2560static struct fs_driver_data mdp_fs_data = {
2561 .clks = (struct fs_clk_data[]){
2562 { .name = "core_clk" },
2563 { .name = "iface_clk" },
2564 { .name = "bus_clk" },
2565 { .name = "vsync_clk" },
2566 { .name = "lut_clk" },
2567 { .name = "tv_src_clk" },
2568 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002569 { .name = "reset1_clk" },
2570 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002571 { 0 }
2572 },
2573 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2574 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2575};
2576
2577static struct fs_driver_data rot_fs_data = {
2578 .clks = (struct fs_clk_data[]){
2579 { .name = "core_clk" },
2580 { .name = "iface_clk" },
2581 { .name = "bus_clk" },
2582 { 0 }
2583 },
2584 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2585};
2586
2587static struct fs_driver_data ved_fs_data = {
2588 .clks = (struct fs_clk_data[]){
2589 { .name = "core_clk" },
2590 { .name = "iface_clk" },
2591 { .name = "bus_clk" },
2592 { 0 }
2593 },
2594 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2595 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2596};
2597
Matt Wagantall231cb1b2012-11-09 16:03:59 -08002598static struct fs_driver_data ved_fs_data_8960ab = {
2599 .clks = (struct fs_clk_data[]){
2600 { .name = "core_clk" },
2601 { .name = "iface_clk" },
2602 { .name = "bus_clk" },
2603 { 0 }
2604 },
2605 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2606 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2607};
2608
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002609static struct fs_driver_data vfe_fs_data = {
2610 .clks = (struct fs_clk_data[]){
2611 { .name = "core_clk" },
2612 { .name = "iface_clk" },
2613 { .name = "bus_clk" },
2614 { 0 }
2615 },
2616 .bus_port0 = MSM_BUS_MASTER_VFE,
2617};
2618
2619static struct fs_driver_data vpe_fs_data = {
2620 .clks = (struct fs_clk_data[]){
2621 { .name = "core_clk" },
2622 { .name = "iface_clk" },
2623 { .name = "bus_clk" },
2624 { 0 }
2625 },
2626 .bus_port0 = MSM_BUS_MASTER_VPE,
2627};
2628
2629struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002630 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002631 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002632 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002633 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2634 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002635 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2636 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2637 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002638 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002639};
2640unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002641
Stephen Boyd913c29d2012-10-25 11:46:04 -07002642struct platform_device *msm8960ab_footswitch[] __initdata = {
2643 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2644 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2645 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2646 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2647 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd9071e512012-12-05 14:01:17 -08002648 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall231cb1b2012-11-09 16:03:59 -08002649 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd913c29d2012-10-25 11:46:04 -07002650};
2651unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2652
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002653#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002654static struct msm_bus_vectors rotator_init_vectors[] = {
2655 {
2656 .src = MSM_BUS_MASTER_ROTATOR,
2657 .dst = MSM_BUS_SLAVE_EBI_CH0,
2658 .ab = 0,
2659 .ib = 0,
2660 },
2661};
2662
2663static struct msm_bus_vectors rotator_ui_vectors[] = {
2664 {
2665 .src = MSM_BUS_MASTER_ROTATOR,
2666 .dst = MSM_BUS_SLAVE_EBI_CH0,
2667 .ab = (1024 * 600 * 4 * 2 * 60),
2668 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2669 },
2670};
2671
2672static struct msm_bus_vectors rotator_vga_vectors[] = {
2673 {
2674 .src = MSM_BUS_MASTER_ROTATOR,
2675 .dst = MSM_BUS_SLAVE_EBI_CH0,
2676 .ab = (640 * 480 * 2 * 2 * 30),
2677 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2678 },
2679};
2680static struct msm_bus_vectors rotator_720p_vectors[] = {
2681 {
2682 .src = MSM_BUS_MASTER_ROTATOR,
2683 .dst = MSM_BUS_SLAVE_EBI_CH0,
2684 .ab = (1280 * 736 * 2 * 2 * 30),
2685 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2686 },
2687};
2688
2689static struct msm_bus_vectors rotator_1080p_vectors[] = {
2690 {
2691 .src = MSM_BUS_MASTER_ROTATOR,
2692 .dst = MSM_BUS_SLAVE_EBI_CH0,
2693 .ab = (1920 * 1088 * 2 * 2 * 30),
2694 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2695 },
2696};
2697
2698static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2699 {
2700 ARRAY_SIZE(rotator_init_vectors),
2701 rotator_init_vectors,
2702 },
2703 {
2704 ARRAY_SIZE(rotator_ui_vectors),
2705 rotator_ui_vectors,
2706 },
2707 {
2708 ARRAY_SIZE(rotator_vga_vectors),
2709 rotator_vga_vectors,
2710 },
2711 {
2712 ARRAY_SIZE(rotator_720p_vectors),
2713 rotator_720p_vectors,
2714 },
2715 {
2716 ARRAY_SIZE(rotator_1080p_vectors),
2717 rotator_1080p_vectors,
2718 },
2719};
2720
2721struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2722 rotator_bus_scale_usecases,
2723 ARRAY_SIZE(rotator_bus_scale_usecases),
2724 .name = "rotator",
2725};
2726
2727void __init msm_rotator_update_bus_vectors(unsigned int xres,
2728 unsigned int yres)
2729{
2730 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2731 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2732}
2733
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734#define ROTATOR_HW_BASE 0x04E00000
2735static struct resource resources_msm_rotator[] = {
2736 {
2737 .start = ROTATOR_HW_BASE,
2738 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2739 .flags = IORESOURCE_MEM,
2740 },
2741 {
2742 .start = ROT_IRQ,
2743 .end = ROT_IRQ,
2744 .flags = IORESOURCE_IRQ,
2745 },
2746};
2747
2748static struct msm_rot_clocks rotator_clocks[] = {
2749 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002750 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002751 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002752 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002753 },
2754 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002755 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002756 .clk_type = ROTATOR_PCLK,
2757 .clk_rate = 0,
2758 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759};
2760
2761static struct msm_rotator_platform_data rotator_pdata = {
2762 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2763 .hardware_version_number = 0x01020309,
2764 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002765#ifdef CONFIG_MSM_BUS_SCALING
2766 .bus_scale_table = &rotator_bus_scale_pdata,
2767#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002768};
2769
2770struct platform_device msm_rotator_device = {
2771 .name = "msm_rotator",
2772 .id = 0,
2773 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2774 .resource = resources_msm_rotator,
2775 .dev = {
2776 .platform_data = &rotator_pdata,
2777 },
2778};
Olav Hauganef95ae32012-05-15 09:50:30 -07002779
2780void __init msm_rotator_set_split_iommu_domain(void)
2781{
2782 rotator_pdata.rot_iommu_split_domain = 1;
2783}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002784#endif
2785
2786#define MIPI_DSI_HW_BASE 0x04700000
2787#define MDP_HW_BASE 0x05100000
2788
2789static struct resource msm_mipi_dsi1_resources[] = {
2790 {
2791 .name = "mipi_dsi",
2792 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002793 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002794 .flags = IORESOURCE_MEM,
2795 },
2796 {
2797 .start = DSI1_IRQ,
2798 .end = DSI1_IRQ,
2799 .flags = IORESOURCE_IRQ,
2800 },
2801};
2802
2803struct platform_device msm_mipi_dsi1_device = {
2804 .name = "mipi_dsi",
2805 .id = 1,
2806 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2807 .resource = msm_mipi_dsi1_resources,
2808};
2809
2810static struct resource msm_mdp_resources[] = {
2811 {
2812 .name = "mdp",
2813 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002814 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002815 .flags = IORESOURCE_MEM,
2816 },
2817 {
2818 .start = MDP_IRQ,
2819 .end = MDP_IRQ,
2820 .flags = IORESOURCE_IRQ,
2821 },
2822};
2823
2824static struct platform_device msm_mdp_device = {
2825 .name = "mdp",
2826 .id = 0,
2827 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2828 .resource = msm_mdp_resources,
2829};
2830
2831static void __init msm_register_device(struct platform_device *pdev, void *data)
2832{
2833 int ret;
2834
2835 pdev->dev.platform_data = data;
2836 ret = platform_device_register(pdev);
2837 if (ret)
2838 dev_err(&pdev->dev,
2839 "%s: platform_device_register() failed = %d\n",
2840 __func__, ret);
2841}
2842
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002843#ifdef CONFIG_MSM_BUS_SCALING
2844static struct platform_device msm_dtv_device = {
2845 .name = "dtv",
2846 .id = 0,
2847};
2848#endif
2849
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002850struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002851 .name = "lvds",
2852 .id = 0,
2853};
2854
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002855void __init msm_fb_register_device(char *name, void *data)
2856{
2857 if (!strncmp(name, "mdp", 3))
2858 msm_register_device(&msm_mdp_device, data);
2859 else if (!strncmp(name, "mipi_dsi", 8))
2860 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002861 else if (!strncmp(name, "lvds", 4))
2862 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002863#ifdef CONFIG_MSM_BUS_SCALING
2864 else if (!strncmp(name, "dtv", 3))
2865 msm_register_device(&msm_dtv_device, data);
2866#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002867 else
2868 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2869}
2870
2871static struct resource resources_sps[] = {
2872 {
2873 .name = "pipe_mem",
2874 .start = 0x12800000,
2875 .end = 0x12800000 + 0x4000 - 1,
2876 .flags = IORESOURCE_MEM,
2877 },
2878 {
2879 .name = "bamdma_dma",
2880 .start = 0x12240000,
2881 .end = 0x12240000 + 0x1000 - 1,
2882 .flags = IORESOURCE_MEM,
2883 },
2884 {
2885 .name = "bamdma_bam",
2886 .start = 0x12244000,
2887 .end = 0x12244000 + 0x4000 - 1,
2888 .flags = IORESOURCE_MEM,
2889 },
2890 {
2891 .name = "bamdma_irq",
2892 .start = SPS_BAM_DMA_IRQ,
2893 .end = SPS_BAM_DMA_IRQ,
2894 .flags = IORESOURCE_IRQ,
2895 },
2896};
2897
2898struct msm_sps_platform_data msm_sps_pdata = {
2899 .bamdma_restricted_pipes = 0x06,
2900};
2901
2902struct platform_device msm_device_sps = {
2903 .name = "msm_sps",
2904 .id = -1,
2905 .num_resources = ARRAY_SIZE(resources_sps),
2906 .resource = resources_sps,
2907 .dev.platform_data = &msm_sps_pdata,
2908};
2909
2910#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002911static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002912 [1] = MSM_GPIO_TO_INT(46),
2913 [2] = MSM_GPIO_TO_INT(150),
2914 [4] = MSM_GPIO_TO_INT(103),
2915 [5] = MSM_GPIO_TO_INT(104),
2916 [6] = MSM_GPIO_TO_INT(105),
2917 [7] = MSM_GPIO_TO_INT(106),
2918 [8] = MSM_GPIO_TO_INT(107),
2919 [9] = MSM_GPIO_TO_INT(7),
2920 [10] = MSM_GPIO_TO_INT(11),
2921 [11] = MSM_GPIO_TO_INT(15),
2922 [12] = MSM_GPIO_TO_INT(19),
2923 [13] = MSM_GPIO_TO_INT(23),
2924 [14] = MSM_GPIO_TO_INT(27),
2925 [15] = MSM_GPIO_TO_INT(31),
2926 [16] = MSM_GPIO_TO_INT(35),
2927 [19] = MSM_GPIO_TO_INT(90),
2928 [20] = MSM_GPIO_TO_INT(92),
2929 [23] = MSM_GPIO_TO_INT(85),
2930 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002931 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002932 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002933 [29] = MSM_GPIO_TO_INT(10),
2934 [30] = MSM_GPIO_TO_INT(102),
2935 [31] = MSM_GPIO_TO_INT(81),
2936 [32] = MSM_GPIO_TO_INT(78),
2937 [33] = MSM_GPIO_TO_INT(94),
2938 [34] = MSM_GPIO_TO_INT(72),
2939 [35] = MSM_GPIO_TO_INT(39),
2940 [36] = MSM_GPIO_TO_INT(43),
2941 [37] = MSM_GPIO_TO_INT(61),
2942 [38] = MSM_GPIO_TO_INT(50),
2943 [39] = MSM_GPIO_TO_INT(42),
2944 [41] = MSM_GPIO_TO_INT(62),
2945 [42] = MSM_GPIO_TO_INT(76),
2946 [43] = MSM_GPIO_TO_INT(75),
2947 [44] = MSM_GPIO_TO_INT(70),
2948 [45] = MSM_GPIO_TO_INT(69),
2949 [46] = MSM_GPIO_TO_INT(67),
2950 [47] = MSM_GPIO_TO_INT(65),
2951 [48] = MSM_GPIO_TO_INT(58),
2952 [49] = MSM_GPIO_TO_INT(54),
2953 [50] = MSM_GPIO_TO_INT(52),
2954 [51] = MSM_GPIO_TO_INT(49),
2955 [52] = MSM_GPIO_TO_INT(40),
2956 [53] = MSM_GPIO_TO_INT(37),
2957 [54] = MSM_GPIO_TO_INT(24),
2958 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002959};
2960
Praveen Chidambaram78499012011-11-01 17:15:17 -06002961static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002962 TLMM_MSM_SUMMARY_IRQ,
2963 RPM_APCC_CPU0_GP_HIGH_IRQ,
2964 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2965 RPM_APCC_CPU0_GP_LOW_IRQ,
2966 RPM_APCC_CPU0_WAKE_UP_IRQ,
2967 RPM_APCC_CPU1_GP_HIGH_IRQ,
2968 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2969 RPM_APCC_CPU1_GP_LOW_IRQ,
2970 RPM_APCC_CPU1_WAKE_UP_IRQ,
2971 MSS_TO_APPS_IRQ_0,
2972 MSS_TO_APPS_IRQ_1,
2973 MSS_TO_APPS_IRQ_2,
2974 MSS_TO_APPS_IRQ_3,
2975 MSS_TO_APPS_IRQ_4,
2976 MSS_TO_APPS_IRQ_5,
2977 MSS_TO_APPS_IRQ_6,
2978 MSS_TO_APPS_IRQ_7,
2979 MSS_TO_APPS_IRQ_8,
2980 MSS_TO_APPS_IRQ_9,
2981 LPASS_SCSS_GP_LOW_IRQ,
2982 LPASS_SCSS_GP_MEDIUM_IRQ,
2983 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002984 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002985 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002986 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002987 RIVA_APPS_WLAN_SMSM_IRQ,
2988 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2989 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002990};
2991
Praveen Chidambaram78499012011-11-01 17:15:17 -06002992struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002993 .irqs_m2a = msm_mpm_irqs_m2a,
2994 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2995 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2996 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2997 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2998 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2999 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
3000 .mpm_apps_ipc_val = BIT(1),
3001 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
3002
3003};
3004#endif
3005
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003006#define LPASS_SLIMBUS_PHYS 0x28080000
3007#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06003008#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003009/* Board info for the slimbus slave device */
3010static struct resource slimbus_res[] = {
3011 {
3012 .start = LPASS_SLIMBUS_PHYS,
3013 .end = LPASS_SLIMBUS_PHYS + 8191,
3014 .flags = IORESOURCE_MEM,
3015 .name = "slimbus_physical",
3016 },
3017 {
3018 .start = LPASS_SLIMBUS_BAM_PHYS,
3019 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
3020 .flags = IORESOURCE_MEM,
3021 .name = "slimbus_bam_physical",
3022 },
3023 {
Sagar Dhariacc969452011-09-19 10:34:30 -06003024 .start = LPASS_SLIMBUS_SLEW,
3025 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
3026 .flags = IORESOURCE_MEM,
3027 .name = "slimbus_slew_reg",
3028 },
3029 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003030 .start = SLIMBUS0_CORE_EE1_IRQ,
3031 .end = SLIMBUS0_CORE_EE1_IRQ,
3032 .flags = IORESOURCE_IRQ,
3033 .name = "slimbus_irq",
3034 },
3035 {
3036 .start = SLIMBUS0_BAM_EE1_IRQ,
3037 .end = SLIMBUS0_BAM_EE1_IRQ,
3038 .flags = IORESOURCE_IRQ,
3039 .name = "slimbus_bam_irq",
3040 },
3041};
3042
3043struct platform_device msm_slim_ctrl = {
3044 .name = "msm_slim_ctrl",
3045 .id = 1,
3046 .num_resources = ARRAY_SIZE(slimbus_res),
3047 .resource = slimbus_res,
3048 .dev = {
3049 .coherent_dma_mask = 0xffffffffULL,
3050 },
3051};
3052
Lucille Sylvester6e362412011-12-09 16:21:42 -07003053static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003054 {0, 900, 0, 0, 0},
3055 {0, 950, 0, 0, 0},
3056 {0, 950, 0, 0, 0},
3057 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003058};
3059
3060static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003061 {0, 900, 0, 0, 0},
3062 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003063};
3064
3065static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003066 .freq_tbl = &grp3d_freq[0],
3067 .core_param = {
3068 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003069 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003070 .algo_param = {
3071 .disable_pc_threshold = 0,
3072 .em_win_size_min_us = 100000,
3073 .em_win_size_max_us = 300000,
3074 .em_max_util_pct = 97,
3075 .group_id = 0,
3076 .max_freq_chg_time_us = 100000,
3077 .slack_mode_dynamic = 0,
3078 .slack_weight_thresh_pct = 0,
3079 .slack_time_min_us = 39000,
3080 .slack_time_max_us = 39000,
3081 .ss_win_size_min_us = 1000000,
3082 .ss_win_size_max_us = 1000000,
3083 .ss_util_pct = 95,
Steve Mucklee8c6d612012-12-06 14:31:00 -08003084 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003085 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003086 .energy_coeffs = {
3087 .active_coeff_a = 2492,
3088 .active_coeff_b = 0,
3089 .active_coeff_c = 0,
3090
3091 .leakage_coeff_a = -17720,
3092 .leakage_coeff_b = 37,
3093 .leakage_coeff_c = 2729,
3094 .leakage_coeff_d = -277,
3095 },
3096 .power_param = {
3097 .current_temp = 25,
3098 .num_freq = ARRAY_SIZE(grp3d_freq),
3099 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003100};
3101
3102static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003103 .freq_tbl = &grp2d_freq[0],
3104 .core_param = {
3105 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003106 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003107 .algo_param = {
3108 .disable_pc_threshold = 0,
3109 .em_win_size_min_us = 100000,
3110 .em_win_size_max_us = 300000,
3111 .em_max_util_pct = 97,
3112 .group_id = 0,
3113 .max_freq_chg_time_us = 100000,
3114 .slack_mode_dynamic = 0,
3115 .slack_weight_thresh_pct = 0,
3116 .slack_time_min_us = 39000,
3117 .slack_time_max_us = 39000,
3118 .ss_win_size_min_us = 1000000,
3119 .ss_win_size_max_us = 1000000,
3120 .ss_util_pct = 95,
Steve Mucklee8c6d612012-12-06 14:31:00 -08003121 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003122 },
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07003123 .energy_coeffs = {
3124 .active_coeff_a = 2492,
3125 .active_coeff_b = 0,
3126 .active_coeff_c = 0,
3127
3128 .leakage_coeff_a = -17720,
3129 .leakage_coeff_b = 37,
3130 .leakage_coeff_c = 2729,
3131 .leakage_coeff_d = -277,
3132 },
3133 .power_param = {
3134 .current_temp = 25,
3135 .num_freq = ARRAY_SIZE(grp2d_freq),
3136 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003137};
3138
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003139#ifdef CONFIG_MSM_BUS_SCALING
3140static struct msm_bus_vectors grp3d_init_vectors[] = {
3141 {
3142 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3143 .dst = MSM_BUS_SLAVE_EBI_CH0,
3144 .ab = 0,
3145 .ib = 0,
3146 },
3147};
3148
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003149static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003150 {
3151 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3152 .dst = MSM_BUS_SLAVE_EBI_CH0,
3153 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003154 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003155 },
3156};
3157
3158static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3159 {
3160 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3161 .dst = MSM_BUS_SLAVE_EBI_CH0,
3162 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003163 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003164 },
3165};
3166
3167static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3168 {
3169 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3170 .dst = MSM_BUS_SLAVE_EBI_CH0,
3171 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003172 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003173 },
3174};
3175
3176static struct msm_bus_vectors grp3d_max_vectors[] = {
3177 {
3178 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3179 .dst = MSM_BUS_SLAVE_EBI_CH0,
3180 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003181 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003182 },
3183};
3184
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003185struct msm_bus_vectors grp3d_init_vectors_1[] = {
3186 {
3187 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3188 .dst = MSM_BUS_SLAVE_EBI_CH0,
3189 .ab = 0,
3190 .ib = 0,
3191 },
3192 {
3193 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3194 .dst = MSM_BUS_SLAVE_EBI_CH0,
3195 .ab = 0,
3196 .ib = 0,
3197 },
3198};
3199
3200struct msm_bus_vectors grp3d_low_vectors_1[] = {
3201 {
3202 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3203 .dst = MSM_BUS_SLAVE_EBI_CH0,
3204 .ab = 0,
3205 .ib = KGSL_CONVERT_TO_MBPS(1000),
3206 },
3207 {
3208 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3209 .dst = MSM_BUS_SLAVE_EBI_CH0,
3210 .ab = 0,
3211 .ib = KGSL_CONVERT_TO_MBPS(1000),
3212 },
3213};
3214
3215struct msm_bus_vectors grp3d_nominal_low_vectors_1[] = {
3216 {
3217 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3218 .dst = MSM_BUS_SLAVE_EBI_CH0,
3219 .ab = 0,
3220 .ib = KGSL_CONVERT_TO_MBPS(2048),
3221 },
3222 {
3223 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3224 .dst = MSM_BUS_SLAVE_EBI_CH0,
3225 .ab = 0,
3226 .ib = KGSL_CONVERT_TO_MBPS(2048),
3227 },
3228};
3229
3230struct msm_bus_vectors grp3d_nominal_high_vectors_1[] = {
3231 {
3232 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3233 .dst = MSM_BUS_SLAVE_EBI_CH0,
3234 .ab = 0,
3235 .ib = KGSL_CONVERT_TO_MBPS(2656),
3236 },
3237 {
3238 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3239 .dst = MSM_BUS_SLAVE_EBI_CH0,
3240 .ab = 0,
3241 .ib = KGSL_CONVERT_TO_MBPS(2656),
3242 },
3243};
3244
3245struct msm_bus_vectors grp3d_max_vectors_1[] = {
3246 {
3247 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3248 .dst = MSM_BUS_SLAVE_EBI_CH0,
3249 .ab = 0,
3250 .ib = KGSL_CONVERT_TO_MBPS(3968),
3251 },
3252 {
3253 .src = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
3254 .dst = MSM_BUS_SLAVE_EBI_CH0,
3255 .ab = 0,
3256 .ib = KGSL_CONVERT_TO_MBPS(3968),
3257 },
3258};
3259
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003260static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3261 {
3262 ARRAY_SIZE(grp3d_init_vectors),
3263 grp3d_init_vectors,
3264 },
3265 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003266 ARRAY_SIZE(grp3d_low_vectors),
3267 grp3d_low_vectors,
3268 },
3269 {
3270 ARRAY_SIZE(grp3d_nominal_low_vectors),
3271 grp3d_nominal_low_vectors,
3272 },
3273 {
3274 ARRAY_SIZE(grp3d_nominal_high_vectors),
3275 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003276 },
3277 {
3278 ARRAY_SIZE(grp3d_max_vectors),
3279 grp3d_max_vectors,
3280 },
3281};
3282
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003283struct msm_bus_paths grp3d_bus_scale_usecases_1[] = {
3284 {
3285 ARRAY_SIZE(grp3d_init_vectors_1),
3286 grp3d_init_vectors_1,
3287 },
3288 {
3289 ARRAY_SIZE(grp3d_low_vectors_1),
3290 grp3d_low_vectors_1,
3291 },
3292 {
3293 ARRAY_SIZE(grp3d_nominal_low_vectors_1),
3294 grp3d_nominal_low_vectors_1,
3295 },
3296 {
3297 ARRAY_SIZE(grp3d_nominal_high_vectors_1),
3298 grp3d_nominal_high_vectors_1,
3299 },
3300 {
3301 ARRAY_SIZE(grp3d_max_vectors_1),
3302 grp3d_max_vectors_1,
3303 },
3304};
3305
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003306static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3307 grp3d_bus_scale_usecases,
3308 ARRAY_SIZE(grp3d_bus_scale_usecases),
3309 .name = "grp3d",
3310};
3311
Lucille Sylvester0a82ff22012-12-06 14:10:19 -07003312struct msm_bus_scale_pdata grp3d_bus_scale_pdata_ab = {
3313 grp3d_bus_scale_usecases_1,
3314 ARRAY_SIZE(grp3d_bus_scale_usecases_1),
3315 .name = "grp3d",
3316};
3317
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003318static struct msm_bus_vectors grp2d0_init_vectors[] = {
3319 {
3320 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3321 .dst = MSM_BUS_SLAVE_EBI_CH0,
3322 .ab = 0,
3323 .ib = 0,
3324 },
3325};
3326
Lucille Sylvester808eca22011-11-03 10:26:29 -07003327static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003328 {
3329 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3330 .dst = MSM_BUS_SLAVE_EBI_CH0,
3331 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003332 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003333 },
3334};
3335
Lucille Sylvester808eca22011-11-03 10:26:29 -07003336static struct msm_bus_vectors grp2d0_max_vectors[] = {
3337 {
3338 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3339 .dst = MSM_BUS_SLAVE_EBI_CH0,
3340 .ab = 0,
3341 .ib = KGSL_CONVERT_TO_MBPS(2048),
3342 },
3343};
3344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003345static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3346 {
3347 ARRAY_SIZE(grp2d0_init_vectors),
3348 grp2d0_init_vectors,
3349 },
3350 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003351 ARRAY_SIZE(grp2d0_nominal_vectors),
3352 grp2d0_nominal_vectors,
3353 },
3354 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003355 ARRAY_SIZE(grp2d0_max_vectors),
3356 grp2d0_max_vectors,
3357 },
3358};
3359
3360struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3361 grp2d0_bus_scale_usecases,
3362 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3363 .name = "grp2d0",
3364};
3365
3366static struct msm_bus_vectors grp2d1_init_vectors[] = {
3367 {
3368 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3369 .dst = MSM_BUS_SLAVE_EBI_CH0,
3370 .ab = 0,
3371 .ib = 0,
3372 },
3373};
3374
Lucille Sylvester808eca22011-11-03 10:26:29 -07003375static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003376 {
3377 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3378 .dst = MSM_BUS_SLAVE_EBI_CH0,
3379 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003380 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003381 },
3382};
3383
Lucille Sylvester808eca22011-11-03 10:26:29 -07003384static struct msm_bus_vectors grp2d1_max_vectors[] = {
3385 {
3386 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3387 .dst = MSM_BUS_SLAVE_EBI_CH0,
3388 .ab = 0,
3389 .ib = KGSL_CONVERT_TO_MBPS(2048),
3390 },
3391};
3392
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003393static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3394 {
3395 ARRAY_SIZE(grp2d1_init_vectors),
3396 grp2d1_init_vectors,
3397 },
3398 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003399 ARRAY_SIZE(grp2d1_nominal_vectors),
3400 grp2d1_nominal_vectors,
3401 },
3402 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003403 ARRAY_SIZE(grp2d1_max_vectors),
3404 grp2d1_max_vectors,
3405 },
3406};
3407
3408struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3409 grp2d1_bus_scale_usecases,
3410 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3411 .name = "grp2d1",
3412};
3413#endif
3414
Harsh Vardhan Dwivedi623b9a22012-10-28 20:54:17 -06003415struct resource kgsl_3d0_resources_8960ab[] = {
3416 {
3417 .name = KGSL_3D0_REG_MEMORY,
3418 .start = 0x04300000, /* GFX3D address */
3419 .end = 0x0430ffff,
3420 .flags = IORESOURCE_MEM,
3421 },
3422 {
3423 .name = KGSL_3D0_SHADER_MEMORY,
3424 .start = 0x04310000, /* Shader Mem Address (8960AB) */
3425 .end = 0x0431ffff,
3426 .flags = IORESOURCE_MEM,
3427 },
3428 {
3429 .name = KGSL_3D0_IRQ,
3430 .start = GFX3D_IRQ,
3431 .end = GFX3D_IRQ,
3432 .flags = IORESOURCE_IRQ,
3433 },
3434};
3435
3436int kgsl_num_resources_8960ab = ARRAY_SIZE(kgsl_3d0_resources_8960ab);
3437
3438static struct resource kgsl_3d0_resources_8960[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003439 {
3440 .name = KGSL_3D0_REG_MEMORY,
3441 .start = 0x04300000, /* GFX3D address */
3442 .end = 0x0431ffff,
3443 .flags = IORESOURCE_MEM,
3444 },
3445 {
3446 .name = KGSL_3D0_IRQ,
3447 .start = GFX3D_IRQ,
3448 .end = GFX3D_IRQ,
3449 .flags = IORESOURCE_IRQ,
3450 },
3451};
3452
Carter Coopera4a7ed22012-08-20 22:11:42 -06003453static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003454 { "gfx3d_user", 0 },
3455 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003456};
3457
Carter Coopera4a7ed22012-08-20 22:11:42 -06003458static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3459 { "gfx3d1_user", 0 },
3460 { "gfx3d1_priv", 1 },
3461};
3462
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003463static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3464 {
Carter Coopera4a7ed22012-08-20 22:11:42 -06003465 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3466 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003467 .physstart = 0x07C00000,
3468 .physend = 0x07C00000 + SZ_1M - 1,
3469 },
Carter Coopera4a7ed22012-08-20 22:11:42 -06003470 {
3471 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3472 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3473 .physstart = 0x07D00000,
3474 .physend = 0x07D00000 + SZ_1M - 1,
3475 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003476};
3477
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003478static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003479 .pwrlevel = {
3480 {
3481 .gpu_freq = 400000000,
3482 .bus_freq = 4,
3483 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003484 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003485 {
3486 .gpu_freq = 300000000,
3487 .bus_freq = 3,
3488 .io_fraction = 33,
3489 },
3490 {
3491 .gpu_freq = 200000000,
3492 .bus_freq = 2,
3493 .io_fraction = 100,
3494 },
3495 {
3496 .gpu_freq = 128000000,
3497 .bus_freq = 1,
3498 .io_fraction = 100,
3499 },
3500 {
3501 .gpu_freq = 27000000,
3502 .bus_freq = 0,
3503 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003504 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003505 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003506 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003507 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003508 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003509 .nap_allowed = true,
3510 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003511#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003512 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003513#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003514 .iommu_data = kgsl_3d0_iommu_data,
3515 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003516 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003517};
3518
3519struct platform_device msm_kgsl_3d0 = {
3520 .name = "kgsl-3d0",
3521 .id = 0,
Harsh Vardhan Dwivedi623b9a22012-10-28 20:54:17 -06003522 .num_resources = ARRAY_SIZE(kgsl_3d0_resources_8960),
3523 .resource = kgsl_3d0_resources_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003524 .dev = {
3525 .platform_data = &kgsl_3d0_pdata,
3526 },
3527};
3528
3529static struct resource kgsl_2d0_resources[] = {
3530 {
3531 .name = KGSL_2D0_REG_MEMORY,
3532 .start = 0x04100000, /* Z180 base address */
3533 .end = 0x04100FFF,
3534 .flags = IORESOURCE_MEM,
3535 },
3536 {
3537 .name = KGSL_2D0_IRQ,
3538 .start = GFX2D0_IRQ,
3539 .end = GFX2D0_IRQ,
3540 .flags = IORESOURCE_IRQ,
3541 },
3542};
3543
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003544static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3545 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003546};
3547
3548static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3549 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003550 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3551 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003552 .physstart = 0x07D00000,
3553 .physend = 0x07D00000 + SZ_1M - 1,
3554 },
3555};
3556
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003557static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003558 .pwrlevel = {
3559 {
3560 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003561 .bus_freq = 2,
3562 },
3563 {
3564 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003565 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003566 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003567 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003568 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003569 .bus_freq = 0,
3570 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003571 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003572 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003573 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003574 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003575 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003576 .nap_allowed = true,
3577 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003578#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003579 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003580#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003581 .iommu_data = kgsl_2d0_iommu_data,
3582 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003583 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003584};
3585
3586struct platform_device msm_kgsl_2d0 = {
3587 .name = "kgsl-2d0",
3588 .id = 0,
3589 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3590 .resource = kgsl_2d0_resources,
3591 .dev = {
3592 .platform_data = &kgsl_2d0_pdata,
3593 },
3594};
3595
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003596static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3597 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003598};
3599
3600static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3601 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003602 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3603 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003604 .physstart = 0x07E00000,
3605 .physend = 0x07E00000 + SZ_1M - 1,
3606 },
3607};
3608
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003609static struct resource kgsl_2d1_resources[] = {
3610 {
3611 .name = KGSL_2D1_REG_MEMORY,
3612 .start = 0x04200000, /* Z180 device 1 base address */
3613 .end = 0x04200FFF,
3614 .flags = IORESOURCE_MEM,
3615 },
3616 {
3617 .name = KGSL_2D1_IRQ,
3618 .start = GFX2D1_IRQ,
3619 .end = GFX2D1_IRQ,
3620 .flags = IORESOURCE_IRQ,
3621 },
3622};
3623
3624static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003625 .pwrlevel = {
3626 {
3627 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003628 .bus_freq = 2,
3629 },
3630 {
3631 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003632 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003633 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003634 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003635 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003636 .bus_freq = 0,
3637 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003638 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003639 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003640 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003641 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003642 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003643 .nap_allowed = true,
3644 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003645#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003646 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003647#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003648 .iommu_data = kgsl_2d1_iommu_data,
3649 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003650 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003651};
3652
3653struct platform_device msm_kgsl_2d1 = {
3654 .name = "kgsl-2d1",
3655 .id = 1,
3656 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3657 .resource = kgsl_2d1_resources,
3658 .dev = {
3659 .platform_data = &kgsl_2d1_pdata,
3660 },
3661};
3662
3663#ifdef CONFIG_MSM_GEMINI
3664static struct resource msm_gemini_resources[] = {
3665 {
3666 .start = 0x04600000,
3667 .end = 0x04600000 + SZ_1M - 1,
3668 .flags = IORESOURCE_MEM,
3669 },
3670 {
3671 .start = JPEG_IRQ,
3672 .end = JPEG_IRQ,
3673 .flags = IORESOURCE_IRQ,
3674 },
3675};
3676
3677struct platform_device msm8960_gemini_device = {
3678 .name = "msm_gemini",
3679 .resource = msm_gemini_resources,
3680 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3681};
3682#endif
3683
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003684#ifdef CONFIG_MSM_MERCURY
3685static struct resource msm_mercury_resources[] = {
3686 {
3687 .start = 0x05000000,
3688 .end = 0x05000000 + SZ_1M - 1,
3689 .name = "mercury_resource_base",
3690 .flags = IORESOURCE_MEM,
3691 },
3692 {
3693 .start = JPEGD_IRQ,
3694 .end = JPEGD_IRQ,
3695 .flags = IORESOURCE_IRQ,
3696 },
3697};
3698struct platform_device msm8960_mercury_device = {
3699 .name = "msm_mercury",
3700 .resource = msm_mercury_resources,
3701 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3702};
3703#endif
3704
Praveen Chidambaram78499012011-11-01 17:15:17 -06003705struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3706 .reg_base_addrs = {
3707 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3708 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3709 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3710 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3711 },
3712 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003713 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003714 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003715 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3716 .ipc_rpm_val = 4,
3717 .target_id = {
3718 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3719 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3720 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3721 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3722 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3723 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3724 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3725 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3726 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3727 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3728 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3729 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3730 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3731 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3732 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3733 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3734 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3735 APPS_FABRIC_CFG_HALT, 2),
3736 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3737 APPS_FABRIC_CFG_CLKMOD, 3),
3738 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3739 APPS_FABRIC_CFG_IOCTL, 1),
3740 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3741 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3742 SYS_FABRIC_CFG_HALT, 2),
3743 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3744 SYS_FABRIC_CFG_CLKMOD, 3),
3745 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3746 SYS_FABRIC_CFG_IOCTL, 1),
3747 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3748 SYSTEM_FABRIC_ARB, 29),
3749 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3750 MMSS_FABRIC_CFG_HALT, 2),
3751 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3752 MMSS_FABRIC_CFG_CLKMOD, 3),
3753 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3754 MMSS_FABRIC_CFG_IOCTL, 1),
3755 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3756 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3757 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3758 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3759 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3760 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3761 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3762 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3763 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3764 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3765 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3766 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3767 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3768 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3769 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3770 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3771 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3772 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3773 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3774 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3775 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3776 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3777 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3778 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3779 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3780 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3781 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3782 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3783 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3784 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3785 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3786 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3787 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3788 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3789 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3790 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3791 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3792 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3793 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3794 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3795 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3796 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3797 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3798 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3799 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3800 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3801 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3802 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3803 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3804 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3805 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3806 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3807 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3808 },
3809 .target_status = {
3810 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3811 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3812 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3813 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3814 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3815 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3816 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3817 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3818 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3819 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3820 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3821 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3822 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3823 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3824 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3825 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3826 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3827 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3828 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3829 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3830 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3831 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3832 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3833 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3834 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3835 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3836 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3837 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3838 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3839 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3840 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3841 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3842 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3843 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3844 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3845 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3846 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3847 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3848 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3849 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3850 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3851 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3852 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3853 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3854 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3855 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3856 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3857 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3858 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3859 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3860 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3861 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3862 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3863 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3864 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3865 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3866 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3867 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3868 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3869 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3870 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3871 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3872 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3873 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3874 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3875 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3876 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3877 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3878 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3879 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3880 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3881 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3882 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3883 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3884 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3885 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3886 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3887 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3888 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3889 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3890 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3891 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3892 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3893 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3894 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3895 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3896 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3897 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3898 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3899 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3900 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3901 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3902 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3903 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3904 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3905 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3906 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3907 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3908 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3909 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3910 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3911 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3912 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3913 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3914 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3915 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3916 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3917 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3918 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3919 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3920 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3921 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3922 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3923 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3924 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3925 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3926 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3927 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3928 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3929 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3930 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3931 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3932 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3933 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3934 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3935 },
3936 .target_ctrl_id = {
3937 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3938 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3939 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3940 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3941 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3942 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3943 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3944 },
3945 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3946 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3947 .sel_last = MSM_RPM_8960_SEL_LAST,
3948 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003949};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003950
Praveen Chidambaram78499012011-11-01 17:15:17 -06003951struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003952 .name = "msm_rpm",
3953 .id = -1,
3954};
3955
Praveen Chidambaram78499012011-11-01 17:15:17 -06003956static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3957 .phys_addr_base = 0x0010C000,
3958 .reg_offsets = {
3959 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3960 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3961 },
3962 .phys_size = SZ_8K,
3963 .log_len = 4096, /* log's buffer length in bytes */
3964 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3965};
3966
3967struct platform_device msm8960_rpm_log_device = {
3968 .name = "msm_rpm_log",
3969 .id = -1,
3970 .dev = {
3971 .platform_data = &msm_rpm_log_pdata,
3972 },
3973};
3974
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003975static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Priyanka Mathur71859f42012-10-17 10:54:35 -07003976 .version = 1,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003977};
3978
Priyanka Mathur71859f42012-10-17 10:54:35 -07003979static struct resource msm_rpm_stat_resource[] = {
3980 {
3981 .start = 0x0010D204,
3982 .end = 0x0010D204 + SZ_8K,
3983 .flags = IORESOURCE_MEM,
3984 .name = "phys_addr_base"
3985 },
3986};
3987
3988
3989
Praveen Chidambaram78499012011-11-01 17:15:17 -06003990struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003991 .name = "msm_rpm_stat",
3992 .id = -1,
Priyanka Mathur71859f42012-10-17 10:54:35 -07003993 .resource = msm_rpm_stat_resource,
3994 .num_resources = ARRAY_SIZE(msm_rpm_stat_resource),
3995 .dev = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003996 .platform_data = &msm_rpm_stat_pdata,
Priyanka Mathur71859f42012-10-17 10:54:35 -07003997 }
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003998};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003999
Anji Jonnala93129922012-10-09 20:57:53 +05304000static struct resource resources_rpm_master_stats[] = {
4001 {
4002 .start = MSM8960_RPM_MASTER_STATS_BASE,
4003 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
4004 .flags = IORESOURCE_MEM,
4005 },
4006};
4007
4008static char *master_names[] = {
4009 "KPSS",
4010 "GPSS",
4011 "LPASS",
4012 "RIVA",
4013 "DSPS",
4014};
4015
4016static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
4017 .masters = master_names,
4018 .nomasters = ARRAY_SIZE(master_names),
4019};
4020
4021struct platform_device msm8960_rpm_master_stat_device = {
4022 .name = "msm_rpm_master_stat",
4023 .id = -1,
4024 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
4025 .resource = resources_rpm_master_stats,
4026 .dev = {
4027 .platform_data = &msm_rpm_master_stat_pdata,
4028 },
4029};
4030
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004031struct platform_device msm_bus_sys_fabric = {
4032 .name = "msm_bus_fabric",
4033 .id = MSM_BUS_FAB_SYSTEM,
4034};
4035struct platform_device msm_bus_apps_fabric = {
4036 .name = "msm_bus_fabric",
4037 .id = MSM_BUS_FAB_APPSS,
4038};
4039struct platform_device msm_bus_mm_fabric = {
4040 .name = "msm_bus_fabric",
4041 .id = MSM_BUS_FAB_MMSS,
4042};
4043struct platform_device msm_bus_sys_fpb = {
4044 .name = "msm_bus_fabric",
4045 .id = MSM_BUS_FAB_SYSTEM_FPB,
4046};
4047struct platform_device msm_bus_cpss_fpb = {
4048 .name = "msm_bus_fabric",
4049 .id = MSM_BUS_FAB_CPSS_FPB,
4050};
4051
4052/* Sensors DSPS platform data */
4053#ifdef CONFIG_MSM_DSPS
4054
Stephen Boydf169b4b2012-05-10 17:55:55 -07004055#define PPSS_REG_PHYS_BASE 0x12080000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004056
4057static struct dsps_clk_info dsps_clks[] = {};
4058static struct dsps_regulator_info dsps_regs[] = {};
4059
4060/*
4061 * Note: GPIOs field is intialized in run-time at the function
4062 * msm8960_init_dsps().
4063 */
4064
4065struct msm_dsps_platform_data msm_dsps_pdata = {
4066 .clks = dsps_clks,
4067 .clks_num = ARRAY_SIZE(dsps_clks),
4068 .gpios = NULL,
4069 .gpios_num = 0,
4070 .regs = dsps_regs,
4071 .regs_num = ARRAY_SIZE(dsps_regs),
4072 .dsps_pwr_ctl_en = 1,
4073 .signature = DSPS_SIGNATURE,
4074};
4075
4076static struct resource msm_dsps_resources[] = {
4077 {
4078 .start = PPSS_REG_PHYS_BASE,
4079 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
4080 .name = "ppss_reg",
4081 .flags = IORESOURCE_MEM,
4082 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004083};
4084
4085struct platform_device msm_dsps_device = {
4086 .name = "msm_dsps",
4087 .id = 0,
4088 .num_resources = ARRAY_SIZE(msm_dsps_resources),
4089 .resource = msm_dsps_resources,
4090 .dev.platform_data = &msm_dsps_pdata,
4091};
4092
4093#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07004094
Pratik Patel3b0ca882012-06-01 16:54:14 -07004095#define CORESIGHT_PHYS_BASE 0x01A00000
4096#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
4097#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
4098#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
4099#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
4100#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
4101#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07004102
Pratik Patel3b0ca882012-06-01 16:54:14 -07004103#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07004104
Pratik Patel3b0ca882012-06-01 16:54:14 -07004105static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004106 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004107 .start = CORESIGHT_TPIU_PHYS_BASE,
4108 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004109 .flags = IORESOURCE_MEM,
4110 },
4111};
4112
Pratik Patel3b0ca882012-06-01 16:54:14 -07004113static struct coresight_platform_data coresight_tpiu_pdata = {
4114 .id = 0,
4115 .name = "coresight-tpiu",
4116 .nr_inports = 1,
4117 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07004118};
4119
Pratik Patel3b0ca882012-06-01 16:54:14 -07004120struct platform_device coresight_tpiu_device = {
4121 .name = "coresight-tpiu",
4122 .id = 0,
4123 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
4124 .resource = coresight_tpiu_resources,
4125 .dev = {
4126 .platform_data = &coresight_tpiu_pdata,
4127 },
4128};
4129
4130static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004131 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004132 .start = CORESIGHT_ETB_PHYS_BASE,
4133 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004134 .flags = IORESOURCE_MEM,
4135 },
4136};
4137
Pratik Patel3b0ca882012-06-01 16:54:14 -07004138static struct coresight_platform_data coresight_etb_pdata = {
4139 .id = 1,
4140 .name = "coresight-etb",
4141 .nr_inports = 1,
4142 .nr_outports = 0,
4143 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004144};
4145
Pratik Patel3b0ca882012-06-01 16:54:14 -07004146struct platform_device coresight_etb_device = {
4147 .name = "coresight-etb",
4148 .id = 0,
4149 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4150 .resource = coresight_etb_resources,
4151 .dev = {
4152 .platform_data = &coresight_etb_pdata,
4153 },
4154};
4155
4156static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004157 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004158 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4159 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004160 .flags = IORESOURCE_MEM,
4161 },
4162};
4163
Pratik Patel3b0ca882012-06-01 16:54:14 -07004164static const int coresight_funnel_outports[] = { 0, 1 };
4165static const int coresight_funnel_child_ids[] = { 0, 1 };
4166static const int coresight_funnel_child_ports[] = { 0, 0 };
4167
4168static struct coresight_platform_data coresight_funnel_pdata = {
4169 .id = 2,
4170 .name = "coresight-funnel",
4171 .nr_inports = 4,
4172 .outports = coresight_funnel_outports,
4173 .child_ids = coresight_funnel_child_ids,
4174 .child_ports = coresight_funnel_child_ports,
4175 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004176};
4177
Pratik Patel3b0ca882012-06-01 16:54:14 -07004178struct platform_device coresight_funnel_device = {
4179 .name = "coresight-funnel",
4180 .id = 0,
4181 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4182 .resource = coresight_funnel_resources,
4183 .dev = {
4184 .platform_data = &coresight_funnel_pdata,
4185 },
4186};
4187
4188static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004189 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004190 .start = CORESIGHT_STM_PHYS_BASE,
4191 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4192 .flags = IORESOURCE_MEM,
4193 },
4194 {
4195 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4196 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004197 .flags = IORESOURCE_MEM,
4198 },
4199};
4200
Pratik Patel3b0ca882012-06-01 16:54:14 -07004201static const int coresight_stm_outports[] = { 0 };
4202static const int coresight_stm_child_ids[] = { 2 };
4203static const int coresight_stm_child_ports[] = { 2 };
4204
4205static struct coresight_platform_data coresight_stm_pdata = {
4206 .id = 3,
4207 .name = "coresight-stm",
4208 .nr_inports = 0,
4209 .outports = coresight_stm_outports,
4210 .child_ids = coresight_stm_child_ids,
4211 .child_ports = coresight_stm_child_ports,
4212 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004213};
4214
Pratik Patel3b0ca882012-06-01 16:54:14 -07004215struct platform_device coresight_stm_device = {
4216 .name = "coresight-stm",
4217 .id = 0,
4218 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4219 .resource = coresight_stm_resources,
4220 .dev = {
4221 .platform_data = &coresight_stm_pdata,
4222 },
4223};
4224
4225static struct resource coresight_etm0_resources[] = {
4226 {
4227 .start = CORESIGHT_ETM0_PHYS_BASE,
4228 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4229 .flags = IORESOURCE_MEM,
4230 },
4231};
4232
4233static const int coresight_etm0_outports[] = { 0 };
4234static const int coresight_etm0_child_ids[] = { 2 };
4235static const int coresight_etm0_child_ports[] = { 0 };
4236
4237static struct coresight_platform_data coresight_etm0_pdata = {
4238 .id = 4,
4239 .name = "coresight-etm0",
4240 .nr_inports = 0,
4241 .outports = coresight_etm0_outports,
4242 .child_ids = coresight_etm0_child_ids,
4243 .child_ports = coresight_etm0_child_ports,
4244 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4245};
4246
4247struct platform_device coresight_etm0_device = {
4248 .name = "coresight-etm",
4249 .id = 0,
4250 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4251 .resource = coresight_etm0_resources,
4252 .dev = {
4253 .platform_data = &coresight_etm0_pdata,
4254 },
4255};
4256
4257static struct resource coresight_etm1_resources[] = {
4258 {
4259 .start = CORESIGHT_ETM1_PHYS_BASE,
4260 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4261 .flags = IORESOURCE_MEM,
4262 },
4263};
4264
4265static const int coresight_etm1_outports[] = { 0 };
4266static const int coresight_etm1_child_ids[] = { 2 };
4267static const int coresight_etm1_child_ports[] = { 1 };
4268
4269static struct coresight_platform_data coresight_etm1_pdata = {
4270 .id = 5,
4271 .name = "coresight-etm1",
4272 .nr_inports = 0,
4273 .outports = coresight_etm1_outports,
4274 .child_ids = coresight_etm1_child_ids,
4275 .child_ports = coresight_etm1_child_ports,
4276 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4277};
4278
4279struct platform_device coresight_etm1_device = {
4280 .name = "coresight-etm",
4281 .id = 1,
4282 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4283 .resource = coresight_etm1_resources,
4284 .dev = {
4285 .platform_data = &coresight_etm1_pdata,
4286 },
4287};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004288
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004289static struct resource msm_ebi1_ch0_erp_resources[] = {
4290 {
4291 .start = HSDDRX_EBI1CH0_IRQ,
4292 .flags = IORESOURCE_IRQ,
4293 },
4294 {
4295 .start = 0x00A40000,
4296 .end = 0x00A40000 + SZ_4K - 1,
4297 .flags = IORESOURCE_MEM,
4298 },
4299};
4300
4301struct platform_device msm8960_device_ebi1_ch0_erp = {
4302 .name = "msm_ebi_erp",
4303 .id = 0,
4304 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4305 .resource = msm_ebi1_ch0_erp_resources,
4306};
4307
4308static struct resource msm_ebi1_ch1_erp_resources[] = {
4309 {
4310 .start = HSDDRX_EBI1CH1_IRQ,
4311 .flags = IORESOURCE_IRQ,
4312 },
4313 {
4314 .start = 0x00D40000,
4315 .end = 0x00D40000 + SZ_4K - 1,
4316 .flags = IORESOURCE_MEM,
4317 },
4318};
4319
4320struct platform_device msm8960_device_ebi1_ch1_erp = {
4321 .name = "msm_ebi_erp",
4322 .id = 1,
4323 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4324 .resource = msm_ebi1_ch1_erp_resources,
4325};
4326
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004327static struct resource msm_cache_erp_resources[] = {
4328 {
4329 .name = "l1_irq",
4330 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4331 .flags = IORESOURCE_IRQ,
4332 },
4333 {
4334 .name = "l2_irq",
4335 .start = APCC_QGICL2IRPTREQ,
4336 .flags = IORESOURCE_IRQ,
4337 }
4338};
4339
4340struct platform_device msm8960_device_cache_erp = {
4341 .name = "msm_cache_erp",
4342 .id = -1,
4343 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4344 .resource = msm_cache_erp_resources,
4345};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004346
4347struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4348 /* Camera */
4349 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004350 .name = "ijpeg_src",
4351 .domain = CAMERA_DOMAIN,
4352 },
4353 /* Camera */
4354 {
4355 .name = "ijpeg_dst",
4356 .domain = CAMERA_DOMAIN,
4357 },
4358 /* Camera */
4359 {
4360 .name = "jpegd_src",
4361 .domain = CAMERA_DOMAIN,
4362 },
4363 /* Camera */
4364 {
4365 .name = "jpegd_dst",
4366 .domain = CAMERA_DOMAIN,
4367 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304368 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004369 {
4370 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004371 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004372 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304373 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004374 {
4375 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004376 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004377 },
4378 /* Video */
4379 {
4380 .name = "vcodec_a_mm1",
4381 .domain = VIDEO_DOMAIN,
4382 },
4383 /* Video */
4384 {
4385 .name = "vcodec_b_mm2",
4386 .domain = VIDEO_DOMAIN,
4387 },
4388 /* Video */
4389 {
4390 .name = "vcodec_a_stream",
4391 .domain = VIDEO_DOMAIN,
4392 },
4393};
4394
4395static struct mem_pool msm8960_video_pools[] = {
4396 /*
4397 * Video hardware has the following requirements:
4398 * 1. All video addresses used by the video hardware must be at a higher
4399 * address than video firmware address.
4400 * 2. Video hardware can only access a range of 256MB from the base of
4401 * the video firmware.
4402 */
4403 [VIDEO_FIRMWARE_POOL] =
4404 /* Low addresses, intended for video firmware */
4405 {
4406 .paddr = SZ_128K,
4407 .size = SZ_16M - SZ_128K,
4408 },
4409 [VIDEO_MAIN_POOL] =
4410 /* Main video pool */
4411 {
4412 .paddr = SZ_16M,
4413 .size = SZ_256M - SZ_16M,
4414 },
4415 [GEN_POOL] =
4416 /* Remaining address space up to 2G */
4417 {
4418 .paddr = SZ_256M,
4419 .size = SZ_2G - SZ_256M,
4420 },
4421};
4422
4423static struct mem_pool msm8960_camera_pools[] = {
4424 [GEN_POOL] =
4425 /* One address space for camera */
4426 {
4427 .paddr = SZ_128K,
4428 .size = SZ_2G - SZ_128K,
4429 },
4430};
4431
Olav Hauganef95ae32012-05-15 09:50:30 -07004432static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004433 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004434 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004435 {
4436 .paddr = SZ_128K,
4437 .size = SZ_2G - SZ_128K,
4438 },
4439};
4440
Olav Hauganef95ae32012-05-15 09:50:30 -07004441static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004442 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004443 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004444 {
4445 .paddr = SZ_128K,
4446 .size = SZ_2G - SZ_128K,
4447 },
4448};
4449
4450static struct msm_iommu_domain msm8960_iommu_domains[] = {
4451 [VIDEO_DOMAIN] = {
4452 .iova_pools = msm8960_video_pools,
4453 .npools = ARRAY_SIZE(msm8960_video_pools),
4454 },
4455 [CAMERA_DOMAIN] = {
4456 .iova_pools = msm8960_camera_pools,
4457 .npools = ARRAY_SIZE(msm8960_camera_pools),
4458 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004459 [DISPLAY_READ_DOMAIN] = {
4460 .iova_pools = msm8960_display_read_pools,
4461 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004462 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004463 [ROTATOR_SRC_DOMAIN] = {
4464 .iova_pools = msm8960_rotator_src_pools,
4465 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004466 },
4467};
4468
4469struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4470 .domains = msm8960_iommu_domains,
4471 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4472 .domain_names = msm8960_iommu_ctx_names,
4473 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4474 .domain_alloc_flags = 0,
4475};
4476
4477struct platform_device msm8960_iommu_domain_device = {
4478 .name = "iommu_domains",
4479 .id = -1,
4480 .dev = {
4481 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004482 }
4483};
4484
4485struct msm_rtb_platform_data msm8960_rtb_pdata = {
4486 .size = SZ_1M,
4487};
4488
4489static int __init msm_rtb_set_buffer_size(char *p)
4490{
4491 int s;
4492
4493 s = memparse(p, NULL);
4494 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4495 return 0;
4496}
4497early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4498
4499
4500struct platform_device msm8960_rtb_device = {
4501 .name = "msm_rtb",
4502 .id = -1,
4503 .dev = {
4504 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004505 },
4506};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004507
Laura Abbott0a103cf2012-05-25 09:00:23 -07004508#define MSM_8960_L1_SIZE SZ_1M
4509/*
4510 * The actual L2 size is smaller but we need a larger buffer
4511 * size to store other dump information
4512 */
4513#define MSM_8960_L2_SIZE SZ_4M
4514
Laura Abbott2ae8f362012-04-12 11:03:04 -07004515struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004516 .l2_size = MSM_8960_L2_SIZE,
4517 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004518};
4519
4520struct platform_device msm8960_cache_dump_device = {
4521 .name = "msm_cache_dump",
4522 .id = -1,
4523 .dev = {
4524 .platform_data = &msm8960_cache_dump_pdata,
4525 },
4526};
Joel King0cbf5d82012-05-24 15:21:38 -07004527
4528#define MDM2AP_ERRFATAL 40
4529#define AP2MDM_ERRFATAL 80
4530#define MDM2AP_STATUS 24
4531#define AP2MDM_STATUS 77
4532#define AP2MDM_PMIC_PWR_EN 22
4533#define AP2MDM_KPDPWR_N 79
4534#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004535#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004536
4537static struct resource sglte_resources[] = {
4538 {
4539 .start = MDM2AP_ERRFATAL,
4540 .end = MDM2AP_ERRFATAL,
4541 .name = "MDM2AP_ERRFATAL",
4542 .flags = IORESOURCE_IO,
4543 },
4544 {
4545 .start = AP2MDM_ERRFATAL,
4546 .end = AP2MDM_ERRFATAL,
4547 .name = "AP2MDM_ERRFATAL",
4548 .flags = IORESOURCE_IO,
4549 },
4550 {
4551 .start = MDM2AP_STATUS,
4552 .end = MDM2AP_STATUS,
4553 .name = "MDM2AP_STATUS",
4554 .flags = IORESOURCE_IO,
4555 },
4556 {
4557 .start = AP2MDM_STATUS,
4558 .end = AP2MDM_STATUS,
4559 .name = "AP2MDM_STATUS",
4560 .flags = IORESOURCE_IO,
4561 },
4562 {
4563 .start = AP2MDM_PMIC_PWR_EN,
4564 .end = AP2MDM_PMIC_PWR_EN,
4565 .name = "AP2MDM_PMIC_PWR_EN",
4566 .flags = IORESOURCE_IO,
4567 },
4568 {
4569 .start = AP2MDM_KPDPWR_N,
4570 .end = AP2MDM_KPDPWR_N,
4571 .name = "AP2MDM_KPDPWR_N",
4572 .flags = IORESOURCE_IO,
4573 },
4574 {
4575 .start = AP2MDM_SOFT_RESET,
4576 .end = AP2MDM_SOFT_RESET,
4577 .name = "AP2MDM_SOFT_RESET",
4578 .flags = IORESOURCE_IO,
4579 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004580 {
4581 .start = USB_SW,
4582 .end = USB_SW,
4583 .name = "USB_SW",
4584 .flags = IORESOURCE_IO,
4585 },
Joel King0cbf5d82012-05-24 15:21:38 -07004586};
4587
Rohit Vaswanid2001522012-12-05 19:23:44 -08004588static struct resource msm_gpio_resources[] = {
4589 {
4590 .start = TLMM_MSM_SUMMARY_IRQ,
4591 .end = TLMM_MSM_SUMMARY_IRQ,
4592 .flags = IORESOURCE_IRQ,
4593 },
4594};
4595
Rohit Vaswani341c2032012-11-08 18:49:29 -08004596static struct msm_gpio_pdata msm8960_gpio_pdata = {
4597 .ngpio = 152,
Rohit Vaswanied0a4ef2012-12-11 15:14:42 -08004598 .direct_connect_irqs = 8,
Rohit Vaswani341c2032012-11-08 18:49:29 -08004599};
4600
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004601struct platform_device msm_gpio_device = {
Rohit Vaswani341c2032012-11-08 18:49:29 -08004602 .name = "msmgpio",
4603 .id = -1,
4604 .num_resources = ARRAY_SIZE(msm_gpio_resources),
4605 .resource = msm_gpio_resources,
4606 .dev.platform_data = &msm8960_gpio_pdata,
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004607};
4608
Joel King0cbf5d82012-05-24 15:21:38 -07004609struct platform_device mdm_sglte_device = {
4610 .name = "mdm2_modem",
4611 .id = -1,
4612 .num_resources = ARRAY_SIZE(sglte_resources),
4613 .resource = sglte_resources,
4614};
Arun Menon697e91b2012-08-20 15:25:50 -07004615
4616struct platform_device *msm8960_vidc_device[] __initdata = {
Arun Menon8ef6d5a2013-01-04 21:20:26 -08004617 &msm_device_vidc,
4618 &msm_device_vidc_v4l2,
Arun Menon697e91b2012-08-20 15:25:50 -07004619};
4620
4621void __init msm8960_add_vidc_device(void)
4622{
4623 if (cpu_is_msm8960ab()) {
4624 struct msm_vidc_platform_data *pdata;
4625 pdata = (struct msm_vidc_platform_data *)
4626 msm_device_vidc.dev.platform_data;
4627 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4628 }
4629 platform_add_devices(msm8960_vidc_device,
4630 ARRAY_SIZE(msm8960_vidc_device));
4631}