blob: 10ee1e33acfa75f67b43a7207fc246f5ee6efda4 [file] [log] [blame]
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +053022#include <linux/avtimer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <mach/irqs-8064.h>
24#include <mach/board.h>
25#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070026#include <mach/usbdiag.h>
Rohit Vaswani4375c802013-01-09 13:38:19 -080027#include <mach/msm_serial_hs_lite.h>
Yan He06913ce2011-08-26 16:33:46 -070028#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070029#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080030#include <mach/msm_dsps.h>
Matt Wagantall33d01f52012-02-23 23:27:44 -080031#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080032#include <sound/msm-dai-q6.h>
33#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030034#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030035#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070036#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060037#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080038#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070039#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070040#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070041#include <mach/msm_rtb.h>
Mitchel Humpherysa67e37f2012-09-06 11:35:39 -070042#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080045#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_stats.h"
48#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053049#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070050#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070051#include <mach/msm_cache_dump.h>
Praveen Chidambaramf27a5152013-02-01 11:44:53 -070052#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070055#define MSM_GSBI1_PHYS 0x12440000
Rohit Vaswani4375c802013-01-09 13:38:19 -080056#define MSM_GSBI2_PHYS 0x12480000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060058#define MSM_GSBI4_PHYS 0x16300000
59#define MSM_GSBI5_PHYS 0x1A200000
60#define MSM_GSBI6_PHYS 0x16500000
61#define MSM_GSBI7_PHYS 0x16600000
62
Kenneth Heitke748593a2011-07-15 15:45:11 -060063/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070064#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Rohit Vaswani4375c802013-01-09 13:38:19 -080065#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Rohit Vaswani4375c802013-01-09 13:38:19 -080067#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
Saket Saurabhd425a5d2012-11-06 16:08:28 +053068#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana262e9032012-05-10 15:14:00 -070069#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080070#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071
Harini Jayaramanc4c58692011-07-19 14:50:10 -060072/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080073#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060074#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
75#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
76#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
77#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
78#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
79#define MSM_QUP_SIZE SZ_4K
80
Kenneth Heitke36920d32011-07-20 16:44:30 -060081/* Address of SSBI CMD */
82#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
83#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
84#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060085
Hemant Kumarcaa09092011-07-30 00:26:33 -070086/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080087#define MSM_HSUSB1_PHYS 0x12500000
88#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070089
Manu Gautam91223e02011-11-08 15:27:22 +053090/* Address of HS USB3 */
91#define MSM_HSUSB3_PHYS 0x12520000
92#define MSM_HSUSB3_SIZE SZ_4K
93
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080094/* Address of HS USB4 */
95#define MSM_HSUSB4_PHYS 0x12530000
96#define MSM_HSUSB4_SIZE SZ_4K
97
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060098/* Address of PCIE20 PARF */
99#define PCIE20_PARF_PHYS 0x1b600000
100#define PCIE20_PARF_SIZE SZ_128
101
102/* Address of PCIE20 ELBI */
103#define PCIE20_ELBI_PHYS 0x1b502000
104#define PCIE20_ELBI_SIZE SZ_256
105
106/* Address of PCIE20 */
107#define PCIE20_PHYS 0x1b500000
108#define PCIE20_SIZE SZ_4K
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530109#define MSM8064_PC_CNTR_PHYS (APQ8064_IMEM_PHYS + 0x664)
110#define MSM8064_PC_CNTR_SIZE 0x40
Anji Jonnala93129922012-10-09 20:57:53 +0530111#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +0530112/* avtimer */
113#define AVTIMER_MSW_PHYSICAL_ADDRESS 0x2800900C
114#define AVTIMER_LSW_PHYSICAL_ADDRESS 0x28009008
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530115
116static struct resource msm8064_resources_pccntr[] = {
117 {
118 .start = MSM8064_PC_CNTR_PHYS,
119 .end = MSM8064_PC_CNTR_PHYS + MSM8064_PC_CNTR_SIZE,
120 .flags = IORESOURCE_MEM,
121 },
122};
123
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700124static uint32_t msm_pm_cp15_regs[] = {0x4501, 0x5501, 0x6501, 0x7501, 0x0500};
125
126static struct msm_pm_init_data_type msm_pm_data = {
127 .retention_calls_tz = true,
128 .cp15_data.save_cp15 = true,
129 .cp15_data.qsb_pc_vdd = 0x98,
130 .cp15_data.reg_data = &msm_pm_cp15_regs[0],
131 .cp15_data.reg_saved_state_size = ARRAY_SIZE(msm_pm_cp15_regs),
132};
133
134struct platform_device msm8064_pm_8x60 = {
135 .name = "pm-8x60",
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530136 .id = -1,
137 .num_resources = ARRAY_SIZE(msm8064_resources_pccntr),
138 .resource = msm8064_resources_pccntr,
Praveen Chidambaramf27a5152013-02-01 11:44:53 -0700139 .dev = {
140 .platform_data = &msm_pm_data,
141 },
Anji Jonnala6c2b6852012-09-21 13:34:44 +0530142};
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600143
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700144static struct msm_watchdog_pdata msm_watchdog_pdata = {
145 .pet_time = 10000,
146 .bark_time = 11000,
147 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800148 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700149 .base = MSM_TMR0_BASE + WDT0_OFFSET,
150};
151
152static struct resource msm_watchdog_resources[] = {
153 {
154 .start = WDT0_ACCSCSSNBARK_INT,
155 .end = WDT0_ACCSCSSNBARK_INT,
156 .flags = IORESOURCE_IRQ,
157 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700158};
159
160struct platform_device msm8064_device_watchdog = {
161 .name = "msm_watchdog",
162 .id = -1,
163 .dev = {
164 .platform_data = &msm_watchdog_pdata,
165 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700166 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
167 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700168};
169
Joel King0581896d2011-07-19 16:43:28 -0700170static struct resource msm_dmov_resource[] = {
171 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800172 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700173 .flags = IORESOURCE_IRQ,
174 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700175 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800176 .start = 0x18320000,
177 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700178 .flags = IORESOURCE_MEM,
179 },
180};
181
182static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800183 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700184 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700185};
186
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700187struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700188 .name = "msm_dmov",
189 .id = -1,
190 .resource = msm_dmov_resource,
191 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700192 .dev = {
193 .platform_data = &msm_dmov_pdata,
194 },
Joel King0581896d2011-07-19 16:43:28 -0700195};
196
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700197static struct resource resources_uart_gsbi1[] = {
198 {
199 .start = APQ8064_GSBI1_UARTDM_IRQ,
200 .end = APQ8064_GSBI1_UARTDM_IRQ,
201 .flags = IORESOURCE_IRQ,
202 },
203 {
204 .start = MSM_UART1DM_PHYS,
205 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
206 .name = "uartdm_resource",
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = MSM_GSBI1_PHYS,
211 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
212 .name = "gsbi_resource",
213 .flags = IORESOURCE_MEM,
214 },
215};
216
217struct platform_device apq8064_device_uart_gsbi1 = {
218 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800219 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700220 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
221 .resource = resources_uart_gsbi1,
222};
223
Rohit Vaswani4375c802013-01-09 13:38:19 -0800224static struct resource resources_uart_gsbi2[] = {
225 {
226 .start = APQ8064_GSBI2_UARTDM_IRQ,
227 .end = APQ8064_GSBI2_UARTDM_IRQ,
228 .flags = IORESOURCE_IRQ,
229 },
230 {
231 .start = MSM_UART2DM_PHYS,
232 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
233 .name = "uartdm_resource",
234 .flags = IORESOURCE_MEM,
235 },
236 {
237 .start = MSM_GSBI2_PHYS,
238 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
239 .name = "gsbi_resource",
240 .flags = IORESOURCE_MEM,
241 },
242};
243
244static struct msm_serial_hslite_platform_data uart_gsbi2_pdata = {
245 .line = 0,
246};
247
248struct platform_device apq8064_device_uart_gsbi2 = {
249 .name = "msm_serial_hsl",
250 .id = 3,
251 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
252 .resource = resources_uart_gsbi2,
253 .dev.platform_data = &uart_gsbi2_pdata,
254};
255
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256static struct resource resources_uart_gsbi3[] = {
257 {
258 .start = GSBI3_UARTDM_IRQ,
259 .end = GSBI3_UARTDM_IRQ,
260 .flags = IORESOURCE_IRQ,
261 },
262 {
263 .start = MSM_UART3DM_PHYS,
264 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
265 .name = "uartdm_resource",
266 .flags = IORESOURCE_MEM,
267 },
268 {
269 .start = MSM_GSBI3_PHYS,
270 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
271 .name = "gsbi_resource",
272 .flags = IORESOURCE_MEM,
273 },
274};
275
276struct platform_device apq8064_device_uart_gsbi3 = {
277 .name = "msm_serial_hsl",
278 .id = 0,
279 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
280 .resource = resources_uart_gsbi3,
281};
282
Jing Lin04601f92012-02-05 15:36:07 -0800283static struct resource resources_qup_i2c_gsbi3[] = {
284 {
285 .name = "gsbi_qup_i2c_addr",
286 .start = MSM_GSBI3_PHYS,
287 .end = MSM_GSBI3_PHYS + 4 - 1,
288 .flags = IORESOURCE_MEM,
289 },
290 {
291 .name = "qup_phys_addr",
292 .start = MSM_GSBI3_QUP_PHYS,
293 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
294 .flags = IORESOURCE_MEM,
295 },
296 {
297 .name = "qup_err_intr",
298 .start = GSBI3_QUP_IRQ,
299 .end = GSBI3_QUP_IRQ,
300 .flags = IORESOURCE_IRQ,
301 },
302 {
303 .name = "i2c_clk",
304 .start = 9,
305 .end = 9,
306 .flags = IORESOURCE_IO,
307 },
308 {
309 .name = "i2c_sda",
310 .start = 8,
311 .end = 8,
312 .flags = IORESOURCE_IO,
313 },
314};
315
David Keitel3c40fc52012-02-09 17:53:52 -0800316static struct resource resources_qup_i2c_gsbi1[] = {
317 {
318 .name = "gsbi_qup_i2c_addr",
319 .start = MSM_GSBI1_PHYS,
320 .end = MSM_GSBI1_PHYS + 4 - 1,
321 .flags = IORESOURCE_MEM,
322 },
323 {
324 .name = "qup_phys_addr",
325 .start = MSM_GSBI1_QUP_PHYS,
326 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
327 .flags = IORESOURCE_MEM,
328 },
329 {
330 .name = "qup_err_intr",
331 .start = APQ8064_GSBI1_QUP_IRQ,
332 .end = APQ8064_GSBI1_QUP_IRQ,
333 .flags = IORESOURCE_IRQ,
334 },
335 {
336 .name = "i2c_clk",
337 .start = 21,
338 .end = 21,
339 .flags = IORESOURCE_IO,
340 },
341 {
342 .name = "i2c_sda",
343 .start = 20,
344 .end = 20,
345 .flags = IORESOURCE_IO,
346 },
347};
348
349struct platform_device apq8064_device_qup_i2c_gsbi1 = {
350 .name = "qup_i2c",
351 .id = 0,
352 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
353 .resource = resources_qup_i2c_gsbi1,
354};
355
Jing Lin04601f92012-02-05 15:36:07 -0800356struct platform_device apq8064_device_qup_i2c_gsbi3 = {
357 .name = "qup_i2c",
358 .id = 3,
359 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
360 .resource = resources_qup_i2c_gsbi3,
361};
362
Kenneth Heitke748593a2011-07-15 15:45:11 -0600363static struct resource resources_qup_i2c_gsbi4[] = {
364 {
365 .name = "gsbi_qup_i2c_addr",
366 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600367 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600368 .flags = IORESOURCE_MEM,
369 },
370 {
371 .name = "qup_phys_addr",
372 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600373 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600374 .flags = IORESOURCE_MEM,
375 },
376 {
377 .name = "qup_err_intr",
378 .start = GSBI4_QUP_IRQ,
379 .end = GSBI4_QUP_IRQ,
380 .flags = IORESOURCE_IRQ,
381 },
Kevin Chand07220e2012-02-13 15:52:22 -0800382 {
383 .name = "i2c_clk",
384 .start = 11,
385 .end = 11,
386 .flags = IORESOURCE_IO,
387 },
388 {
389 .name = "i2c_sda",
390 .start = 10,
391 .end = 10,
392 .flags = IORESOURCE_IO,
393 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600394};
395
396struct platform_device apq8064_device_qup_i2c_gsbi4 = {
397 .name = "qup_i2c",
398 .id = 4,
399 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
400 .resource = resources_qup_i2c_gsbi4,
401};
402
Rohit Vaswani4375c802013-01-09 13:38:19 -0800403static struct resource resources_uart_gsbi4[] = {
404 {
405 .start = GSBI4_UARTDM_IRQ,
406 .end = GSBI4_UARTDM_IRQ,
407 .flags = IORESOURCE_IRQ,
408 },
409 {
410 .start = MSM_UART4DM_PHYS,
411 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
412 .name = "uartdm_resource",
413 .flags = IORESOURCE_MEM,
414 },
415 {
416 .start = MSM_GSBI4_PHYS,
417 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
418 .name = "gsbi_resource",
419 .flags = IORESOURCE_MEM,
420 },
421};
422
423static struct msm_serial_hslite_platform_data uart_gsbi4_pdata = {
424 .line = 2,
425};
426
427struct platform_device apq8064_device_uart_gsbi4 = {
428 .name = "msm_serial_hsl",
429 .id = 4,
430 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
431 .resource = resources_uart_gsbi4,
432 .dev.platform_data = &uart_gsbi4_pdata,
433};
434
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700435static struct resource resources_qup_spi_gsbi5[] = {
436 {
437 .name = "spi_base",
438 .start = MSM_GSBI5_QUP_PHYS,
439 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
440 .flags = IORESOURCE_MEM,
441 },
442 {
443 .name = "gsbi_base",
444 .start = MSM_GSBI5_PHYS,
445 .end = MSM_GSBI5_PHYS + 4 - 1,
446 .flags = IORESOURCE_MEM,
447 },
448 {
449 .name = "spi_irq_in",
450 .start = GSBI5_QUP_IRQ,
451 .end = GSBI5_QUP_IRQ,
452 .flags = IORESOURCE_IRQ,
453 },
454};
455
456struct platform_device apq8064_device_qup_spi_gsbi5 = {
457 .name = "spi_qsd",
458 .id = 0,
459 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
460 .resource = resources_qup_spi_gsbi5,
461};
462
Bar Weinerf82c5872012-10-23 14:31:26 +0200463static struct resource resources_qup_spi_gsbi6[] = {
464 {
465 .name = "spi_base",
466 .start = MSM_GSBI6_QUP_PHYS,
467 .end = MSM_GSBI6_QUP_PHYS + SZ_4K - 1,
468 .flags = IORESOURCE_MEM,
469 },
470 {
471 .name = "gsbi_base",
472 .start = MSM_GSBI6_PHYS,
473 .end = MSM_GSBI6_PHYS + 4 - 1,
474 .flags = IORESOURCE_MEM,
475 },
476 {
477 .name = "spi_irq_in",
478 .start = GSBI6_QUP_IRQ,
479 .end = GSBI6_QUP_IRQ,
480 .flags = IORESOURCE_IRQ,
481 },
482 {
483 .name = "spi_clk",
484 .start = 17,
485 .end = 17,
486 .flags = IORESOURCE_IO,
487 },
488 {
489 .name = "spi_miso",
490 .start = 15,
491 .end = 15,
492 .flags = IORESOURCE_IO,
493 },
494 {
495 .name = "spi_mosi",
496 .start = 14,
497 .end = 14,
498 .flags = IORESOURCE_IO,
499 },
500 {
501 .name = "spi_cs",
502 .start = 16,
503 .end = 16,
504 .flags = IORESOURCE_IO,
505 }
506};
507
508struct platform_device mpq8064_device_qup_spi_gsbi6 = {
509 .name = "spi_qsd",
510 .id = 1,
511 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi6),
512 .resource = resources_qup_spi_gsbi6,
513};
514
Joel King8f839b92012-04-01 14:37:46 -0700515static struct resource resources_qup_i2c_gsbi5[] = {
516 {
517 .name = "gsbi_qup_i2c_addr",
518 .start = MSM_GSBI5_PHYS,
519 .end = MSM_GSBI5_PHYS + 4 - 1,
520 .flags = IORESOURCE_MEM,
521 },
522 {
523 .name = "qup_phys_addr",
524 .start = MSM_GSBI5_QUP_PHYS,
525 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
526 .flags = IORESOURCE_MEM,
527 },
528 {
529 .name = "qup_err_intr",
530 .start = GSBI5_QUP_IRQ,
531 .end = GSBI5_QUP_IRQ,
532 .flags = IORESOURCE_IRQ,
533 },
534 {
535 .name = "i2c_clk",
536 .start = 54,
537 .end = 54,
538 .flags = IORESOURCE_IO,
539 },
540 {
541 .name = "i2c_sda",
542 .start = 53,
543 .end = 53,
544 .flags = IORESOURCE_IO,
545 },
546};
547
548struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
549 .name = "qup_i2c",
550 .id = 5,
551 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
552 .resource = resources_qup_i2c_gsbi5,
553};
554
Saket Saurabhd425a5d2012-11-06 16:08:28 +0530555static struct resource resources_uart_gsbi5[] = {
556 {
557 .start = GSBI5_UARTDM_IRQ,
558 .end = GSBI5_UARTDM_IRQ,
559 .flags = IORESOURCE_IRQ,
560 },
561 {
562 .start = MSM_UART5DM_PHYS,
563 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
564 .name = "uartdm_resource",
565 .flags = IORESOURCE_MEM,
566 },
567 {
568 .start = MSM_GSBI5_PHYS,
569 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
570 .name = "gsbi_resource",
571 .flags = IORESOURCE_MEM,
572 },
573};
574
575struct platform_device mpq8064_device_uart_gsbi5 = {
576 .name = "msm_serial_hsl",
577 .id = 2,
578 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
579 .resource = resources_uart_gsbi5,
580};
581
Mayank Rana262e9032012-05-10 15:14:00 -0700582/* GSBI 6 used into UARTDM Mode */
583static struct resource msm_uart_dm6_resources[] = {
584 {
585 .start = MSM_UART6DM_PHYS,
586 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
587 .name = "uartdm_resource",
588 .flags = IORESOURCE_MEM,
589 },
590 {
591 .start = GSBI6_UARTDM_IRQ,
592 .end = GSBI6_UARTDM_IRQ,
593 .flags = IORESOURCE_IRQ,
594 },
595 {
596 .start = MSM_GSBI6_PHYS,
597 .end = MSM_GSBI6_PHYS + 4 - 1,
598 .name = "gsbi_resource",
599 .flags = IORESOURCE_MEM,
600 },
601 {
602 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CHAN,
603 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CHAN,
604 .name = "uartdm_channels",
605 .flags = IORESOURCE_DMA,
606 },
607 {
608 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CRCI,
609 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CRCI,
610 .name = "uartdm_crci",
611 .flags = IORESOURCE_DMA,
612 },
613};
614static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
615struct platform_device mpq8064_device_uartdm_gsbi6 = {
616 .name = "msm_serial_hs",
617 .id = 0,
618 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
619 .resource = msm_uart_dm6_resources,
620 .dev = {
621 .dma_mask = &msm_uart_dm6_dma_mask,
622 .coherent_dma_mask = DMA_BIT_MASK(32),
623 },
624};
625
Jin Hong4bbbfba2012-02-02 21:48:07 -0800626static struct resource resources_uart_gsbi7[] = {
627 {
628 .start = GSBI7_UARTDM_IRQ,
629 .end = GSBI7_UARTDM_IRQ,
630 .flags = IORESOURCE_IRQ,
631 },
632 {
633 .start = MSM_UART7DM_PHYS,
634 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
635 .name = "uartdm_resource",
636 .flags = IORESOURCE_MEM,
637 },
638 {
639 .start = MSM_GSBI7_PHYS,
640 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
641 .name = "gsbi_resource",
642 .flags = IORESOURCE_MEM,
643 },
644};
645
646struct platform_device apq8064_device_uart_gsbi7 = {
647 .name = "msm_serial_hsl",
648 .id = 0,
649 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
650 .resource = resources_uart_gsbi7,
651};
652
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800653struct platform_device apq_pcm = {
654 .name = "msm-pcm-dsp",
655 .id = -1,
656};
657
658struct platform_device apq_pcm_routing = {
659 .name = "msm-pcm-routing",
660 .id = -1,
661};
662
663struct platform_device apq_cpudai0 = {
664 .name = "msm-dai-q6",
665 .id = 0x4000,
666};
667
668struct platform_device apq_cpudai1 = {
669 .name = "msm-dai-q6",
670 .id = 0x4001,
671};
Santosh Mardieff9a742012-04-09 23:23:39 +0530672struct platform_device mpq_cpudai_sec_i2s_rx = {
673 .name = "msm-dai-q6",
674 .id = 4,
675};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800676struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800677 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800678 .id = 8,
679};
680
681struct platform_device apq_cpudai_bt_rx = {
682 .name = "msm-dai-q6",
683 .id = 0x3000,
684};
685
686struct platform_device apq_cpudai_bt_tx = {
687 .name = "msm-dai-q6",
688 .id = 0x3001,
689};
690
691struct platform_device apq_cpudai_fm_rx = {
692 .name = "msm-dai-q6",
693 .id = 0x3004,
694};
695
696struct platform_device apq_cpudai_fm_tx = {
697 .name = "msm-dai-q6",
698 .id = 0x3005,
699};
700
Helen Zeng8f925502012-03-05 16:50:17 -0800701struct platform_device apq_cpudai_slim_4_rx = {
702 .name = "msm-dai-q6",
703 .id = 0x4008,
704};
705
706struct platform_device apq_cpudai_slim_4_tx = {
707 .name = "msm-dai-q6",
708 .id = 0x4009,
709};
710
Aviral Guptabfa97882012-10-16 12:15:59 +0530711struct platform_device mpq_cpudai_pseudo = {
712 .name = "msm-dai-q6",
713 .id = 0x8001,
714};
Joel Nidere5de00e2012-07-03 10:58:10 +0300715#define MSM_TSIF0_PHYS (0x18200000)
716#define MSM_TSIF1_PHYS (0x18201000)
717#define MSM_TSIF_SIZE (0x200)
718
719#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
720 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
721#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
722 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
723#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
724 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
725#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
726 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
727#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
728 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
729#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
730 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
731#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
732 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
733#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
734 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
735
736static const struct msm_gpio tsif0_gpios[] = {
737 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
738 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
739 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
740 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
741};
742
743static const struct msm_gpio tsif1_gpios[] = {
744 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
745 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
746 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
747 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
748};
749
750struct msm_tsif_platform_data tsif1_8064_platform_data = {
751 .num_gpios = ARRAY_SIZE(tsif1_gpios),
752 .gpios = tsif1_gpios,
753 .tsif_pclk = "iface_clk",
754 .tsif_ref_clk = "ref_clk",
755};
756
757struct resource tsif1_8064_resources[] = {
758 [0] = {
759 .flags = IORESOURCE_IRQ,
760 .start = TSIF2_IRQ,
761 .end = TSIF2_IRQ,
762 },
763 [1] = {
764 .flags = IORESOURCE_MEM,
765 .start = MSM_TSIF1_PHYS,
766 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
767 },
768 [2] = {
769 .flags = IORESOURCE_DMA,
770 .start = DMOV8064_TSIF_CHAN,
771 .end = DMOV8064_TSIF_CRCI,
772 },
773};
774
775struct msm_tsif_platform_data tsif0_8064_platform_data = {
776 .num_gpios = ARRAY_SIZE(tsif0_gpios),
777 .gpios = tsif0_gpios,
778 .tsif_pclk = "iface_clk",
779 .tsif_ref_clk = "ref_clk",
780};
781
782struct resource tsif0_8064_resources[] = {
783 [0] = {
784 .flags = IORESOURCE_IRQ,
785 .start = TSIF1_IRQ,
786 .end = TSIF1_IRQ,
787 },
788 [1] = {
789 .flags = IORESOURCE_MEM,
790 .start = MSM_TSIF0_PHYS,
791 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
792 },
793 [2] = {
794 .flags = IORESOURCE_DMA,
795 .start = DMOV_TSIF_CHAN,
796 .end = DMOV_TSIF_CRCI,
797 },
798};
799
800struct platform_device msm_8064_device_tsif[2] = {
801 {
802 .name = "msm_tsif",
803 .id = 0,
804 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
805 .resource = tsif0_8064_resources,
806 .dev = {
807 .platform_data = &tsif0_8064_platform_data
808 },
809 },
810 {
811 .name = "msm_tsif",
812 .id = 1,
813 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
814 .resource = tsif1_8064_resources,
815 .dev = {
816 .platform_data = &tsif1_8064_platform_data
817 },
818 }
819};
820
Joel Nider50b50fa2012-08-05 14:17:29 +0300821#define MSM_TSPP_PHYS (0x18202000)
822#define MSM_TSPP_SIZE (0x1000)
823#define MSM_TSPP_BAM_PHYS (0x18204000)
824#define MSM_TSPP_BAM_SIZE (0x2000)
825
826static const struct msm_gpio tspp_gpios[] = {
827 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
828 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
829 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
830 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
831 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
832 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
833 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
834 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
835};
836
837static struct resource tspp_resources[] = {
838 [0] = {
Liron Kuch59339922013-01-01 18:29:47 +0200839 .name = "TSIF_TSPP_IRQ",
Joel Nider50b50fa2012-08-05 14:17:29 +0300840 .flags = IORESOURCE_IRQ,
841 .start = TSIF_TSPP_IRQ,
Liron Kuch59339922013-01-01 18:29:47 +0200842 .end = TSIF_TSPP_IRQ,
Joel Nider50b50fa2012-08-05 14:17:29 +0300843 },
844 [1] = {
Liron Kuch59339922013-01-01 18:29:47 +0200845 .name = "TSIF0_IRQ",
846 .flags = IORESOURCE_IRQ,
847 .start = TSIF1_IRQ,
848 .end = TSIF1_IRQ,
849 },
850 [2] = {
851 .name = "TSIF1_IRQ",
852 .flags = IORESOURCE_IRQ,
853 .start = TSIF2_IRQ,
854 .end = TSIF2_IRQ,
855 },
856 [3] = {
857 .name = "TSIF_BAM_IRQ",
858 .flags = IORESOURCE_IRQ,
859 .start = TSIF_BAM_IRQ,
860 .end = TSIF_BAM_IRQ,
861 },
862 [4] = {
863 .name = "MSM_TSIF0_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300864 .flags = IORESOURCE_MEM,
865 .start = MSM_TSIF0_PHYS,
866 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
867 },
Liron Kuch59339922013-01-01 18:29:47 +0200868 [5] = {
869 .name = "MSM_TSIF1_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300870 .flags = IORESOURCE_MEM,
871 .start = MSM_TSIF1_PHYS,
872 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
873 },
Liron Kuch59339922013-01-01 18:29:47 +0200874 [6] = {
875 .name = "MSM_TSPP_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300876 .flags = IORESOURCE_MEM,
877 .start = MSM_TSPP_PHYS,
878 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
879 },
Liron Kuch59339922013-01-01 18:29:47 +0200880 [7] = {
881 .name = "MSM_TSPP_BAM_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300882 .flags = IORESOURCE_MEM,
883 .start = MSM_TSPP_BAM_PHYS,
884 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
885 },
886};
887
888static struct msm_tspp_platform_data tspp_platform_data = {
889 .num_gpios = ARRAY_SIZE(tspp_gpios),
890 .gpios = tspp_gpios,
891 .tsif_pclk = "iface_clk",
892 .tsif_ref_clk = "ref_clk",
893};
894
895struct platform_device msm_8064_device_tspp = {
896 .name = "msm_tspp",
897 .id = 0,
898 .num_resources = ARRAY_SIZE(tspp_resources),
899 .resource = tspp_resources,
900 .dev = {
901 .platform_data = &tspp_platform_data
902 },
903};
904
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800905/*
906 * Machine specific data for AUX PCM Interface
907 * which the driver will be unware of.
908 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800909struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800910 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700911 .mode_8k = {
912 .mode = AFE_PCM_CFG_MODE_PCM,
913 .sync = AFE_PCM_CFG_SYNC_INT,
914 .frame = AFE_PCM_CFG_FRM_256BPF,
915 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
916 .slot = 0,
917 .data = AFE_PCM_CFG_CDATAOE_MASTER,
918 .pcm_clk_rate = 2048000,
919 },
920 .mode_16k = {
921 .mode = AFE_PCM_CFG_MODE_PCM,
922 .sync = AFE_PCM_CFG_SYNC_INT,
923 .frame = AFE_PCM_CFG_FRM_256BPF,
924 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
925 .slot = 0,
926 .data = AFE_PCM_CFG_CDATAOE_MASTER,
927 .pcm_clk_rate = 4096000,
928 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800929};
930
931struct platform_device apq_cpudai_auxpcm_rx = {
932 .name = "msm-dai-q6",
933 .id = 2,
934 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800935 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800936 },
937};
938
939struct platform_device apq_cpudai_auxpcm_tx = {
940 .name = "msm-dai-q6",
941 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800942 .dev = {
943 .platform_data = &apq_auxpcm_pdata,
944 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800945};
946
Patrick Lai04baee942012-05-01 14:38:47 -0700947struct msm_mi2s_pdata mpq_mi2s_tx_data = {
948 .rx_sd_lines = 0,
949 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
950 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700951};
952
953struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700954 .name = "msm-dai-q6-mi2s",
955 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700956 .dev = {
957 .platform_data = &mpq_mi2s_tx_data,
958 },
959};
960
Kuirong Wangf8c5e142012-06-21 16:17:32 -0700961struct msm_mi2s_pdata apq_mi2s_data = {
962 .rx_sd_lines = MSM_MI2S_SD0,
963 .tx_sd_lines = MSM_MI2S_SD3,
964};
965
966struct platform_device apq_cpudai_mi2s = {
967 .name = "msm-dai-q6-mi2s",
968 .id = -1,
969 .dev = {
970 .platform_data = &apq_mi2s_data,
971 },
972};
973
974struct platform_device apq_cpudai_i2s_rx = {
975 .name = "msm-dai-q6",
976 .id = PRIMARY_I2S_RX,
977};
978
979struct platform_device apq_cpudai_i2s_tx = {
980 .name = "msm-dai-q6",
981 .id = PRIMARY_I2S_TX,
982};
983
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800984struct platform_device apq_cpu_fe = {
985 .name = "msm-dai-fe",
986 .id = -1,
987};
988
989struct platform_device apq_stub_codec = {
990 .name = "msm-stub-codec",
991 .id = 1,
992};
993
994struct platform_device apq_voice = {
995 .name = "msm-pcm-voice",
996 .id = -1,
997};
998
999struct platform_device apq_voip = {
1000 .name = "msm-voip-dsp",
1001 .id = -1,
1002};
1003
1004struct platform_device apq_lpa_pcm = {
1005 .name = "msm-pcm-lpa",
1006 .id = -1,
1007};
1008
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07001009struct platform_device apq_compr_dsp = {
1010 .name = "msm-compr-dsp",
1011 .id = -1,
1012};
1013
1014struct platform_device apq_multi_ch_pcm = {
1015 .name = "msm-multi-ch-pcm-dsp",
1016 .id = -1,
1017};
1018
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07001019struct platform_device apq_lowlatency_pcm = {
1020 .name = "msm-lowlatency-pcm-dsp",
1021 .id = -1,
1022};
1023
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08001024struct platform_device apq_pcm_hostless = {
1025 .name = "msm-pcm-hostless",
1026 .id = -1,
1027};
1028
1029struct platform_device apq_cpudai_afe_01_rx = {
1030 .name = "msm-dai-q6",
1031 .id = 0xE0,
1032};
1033
1034struct platform_device apq_cpudai_afe_01_tx = {
1035 .name = "msm-dai-q6",
1036 .id = 0xF0,
1037};
1038
1039struct platform_device apq_cpudai_afe_02_rx = {
1040 .name = "msm-dai-q6",
1041 .id = 0xF1,
1042};
1043
1044struct platform_device apq_cpudai_afe_02_tx = {
1045 .name = "msm-dai-q6",
1046 .id = 0xE1,
1047};
1048
1049struct platform_device apq_pcm_afe = {
1050 .name = "msm-pcm-afe",
1051 .id = -1,
1052};
1053
Neema Shetty8427c262012-02-16 11:23:43 -08001054struct platform_device apq_cpudai_stub = {
1055 .name = "msm-dai-stub",
1056 .id = -1,
1057};
1058
Neema Shetty3c9d2862012-03-11 01:25:32 -08001059struct platform_device apq_cpudai_slimbus_1_rx = {
1060 .name = "msm-dai-q6",
1061 .id = 0x4002,
1062};
1063
1064struct platform_device apq_cpudai_slimbus_1_tx = {
1065 .name = "msm-dai-q6",
1066 .id = 0x4003,
1067};
1068
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001069struct platform_device apq_cpudai_slimbus_2_rx = {
1070 .name = "msm-dai-q6",
1071 .id = 0x4004,
1072};
1073
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001074struct platform_device apq_cpudai_slimbus_2_tx = {
1075 .name = "msm-dai-q6",
1076 .id = 0x4005,
1077};
1078
Neema Shettyc9d86c32012-05-09 12:01:39 -07001079struct platform_device apq_cpudai_slimbus_3_rx = {
1080 .name = "msm-dai-q6",
1081 .id = 0x4006,
1082};
1083
Helen Zeng38c3c962012-05-17 14:56:20 -07001084struct platform_device apq_cpudai_slimbus_3_tx = {
1085 .name = "msm-dai-q6",
1086 .id = 0x4007,
1087};
1088
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001089static struct resource resources_ssbi_pmic1[] = {
1090 {
1091 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1092 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1093 .flags = IORESOURCE_MEM,
1094 },
1095};
1096
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001097#define LPASS_SLIMBUS_PHYS 0x28080000
1098#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -08001099#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001100/* Board info for the slimbus slave device */
1101static struct resource slimbus_res[] = {
1102 {
1103 .start = LPASS_SLIMBUS_PHYS,
1104 .end = LPASS_SLIMBUS_PHYS + 8191,
1105 .flags = IORESOURCE_MEM,
1106 .name = "slimbus_physical",
1107 },
1108 {
1109 .start = LPASS_SLIMBUS_BAM_PHYS,
1110 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1111 .flags = IORESOURCE_MEM,
1112 .name = "slimbus_bam_physical",
1113 },
1114 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -08001115 .start = LPASS_SLIMBUS_SLEW,
1116 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1117 .flags = IORESOURCE_MEM,
1118 .name = "slimbus_slew_reg",
1119 },
1120 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001121 .start = SLIMBUS0_CORE_EE1_IRQ,
1122 .end = SLIMBUS0_CORE_EE1_IRQ,
1123 .flags = IORESOURCE_IRQ,
1124 .name = "slimbus_irq",
1125 },
1126 {
1127 .start = SLIMBUS0_BAM_EE1_IRQ,
1128 .end = SLIMBUS0_BAM_EE1_IRQ,
1129 .flags = IORESOURCE_IRQ,
1130 .name = "slimbus_bam_irq",
1131 },
1132};
1133
1134struct platform_device apq8064_slim_ctrl = {
1135 .name = "msm_slim_ctrl",
1136 .id = 1,
1137 .num_resources = ARRAY_SIZE(slimbus_res),
1138 .resource = slimbus_res,
1139 .dev = {
1140 .coherent_dma_mask = 0xffffffffULL,
1141 },
1142};
1143
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001144struct platform_device apq8064_device_ssbi_pmic1 = {
1145 .name = "msm_ssbi",
1146 .id = 0,
1147 .resource = resources_ssbi_pmic1,
1148 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
1149};
1150
1151static struct resource resources_ssbi_pmic2[] = {
1152 {
1153 .start = MSM_PMIC2_SSBI_CMD_PHYS,
1154 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1155 .flags = IORESOURCE_MEM,
1156 },
1157};
1158
1159struct platform_device apq8064_device_ssbi_pmic2 = {
1160 .name = "msm_ssbi",
1161 .id = 1,
1162 .resource = resources_ssbi_pmic2,
1163 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
1164};
1165
1166static struct resource resources_otg[] = {
1167 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001168 .start = MSM_HSUSB1_PHYS,
1169 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 .flags = IORESOURCE_MEM,
1171 },
1172 {
1173 .start = USB1_HS_IRQ,
1174 .end = USB1_HS_IRQ,
1175 .flags = IORESOURCE_IRQ,
1176 },
1177};
1178
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001179struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 .name = "msm_otg",
1181 .id = -1,
1182 .num_resources = ARRAY_SIZE(resources_otg),
1183 .resource = resources_otg,
1184 .dev = {
1185 .coherent_dma_mask = 0xffffffff,
1186 },
1187};
1188
1189static struct resource resources_hsusb[] = {
1190 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001191 .start = MSM_HSUSB1_PHYS,
1192 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001193 .flags = IORESOURCE_MEM,
1194 },
1195 {
1196 .start = USB1_HS_IRQ,
1197 .end = USB1_HS_IRQ,
1198 .flags = IORESOURCE_IRQ,
1199 },
1200};
1201
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001202struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001203 .name = "msm_hsusb",
1204 .id = -1,
1205 .num_resources = ARRAY_SIZE(resources_hsusb),
1206 .resource = resources_hsusb,
1207 .dev = {
1208 .coherent_dma_mask = 0xffffffff,
1209 },
1210};
1211
Hemant Kumard86c4882012-01-24 19:39:37 -08001212static struct resource resources_hsusb_host[] = {
1213 {
1214 .start = MSM_HSUSB1_PHYS,
1215 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1216 .flags = IORESOURCE_MEM,
1217 },
1218 {
1219 .start = USB1_HS_IRQ,
1220 .end = USB1_HS_IRQ,
1221 .flags = IORESOURCE_IRQ,
1222 },
1223};
1224
Hemant Kumara945b472012-01-25 15:08:06 -08001225static struct resource resources_hsic_host[] = {
1226 {
1227 .start = 0x12510000,
1228 .end = 0x12510000 + SZ_4K - 1,
1229 .flags = IORESOURCE_MEM,
1230 },
1231 {
1232 .start = USB2_HSIC_IRQ,
1233 .end = USB2_HSIC_IRQ,
1234 .flags = IORESOURCE_IRQ,
1235 },
1236 {
1237 .start = MSM_GPIO_TO_INT(49),
1238 .end = MSM_GPIO_TO_INT(49),
1239 .name = "peripheral_status_irq",
1240 .flags = IORESOURCE_IRQ,
1241 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001242 {
Jack Pham0cc75c42012-10-10 02:03:50 +02001243 .start = MSM_GPIO_TO_INT(47),
1244 .end = MSM_GPIO_TO_INT(47),
Hemant Kumar6fd65032012-05-23 13:02:24 -07001245 .name = "wakeup",
Jack Pham0cc75c42012-10-10 02:03:50 +02001246 .flags = IORESOURCE_IRQ,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001247 },
Hemant Kumara945b472012-01-25 15:08:06 -08001248};
1249
Hemant Kumard86c4882012-01-24 19:39:37 -08001250static u64 dma_mask = DMA_BIT_MASK(32);
1251struct platform_device apq8064_device_hsusb_host = {
1252 .name = "msm_hsusb_host",
1253 .id = -1,
1254 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1255 .resource = resources_hsusb_host,
1256 .dev = {
1257 .dma_mask = &dma_mask,
1258 .coherent_dma_mask = 0xffffffff,
1259 },
1260};
1261
Hemant Kumara945b472012-01-25 15:08:06 -08001262struct platform_device apq8064_device_hsic_host = {
1263 .name = "msm_hsic_host",
1264 .id = -1,
1265 .num_resources = ARRAY_SIZE(resources_hsic_host),
1266 .resource = resources_hsic_host,
1267 .dev = {
1268 .dma_mask = &dma_mask,
1269 .coherent_dma_mask = DMA_BIT_MASK(32),
1270 },
1271};
1272
Manu Gautam91223e02011-11-08 15:27:22 +05301273static struct resource resources_ehci_host3[] = {
1274{
1275 .start = MSM_HSUSB3_PHYS,
1276 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
1280 .start = USB3_HS_IRQ,
1281 .end = USB3_HS_IRQ,
1282 .flags = IORESOURCE_IRQ,
1283 },
1284};
1285
1286struct platform_device apq8064_device_ehci_host3 = {
1287 .name = "msm_ehci_host",
1288 .id = 0,
1289 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1290 .resource = resources_ehci_host3,
1291 .dev = {
1292 .dma_mask = &dma_mask,
1293 .coherent_dma_mask = 0xffffffff,
1294 },
1295};
1296
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001297static struct resource resources_ehci_host4[] = {
1298{
1299 .start = MSM_HSUSB4_PHYS,
1300 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1301 .flags = IORESOURCE_MEM,
1302 },
1303 {
1304 .start = USB4_HS_IRQ,
1305 .end = USB4_HS_IRQ,
1306 .flags = IORESOURCE_IRQ,
1307 },
1308};
1309
1310struct platform_device apq8064_device_ehci_host4 = {
1311 .name = "msm_ehci_host",
1312 .id = 1,
1313 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1314 .resource = resources_ehci_host4,
1315 .dev = {
1316 .dma_mask = &dma_mask,
1317 .coherent_dma_mask = 0xffffffff,
1318 },
1319};
1320
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001321struct platform_device apq8064_device_acpuclk = {
1322 .name = "acpuclk-8064",
1323 .id = -1,
1324};
1325
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001326#define SHARED_IMEM_TZ_BASE 0x2a03f720
1327static struct resource tzlog_resources[] = {
1328 {
1329 .start = SHARED_IMEM_TZ_BASE,
1330 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1331 .flags = IORESOURCE_MEM,
1332 },
1333};
1334
1335struct platform_device apq_device_tz_log = {
1336 .name = "tz_log",
1337 .id = 0,
1338 .num_resources = ARRAY_SIZE(tzlog_resources),
1339 .resource = tzlog_resources,
1340};
1341
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001342/* MSM Video core device */
1343#ifdef CONFIG_MSM_BUS_SCALING
1344static struct msm_bus_vectors vidc_init_vectors[] = {
1345 {
1346 .src = MSM_BUS_MASTER_VIDEO_ENC,
1347 .dst = MSM_BUS_SLAVE_EBI_CH0,
1348 .ab = 0,
1349 .ib = 0,
1350 },
1351 {
1352 .src = MSM_BUS_MASTER_VIDEO_DEC,
1353 .dst = MSM_BUS_SLAVE_EBI_CH0,
1354 .ab = 0,
1355 .ib = 0,
1356 },
1357 {
1358 .src = MSM_BUS_MASTER_AMPSS_M0,
1359 .dst = MSM_BUS_SLAVE_EBI_CH0,
1360 .ab = 0,
1361 .ib = 0,
1362 },
1363 {
1364 .src = MSM_BUS_MASTER_AMPSS_M0,
1365 .dst = MSM_BUS_SLAVE_EBI_CH0,
1366 .ab = 0,
1367 .ib = 0,
1368 },
1369};
1370static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1371 {
1372 .src = MSM_BUS_MASTER_VIDEO_ENC,
1373 .dst = MSM_BUS_SLAVE_EBI_CH0,
1374 .ab = 54525952,
1375 .ib = 436207616,
1376 },
1377 {
1378 .src = MSM_BUS_MASTER_VIDEO_DEC,
1379 .dst = MSM_BUS_SLAVE_EBI_CH0,
1380 .ab = 72351744,
1381 .ib = 289406976,
1382 },
1383 {
1384 .src = MSM_BUS_MASTER_AMPSS_M0,
1385 .dst = MSM_BUS_SLAVE_EBI_CH0,
1386 .ab = 500000,
1387 .ib = 1000000,
1388 },
1389 {
1390 .src = MSM_BUS_MASTER_AMPSS_M0,
1391 .dst = MSM_BUS_SLAVE_EBI_CH0,
1392 .ab = 500000,
1393 .ib = 1000000,
1394 },
1395};
1396static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1397 {
1398 .src = MSM_BUS_MASTER_VIDEO_ENC,
1399 .dst = MSM_BUS_SLAVE_EBI_CH0,
1400 .ab = 40894464,
1401 .ib = 327155712,
1402 },
1403 {
1404 .src = MSM_BUS_MASTER_VIDEO_DEC,
1405 .dst = MSM_BUS_SLAVE_EBI_CH0,
1406 .ab = 48234496,
1407 .ib = 192937984,
1408 },
1409 {
1410 .src = MSM_BUS_MASTER_AMPSS_M0,
1411 .dst = MSM_BUS_SLAVE_EBI_CH0,
1412 .ab = 500000,
1413 .ib = 2000000,
1414 },
1415 {
1416 .src = MSM_BUS_MASTER_AMPSS_M0,
1417 .dst = MSM_BUS_SLAVE_EBI_CH0,
1418 .ab = 500000,
1419 .ib = 2000000,
1420 },
1421};
1422static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1423 {
1424 .src = MSM_BUS_MASTER_VIDEO_ENC,
1425 .dst = MSM_BUS_SLAVE_EBI_CH0,
1426 .ab = 163577856,
1427 .ib = 1308622848,
1428 },
1429 {
1430 .src = MSM_BUS_MASTER_VIDEO_DEC,
1431 .dst = MSM_BUS_SLAVE_EBI_CH0,
1432 .ab = 219152384,
1433 .ib = 876609536,
1434 },
1435 {
1436 .src = MSM_BUS_MASTER_AMPSS_M0,
1437 .dst = MSM_BUS_SLAVE_EBI_CH0,
1438 .ab = 1750000,
1439 .ib = 3500000,
1440 },
1441 {
1442 .src = MSM_BUS_MASTER_AMPSS_M0,
1443 .dst = MSM_BUS_SLAVE_EBI_CH0,
1444 .ab = 1750000,
1445 .ib = 3500000,
1446 },
1447};
1448static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1449 {
1450 .src = MSM_BUS_MASTER_VIDEO_ENC,
1451 .dst = MSM_BUS_SLAVE_EBI_CH0,
1452 .ab = 121634816,
1453 .ib = 973078528,
1454 },
1455 {
1456 .src = MSM_BUS_MASTER_VIDEO_DEC,
1457 .dst = MSM_BUS_SLAVE_EBI_CH0,
1458 .ab = 155189248,
1459 .ib = 620756992,
1460 },
1461 {
1462 .src = MSM_BUS_MASTER_AMPSS_M0,
1463 .dst = MSM_BUS_SLAVE_EBI_CH0,
1464 .ab = 1750000,
1465 .ib = 7000000,
1466 },
1467 {
1468 .src = MSM_BUS_MASTER_AMPSS_M0,
1469 .dst = MSM_BUS_SLAVE_EBI_CH0,
1470 .ab = 1750000,
1471 .ib = 7000000,
1472 },
1473};
1474static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1475 {
1476 .src = MSM_BUS_MASTER_VIDEO_ENC,
1477 .dst = MSM_BUS_SLAVE_EBI_CH0,
1478 .ab = 372244480,
1479 .ib = 2560000000U,
1480 },
1481 {
1482 .src = MSM_BUS_MASTER_VIDEO_DEC,
1483 .dst = MSM_BUS_SLAVE_EBI_CH0,
1484 .ab = 501219328,
1485 .ib = 2560000000U,
1486 },
1487 {
1488 .src = MSM_BUS_MASTER_AMPSS_M0,
1489 .dst = MSM_BUS_SLAVE_EBI_CH0,
1490 .ab = 2500000,
1491 .ib = 5000000,
1492 },
1493 {
1494 .src = MSM_BUS_MASTER_AMPSS_M0,
1495 .dst = MSM_BUS_SLAVE_EBI_CH0,
1496 .ab = 2500000,
1497 .ib = 5000000,
1498 },
1499};
1500static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1501 {
1502 .src = MSM_BUS_MASTER_VIDEO_ENC,
1503 .dst = MSM_BUS_SLAVE_EBI_CH0,
1504 .ab = 222298112,
1505 .ib = 2560000000U,
1506 },
1507 {
1508 .src = MSM_BUS_MASTER_VIDEO_DEC,
1509 .dst = MSM_BUS_SLAVE_EBI_CH0,
1510 .ab = 330301440,
1511 .ib = 2560000000U,
1512 },
1513 {
1514 .src = MSM_BUS_MASTER_AMPSS_M0,
1515 .dst = MSM_BUS_SLAVE_EBI_CH0,
1516 .ab = 2500000,
1517 .ib = 700000000,
1518 },
1519 {
1520 .src = MSM_BUS_MASTER_AMPSS_M0,
1521 .dst = MSM_BUS_SLAVE_EBI_CH0,
1522 .ab = 2500000,
1523 .ib = 10000000,
1524 },
1525};
1526
Arun Menon152c3c72012-06-20 11:50:08 -07001527static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1528 {
1529 .src = MSM_BUS_MASTER_VIDEO_ENC,
1530 .dst = MSM_BUS_SLAVE_EBI_CH0,
1531 .ab = 222298112,
1532 .ib = 3522000000U,
1533 },
1534 {
1535 .src = MSM_BUS_MASTER_VIDEO_DEC,
1536 .dst = MSM_BUS_SLAVE_EBI_CH0,
1537 .ab = 330301440,
1538 .ib = 3522000000U,
1539 },
1540 {
1541 .src = MSM_BUS_MASTER_AMPSS_M0,
1542 .dst = MSM_BUS_SLAVE_EBI_CH0,
1543 .ab = 2500000,
1544 .ib = 700000000,
1545 },
1546 {
1547 .src = MSM_BUS_MASTER_AMPSS_M0,
1548 .dst = MSM_BUS_SLAVE_EBI_CH0,
1549 .ab = 2500000,
1550 .ib = 10000000,
1551 },
1552};
1553static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1554 {
1555 .src = MSM_BUS_MASTER_VIDEO_ENC,
1556 .dst = MSM_BUS_SLAVE_EBI_CH0,
1557 .ab = 222298112,
1558 .ib = 3522000000U,
1559 },
1560 {
1561 .src = MSM_BUS_MASTER_VIDEO_DEC,
1562 .dst = MSM_BUS_SLAVE_EBI_CH0,
1563 .ab = 330301440,
1564 .ib = 3522000000U,
1565 },
1566 {
1567 .src = MSM_BUS_MASTER_AMPSS_M0,
1568 .dst = MSM_BUS_SLAVE_EBI_CH0,
1569 .ab = 2500000,
1570 .ib = 700000000,
1571 },
1572 {
1573 .src = MSM_BUS_MASTER_AMPSS_M0,
1574 .dst = MSM_BUS_SLAVE_EBI_CH0,
1575 .ab = 2500000,
1576 .ib = 10000000,
1577 },
1578};
1579
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001580static struct msm_bus_paths vidc_bus_client_config[] = {
1581 {
1582 ARRAY_SIZE(vidc_init_vectors),
1583 vidc_init_vectors,
1584 },
1585 {
1586 ARRAY_SIZE(vidc_venc_vga_vectors),
1587 vidc_venc_vga_vectors,
1588 },
1589 {
1590 ARRAY_SIZE(vidc_vdec_vga_vectors),
1591 vidc_vdec_vga_vectors,
1592 },
1593 {
1594 ARRAY_SIZE(vidc_venc_720p_vectors),
1595 vidc_venc_720p_vectors,
1596 },
1597 {
1598 ARRAY_SIZE(vidc_vdec_720p_vectors),
1599 vidc_vdec_720p_vectors,
1600 },
1601 {
1602 ARRAY_SIZE(vidc_venc_1080p_vectors),
1603 vidc_venc_1080p_vectors,
1604 },
1605 {
1606 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1607 vidc_vdec_1080p_vectors,
1608 },
Arun Menon152c3c72012-06-20 11:50:08 -07001609 {
1610 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1611 vidc_venc_1080p_turbo_vectors,
1612 },
1613 {
1614 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1615 vidc_vdec_1080p_turbo_vectors,
1616 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001617};
1618
1619static struct msm_bus_scale_pdata vidc_bus_client_data = {
1620 vidc_bus_client_config,
1621 ARRAY_SIZE(vidc_bus_client_config),
1622 .name = "vidc",
1623};
1624#endif
1625
1626
1627#define APQ8064_VIDC_BASE_PHYS 0x04400000
1628#define APQ8064_VIDC_BASE_SIZE 0x00100000
1629
1630static struct resource apq8064_device_vidc_resources[] = {
1631 {
1632 .start = APQ8064_VIDC_BASE_PHYS,
1633 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1634 .flags = IORESOURCE_MEM,
1635 },
1636 {
1637 .start = VCODEC_IRQ,
1638 .end = VCODEC_IRQ,
1639 .flags = IORESOURCE_IRQ,
1640 },
1641};
1642
1643struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1644#ifdef CONFIG_MSM_BUS_SCALING
1645 .vidc_bus_client_pdata = &vidc_bus_client_data,
1646#endif
1647#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1648 .memtype = ION_CP_MM_HEAP_ID,
1649 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001650 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001651#else
1652 .memtype = MEMTYPE_EBI1,
1653 .enable_ion = 0,
1654#endif
1655 .disable_dmx = 0,
1656 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001657 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301658 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001659};
1660
1661struct platform_device apq8064_msm_device_vidc = {
1662 .name = "msm_vidc",
1663 .id = 0,
1664 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1665 .resource = apq8064_device_vidc_resources,
1666 .dev = {
1667 .platform_data = &apq8064_vidc_platform_data,
1668 },
1669};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001670#define MSM_SDC1_BASE 0x12400000
1671#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1672#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1673#define MSM_SDC2_BASE 0x12140000
1674#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1675#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1676#define MSM_SDC3_BASE 0x12180000
1677#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1678#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1679#define MSM_SDC4_BASE 0x121C0000
1680#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1681#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1682
1683static struct resource resources_sdc1[] = {
1684 {
1685 .name = "core_mem",
1686 .flags = IORESOURCE_MEM,
1687 .start = MSM_SDC1_BASE,
1688 .end = MSM_SDC1_DML_BASE - 1,
1689 },
1690 {
1691 .name = "core_irq",
1692 .flags = IORESOURCE_IRQ,
1693 .start = SDC1_IRQ_0,
1694 .end = SDC1_IRQ_0
1695 },
1696#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1697 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301698 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001699 .start = MSM_SDC1_DML_BASE,
1700 .end = MSM_SDC1_BAM_BASE - 1,
1701 .flags = IORESOURCE_MEM,
1702 },
1703 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301704 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705 .start = MSM_SDC1_BAM_BASE,
1706 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1707 .flags = IORESOURCE_MEM,
1708 },
1709 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301710 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001711 .start = SDC1_BAM_IRQ,
1712 .end = SDC1_BAM_IRQ,
1713 .flags = IORESOURCE_IRQ,
1714 },
1715#endif
1716};
1717
1718static struct resource resources_sdc2[] = {
1719 {
1720 .name = "core_mem",
1721 .flags = IORESOURCE_MEM,
1722 .start = MSM_SDC2_BASE,
1723 .end = MSM_SDC2_DML_BASE - 1,
1724 },
1725 {
1726 .name = "core_irq",
1727 .flags = IORESOURCE_IRQ,
1728 .start = SDC2_IRQ_0,
1729 .end = SDC2_IRQ_0
1730 },
1731#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1732 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301733 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001734 .start = MSM_SDC2_DML_BASE,
1735 .end = MSM_SDC2_BAM_BASE - 1,
1736 .flags = IORESOURCE_MEM,
1737 },
1738 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301739 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001740 .start = MSM_SDC2_BAM_BASE,
1741 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1742 .flags = IORESOURCE_MEM,
1743 },
1744 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301745 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001746 .start = SDC2_BAM_IRQ,
1747 .end = SDC2_BAM_IRQ,
1748 .flags = IORESOURCE_IRQ,
1749 },
1750#endif
1751};
1752
1753static struct resource resources_sdc3[] = {
1754 {
1755 .name = "core_mem",
1756 .flags = IORESOURCE_MEM,
1757 .start = MSM_SDC3_BASE,
1758 .end = MSM_SDC3_DML_BASE - 1,
1759 },
1760 {
1761 .name = "core_irq",
1762 .flags = IORESOURCE_IRQ,
1763 .start = SDC3_IRQ_0,
1764 .end = SDC3_IRQ_0
1765 },
1766#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1767 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301768 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001769 .start = MSM_SDC3_DML_BASE,
1770 .end = MSM_SDC3_BAM_BASE - 1,
1771 .flags = IORESOURCE_MEM,
1772 },
1773 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301774 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001775 .start = MSM_SDC3_BAM_BASE,
1776 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1777 .flags = IORESOURCE_MEM,
1778 },
1779 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301780 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001781 .start = SDC3_BAM_IRQ,
1782 .end = SDC3_BAM_IRQ,
1783 .flags = IORESOURCE_IRQ,
1784 },
1785#endif
1786};
1787
1788static struct resource resources_sdc4[] = {
1789 {
1790 .name = "core_mem",
1791 .flags = IORESOURCE_MEM,
1792 .start = MSM_SDC4_BASE,
1793 .end = MSM_SDC4_DML_BASE - 1,
1794 },
1795 {
1796 .name = "core_irq",
1797 .flags = IORESOURCE_IRQ,
1798 .start = SDC4_IRQ_0,
1799 .end = SDC4_IRQ_0
1800 },
1801#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1802 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301803 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001804 .start = MSM_SDC4_DML_BASE,
1805 .end = MSM_SDC4_BAM_BASE - 1,
1806 .flags = IORESOURCE_MEM,
1807 },
1808 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301809 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810 .start = MSM_SDC4_BAM_BASE,
1811 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1812 .flags = IORESOURCE_MEM,
1813 },
1814 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301815 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001816 .start = SDC4_BAM_IRQ,
1817 .end = SDC4_BAM_IRQ,
1818 .flags = IORESOURCE_IRQ,
1819 },
1820#endif
1821};
1822
1823struct platform_device apq8064_device_sdc1 = {
1824 .name = "msm_sdcc",
1825 .id = 1,
1826 .num_resources = ARRAY_SIZE(resources_sdc1),
1827 .resource = resources_sdc1,
1828 .dev = {
1829 .coherent_dma_mask = 0xffffffff,
1830 },
1831};
1832
1833struct platform_device apq8064_device_sdc2 = {
1834 .name = "msm_sdcc",
1835 .id = 2,
1836 .num_resources = ARRAY_SIZE(resources_sdc2),
1837 .resource = resources_sdc2,
1838 .dev = {
1839 .coherent_dma_mask = 0xffffffff,
1840 },
1841};
1842
1843struct platform_device apq8064_device_sdc3 = {
1844 .name = "msm_sdcc",
1845 .id = 3,
1846 .num_resources = ARRAY_SIZE(resources_sdc3),
1847 .resource = resources_sdc3,
1848 .dev = {
1849 .coherent_dma_mask = 0xffffffff,
1850 },
1851};
1852
1853struct platform_device apq8064_device_sdc4 = {
1854 .name = "msm_sdcc",
1855 .id = 4,
1856 .num_resources = ARRAY_SIZE(resources_sdc4),
1857 .resource = resources_sdc4,
1858 .dev = {
1859 .coherent_dma_mask = 0xffffffff,
1860 },
1861};
1862
1863static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1864 &apq8064_device_sdc1,
1865 &apq8064_device_sdc2,
1866 &apq8064_device_sdc3,
1867 &apq8064_device_sdc4,
1868};
1869
1870int __init apq8064_add_sdcc(unsigned int controller,
1871 struct mmc_platform_data *plat)
1872{
1873 struct platform_device *pdev;
1874
1875 if (!plat)
1876 return 0;
1877 if (controller < 1 || controller > 4)
1878 return -EINVAL;
1879
1880 pdev = apq8064_sdcc_devices[controller-1];
1881 pdev->dev.platform_data = plat;
1882 return platform_device_register(pdev);
1883}
1884
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301885#define MSM_SATA_AHCI_BASE 0x29000000
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301886#define MSM_SATA_AHCI_REGS_SZ 0x180
1887#define MSM_SATA_PHY_BASE 0x1B400000
1888#define MSM_SATA_PHY_REGS_SZ 0x200
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301889
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301890static struct resource resources_sata[] = {
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301891 {
1892 .name = "ahci_mem",
1893 .flags = IORESOURCE_MEM,
1894 .start = MSM_SATA_AHCI_BASE,
1895 .end = MSM_SATA_AHCI_BASE + MSM_SATA_AHCI_REGS_SZ - 1,
1896 },
1897 {
1898 .name = "ahci_irq",
1899 .flags = IORESOURCE_IRQ,
1900 .start = SATA_CONTROLLER_IRQ,
1901 .end = SATA_CONTROLLER_IRQ,
1902 },
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301903 {
1904 .name = "phy_mem",
1905 .flags = IORESOURCE_MEM,
1906 .start = MSM_SATA_PHY_BASE,
1907 .end = MSM_SATA_PHY_BASE + MSM_SATA_PHY_REGS_SZ - 1,
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301908 },
1909};
1910
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05301911static u64 sata_dma_mask = DMA_BIT_MASK(32);
1912struct platform_device apq8064_device_sata = {
1913 .name = "msm_sata",
1914 .id = 0,
1915 .num_resources = ARRAY_SIZE(resources_sata),
1916 .resource = resources_sata,
1917 .dev = {
1918 .dma_mask = &sata_dma_mask,
1919 .coherent_dma_mask = DMA_BIT_MASK(32),
1920 },
1921};
Sujit Reddy Thumma183a5c92012-03-07 18:37:07 +05301922
Yan He06913ce2011-08-26 16:33:46 -07001923static struct resource resources_sps[] = {
1924 {
1925 .name = "pipe_mem",
1926 .start = 0x12800000,
1927 .end = 0x12800000 + 0x4000 - 1,
1928 .flags = IORESOURCE_MEM,
1929 },
1930 {
1931 .name = "bamdma_dma",
1932 .start = 0x12240000,
1933 .end = 0x12240000 + 0x1000 - 1,
1934 .flags = IORESOURCE_MEM,
1935 },
1936 {
1937 .name = "bamdma_bam",
1938 .start = 0x12244000,
1939 .end = 0x12244000 + 0x4000 - 1,
1940 .flags = IORESOURCE_MEM,
1941 },
1942 {
1943 .name = "bamdma_irq",
1944 .start = SPS_BAM_DMA_IRQ,
1945 .end = SPS_BAM_DMA_IRQ,
1946 .flags = IORESOURCE_IRQ,
1947 },
1948};
1949
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001950struct platform_device msm_bus_8064_sys_fabric = {
1951 .name = "msm_bus_fabric",
1952 .id = MSM_BUS_FAB_SYSTEM,
1953};
1954struct platform_device msm_bus_8064_apps_fabric = {
1955 .name = "msm_bus_fabric",
1956 .id = MSM_BUS_FAB_APPSS,
1957};
1958struct platform_device msm_bus_8064_mm_fabric = {
1959 .name = "msm_bus_fabric",
1960 .id = MSM_BUS_FAB_MMSS,
1961};
1962struct platform_device msm_bus_8064_sys_fpb = {
1963 .name = "msm_bus_fabric",
1964 .id = MSM_BUS_FAB_SYSTEM_FPB,
1965};
1966struct platform_device msm_bus_8064_cpss_fpb = {
1967 .name = "msm_bus_fabric",
1968 .id = MSM_BUS_FAB_CPSS_FPB,
1969};
1970
Yan He06913ce2011-08-26 16:33:46 -07001971static struct msm_sps_platform_data msm_sps_pdata = {
1972 .bamdma_restricted_pipes = 0x06,
1973};
1974
1975struct platform_device msm_device_sps_apq8064 = {
1976 .name = "msm_sps",
1977 .id = -1,
1978 .num_resources = ARRAY_SIZE(resources_sps),
1979 .resource = resources_sps,
1980 .dev.platform_data = &msm_sps_pdata,
1981};
1982
Eric Holmberg023d25c2012-03-01 12:27:55 -07001983static struct resource smd_resource[] = {
1984 {
1985 .name = "a9_m2a_0",
1986 .start = INT_A9_M2A_0,
1987 .flags = IORESOURCE_IRQ,
1988 },
1989 {
1990 .name = "a9_m2a_5",
1991 .start = INT_A9_M2A_5,
1992 .flags = IORESOURCE_IRQ,
1993 },
1994 {
1995 .name = "adsp_a11",
1996 .start = INT_ADSP_A11,
1997 .flags = IORESOURCE_IRQ,
1998 },
1999 {
2000 .name = "adsp_a11_smsm",
2001 .start = INT_ADSP_A11_SMSM,
2002 .flags = IORESOURCE_IRQ,
2003 },
2004 {
2005 .name = "dsps_a11",
2006 .start = INT_DSPS_A11,
2007 .flags = IORESOURCE_IRQ,
2008 },
2009 {
2010 .name = "dsps_a11_smsm",
2011 .start = INT_DSPS_A11_SMSM,
2012 .flags = IORESOURCE_IRQ,
2013 },
2014 {
2015 .name = "wcnss_a11",
2016 .start = INT_WCNSS_A11,
2017 .flags = IORESOURCE_IRQ,
2018 },
2019 {
2020 .name = "wcnss_a11_smsm",
2021 .start = INT_WCNSS_A11_SMSM,
2022 .flags = IORESOURCE_IRQ,
2023 },
2024};
2025
2026static struct smd_subsystem_config smd_config_list[] = {
2027 {
2028 .irq_config_id = SMD_MODEM,
2029 .subsys_name = "gss",
2030 .edge = SMD_APPS_MODEM,
2031
2032 .smd_int.irq_name = "a9_m2a_0",
2033 .smd_int.flags = IRQF_TRIGGER_RISING,
2034 .smd_int.irq_id = -1,
2035 .smd_int.device_name = "smd_dev",
2036 .smd_int.dev_id = 0,
2037 .smd_int.out_bit_pos = 1 << 3,
2038 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2039 .smd_int.out_offset = 0x8,
2040
2041 .smsm_int.irq_name = "a9_m2a_5",
2042 .smsm_int.flags = IRQF_TRIGGER_RISING,
2043 .smsm_int.irq_id = -1,
2044 .smsm_int.device_name = "smd_smsm",
2045 .smsm_int.dev_id = 0,
2046 .smsm_int.out_bit_pos = 1 << 4,
2047 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2048 .smsm_int.out_offset = 0x8,
2049 },
2050 {
2051 .irq_config_id = SMD_Q6,
Stephen Boyd77db8bb2012-06-27 15:15:16 -07002052 .subsys_name = "adsp",
Eric Holmberg023d25c2012-03-01 12:27:55 -07002053 .edge = SMD_APPS_QDSP,
2054
2055 .smd_int.irq_name = "adsp_a11",
2056 .smd_int.flags = IRQF_TRIGGER_RISING,
2057 .smd_int.irq_id = -1,
2058 .smd_int.device_name = "smd_dev",
2059 .smd_int.dev_id = 0,
2060 .smd_int.out_bit_pos = 1 << 15,
2061 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2062 .smd_int.out_offset = 0x8,
2063
2064 .smsm_int.irq_name = "adsp_a11_smsm",
2065 .smsm_int.flags = IRQF_TRIGGER_RISING,
2066 .smsm_int.irq_id = -1,
2067 .smsm_int.device_name = "smd_smsm",
2068 .smsm_int.dev_id = 0,
2069 .smsm_int.out_bit_pos = 1 << 14,
2070 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2071 .smsm_int.out_offset = 0x8,
2072 },
2073 {
2074 .irq_config_id = SMD_DSPS,
2075 .subsys_name = "dsps",
2076 .edge = SMD_APPS_DSPS,
2077
2078 .smd_int.irq_name = "dsps_a11",
2079 .smd_int.flags = IRQF_TRIGGER_RISING,
2080 .smd_int.irq_id = -1,
2081 .smd_int.device_name = "smd_dev",
2082 .smd_int.dev_id = 0,
2083 .smd_int.out_bit_pos = 1,
2084 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
2085 .smd_int.out_offset = 0x4080,
2086
2087 .smsm_int.irq_name = "dsps_a11_smsm",
2088 .smsm_int.flags = IRQF_TRIGGER_RISING,
2089 .smsm_int.irq_id = -1,
2090 .smsm_int.device_name = "smd_smsm",
2091 .smsm_int.dev_id = 0,
2092 .smsm_int.out_bit_pos = 1,
2093 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
2094 .smsm_int.out_offset = 0x4094,
2095 },
2096 {
2097 .irq_config_id = SMD_WCNSS,
2098 .subsys_name = "wcnss",
2099 .edge = SMD_APPS_WCNSS,
2100
2101 .smd_int.irq_name = "wcnss_a11",
2102 .smd_int.flags = IRQF_TRIGGER_RISING,
2103 .smd_int.irq_id = -1,
2104 .smd_int.device_name = "smd_dev",
2105 .smd_int.dev_id = 0,
2106 .smd_int.out_bit_pos = 1 << 25,
2107 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2108 .smd_int.out_offset = 0x8,
2109
2110 .smsm_int.irq_name = "wcnss_a11_smsm",
2111 .smsm_int.flags = IRQF_TRIGGER_RISING,
2112 .smsm_int.irq_id = -1,
2113 .smsm_int.device_name = "smd_smsm",
2114 .smsm_int.dev_id = 0,
2115 .smsm_int.out_bit_pos = 1 << 23,
2116 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
2117 .smsm_int.out_offset = 0x8,
2118 },
2119};
2120
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06002121static struct smd_subsystem_restart_config smd_ssr_config = {
2122 .disable_smsm_reset_handshake = 1,
2123};
2124
Eric Holmberg023d25c2012-03-01 12:27:55 -07002125static struct smd_platform smd_platform_data = {
2126 .num_ss_configs = ARRAY_SIZE(smd_config_list),
2127 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06002128 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07002129};
2130
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002131struct platform_device msm_device_smd_apq8064 = {
2132 .name = "msm_smd",
2133 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07002134 .resource = smd_resource,
2135 .num_resources = ARRAY_SIZE(smd_resource),
2136 .dev = {
2137 .platform_data = &smd_platform_data,
2138 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002139};
2140
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002141static struct resource resources_msm_pcie[] = {
2142 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002143 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002144 .start = PCIE20_PARF_PHYS,
2145 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
2146 .flags = IORESOURCE_MEM,
2147 },
2148 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002149 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002150 .start = PCIE20_ELBI_PHYS,
2151 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
2152 .flags = IORESOURCE_MEM,
2153 },
2154 {
2155 .name = "pcie20",
2156 .start = PCIE20_PHYS,
2157 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
2158 .flags = IORESOURCE_MEM,
2159 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002160};
2161
2162struct platform_device msm_device_pcie = {
2163 .name = "msm_pcie",
2164 .id = -1,
2165 .num_resources = ARRAY_SIZE(resources_msm_pcie),
2166 .resource = resources_msm_pcie,
2167};
2168
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002169#ifdef CONFIG_HW_RANDOM_MSM
2170/* PRNG device */
2171#define MSM_PRNG_PHYS 0x1A500000
2172static struct resource rng_resources = {
2173 .flags = IORESOURCE_MEM,
2174 .start = MSM_PRNG_PHYS,
2175 .end = MSM_PRNG_PHYS + SZ_512 - 1,
2176};
2177
2178struct platform_device apq8064_device_rng = {
2179 .name = "msm_rng",
2180 .id = 0,
2181 .num_resources = 1,
2182 .resource = &rng_resources,
2183};
2184#endif
2185
Matt Wagantall292aace2012-01-26 19:12:34 -08002186static struct resource msm_gss_resources[] = {
2187 {
2188 .start = 0x10000000,
2189 .end = 0x10000000 + SZ_256 - 1,
2190 .flags = IORESOURCE_MEM,
2191 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08002192 {
2193 .start = 0x10008000,
2194 .end = 0x10008000 + SZ_256 - 1,
2195 .flags = IORESOURCE_MEM,
2196 },
Stephen Boydd86214b2012-05-10 15:26:35 -07002197 {
Stephen Boyde24edf52012-07-12 17:46:19 -07002198 .start = 0x00900000,
2199 .end = 0x00900000 + SZ_16K - 1,
2200 .flags = IORESOURCE_MEM,
2201 },
2202 {
Stephen Boydd86214b2012-05-10 15:26:35 -07002203 .start = GSS_A5_WDOG_EXPIRED,
2204 .end = GSS_A5_WDOG_EXPIRED,
2205 .flags = IORESOURCE_IRQ,
2206 },
Matt Wagantall292aace2012-01-26 19:12:34 -08002207};
2208
2209struct platform_device msm_gss = {
2210 .name = "pil_gss",
2211 .id = -1,
2212 .num_resources = ARRAY_SIZE(msm_gss_resources),
2213 .resource = msm_gss_resources,
2214};
2215
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002216static struct fs_driver_data gfx3d_fs_data = {
2217 .clks = (struct fs_clk_data[]){
2218 { .name = "core_clk", .reset_rate = 27000000 },
2219 { .name = "iface_clk" },
2220 { .name = "bus_clk" },
2221 { 0 }
2222 },
2223 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2224 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08002225};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002226
2227static struct fs_driver_data ijpeg_fs_data = {
2228 .clks = (struct fs_clk_data[]){
2229 { .name = "core_clk" },
2230 { .name = "iface_clk" },
2231 { .name = "bus_clk" },
2232 { 0 }
2233 },
2234 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2235};
2236
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002237static struct fs_driver_data mdp_fs_data = {
2238 .clks = (struct fs_clk_data[]){
2239 { .name = "core_clk" },
2240 { .name = "iface_clk" },
2241 { .name = "bus_clk" },
2242 { .name = "vsync_clk" },
2243 { .name = "lut_clk" },
2244 { .name = "tv_src_clk" },
2245 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002246 { .name = "reset1_clk" },
2247 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002248 { 0 }
2249 },
2250 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2251 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2252};
2253
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002254static struct fs_driver_data rot_fs_data = {
2255 .clks = (struct fs_clk_data[]){
2256 { .name = "core_clk" },
2257 { .name = "iface_clk" },
2258 { .name = "bus_clk" },
2259 { 0 }
2260 },
2261 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2262};
2263
2264static struct fs_driver_data ved_fs_data = {
2265 .clks = (struct fs_clk_data[]){
2266 { .name = "core_clk" },
2267 { .name = "iface_clk" },
2268 { .name = "bus_clk" },
2269 { 0 }
2270 },
2271 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2272 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2273};
2274
2275static struct fs_driver_data vfe_fs_data = {
2276 .clks = (struct fs_clk_data[]){
2277 { .name = "core_clk" },
2278 { .name = "iface_clk" },
2279 { .name = "bus_clk" },
2280 { 0 }
2281 },
2282 .bus_port0 = MSM_BUS_MASTER_VFE,
2283};
2284
2285static struct fs_driver_data vpe_fs_data = {
2286 .clks = (struct fs_clk_data[]){
2287 { .name = "core_clk" },
2288 { .name = "iface_clk" },
2289 { .name = "bus_clk" },
2290 { 0 }
2291 },
2292 .bus_port0 = MSM_BUS_MASTER_VPE,
2293};
2294
2295static struct fs_driver_data vcap_fs_data = {
2296 .clks = (struct fs_clk_data[]){
2297 { .name = "core_clk" },
2298 { .name = "iface_clk" },
2299 { .name = "bus_clk" },
2300 { 0 },
2301 },
2302 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2303};
2304
2305struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002306 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002307 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002308 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002309 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2310 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002311 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002312 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002313 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002314};
2315unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002316
Praveen Chidambaram78499012011-11-01 17:15:17 -06002317struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2318 .reg_base_addrs = {
2319 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2320 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2321 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2322 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2323 },
2324 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002325 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002326 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002327 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2328 .ipc_rpm_val = 4,
2329 .target_id = {
2330 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2331 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2332 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2333 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2334 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2335 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2336 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2337 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2338 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2339 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2340 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2341 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2342 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2343 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2344 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2345 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2346 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2347 APPS_FABRIC_CFG_HALT, 2),
2348 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2349 APPS_FABRIC_CFG_CLKMOD, 3),
2350 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2351 APPS_FABRIC_CFG_IOCTL, 1),
2352 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2353 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2354 SYS_FABRIC_CFG_HALT, 2),
2355 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2356 SYS_FABRIC_CFG_CLKMOD, 3),
2357 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2358 SYS_FABRIC_CFG_IOCTL, 1),
2359 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2360 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2361 MMSS_FABRIC_CFG_HALT, 2),
2362 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2363 MMSS_FABRIC_CFG_CLKMOD, 3),
2364 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2365 MMSS_FABRIC_CFG_IOCTL, 1),
2366 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2367 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2368 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2369 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2370 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2371 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2372 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2373 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2374 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2375 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2376 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2377 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2378 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2379 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2380 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2381 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2382 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2383 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2384 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2385 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2386 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2387 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2388 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2389 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2390 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2391 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2392 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2393 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2394 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2395 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2396 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2397 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2398 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2399 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2400 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2401 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2402 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2403 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2404 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2405 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2406 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2407 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2408 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2409 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2410 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2411 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2412 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2413 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2414 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2415 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2416 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2417 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2418 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2419 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2420 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2421 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002422 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002423 },
2424 .target_status = {
2425 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2426 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2427 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2428 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2429 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2430 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2431 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2432 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2433 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2434 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2435 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2436 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2437 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2438 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2439 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2440 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2441 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2442 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2443 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2444 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2445 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2446 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2447 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2448 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2449 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2450 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2451 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2452 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2453 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2454 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2455 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2456 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2457 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2458 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2459 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2460 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2461 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2462 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2463 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2464 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2465 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2466 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2467 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2468 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2469 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2470 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2471 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2472 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2473 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2474 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2475 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2476 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2477 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2478 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2479 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2480 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2481 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2482 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2483 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2484 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2485 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2486 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2487 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2488 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2489 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2490 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2491 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2492 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2493 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2494 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2495 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2496 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2497 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2498 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2499 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2500 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2501 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2502 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2503 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2504 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2505 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2506 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2507 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2508 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2509 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2510 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2511 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2512 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2513 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2514 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2515 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2516 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2517 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2518 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2519 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2520 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2521 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2522 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2523 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2524 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2525 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2526 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2527 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2528 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2529 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2530 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2531 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2532 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2533 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2534 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2535 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2536 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2537 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2538 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2539 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2540 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2541 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2542 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2543 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2544 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2545 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2546 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2547 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2548 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2549 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2550 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2551 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2552 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2553 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2554 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2555 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002556 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002557 },
2558 .target_ctrl_id = {
2559 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2560 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2561 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2562 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2563 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2564 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2565 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2566 },
2567 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2568 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2569 .sel_last = MSM_RPM_8064_SEL_LAST,
2570 .ver = {3, 0, 0},
2571};
2572
2573struct platform_device apq8064_rpm_device = {
2574 .name = "msm_rpm",
2575 .id = -1,
2576};
2577
2578static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Priyanka Mathur71859f42012-10-17 10:54:35 -07002579 .version = 1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002580};
2581
Priyanka Mathur71859f42012-10-17 10:54:35 -07002582
2583static struct resource msm_rpm_stat_resource[] = {
2584 {
2585 .start = 0x0010D204,
2586 .end = 0x0010D204 + SZ_8K,
2587 .flags = IORESOURCE_MEM,
2588 .name = "phys_addr_base"
2589 },
2590};
2591
2592
Praveen Chidambaram78499012011-11-01 17:15:17 -06002593struct platform_device apq8064_rpm_stat_device = {
2594 .name = "msm_rpm_stat",
2595 .id = -1,
Priyanka Mathur71859f42012-10-17 10:54:35 -07002596 .resource = msm_rpm_stat_resource,
2597 .num_resources = ARRAY_SIZE(msm_rpm_stat_resource),
2598 .dev = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002599 .platform_data = &msm_rpm_stat_pdata,
Priyanka Mathur71859f42012-10-17 10:54:35 -07002600 }
Praveen Chidambaram78499012011-11-01 17:15:17 -06002601};
2602
Anji Jonnala93129922012-10-09 20:57:53 +05302603static struct resource resources_rpm_master_stats[] = {
2604 {
2605 .start = MSM8064_RPM_MASTER_STATS_BASE,
2606 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2607 .flags = IORESOURCE_MEM,
2608 },
2609};
2610
2611static char *master_names[] = {
2612 "KPSS",
2613 "MPSS",
2614 "LPASS",
2615 "RIVA",
2616 "DSPS",
2617};
2618
2619static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2620 .masters = master_names,
2621 .nomasters = ARRAY_SIZE(master_names),
2622};
2623
2624struct platform_device apq8064_rpm_master_stat_device = {
2625 .name = "msm_rpm_master_stat",
2626 .id = -1,
2627 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2628 .resource = resources_rpm_master_stats,
2629 .dev = {
2630 .platform_data = &msm_rpm_master_stat_pdata,
2631 },
2632};
2633
Praveen Chidambaram78499012011-11-01 17:15:17 -06002634static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2635 .phys_addr_base = 0x0010C000,
2636 .reg_offsets = {
2637 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2638 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2639 },
2640 .phys_size = SZ_8K,
2641 .log_len = 4096, /* log's buffer length in bytes */
2642 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2643};
2644
2645struct platform_device apq8064_rpm_log_device = {
2646 .name = "msm_rpm_log",
2647 .id = -1,
2648 .dev = {
2649 .platform_data = &msm_rpm_log_pdata,
2650 },
2651};
2652
Jin Hongd3024e62012-02-09 16:13:32 -08002653/* Sensors DSPS platform data */
2654
Jin Hongd3024e62012-02-09 16:13:32 -08002655static struct dsps_clk_info dsps_clks[] = {};
2656static struct dsps_regulator_info dsps_regs[] = {};
2657
2658/*
2659 * Note: GPIOs field is intialized in run-time at the function
2660 * apq8064_init_dsps().
2661 */
2662
Stephen Boydf169b4b2012-05-10 17:55:55 -07002663#define PPSS_REG_PHYS_BASE 0x12080000
2664
Jin Hongd3024e62012-02-09 16:13:32 -08002665struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2666 .clks = dsps_clks,
2667 .clks_num = ARRAY_SIZE(dsps_clks),
2668 .gpios = NULL,
2669 .gpios_num = 0,
2670 .regs = dsps_regs,
2671 .regs_num = ARRAY_SIZE(dsps_regs),
2672 .dsps_pwr_ctl_en = 1,
2673 .signature = DSPS_SIGNATURE,
2674};
2675
2676static struct resource msm_dsps_resources[] = {
2677 {
2678 .start = PPSS_REG_PHYS_BASE,
2679 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2680 .name = "ppss_reg",
2681 .flags = IORESOURCE_MEM,
2682 },
Jin Hongd3024e62012-02-09 16:13:32 -08002683};
2684
2685struct platform_device msm_dsps_device_8064 = {
2686 .name = "msm_dsps",
2687 .id = 0,
2688 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2689 .resource = msm_dsps_resources,
2690 .dev.platform_data = &msm_dsps_pdata_8064,
2691};
2692
Praveen Chidambaram78499012011-11-01 17:15:17 -06002693#ifdef CONFIG_MSM_MPM
2694static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2695 [1] = MSM_GPIO_TO_INT(26),
2696 [2] = MSM_GPIO_TO_INT(88),
2697 [4] = MSM_GPIO_TO_INT(73),
2698 [5] = MSM_GPIO_TO_INT(74),
2699 [6] = MSM_GPIO_TO_INT(75),
2700 [7] = MSM_GPIO_TO_INT(76),
2701 [8] = MSM_GPIO_TO_INT(77),
2702 [9] = MSM_GPIO_TO_INT(36),
2703 [10] = MSM_GPIO_TO_INT(84),
2704 [11] = MSM_GPIO_TO_INT(7),
2705 [12] = MSM_GPIO_TO_INT(11),
2706 [13] = MSM_GPIO_TO_INT(52),
2707 [14] = MSM_GPIO_TO_INT(15),
2708 [15] = MSM_GPIO_TO_INT(83),
2709 [16] = USB3_HS_IRQ,
2710 [19] = MSM_GPIO_TO_INT(61),
2711 [20] = MSM_GPIO_TO_INT(58),
2712 [23] = MSM_GPIO_TO_INT(65),
2713 [24] = MSM_GPIO_TO_INT(63),
2714 [25] = USB1_HS_IRQ,
2715 [27] = HDMI_IRQ,
2716 [29] = MSM_GPIO_TO_INT(22),
2717 [30] = MSM_GPIO_TO_INT(72),
2718 [31] = USB4_HS_IRQ,
2719 [33] = MSM_GPIO_TO_INT(44),
2720 [34] = MSM_GPIO_TO_INT(39),
2721 [35] = MSM_GPIO_TO_INT(19),
2722 [36] = MSM_GPIO_TO_INT(23),
2723 [37] = MSM_GPIO_TO_INT(41),
2724 [38] = MSM_GPIO_TO_INT(30),
2725 [41] = MSM_GPIO_TO_INT(42),
2726 [42] = MSM_GPIO_TO_INT(56),
2727 [43] = MSM_GPIO_TO_INT(55),
2728 [44] = MSM_GPIO_TO_INT(50),
2729 [45] = MSM_GPIO_TO_INT(49),
2730 [46] = MSM_GPIO_TO_INT(47),
2731 [47] = MSM_GPIO_TO_INT(45),
2732 [48] = MSM_GPIO_TO_INT(38),
2733 [49] = MSM_GPIO_TO_INT(34),
2734 [50] = MSM_GPIO_TO_INT(32),
2735 [51] = MSM_GPIO_TO_INT(29),
2736 [52] = MSM_GPIO_TO_INT(18),
2737 [53] = MSM_GPIO_TO_INT(10),
2738 [54] = MSM_GPIO_TO_INT(81),
2739 [55] = MSM_GPIO_TO_INT(6),
2740};
2741
2742static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2743 TLMM_MSM_SUMMARY_IRQ,
2744 RPM_APCC_CPU0_GP_HIGH_IRQ,
2745 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2746 RPM_APCC_CPU0_GP_LOW_IRQ,
2747 RPM_APCC_CPU0_WAKE_UP_IRQ,
2748 RPM_APCC_CPU1_GP_HIGH_IRQ,
2749 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2750 RPM_APCC_CPU1_GP_LOW_IRQ,
2751 RPM_APCC_CPU1_WAKE_UP_IRQ,
2752 MSS_TO_APPS_IRQ_0,
2753 MSS_TO_APPS_IRQ_1,
2754 MSS_TO_APPS_IRQ_2,
2755 MSS_TO_APPS_IRQ_3,
2756 MSS_TO_APPS_IRQ_4,
2757 MSS_TO_APPS_IRQ_5,
2758 MSS_TO_APPS_IRQ_6,
2759 MSS_TO_APPS_IRQ_7,
2760 MSS_TO_APPS_IRQ_8,
2761 MSS_TO_APPS_IRQ_9,
2762 LPASS_SCSS_GP_LOW_IRQ,
2763 LPASS_SCSS_GP_MEDIUM_IRQ,
2764 LPASS_SCSS_GP_HIGH_IRQ,
2765 SPS_MTI_30,
2766 SPS_MTI_31,
2767 RIVA_APSS_SPARE_IRQ,
2768 RIVA_APPS_WLAN_SMSM_IRQ,
2769 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2770 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002771 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002772};
2773
2774struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2775 .irqs_m2a = msm_mpm_irqs_m2a,
2776 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2777 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2778 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2779 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2780 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2781 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2782 .mpm_apps_ipc_val = BIT(1),
2783 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2784
2785};
2786#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002787
Joel King14fe7fa2012-05-27 14:26:11 -07002788/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002789#define MDM2AP_ERRFATAL 19
2790#define AP2MDM_ERRFATAL 18
2791#define MDM2AP_STATUS 49
2792#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002793#define AP2MDM_SOFT_RESET 27
Ameya Thakure155ece2012-07-09 12:08:37 -07002794#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002795#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002796#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002797#define MDM2AP_PBLRDY 46
Ameya Thakure155ece2012-07-09 12:08:37 -07002798#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002799
2800static struct resource mdm_resources[] = {
2801 {
2802 .start = MDM2AP_ERRFATAL,
2803 .end = MDM2AP_ERRFATAL,
2804 .name = "MDM2AP_ERRFATAL",
2805 .flags = IORESOURCE_IO,
2806 },
2807 {
2808 .start = AP2MDM_ERRFATAL,
2809 .end = AP2MDM_ERRFATAL,
2810 .name = "AP2MDM_ERRFATAL",
2811 .flags = IORESOURCE_IO,
2812 },
2813 {
2814 .start = MDM2AP_STATUS,
2815 .end = MDM2AP_STATUS,
2816 .name = "MDM2AP_STATUS",
2817 .flags = IORESOURCE_IO,
2818 },
2819 {
2820 .start = AP2MDM_STATUS,
2821 .end = AP2MDM_STATUS,
2822 .name = "AP2MDM_STATUS",
2823 .flags = IORESOURCE_IO,
2824 },
2825 {
Joel King14fe7fa2012-05-27 14:26:11 -07002826 .start = AP2MDM_SOFT_RESET,
2827 .end = AP2MDM_SOFT_RESET,
2828 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002829 .flags = IORESOURCE_IO,
2830 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002831 {
2832 .start = AP2MDM_WAKEUP,
2833 .end = AP2MDM_WAKEUP,
2834 .name = "AP2MDM_WAKEUP",
2835 .flags = IORESOURCE_IO,
2836 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002837 {
2838 .start = MDM2AP_PBLRDY,
2839 .end = MDM2AP_PBLRDY,
2840 .name = "MDM2AP_PBLRDY",
2841 .flags = IORESOURCE_IO,
2842 },
Joel Kingdacbc822012-01-25 13:30:57 -08002843};
2844
Ameya Thakure155ece2012-07-09 12:08:37 -07002845static struct resource i2s_mdm_resources[] = {
2846 {
2847 .start = MDM2AP_ERRFATAL,
2848 .end = MDM2AP_ERRFATAL,
2849 .name = "MDM2AP_ERRFATAL",
2850 .flags = IORESOURCE_IO,
2851 },
2852 {
2853 .start = AP2MDM_ERRFATAL,
2854 .end = AP2MDM_ERRFATAL,
2855 .name = "AP2MDM_ERRFATAL",
2856 .flags = IORESOURCE_IO,
2857 },
2858 {
2859 .start = MDM2AP_STATUS,
2860 .end = MDM2AP_STATUS,
2861 .name = "MDM2AP_STATUS",
2862 .flags = IORESOURCE_IO,
2863 },
2864 {
2865 .start = AP2MDM_STATUS,
2866 .end = AP2MDM_STATUS,
2867 .name = "AP2MDM_STATUS",
2868 .flags = IORESOURCE_IO,
2869 },
2870 {
2871 .start = I2S_AP2MDM_SOFT_RESET,
2872 .end = I2S_AP2MDM_SOFT_RESET,
2873 .name = "AP2MDM_SOFT_RESET",
2874 .flags = IORESOURCE_IO,
2875 },
2876 {
2877 .start = I2S_AP2MDM_WAKEUP,
2878 .end = I2S_AP2MDM_WAKEUP,
2879 .name = "AP2MDM_WAKEUP",
2880 .flags = IORESOURCE_IO,
2881 },
2882 {
2883 .start = I2S_MDM2AP_PBLRDY,
2884 .end = I2S_MDM2AP_PBLRDY,
2885 .name = "MDM2AP_PBLRDY",
2886 .flags = IORESOURCE_IO,
2887 },
2888};
2889
Joel Kingdacbc822012-01-25 13:30:57 -08002890struct platform_device mdm_8064_device = {
2891 .name = "mdm2_modem",
2892 .id = -1,
2893 .num_resources = ARRAY_SIZE(mdm_resources),
2894 .resource = mdm_resources,
2895};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002896
Ameya Thakure155ece2012-07-09 12:08:37 -07002897struct platform_device i2s_mdm_8064_device = {
2898 .name = "mdm2_modem",
2899 .id = -1,
2900 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2901 .resource = i2s_mdm_resources,
2902};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002903
Steve Mucklef9a87492012-11-02 15:41:00 -07002904static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2905 {1026000, 400000},
2906 {384000, 200000},
Steve Muckle682c7a02012-11-12 14:20:39 -08002907 {0, 128000},
Steve Mucklef9a87492012-11-02 15:41:00 -07002908};
2909
2910static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2911 .sync_rules = apq8064_dcvs_sync_rules,
2912 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle749f3012012-11-21 10:12:39 -08002913 .gpu_max_nom_khz = 320000,
Steve Mucklef9a87492012-11-02 15:41:00 -07002914};
2915
2916struct platform_device apq8064_dcvs_device = {
2917 .name = "dcvs",
2918 .id = -1,
2919 .dev = {
2920 .platform_data = &apq8064_dcvs_data,
2921 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002922};
2923
2924static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002925 .num_cores = 4,
2926 .sensors = (int[]){7, 8, 9, 10},
2927 .thermal_poll_ms = 60000,
2928 .core_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002929 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002930 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002931 .algo_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002932 .disable_pc_threshold = 1458000,
2933 .em_win_size_min_us = 100000,
2934 .em_win_size_max_us = 300000,
2935 .em_max_util_pct = 97,
2936 .group_id = 1,
2937 .max_freq_chg_time_us = 100000,
2938 .slack_mode_dynamic = 0,
2939 .slack_weight_thresh_pct = 3,
2940 .slack_time_min_us = 45000,
2941 .slack_time_max_us = 45000,
Steve Mucklee8c6d612012-12-06 14:31:00 -08002942 .ss_no_corr_below_freq = 0,
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002943 .ss_win_size_min_us = 1000000,
2944 .ss_win_size_max_us = 1000000,
2945 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002946 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002947 .energy_coeffs = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002948 .active_coeff_a = 336,
2949 .active_coeff_b = 0,
2950 .active_coeff_c = 0,
2951
2952 .leakage_coeff_a = -17720,
2953 .leakage_coeff_b = 37,
2954 .leakage_coeff_c = 3329,
2955 .leakage_coeff_d = -277,
2956 },
Abhijeet Dharmapurikar80add422012-09-13 11:11:54 -07002957 .power_param = {
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002958 .current_temp = 25,
Steve Mucklef9a87492012-11-02 15:41:00 -07002959 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar44451662012-08-23 18:58:44 -07002960 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002961};
2962
Abhijeet Dharmapurikarc1ed66c2012-09-10 16:03:39 -07002963#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2964
2965static struct msm_gov_platform_data gov_platform_data = {
2966 .info = &apq8064_core_info,
2967 .latency = APQ8064_LPM_LATENCY,
2968};
2969
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002970struct platform_device apq8064_msm_gov_device = {
2971 .name = "msm_dcvs_gov",
2972 .id = -1,
2973 .dev = {
Abhijeet Dharmapurikarc1ed66c2012-09-10 16:03:39 -07002974 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002975 },
2976};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002977
Abhijeet Dharmapurikarfb4a2f82012-08-23 14:36:59 -07002978static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2979 .em_win_size_min_us = 10000,
2980 .em_win_size_max_us = 100000,
2981 .em_max_util_pct = 90,
2982 .online_util_pct_min = 60,
2983 .slack_time_min_us = 50000,
2984 .slack_time_max_us = 100000,
2985};
2986
2987struct platform_device apq8064_msm_mpd_device = {
2988 .name = "msm_mpdecision",
2989 .id = -1,
2990 .dev = {
2991 .platform_data = &apq8064_mpd_algo_param,
2992 },
2993};
2994
Terence Hampson2e1705f2012-04-11 19:55:29 -04002995#ifdef CONFIG_MSM_VCAP
2996#define VCAP_HW_BASE 0x05900000
2997
2998static struct msm_bus_vectors vcap_init_vectors[] = {
2999 {
3000 .src = MSM_BUS_MASTER_VIDEO_CAP,
3001 .dst = MSM_BUS_SLAVE_EBI_CH0,
3002 .ab = 0,
3003 .ib = 0,
3004 },
3005};
3006
Terence Hampson2e1705f2012-04-11 19:55:29 -04003007static struct msm_bus_vectors vcap_480_vectors[] = {
3008 {
3009 .src = MSM_BUS_MASTER_VIDEO_CAP,
3010 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04003011 .ab = 480 * 720 * 3 * 60,
3012 .ib = 480 * 720 * 3 * 60 * 1.5,
3013 },
3014};
3015
3016static struct msm_bus_vectors vcap_576_vectors[] = {
3017 {
3018 .src = MSM_BUS_MASTER_VIDEO_CAP,
3019 .dst = MSM_BUS_SLAVE_EBI_CH0,
3020 .ab = 576 * 720 * 3 * 60,
3021 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003022 },
3023};
3024
3025static struct msm_bus_vectors vcap_720_vectors[] = {
3026 {
3027 .src = MSM_BUS_MASTER_VIDEO_CAP,
3028 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003029 .ab = 1280 * 720 * 3 * 60,
3030 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003031 },
3032};
3033
3034static struct msm_bus_vectors vcap_1080_vectors[] = {
3035 {
3036 .src = MSM_BUS_MASTER_VIDEO_CAP,
3037 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampsonf51f6e62012-08-29 11:02:17 -04003038 .ab = 1920 * 1080 * 10 * 60,
3039 .ib = 1920 * 1080 * 10 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003040 },
3041};
3042
3043static struct msm_bus_paths vcap_bus_usecases[] = {
3044 {
3045 ARRAY_SIZE(vcap_init_vectors),
3046 vcap_init_vectors,
3047 },
3048 {
3049 ARRAY_SIZE(vcap_480_vectors),
3050 vcap_480_vectors,
3051 },
3052 {
Terence Hampson779dc762012-06-07 15:59:27 -04003053 ARRAY_SIZE(vcap_576_vectors),
3054 vcap_576_vectors,
3055 },
3056 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04003057 ARRAY_SIZE(vcap_720_vectors),
3058 vcap_720_vectors,
3059 },
3060 {
3061 ARRAY_SIZE(vcap_1080_vectors),
3062 vcap_1080_vectors,
3063 },
3064};
3065
3066static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
3067 vcap_bus_usecases,
3068 ARRAY_SIZE(vcap_bus_usecases),
3069};
3070
3071static struct resource msm_vcap_resources[] = {
3072 {
3073 .name = "vcap",
3074 .start = VCAP_HW_BASE,
3075 .end = VCAP_HW_BASE + SZ_1M - 1,
3076 .flags = IORESOURCE_MEM,
3077 },
3078 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003079 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04003080 .start = VCAP_VC,
3081 .end = VCAP_VC,
3082 .flags = IORESOURCE_IRQ,
3083 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003084 {
3085 .name = "vp_irq",
3086 .start = VCAP_VP,
3087 .end = VCAP_VP,
3088 .flags = IORESOURCE_IRQ,
3089 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04003090};
3091
3092static unsigned vcap_gpios[] = {
3093 2, 3, 4, 5, 6, 7, 8, 9, 10,
3094 11, 12, 13, 18, 19, 20, 21,
3095 22, 23, 24, 25, 26, 80, 82,
3096 83, 84, 85, 86, 87,
3097};
3098
3099static struct vcap_platform_data vcap_pdata = {
3100 .gpios = vcap_gpios,
3101 .num_gpios = ARRAY_SIZE(vcap_gpios),
3102 .bus_client_pdata = &vcap_axi_client_pdata
3103};
3104
3105struct platform_device msm8064_device_vcap = {
3106 .name = "msm_vcap",
3107 .id = 0,
3108 .resource = msm_vcap_resources,
3109 .num_resources = ARRAY_SIZE(msm_vcap_resources),
3110 .dev = {
3111 .platform_data = &vcap_pdata,
3112 },
3113};
3114#endif
3115
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003116static struct resource msm_cache_erp_resources[] = {
3117 {
3118 .name = "l1_irq",
3119 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3120 .flags = IORESOURCE_IRQ,
3121 },
3122 {
3123 .name = "l2_irq",
3124 .start = APCC_QGICL2IRPTREQ,
3125 .flags = IORESOURCE_IRQ,
3126 }
3127};
3128
3129struct platform_device apq8064_device_cache_erp = {
3130 .name = "msm_cache_erp",
3131 .id = -1,
3132 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3133 .resource = msm_cache_erp_resources,
3134};
Pratik Patel212ab362012-03-16 12:30:07 -07003135
Pratik Patel3b0ca882012-06-01 16:54:14 -07003136#define CORESIGHT_PHYS_BASE 0x01A00000
3137#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3138#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
3139#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07003140
Pratik Patel3b0ca882012-06-01 16:54:14 -07003141static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07003142 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003143 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3144 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07003145 .flags = IORESOURCE_MEM,
3146 },
3147};
3148
Pratik Patel3b0ca882012-06-01 16:54:14 -07003149static const int coresight_funnel_outports[] = { 0, 1 };
3150static const int coresight_funnel_child_ids[] = { 0, 1 };
3151static const int coresight_funnel_child_ports[] = { 0, 0 };
3152
3153static struct coresight_platform_data coresight_funnel_pdata = {
3154 .id = 2,
3155 .name = "coresight-funnel",
Pratik Patel0480dc62012-09-06 09:41:49 -07003156 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003157 .outports = coresight_funnel_outports,
3158 .child_ids = coresight_funnel_child_ids,
3159 .child_ports = coresight_funnel_child_ports,
3160 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
3161};
3162
3163struct platform_device apq8064_coresight_funnel_device = {
3164 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07003165 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003166 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3167 .resource = coresight_funnel_resources,
3168 .dev = {
3169 .platform_data = &coresight_funnel_pdata,
3170 },
3171};
3172
3173static struct resource coresight_etm2_resources[] = {
3174 {
3175 .start = CORESIGHT_ETM2_PHYS_BASE,
3176 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
3177 .flags = IORESOURCE_MEM,
3178 },
3179};
3180
3181static const int coresight_etm2_outports[] = { 0 };
3182static const int coresight_etm2_child_ids[] = { 2 };
3183static const int coresight_etm2_child_ports[] = { 4 };
3184
3185static struct coresight_platform_data coresight_etm2_pdata = {
3186 .id = 6,
3187 .name = "coresight-etm2",
Pratik Patel0480dc62012-09-06 09:41:49 -07003188 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003189 .outports = coresight_etm2_outports,
3190 .child_ids = coresight_etm2_child_ids,
3191 .child_ports = coresight_etm2_child_ports,
3192 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
3193};
3194
3195struct platform_device coresight_etm2_device = {
3196 .name = "coresight-etm",
3197 .id = 2,
3198 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
3199 .resource = coresight_etm2_resources,
3200 .dev = {
3201 .platform_data = &coresight_etm2_pdata,
3202 },
3203};
3204
3205static struct resource coresight_etm3_resources[] = {
3206 {
3207 .start = CORESIGHT_ETM3_PHYS_BASE,
3208 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
3209 .flags = IORESOURCE_MEM,
3210 },
3211};
3212
3213static const int coresight_etm3_outports[] = { 0 };
3214static const int coresight_etm3_child_ids[] = { 2 };
3215static const int coresight_etm3_child_ports[] = { 5 };
3216
3217static struct coresight_platform_data coresight_etm3_pdata = {
3218 .id = 7,
3219 .name = "coresight-etm3",
Pratik Patel0480dc62012-09-06 09:41:49 -07003220 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003221 .outports = coresight_etm3_outports,
3222 .child_ids = coresight_etm3_child_ids,
3223 .child_ports = coresight_etm3_child_ports,
3224 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
3225};
3226
3227struct platform_device coresight_etm3_device = {
3228 .name = "coresight-etm",
3229 .id = 3,
3230 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
3231 .resource = coresight_etm3_resources,
3232 .dev = {
3233 .platform_data = &coresight_etm3_pdata,
3234 },
Pratik Patel212ab362012-03-16 12:30:07 -07003235};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003236
3237struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
3238 /* Camera */
3239 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003240 .name = "ijpeg_src",
3241 .domain = CAMERA_DOMAIN,
3242 },
3243 /* Camera */
3244 {
3245 .name = "ijpeg_dst",
3246 .domain = CAMERA_DOMAIN,
3247 },
3248 /* Camera */
3249 {
3250 .name = "jpegd_src",
3251 .domain = CAMERA_DOMAIN,
3252 },
3253 /* Camera */
3254 {
3255 .name = "jpegd_dst",
3256 .domain = CAMERA_DOMAIN,
3257 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003258 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07003259 {
3260 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003261 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003262 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003263 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003264 {
3265 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003266 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003267 },
3268 /* Video */
3269 {
3270 .name = "vcodec_a_mm1",
3271 .domain = VIDEO_DOMAIN,
3272 },
3273 /* Video */
3274 {
3275 .name = "vcodec_b_mm2",
3276 .domain = VIDEO_DOMAIN,
3277 },
3278 /* Video */
3279 {
3280 .name = "vcodec_a_stream",
3281 .domain = VIDEO_DOMAIN,
3282 },
3283};
3284
3285static struct mem_pool apq8064_video_pools[] = {
3286 /*
3287 * Video hardware has the following requirements:
3288 * 1. All video addresses used by the video hardware must be at a higher
3289 * address than video firmware address.
3290 * 2. Video hardware can only access a range of 256MB from the base of
3291 * the video firmware.
3292 */
3293 [VIDEO_FIRMWARE_POOL] =
3294 /* Low addresses, intended for video firmware */
3295 {
3296 .paddr = SZ_128K,
3297 .size = SZ_16M - SZ_128K,
3298 },
3299 [VIDEO_MAIN_POOL] =
3300 /* Main video pool */
3301 {
3302 .paddr = SZ_16M,
3303 .size = SZ_256M - SZ_16M,
3304 },
3305 [GEN_POOL] =
3306 /* Remaining address space up to 2G */
3307 {
3308 .paddr = SZ_256M,
3309 .size = SZ_2G - SZ_256M,
3310 },
3311};
3312
3313static struct mem_pool apq8064_camera_pools[] = {
3314 [GEN_POOL] =
3315 /* One address space for camera */
3316 {
3317 .paddr = SZ_128K,
3318 .size = SZ_2G - SZ_128K,
3319 },
3320};
3321
Olav Hauganef95ae32012-05-15 09:50:30 -07003322static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003323 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003324 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003325 {
3326 .paddr = SZ_128K,
3327 .size = SZ_2G - SZ_128K,
3328 },
3329};
3330
Olav Hauganef95ae32012-05-15 09:50:30 -07003331static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003332 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003333 /* One address space for display writes */
3334 {
3335 .paddr = SZ_128K,
3336 .size = SZ_2G - SZ_128K,
3337 },
3338};
3339
3340static struct mem_pool apq8064_rotator_src_pools[] = {
3341 [GEN_POOL] =
3342 /* One address space for rotator src */
3343 {
3344 .paddr = SZ_128K,
3345 .size = SZ_2G - SZ_128K,
3346 },
3347};
3348
3349static struct mem_pool apq8064_rotator_dst_pools[] = {
3350 [GEN_POOL] =
3351 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003352 {
3353 .paddr = SZ_128K,
3354 .size = SZ_2G - SZ_128K,
3355 },
3356};
3357
3358static struct msm_iommu_domain apq8064_iommu_domains[] = {
3359 [VIDEO_DOMAIN] = {
3360 .iova_pools = apq8064_video_pools,
3361 .npools = ARRAY_SIZE(apq8064_video_pools),
3362 },
3363 [CAMERA_DOMAIN] = {
3364 .iova_pools = apq8064_camera_pools,
3365 .npools = ARRAY_SIZE(apq8064_camera_pools),
3366 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003367 [DISPLAY_READ_DOMAIN] = {
3368 .iova_pools = apq8064_display_read_pools,
3369 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003370 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003371 [DISPLAY_WRITE_DOMAIN] = {
3372 .iova_pools = apq8064_display_write_pools,
3373 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3374 },
3375 [ROTATOR_SRC_DOMAIN] = {
3376 .iova_pools = apq8064_rotator_src_pools,
3377 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3378 },
3379 [ROTATOR_DST_DOMAIN] = {
3380 .iova_pools = apq8064_rotator_dst_pools,
3381 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003382 },
3383};
3384
3385struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3386 .domains = apq8064_iommu_domains,
3387 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3388 .domain_names = apq8064_iommu_ctx_names,
3389 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3390 .domain_alloc_flags = 0,
3391};
3392
3393struct platform_device apq8064_iommu_domain_device = {
3394 .name = "iommu_domains",
3395 .id = -1,
3396 .dev = {
3397 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003398 }
3399};
3400
3401struct msm_rtb_platform_data apq8064_rtb_pdata = {
3402 .size = SZ_1M,
3403};
3404
3405static int __init msm_rtb_set_buffer_size(char *p)
3406{
3407 int s;
3408
3409 s = memparse(p, NULL);
3410 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3411 return 0;
3412}
3413early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3414
3415struct platform_device apq8064_rtb_device = {
3416 .name = "msm_rtb",
3417 .id = -1,
3418 .dev = {
3419 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003420 },
3421};
Laura Abbott93a4a352012-05-25 09:26:35 -07003422
3423#define APQ8064_L1_SIZE SZ_1M
3424/*
3425 * The actual L2 size is smaller but we need a larger buffer
3426 * size to store other dump information
3427 */
3428#define APQ8064_L2_SIZE SZ_8M
3429
3430struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3431 .l2_size = APQ8064_L2_SIZE,
3432 .l1_size = APQ8064_L1_SIZE,
3433};
3434
3435struct platform_device apq8064_cache_dump_device = {
3436 .name = "msm_cache_dump",
3437 .id = -1,
3438 .dev = {
3439 .platform_data = &apq8064_cache_dump_pdata,
3440 },
3441};
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +05303442
3443struct dev_avtimer_data dev_avtimer_pdata = {
3444 .avtimer_msw_phy_addr = AVTIMER_MSW_PHYSICAL_ADDRESS,
3445 .avtimer_lsw_phy_addr = AVTIMER_LSW_PHYSICAL_ADDRESS,
3446};