blob: 4c41cfe44f261494eceaa4080d85d7889344b42c [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesch060210f2009-01-25 15:49:59 +01007 Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
Albert Herranz3dbba8e2009-09-10 19:34:49 +020011 SDIO support
12 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
13
Michael Buesche4d6b792007-09-18 15:39:42 -040014 Some parts of the code in this file are derived from the ipw2200
15 driver Copyright(c) 2003 - 2004 Intel Corporation.
16
17 This program is free software; you can redistribute it and/or modify
18 it under the terms of the GNU General Public License as published by
19 the Free Software Foundation; either version 2 of the License, or
20 (at your option) any later version.
21
22 This program is distributed in the hope that it will be useful,
23 but WITHOUT ANY WARRANTY; without even the implied warranty of
24 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 GNU General Public License for more details.
26
27 You should have received a copy of the GNU General Public License
28 along with this program; see the file COPYING. If not, write to
29 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
30 Boston, MA 02110-1301, USA.
31
32*/
33
34#include <linux/delay.h>
35#include <linux/init.h>
36#include <linux/moduleparam.h>
37#include <linux/if_arp.h>
38#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040039#include <linux/firmware.h>
40#include <linux/wireless.h>
41#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
45#include <asm/unaligned.h>
46
47#include "b43.h"
48#include "main.h"
49#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020050#include "phy_common.h"
51#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020052#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040053#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010054#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040055#include "sysfs.h"
56#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040057#include "lo.h"
58#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020059#include "sdio.h"
60#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040061
62MODULE_DESCRIPTION("Broadcom B43 wireless driver");
63MODULE_AUTHOR("Martin Langer");
64MODULE_AUTHOR("Stefano Brivio");
65MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020066MODULE_AUTHOR("Gábor Stefanik");
Michael Buesche4d6b792007-09-18 15:39:42 -040067MODULE_LICENSE("GPL");
68
Michael Buesch9c7d99d2008-02-09 10:23:49 +010069MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071
72static int modparam_bad_frames_preempt;
73module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
74MODULE_PARM_DESC(bad_frames_preempt,
75 "enable(1) / disable(0) Bad Frames Preemption");
76
Michael Buesche4d6b792007-09-18 15:39:42 -040077static char modparam_fwpostfix[16];
78module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
79MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
80
Michael Buesche4d6b792007-09-18 15:39:42 -040081static int modparam_hwpctl;
82module_param_named(hwpctl, modparam_hwpctl, int, 0444);
83MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
84
85static int modparam_nohwcrypt;
86module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
87MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
88
gregor kowski035d0242009-08-19 22:35:45 +020089static int modparam_hwtkip;
90module_param_named(hwtkip, modparam_hwtkip, int, 0444);
91MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
92
Michael Buesch403a3a12009-06-08 21:04:57 +020093static int modparam_qos = 1;
94module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +010095MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
96
Michael Buesch1855ba72008-04-18 20:51:41 +020097static int modparam_btcoex = 1;
98module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +020099MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200100
Michael Buesch060210f2009-01-25 15:49:59 +0100101int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
102module_param_named(verbose, b43_modparam_verbose, int, 0644);
103MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
104
Michael Buesche6f5b932008-03-05 21:18:49 +0100105
Michael Buesche4d6b792007-09-18 15:39:42 -0400106static const struct ssb_device_id b43_ssb_tbl[] = {
107 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
108 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
109 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
110 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
111 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100112 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -0600113 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100114 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100115 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400116 SSB_DEVTABLE_END
117};
118
119MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
120
121/* Channel and ratetables are shared for all devices.
122 * They can't be const, because ieee80211 puts some precalculated
123 * data in there. This data is the same for all devices, so we don't
124 * get concurrency issues */
125#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100126 { \
127 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
128 .hw_value = (_rateid), \
129 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400130 }
Johannes Berg8318d782008-01-24 19:38:38 +0100131
132/*
133 * NOTE: When changing this, sync with xmit.c's
134 * b43_plcp_get_bitrate_idx_* functions!
135 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400136static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100137 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
138 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
139 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
140 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
141 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
142 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
143 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
144 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
145 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
146 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
147 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
148 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400149};
150
151#define b43_a_ratetable (__b43_ratetable + 4)
152#define b43_a_ratetable_size 8
153#define b43_b_ratetable (__b43_ratetable + 0)
154#define b43_b_ratetable_size 4
155#define b43_g_ratetable (__b43_ratetable + 0)
156#define b43_g_ratetable_size 12
157
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100158#define CHAN4G(_channel, _freq, _flags) { \
159 .band = IEEE80211_BAND_2GHZ, \
160 .center_freq = (_freq), \
161 .hw_value = (_channel), \
162 .flags = (_flags), \
163 .max_antenna_gain = 0, \
164 .max_power = 30, \
165}
Michael Buesch96c755a2008-01-06 00:09:46 +0100166static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100167 CHAN4G(1, 2412, 0),
168 CHAN4G(2, 2417, 0),
169 CHAN4G(3, 2422, 0),
170 CHAN4G(4, 2427, 0),
171 CHAN4G(5, 2432, 0),
172 CHAN4G(6, 2437, 0),
173 CHAN4G(7, 2442, 0),
174 CHAN4G(8, 2447, 0),
175 CHAN4G(9, 2452, 0),
176 CHAN4G(10, 2457, 0),
177 CHAN4G(11, 2462, 0),
178 CHAN4G(12, 2467, 0),
179 CHAN4G(13, 2472, 0),
180 CHAN4G(14, 2484, 0),
181};
182#undef CHAN4G
183
184#define CHAN5G(_channel, _flags) { \
185 .band = IEEE80211_BAND_5GHZ, \
186 .center_freq = 5000 + (5 * (_channel)), \
187 .hw_value = (_channel), \
188 .flags = (_flags), \
189 .max_antenna_gain = 0, \
190 .max_power = 30, \
191}
192static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
193 CHAN5G(32, 0), CHAN5G(34, 0),
194 CHAN5G(36, 0), CHAN5G(38, 0),
195 CHAN5G(40, 0), CHAN5G(42, 0),
196 CHAN5G(44, 0), CHAN5G(46, 0),
197 CHAN5G(48, 0), CHAN5G(50, 0),
198 CHAN5G(52, 0), CHAN5G(54, 0),
199 CHAN5G(56, 0), CHAN5G(58, 0),
200 CHAN5G(60, 0), CHAN5G(62, 0),
201 CHAN5G(64, 0), CHAN5G(66, 0),
202 CHAN5G(68, 0), CHAN5G(70, 0),
203 CHAN5G(72, 0), CHAN5G(74, 0),
204 CHAN5G(76, 0), CHAN5G(78, 0),
205 CHAN5G(80, 0), CHAN5G(82, 0),
206 CHAN5G(84, 0), CHAN5G(86, 0),
207 CHAN5G(88, 0), CHAN5G(90, 0),
208 CHAN5G(92, 0), CHAN5G(94, 0),
209 CHAN5G(96, 0), CHAN5G(98, 0),
210 CHAN5G(100, 0), CHAN5G(102, 0),
211 CHAN5G(104, 0), CHAN5G(106, 0),
212 CHAN5G(108, 0), CHAN5G(110, 0),
213 CHAN5G(112, 0), CHAN5G(114, 0),
214 CHAN5G(116, 0), CHAN5G(118, 0),
215 CHAN5G(120, 0), CHAN5G(122, 0),
216 CHAN5G(124, 0), CHAN5G(126, 0),
217 CHAN5G(128, 0), CHAN5G(130, 0),
218 CHAN5G(132, 0), CHAN5G(134, 0),
219 CHAN5G(136, 0), CHAN5G(138, 0),
220 CHAN5G(140, 0), CHAN5G(142, 0),
221 CHAN5G(144, 0), CHAN5G(145, 0),
222 CHAN5G(146, 0), CHAN5G(147, 0),
223 CHAN5G(148, 0), CHAN5G(149, 0),
224 CHAN5G(150, 0), CHAN5G(151, 0),
225 CHAN5G(152, 0), CHAN5G(153, 0),
226 CHAN5G(154, 0), CHAN5G(155, 0),
227 CHAN5G(156, 0), CHAN5G(157, 0),
228 CHAN5G(158, 0), CHAN5G(159, 0),
229 CHAN5G(160, 0), CHAN5G(161, 0),
230 CHAN5G(162, 0), CHAN5G(163, 0),
231 CHAN5G(164, 0), CHAN5G(165, 0),
232 CHAN5G(166, 0), CHAN5G(168, 0),
233 CHAN5G(170, 0), CHAN5G(172, 0),
234 CHAN5G(174, 0), CHAN5G(176, 0),
235 CHAN5G(178, 0), CHAN5G(180, 0),
236 CHAN5G(182, 0), CHAN5G(184, 0),
237 CHAN5G(186, 0), CHAN5G(188, 0),
238 CHAN5G(190, 0), CHAN5G(192, 0),
239 CHAN5G(194, 0), CHAN5G(196, 0),
240 CHAN5G(198, 0), CHAN5G(200, 0),
241 CHAN5G(202, 0), CHAN5G(204, 0),
242 CHAN5G(206, 0), CHAN5G(208, 0),
243 CHAN5G(210, 0), CHAN5G(212, 0),
244 CHAN5G(214, 0), CHAN5G(216, 0),
245 CHAN5G(218, 0), CHAN5G(220, 0),
246 CHAN5G(222, 0), CHAN5G(224, 0),
247 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400248};
249
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100250static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
251 CHAN5G(34, 0), CHAN5G(36, 0),
252 CHAN5G(38, 0), CHAN5G(40, 0),
253 CHAN5G(42, 0), CHAN5G(44, 0),
254 CHAN5G(46, 0), CHAN5G(48, 0),
255 CHAN5G(52, 0), CHAN5G(56, 0),
256 CHAN5G(60, 0), CHAN5G(64, 0),
257 CHAN5G(100, 0), CHAN5G(104, 0),
258 CHAN5G(108, 0), CHAN5G(112, 0),
259 CHAN5G(116, 0), CHAN5G(120, 0),
260 CHAN5G(124, 0), CHAN5G(128, 0),
261 CHAN5G(132, 0), CHAN5G(136, 0),
262 CHAN5G(140, 0), CHAN5G(149, 0),
263 CHAN5G(153, 0), CHAN5G(157, 0),
264 CHAN5G(161, 0), CHAN5G(165, 0),
265 CHAN5G(184, 0), CHAN5G(188, 0),
266 CHAN5G(192, 0), CHAN5G(196, 0),
267 CHAN5G(200, 0), CHAN5G(204, 0),
268 CHAN5G(208, 0), CHAN5G(212, 0),
269 CHAN5G(216, 0),
270};
271#undef CHAN5G
272
273static struct ieee80211_supported_band b43_band_5GHz_nphy = {
274 .band = IEEE80211_BAND_5GHZ,
275 .channels = b43_5ghz_nphy_chantable,
276 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
277 .bitrates = b43_a_ratetable,
278 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400279};
Johannes Berg8318d782008-01-24 19:38:38 +0100280
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100281static struct ieee80211_supported_band b43_band_5GHz_aphy = {
282 .band = IEEE80211_BAND_5GHZ,
283 .channels = b43_5ghz_aphy_chantable,
284 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
285 .bitrates = b43_a_ratetable,
286 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100287};
Michael Buesche4d6b792007-09-18 15:39:42 -0400288
Johannes Berg8318d782008-01-24 19:38:38 +0100289static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100290 .band = IEEE80211_BAND_2GHZ,
291 .channels = b43_2ghz_chantable,
292 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
293 .bitrates = b43_g_ratetable,
294 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100295};
296
Michael Buesche4d6b792007-09-18 15:39:42 -0400297static void b43_wireless_core_exit(struct b43_wldev *dev);
298static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200299static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400300static int b43_wireless_core_start(struct b43_wldev *dev);
301
302static int b43_ratelimit(struct b43_wl *wl)
303{
304 if (!wl || !wl->current_dev)
305 return 1;
306 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
307 return 1;
308 /* We are up and running.
309 * Ratelimit the messages to avoid DoS over the net. */
310 return net_ratelimit();
311}
312
313void b43info(struct b43_wl *wl, const char *fmt, ...)
314{
315 va_list args;
316
Michael Buesch060210f2009-01-25 15:49:59 +0100317 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
318 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400319 if (!b43_ratelimit(wl))
320 return;
321 va_start(args, fmt);
322 printk(KERN_INFO "b43-%s: ",
323 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
324 vprintk(fmt, args);
325 va_end(args);
326}
327
328void b43err(struct b43_wl *wl, const char *fmt, ...)
329{
330 va_list args;
331
Michael Buesch060210f2009-01-25 15:49:59 +0100332 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400334 if (!b43_ratelimit(wl))
335 return;
336 va_start(args, fmt);
337 printk(KERN_ERR "b43-%s ERROR: ",
338 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
339 vprintk(fmt, args);
340 va_end(args);
341}
342
343void b43warn(struct b43_wl *wl, const char *fmt, ...)
344{
345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
351 va_start(args, fmt);
352 printk(KERN_WARNING "b43-%s warning: ",
353 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
354 vprintk(fmt, args);
355 va_end(args);
356}
357
Michael Buesche4d6b792007-09-18 15:39:42 -0400358void b43dbg(struct b43_wl *wl, const char *fmt, ...)
359{
360 va_list args;
361
Michael Buesch060210f2009-01-25 15:49:59 +0100362 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
363 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400364 va_start(args, fmt);
365 printk(KERN_DEBUG "b43-%s debug: ",
366 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
367 vprintk(fmt, args);
368 va_end(args);
369}
Michael Buesche4d6b792007-09-18 15:39:42 -0400370
371static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
372{
373 u32 macctl;
374
375 B43_WARN_ON(offset % 4 != 0);
376
377 macctl = b43_read32(dev, B43_MMIO_MACCTL);
378 if (macctl & B43_MACCTL_BE)
379 val = swab32(val);
380
381 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
382 mmiowb();
383 b43_write32(dev, B43_MMIO_RAM_DATA, val);
384}
385
Michael Buesch280d0e12007-12-26 18:26:17 +0100386static inline void b43_shm_control_word(struct b43_wldev *dev,
387 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400388{
389 u32 control;
390
391 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400392 control = routing;
393 control <<= 16;
394 control |= offset;
395 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
396}
397
Michael Buesch69eddc82009-09-04 22:57:26 +0200398u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400399{
400 u32 ret;
401
402 if (routing == B43_SHM_SHARED) {
403 B43_WARN_ON(offset & 0x0001);
404 if (offset & 0x0003) {
405 /* Unaligned access */
406 b43_shm_control_word(dev, routing, offset >> 2);
407 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200409 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410
Michael Buesch280d0e12007-12-26 18:26:17 +0100411 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400412 }
413 offset >>= 2;
414 }
415 b43_shm_control_word(dev, routing, offset);
416 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100417out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200418 return ret;
419}
420
Michael Buesch69eddc82009-09-04 22:57:26 +0200421u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400422{
423 u16 ret;
424
425 if (routing == B43_SHM_SHARED) {
426 B43_WARN_ON(offset & 0x0001);
427 if (offset & 0x0003) {
428 /* Unaligned access */
429 b43_shm_control_word(dev, routing, offset >> 2);
430 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
431
Michael Buesch280d0e12007-12-26 18:26:17 +0100432 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400433 }
434 offset >>= 2;
435 }
436 b43_shm_control_word(dev, routing, offset);
437 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100438out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200439 return ret;
440}
441
Michael Buesch69eddc82009-09-04 22:57:26 +0200442void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 if (routing == B43_SHM_SHARED) {
445 B43_WARN_ON(offset & 0x0001);
446 if (offset & 0x0003) {
447 /* Unaligned access */
448 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400449 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200450 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400451 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200452 b43_write16(dev, B43_MMIO_SHM_DATA,
453 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200454 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400455 }
456 offset >>= 2;
457 }
458 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200460}
461
Michael Buesch69eddc82009-09-04 22:57:26 +0200462void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200463{
464 if (routing == B43_SHM_SHARED) {
465 B43_WARN_ON(offset & 0x0001);
466 if (offset & 0x0003) {
467 /* Unaligned access */
468 b43_shm_control_word(dev, routing, offset >> 2);
469 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
470 return;
471 }
472 offset >>= 2;
473 }
474 b43_shm_control_word(dev, routing, offset);
475 b43_write16(dev, B43_MMIO_SHM_DATA, value);
476}
477
Michael Buesche4d6b792007-09-18 15:39:42 -0400478/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800479u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400480{
Michael Buesch35f0d352008-02-13 14:31:08 +0100481 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400482
483 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
484 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100485 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
486 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400487 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
488
489 return ret;
490}
491
492/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100493void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400494{
Michael Buesch35f0d352008-02-13 14:31:08 +0100495 u16 lo, mi, hi;
496
497 lo = (value & 0x00000000FFFFULL);
498 mi = (value & 0x0000FFFF0000ULL) >> 16;
499 hi = (value & 0xFFFF00000000ULL) >> 32;
500 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
501 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
502 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400503}
504
Michael Buesch403a3a12009-06-08 21:04:57 +0200505/* Read the firmware capabilities bitmask (Opensource firmware only) */
506static u16 b43_fwcapa_read(struct b43_wldev *dev)
507{
508 B43_WARN_ON(!dev->fw.opensource);
509 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
510}
511
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100512void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400513{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100514 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400515
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100516 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400517
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100518 /* The hardware guarantees us an atomic read, if we
519 * read the low register first. */
520 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
521 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400522
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100523 *tsf = high;
524 *tsf <<= 32;
525 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400526}
527
528static void b43_time_lock(struct b43_wldev *dev)
529{
530 u32 macctl;
531
532 macctl = b43_read32(dev, B43_MMIO_MACCTL);
533 macctl |= B43_MACCTL_TBTTHOLD;
534 b43_write32(dev, B43_MMIO_MACCTL, macctl);
535 /* Commit the write */
536 b43_read32(dev, B43_MMIO_MACCTL);
537}
538
539static void b43_time_unlock(struct b43_wldev *dev)
540{
541 u32 macctl;
542
543 macctl = b43_read32(dev, B43_MMIO_MACCTL);
544 macctl &= ~B43_MACCTL_TBTTHOLD;
545 b43_write32(dev, B43_MMIO_MACCTL, macctl);
546 /* Commit the write */
547 b43_read32(dev, B43_MMIO_MACCTL);
548}
549
550static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
551{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100552 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400553
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100554 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400555
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100556 low = tsf;
557 high = (tsf >> 32);
558 /* The hardware guarantees us an atomic write, if we
559 * write the low register first. */
560 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
561 mmiowb();
562 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
563 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400564}
565
566void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
567{
568 b43_time_lock(dev);
569 b43_tsf_write_locked(dev, tsf);
570 b43_time_unlock(dev);
571}
572
573static
John Daiker99da1852009-02-24 02:16:42 -0800574void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400575{
576 static const u8 zero_addr[ETH_ALEN] = { 0 };
577 u16 data;
578
579 if (!mac)
580 mac = zero_addr;
581
582 offset |= 0x0020;
583 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
584
585 data = mac[0];
586 data |= mac[1] << 8;
587 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
588 data = mac[2];
589 data |= mac[3] << 8;
590 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
591 data = mac[4];
592 data |= mac[5] << 8;
593 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
594}
595
596static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
597{
598 const u8 *mac;
599 const u8 *bssid;
600 u8 mac_bssid[ETH_ALEN * 2];
601 int i;
602 u32 tmp;
603
604 bssid = dev->wl->bssid;
605 mac = dev->wl->mac_addr;
606
607 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
608
609 memcpy(mac_bssid, mac, ETH_ALEN);
610 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
611
612 /* Write our MAC address and BSSID to template ram */
613 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
614 tmp = (u32) (mac_bssid[i + 0]);
615 tmp |= (u32) (mac_bssid[i + 1]) << 8;
616 tmp |= (u32) (mac_bssid[i + 2]) << 16;
617 tmp |= (u32) (mac_bssid[i + 3]) << 24;
618 b43_ram_write(dev, 0x20 + i, tmp);
619 }
620}
621
Johannes Berg4150c572007-09-17 01:29:23 -0400622static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400623{
Michael Buesche4d6b792007-09-18 15:39:42 -0400624 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400625 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400626}
627
628static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
629{
630 /* slot_time is in usec. */
631 if (dev->phy.type != B43_PHYTYPE_G)
632 return;
633 b43_write16(dev, 0x684, 510 + slot_time);
634 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
635}
636
637static void b43_short_slot_timing_enable(struct b43_wldev *dev)
638{
639 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400640}
641
642static void b43_short_slot_timing_disable(struct b43_wldev *dev)
643{
644 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400645}
646
Michael Buesche4d6b792007-09-18 15:39:42 -0400647/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200648 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400649 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200650void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400651{
652 struct b43_phy *phy = &dev->phy;
653 unsigned int i, max_loop;
654 u16 value;
655 u32 buffer[5] = {
656 0x00000000,
657 0x00D40000,
658 0x00000000,
659 0x01000000,
660 0x00000000,
661 };
662
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200663 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400664 max_loop = 0x1E;
665 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200666 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400667 max_loop = 0xFA;
668 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 }
670
671 for (i = 0; i < 5; i++)
672 b43_ram_write(dev, i * 4, buffer[i]);
673
Michael Buesche4d6b792007-09-18 15:39:42 -0400674 b43_write16(dev, 0x0568, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200675 if (dev->dev->id.revision < 11)
676 b43_write16(dev, 0x07C0, 0x0000);
677 else
678 b43_write16(dev, 0x07C0, 0x0100);
679 value = (ofdm ? 0x41 : 0x40);
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 b43_write16(dev, 0x050C, value);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200681 if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
682 b43_write16(dev, 0x0514, 0x1A02);
Michael Buesche4d6b792007-09-18 15:39:42 -0400683 b43_write16(dev, 0x0508, 0x0000);
684 b43_write16(dev, 0x050A, 0x0000);
685 b43_write16(dev, 0x054C, 0x0000);
686 b43_write16(dev, 0x056A, 0x0014);
687 b43_write16(dev, 0x0568, 0x0826);
688 b43_write16(dev, 0x0500, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200689 if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
690 //SPEC TODO
691 }
692
693 switch (phy->type) {
694 case B43_PHYTYPE_N:
695 b43_write16(dev, 0x0502, 0x00D0);
696 break;
697 case B43_PHYTYPE_LP:
698 b43_write16(dev, 0x0502, 0x0050);
699 break;
700 default:
701 b43_write16(dev, 0x0502, 0x0030);
702 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400703
704 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
705 b43_radio_write16(dev, 0x0051, 0x0017);
706 for (i = 0x00; i < max_loop; i++) {
707 value = b43_read16(dev, 0x050E);
708 if (value & 0x0080)
709 break;
710 udelay(10);
711 }
712 for (i = 0x00; i < 0x0A; i++) {
713 value = b43_read16(dev, 0x050E);
714 if (value & 0x0400)
715 break;
716 udelay(10);
717 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500718 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 value = b43_read16(dev, 0x0690);
720 if (!(value & 0x0100))
721 break;
722 udelay(10);
723 }
724 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
725 b43_radio_write16(dev, 0x0051, 0x0037);
726}
727
728static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800729 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400730{
731 unsigned int i;
732 u32 offset;
733 u16 value;
734 u16 kidx;
735
736 /* Key index/algo block */
737 kidx = b43_kidx_to_fw(dev, index);
738 value = ((kidx << 4) | algorithm);
739 b43_shm_write16(dev, B43_SHM_SHARED,
740 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
741
742 /* Write the key to the Key Table Pointer offset */
743 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
744 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
745 value = key[i];
746 value |= (u16) (key[i + 1]) << 8;
747 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
748 }
749}
750
John Daiker99da1852009-02-24 02:16:42 -0800751static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400752{
753 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200754 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400755
756 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200757 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400758
Michael Buesch66d2d082009-08-06 10:36:50 +0200759 B43_WARN_ON(index < pairwise_keys_start);
760 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400761 * Physical mac 0 is mapped to physical key 4 or 8, depending
762 * on the firmware version.
763 * So we must adjust the index here.
764 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200765 index -= pairwise_keys_start;
766 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767
768 if (addr) {
769 addrtmp[0] = addr[0];
770 addrtmp[0] |= ((u32) (addr[1]) << 8);
771 addrtmp[0] |= ((u32) (addr[2]) << 16);
772 addrtmp[0] |= ((u32) (addr[3]) << 24);
773 addrtmp[1] = addr[4];
774 addrtmp[1] |= ((u32) (addr[5]) << 8);
775 }
776
Michael Buesch66d2d082009-08-06 10:36:50 +0200777 /* Receive match transmitter address (RCMTA) mechanism */
778 b43_shm_write32(dev, B43_SHM_RCMTA,
779 (index * 2) + 0, addrtmp[0]);
780 b43_shm_write16(dev, B43_SHM_RCMTA,
781 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400782}
783
gregor kowski035d0242009-08-19 22:35:45 +0200784/* The ucode will use phase1 key with TEK key to decrypt rx packets.
785 * When a packet is received, the iv32 is checked.
786 * - if it doesn't the packet is returned without modification (and software
787 * decryption can be done). That's what happen when iv16 wrap.
788 * - if it does, the rc4 key is computed, and decryption is tried.
789 * Either it will success and B43_RX_MAC_DEC is returned,
790 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
791 * and the packet is not usable (it got modified by the ucode).
792 * So in order to never have B43_RX_MAC_DECERR, we should provide
793 * a iv32 and phase1key that match. Because we drop packets in case of
794 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
795 * packets will be lost without higher layer knowing (ie no resync possible
796 * until next wrap).
797 *
798 * NOTE : this should support 50 key like RCMTA because
799 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
800 */
801static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
802 u16 *phase1key)
803{
804 unsigned int i;
805 u32 offset;
806 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
807
808 if (!modparam_hwtkip)
809 return;
810
811 if (b43_new_kidx_api(dev))
812 pairwise_keys_start = B43_NR_GROUP_KEYS;
813
814 B43_WARN_ON(index < pairwise_keys_start);
815 /* We have four default TX keys and possibly four default RX keys.
816 * Physical mac 0 is mapped to physical key 4 or 8, depending
817 * on the firmware version.
818 * So we must adjust the index here.
819 */
820 index -= pairwise_keys_start;
821 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
822
823 if (b43_debug(dev, B43_DBG_KEYS)) {
824 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
825 index, iv32);
826 }
827 /* Write the key to the RX tkip shared mem */
828 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
829 for (i = 0; i < 10; i += 2) {
830 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
831 phase1key ? phase1key[i / 2] : 0);
832 }
833 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
834 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
835}
836
837static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
838 struct ieee80211_key_conf *keyconf, const u8 *addr,
839 u32 iv32, u16 *phase1key)
840{
841 struct b43_wl *wl = hw_to_b43_wl(hw);
842 struct b43_wldev *dev;
843 int index = keyconf->hw_key_idx;
844
845 if (B43_WARN_ON(!modparam_hwtkip))
846 return;
847
848 mutex_lock(&wl->mutex);
849
850 dev = wl->current_dev;
851 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
852 goto out_unlock;
853
854 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
855
856 rx_tkip_phase1_write(dev, index, iv32, phase1key);
857 keymac_write(dev, index, addr);
858
859out_unlock:
860 mutex_unlock(&wl->mutex);
861}
862
Michael Buesche4d6b792007-09-18 15:39:42 -0400863static void do_key_write(struct b43_wldev *dev,
864 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800865 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400866{
867 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200868 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400869
870 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200871 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400872
Michael Buesch66d2d082009-08-06 10:36:50 +0200873 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400874 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
875
Michael Buesch66d2d082009-08-06 10:36:50 +0200876 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400877 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200878 if (algorithm == B43_SEC_ALGO_TKIP) {
879 /*
880 * We should provide an initial iv32, phase1key pair.
881 * We could start with iv32=0 and compute the corresponding
882 * phase1key, but this means calling ieee80211_get_tkip_key
883 * with a fake skb (or export other tkip function).
884 * Because we are lazy we hope iv32 won't start with
885 * 0xffffffff and let's b43_op_update_tkip_key provide a
886 * correct pair.
887 */
888 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
889 } else if (index >= pairwise_keys_start) /* clear it */
890 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400891 if (key)
892 memcpy(buf, key, key_len);
893 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200894 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400895 keymac_write(dev, index, mac_addr);
896
897 dev->key[index].algorithm = algorithm;
898}
899
900static int b43_key_write(struct b43_wldev *dev,
901 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800902 const u8 *key, size_t key_len,
903 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400904 struct ieee80211_key_conf *keyconf)
905{
906 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200907 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400908
gregor kowski035d0242009-08-19 22:35:45 +0200909 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
910 * - Temporal Encryption Key (128 bits)
911 * - Temporal Authenticator Tx MIC Key (64 bits)
912 * - Temporal Authenticator Rx MIC Key (64 bits)
913 *
914 * Hardware only store TEK
915 */
916 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
917 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400918 if (key_len > B43_SEC_KEYSIZE)
919 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200920 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400921 /* Check that we don't already have this key. */
922 B43_WARN_ON(dev->key[i].keyconf == keyconf);
923 }
924 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100925 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400926 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200927 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400928 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
930 for (i = pairwise_keys_start;
931 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
932 i++) {
933 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400934 if (!dev->key[i].keyconf) {
935 /* found empty */
936 index = i;
937 break;
938 }
939 }
940 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100941 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400942 return -ENOSPC;
943 }
944 } else
945 B43_WARN_ON(index > 3);
946
947 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
948 if ((index <= 3) && !b43_new_kidx_api(dev)) {
949 /* Default RX key */
950 B43_WARN_ON(mac_addr);
951 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
952 }
953 keyconf->hw_key_idx = index;
954 dev->key[index].keyconf = keyconf;
955
956 return 0;
957}
958
959static int b43_key_clear(struct b43_wldev *dev, int index)
960{
Michael Buesch66d2d082009-08-06 10:36:50 +0200961 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -0400962 return -EINVAL;
963 do_key_write(dev, index, B43_SEC_ALGO_NONE,
964 NULL, B43_SEC_KEYSIZE, NULL);
965 if ((index <= 3) && !b43_new_kidx_api(dev)) {
966 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
967 NULL, B43_SEC_KEYSIZE, NULL);
968 }
969 dev->key[index].keyconf = NULL;
970
971 return 0;
972}
973
974static void b43_clear_keys(struct b43_wldev *dev)
975{
Michael Buesch66d2d082009-08-06 10:36:50 +0200976 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -0400977
Michael Buesch66d2d082009-08-06 10:36:50 +0200978 if (b43_new_kidx_api(dev))
979 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
980 else
981 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
982 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -0400983 b43_key_clear(dev, i);
984}
985
Michael Buesch9cf7f242008-12-19 20:24:30 +0100986static void b43_dump_keymemory(struct b43_wldev *dev)
987{
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +0100989 u8 mac[ETH_ALEN];
990 u16 algo;
991 u32 rcmta0;
992 u16 rcmta1;
993 u64 hf;
994 struct b43_key *key;
995
996 if (!b43_debug(dev, B43_DBG_KEYS))
997 return;
998
999 hf = b43_hf_read(dev);
1000 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1001 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001002 if (b43_new_kidx_api(dev)) {
1003 pairwise_keys_start = B43_NR_GROUP_KEYS;
1004 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1005 } else {
1006 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1007 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1008 }
1009 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001010 key = &(dev->key[index]);
1011 printk(KERN_DEBUG "Key slot %02u: %s",
1012 index, (key->keyconf == NULL) ? " " : "*");
1013 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1014 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1015 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1016 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1017 }
1018
1019 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1020 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1021 printk(" Algo: %04X/%02X", algo, key->algorithm);
1022
Michael Buesch66d2d082009-08-06 10:36:50 +02001023 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001024 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1025 printk(" TKIP: ");
1026 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1027 for (i = 0; i < 14; i += 2) {
1028 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1029 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1030 }
1031 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001032 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001033 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001034 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001035 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001036 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1037 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001038 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001039 } else
1040 printk(" DEFAULT KEY");
1041 printk("\n");
1042 }
1043}
1044
Michael Buesche4d6b792007-09-18 15:39:42 -04001045void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1046{
1047 u32 macctl;
1048 u16 ucstat;
1049 bool hwps;
1050 bool awake;
1051 int i;
1052
1053 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1054 (ps_flags & B43_PS_DISABLED));
1055 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1056
1057 if (ps_flags & B43_PS_ENABLED) {
1058 hwps = 1;
1059 } else if (ps_flags & B43_PS_DISABLED) {
1060 hwps = 0;
1061 } else {
1062 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1063 // and thus is not an AP and we are associated, set bit 25
1064 }
1065 if (ps_flags & B43_PS_AWAKE) {
1066 awake = 1;
1067 } else if (ps_flags & B43_PS_ASLEEP) {
1068 awake = 0;
1069 } else {
1070 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1071 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1072 // successful, set bit26
1073 }
1074
1075/* FIXME: For now we force awake-on and hwps-off */
1076 hwps = 0;
1077 awake = 1;
1078
1079 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1080 if (hwps)
1081 macctl |= B43_MACCTL_HWPS;
1082 else
1083 macctl &= ~B43_MACCTL_HWPS;
1084 if (awake)
1085 macctl |= B43_MACCTL_AWAKE;
1086 else
1087 macctl &= ~B43_MACCTL_AWAKE;
1088 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1089 /* Commit write */
1090 b43_read32(dev, B43_MMIO_MACCTL);
1091 if (awake && dev->dev->id.revision >= 5) {
1092 /* Wait for the microcode to wake up. */
1093 for (i = 0; i < 100; i++) {
1094 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1095 B43_SHM_SH_UCODESTAT);
1096 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1097 break;
1098 udelay(10);
1099 }
1100 }
1101}
1102
Michael Buesche4d6b792007-09-18 15:39:42 -04001103void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1104{
1105 u32 tmslow;
1106 u32 macctl;
1107
1108 flags |= B43_TMSLOW_PHYCLKEN;
1109 flags |= B43_TMSLOW_PHYRESET;
1110 ssb_device_enable(dev->dev, flags);
1111 msleep(2); /* Wait for the PLL to turn on. */
1112
1113 /* Now take the PHY out of Reset again */
1114 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1115 tmslow |= SSB_TMSLOW_FGC;
1116 tmslow &= ~B43_TMSLOW_PHYRESET;
1117 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1118 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1119 msleep(1);
1120 tmslow &= ~SSB_TMSLOW_FGC;
1121 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1122 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1123 msleep(1);
1124
Michael Bueschfb111372008-09-02 13:00:34 +02001125 /* Turn Analog ON, but only if we already know the PHY-type.
1126 * This protects against very early setup where we don't know the
1127 * PHY-type, yet. wireless_core_reset will be called once again later,
1128 * when we know the PHY-type. */
1129 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001130 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001131
1132 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1133 macctl &= ~B43_MACCTL_GMODE;
1134 if (flags & B43_TMSLOW_GMODE)
1135 macctl |= B43_MACCTL_GMODE;
1136 macctl |= B43_MACCTL_IHR_ENABLED;
1137 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1138}
1139
1140static void handle_irq_transmit_status(struct b43_wldev *dev)
1141{
1142 u32 v0, v1;
1143 u16 tmp;
1144 struct b43_txstatus stat;
1145
1146 while (1) {
1147 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1148 if (!(v0 & 0x00000001))
1149 break;
1150 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1151
1152 stat.cookie = (v0 >> 16);
1153 stat.seq = (v1 & 0x0000FFFF);
1154 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1155 tmp = (v0 & 0x0000FFFF);
1156 stat.frame_count = ((tmp & 0xF000) >> 12);
1157 stat.rts_count = ((tmp & 0x0F00) >> 8);
1158 stat.supp_reason = ((tmp & 0x001C) >> 2);
1159 stat.pm_indicated = !!(tmp & 0x0080);
1160 stat.intermediate = !!(tmp & 0x0040);
1161 stat.for_ampdu = !!(tmp & 0x0020);
1162 stat.acked = !!(tmp & 0x0002);
1163
1164 b43_handle_txstatus(dev, &stat);
1165 }
1166}
1167
1168static void drain_txstatus_queue(struct b43_wldev *dev)
1169{
1170 u32 dummy;
1171
1172 if (dev->dev->id.revision < 5)
1173 return;
1174 /* Read all entries from the microcode TXstatus FIFO
1175 * and throw them away.
1176 */
1177 while (1) {
1178 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1179 if (!(dummy & 0x00000001))
1180 break;
1181 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1182 }
1183}
1184
1185static u32 b43_jssi_read(struct b43_wldev *dev)
1186{
1187 u32 val = 0;
1188
1189 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1190 val <<= 16;
1191 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1192
1193 return val;
1194}
1195
1196static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1197{
1198 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1199 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1200}
1201
1202static void b43_generate_noise_sample(struct b43_wldev *dev)
1203{
1204 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001205 b43_write32(dev, B43_MMIO_MACCMD,
1206 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001207}
1208
1209static void b43_calculate_link_quality(struct b43_wldev *dev)
1210{
1211 /* Top half of Link Quality calculation. */
1212
Michael Bueschef1a6282008-08-27 18:53:02 +02001213 if (dev->phy.type != B43_PHYTYPE_G)
1214 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001215 if (dev->noisecalc.calculation_running)
1216 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001217 dev->noisecalc.calculation_running = 1;
1218 dev->noisecalc.nr_samples = 0;
1219
1220 b43_generate_noise_sample(dev);
1221}
1222
1223static void handle_irq_noise(struct b43_wldev *dev)
1224{
Michael Bueschef1a6282008-08-27 18:53:02 +02001225 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001226 u16 tmp;
1227 u8 noise[4];
1228 u8 i, j;
1229 s32 average;
1230
1231 /* Bottom half of Link Quality calculation. */
1232
Michael Bueschef1a6282008-08-27 18:53:02 +02001233 if (dev->phy.type != B43_PHYTYPE_G)
1234 return;
1235
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001236 /* Possible race condition: It might be possible that the user
1237 * changed to a different channel in the meantime since we
1238 * started the calculation. We ignore that fact, since it's
1239 * not really that much of a problem. The background noise is
1240 * an estimation only anyway. Slightly wrong results will get damped
1241 * by the averaging of the 8 sample rounds. Additionally the
1242 * value is shortlived. So it will be replaced by the next noise
1243 * calculation round soon. */
1244
Michael Buesche4d6b792007-09-18 15:39:42 -04001245 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001246 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001247 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1248 noise[2] == 0x7F || noise[3] == 0x7F)
1249 goto generate_new;
1250
1251 /* Get the noise samples. */
1252 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1253 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001254 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1255 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1256 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1257 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001258 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1259 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1260 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1261 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1262 dev->noisecalc.nr_samples++;
1263 if (dev->noisecalc.nr_samples == 8) {
1264 /* Calculate the Link Quality by the noise samples. */
1265 average = 0;
1266 for (i = 0; i < 8; i++) {
1267 for (j = 0; j < 4; j++)
1268 average += dev->noisecalc.samples[i][j];
1269 }
1270 average /= (8 * 4);
1271 average *= 125;
1272 average += 64;
1273 average /= 128;
1274 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1275 tmp = (tmp / 128) & 0x1F;
1276 if (tmp >= 8)
1277 average += 2;
1278 else
1279 average -= 25;
1280 if (tmp == 8)
1281 average -= 72;
1282 else
1283 average -= 48;
1284
1285 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001286 dev->noisecalc.calculation_running = 0;
1287 return;
1288 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001289generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001290 b43_generate_noise_sample(dev);
1291}
1292
1293static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1294{
Johannes Berg05c914f2008-09-11 00:01:58 +02001295 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001296 ///TODO: PS TBTT
1297 } else {
1298 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1299 b43_power_saving_ctl_bits(dev, 0);
1300 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001301 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001302 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001303}
1304
1305static void handle_irq_atim_end(struct b43_wldev *dev)
1306{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001307 if (dev->dfq_valid) {
1308 b43_write32(dev, B43_MMIO_MACCMD,
1309 b43_read32(dev, B43_MMIO_MACCMD)
1310 | B43_MACCMD_DFQ_VALID);
1311 dev->dfq_valid = 0;
1312 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001313}
1314
1315static void handle_irq_pmq(struct b43_wldev *dev)
1316{
1317 u32 tmp;
1318
1319 //TODO: AP mode.
1320
1321 while (1) {
1322 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1323 if (!(tmp & 0x00000008))
1324 break;
1325 }
1326 /* 16bit write is odd, but correct. */
1327 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1328}
1329
1330static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001331 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001332 u16 ram_offset,
1333 u16 shm_size_offset, u8 rate)
1334{
1335 u32 i, tmp;
1336 struct b43_plcp_hdr4 plcp;
1337
1338 plcp.data = 0;
1339 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1340 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1341 ram_offset += sizeof(u32);
1342 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1343 * So leave the first two bytes of the next write blank.
1344 */
1345 tmp = (u32) (data[0]) << 16;
1346 tmp |= (u32) (data[1]) << 24;
1347 b43_ram_write(dev, ram_offset, tmp);
1348 ram_offset += sizeof(u32);
1349 for (i = 2; i < size; i += sizeof(u32)) {
1350 tmp = (u32) (data[i + 0]);
1351 if (i + 1 < size)
1352 tmp |= (u32) (data[i + 1]) << 8;
1353 if (i + 2 < size)
1354 tmp |= (u32) (data[i + 2]) << 16;
1355 if (i + 3 < size)
1356 tmp |= (u32) (data[i + 3]) << 24;
1357 b43_ram_write(dev, ram_offset + i - 2, tmp);
1358 }
1359 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1360 size + sizeof(struct b43_plcp_hdr6));
1361}
1362
Michael Buesch5042c502008-04-05 15:05:00 +02001363/* Check if the use of the antenna that ieee80211 told us to
1364 * use is possible. This will fall back to DEFAULT.
1365 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1366u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1367 u8 antenna_nr)
1368{
1369 u8 antenna_mask;
1370
1371 if (antenna_nr == 0) {
1372 /* Zero means "use default antenna". That's always OK. */
1373 return 0;
1374 }
1375
1376 /* Get the mask of available antennas. */
1377 if (dev->phy.gmode)
1378 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1379 else
1380 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1381
1382 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1383 /* This antenna is not available. Fall back to default. */
1384 return 0;
1385 }
1386
1387 return antenna_nr;
1388}
1389
Michael Buesch5042c502008-04-05 15:05:00 +02001390/* Convert a b43 antenna number value to the PHY TX control value. */
1391static u16 b43_antenna_to_phyctl(int antenna)
1392{
1393 switch (antenna) {
1394 case B43_ANTENNA0:
1395 return B43_TXH_PHY_ANT0;
1396 case B43_ANTENNA1:
1397 return B43_TXH_PHY_ANT1;
1398 case B43_ANTENNA2:
1399 return B43_TXH_PHY_ANT2;
1400 case B43_ANTENNA3:
1401 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001402 case B43_ANTENNA_AUTO0:
1403 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001404 return B43_TXH_PHY_ANT01AUTO;
1405 }
1406 B43_WARN_ON(1);
1407 return 0;
1408}
1409
Michael Buesche4d6b792007-09-18 15:39:42 -04001410static void b43_write_beacon_template(struct b43_wldev *dev,
1411 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001412 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001413{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001414 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001415 const struct ieee80211_mgmt *bcn;
1416 const u8 *ie;
1417 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001418 unsigned int rate;
1419 u16 ctl;
1420 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001421 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001422
Michael Buesche66fee62007-12-26 17:47:10 +01001423 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1424 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001425 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001426 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001427
1428 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001429 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001430
Michael Buesch5042c502008-04-05 15:05:00 +02001431 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001432 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001433 antenna = b43_antenna_to_phyctl(antenna);
1434 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1435 /* We can't send beacons with short preamble. Would get PHY errors. */
1436 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1437 ctl &= ~B43_TXH_PHY_ANT;
1438 ctl &= ~B43_TXH_PHY_ENC;
1439 ctl |= antenna;
1440 if (b43_is_cck_rate(rate))
1441 ctl |= B43_TXH_PHY_ENC_CCK;
1442 else
1443 ctl |= B43_TXH_PHY_ENC_OFDM;
1444 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1445
Michael Buesche66fee62007-12-26 17:47:10 +01001446 /* Find the position of the TIM and the DTIM_period value
1447 * and write them to SHM. */
1448 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001449 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1450 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001451 uint8_t ie_id, ie_len;
1452
1453 ie_id = ie[i];
1454 ie_len = ie[i + 1];
1455 if (ie_id == 5) {
1456 u16 tim_position;
1457 u16 dtim_period;
1458 /* This is the TIM Information Element */
1459
1460 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001461 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001462 break;
1463 /* A valid TIM is at least 4 bytes long. */
1464 if (ie_len < 4)
1465 break;
1466 tim_found = 1;
1467
1468 tim_position = sizeof(struct b43_plcp_hdr6);
1469 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1470 tim_position += i;
1471
1472 dtim_period = ie[i + 3];
1473
1474 b43_shm_write16(dev, B43_SHM_SHARED,
1475 B43_SHM_SH_TIMBPOS, tim_position);
1476 b43_shm_write16(dev, B43_SHM_SHARED,
1477 B43_SHM_SH_DTIMPER, dtim_period);
1478 break;
1479 }
1480 i += ie_len + 2;
1481 }
1482 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001483 /*
1484 * If ucode wants to modify TIM do it behind the beacon, this
1485 * will happen, for example, when doing mesh networking.
1486 */
1487 b43_shm_write16(dev, B43_SHM_SHARED,
1488 B43_SHM_SH_TIMBPOS,
1489 len + sizeof(struct b43_plcp_hdr6));
1490 b43_shm_write16(dev, B43_SHM_SHARED,
1491 B43_SHM_SH_DTIMPER, 0);
1492 }
1493 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001494}
1495
Michael Buesch6b4bec02008-05-20 12:16:28 +02001496static void b43_upload_beacon0(struct b43_wldev *dev)
1497{
1498 struct b43_wl *wl = dev->wl;
1499
1500 if (wl->beacon0_uploaded)
1501 return;
1502 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001503 wl->beacon0_uploaded = 1;
1504}
1505
1506static void b43_upload_beacon1(struct b43_wldev *dev)
1507{
1508 struct b43_wl *wl = dev->wl;
1509
1510 if (wl->beacon1_uploaded)
1511 return;
1512 b43_write_beacon_template(dev, 0x468, 0x1A);
1513 wl->beacon1_uploaded = 1;
1514}
1515
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001516static void handle_irq_beacon(struct b43_wldev *dev)
1517{
1518 struct b43_wl *wl = dev->wl;
1519 u32 cmd, beacon0_valid, beacon1_valid;
1520
Johannes Berg05c914f2008-09-11 00:01:58 +02001521 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1522 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001523 return;
1524
1525 /* This is the bottom half of the asynchronous beacon update. */
1526
1527 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001528 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001529
1530 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1531 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1532 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1533
1534 /* Schedule interrupt manually, if busy. */
1535 if (beacon0_valid && beacon1_valid) {
1536 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001537 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001538 return;
1539 }
1540
Michael Buesch6b4bec02008-05-20 12:16:28 +02001541 if (unlikely(wl->beacon_templates_virgin)) {
1542 /* We never uploaded a beacon before.
1543 * Upload both templates now, but only mark one valid. */
1544 wl->beacon_templates_virgin = 0;
1545 b43_upload_beacon0(dev);
1546 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001547 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1548 cmd |= B43_MACCMD_BEACON0_VALID;
1549 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001550 } else {
1551 if (!beacon0_valid) {
1552 b43_upload_beacon0(dev);
1553 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1554 cmd |= B43_MACCMD_BEACON0_VALID;
1555 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1556 } else if (!beacon1_valid) {
1557 b43_upload_beacon1(dev);
1558 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1559 cmd |= B43_MACCMD_BEACON1_VALID;
1560 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001561 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001562 }
1563}
1564
Michael Buesch36dbd952009-09-04 22:51:29 +02001565static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1566{
1567 u32 old_irq_mask = dev->irq_mask;
1568
1569 /* update beacon right away or defer to irq */
1570 handle_irq_beacon(dev);
1571 if (old_irq_mask != dev->irq_mask) {
1572 /* The handler updated the IRQ mask. */
1573 B43_WARN_ON(!dev->irq_mask);
1574 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1575 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1576 } else {
1577 /* Device interrupts are currently disabled. That means
1578 * we just ran the hardirq handler and scheduled the
1579 * IRQ thread. The thread will write the IRQ mask when
1580 * it finished, so there's nothing to do here. Writing
1581 * the mask _here_ would incorrectly re-enable IRQs. */
1582 }
1583 }
1584}
1585
Michael Buescha82d9922008-04-04 21:40:06 +02001586static void b43_beacon_update_trigger_work(struct work_struct *work)
1587{
1588 struct b43_wl *wl = container_of(work, struct b43_wl,
1589 beacon_update_trigger);
1590 struct b43_wldev *dev;
1591
1592 mutex_lock(&wl->mutex);
1593 dev = wl->current_dev;
1594 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001595 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001596 /* wl->mutex is enough. */
1597 b43_do_beacon_update_trigger_work(dev);
1598 mmiowb();
1599 } else {
1600 spin_lock_irq(&wl->hardirq_lock);
1601 b43_do_beacon_update_trigger_work(dev);
1602 mmiowb();
1603 spin_unlock_irq(&wl->hardirq_lock);
1604 }
Michael Buescha82d9922008-04-04 21:40:06 +02001605 }
1606 mutex_unlock(&wl->mutex);
1607}
1608
Michael Bueschd4df6f12007-12-26 18:04:14 +01001609/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001610 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001611static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001612{
Johannes Berg9d139c82008-07-09 14:40:37 +02001613 struct sk_buff *beacon;
1614
Michael Buesche66fee62007-12-26 17:47:10 +01001615 /* This is the top half of the ansynchronous beacon update.
1616 * The bottom half is the beacon IRQ.
1617 * Beacon update must be asynchronous to avoid sending an
1618 * invalid beacon. This can happen for example, if the firmware
1619 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001620
Johannes Berg9d139c82008-07-09 14:40:37 +02001621 /* We could modify the existing beacon and set the aid bit in
1622 * the TIM field, but that would probably require resizing and
1623 * moving of data within the beacon template.
1624 * Simply request a new beacon and let mac80211 do the hard work. */
1625 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1626 if (unlikely(!beacon))
1627 return;
1628
Michael Buesche66fee62007-12-26 17:47:10 +01001629 if (wl->current_beacon)
1630 dev_kfree_skb_any(wl->current_beacon);
1631 wl->current_beacon = beacon;
1632 wl->beacon0_uploaded = 0;
1633 wl->beacon1_uploaded = 0;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001634 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001635}
1636
Michael Buesche4d6b792007-09-18 15:39:42 -04001637static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1638{
1639 b43_time_lock(dev);
1640 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001641 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1642 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001643 } else {
1644 b43_write16(dev, 0x606, (beacon_int >> 6));
1645 b43_write16(dev, 0x610, beacon_int);
1646 }
1647 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001648 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001649}
1650
Michael Bueschafa83e22008-05-19 23:51:37 +02001651static void b43_handle_firmware_panic(struct b43_wldev *dev)
1652{
1653 u16 reason;
1654
1655 /* Read the register that contains the reason code for the panic. */
1656 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1657 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1658
1659 switch (reason) {
1660 default:
1661 b43dbg(dev->wl, "The panic reason is unknown.\n");
1662 /* fallthrough */
1663 case B43_FWPANIC_DIE:
1664 /* Do not restart the controller or firmware.
1665 * The device is nonfunctional from now on.
1666 * Restarting would result in this panic to trigger again,
1667 * so we avoid that recursion. */
1668 break;
1669 case B43_FWPANIC_RESTART:
1670 b43_controller_restart(dev, "Microcode panic");
1671 break;
1672 }
1673}
1674
Michael Buesche4d6b792007-09-18 15:39:42 -04001675static void handle_irq_ucode_debug(struct b43_wldev *dev)
1676{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001677 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001678 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001679 __le16 *buf;
1680
1681 /* The proprietary firmware doesn't have this IRQ. */
1682 if (!dev->fw.opensource)
1683 return;
1684
Michael Bueschafa83e22008-05-19 23:51:37 +02001685 /* Read the register that contains the reason code for this IRQ. */
1686 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1687
Michael Buesche48b0ee2008-05-17 22:44:35 +02001688 switch (reason) {
1689 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001690 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001691 break;
1692 case B43_DEBUGIRQ_DUMP_SHM:
1693 if (!B43_DEBUG)
1694 break; /* Only with driver debugging enabled. */
1695 buf = kmalloc(4096, GFP_ATOMIC);
1696 if (!buf) {
1697 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1698 goto out;
1699 }
1700 for (i = 0; i < 4096; i += 2) {
1701 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1702 buf[i / 2] = cpu_to_le16(tmp);
1703 }
1704 b43info(dev->wl, "Shared memory dump:\n");
1705 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1706 16, 2, buf, 4096, 1);
1707 kfree(buf);
1708 break;
1709 case B43_DEBUGIRQ_DUMP_REGS:
1710 if (!B43_DEBUG)
1711 break; /* Only with driver debugging enabled. */
1712 b43info(dev->wl, "Microcode register dump:\n");
1713 for (i = 0, cnt = 0; i < 64; i++) {
1714 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1715 if (cnt == 0)
1716 printk(KERN_INFO);
1717 printk("r%02u: 0x%04X ", i, tmp);
1718 cnt++;
1719 if (cnt == 6) {
1720 printk("\n");
1721 cnt = 0;
1722 }
1723 }
1724 printk("\n");
1725 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001726 case B43_DEBUGIRQ_MARKER:
1727 if (!B43_DEBUG)
1728 break; /* Only with driver debugging enabled. */
1729 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1730 B43_MARKER_ID_REG);
1731 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1732 B43_MARKER_LINE_REG);
1733 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1734 "at line number %u\n",
1735 marker_id, marker_line);
1736 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001737 default:
1738 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1739 reason);
1740 }
1741out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001742 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1743 b43_shm_write16(dev, B43_SHM_SCRATCH,
1744 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001745}
1746
Michael Buesch36dbd952009-09-04 22:51:29 +02001747static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001748{
1749 u32 reason;
1750 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1751 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001752 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001753
Michael Buesch36dbd952009-09-04 22:51:29 +02001754 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1755 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001756
1757 reason = dev->irq_reason;
1758 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1759 dma_reason[i] = dev->dma_reason[i];
1760 merged_dma_reason |= dma_reason[i];
1761 }
1762
1763 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1764 b43err(dev->wl, "MAC transmission error\n");
1765
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001766 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001767 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001768 rmb();
1769 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1770 atomic_set(&dev->phy.txerr_cnt,
1771 B43_PHY_TX_BADNESS_LIMIT);
1772 b43err(dev->wl, "Too many PHY TX errors, "
1773 "restarting the controller\n");
1774 b43_controller_restart(dev, "PHY TX errors");
1775 }
1776 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001777
1778 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1779 B43_DMAIRQ_NONFATALMASK))) {
1780 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1781 b43err(dev->wl, "Fatal DMA error: "
1782 "0x%08X, 0x%08X, 0x%08X, "
1783 "0x%08X, 0x%08X, 0x%08X\n",
1784 dma_reason[0], dma_reason[1],
1785 dma_reason[2], dma_reason[3],
1786 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001787 b43err(dev->wl, "This device does not support DMA "
1788 "on your system. Please use PIO instead.\n");
1789 b43err(dev->wl, "CONFIG_B43_FORCE_PIO must be set in "
1790 "your kernel configuration.\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001791 return;
1792 }
1793 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1794 b43err(dev->wl, "DMA error: "
1795 "0x%08X, 0x%08X, 0x%08X, "
1796 "0x%08X, 0x%08X, 0x%08X\n",
1797 dma_reason[0], dma_reason[1],
1798 dma_reason[2], dma_reason[3],
1799 dma_reason[4], dma_reason[5]);
1800 }
1801 }
1802
1803 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1804 handle_irq_ucode_debug(dev);
1805 if (reason & B43_IRQ_TBTT_INDI)
1806 handle_irq_tbtt_indication(dev);
1807 if (reason & B43_IRQ_ATIM_END)
1808 handle_irq_atim_end(dev);
1809 if (reason & B43_IRQ_BEACON)
1810 handle_irq_beacon(dev);
1811 if (reason & B43_IRQ_PMQ)
1812 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001813 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1814 ;/* TODO */
1815 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001816 handle_irq_noise(dev);
1817
1818 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001819 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1820 if (b43_using_pio_transfers(dev))
1821 b43_pio_rx(dev->pio.rx_queue);
1822 else
1823 b43_dma_rx(dev->dma.rx_ring);
1824 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001825 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1826 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001827 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001828 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1829 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1830
Michael Buesch21954c32007-09-27 15:31:40 +02001831 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001832 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001833
Michael Buesch36dbd952009-09-04 22:51:29 +02001834 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001835 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001836
1837#if B43_DEBUG
1838 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1839 dev->irq_count++;
1840 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1841 if (reason & (1 << i))
1842 dev->irq_bit_count[i]++;
1843 }
1844 }
1845#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001846}
1847
Michael Buesch36dbd952009-09-04 22:51:29 +02001848/* Interrupt thread handler. Handles device interrupts in thread context. */
1849static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001850{
Michael Buesche4d6b792007-09-18 15:39:42 -04001851 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001852
1853 mutex_lock(&dev->wl->mutex);
1854 b43_do_interrupt_thread(dev);
1855 mmiowb();
1856 mutex_unlock(&dev->wl->mutex);
1857
1858 return IRQ_HANDLED;
1859}
1860
1861static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1862{
Michael Buesche4d6b792007-09-18 15:39:42 -04001863 u32 reason;
1864
Michael Buesch36dbd952009-09-04 22:51:29 +02001865 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1866 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001867
Michael Buesche4d6b792007-09-18 15:39:42 -04001868 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1869 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001870 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001871 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001872 if (!reason)
Michael Buesch36dbd952009-09-04 22:51:29 +02001873 return IRQ_HANDLED;
Michael Buesche4d6b792007-09-18 15:39:42 -04001874
1875 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1876 & 0x0001DC00;
1877 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1878 & 0x0000DC00;
1879 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1880 & 0x0000DC00;
1881 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1882 & 0x0001DC00;
1883 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1884 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001885/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04001886 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1887 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001888*/
Michael Buesche4d6b792007-09-18 15:39:42 -04001889
Michael Buesch36dbd952009-09-04 22:51:29 +02001890 /* ACK the interrupt. */
1891 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1892 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1893 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1894 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1895 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1896 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1897/* Unused ring
1898 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1899*/
1900
1901 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02001902 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02001903 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001904 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02001905
1906 return IRQ_WAKE_THREAD;
1907}
1908
1909/* Interrupt handler top-half. This runs with interrupts disabled. */
1910static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1911{
1912 struct b43_wldev *dev = dev_id;
1913 irqreturn_t ret;
1914
1915 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
1916 return IRQ_NONE;
1917
1918 spin_lock(&dev->wl->hardirq_lock);
1919 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001920 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02001921 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04001922
1923 return ret;
1924}
1925
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001926/* SDIO interrupt handler. This runs in process context. */
1927static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
1928{
1929 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001930 irqreturn_t ret;
1931
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001932 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001933
1934 ret = b43_do_interrupt(dev);
1935 if (ret == IRQ_WAKE_THREAD)
1936 b43_do_interrupt_thread(dev);
1937
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001938 mutex_unlock(&wl->mutex);
1939}
1940
Michael Buesch1a9f5092009-01-23 21:21:51 +01001941void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001942{
1943 release_firmware(fw->data);
1944 fw->data = NULL;
1945 fw->filename = NULL;
1946}
1947
Michael Buesche4d6b792007-09-18 15:39:42 -04001948static void b43_release_firmware(struct b43_wldev *dev)
1949{
Michael Buesch1a9f5092009-01-23 21:21:51 +01001950 b43_do_release_fw(&dev->fw.ucode);
1951 b43_do_release_fw(&dev->fw.pcm);
1952 b43_do_release_fw(&dev->fw.initvals);
1953 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001954}
1955
Michael Buescheb189d82008-01-28 14:47:41 -08001956static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001957{
Hannes Ederfc68ed42009-02-14 11:50:06 +00001958 const char text[] =
1959 "You must go to " \
1960 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
1961 "and download the correct firmware for this driver version. " \
1962 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d82008-01-28 14:47:41 -08001963
Michael Buescheb189d82008-01-28 14:47:41 -08001964 if (error)
1965 b43err(wl, text);
1966 else
1967 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001968}
1969
Michael Buesch1a9f5092009-01-23 21:21:51 +01001970int b43_do_request_fw(struct b43_request_fw_context *ctx,
1971 const char *name,
1972 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001973{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001974 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001975 struct b43_fw_header *hdr;
1976 u32 size;
1977 int err;
1978
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001979 if (!name) {
1980 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001981 /* FIXME: We should probably keep it anyway, to save some headache
1982 * on suspend/resume with multiband devices. */
1983 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001984 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001985 }
1986 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01001987 if ((fw->type == ctx->req_type) &&
1988 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001989 return 0; /* Already have this fw. */
1990 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001991 /* FIXME: We should probably do this later after we successfully
1992 * got the new fw. This could reduce headache with multiband devices.
1993 * We could also redesign this to cache the firmware for all possible
1994 * bands all the time. */
1995 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001996 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001997
Michael Buesch1a9f5092009-01-23 21:21:51 +01001998 switch (ctx->req_type) {
1999 case B43_FWTYPE_PROPRIETARY:
2000 snprintf(ctx->fwname, sizeof(ctx->fwname),
2001 "b43%s/%s.fw",
2002 modparam_fwpostfix, name);
2003 break;
2004 case B43_FWTYPE_OPENSOURCE:
2005 snprintf(ctx->fwname, sizeof(ctx->fwname),
2006 "b43-open%s/%s.fw",
2007 modparam_fwpostfix, name);
2008 break;
2009 default:
2010 B43_WARN_ON(1);
2011 return -ENOSYS;
2012 }
2013 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002014 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002015 snprintf(ctx->errors[ctx->req_type],
2016 sizeof(ctx->errors[ctx->req_type]),
2017 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002018 return err;
2019 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002020 snprintf(ctx->errors[ctx->req_type],
2021 sizeof(ctx->errors[ctx->req_type]),
2022 "Firmware file \"%s\" request failed (err=%d)\n",
2023 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002024 return err;
2025 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002026 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002027 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002028 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002029 switch (hdr->type) {
2030 case B43_FW_TYPE_UCODE:
2031 case B43_FW_TYPE_PCM:
2032 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002033 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002034 goto err_format;
2035 /* fallthrough */
2036 case B43_FW_TYPE_IV:
2037 if (hdr->ver != 1)
2038 goto err_format;
2039 break;
2040 default:
2041 goto err_format;
2042 }
2043
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002044 fw->data = blob;
2045 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002046 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002047
2048 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002049
2050err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002051 snprintf(ctx->errors[ctx->req_type],
2052 sizeof(ctx->errors[ctx->req_type]),
2053 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002054 release_firmware(blob);
2055
Michael Buesche4d6b792007-09-18 15:39:42 -04002056 return -EPROTO;
2057}
2058
Michael Buesch1a9f5092009-01-23 21:21:51 +01002059static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002060{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002061 struct b43_wldev *dev = ctx->dev;
2062 struct b43_firmware *fw = &ctx->dev->fw;
2063 const u8 rev = ctx->dev->dev->id.revision;
Michael Buesche4d6b792007-09-18 15:39:42 -04002064 const char *filename;
2065 u32 tmshigh;
2066 int err;
2067
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002068 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002069 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002070 if ((rev >= 5) && (rev <= 10))
2071 filename = "ucode5";
2072 else if ((rev >= 11) && (rev <= 12))
2073 filename = "ucode11";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002074 else if (rev == 13)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002075 filename = "ucode13";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002076 else if (rev == 14)
2077 filename = "ucode14";
2078 else if (rev >= 15)
2079 filename = "ucode15";
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002080 else
2081 goto err_no_ucode;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002082 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002083 if (err)
2084 goto err_load;
2085
2086 /* Get PCM code */
2087 if ((rev >= 5) && (rev <= 10))
2088 filename = "pcm5";
2089 else if (rev >= 11)
2090 filename = NULL;
2091 else
2092 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002093 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002094 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002095 if (err == -ENOENT) {
2096 /* We did not find a PCM file? Not fatal, but
2097 * core rev <= 10 must do without hwcrypto then. */
2098 fw->pcm_request_failed = 1;
2099 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002100 goto err_load;
2101
2102 /* Get initvals */
2103 switch (dev->phy.type) {
2104 case B43_PHYTYPE_A:
2105 if ((rev >= 5) && (rev <= 10)) {
2106 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2107 filename = "a0g1initvals5";
2108 else
2109 filename = "a0g0initvals5";
2110 } else
2111 goto err_no_initvals;
2112 break;
2113 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002114 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002115 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002116 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002117 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002118 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002119 goto err_no_initvals;
2120 break;
2121 case B43_PHYTYPE_N:
2122 if ((rev >= 11) && (rev <= 12))
2123 filename = "n0initvals11";
2124 else
2125 goto err_no_initvals;
2126 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002127 case B43_PHYTYPE_LP:
2128 if (rev == 13)
2129 filename = "lp0initvals13";
2130 else if (rev == 14)
2131 filename = "lp0initvals14";
2132 else if (rev >= 15)
2133 filename = "lp0initvals15";
2134 else
2135 goto err_no_initvals;
2136 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002137 default:
2138 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002139 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002140 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002141 if (err)
2142 goto err_load;
2143
2144 /* Get bandswitch initvals */
2145 switch (dev->phy.type) {
2146 case B43_PHYTYPE_A:
2147 if ((rev >= 5) && (rev <= 10)) {
2148 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2149 filename = "a0g1bsinitvals5";
2150 else
2151 filename = "a0g0bsinitvals5";
2152 } else if (rev >= 11)
2153 filename = NULL;
2154 else
2155 goto err_no_initvals;
2156 break;
2157 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002158 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002159 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002160 else if (rev >= 11)
2161 filename = NULL;
2162 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002163 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002164 break;
2165 case B43_PHYTYPE_N:
2166 if ((rev >= 11) && (rev <= 12))
2167 filename = "n0bsinitvals11";
2168 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002169 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002170 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002171 case B43_PHYTYPE_LP:
2172 if (rev == 13)
2173 filename = "lp0bsinitvals13";
2174 else if (rev == 14)
2175 filename = "lp0bsinitvals14";
2176 else if (rev >= 15)
2177 filename = "lp0bsinitvals15";
2178 else
2179 goto err_no_initvals;
2180 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002181 default:
2182 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002184 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002185 if (err)
2186 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002187
2188 return 0;
2189
Michael Buesche4d6b792007-09-18 15:39:42 -04002190err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002191 err = ctx->fatal_failure = -EOPNOTSUPP;
2192 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2193 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002194 goto error;
2195
2196err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002197 err = ctx->fatal_failure = -EOPNOTSUPP;
2198 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2199 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002200 goto error;
2201
2202err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002203 err = ctx->fatal_failure = -EOPNOTSUPP;
2204 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2205 "is required for your device (wl-core rev %u)\n", rev);
2206 goto error;
2207
2208err_load:
2209 /* We failed to load this firmware image. The error message
2210 * already is in ctx->errors. Return and let our caller decide
2211 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002212 goto error;
2213
2214error:
2215 b43_release_firmware(dev);
2216 return err;
2217}
2218
Michael Buesch1a9f5092009-01-23 21:21:51 +01002219static int b43_request_firmware(struct b43_wldev *dev)
2220{
2221 struct b43_request_fw_context *ctx;
2222 unsigned int i;
2223 int err;
2224 const char *errmsg;
2225
2226 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2227 if (!ctx)
2228 return -ENOMEM;
2229 ctx->dev = dev;
2230
2231 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2232 err = b43_try_request_fw(ctx);
2233 if (!err)
2234 goto out; /* Successfully loaded it. */
2235 err = ctx->fatal_failure;
2236 if (err)
2237 goto out;
2238
2239 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2240 err = b43_try_request_fw(ctx);
2241 if (!err)
2242 goto out; /* Successfully loaded it. */
2243 err = ctx->fatal_failure;
2244 if (err)
2245 goto out;
2246
2247 /* Could not find a usable firmware. Print the errors. */
2248 for (i = 0; i < B43_NR_FWTYPES; i++) {
2249 errmsg = ctx->errors[i];
2250 if (strlen(errmsg))
2251 b43err(dev->wl, errmsg);
2252 }
2253 b43_print_fw_helptext(dev->wl, 1);
2254 err = -ENOENT;
2255
2256out:
2257 kfree(ctx);
2258 return err;
2259}
2260
Michael Buesche4d6b792007-09-18 15:39:42 -04002261static int b43_upload_microcode(struct b43_wldev *dev)
2262{
2263 const size_t hdr_len = sizeof(struct b43_fw_header);
2264 const __be32 *data;
2265 unsigned int i, len;
2266 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002267 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002268 int err = 0;
2269
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002270 /* Jump the microcode PSM to offset 0 */
2271 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2272 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2273 macctl |= B43_MACCTL_PSM_JMP0;
2274 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2275 /* Zero out all microcode PSM registers and shared memory. */
2276 for (i = 0; i < 64; i++)
2277 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2278 for (i = 0; i < 4096; i += 2)
2279 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2280
Michael Buesche4d6b792007-09-18 15:39:42 -04002281 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002282 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2283 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002284 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2285 for (i = 0; i < len; i++) {
2286 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2287 udelay(10);
2288 }
2289
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002290 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002292 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2293 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002294 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2295 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2296 /* No need for autoinc bit in SHM_HW */
2297 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2298 for (i = 0; i < len; i++) {
2299 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2300 udelay(10);
2301 }
2302 }
2303
2304 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002305
2306 /* Start the microcode PSM */
2307 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2308 macctl &= ~B43_MACCTL_PSM_JMP0;
2309 macctl |= B43_MACCTL_PSM_RUN;
2310 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002311
2312 /* Wait for the microcode to load and respond */
2313 i = 0;
2314 while (1) {
2315 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2316 if (tmp == B43_IRQ_MAC_SUSPENDED)
2317 break;
2318 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002319 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002320 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002321 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002322 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002323 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002324 }
Michael Buesche175e992009-09-11 18:31:32 +02002325 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002326 }
2327 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2328
2329 /* Get and check the revisions. */
2330 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2331 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2332 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2333 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2334
2335 if (fwrev <= 0x128) {
2336 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2337 "binary drivers older than version 4.x is unsupported. "
2338 "You must upgrade your firmware files.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002339 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002340 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002341 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002342 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002343 dev->fw.rev = fwrev;
2344 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002345 dev->fw.opensource = (fwdate == 0xFFFF);
2346
Michael Buesch403a3a12009-06-08 21:04:57 +02002347 /* Default to use-all-queues. */
2348 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2349 dev->qos_enabled = !!modparam_qos;
2350 /* Default to firmware/hardware crypto acceleration. */
2351 dev->hwcrypto_enabled = 1;
2352
Michael Buesche48b0ee2008-05-17 22:44:35 +02002353 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002354 u16 fwcapa;
2355
Michael Buesche48b0ee2008-05-17 22:44:35 +02002356 /* Patchlevel info is encoded in the "time" field. */
2357 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002358 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2359 dev->fw.rev, dev->fw.patch);
2360
2361 fwcapa = b43_fwcapa_read(dev);
2362 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2363 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2364 /* Disable hardware crypto and fall back to software crypto. */
2365 dev->hwcrypto_enabled = 0;
2366 }
2367 if (!(fwcapa & B43_FWCAPA_QOS)) {
2368 b43info(dev->wl, "QoS not supported by firmware\n");
2369 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2370 * ieee80211_unregister to make sure the networking core can
2371 * properly free possible resources. */
2372 dev->wl->hw->queues = 1;
2373 dev->qos_enabled = 0;
2374 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002375 } else {
2376 b43info(dev->wl, "Loading firmware version %u.%u "
2377 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2378 fwrev, fwpatch,
2379 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2380 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002381 if (dev->fw.pcm_request_failed) {
2382 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2383 "Hardware accelerated cryptography is disabled.\n");
2384 b43_print_fw_helptext(dev->wl, 0);
2385 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002386 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002387
Michael Buescheb189d82008-01-28 14:47:41 -08002388 if (b43_is_old_txhdr_format(dev)) {
Michael Bueschc5572892008-12-27 18:26:39 +01002389 /* We're over the deadline, but we keep support for old fw
2390 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d82008-01-28 14:47:41 -08002391 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002392 "Support for old firmware will be removed soon "
2393 "(official deadline was July 2008).\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002394 b43_print_fw_helptext(dev->wl, 0);
2395 }
2396
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002397 return 0;
2398
2399error:
2400 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2401 macctl &= ~B43_MACCTL_PSM_RUN;
2402 macctl |= B43_MACCTL_PSM_JMP0;
2403 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2404
Michael Buesche4d6b792007-09-18 15:39:42 -04002405 return err;
2406}
2407
2408static int b43_write_initvals(struct b43_wldev *dev,
2409 const struct b43_iv *ivals,
2410 size_t count,
2411 size_t array_size)
2412{
2413 const struct b43_iv *iv;
2414 u16 offset;
2415 size_t i;
2416 bool bit32;
2417
2418 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2419 iv = ivals;
2420 for (i = 0; i < count; i++) {
2421 if (array_size < sizeof(iv->offset_size))
2422 goto err_format;
2423 array_size -= sizeof(iv->offset_size);
2424 offset = be16_to_cpu(iv->offset_size);
2425 bit32 = !!(offset & B43_IV_32BIT);
2426 offset &= B43_IV_OFFSET_MASK;
2427 if (offset >= 0x1000)
2428 goto err_format;
2429 if (bit32) {
2430 u32 value;
2431
2432 if (array_size < sizeof(iv->data.d32))
2433 goto err_format;
2434 array_size -= sizeof(iv->data.d32);
2435
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002436 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002437 b43_write32(dev, offset, value);
2438
2439 iv = (const struct b43_iv *)((const uint8_t *)iv +
2440 sizeof(__be16) +
2441 sizeof(__be32));
2442 } else {
2443 u16 value;
2444
2445 if (array_size < sizeof(iv->data.d16))
2446 goto err_format;
2447 array_size -= sizeof(iv->data.d16);
2448
2449 value = be16_to_cpu(iv->data.d16);
2450 b43_write16(dev, offset, value);
2451
2452 iv = (const struct b43_iv *)((const uint8_t *)iv +
2453 sizeof(__be16) +
2454 sizeof(__be16));
2455 }
2456 }
2457 if (array_size)
2458 goto err_format;
2459
2460 return 0;
2461
2462err_format:
2463 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002464 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002465
2466 return -EPROTO;
2467}
2468
2469static int b43_upload_initvals(struct b43_wldev *dev)
2470{
2471 const size_t hdr_len = sizeof(struct b43_fw_header);
2472 const struct b43_fw_header *hdr;
2473 struct b43_firmware *fw = &dev->fw;
2474 const struct b43_iv *ivals;
2475 size_t count;
2476 int err;
2477
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002478 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2479 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002480 count = be32_to_cpu(hdr->size);
2481 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002482 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002483 if (err)
2484 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002485 if (fw->initvals_band.data) {
2486 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2487 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002488 count = be32_to_cpu(hdr->size);
2489 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002490 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002491 if (err)
2492 goto out;
2493 }
2494out:
2495
2496 return err;
2497}
2498
2499/* Initialize the GPIOs
2500 * http://bcm-specs.sipsolutions.net/GPIO
2501 */
2502static int b43_gpio_init(struct b43_wldev *dev)
2503{
2504 struct ssb_bus *bus = dev->dev->bus;
2505 struct ssb_device *gpiodev, *pcidev = NULL;
2506 u32 mask, set;
2507
2508 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2509 & ~B43_MACCTL_GPOUTSMSK);
2510
Michael Buesche4d6b792007-09-18 15:39:42 -04002511 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2512 | 0x000F);
2513
2514 mask = 0x0000001F;
2515 set = 0x0000000F;
2516 if (dev->dev->bus->chip_id == 0x4301) {
2517 mask |= 0x0060;
2518 set |= 0x0060;
2519 }
2520 if (0 /* FIXME: conditional unknown */ ) {
2521 b43_write16(dev, B43_MMIO_GPIO_MASK,
2522 b43_read16(dev, B43_MMIO_GPIO_MASK)
2523 | 0x0100);
2524 mask |= 0x0180;
2525 set |= 0x0180;
2526 }
Larry Finger95de2842007-11-09 16:57:18 -06002527 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002528 b43_write16(dev, B43_MMIO_GPIO_MASK,
2529 b43_read16(dev, B43_MMIO_GPIO_MASK)
2530 | 0x0200);
2531 mask |= 0x0200;
2532 set |= 0x0200;
2533 }
2534 if (dev->dev->id.revision >= 2)
2535 mask |= 0x0010; /* FIXME: This is redundant. */
2536
2537#ifdef CONFIG_SSB_DRIVER_PCICORE
2538 pcidev = bus->pcicore.dev;
2539#endif
2540 gpiodev = bus->chipco.dev ? : pcidev;
2541 if (!gpiodev)
2542 return 0;
2543 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2544 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2545 & mask) | set);
2546
2547 return 0;
2548}
2549
2550/* Turn off all GPIO stuff. Call this on module unload, for example. */
2551static void b43_gpio_cleanup(struct b43_wldev *dev)
2552{
2553 struct ssb_bus *bus = dev->dev->bus;
2554 struct ssb_device *gpiodev, *pcidev = NULL;
2555
2556#ifdef CONFIG_SSB_DRIVER_PCICORE
2557 pcidev = bus->pcicore.dev;
2558#endif
2559 gpiodev = bus->chipco.dev ? : pcidev;
2560 if (!gpiodev)
2561 return;
2562 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2563}
2564
2565/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002566void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002567{
Michael Buesch923fd702008-06-20 18:02:08 +02002568 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2569 u16 fwstate;
2570
2571 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2572 B43_SHM_SH_UCODESTAT);
2573 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2574 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2575 b43err(dev->wl, "b43_mac_enable(): The firmware "
2576 "should be suspended, but current state is %u\n",
2577 fwstate);
2578 }
2579 }
2580
Michael Buesche4d6b792007-09-18 15:39:42 -04002581 dev->mac_suspended--;
2582 B43_WARN_ON(dev->mac_suspended < 0);
2583 if (dev->mac_suspended == 0) {
2584 b43_write32(dev, B43_MMIO_MACCTL,
2585 b43_read32(dev, B43_MMIO_MACCTL)
2586 | B43_MACCTL_ENABLED);
2587 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2588 B43_IRQ_MAC_SUSPENDED);
2589 /* Commit writes */
2590 b43_read32(dev, B43_MMIO_MACCTL);
2591 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2592 b43_power_saving_ctl_bits(dev, 0);
2593 }
2594}
2595
2596/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002597void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002598{
2599 int i;
2600 u32 tmp;
2601
Michael Buesch05b64b32007-09-28 16:19:03 +02002602 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002603 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002604
Michael Buesche4d6b792007-09-18 15:39:42 -04002605 if (dev->mac_suspended == 0) {
2606 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2607 b43_write32(dev, B43_MMIO_MACCTL,
2608 b43_read32(dev, B43_MMIO_MACCTL)
2609 & ~B43_MACCTL_ENABLED);
2610 /* force pci to flush the write */
2611 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002612 for (i = 35; i; i--) {
2613 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2614 if (tmp & B43_IRQ_MAC_SUSPENDED)
2615 goto out;
2616 udelay(10);
2617 }
2618 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002619 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002620 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2621 if (tmp & B43_IRQ_MAC_SUSPENDED)
2622 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002623 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002624 }
2625 b43err(dev->wl, "MAC suspend failed\n");
2626 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002627out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002628 dev->mac_suspended++;
2629}
2630
2631static void b43_adjust_opmode(struct b43_wldev *dev)
2632{
2633 struct b43_wl *wl = dev->wl;
2634 u32 ctl;
2635 u16 cfp_pretbtt;
2636
2637 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2638 /* Reset status to STA infrastructure mode. */
2639 ctl &= ~B43_MACCTL_AP;
2640 ctl &= ~B43_MACCTL_KEEP_CTL;
2641 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2642 ctl &= ~B43_MACCTL_KEEP_BAD;
2643 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002644 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002645 ctl |= B43_MACCTL_INFRA;
2646
Johannes Berg05c914f2008-09-11 00:01:58 +02002647 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2648 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002649 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002650 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002651 ctl &= ~B43_MACCTL_INFRA;
2652
2653 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002654 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002655 if (wl->filter_flags & FIF_FCSFAIL)
2656 ctl |= B43_MACCTL_KEEP_BAD;
2657 if (wl->filter_flags & FIF_PLCPFAIL)
2658 ctl |= B43_MACCTL_KEEP_BADPLCP;
2659 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002660 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002661 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2662 ctl |= B43_MACCTL_BEACPROMISC;
2663
Michael Buesche4d6b792007-09-18 15:39:42 -04002664 /* Workaround: On old hardware the HW-MAC-address-filter
2665 * doesn't work properly, so always run promisc in filter
2666 * it in software. */
2667 if (dev->dev->id.revision <= 4)
2668 ctl |= B43_MACCTL_PROMISC;
2669
2670 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2671
2672 cfp_pretbtt = 2;
2673 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2674 if (dev->dev->bus->chip_id == 0x4306 &&
2675 dev->dev->bus->chip_rev == 3)
2676 cfp_pretbtt = 100;
2677 else
2678 cfp_pretbtt = 50;
2679 }
2680 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002681
2682 /* FIXME: We don't currently implement the PMQ mechanism,
2683 * so always disable it. If we want to implement PMQ,
2684 * we need to enable it here (clear DISCPMQ) in AP mode.
2685 */
2686 if (0 /* ctl & B43_MACCTL_AP */) {
2687 b43_write32(dev, B43_MMIO_MACCTL,
2688 b43_read32(dev, B43_MMIO_MACCTL)
2689 & ~B43_MACCTL_DISCPMQ);
2690 } else {
2691 b43_write32(dev, B43_MMIO_MACCTL,
2692 b43_read32(dev, B43_MMIO_MACCTL)
2693 | B43_MACCTL_DISCPMQ);
2694 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002695}
2696
2697static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2698{
2699 u16 offset;
2700
2701 if (is_ofdm) {
2702 offset = 0x480;
2703 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2704 } else {
2705 offset = 0x4C0;
2706 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2707 }
2708 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2709 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2710}
2711
2712static void b43_rate_memory_init(struct b43_wldev *dev)
2713{
2714 switch (dev->phy.type) {
2715 case B43_PHYTYPE_A:
2716 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002717 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002718 case B43_PHYTYPE_LP:
Michael Buesche4d6b792007-09-18 15:39:42 -04002719 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2720 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2721 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2722 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2723 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2724 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2725 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2726 if (dev->phy.type == B43_PHYTYPE_A)
2727 break;
2728 /* fallthrough */
2729 case B43_PHYTYPE_B:
2730 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2731 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2732 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2733 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2734 break;
2735 default:
2736 B43_WARN_ON(1);
2737 }
2738}
2739
Michael Buesch5042c502008-04-05 15:05:00 +02002740/* Set the default values for the PHY TX Control Words. */
2741static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2742{
2743 u16 ctl = 0;
2744
2745 ctl |= B43_TXH_PHY_ENC_CCK;
2746 ctl |= B43_TXH_PHY_ANT01AUTO;
2747 ctl |= B43_TXH_PHY_TXPWR;
2748
2749 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2750 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2751 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2752}
2753
Michael Buesche4d6b792007-09-18 15:39:42 -04002754/* Set the TX-Antenna for management frames sent by firmware. */
2755static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2756{
Michael Buesch5042c502008-04-05 15:05:00 +02002757 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002758 u16 tmp;
2759
Michael Buesch5042c502008-04-05 15:05:00 +02002760 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002761
Michael Buesche4d6b792007-09-18 15:39:42 -04002762 /* For ACK/CTS */
2763 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08002764 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002765 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2766 /* For Probe Resposes */
2767 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08002768 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002769 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2770}
2771
2772/* This is the opposite of b43_chip_init() */
2773static void b43_chip_exit(struct b43_wldev *dev)
2774{
Michael Bueschfb111372008-09-02 13:00:34 +02002775 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002776 b43_gpio_cleanup(dev);
2777 /* firmware is released later */
2778}
2779
2780/* Initialize the chip
2781 * http://bcm-specs.sipsolutions.net/ChipInit
2782 */
2783static int b43_chip_init(struct b43_wldev *dev)
2784{
2785 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002786 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002787 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002788 u16 value16;
2789
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002790 /* Initialize the MAC control */
2791 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2792 if (dev->phy.gmode)
2793 macctl |= B43_MACCTL_GMODE;
2794 macctl |= B43_MACCTL_INFRA;
2795 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002796
2797 err = b43_request_firmware(dev);
2798 if (err)
2799 goto out;
2800 err = b43_upload_microcode(dev);
2801 if (err)
2802 goto out; /* firmware is released later */
2803
2804 err = b43_gpio_init(dev);
2805 if (err)
2806 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002807
Michael Buesche4d6b792007-09-18 15:39:42 -04002808 err = b43_upload_initvals(dev);
2809 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002810 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002811
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002812 /* Turn the Analog on and initialize the PHY. */
2813 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002814 err = b43_phy_init(dev);
2815 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002816 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002817
Michael Bueschef1a6282008-08-27 18:53:02 +02002818 /* Disable Interference Mitigation. */
2819 if (phy->ops->interf_mitigation)
2820 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002821
Michael Bueschef1a6282008-08-27 18:53:02 +02002822 /* Select the antennae */
2823 if (phy->ops->set_rx_antenna)
2824 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002825 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2826
2827 if (phy->type == B43_PHYTYPE_B) {
2828 value16 = b43_read16(dev, 0x005E);
2829 value16 |= 0x0004;
2830 b43_write16(dev, 0x005E, value16);
2831 }
2832 b43_write32(dev, 0x0100, 0x01000000);
2833 if (dev->dev->id.revision < 5)
2834 b43_write32(dev, 0x010C, 0x01000000);
2835
2836 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2837 & ~B43_MACCTL_INFRA);
2838 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2839 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002840
Michael Buesche4d6b792007-09-18 15:39:42 -04002841 /* Probe Response Timeout value */
2842 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2843 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2844
2845 /* Initially set the wireless operation mode. */
2846 b43_adjust_opmode(dev);
2847
2848 if (dev->dev->id.revision < 3) {
2849 b43_write16(dev, 0x060E, 0x0000);
2850 b43_write16(dev, 0x0610, 0x8000);
2851 b43_write16(dev, 0x0604, 0x0000);
2852 b43_write16(dev, 0x0606, 0x0200);
2853 } else {
2854 b43_write32(dev, 0x0188, 0x80000000);
2855 b43_write32(dev, 0x018C, 0x02000000);
2856 }
2857 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2858 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2859 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2860 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2861 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2862 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2863 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2864
2865 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2866 value32 |= 0x00100000;
2867 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2868
2869 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2870 dev->dev->bus->chipco.fast_pwrup_delay);
2871
2872 err = 0;
2873 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002874out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002875 return err;
2876
Larry Finger1a8d1222007-12-14 13:59:11 +01002877err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002878 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002879 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002880}
2881
Michael Buesche4d6b792007-09-18 15:39:42 -04002882static void b43_periodic_every60sec(struct b43_wldev *dev)
2883{
Michael Bueschef1a6282008-08-27 18:53:02 +02002884 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002885
Michael Bueschef1a6282008-08-27 18:53:02 +02002886 if (ops->pwork_60sec)
2887 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002888
2889 /* Force check the TX power emission now. */
2890 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002891}
2892
2893static void b43_periodic_every30sec(struct b43_wldev *dev)
2894{
2895 /* Update device statistics. */
2896 b43_calculate_link_quality(dev);
2897}
2898
2899static void b43_periodic_every15sec(struct b43_wldev *dev)
2900{
2901 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002902 u16 wdr;
2903
2904 if (dev->fw.opensource) {
2905 /* Check if the firmware is still alive.
2906 * It will reset the watchdog counter to 0 in its idle loop. */
2907 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2908 if (unlikely(wdr)) {
2909 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2910 b43_controller_restart(dev, "Firmware watchdog");
2911 return;
2912 } else {
2913 b43_shm_write16(dev, B43_SHM_SCRATCH,
2914 B43_WATCHDOG_REG, 1);
2915 }
2916 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002917
Michael Bueschef1a6282008-08-27 18:53:02 +02002918 if (phy->ops->pwork_15sec)
2919 phy->ops->pwork_15sec(dev);
2920
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002921 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2922 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02002923
2924#if B43_DEBUG
2925 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
2926 unsigned int i;
2927
2928 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
2929 dev->irq_count / 15,
2930 dev->tx_count / 15,
2931 dev->rx_count / 15);
2932 dev->irq_count = 0;
2933 dev->tx_count = 0;
2934 dev->rx_count = 0;
2935 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
2936 if (dev->irq_bit_count[i]) {
2937 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
2938 dev->irq_bit_count[i] / 15, i, (1 << i));
2939 dev->irq_bit_count[i] = 0;
2940 }
2941 }
2942 }
2943#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04002944}
2945
Michael Buesche4d6b792007-09-18 15:39:42 -04002946static void do_periodic_work(struct b43_wldev *dev)
2947{
2948 unsigned int state;
2949
2950 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002951 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002952 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002953 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002954 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002955 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002956}
2957
Michael Buesch05b64b32007-09-28 16:19:03 +02002958/* Periodic work locking policy:
2959 * The whole periodic work handler is protected by
2960 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02002961 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002962 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002963static void b43_periodic_work_handler(struct work_struct *work)
2964{
Michael Buesch05b64b32007-09-28 16:19:03 +02002965 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2966 periodic_work.work);
2967 struct b43_wl *wl = dev->wl;
2968 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002969
Michael Buesch05b64b32007-09-28 16:19:03 +02002970 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002971
2972 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2973 goto out;
2974 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2975 goto out_requeue;
2976
Michael Buesch05b64b32007-09-28 16:19:03 +02002977 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002978
Michael Buesche4d6b792007-09-18 15:39:42 -04002979 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002980out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002981 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2982 delay = msecs_to_jiffies(50);
2983 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002984 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002985 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002986out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002987 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002988}
2989
2990static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2991{
2992 struct delayed_work *work = &dev->periodic_work;
2993
2994 dev->periodic_state = 0;
2995 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002996 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002997}
2998
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002999/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003000static int b43_validate_chipaccess(struct b43_wldev *dev)
3001{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003002 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003003
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003004 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3005 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003006
3007 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003008 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3009 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3010 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003011 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3012 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003013 goto error;
3014
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003015 /* Check if unaligned 32bit SHM_SHARED access works properly.
3016 * However, don't bail out on failure, because it's noncritical. */
3017 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3018 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3019 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3020 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3021 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3022 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3023 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3024 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3025 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3026 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3027 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3028 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3029
3030 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3031 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003032
3033 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
3034 /* The 32bit register shadows the two 16bit registers
3035 * with update sideeffects. Validate this. */
3036 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3037 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3038 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3039 goto error;
3040 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3041 goto error;
3042 }
3043 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3044
3045 v = b43_read32(dev, B43_MMIO_MACCTL);
3046 v |= B43_MACCTL_GMODE;
3047 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003048 goto error;
3049
3050 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003051error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003052 b43err(dev->wl, "Failed to validate the chipaccess\n");
3053 return -ENODEV;
3054}
3055
3056static void b43_security_init(struct b43_wldev *dev)
3057{
Michael Buesche4d6b792007-09-18 15:39:42 -04003058 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3059 /* KTP is a word address, but we address SHM bytewise.
3060 * So multiply by two.
3061 */
3062 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003063 /* Number of RCMTA address slots */
3064 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3065 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003066 b43_clear_keys(dev);
3067}
3068
Michael Buesch616de352009-03-29 13:19:31 +02003069#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003070static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003071{
3072 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003073 struct b43_wldev *dev;
3074 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003075
Michael Buescha78b3bb2009-09-11 21:44:05 +02003076 mutex_lock(&wl->mutex);
3077 dev = wl->current_dev;
3078 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3079 *data = b43_read16(dev, B43_MMIO_RNG);
3080 count = sizeof(u16);
3081 }
3082 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003083
Michael Buescha78b3bb2009-09-11 21:44:05 +02003084 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003085}
Michael Buesch616de352009-03-29 13:19:31 +02003086#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003087
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003088static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003089{
Michael Buesch616de352009-03-29 13:19:31 +02003090#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003091 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003092 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003093#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003094}
3095
3096static int b43_rng_init(struct b43_wl *wl)
3097{
Michael Buesch616de352009-03-29 13:19:31 +02003098 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003099
Michael Buesch616de352009-03-29 13:19:31 +02003100#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003101 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3102 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3103 wl->rng.name = wl->rng_name;
3104 wl->rng.data_read = b43_rng_read;
3105 wl->rng.priv = (unsigned long)wl;
3106 wl->rng_initialized = 1;
3107 err = hwrng_register(&wl->rng);
3108 if (err) {
3109 wl->rng_initialized = 0;
3110 b43err(wl, "Failed to register the random "
3111 "number generator (%d)\n", err);
3112 }
Michael Buesch616de352009-03-29 13:19:31 +02003113#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003114
3115 return err;
3116}
3117
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003118static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003119{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003120 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3121 struct b43_wldev *dev;
3122 struct sk_buff *skb;
3123 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003124
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003125 mutex_lock(&wl->mutex);
3126 dev = wl->current_dev;
3127 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3128 mutex_unlock(&wl->mutex);
3129 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003130 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003131
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003132 while (skb_queue_len(&wl->tx_queue)) {
3133 skb = skb_dequeue(&wl->tx_queue);
Michael Buesch21a75d72008-04-25 19:29:08 +02003134
Michael Buesch21a75d72008-04-25 19:29:08 +02003135 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003136 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003137 else
Johannes Berge039fa42008-05-15 12:55:29 +02003138 err = b43_dma_tx(dev, skb);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003139 if (unlikely(err))
3140 dev_kfree_skb(skb); /* Drop it */
Michael Buesch21a75d72008-04-25 19:29:08 +02003141 }
3142
Michael Buesch990b86f2009-09-12 00:48:03 +02003143#if B43_DEBUG
3144 dev->tx_count++;
3145#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003146 mutex_unlock(&wl->mutex);
3147}
Michael Buesch21a75d72008-04-25 19:29:08 +02003148
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003149static int b43_op_tx(struct ieee80211_hw *hw,
3150 struct sk_buff *skb)
3151{
3152 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003153
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003154 if (unlikely(skb->len < 2 + 2 + 6)) {
3155 /* Too short, this can't be a valid frame. */
3156 dev_kfree_skb_any(skb);
3157 return NETDEV_TX_OK;
3158 }
3159 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3160
3161 skb_queue_tail(&wl->tx_queue, skb);
3162 ieee80211_queue_work(wl->hw, &wl->tx_work);
3163
Michael Buesche4d6b792007-09-18 15:39:42 -04003164 return NETDEV_TX_OK;
3165}
3166
Michael Buesche6f5b932008-03-05 21:18:49 +01003167static void b43_qos_params_upload(struct b43_wldev *dev,
3168 const struct ieee80211_tx_queue_params *p,
3169 u16 shm_offset)
3170{
3171 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003172 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003173 unsigned int i;
3174
Michael Bueschb0544eb2009-09-06 15:42:45 +02003175 if (!dev->qos_enabled)
3176 return;
3177
Johannes Berg0b576642008-07-15 02:08:24 -07003178 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003179
3180 memset(&params, 0, sizeof(params));
3181
3182 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003183 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3184 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3185 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3186 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003187 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003188 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003189
3190 for (i = 0; i < ARRAY_SIZE(params); i++) {
3191 if (i == B43_QOSPARAM_STATUS) {
3192 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3193 shm_offset + (i * 2));
3194 /* Mark the parameters as updated. */
3195 tmp |= 0x100;
3196 b43_shm_write16(dev, B43_SHM_SHARED,
3197 shm_offset + (i * 2),
3198 tmp);
3199 } else {
3200 b43_shm_write16(dev, B43_SHM_SHARED,
3201 shm_offset + (i * 2),
3202 params[i]);
3203 }
3204 }
3205}
3206
Michael Bueschc40c1122008-09-06 16:21:47 +02003207/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3208static const u16 b43_qos_shm_offsets[] = {
3209 /* [mac80211-queue-nr] = SHM_OFFSET, */
3210 [0] = B43_QOS_VOICE,
3211 [1] = B43_QOS_VIDEO,
3212 [2] = B43_QOS_BESTEFFORT,
3213 [3] = B43_QOS_BACKGROUND,
3214};
3215
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003216/* Update all QOS parameters in hardware. */
3217static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003218{
3219 struct b43_wl *wl = dev->wl;
3220 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003221 unsigned int i;
3222
Michael Bueschb0544eb2009-09-06 15:42:45 +02003223 if (!dev->qos_enabled)
3224 return;
3225
Michael Bueschc40c1122008-09-06 16:21:47 +02003226 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3227 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003228
3229 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003230 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3231 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003232 b43_qos_params_upload(dev, &(params->p),
3233 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003234 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003235 b43_mac_enable(dev);
3236}
3237
3238static void b43_qos_clear(struct b43_wl *wl)
3239{
3240 struct b43_qos_params *params;
3241 unsigned int i;
3242
Michael Bueschc40c1122008-09-06 16:21:47 +02003243 /* Initialize QoS parameters to sane defaults. */
3244
3245 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3246 ARRAY_SIZE(wl->qos_params));
3247
Michael Buesche6f5b932008-03-05 21:18:49 +01003248 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3249 params = &(wl->qos_params[i]);
3250
Michael Bueschc40c1122008-09-06 16:21:47 +02003251 switch (b43_qos_shm_offsets[i]) {
3252 case B43_QOS_VOICE:
3253 params->p.txop = 0;
3254 params->p.aifs = 2;
3255 params->p.cw_min = 0x0001;
3256 params->p.cw_max = 0x0001;
3257 break;
3258 case B43_QOS_VIDEO:
3259 params->p.txop = 0;
3260 params->p.aifs = 2;
3261 params->p.cw_min = 0x0001;
3262 params->p.cw_max = 0x0001;
3263 break;
3264 case B43_QOS_BESTEFFORT:
3265 params->p.txop = 0;
3266 params->p.aifs = 3;
3267 params->p.cw_min = 0x0001;
3268 params->p.cw_max = 0x03FF;
3269 break;
3270 case B43_QOS_BACKGROUND:
3271 params->p.txop = 0;
3272 params->p.aifs = 7;
3273 params->p.cw_min = 0x0001;
3274 params->p.cw_max = 0x03FF;
3275 break;
3276 default:
3277 B43_WARN_ON(1);
3278 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003279 }
3280}
3281
3282/* Initialize the core's QOS capabilities */
3283static void b43_qos_init(struct b43_wldev *dev)
3284{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003285 if (!dev->qos_enabled) {
3286 /* Disable QOS support. */
3287 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3288 b43_write16(dev, B43_MMIO_IFSCTL,
3289 b43_read16(dev, B43_MMIO_IFSCTL)
3290 & ~B43_MMIO_IFSCTL_USE_EDCF);
3291 b43dbg(dev->wl, "QoS disabled\n");
3292 return;
3293 }
3294
Michael Buesche6f5b932008-03-05 21:18:49 +01003295 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003296 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003297
3298 /* Enable QOS support. */
3299 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3300 b43_write16(dev, B43_MMIO_IFSCTL,
3301 b43_read16(dev, B43_MMIO_IFSCTL)
3302 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003303 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003304}
3305
Johannes Berge100bb62008-04-30 18:51:21 +02003306static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003307 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003308{
Michael Buesche6f5b932008-03-05 21:18:49 +01003309 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003310 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003311 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003312 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003313
3314 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3315 /* Queue not available or don't support setting
3316 * params on this queue. Return success to not
3317 * confuse mac80211. */
3318 return 0;
3319 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003320 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3321 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003322
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003323 mutex_lock(&wl->mutex);
3324 dev = wl->current_dev;
3325 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3326 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003327
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003328 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3329 b43_mac_suspend(dev);
3330 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3331 b43_qos_shm_offsets[queue]);
3332 b43_mac_enable(dev);
3333 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003334
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003335out_unlock:
3336 mutex_unlock(&wl->mutex);
3337
3338 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003339}
3340
Michael Buesch40faacc2007-10-28 16:29:32 +01003341static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3342 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003343{
3344 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003345 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003346 int err = -ENODEV;
3347
Michael Buesch36dbd952009-09-04 22:51:29 +02003348 mutex_lock(&wl->mutex);
3349 dev = wl->current_dev;
3350 if (dev && b43_status(dev) >= B43_STAT_STARTED) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003351 if (b43_using_pio_transfers(dev))
3352 b43_pio_get_tx_stats(dev, stats);
3353 else
3354 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003355 err = 0;
3356 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003357 mutex_unlock(&wl->mutex);
3358
Michael Buesche4d6b792007-09-18 15:39:42 -04003359 return err;
3360}
3361
Michael Buesch40faacc2007-10-28 16:29:32 +01003362static int b43_op_get_stats(struct ieee80211_hw *hw,
3363 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003364{
3365 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003366
Michael Buesch36dbd952009-09-04 22:51:29 +02003367 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003368 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003369 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003370
3371 return 0;
3372}
3373
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003374static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3375{
3376 struct b43_wl *wl = hw_to_b43_wl(hw);
3377 struct b43_wldev *dev;
3378 u64 tsf;
3379
3380 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003381 dev = wl->current_dev;
3382
3383 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3384 b43_tsf_read(dev, &tsf);
3385 else
3386 tsf = 0;
3387
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003388 mutex_unlock(&wl->mutex);
3389
3390 return tsf;
3391}
3392
3393static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3394{
3395 struct b43_wl *wl = hw_to_b43_wl(hw);
3396 struct b43_wldev *dev;
3397
3398 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003399 dev = wl->current_dev;
3400
3401 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3402 b43_tsf_write(dev, tsf);
3403
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003404 mutex_unlock(&wl->mutex);
3405}
3406
Michael Buesche4d6b792007-09-18 15:39:42 -04003407static void b43_put_phy_into_reset(struct b43_wldev *dev)
3408{
3409 struct ssb_device *sdev = dev->dev;
3410 u32 tmslow;
3411
3412 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3413 tmslow &= ~B43_TMSLOW_GMODE;
3414 tmslow |= B43_TMSLOW_PHYRESET;
3415 tmslow |= SSB_TMSLOW_FGC;
3416 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3417 msleep(1);
3418
3419 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3420 tmslow &= ~SSB_TMSLOW_FGC;
3421 tmslow |= B43_TMSLOW_PHYRESET;
3422 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3423 msleep(1);
3424}
3425
John Daiker99da1852009-02-24 02:16:42 -08003426static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003427{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003428 switch (band) {
3429 case IEEE80211_BAND_5GHZ:
3430 return "5";
3431 case IEEE80211_BAND_2GHZ:
3432 return "2.4";
3433 default:
3434 break;
3435 }
3436 B43_WARN_ON(1);
3437 return "";
3438}
3439
3440/* Expects wl->mutex locked */
3441static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3442{
3443 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003444 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003445 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003446 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003447 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003448 int prev_status;
3449
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003450 /* Find a device and PHY which supports the band. */
3451 list_for_each_entry(d, &wl->devlist, list) {
3452 switch (chan->band) {
3453 case IEEE80211_BAND_5GHZ:
3454 if (d->phy.supports_5ghz) {
3455 up_dev = d;
3456 gmode = 0;
3457 }
3458 break;
3459 case IEEE80211_BAND_2GHZ:
3460 if (d->phy.supports_2ghz) {
3461 up_dev = d;
3462 gmode = 1;
3463 }
3464 break;
3465 default:
3466 B43_WARN_ON(1);
3467 return -EINVAL;
3468 }
3469 if (up_dev)
3470 break;
3471 }
3472 if (!up_dev) {
3473 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3474 band_to_string(chan->band));
3475 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003476 }
3477 if ((up_dev == wl->current_dev) &&
3478 (!!wl->current_dev->phy.gmode == !!gmode)) {
3479 /* This device is already running. */
3480 return 0;
3481 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003482 b43dbg(wl, "Switching to %s-GHz band\n",
3483 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003484 down_dev = wl->current_dev;
3485
3486 prev_status = b43_status(down_dev);
3487 /* Shutdown the currently running core. */
3488 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003489 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003490 if (prev_status >= B43_STAT_INITIALIZED)
3491 b43_wireless_core_exit(down_dev);
3492
3493 if (down_dev != up_dev) {
3494 /* We switch to a different core, so we put PHY into
3495 * RESET on the old core. */
3496 b43_put_phy_into_reset(down_dev);
3497 }
3498
3499 /* Now start the new core. */
3500 up_dev->phy.gmode = gmode;
3501 if (prev_status >= B43_STAT_INITIALIZED) {
3502 err = b43_wireless_core_init(up_dev);
3503 if (err) {
3504 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003505 "selected %s-GHz band\n",
3506 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003507 goto init_failure;
3508 }
3509 }
3510 if (prev_status >= B43_STAT_STARTED) {
3511 err = b43_wireless_core_start(up_dev);
3512 if (err) {
3513 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003514 "selected %s-GHz band\n",
3515 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003516 b43_wireless_core_exit(up_dev);
3517 goto init_failure;
3518 }
3519 }
3520 B43_WARN_ON(b43_status(up_dev) != prev_status);
3521
3522 wl->current_dev = up_dev;
3523
3524 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003525init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003526 /* Whoops, failed to init the new core. No core is operating now. */
3527 wl->current_dev = NULL;
3528 return err;
3529}
3530
Johannes Berg9124b072008-10-14 19:17:54 +02003531/* Write the short and long frame retry limit values. */
3532static void b43_set_retry_limits(struct b43_wldev *dev,
3533 unsigned int short_retry,
3534 unsigned int long_retry)
3535{
3536 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3537 * the chip-internal counter. */
3538 short_retry = min(short_retry, (unsigned int)0xF);
3539 long_retry = min(long_retry, (unsigned int)0xF);
3540
3541 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3542 short_retry);
3543 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3544 long_retry);
3545}
3546
Johannes Berge8975582008-10-09 12:18:51 +02003547static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003548{
3549 struct b43_wl *wl = hw_to_b43_wl(hw);
3550 struct b43_wldev *dev;
3551 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003552 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003553 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003554 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003555
Michael Buesche4d6b792007-09-18 15:39:42 -04003556 mutex_lock(&wl->mutex);
3557
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003558 /* Switch the band (if necessary). This might change the active core. */
3559 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003560 if (err)
3561 goto out_unlock_mutex;
3562 dev = wl->current_dev;
3563 phy = &dev->phy;
3564
Michael Bueschd10d0e52008-12-18 22:13:39 +01003565 b43_mac_suspend(dev);
3566
Johannes Berg9124b072008-10-14 19:17:54 +02003567 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3568 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3569 conf->long_frame_max_tx_count);
3570 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3571 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003572 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003573
3574 /* Switch to the requested channel.
3575 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003576 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003577 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003578
Johannes Berg0869aea2009-10-28 10:03:35 +01003579 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003580
Michael Buesche4d6b792007-09-18 15:39:42 -04003581 /* Adjust the desired TX power level. */
3582 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003583 if (conf->power_level != phy->desired_txpower) {
3584 phy->desired_txpower = conf->power_level;
3585 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3586 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003587 }
3588 }
3589
3590 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003591 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003592 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003593 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003594 if (phy->ops->set_rx_antenna)
3595 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003596
Larry Fingerfd4973c2009-06-20 12:58:11 -05003597 if (wl->radio_enabled != phy->radio_on) {
3598 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003599 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003600 b43info(dev->wl, "Radio turned on by software\n");
3601 if (!dev->radio_hw_enable) {
3602 b43info(dev->wl, "The hardware RF-kill button "
3603 "still turns the radio physically off. "
3604 "Press the button to turn it on.\n");
3605 }
3606 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003607 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003608 b43info(dev->wl, "Radio turned off by software\n");
3609 }
3610 }
3611
Michael Bueschd10d0e52008-12-18 22:13:39 +01003612out_mac_enable:
3613 b43_mac_enable(dev);
3614out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003615 mutex_unlock(&wl->mutex);
3616
3617 return err;
3618}
3619
Johannes Berg881d9482009-01-21 15:13:48 +01003620static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003621{
3622 struct ieee80211_supported_band *sband =
3623 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3624 struct ieee80211_rate *rate;
3625 int i;
3626 u16 basic, direct, offset, basic_offset, rateptr;
3627
3628 for (i = 0; i < sband->n_bitrates; i++) {
3629 rate = &sband->bitrates[i];
3630
3631 if (b43_is_cck_rate(rate->hw_value)) {
3632 direct = B43_SHM_SH_CCKDIRECT;
3633 basic = B43_SHM_SH_CCKBASIC;
3634 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3635 offset &= 0xF;
3636 } else {
3637 direct = B43_SHM_SH_OFDMDIRECT;
3638 basic = B43_SHM_SH_OFDMBASIC;
3639 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3640 offset &= 0xF;
3641 }
3642
3643 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3644
3645 if (b43_is_cck_rate(rate->hw_value)) {
3646 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3647 basic_offset &= 0xF;
3648 } else {
3649 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3650 basic_offset &= 0xF;
3651 }
3652
3653 /*
3654 * Get the pointer that we need to point to
3655 * from the direct map
3656 */
3657 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3658 direct + 2 * basic_offset);
3659 /* and write it to the basic map */
3660 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3661 rateptr);
3662 }
3663}
3664
3665static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3666 struct ieee80211_vif *vif,
3667 struct ieee80211_bss_conf *conf,
3668 u32 changed)
3669{
3670 struct b43_wl *wl = hw_to_b43_wl(hw);
3671 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003672
3673 mutex_lock(&wl->mutex);
3674
3675 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003676 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003677 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003678
3679 B43_WARN_ON(wl->vif != vif);
3680
3681 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003682 if (conf->bssid)
3683 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3684 else
3685 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003686 }
3687
Johannes Berg3f0d8432009-05-18 10:53:18 +02003688 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3689 if (changed & BSS_CHANGED_BEACON &&
3690 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3691 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3692 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3693 b43_update_templates(wl);
3694
3695 if (changed & BSS_CHANGED_BSSID)
3696 b43_write_mac_bssid_templates(dev);
3697 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003698
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003699 b43_mac_suspend(dev);
3700
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003701 /* Update templates for AP/mesh mode. */
3702 if (changed & BSS_CHANGED_BEACON_INT &&
3703 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3704 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3705 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3706 b43_set_beacon_int(dev, conf->beacon_int);
3707
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003708 if (changed & BSS_CHANGED_BASIC_RATES)
3709 b43_update_basic_rates(dev, conf->basic_rates);
3710
3711 if (changed & BSS_CHANGED_ERP_SLOT) {
3712 if (conf->use_short_slot)
3713 b43_short_slot_timing_enable(dev);
3714 else
3715 b43_short_slot_timing_disable(dev);
3716 }
3717
3718 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003719out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003720 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003721}
3722
Michael Buesch40faacc2007-10-28 16:29:32 +01003723static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003724 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3725 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003726{
3727 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003728 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003729 u8 algorithm;
3730 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003731 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003732 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003733
3734 if (modparam_nohwcrypt)
3735 return -ENOSPC; /* User disabled HW-crypto */
3736
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003737 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003738
3739 dev = wl->current_dev;
3740 err = -ENODEV;
3741 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3742 goto out_unlock;
3743
Michael Buesch403a3a12009-06-08 21:04:57 +02003744 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02003745 /* We don't have firmware for the crypto engine.
3746 * Must use software-crypto. */
3747 err = -EOPNOTSUPP;
3748 goto out_unlock;
3749 }
3750
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003751 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003752 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003753 case ALG_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08003754 if (key->keylen == WLAN_KEY_LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003755 algorithm = B43_SEC_ALGO_WEP40;
3756 else
3757 algorithm = B43_SEC_ALGO_WEP104;
3758 break;
3759 case ALG_TKIP:
3760 algorithm = B43_SEC_ALGO_TKIP;
3761 break;
3762 case ALG_CCMP:
3763 algorithm = B43_SEC_ALGO_AES;
3764 break;
3765 default:
3766 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003767 goto out_unlock;
3768 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003769 index = (u8) (key->keyidx);
3770 if (index > 3)
3771 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003772
3773 switch (cmd) {
3774 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02003775 if (algorithm == B43_SEC_ALGO_TKIP &&
3776 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
3777 !modparam_hwtkip)) {
3778 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04003779 err = -EOPNOTSUPP;
3780 goto out_unlock;
3781 }
3782
Michael Buesche808e582008-12-19 21:30:52 +01003783 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01003784 if (WARN_ON(!sta)) {
3785 err = -EOPNOTSUPP;
3786 goto out_unlock;
3787 }
Michael Buesche808e582008-12-19 21:30:52 +01003788 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003789 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01003790 key->key, key->keylen,
3791 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003792 } else {
3793 /* Group key */
3794 err = b43_key_write(dev, index, algorithm,
3795 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003796 }
3797 if (err)
3798 goto out_unlock;
3799
3800 if (algorithm == B43_SEC_ALGO_WEP40 ||
3801 algorithm == B43_SEC_ALGO_WEP104) {
3802 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3803 } else {
3804 b43_hf_write(dev,
3805 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3806 }
3807 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02003808 if (algorithm == B43_SEC_ALGO_TKIP)
3809 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04003810 break;
3811 case DISABLE_KEY: {
3812 err = b43_key_clear(dev, key->hw_key_idx);
3813 if (err)
3814 goto out_unlock;
3815 break;
3816 }
3817 default:
3818 B43_WARN_ON(1);
3819 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003820
Michael Buesche4d6b792007-09-18 15:39:42 -04003821out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003822 if (!err) {
3823 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003824 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003825 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06003826 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003827 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003828 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003829 mutex_unlock(&wl->mutex);
3830
Michael Buesche4d6b792007-09-18 15:39:42 -04003831 return err;
3832}
3833
Michael Buesch40faacc2007-10-28 16:29:32 +01003834static void b43_op_configure_filter(struct ieee80211_hw *hw,
3835 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003836 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04003837{
3838 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003839 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003840
Michael Buesch36dbd952009-09-04 22:51:29 +02003841 mutex_lock(&wl->mutex);
3842 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04003843 if (!dev) {
3844 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02003845 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003846 }
Johannes Berg4150c572007-09-17 01:29:23 -04003847
Johannes Berg4150c572007-09-17 01:29:23 -04003848 *fflags &= FIF_PROMISC_IN_BSS |
3849 FIF_ALLMULTI |
3850 FIF_FCSFAIL |
3851 FIF_PLCPFAIL |
3852 FIF_CONTROL |
3853 FIF_OTHER_BSS |
3854 FIF_BCN_PRBRESP_PROMISC;
3855
3856 changed &= FIF_PROMISC_IN_BSS |
3857 FIF_ALLMULTI |
3858 FIF_FCSFAIL |
3859 FIF_PLCPFAIL |
3860 FIF_CONTROL |
3861 FIF_OTHER_BSS |
3862 FIF_BCN_PRBRESP_PROMISC;
3863
3864 wl->filter_flags = *fflags;
3865
3866 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3867 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02003868
3869out_unlock:
3870 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003871}
3872
Michael Buesch36dbd952009-09-04 22:51:29 +02003873/* Locking: wl->mutex
3874 * Returns the current dev. This might be different from the passed in dev,
3875 * because the core might be gone away while we unlocked the mutex. */
3876static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04003877{
3878 struct b43_wl *wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02003879 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02003880 u32 mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04003881
Michael Buesch36dbd952009-09-04 22:51:29 +02003882redo:
3883 if (!dev || b43_status(dev) < B43_STAT_STARTED)
3884 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003885
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003886 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003887 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003888 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003889 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04003890 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02003891 dev = wl->current_dev;
3892 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
3893 /* Whoops, aliens ate up the device while we were unlocked. */
3894 return dev;
3895 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003896
Michael Buesch36dbd952009-09-04 22:51:29 +02003897 /* Disable interrupts on the device. */
3898 b43_set_status(dev, B43_STAT_INITIALIZED);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003899 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02003900 /* wl->mutex is locked. That is enough. */
3901 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3902 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3903 } else {
3904 spin_lock_irq(&wl->hardirq_lock);
3905 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3906 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3907 spin_unlock_irq(&wl->hardirq_lock);
3908 }
Michael Buesch176e9f62009-09-11 23:04:04 +02003909 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02003910 orig_dev = dev;
3911 mutex_unlock(&wl->mutex);
Michael Buesch176e9f62009-09-11 23:04:04 +02003912 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3913 b43_sdio_free_irq(dev);
3914 } else {
3915 synchronize_irq(dev->dev->irq);
3916 free_irq(dev->dev->irq, dev);
3917 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003918 mutex_lock(&wl->mutex);
3919 dev = wl->current_dev;
3920 if (!dev)
3921 return dev;
3922 if (dev != orig_dev) {
3923 if (b43_status(dev) >= B43_STAT_STARTED)
3924 goto redo;
3925 return dev;
3926 }
Michael Buesch49d965c2009-10-03 00:57:58 +02003927 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
3928 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02003929
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003930 /* Drain the TX queue */
3931 while (skb_queue_len(&wl->tx_queue))
3932 dev_kfree_skb(skb_dequeue(&wl->tx_queue));
3933
Michael Buesche4d6b792007-09-18 15:39:42 -04003934 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02003935 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003936 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02003937
3938 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003939}
3940
3941/* Locking: wl->mutex */
3942static int b43_wireless_core_start(struct b43_wldev *dev)
3943{
3944 int err;
3945
3946 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3947
3948 drain_txstatus_queue(dev);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003949 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3950 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
3951 if (err) {
3952 b43err(dev->wl, "Cannot request SDIO IRQ\n");
3953 goto out;
3954 }
3955 } else {
3956 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
3957 b43_interrupt_thread_handler,
3958 IRQF_SHARED, KBUILD_MODNAME, dev);
3959 if (err) {
3960 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3961 goto out;
3962 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003963 }
3964
3965 /* We are ready to run. */
3966 b43_set_status(dev, B43_STAT_STARTED);
3967
3968 /* Start data flow (TX/RX). */
3969 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02003970 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04003971
3972 /* Start maintainance work */
3973 b43_periodic_tasks_setup(dev);
3974
Michael Buescha78b3bb2009-09-11 21:44:05 +02003975 b43_leds_init(dev);
3976
Michael Buesche4d6b792007-09-18 15:39:42 -04003977 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02003978out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003979 return err;
3980}
3981
3982/* Get PHY and RADIO versioning numbers */
3983static int b43_phy_versioning(struct b43_wldev *dev)
3984{
3985 struct b43_phy *phy = &dev->phy;
3986 u32 tmp;
3987 u8 analog_type;
3988 u8 phy_type;
3989 u8 phy_rev;
3990 u16 radio_manuf;
3991 u16 radio_ver;
3992 u16 radio_rev;
3993 int unsupported = 0;
3994
3995 /* Get PHY versioning */
3996 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3997 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3998 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3999 phy_rev = (tmp & B43_PHYVER_VERSION);
4000 switch (phy_type) {
4001 case B43_PHYTYPE_A:
4002 if (phy_rev >= 4)
4003 unsupported = 1;
4004 break;
4005 case B43_PHYTYPE_B:
4006 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4007 && phy_rev != 7)
4008 unsupported = 1;
4009 break;
4010 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004011 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004012 unsupported = 1;
4013 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01004014#ifdef CONFIG_B43_NPHY
4015 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004016 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004017 unsupported = 1;
4018 break;
4019#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004020#ifdef CONFIG_B43_PHY_LP
4021 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004022 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004023 unsupported = 1;
4024 break;
4025#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004026 default:
4027 unsupported = 1;
4028 };
4029 if (unsupported) {
4030 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4031 "(Analog %u, Type %u, Revision %u)\n",
4032 analog_type, phy_type, phy_rev);
4033 return -EOPNOTSUPP;
4034 }
4035 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4036 analog_type, phy_type, phy_rev);
4037
4038 /* Get RADIO versioning */
4039 if (dev->dev->bus->chip_id == 0x4317) {
4040 if (dev->dev->bus->chip_rev == 0)
4041 tmp = 0x3205017F;
4042 else if (dev->dev->bus->chip_rev == 1)
4043 tmp = 0x4205017F;
4044 else
4045 tmp = 0x5205017F;
4046 } else {
4047 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004048 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04004049 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004050 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04004051 }
4052 radio_manuf = (tmp & 0x00000FFF);
4053 radio_ver = (tmp & 0x0FFFF000) >> 12;
4054 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01004055 if (radio_manuf != 0x17F /* Broadcom */)
4056 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004057 switch (phy_type) {
4058 case B43_PHYTYPE_A:
4059 if (radio_ver != 0x2060)
4060 unsupported = 1;
4061 if (radio_rev != 1)
4062 unsupported = 1;
4063 if (radio_manuf != 0x17F)
4064 unsupported = 1;
4065 break;
4066 case B43_PHYTYPE_B:
4067 if ((radio_ver & 0xFFF0) != 0x2050)
4068 unsupported = 1;
4069 break;
4070 case B43_PHYTYPE_G:
4071 if (radio_ver != 0x2050)
4072 unsupported = 1;
4073 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004074 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004075 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004076 unsupported = 1;
4077 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004078 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004079 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004080 unsupported = 1;
4081 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004082 default:
4083 B43_WARN_ON(1);
4084 }
4085 if (unsupported) {
4086 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4087 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4088 radio_manuf, radio_ver, radio_rev);
4089 return -EOPNOTSUPP;
4090 }
4091 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4092 radio_manuf, radio_ver, radio_rev);
4093
4094 phy->radio_manuf = radio_manuf;
4095 phy->radio_ver = radio_ver;
4096 phy->radio_rev = radio_rev;
4097
4098 phy->analog = analog_type;
4099 phy->type = phy_type;
4100 phy->rev = phy_rev;
4101
4102 return 0;
4103}
4104
4105static void setup_struct_phy_for_init(struct b43_wldev *dev,
4106 struct b43_phy *phy)
4107{
Michael Buesche4d6b792007-09-18 15:39:42 -04004108 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004109 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004110 /* PHY TX errors counter. */
4111 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004112
4113#if B43_DEBUG
4114 phy->phy_locked = 0;
4115 phy->radio_locked = 0;
4116#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004117}
4118
4119static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4120{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004121 dev->dfq_valid = 0;
4122
Michael Buesch6a724d62007-09-20 22:12:58 +02004123 /* Assume the radio is enabled. If it's not enabled, the state will
4124 * immediately get fixed on the first periodic work run. */
4125 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004126
4127 /* Stats */
4128 memset(&dev->stats, 0, sizeof(dev->stats));
4129
4130 setup_struct_phy_for_init(dev, &dev->phy);
4131
4132 /* IRQ related flags */
4133 dev->irq_reason = 0;
4134 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004135 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004136 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004137 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004138
4139 dev->mac_suspended = 1;
4140
4141 /* Noise calculation context */
4142 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4143}
4144
4145static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4146{
4147 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004148 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004149
Michael Buesch1855ba72008-04-18 20:51:41 +02004150 if (!modparam_btcoex)
4151 return;
Larry Finger95de2842007-11-09 16:57:18 -06004152 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004153 return;
4154 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4155 return;
4156
4157 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004158 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004159 hf |= B43_HF_BTCOEXALT;
4160 else
4161 hf |= B43_HF_BTCOEX;
4162 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004163}
4164
4165static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004166{
4167 if (!modparam_btcoex)
4168 return;
4169 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004170}
4171
4172static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4173{
4174#ifdef CONFIG_SSB_DRIVER_PCICORE
4175 struct ssb_bus *bus = dev->dev->bus;
4176 u32 tmp;
4177
4178 if (bus->pcicore.dev &&
4179 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
4180 bus->pcicore.dev->id.revision <= 5) {
4181 /* IMCFGLO timeouts workaround. */
4182 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
Michael Buesche4d6b792007-09-18 15:39:42 -04004183 switch (bus->bustype) {
4184 case SSB_BUSTYPE_PCI:
4185 case SSB_BUSTYPE_PCMCIA:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004186 tmp &= ~SSB_IMCFGLO_REQTO;
4187 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004188 tmp |= 0x32;
4189 break;
4190 case SSB_BUSTYPE_SSB:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004191 tmp &= ~SSB_IMCFGLO_REQTO;
4192 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004193 tmp |= 0x53;
4194 break;
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004195 default:
4196 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004197 }
4198 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
4199 }
4200#endif /* CONFIG_SSB_DRIVER_PCICORE */
4201}
4202
Michael Bueschd59f7202008-04-03 18:56:19 +02004203static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4204{
4205 u16 pu_delay;
4206
4207 /* The time value is in microseconds. */
4208 if (dev->phy.type == B43_PHYTYPE_A)
4209 pu_delay = 3700;
4210 else
4211 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004212 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004213 pu_delay = 500;
4214 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4215 pu_delay = max(pu_delay, (u16)2400);
4216
4217 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4218}
4219
4220/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4221static void b43_set_pretbtt(struct b43_wldev *dev)
4222{
4223 u16 pretbtt;
4224
4225 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004226 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004227 pretbtt = 2;
4228 } else {
4229 if (dev->phy.type == B43_PHYTYPE_A)
4230 pretbtt = 120;
4231 else
4232 pretbtt = 250;
4233 }
4234 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4235 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4236}
4237
Michael Buesche4d6b792007-09-18 15:39:42 -04004238/* Shutdown a wireless core */
4239/* Locking: wl->mutex */
4240static void b43_wireless_core_exit(struct b43_wldev *dev)
4241{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004242 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004243
Michael Buesch36dbd952009-09-04 22:51:29 +02004244 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4245 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004246 return;
4247 b43_set_status(dev, B43_STAT_UNINIT);
4248
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004249 /* Stop the microcode PSM. */
4250 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4251 macctl &= ~B43_MACCTL_PSM_RUN;
4252 macctl |= B43_MACCTL_PSM_JMP0;
4253 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4254
Michael Buesche4d6b792007-09-18 15:39:42 -04004255 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004256 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004257 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004258 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004259 if (dev->wl->current_beacon) {
4260 dev_kfree_skb_any(dev->wl->current_beacon);
4261 dev->wl->current_beacon = NULL;
4262 }
4263
Michael Buesche4d6b792007-09-18 15:39:42 -04004264 ssb_device_disable(dev->dev, 0);
4265 ssb_bus_may_powerdown(dev->dev->bus);
4266}
4267
4268/* Initialize a wireless core */
4269static int b43_wireless_core_init(struct b43_wldev *dev)
4270{
Michael Buesche4d6b792007-09-18 15:39:42 -04004271 struct ssb_bus *bus = dev->dev->bus;
4272 struct ssb_sprom *sprom = &bus->sprom;
4273 struct b43_phy *phy = &dev->phy;
4274 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004275 u64 hf;
4276 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004277
4278 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4279
4280 err = ssb_bus_powerup(bus, 0);
4281 if (err)
4282 goto out;
4283 if (!ssb_device_is_enabled(dev->dev)) {
4284 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4285 b43_wireless_core_reset(dev, tmp);
4286 }
4287
Michael Bueschfb111372008-09-02 13:00:34 +02004288 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004289 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004290 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004291
4292 /* Enable IRQ routing to this device. */
4293 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4294
4295 b43_imcfglo_timeouts_workaround(dev);
4296 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004297 if (phy->ops->prepare_hardware) {
4298 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004299 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004300 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004301 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004302 err = b43_chip_init(dev);
4303 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004304 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004305 b43_shm_write16(dev, B43_SHM_SHARED,
4306 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4307 hf = b43_hf_read(dev);
4308 if (phy->type == B43_PHYTYPE_G) {
4309 hf |= B43_HF_SYMW;
4310 if (phy->rev == 1)
4311 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004312 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004313 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004314 }
4315 if (phy->radio_ver == 0x2050) {
4316 if (phy->radio_rev == 6)
4317 hf |= B43_HF_4318TSSI;
4318 if (phy->radio_rev < 6)
4319 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004320 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004321 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4322 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004323#ifdef CONFIG_SSB_DRIVER_PCICORE
Michael Buesch88219052009-02-20 14:58:59 +01004324 if ((bus->bustype == SSB_BUSTYPE_PCI) &&
4325 (bus->pcicore.dev->id.revision <= 10))
4326 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004327#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004328 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004329 b43_hf_write(dev, hf);
4330
Michael Buesch74cfdba2007-10-28 16:19:44 +01004331 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4332 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004333 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4334 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4335
4336 /* Disable sending probe responses from firmware.
4337 * Setting the MaxTime to one usec will always trigger
4338 * a timeout, so we never send any probe resp.
4339 * A timeout of zero is infinite. */
4340 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4341
4342 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004343 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004344
4345 /* Minimum Contention Window */
4346 if (phy->type == B43_PHYTYPE_B) {
4347 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4348 } else {
4349 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4350 }
4351 /* Maximum Contention Window */
4352 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4353
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004354 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
4355 (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
4356 B43_FORCE_PIO) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01004357 dev->__using_pio_transfers = 1;
4358 err = b43_pio_init(dev);
4359 } else {
4360 dev->__using_pio_transfers = 0;
4361 err = b43_dma_init(dev);
4362 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004363 if (err)
4364 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004365 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004366 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004367 b43_bluetooth_coext_enable(dev);
4368
Michael Buesch1cc8f472009-02-20 14:47:56 +01004369 ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004370 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004371 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004372
Michael Buesch5ab95492009-09-10 20:31:46 +02004373 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004374
Michael Buesch32f6afd2009-09-10 20:31:46 +02004375 ieee80211_wake_queues(dev->wl->hw);
4376
Michael Buesche4d6b792007-09-18 15:39:42 -04004377 b43_set_status(dev, B43_STAT_INITIALIZED);
4378
Larry Finger1a8d1222007-12-14 13:59:11 +01004379out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 return err;
4381
Michael Bueschef1a6282008-08-27 18:53:02 +02004382err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004383 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004384err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004385 ssb_bus_may_powerdown(bus);
4386 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4387 return err;
4388}
4389
Michael Buesch40faacc2007-10-28 16:29:32 +01004390static int b43_op_add_interface(struct ieee80211_hw *hw,
4391 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004392{
4393 struct b43_wl *wl = hw_to_b43_wl(hw);
4394 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004395 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004396
4397 /* TODO: allow WDS/AP devices to coexist */
4398
Johannes Berg05c914f2008-09-11 00:01:58 +02004399 if (conf->type != NL80211_IFTYPE_AP &&
4400 conf->type != NL80211_IFTYPE_MESH_POINT &&
4401 conf->type != NL80211_IFTYPE_STATION &&
4402 conf->type != NL80211_IFTYPE_WDS &&
4403 conf->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004404 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004405
4406 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004407 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004408 goto out_mutex_unlock;
4409
4410 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4411
4412 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004413 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004414 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004415 wl->if_type = conf->type;
4416 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004417
Michael Buesche4d6b792007-09-18 15:39:42 -04004418 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004419 b43_set_pretbtt(dev);
4420 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004421 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004422
4423 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004424 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004425 mutex_unlock(&wl->mutex);
4426
4427 return err;
4428}
4429
Michael Buesch40faacc2007-10-28 16:29:32 +01004430static void b43_op_remove_interface(struct ieee80211_hw *hw,
4431 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004432{
4433 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004434 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004435
4436 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4437
4438 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004439
4440 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004441 B43_WARN_ON(wl->vif != conf->vif);
4442 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004443
4444 wl->operating = 0;
4445
Johannes Berg4150c572007-09-17 01:29:23 -04004446 b43_adjust_opmode(dev);
4447 memset(wl->mac_addr, 0, ETH_ALEN);
4448 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004449
4450 mutex_unlock(&wl->mutex);
4451}
4452
Michael Buesch40faacc2007-10-28 16:29:32 +01004453static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004454{
4455 struct b43_wl *wl = hw_to_b43_wl(hw);
4456 struct b43_wldev *dev = wl->current_dev;
4457 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004458 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004459
Michael Buesch7be1bb62008-01-23 21:10:56 +01004460 /* Kill all old instance specific information to make sure
4461 * the card won't use it in the short timeframe between start
4462 * and mac80211 reconfiguring it. */
4463 memset(wl->bssid, 0, ETH_ALEN);
4464 memset(wl->mac_addr, 0, ETH_ALEN);
4465 wl->filter_flags = 0;
4466 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004467 b43_qos_clear(wl);
Michael Buesch6b4bec02008-05-20 12:16:28 +02004468 wl->beacon0_uploaded = 0;
4469 wl->beacon1_uploaded = 0;
4470 wl->beacon_templates_virgin = 1;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004471 wl->radio_enabled = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004472
Johannes Berg4150c572007-09-17 01:29:23 -04004473 mutex_lock(&wl->mutex);
4474
4475 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4476 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004477 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004478 goto out_mutex_unlock;
4479 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004480 }
4481
Johannes Berg4150c572007-09-17 01:29:23 -04004482 if (b43_status(dev) < B43_STAT_STARTED) {
4483 err = b43_wireless_core_start(dev);
4484 if (err) {
4485 if (did_init)
4486 b43_wireless_core_exit(dev);
4487 goto out_mutex_unlock;
4488 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004489 }
Johannes Berg4150c572007-09-17 01:29:23 -04004490
Johannes Bergf41f3f32009-06-07 12:30:34 -05004491 /* XXX: only do if device doesn't support rfkill irq */
4492 wiphy_rfkill_start_polling(hw->wiphy);
4493
Johannes Berg4150c572007-09-17 01:29:23 -04004494 out_mutex_unlock:
4495 mutex_unlock(&wl->mutex);
4496
4497 return err;
4498}
4499
Michael Buesch40faacc2007-10-28 16:29:32 +01004500static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004501{
4502 struct b43_wl *wl = hw_to_b43_wl(hw);
4503 struct b43_wldev *dev = wl->current_dev;
4504
Michael Buescha82d9922008-04-04 21:40:06 +02004505 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004506
Johannes Berg4150c572007-09-17 01:29:23 -04004507 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004508 if (b43_status(dev) >= B43_STAT_STARTED) {
4509 dev = b43_wireless_core_stop(dev);
4510 if (!dev)
4511 goto out_unlock;
4512 }
Johannes Berg4150c572007-09-17 01:29:23 -04004513 b43_wireless_core_exit(dev);
Larry Fingerfd4973c2009-06-20 12:58:11 -05004514 wl->radio_enabled = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004515
4516out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004517 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004518
4519 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004520}
4521
Johannes Berg17741cd2008-09-11 00:02:02 +02004522static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4523 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004524{
4525 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004526
Felix Fietkau8f611282009-11-07 18:37:37 +01004527 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004528 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004529
4530 return 0;
4531}
4532
Johannes Berg38968d02008-02-25 16:27:50 +01004533static void b43_op_sta_notify(struct ieee80211_hw *hw,
4534 struct ieee80211_vif *vif,
4535 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004536 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004537{
4538 struct b43_wl *wl = hw_to_b43_wl(hw);
4539
4540 B43_WARN_ON(!vif || wl->vif != vif);
4541}
4542
Michael Buesch25d3ef52009-02-20 15:39:21 +01004543static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4544{
4545 struct b43_wl *wl = hw_to_b43_wl(hw);
4546 struct b43_wldev *dev;
4547
4548 mutex_lock(&wl->mutex);
4549 dev = wl->current_dev;
4550 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4551 /* Disable CFP update during scan on other channels. */
4552 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4553 }
4554 mutex_unlock(&wl->mutex);
4555}
4556
4557static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4558{
4559 struct b43_wl *wl = hw_to_b43_wl(hw);
4560 struct b43_wldev *dev;
4561
4562 mutex_lock(&wl->mutex);
4563 dev = wl->current_dev;
4564 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4565 /* Re-enable CFP update. */
4566 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4567 }
4568 mutex_unlock(&wl->mutex);
4569}
4570
Michael Buesche4d6b792007-09-18 15:39:42 -04004571static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004572 .tx = b43_op_tx,
4573 .conf_tx = b43_op_conf_tx,
4574 .add_interface = b43_op_add_interface,
4575 .remove_interface = b43_op_remove_interface,
4576 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004577 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004578 .configure_filter = b43_op_configure_filter,
4579 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004580 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004581 .get_stats = b43_op_get_stats,
4582 .get_tx_stats = b43_op_get_tx_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004583 .get_tsf = b43_op_get_tsf,
4584 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004585 .start = b43_op_start,
4586 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004587 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004588 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004589 .sw_scan_start = b43_op_sw_scan_start_notifier,
4590 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004591 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004592};
4593
4594/* Hard-reset the chip. Do not call this directly.
4595 * Use b43_controller_restart()
4596 */
4597static void b43_chip_reset(struct work_struct *work)
4598{
4599 struct b43_wldev *dev =
4600 container_of(work, struct b43_wldev, restart_work);
4601 struct b43_wl *wl = dev->wl;
4602 int err = 0;
4603 int prev_status;
4604
4605 mutex_lock(&wl->mutex);
4606
4607 prev_status = b43_status(dev);
4608 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004609 if (prev_status >= B43_STAT_STARTED) {
4610 dev = b43_wireless_core_stop(dev);
4611 if (!dev) {
4612 err = -ENODEV;
4613 goto out;
4614 }
4615 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004616 if (prev_status >= B43_STAT_INITIALIZED)
4617 b43_wireless_core_exit(dev);
4618
4619 /* ...and up again. */
4620 if (prev_status >= B43_STAT_INITIALIZED) {
4621 err = b43_wireless_core_init(dev);
4622 if (err)
4623 goto out;
4624 }
4625 if (prev_status >= B43_STAT_STARTED) {
4626 err = b43_wireless_core_start(dev);
4627 if (err) {
4628 b43_wireless_core_exit(dev);
4629 goto out;
4630 }
4631 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004632out:
4633 if (err)
4634 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004635 mutex_unlock(&wl->mutex);
4636 if (err)
4637 b43err(wl, "Controller restart FAILED\n");
4638 else
4639 b43info(wl, "Controller restarted\n");
4640}
4641
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004642static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004643 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004644{
4645 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004646
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004647 if (have_2ghz_phy)
4648 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4649 if (dev->phy.type == B43_PHYTYPE_N) {
4650 if (have_5ghz_phy)
4651 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4652 } else {
4653 if (have_5ghz_phy)
4654 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4655 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004656
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004657 dev->phy.supports_2ghz = have_2ghz_phy;
4658 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004659
4660 return 0;
4661}
4662
4663static void b43_wireless_core_detach(struct b43_wldev *dev)
4664{
4665 /* We release firmware that late to not be required to re-request
4666 * is all the time when we reinit the core. */
4667 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004668 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004669}
4670
4671static int b43_wireless_core_attach(struct b43_wldev *dev)
4672{
4673 struct b43_wl *wl = dev->wl;
4674 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch899110f2009-10-09 20:30:10 +02004675 struct pci_dev *pdev = (bus->bustype == SSB_BUSTYPE_PCI) ? bus->host_pci : NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004677 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004678 u32 tmp;
4679
4680 /* Do NOT do any device initialization here.
4681 * Do it in wireless_core_init() instead.
4682 * This function is for gathering basic information about the HW, only.
4683 * Also some structs may be set up here. But most likely you want to have
4684 * that in core_init(), too.
4685 */
4686
4687 err = ssb_bus_powerup(bus, 0);
4688 if (err) {
4689 b43err(wl, "Bus powerup failed\n");
4690 goto out;
4691 }
4692 /* Get the PHY type. */
4693 if (dev->dev->id.revision >= 5) {
4694 u32 tmshigh;
4695
4696 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004697 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4698 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004699 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004700 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004701
Michael Buesch96c755a2008-01-06 00:09:46 +01004702 dev->phy.gmode = have_2ghz_phy;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004703 dev->phy.radio_on = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004704 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4705 b43_wireless_core_reset(dev, tmp);
4706
4707 err = b43_phy_versioning(dev);
4708 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004709 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004710 /* Check if this device supports multiband. */
4711 if (!pdev ||
4712 (pdev->device != 0x4312 &&
4713 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4714 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004715 have_2ghz_phy = 0;
4716 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004717 switch (dev->phy.type) {
4718 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004719 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004721 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02004722#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004723 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02004724#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004725 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004726 case B43_PHYTYPE_N:
4727 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004728 break;
4729 default:
4730 B43_WARN_ON(1);
4731 }
4732 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004733 if (dev->phy.type == B43_PHYTYPE_A) {
4734 /* FIXME */
4735 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4736 err = -EOPNOTSUPP;
4737 goto err_powerdown;
4738 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004739 if (1 /* disable A-PHY */) {
4740 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004741 if (dev->phy.type != B43_PHYTYPE_N &&
4742 dev->phy.type != B43_PHYTYPE_LP) {
Michael Buesch2e35af12008-04-27 19:06:18 +02004743 have_2ghz_phy = 1;
4744 have_5ghz_phy = 0;
4745 }
4746 }
4747
Michael Bueschfb111372008-09-02 13:00:34 +02004748 err = b43_phy_allocate(dev);
4749 if (err)
4750 goto err_powerdown;
4751
Michael Buesch96c755a2008-01-06 00:09:46 +01004752 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004753 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4754 b43_wireless_core_reset(dev, tmp);
4755
4756 err = b43_validate_chipaccess(dev);
4757 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004758 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004759 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004760 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004761 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004762
4763 /* Now set some default "current_dev" */
4764 if (!wl->current_dev)
4765 wl->current_dev = dev;
4766 INIT_WORK(&dev->restart_work, b43_chip_reset);
4767
Michael Bueschcb24f572008-09-03 12:12:20 +02004768 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004769 ssb_device_disable(dev->dev, 0);
4770 ssb_bus_may_powerdown(bus);
4771
4772out:
4773 return err;
4774
Michael Bueschfb111372008-09-02 13:00:34 +02004775err_phy_free:
4776 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004777err_powerdown:
4778 ssb_bus_may_powerdown(bus);
4779 return err;
4780}
4781
4782static void b43_one_core_detach(struct ssb_device *dev)
4783{
4784 struct b43_wldev *wldev;
4785 struct b43_wl *wl;
4786
Michael Buesch3bf0a322008-05-22 16:32:16 +02004787 /* Do not cancel ieee80211-workqueue based work here.
4788 * See comment in b43_remove(). */
4789
Michael Buesche4d6b792007-09-18 15:39:42 -04004790 wldev = ssb_get_drvdata(dev);
4791 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004792 b43_debugfs_remove_device(wldev);
4793 b43_wireless_core_detach(wldev);
4794 list_del(&wldev->list);
4795 wl->nr_devs--;
4796 ssb_set_drvdata(dev, NULL);
4797 kfree(wldev);
4798}
4799
4800static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4801{
4802 struct b43_wldev *wldev;
4803 struct pci_dev *pdev;
4804 int err = -ENOMEM;
4805
4806 if (!list_empty(&wl->devlist)) {
4807 /* We are not the first core on this chip. */
Michael Buesch899110f2009-10-09 20:30:10 +02004808 pdev = (dev->bus->bustype == SSB_BUSTYPE_PCI) ? dev->bus->host_pci : NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04004809 /* Only special chips support more than one wireless
4810 * core, although some of the other chips have more than
4811 * one wireless core as well. Check for this and
4812 * bail out early.
4813 */
4814 if (!pdev ||
4815 ((pdev->device != 0x4321) &&
4816 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4817 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4818 return -ENODEV;
4819 }
4820 }
4821
4822 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4823 if (!wldev)
4824 goto out;
4825
4826 wldev->dev = dev;
4827 wldev->wl = wl;
4828 b43_set_status(wldev, B43_STAT_UNINIT);
4829 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04004830 INIT_LIST_HEAD(&wldev->list);
4831
4832 err = b43_wireless_core_attach(wldev);
4833 if (err)
4834 goto err_kfree_wldev;
4835
4836 list_add(&wldev->list, &wl->devlist);
4837 wl->nr_devs++;
4838 ssb_set_drvdata(dev, wldev);
4839 b43_debugfs_add_device(wldev);
4840
4841 out:
4842 return err;
4843
4844 err_kfree_wldev:
4845 kfree(wldev);
4846 return err;
4847}
4848
Michael Buesch9fc38452008-04-19 16:53:00 +02004849#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4850 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4851 (pdev->device == _device) && \
4852 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4853 (pdev->subsystem_device == _subdevice) )
4854
Michael Buesche4d6b792007-09-18 15:39:42 -04004855static void b43_sprom_fixup(struct ssb_bus *bus)
4856{
Michael Buesch1855ba72008-04-18 20:51:41 +02004857 struct pci_dev *pdev;
4858
Michael Buesche4d6b792007-09-18 15:39:42 -04004859 /* boardflags workarounds */
4860 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4861 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004862 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004863 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4864 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004865 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004866 if (bus->bustype == SSB_BUSTYPE_PCI) {
4867 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004868 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004869 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004870 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004871 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004872 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004873 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4874 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004875 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4876 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004877}
4878
4879static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4880{
4881 struct ieee80211_hw *hw = wl->hw;
4882
4883 ssb_set_devtypedata(dev, NULL);
4884 ieee80211_free_hw(hw);
4885}
4886
4887static int b43_wireless_init(struct ssb_device *dev)
4888{
4889 struct ssb_sprom *sprom = &dev->bus->sprom;
4890 struct ieee80211_hw *hw;
4891 struct b43_wl *wl;
4892 int err = -ENOMEM;
4893
4894 b43_sprom_fixup(dev->bus);
4895
4896 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4897 if (!hw) {
4898 b43err(NULL, "Could not allocate ieee80211 device\n");
4899 goto out;
4900 }
Michael Buesch403a3a12009-06-08 21:04:57 +02004901 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004902
4903 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004904 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004905 IEEE80211_HW_SIGNAL_DBM |
4906 IEEE80211_HW_NOISE_DBM;
4907
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004908 hw->wiphy->interface_modes =
4909 BIT(NL80211_IFTYPE_AP) |
4910 BIT(NL80211_IFTYPE_MESH_POINT) |
4911 BIT(NL80211_IFTYPE_STATION) |
4912 BIT(NL80211_IFTYPE_WDS) |
4913 BIT(NL80211_IFTYPE_ADHOC);
4914
Michael Buesch403a3a12009-06-08 21:04:57 +02004915 hw->queues = modparam_qos ? 4 : 1;
4916 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02004917 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004918 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004919 if (is_valid_ether_addr(sprom->et1mac))
4920 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004921 else
Larry Finger95de2842007-11-09 16:57:18 -06004922 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004923
Michael Buesch403a3a12009-06-08 21:04:57 +02004924 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04004925 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004926 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004927 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004928 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004929 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004930 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004931 INIT_WORK(&wl->tx_work, b43_tx_work);
4932 skb_queue_head_init(&wl->tx_queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04004933
4934 ssb_set_devtypedata(dev, wl);
Michael Buesch060210f2009-01-25 15:49:59 +01004935 b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
4936 dev->bus->chip_id, dev->id.revision);
Michael Buesche4d6b792007-09-18 15:39:42 -04004937 err = 0;
Michael Buesch060210f2009-01-25 15:49:59 +01004938out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004939 return err;
4940}
4941
4942static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4943{
4944 struct b43_wl *wl;
4945 int err;
4946 int first = 0;
4947
4948 wl = ssb_get_devtypedata(dev);
4949 if (!wl) {
4950 /* Probing the first core. Must setup common struct b43_wl */
4951 first = 1;
4952 err = b43_wireless_init(dev);
4953 if (err)
4954 goto out;
4955 wl = ssb_get_devtypedata(dev);
4956 B43_WARN_ON(!wl);
4957 }
4958 err = b43_one_core_attach(dev, wl);
4959 if (err)
4960 goto err_wireless_exit;
4961
4962 if (first) {
4963 err = ieee80211_register_hw(wl->hw);
4964 if (err)
4965 goto err_one_core_detach;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004966 b43_leds_register(wl->current_dev);
4967 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004968 }
4969
4970 out:
4971 return err;
4972
4973 err_one_core_detach:
4974 b43_one_core_detach(dev);
4975 err_wireless_exit:
4976 if (first)
4977 b43_wireless_exit(dev, wl);
4978 return err;
4979}
4980
4981static void b43_remove(struct ssb_device *dev)
4982{
4983 struct b43_wl *wl = ssb_get_devtypedata(dev);
4984 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4985
Michael Buesch3bf0a322008-05-22 16:32:16 +02004986 /* We must cancel any work here before unregistering from ieee80211,
4987 * as the ieee80211 unreg will destroy the workqueue. */
4988 cancel_work_sync(&wldev->restart_work);
4989
Michael Buesche4d6b792007-09-18 15:39:42 -04004990 B43_WARN_ON(!wl);
Michael Buesch403a3a12009-06-08 21:04:57 +02004991 if (wl->current_dev == wldev) {
4992 /* Restore the queues count before unregistering, because firmware detect
4993 * might have modified it. Restoring is important, so the networking
4994 * stack can properly free resources. */
4995 wl->hw->queues = wl->mac80211_initially_registered_queues;
Albert Herranz82905ac2009-09-16 00:26:19 +02004996 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004997 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02004998 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004999
5000 b43_one_core_detach(dev);
5001
5002 if (list_empty(&wl->devlist)) {
Michael Buescha78b3bb2009-09-11 21:44:05 +02005003 b43_rng_exit(wl);
Michael Buesch727c9882009-10-01 15:54:32 +02005004 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005005 /* Last core on the chip unregistered.
5006 * We can destroy common struct b43_wl.
5007 */
5008 b43_wireless_exit(dev, wl);
5009 }
5010}
5011
5012/* Perform a hardware reset. This can be called from any context. */
5013void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5014{
5015 /* Must avoid requeueing, if we are in shutdown. */
5016 if (b43_status(dev) < B43_STAT_INITIALIZED)
5017 return;
5018 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005019 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005020}
5021
Michael Buesche4d6b792007-09-18 15:39:42 -04005022static struct ssb_driver b43_ssb_driver = {
5023 .name = KBUILD_MODNAME,
5024 .id_table = b43_ssb_tbl,
5025 .probe = b43_probe,
5026 .remove = b43_remove,
Michael Buesche4d6b792007-09-18 15:39:42 -04005027};
5028
Michael Buesch26bc7832008-02-09 00:18:35 +01005029static void b43_print_driverinfo(void)
5030{
5031 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005032 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005033
5034#ifdef CONFIG_B43_PCI_AUTOSELECT
5035 feat_pci = "P";
5036#endif
5037#ifdef CONFIG_B43_PCMCIA
5038 feat_pcmcia = "M";
5039#endif
5040#ifdef CONFIG_B43_NPHY
5041 feat_nphy = "N";
5042#endif
5043#ifdef CONFIG_B43_LEDS
5044 feat_leds = "L";
5045#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005046#ifdef CONFIG_B43_SDIO
5047 feat_sdio = "S";
5048#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005049 printk(KERN_INFO "Broadcom 43xx driver loaded "
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005050 "[ Features: %s%s%s%s%s, Firmware-ID: "
Michael Buesch26bc7832008-02-09 00:18:35 +01005051 B43_SUPPORTED_FIRMWARE_ID " ]\n",
5052 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005053 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005054}
5055
Michael Buesche4d6b792007-09-18 15:39:42 -04005056static int __init b43_init(void)
5057{
5058 int err;
5059
5060 b43_debugfs_init();
5061 err = b43_pcmcia_init();
5062 if (err)
5063 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005064 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005065 if (err)
5066 goto err_pcmcia_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005067 err = ssb_driver_register(&b43_ssb_driver);
5068 if (err)
5069 goto err_sdio_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01005070 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005071
5072 return err;
5073
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005074err_sdio_exit:
5075 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005076err_pcmcia_exit:
5077 b43_pcmcia_exit();
5078err_dfs_exit:
5079 b43_debugfs_exit();
5080 return err;
5081}
5082
5083static void __exit b43_exit(void)
5084{
5085 ssb_driver_unregister(&b43_ssb_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005086 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005087 b43_pcmcia_exit();
5088 b43_debugfs_exit();
5089}
5090
5091module_init(b43_init)
5092module_exit(b43_exit)