blob: a0f995cfaa794614195a6b6e0b7ebac1301bd5f3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sterne8799902011-08-18 16:31:30 -040065enum ehci_rh_state {
66 EHCI_RH_HALTED,
67 EHCI_RH_SUSPENDED,
68 EHCI_RH_RUNNING
69};
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070072 /* glue to PCI and HCD framework */
73 struct ehci_caps __iomem *caps;
74 struct ehci_regs __iomem *regs;
75 struct ehci_dbg_port __iomem *debug;
76
77 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -040079 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 /* async schedule support */
82 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +080083 struct ehci_qh *dummy; /* For AMD quirk use */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 struct ehci_qh *reclaim;
Alan Stern004c1962011-07-05 12:34:05 -040085 struct ehci_qh *qh_scan_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 unsigned scanning : 1;
87
88 /* periodic schedule support */
89#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
90 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -070091 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 dma_addr_t periodic_dma;
93 unsigned i_thresh; /* uframes HC might cache */
94
95 union ehci_shadow *pshadow; /* mirror hw periodic table */
96 int next_uframe; /* scan periodic, start here */
97 unsigned periodic_sched; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +040098 unsigned uframe_periodic_max; /* max periodic time per uframe */
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alan Stern0e5f2312010-04-08 16:56:37 -0400101 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800102 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -0400103 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800104 unsigned clock_frame;
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 /* per root hub port */
107 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400108
Alan Stern57e06c12007-01-16 11:59:45 -0500109 /* bit vectors (one bit per port) */
110 unsigned long bus_suspended; /* which ports were
111 already suspended at the start of a bus suspend */
112 unsigned long companion_ports; /* which ports are
113 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400114 unsigned long owned_ports; /* which ports are
115 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400116 unsigned long port_c_suspend; /* which ports have
117 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400118 unsigned long suspended_ports; /* which ports are
119 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400120 unsigned long resuming_ports; /* which ports have
121 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* per-HC memory pools (could be per-bus, but ...) */
124 struct dma_pool *qh_pool; /* qh per active urb */
125 struct dma_pool *qtd_pool; /* one or more per qh */
126 struct dma_pool *itd_pool; /* itd per iso urb */
127 struct dma_pool *sitd_pool; /* sitd per split iso urb */
128
Alan Stern07d29b62007-12-11 16:05:30 -0500129 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400132 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400133 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100135 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 u32 command;
137
Hemant Kumar933e0402012-05-22 11:11:40 -0700138 unsigned max_log2_irq_thresh;
139
Kumar Gala8cd42e92006-01-20 13:57:52 -0800140 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800141 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800142 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100143 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700144 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200145 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100146 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800147 unsigned need_io_watchdog:1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100148 unsigned broken_periodic:1;
Andiry Xuad935622011-03-01 14:57:05 +0800149 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400150 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800151 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200152 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400153 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Hemant Kumar38ce5d82012-05-29 13:00:58 -0700154 unsigned susp_sof_bug:1; /*Chip Idea HC*/
Hemant Kumare4040492012-06-21 17:35:42 -0700155 unsigned resume_sof_bug:1;/*Chip Idea HC*/
Vamsi Krishna8e6edcb2012-06-20 18:08:50 -0700156 unsigned reset_sof_bug:1; /*Chip Idea HC*/
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100157
158 /* required for usb32 quirk */
159 #define OHCI_CTRL_HCFS (3 << 6)
160 #define OHCI_USB_OPER (2 << 6)
161 #define OHCI_USB_SUSPEND (3 << 6)
162
163 #define OHCI_HCCTRL_OFFSET 0x4
164 #define OHCI_HCCTRL_LEN 0x4
165 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800166 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800167 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800168 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800169 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 /* irq statistics */
172#ifdef EHCI_STATS
173 struct ehci_stats stats;
174# define COUNT(x) do { (x)++; } while (0)
175#else
176# define COUNT(x) do {} while (0)
177#endif
Tony Jones694cc202007-09-11 14:07:31 -0700178
179 /* debug files */
180#ifdef DEBUG
181 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700182#endif
Anatolij Gustschin83722bc2011-04-18 22:02:00 +0200183 /*
184 * OTG controllers and transceivers need software interaction
185 */
Heikki Krogerus86753812012-02-13 13:24:02 +0200186 struct usb_phy *transceiver;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187};
188
David Brownell53bd6a62006-08-30 14:50:06 -0700189/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
191{
192 return (struct ehci_hcd *) (hcd->hcd_priv);
193}
194static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
195{
196 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
197}
198
199
Alan Stern07d29b62007-12-11 16:05:30 -0500200static inline void
201iaa_watchdog_start(struct ehci_hcd *ehci)
202{
203 WARN_ON(timer_pending(&ehci->iaa_watchdog));
204 mod_timer(&ehci->iaa_watchdog,
205 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
206}
207
208static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
209{
210 del_timer(&ehci->iaa_watchdog);
211}
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213enum ehci_timer_action {
214 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 TIMER_ASYNC_SHRINK,
216 TIMER_ASYNC_OFF,
217};
218
219static inline void
220timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
221{
222 clear_bit (action, &ehci->actions);
223}
224
Alan Stern0e5f2312010-04-08 16:56:37 -0400225static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/*-------------------------------------------------------------------------*/
228
Yinghai Lu0af36732008-07-24 17:27:57 -0700229#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231/*-------------------------------------------------------------------------*/
232
Stefan Roese6dbd6822007-05-01 09:29:37 -0700233#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235/*
236 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700237 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
239 *
240 * These are associated only with "QH" (Queue Head) structures,
241 * used with control, bulk, and interrupt transfers.
242 */
243struct ehci_qtd {
244 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700245 __hc32 hw_next; /* see EHCI 3.5.1 */
246 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
247 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define QTD_TOGGLE (1 << 31) /* data toggle */
249#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
250#define QTD_IOC (1 << 15) /* interrupt on complete */
251#define QTD_CERR(tok) (((tok)>>10) & 0x3)
252#define QTD_PID(tok) (((tok)>>8) & 0x3)
253#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
254#define QTD_STS_HALT (1 << 6) /* halted on error */
255#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
256#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
257#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
258#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
259#define QTD_STS_STS (1 << 1) /* split transaction state */
260#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700261
262#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
263#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
264#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
265
266 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
267 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 /* the rest is HCD-private */
270 dma_addr_t qtd_dma; /* qtd address */
271 struct list_head qtd_list; /* sw qtd list */
272 struct urb *urb; /* qtd's urb */
273 size_t length; /* length of buffer */
274} __attribute__ ((aligned (32)));
275
276/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700277#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
280
281/*-------------------------------------------------------------------------*/
282
283/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700284#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Stefan Roese6dbd6822007-05-01 09:29:37 -0700286/*
287 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800288 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700289 * "dynamic" switching between be and le support, so that the driver
290 * can be used on one system with SoC EHCI controller using big-endian
291 * descriptors as well as a normal little-endian PCI EHCI controller.
292 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700294#define Q_TYPE_ITD (0 << 1)
295#define Q_TYPE_QH (1 << 1)
296#define Q_TYPE_SITD (2 << 1)
297#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700300#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700303#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305/*
306 * Entries in periodic shadow table are pointers to one of four kinds
307 * of data structure. That's dictated by the hardware; a type tag is
308 * encoded in the low bits of the hardware's periodic schedule. Use
309 * Q_NEXT_TYPE to get the tag.
310 *
311 * For entries in the async schedule, the type tag always says "qh".
312 */
313union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700314 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 struct ehci_itd *itd; /* Q_TYPE_ITD */
316 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
317 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700318 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 void *ptr;
320};
321
322/*-------------------------------------------------------------------------*/
323
324/*
325 * EHCI Specification 0.95 Section 3.6
326 * QH: describes control/bulk/interrupt endpoints
327 * See Fig 3-7 "Queue Head Structure Layout".
328 *
329 * These appear in both the async and (for interrupt) periodic schedules.
330 */
331
Alek Du3807e262009-07-14 07:23:29 +0800332/* first part defined by EHCI spec */
333struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700334 __hc32 hw_next; /* see EHCI 3.6.1 */
335 __hc32 hw_info1; /* see EHCI 3.6.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336#define QH_HEAD 0x00008000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700337 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700338#define QH_SMASK 0x000000ff
339#define QH_CMASK 0x0000ff00
340#define QH_HUBADDR 0x007f0000
341#define QH_HUBPORT 0x3f800000
342#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700343 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700346 __hc32 hw_qtd_next;
347 __hc32 hw_alt_next;
348 __hc32 hw_token;
349 __hc32 hw_buf [5];
350 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800351} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Alek Du3807e262009-07-14 07:23:29 +0800353struct ehci_qh {
354 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 /* the rest is HCD-private */
356 dma_addr_t qh_dma; /* address of qh */
357 union ehci_shadow qh_next; /* ptr to qh; or periodic */
358 struct list_head qtd_list; /* sw qtd list */
359 struct ehci_qtd *dummy;
360 struct ehci_qh *reclaim; /* next to reclaim */
361
362 struct ehci_hcd *ehci;
Alan Stern004c1962011-07-05 12:34:05 -0400363 unsigned long unlink_time;
David Brownell9c033e82007-05-17 12:21:19 -0700364
365 /*
366 * Do NOT use atomic operations for QH refcounting. On some CPUs
367 * (PPC7448 for example), atomic operations cannot be performed on
368 * memory that is cache-inhibited (i.e. being used for DMA).
369 * Spinlocks are used to protect all QH fields.
370 */
371 u32 refcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 unsigned stamp;
373
Alan Stern3a444942009-08-19 12:22:06 -0400374 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 u8 qh_state;
376#define QH_STATE_LINKED 1 /* HC sees this */
377#define QH_STATE_UNLINK 2 /* HC may still see this */
378#define QH_STATE_IDLE 3 /* HC doesn't see this */
379#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
380#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
381
Alan Sterna2c27062009-02-10 10:16:58 -0500382 u8 xacterrs; /* XactErr retry counter */
383#define QH_XACTERR_MAX 32 /* XactErr retry limit */
384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 /* periodic schedule info */
386 u8 usecs; /* intr bandwidth */
387 u8 gap_uf; /* uframes split/csplit gap */
388 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700389 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 unsigned short period; /* polling interval */
391 unsigned short start; /* where polling starts */
392#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400395 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400396 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800397};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399/*-------------------------------------------------------------------------*/
400
401/* description of one iso transaction (up to 3 KB data if highspeed) */
402struct ehci_iso_packet {
403 /* These will be copied to iTD when scheduling */
404 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700405 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 u8 cross; /* buf crosses pages */
407 /* for full speed OUT splits */
408 u32 buf1;
409};
410
411/* temporary schedule data for packets from iso urbs (both speeds)
412 * each packet is one logical usb transaction to the device (not TT),
413 * beginning at stream->next_uframe
414 */
415struct ehci_iso_sched {
416 struct list_head td_list;
417 unsigned span;
418 struct ehci_iso_packet packet [0];
419};
420
421/*
422 * ehci_iso_stream - groups all (s)itds for this endpoint.
423 * acts like a qh would, if EHCI had them for ISO.
424 */
425struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100426 /* first field matches ehci_hq, but is NULL */
427 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 u32 refcount;
430 u8 bEndpointAddress;
431 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 struct list_head td_list; /* queued itds/sitds */
433 struct list_head free_list; /* list of unused itds/sitds */
434 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700435 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700439 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 /* the rest is derived from the endpoint descriptor,
442 * trusting urb->interval == f(epdesc->bInterval) and
443 * including the extra info for hw_bufp[0..2]
444 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800446 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700447 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 u16 maxp;
449 u16 raw_mask;
450 unsigned bandwidth;
451
452 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700453 __hc32 buf0;
454 __hc32 buf1;
455 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
457 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700458 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459};
460
461/*-------------------------------------------------------------------------*/
462
463/*
464 * EHCI Specification 0.95 Section 3.3
465 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
466 *
467 * Schedule records for high speed iso xfers
468 */
469struct ehci_itd {
470 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700471 __hc32 hw_next; /* see EHCI 3.3.1 */
472 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
474#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
475#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
476#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
477#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
478#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
479
Stefan Roese6dbd6822007-05-01 09:29:37 -0700480#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
Stefan Roese6dbd6822007-05-01 09:29:37 -0700482 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
483 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 /* the rest is HCD-private */
486 dma_addr_t itd_dma; /* for this itd */
487 union ehci_shadow itd_next; /* ptr to periodic q entry */
488
489 struct urb *urb;
490 struct ehci_iso_stream *stream; /* endpoint's queue */
491 struct list_head itd_list; /* list of stream's itds */
492
493 /* any/all hw_transactions here may be used by that urb */
494 unsigned frame; /* where scheduled */
495 unsigned pg;
496 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497} __attribute__ ((aligned (32)));
498
499/*-------------------------------------------------------------------------*/
500
501/*
David Brownell53bd6a62006-08-30 14:50:06 -0700502 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 * siTD, aka split-transaction isochronous Transfer Descriptor
504 * ... describe full speed iso xfers through TT in hubs
505 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
506 */
507struct ehci_sitd {
508 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700509 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700511 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
512 __hc32 hw_uframe; /* EHCI table 3-10 */
513 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514#define SITD_IOC (1 << 31) /* interrupt on completion */
515#define SITD_PAGE (1 << 30) /* buffer 0/1 */
516#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
517#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
518#define SITD_STS_ERR (1 << 6) /* error from TT */
519#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
520#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
521#define SITD_STS_XACT (1 << 3) /* illegal IN response */
522#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
523#define SITD_STS_STS (1 << 1) /* split transaction state */
524
Stefan Roese6dbd6822007-05-01 09:29:37 -0700525#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Stefan Roese6dbd6822007-05-01 09:29:37 -0700527 __hc32 hw_buf [2]; /* EHCI table 3-12 */
528 __hc32 hw_backpointer; /* EHCI table 3-13 */
529 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 /* the rest is HCD-private */
532 dma_addr_t sitd_dma;
533 union ehci_shadow sitd_next; /* ptr to periodic q entry */
534
535 struct urb *urb;
536 struct ehci_iso_stream *stream; /* endpoint's queue */
537 struct list_head sitd_list; /* list of stream's sitds */
538 unsigned frame;
539 unsigned index;
540} __attribute__ ((aligned (32)));
541
542/*-------------------------------------------------------------------------*/
543
544/*
545 * EHCI Specification 0.96 Section 3.7
546 * Periodic Frame Span Traversal Node (FSTN)
547 *
548 * Manages split interrupt transactions (using TT) that span frame boundaries
549 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
550 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
551 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
552 */
553struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700554 __hc32 hw_next; /* any periodic q entry */
555 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 /* the rest is HCD-private */
558 dma_addr_t fstn_dma;
559 union ehci_shadow fstn_next; /* ptr to periodic q entry */
560} __attribute__ ((aligned (32)));
561
562/*-------------------------------------------------------------------------*/
563
Alan Stern16032c42010-05-12 18:21:35 -0400564/* Prepare the PORTSC wakeup flags during controller suspend/resume */
565
Alan Stern41472002010-06-25 14:02:14 -0400566#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
567 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400568
Alan Stern41472002010-06-25 14:02:14 -0400569#define ehci_prepare_ports_for_controller_resume(ehci) \
570 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400571
572/*-------------------------------------------------------------------------*/
573
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
575
576/*
577 * Some EHCI controllers have a Transaction Translator built into the
578 * root hub. This is a non-standard feature. Each controller will need
579 * to add code to the following inline functions, and call them as
580 * needed (mostly in root hub code).
581 */
582
Alan Sterna8e51772008-05-20 16:58:11 -0400583#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585/* Returns the speed of a device attached to a port on the root hub. */
586static inline unsigned int
587ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
588{
589 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800590 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case 0:
592 return 0;
593 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500594 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 case 2:
596 default:
Alan Stern288ead42010-03-04 11:32:30 -0500597 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
599 }
Alan Stern288ead42010-03-04 11:32:30 -0500600 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
603#else
604
605#define ehci_is_TDI(e) (0)
606
Alan Stern288ead42010-03-04 11:32:30 -0500607#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608#endif
609
610/*-------------------------------------------------------------------------*/
611
Kumar Gala8cd42e92006-01-20 13:57:52 -0800612#ifdef CONFIG_PPC_83xx
613/* Some Freescale processors have an erratum in which the TT
614 * port number in the queue head was 0..N-1 instead of 1..N.
615 */
616#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
617#else
618#define ehci_has_fsl_portno_bug(e) (0)
619#endif
620
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100621/*
622 * While most USB host controllers implement their registers in
623 * little-endian format, a minority (celleb companion chip) implement
624 * them in big endian format.
625 *
626 * This attempts to support either format at compile time without a
627 * runtime penalty, or both formats with the additional overhead
628 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200629 *
630 * ehci_big_endian_capbase is a special quirk for controllers that
631 * implement the HC capability registers as separate registers and not
632 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100633 */
634
635#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
636#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200637#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100638#else
639#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200640#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100641#endif
642
Stefan Roese6dbd6822007-05-01 09:29:37 -0700643/*
644 * Big-endian read/write functions are arch-specific.
645 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700646 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800647#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
648#define readl_be(addr) __raw_readl((__force unsigned *)addr)
649#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
650#endif
651
Stefan Roese6dbd6822007-05-01 09:29:37 -0700652static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
653 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100654{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100655#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100656 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000657 readl_be(regs) :
658 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100659#else
Al Viro68f50e52007-02-09 16:40:00 +0000660 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100661#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100662}
663
Stefan Roese6dbd6822007-05-01 09:29:37 -0700664static inline void ehci_writel(const struct ehci_hcd *ehci,
665 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100666{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100667#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100668 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000669 writel_be(val, regs) :
670 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100671#else
Al Viro68f50e52007-02-09 16:40:00 +0000672 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100673#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100674}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800675
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100676/*
677 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
678 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300679 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100680 */
681#ifdef CONFIG_44x
682static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
683{
684 u32 hc_control;
685
686 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
687 if (operational)
688 hc_control |= OHCI_USB_OPER;
689 else
690 hc_control |= OHCI_USB_SUSPEND;
691
692 writel_be(hc_control, ehci->ohci_hcctrl_reg);
693 (void) readl_be(ehci->ohci_hcctrl_reg);
694}
695#else
696static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
697{ }
698#endif
699
Kumar Gala8cd42e92006-01-20 13:57:52 -0800700/*-------------------------------------------------------------------------*/
701
Stefan Roese6dbd6822007-05-01 09:29:37 -0700702/*
703 * The AMCC 440EPx not only implements its EHCI registers in big-endian
704 * format, but also its DMA data structures (descriptors).
705 *
706 * EHCI controllers accessed through PCI work normally (little-endian
707 * everywhere), so we won't bother supporting a BE-only mode for now.
708 */
709#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
710#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
711
712/* cpu to ehci */
713static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
714{
715 return ehci_big_endian_desc(ehci)
716 ? (__force __hc32)cpu_to_be32(x)
717 : (__force __hc32)cpu_to_le32(x);
718}
719
720/* ehci to cpu */
721static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
722{
723 return ehci_big_endian_desc(ehci)
724 ? be32_to_cpu((__force __be32)x)
725 : le32_to_cpu((__force __le32)x);
726}
727
728static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
729{
730 return ehci_big_endian_desc(ehci)
731 ? be32_to_cpup((__force __be32 *)x)
732 : le32_to_cpup((__force __le32 *)x);
733}
734
735#else
736
737/* cpu to ehci */
738static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
739{
740 return cpu_to_le32(x);
741}
742
743/* ehci to cpu */
744static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
745{
746 return le32_to_cpu(x);
747}
748
749static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
750{
751 return le32_to_cpup(x);
752}
753
754#endif
755
Ming Lei95cf7a12011-08-30 16:03:13 +0000756/*
757 * Writing to dma coherent memory on ARM may be delayed via L2
758 * writing buffer, so introduce the helper which can flush L2 writing
759 * buffer into memory immediately, especially used to flush ehci
760 * descriptor to memory.
761 * */
762#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800763static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000764{
765 mb();
766}
767#else
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800768static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000769{
770}
771#endif
772
Stefan Roese6dbd6822007-05-01 09:29:37 -0700773/*-------------------------------------------------------------------------*/
774
Alan Stern68aa95d2011-10-12 10:39:14 -0400775#ifdef CONFIG_PCI
776
777/* For working around the MosChip frame-index-register bug */
778static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
779
780#else
781
782static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
783{
784 return ehci_readl(ehci, &ehci->regs->frame_index);
785}
786
787#endif
788
789/*-------------------------------------------------------------------------*/
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791#ifndef DEBUG
792#define STUB_DEBUG_FILES
793#endif /* DEBUG */
794
795/*-------------------------------------------------------------------------*/
796
797#endif /* __LINUX_EHCI_HCD_H */