blob: 8daf0d84cd5a874861267cb3fd8b6f2605bbc750 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* General customization:
36 */
37
38#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
39
40#define DRIVER_NAME "i915"
41#define DRIVER_DESC "Intel Graphics"
Dave Airliede227f52006-01-25 15:31:43 +110042#define DRIVER_DATE "20060119"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44/* Interface history:
45 *
46 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110047 * 1.2: Add Power Management
48 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110049 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100050 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100051 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
52 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 */
54#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100055#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_PATCHLEVEL 0
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058typedef struct _drm_i915_ring_buffer {
59 int tail_mask;
60 unsigned long Start;
61 unsigned long End;
62 unsigned long Size;
63 u8 *virtual_start;
64 int head;
65 int tail;
66 int space;
67 drm_local_map_t map;
68} drm_i915_ring_buffer_t;
69
70struct mem_block {
71 struct mem_block *next;
72 struct mem_block *prev;
73 int start;
74 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +100075 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076};
77
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100078typedef struct _drm_i915_vbl_swap {
79 struct list_head head;
80 drm_drawable_t drw_id;
Dave Airlieaf6061a2008-05-07 12:15:39 +100081 unsigned int pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100082 unsigned int sequence;
83} drm_i915_vbl_swap_t;
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085typedef struct drm_i915_private {
86 drm_local_map_t *sarea;
87 drm_local_map_t *mmio_map;
88
89 drm_i915_sarea_t *sarea_priv;
90 drm_i915_ring_buffer_t ring;
91
Dave Airlie9c8da5e2005-07-10 15:38:56 +100092 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 dma_addr_t dma_status_page;
Dave Airlieaf6061a2008-05-07 12:15:39 +100095 unsigned long counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +100096 unsigned int status_gfx_addr;
97 drm_local_map_t hws_map;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100099 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 int back_offset;
101 int front_offset;
102 int current_page;
103 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 wait_queue_head_t irq_queue;
106 atomic_t irq_received;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000107 atomic_t irq_emitted;
Eric Anholted4cb412008-07-29 12:10:39 -0700108 /** Protects user_irq_refcount and irq_mask_reg */
109 spinlock_t user_irq_lock;
110 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
111 int user_irq_refcount;
112 /** Cached value of IMR to avoid reads in updating the bitfield */
113 u32 irq_mask_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 int tex_lru_log_granularity;
116 int allow_batchbuffer;
117 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100118 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000119 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000120
121 spinlock_t swaps_lock;
122 drm_i915_vbl_swap_t vbl_swaps;
123 unsigned int swaps_pending;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000124
125 /* Register state */
126 u8 saveLBB;
127 u32 saveDSPACNTR;
128 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000129 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000130 u32 savePIPEACONF;
131 u32 savePIPEBCONF;
132 u32 savePIPEASRC;
133 u32 savePIPEBSRC;
134 u32 saveFPA0;
135 u32 saveFPA1;
136 u32 saveDPLL_A;
137 u32 saveDPLL_A_MD;
138 u32 saveHTOTAL_A;
139 u32 saveHBLANK_A;
140 u32 saveHSYNC_A;
141 u32 saveVTOTAL_A;
142 u32 saveVBLANK_A;
143 u32 saveVSYNC_A;
144 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000145 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000146 u32 saveDSPASTRIDE;
147 u32 saveDSPASIZE;
148 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700149 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000150 u32 saveDSPASURF;
151 u32 saveDSPATILEOFF;
152 u32 savePFIT_PGM_RATIOS;
153 u32 saveBLC_PWM_CTL;
154 u32 saveBLC_PWM_CTL2;
155 u32 saveFPB0;
156 u32 saveFPB1;
157 u32 saveDPLL_B;
158 u32 saveDPLL_B_MD;
159 u32 saveHTOTAL_B;
160 u32 saveHBLANK_B;
161 u32 saveHSYNC_B;
162 u32 saveVTOTAL_B;
163 u32 saveVBLANK_B;
164 u32 saveVSYNC_B;
165 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000166 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000167 u32 saveDSPBSTRIDE;
168 u32 saveDSPBSIZE;
169 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700170 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000171 u32 saveDSPBSURF;
172 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700173 u32 saveVGA0;
174 u32 saveVGA1;
175 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000176 u32 saveVGACNTRL;
177 u32 saveADPA;
178 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700179 u32 savePP_ON_DELAYS;
180 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000181 u32 saveDVOA;
182 u32 saveDVOB;
183 u32 saveDVOC;
184 u32 savePP_ON;
185 u32 savePP_OFF;
186 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700187 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000188 u32 savePFIT_CONTROL;
189 u32 save_palette_a[256];
190 u32 save_palette_b[256];
191 u32 saveFBC_CFB_BASE;
192 u32 saveFBC_LL_BASE;
193 u32 saveFBC_CONTROL;
194 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000195 u32 saveIER;
196 u32 saveIIR;
197 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800198 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000199 u32 saveD_STATE;
Jesse Barnes585fb112008-07-29 11:54:06 -0700200 u32 saveCG_2D_DIS;
Keith Packard1f84e552008-02-16 19:19:29 -0800201 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000202 u32 saveSWF0[16];
203 u32 saveSWF1[16];
204 u32 saveSWF2[3];
205 u8 saveMSR;
206 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800207 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000208 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000209 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000210 u8 saveDACMASK;
211 u8 saveDACDATA[256*3]; /* 256 3-byte colors */
Jesse Barnesa59e1222008-05-07 12:25:46 +1000212 u8 saveCR[37];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213} drm_i915_private_t;
214
Eric Anholtc153f452007-09-03 12:06:45 +1000215extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000216extern int i915_max_ioctl;
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000219extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100220extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000221extern int i915_driver_unload(struct drm_device *);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000222extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000223extern void i915_driver_preclose(struct drm_device *dev,
224 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000225extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100226extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
227 unsigned long arg);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229/* i915_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000230extern int i915_irq_emit(struct drm_device *dev, void *data,
231 struct drm_file *file_priv);
232extern int i915_irq_wait(struct drm_device *dev, void *data,
233 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
Dave Airlie84b1fd12007-07-11 15:53:27 +1000235extern int i915_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence);
236extern int i915_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000238extern void i915_driver_irq_preinstall(struct drm_device * dev);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000239extern void i915_driver_irq_postinstall(struct drm_device * dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000240extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000241extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
242 struct drm_file *file_priv);
243extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
244 struct drm_file *file_priv);
245extern int i915_vblank_swap(struct drm_device *dev, void *data,
246 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000249extern int i915_mem_alloc(struct drm_device *dev, void *data,
250 struct drm_file *file_priv);
251extern int i915_mem_free(struct drm_device *dev, void *data,
252 struct drm_file *file_priv);
253extern int i915_mem_init_heap(struct drm_device *dev, void *data,
254 struct drm_file *file_priv);
255extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
256 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000258extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000259 struct drm_file *file_priv, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Dave Airlie0d6aa602006-01-02 20:14:23 +1100261#define I915_READ(reg) DRM_READ32(dev_priv->mmio_map, (reg))
262#define I915_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio_map, (reg), (val))
Dave Airliebc5f4522007-11-05 12:50:58 +1000263#define I915_READ16(reg) DRM_READ16(dev_priv->mmio_map, (reg))
Dave Airlie0d6aa602006-01-02 20:14:23 +1100264#define I915_WRITE16(reg,val) DRM_WRITE16(dev_priv->mmio_map, (reg), (val))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266#define I915_VERBOSE 0
267
268#define RING_LOCALS unsigned int outring, ringmask, outcount; \
269 volatile char *virt;
270
271#define BEGIN_LP_RING(n) do { \
272 if (I915_VERBOSE) \
Márton Németh3e684ea2008-01-24 15:58:57 +1000273 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
274 if (dev_priv->ring.space < (n)*4) \
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700275 i915_wait_ring(dev, (n)*4, __func__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 outcount = 0; \
277 outring = dev_priv->ring.tail; \
278 ringmask = dev_priv->ring.tail_mask; \
279 virt = dev_priv->ring.virtual_start; \
280} while (0)
281
282#define OUT_RING(n) do { \
283 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000284 *(volatile unsigned int *)(virt + outring) = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 outcount++; \
286 outring += 4; \
287 outring &= ringmask; \
288} while (0)
289
290#define ADVANCE_LP_RING() do { \
291 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
292 dev_priv->ring.tail = outring; \
293 dev_priv->ring.space -= outcount * 4; \
Jesse Barnes585fb112008-07-29 11:54:06 -0700294 I915_WRITE(PRB0_TAIL, outring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295} while(0)
296
Jesse Barnes585fb112008-07-29 11:54:06 -0700297/**
298 * Reads a dword out of the status page, which is written to from the command
299 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
300 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000301 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700302 * The following dwords have a reserved meaning:
303 * 0: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
304 * 4: ring 0 head pointer
305 * 5: ring 1 head pointer (915-class)
306 * 6: ring 2 head pointer (915-class)
307 *
308 * The area from dword 0x10 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000309 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000310#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Jesse Barnes585fb112008-07-29 11:54:06 -0700311#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, 5)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000312
Jesse Barnes585fb112008-07-29 11:54:06 -0700313extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000314
315#define IS_I830(dev) ((dev)->pci_device == 0x3577)
316#define IS_845G(dev) ((dev)->pci_device == 0x2562)
317#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
318#define IS_I855(dev) ((dev)->pci_device == 0x3582)
319#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
320
Carlos Martín4d1f7882008-01-23 16:41:17 +1000321#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000322#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
323#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700324#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
325 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000326#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
327 (dev)->pci_device == 0x2982 || \
328 (dev)->pci_device == 0x2992 || \
329 (dev)->pci_device == 0x29A2 || \
330 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000331 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000332 (dev)->pci_device == 0x2A42 || \
333 (dev)->pci_device == 0x2E02 || \
334 (dev)->pci_device == 0x2E12 || \
335 (dev)->pci_device == 0x2E22)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000336
337#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
338
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000339#define IS_IGD_GM(dev) ((dev)->pci_device == 0x2A42)
340
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000341#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
342 (dev)->pci_device == 0x2E12 || \
343 (dev)->pci_device == 0x2E22)
344
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000345#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
346 (dev)->pci_device == 0x29B2 || \
347 (dev)->pci_device == 0x29D2)
348
349#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
350 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
351
352#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000353 IS_I945GM(dev) || IS_I965GM(dev) || IS_IGD_GM(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000354
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000355#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_IGD_GM(dev) || IS_G4X(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000356
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000357#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#endif