blob: 297afa77f6aaae6cf21cdbf5b552b62272f49105 [file] [log] [blame]
Harini Jayaraman9fffe012012-01-23 17:01:14 -07001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13/*
14 * QUP driver for Qualcomm MSM platforms
15 *
16 */
17
18/* #define DEBUG */
19
Steve Mucklef132c6c2012-06-06 18:30:57 -070020#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/clk.h>
22#include <linux/err.h>
23#include <linux/init.h>
24#include <linux/i2c.h>
25#include <linux/interrupt.h>
26#include <linux/platform_device.h>
27#include <linux/delay.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/timer.h>
31#include <linux/slab.h>
32#include <mach/board.h>
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -070033#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include <linux/slab.h>
35#include <linux/pm_runtime.h>
36#include <linux/gpio.h>
Sagar Dharia4c5bef32012-03-14 17:00:29 -060037#include <linux/of.h>
38#include <linux/of_i2c.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039
40MODULE_LICENSE("GPL v2");
41MODULE_VERSION("0.2");
42MODULE_ALIAS("platform:i2c_qup");
43
44/* QUP Registers */
45enum {
46 QUP_CONFIG = 0x0,
47 QUP_STATE = 0x4,
48 QUP_IO_MODE = 0x8,
49 QUP_SW_RESET = 0xC,
50 QUP_OPERATIONAL = 0x18,
51 QUP_ERROR_FLAGS = 0x1C,
52 QUP_ERROR_FLAGS_EN = 0x20,
53 QUP_MX_READ_CNT = 0x208,
54 QUP_MX_INPUT_CNT = 0x200,
55 QUP_MX_WR_CNT = 0x100,
56 QUP_OUT_DEBUG = 0x108,
57 QUP_OUT_FIFO_CNT = 0x10C,
58 QUP_OUT_FIFO_BASE = 0x110,
59 QUP_IN_READ_CUR = 0x20C,
60 QUP_IN_DEBUG = 0x210,
61 QUP_IN_FIFO_CNT = 0x214,
62 QUP_IN_FIFO_BASE = 0x218,
63 QUP_I2C_CLK_CTL = 0x400,
64 QUP_I2C_STATUS = 0x404,
65};
66
67/* QUP States and reset values */
68enum {
69 QUP_RESET_STATE = 0,
70 QUP_RUN_STATE = 1U,
71 QUP_STATE_MASK = 3U,
72 QUP_PAUSE_STATE = 3U,
73 QUP_STATE_VALID = 1U << 2,
74 QUP_I2C_MAST_GEN = 1U << 4,
75 QUP_OPERATIONAL_RESET = 0xFF0,
76 QUP_I2C_STATUS_RESET = 0xFFFFFC,
77};
78
79/* QUP OPERATIONAL FLAGS */
80enum {
81 QUP_OUT_SVC_FLAG = 1U << 8,
82 QUP_IN_SVC_FLAG = 1U << 9,
83 QUP_MX_INPUT_DONE = 1U << 11,
84};
85
86/* I2C mini core related values */
87enum {
88 I2C_MINI_CORE = 2U << 8,
89 I2C_N_VAL = 0xF,
90
91};
92
93/* Packing Unpacking words in FIFOs , and IO modes*/
94enum {
95 QUP_WR_BLK_MODE = 1U << 10,
96 QUP_RD_BLK_MODE = 1U << 12,
97 QUP_UNPACK_EN = 1U << 14,
98 QUP_PACK_EN = 1U << 15,
99};
100
101/* QUP tags */
102enum {
103 QUP_OUT_NOP = 0,
104 QUP_OUT_START = 1U << 8,
105 QUP_OUT_DATA = 2U << 8,
106 QUP_OUT_STOP = 3U << 8,
107 QUP_OUT_REC = 4U << 8,
108 QUP_IN_DATA = 5U << 8,
109 QUP_IN_STOP = 6U << 8,
110 QUP_IN_NACK = 7U << 8,
111};
112
113/* Status, Error flags */
114enum {
115 I2C_STATUS_WR_BUFFER_FULL = 1U << 0,
116 I2C_STATUS_BUS_ACTIVE = 1U << 8,
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700117 I2C_STATUS_BUS_MASTER = 1U << 9,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 I2C_STATUS_ERROR_MASK = 0x38000FC,
119 QUP_I2C_NACK_FLAG = 1U << 3,
120 QUP_IN_NOT_EMPTY = 1U << 5,
121 QUP_STATUS_ERROR_FLAGS = 0x7C,
122};
123
124/* Master status clock states */
125enum {
126 I2C_CLK_RESET_BUSIDLE_STATE = 0,
127 I2C_CLK_FORCED_LOW_STATE = 5,
128};
129
130#define QUP_MAX_CLK_STATE_RETRIES 300
131
132static char const * const i2c_rsrcs[] = {"i2c_clk", "i2c_sda"};
133
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700134static struct gpiomux_setting recovery_config = {
135 .func = GPIOMUX_FUNC_GPIO,
136 .drv = GPIOMUX_DRV_8MA,
137 .pull = GPIOMUX_PULL_NONE,
138};
139
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700140struct qup_i2c_dev {
141 struct device *dev;
142 void __iomem *base; /* virtual */
143 void __iomem *gsbi; /* virtual */
144 int in_irq;
145 int out_irq;
146 int err_irq;
147 int num_irqs;
148 struct clk *clk;
149 struct clk *pclk;
150 struct i2c_adapter adapter;
151
152 struct i2c_msg *msg;
153 int pos;
154 int cnt;
155 int err;
156 int mode;
157 int clk_ctl;
158 int one_bit_t;
159 int out_fifo_sz;
160 int in_fifo_sz;
161 int out_blk_sz;
162 int in_blk_sz;
163 int wr_sz;
164 struct msm_i2c_platform_data *pdata;
165 int suspended;
166 int clk_state;
167 struct timer_list pwr_timer;
168 struct mutex mlock;
169 void *complete;
170 int i2c_gpios[ARRAY_SIZE(i2c_rsrcs)];
171};
172
173#ifdef DEBUG
174static void
175qup_print_status(struct qup_i2c_dev *dev)
176{
177 uint32_t val;
178 val = readl_relaxed(dev->base+QUP_CONFIG);
179 dev_dbg(dev->dev, "Qup config is :0x%x\n", val);
180 val = readl_relaxed(dev->base+QUP_STATE);
181 dev_dbg(dev->dev, "Qup state is :0x%x\n", val);
182 val = readl_relaxed(dev->base+QUP_IO_MODE);
183 dev_dbg(dev->dev, "Qup mode is :0x%x\n", val);
184}
185#else
186static inline void qup_print_status(struct qup_i2c_dev *dev)
187{
188}
189#endif
190
191static irqreturn_t
192qup_i2c_interrupt(int irq, void *devid)
193{
194 struct qup_i2c_dev *dev = devid;
195 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
196 uint32_t status1 = readl_relaxed(dev->base + QUP_ERROR_FLAGS);
197 uint32_t op_flgs = readl_relaxed(dev->base + QUP_OPERATIONAL);
198 int err = 0;
199
200 if (!dev->msg || !dev->complete) {
201 /* Clear Error interrupt if it's a level triggered interrupt*/
202 if (dev->num_irqs == 1) {
203 writel_relaxed(QUP_RESET_STATE, dev->base+QUP_STATE);
204 /* Ensure that state is written before ISR exits */
205 mb();
206 }
207 return IRQ_HANDLED;
208 }
209
210 if (status & I2C_STATUS_ERROR_MASK) {
211 dev_err(dev->dev, "QUP: I2C status flags :0x%x, irq:%d\n",
212 status, irq);
213 err = status;
214 /* Clear Error interrupt if it's a level triggered interrupt*/
215 if (dev->num_irqs == 1) {
216 writel_relaxed(QUP_RESET_STATE, dev->base+QUP_STATE);
217 /* Ensure that state is written before ISR exits */
218 mb();
219 }
220 goto intr_done;
221 }
222
223 if (status1 & 0x7F) {
224 dev_err(dev->dev, "QUP: QUP status flags :0x%x\n", status1);
225 err = -status1;
226 /* Clear Error interrupt if it's a level triggered interrupt*/
227 if (dev->num_irqs == 1) {
228 writel_relaxed((status1 & QUP_STATUS_ERROR_FLAGS),
229 dev->base + QUP_ERROR_FLAGS);
230 /* Ensure that error flags are cleared before ISR
231 * exits
232 */
233 mb();
234 }
235 goto intr_done;
236 }
237
238 if ((dev->num_irqs == 3) && (dev->msg->flags == I2C_M_RD)
239 && (irq == dev->out_irq))
240 return IRQ_HANDLED;
241 if (op_flgs & QUP_OUT_SVC_FLAG) {
242 writel_relaxed(QUP_OUT_SVC_FLAG, dev->base + QUP_OPERATIONAL);
243 /* Ensure that service flag is acknowledged before ISR exits */
244 mb();
245 }
246 if (dev->msg->flags == I2C_M_RD) {
247 if ((op_flgs & QUP_MX_INPUT_DONE) ||
248 (op_flgs & QUP_IN_SVC_FLAG)) {
249 writel_relaxed(QUP_IN_SVC_FLAG, dev->base
250 + QUP_OPERATIONAL);
251 /* Ensure that service flag is acknowledged before ISR
252 * exits
253 */
254 mb();
255 } else
256 return IRQ_HANDLED;
257 }
258
259intr_done:
260 dev_dbg(dev->dev, "QUP intr= %d, i2c status=0x%x, qup status = 0x%x\n",
261 irq, status, status1);
262 qup_print_status(dev);
263 dev->err = err;
264 complete(dev->complete);
265 return IRQ_HANDLED;
266}
267
Sagar Dharia57ac1ac2011-08-06 15:12:44 -0600268static int
269qup_i2c_poll_state(struct qup_i2c_dev *dev, uint32_t req_state, bool only_valid)
270{
271 uint32_t retries = 0;
272
273 dev_dbg(dev->dev, "Polling for state:0x%x, or valid-only:%d\n",
274 req_state, only_valid);
275
276 while (retries != 2000) {
277 uint32_t status = readl_relaxed(dev->base + QUP_STATE);
278
279 /*
280 * If only valid bit needs to be checked, requested state is
281 * 'don't care'
282 */
283 if (status & QUP_STATE_VALID) {
284 if (only_valid)
285 return 0;
286 else if ((req_state & QUP_I2C_MAST_GEN) &&
287 (status & QUP_I2C_MAST_GEN))
288 return 0;
289 else if ((status & QUP_STATE_MASK) == req_state)
290 return 0;
291 }
292 if (retries++ == 1000)
293 udelay(100);
294 }
295 return -ETIMEDOUT;
296}
297
298static int
299qup_update_state(struct qup_i2c_dev *dev, uint32_t state)
300{
301 if (qup_i2c_poll_state(dev, 0, true) != 0)
302 return -EIO;
303 writel_relaxed(state, dev->base + QUP_STATE);
304 if (qup_i2c_poll_state(dev, state, false) != 0)
305 return -EIO;
306 return 0;
307}
308
Trilok Sonif0274f12011-08-19 12:26:13 +0530309/*
310 * Before calling qup_config_core_on_en(), please make
311 * sure that QuPE core is in RESET state.
Trilok Sonif0274f12011-08-19 12:26:13 +0530312 */
313static void
314qup_config_core_on_en(struct qup_i2c_dev *dev)
315{
316 uint32_t status;
317
Trilok Sonif0274f12011-08-19 12:26:13 +0530318 status = readl_relaxed(dev->base + QUP_CONFIG);
319 status |= BIT(13);
320 writel_relaxed(status, dev->base + QUP_CONFIG);
321 /* making sure that write has really gone through */
322 mb();
323}
324
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325static void
326qup_i2c_pwr_mgmt(struct qup_i2c_dev *dev, unsigned int state)
327{
328 dev->clk_state = state;
329 if (state != 0) {
Sagar Dharia75a57192012-02-12 20:47:32 -0700330 clk_enable(dev->clk);
331 clk_enable(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700332 } else {
Sagar Dharia57ac1ac2011-08-06 15:12:44 -0600333 qup_update_state(dev, QUP_RESET_STATE);
Sagar Dharia75a57192012-02-12 20:47:32 -0700334 clk_disable(dev->clk);
Trilok Sonif0274f12011-08-19 12:26:13 +0530335 qup_config_core_on_en(dev);
Sagar Dharia75a57192012-02-12 20:47:32 -0700336 clk_disable(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337 }
338}
339
340static void
341qup_i2c_pwr_timer(unsigned long data)
342{
343 struct qup_i2c_dev *dev = (struct qup_i2c_dev *) data;
344 dev_dbg(dev->dev, "QUP_Power: Inactivity based power management\n");
345 if (dev->clk_state == 1)
346 qup_i2c_pwr_mgmt(dev, 0);
347}
348
349static int
350qup_i2c_poll_writeready(struct qup_i2c_dev *dev, int rem)
351{
352 uint32_t retries = 0;
353
354 while (retries != 2000) {
355 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
356
357 if (!(status & I2C_STATUS_WR_BUFFER_FULL)) {
358 if (((dev->msg->flags & I2C_M_RD) || (rem == 0)) &&
359 !(status & I2C_STATUS_BUS_ACTIVE))
360 return 0;
361 else if ((dev->msg->flags == 0) && (rem > 0))
362 return 0;
363 else /* 1-bit delay before we check for bus busy */
364 udelay(dev->one_bit_t);
365 }
Harini Jayaramand997b3b2011-10-11 14:25:29 -0600366 if (retries++ == 1000) {
367 /*
368 * Wait for FIFO number of bytes to be absolutely sure
369 * that I2C write state machine is not idle. Each byte
370 * takes 9 clock cycles. (8 bits + 1 ack)
371 */
372 usleep_range((dev->one_bit_t * (dev->out_fifo_sz * 9)),
373 (dev->one_bit_t * (dev->out_fifo_sz * 9)));
374 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700375 }
376 qup_print_status(dev);
377 return -ETIMEDOUT;
378}
379
380static int qup_i2c_poll_clock_ready(struct qup_i2c_dev *dev)
381{
382 uint32_t retries = 0;
383
384 /*
385 * Wait for the clock state to transition to either IDLE or FORCED
386 * LOW. This will usually happen within one cycle of the i2c clock.
387 */
388
389 while (retries++ < QUP_MAX_CLK_STATE_RETRIES) {
390 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
391 uint32_t clk_state = (status >> 13) & 0x7;
392
393 if (clk_state == I2C_CLK_RESET_BUSIDLE_STATE ||
394 clk_state == I2C_CLK_FORCED_LOW_STATE)
395 return 0;
396 /* 1-bit delay before we check again */
397 udelay(dev->one_bit_t);
398 }
399
400 dev_err(dev->dev, "Error waiting for clk ready\n");
401 return -ETIMEDOUT;
402}
403
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700404static inline int qup_i2c_request_gpios(struct qup_i2c_dev *dev)
405{
406 int i;
407 int result = 0;
408
409 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
410 if (dev->i2c_gpios[i] >= 0) {
411 result = gpio_request(dev->i2c_gpios[i], i2c_rsrcs[i]);
412 if (result) {
413 dev_err(dev->dev,
414 "gpio_request for pin %d failed\
415 with error %d\n", dev->i2c_gpios[i],
416 result);
417 goto error;
418 }
419 }
420 }
421 return 0;
422
423error:
424 for (; --i >= 0;) {
425 if (dev->i2c_gpios[i] >= 0)
426 gpio_free(dev->i2c_gpios[i]);
427 }
428 return result;
429}
430
431static inline void qup_i2c_free_gpios(struct qup_i2c_dev *dev)
432{
433 int i;
434
435 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
436 if (dev->i2c_gpios[i] >= 0)
437 gpio_free(dev->i2c_gpios[i]);
438 }
439}
440
441#ifdef DEBUG
442static void qup_verify_fifo(struct qup_i2c_dev *dev, uint32_t val,
443 uint32_t addr, int rdwr)
444{
445 if (rdwr)
446 dev_dbg(dev->dev, "RD:Wrote 0x%x to out_ff:0x%x\n", val, addr);
447 else
448 dev_dbg(dev->dev, "WR:Wrote 0x%x to out_ff:0x%x\n", val, addr);
449}
450#else
451static inline void qup_verify_fifo(struct qup_i2c_dev *dev, uint32_t val,
452 uint32_t addr, int rdwr)
453{
454}
455#endif
456
457static void
458qup_issue_read(struct qup_i2c_dev *dev, struct i2c_msg *msg, int *idx,
459 uint32_t carry_over)
460{
461 uint16_t addr = (msg->addr << 1) | 1;
462 /* QUP limit 256 bytes per read. By HW design, 0 in the 8-bit field
463 * is treated as 256 byte read.
464 */
465 uint16_t rd_len = ((dev->cnt == 256) ? 0 : dev->cnt);
466
467 if (*idx % 4) {
468 writel_relaxed(carry_over | ((QUP_OUT_START | addr) << 16),
469 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx-2)); */
470
471 qup_verify_fifo(dev, carry_over |
472 ((QUP_OUT_START | addr) << 16), (uint32_t)dev->base
473 + QUP_OUT_FIFO_BASE + (*idx - 2), 1);
474 writel_relaxed((QUP_OUT_REC | rd_len),
475 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx+2)); */
476
477 qup_verify_fifo(dev, (QUP_OUT_REC | rd_len),
478 (uint32_t)dev->base + QUP_OUT_FIFO_BASE + (*idx + 2), 1);
479 } else {
480 writel_relaxed(((QUP_OUT_REC | rd_len) << 16)
481 | QUP_OUT_START | addr,
482 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx)); */
483
484 qup_verify_fifo(dev, QUP_OUT_REC << 16 | rd_len << 16 |
485 QUP_OUT_START | addr,
486 (uint32_t)dev->base + QUP_OUT_FIFO_BASE + (*idx), 1);
487 }
488 *idx += 4;
489}
490
491static void
492qup_issue_write(struct qup_i2c_dev *dev, struct i2c_msg *msg, int rem,
493 int *idx, uint32_t *carry_over)
494{
495 int entries = dev->cnt;
496 int empty_sl = dev->wr_sz - ((*idx) >> 1);
497 int i = 0;
498 uint32_t val = 0;
499 uint32_t last_entry = 0;
500 uint16_t addr = msg->addr << 1;
501
502 if (dev->pos == 0) {
503 if (*idx % 4) {
504 writel_relaxed(*carry_over | ((QUP_OUT_START |
505 addr) << 16),
506 dev->base + QUP_OUT_FIFO_BASE);
507
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600508 qup_verify_fifo(dev, *carry_over | QUP_OUT_START << 16 |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 addr << 16, (uint32_t)dev->base +
510 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
511 } else
512 val = QUP_OUT_START | addr;
513 *idx += 2;
514 i++;
515 entries++;
516 } else {
517 /* Avoid setp time issue by adding 1 NOP when number of bytes
518 * are more than FIFO/BLOCK size. setup time issue can't appear
519 * otherwise since next byte to be written will always be ready
520 */
521 val = (QUP_OUT_NOP | 1);
522 *idx += 2;
523 i++;
524 entries++;
525 }
526 if (entries > empty_sl)
527 entries = empty_sl;
528
529 for (; i < (entries - 1); i++) {
530 if (*idx % 4) {
531 writel_relaxed(val | ((QUP_OUT_DATA |
532 msg->buf[dev->pos]) << 16),
533 dev->base + QUP_OUT_FIFO_BASE);
534
535 qup_verify_fifo(dev, val | QUP_OUT_DATA << 16 |
536 msg->buf[dev->pos] << 16, (uint32_t)dev->base +
537 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
538 } else
539 val = QUP_OUT_DATA | msg->buf[dev->pos];
540 (*idx) += 2;
541 dev->pos++;
542 }
543 if (dev->pos < (msg->len - 1))
544 last_entry = QUP_OUT_DATA;
545 else if (rem > 1) /* not last array entry */
546 last_entry = QUP_OUT_DATA;
547 else
548 last_entry = QUP_OUT_STOP;
549 if ((*idx % 4) == 0) {
550 /*
551 * If read-start and read-command end up in different fifos, it
552 * may result in extra-byte being read due to extra-read cycle.
553 * Avoid that by inserting NOP as the last entry of fifo only
554 * if write command(s) leave 1 space in fifo.
555 */
556 if (rem > 1) {
557 struct i2c_msg *next = msg + 1;
Harini Jayaraman24bea432011-10-11 16:06:28 -0600558 if (next->addr == msg->addr && (next->flags & I2C_M_RD)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700559 && *idx == ((dev->wr_sz*2) - 4)) {
560 writel_relaxed(((last_entry |
561 msg->buf[dev->pos]) |
562 ((1 | QUP_OUT_NOP) << 16)), dev->base +
563 QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
564
565 qup_verify_fifo(dev,
566 ((last_entry | msg->buf[dev->pos]) |
567 ((1 | QUP_OUT_NOP) << 16)),
568 (uint32_t)dev->base +
569 QUP_OUT_FIFO_BASE + (*idx), 0);
570 *idx += 2;
571 } else if (next->flags == 0 && dev->pos == msg->len - 1
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600572 && *idx < (dev->wr_sz*2) &&
573 (next->addr != msg->addr)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574 /* Last byte of an intermittent write */
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600575 writel_relaxed((QUP_OUT_STOP |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 msg->buf[dev->pos]),
577 dev->base + QUP_OUT_FIFO_BASE);
578
579 qup_verify_fifo(dev,
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600580 QUP_OUT_STOP | msg->buf[dev->pos],
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 (uint32_t)dev->base +
582 QUP_OUT_FIFO_BASE + (*idx), 0);
583 *idx += 2;
584 } else
585 *carry_over = (last_entry | msg->buf[dev->pos]);
586 } else {
587 writel_relaxed((last_entry | msg->buf[dev->pos]),
588 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
589
590 qup_verify_fifo(dev, last_entry | msg->buf[dev->pos],
591 (uint32_t)dev->base + QUP_OUT_FIFO_BASE +
592 (*idx), 0);
593 }
594 } else {
595 writel_relaxed(val | ((last_entry | msg->buf[dev->pos]) << 16),
596 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
597
598 qup_verify_fifo(dev, val | (last_entry << 16) |
599 (msg->buf[dev->pos] << 16), (uint32_t)dev->base +
600 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
601 }
602
603 *idx += 2;
604 dev->pos++;
605 dev->cnt = msg->len - dev->pos;
606}
607
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700608static void
609qup_set_read_mode(struct qup_i2c_dev *dev, int rd_len)
610{
611 uint32_t wr_mode = (dev->wr_sz < dev->out_fifo_sz) ?
612 QUP_WR_BLK_MODE : 0;
613 if (rd_len > 256) {
614 dev_dbg(dev->dev, "HW limit: Breaking reads in chunk of 256\n");
615 rd_len = 256;
616 }
617 if (rd_len <= dev->in_fifo_sz) {
618 writel_relaxed(wr_mode | QUP_PACK_EN | QUP_UNPACK_EN,
619 dev->base + QUP_IO_MODE);
620 writel_relaxed(rd_len, dev->base + QUP_MX_READ_CNT);
621 } else {
622 writel_relaxed(wr_mode | QUP_RD_BLK_MODE |
623 QUP_PACK_EN | QUP_UNPACK_EN, dev->base + QUP_IO_MODE);
624 writel_relaxed(rd_len, dev->base + QUP_MX_INPUT_CNT);
625 }
626}
627
628static int
629qup_set_wr_mode(struct qup_i2c_dev *dev, int rem)
630{
631 int total_len = 0;
632 int ret = 0;
Kenneth Heitke6a852e92011-10-20 17:56:03 -0600633 int len = dev->msg->len;
634 struct i2c_msg *next = NULL;
635 if (rem > 1)
636 next = dev->msg + 1;
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600637 while (rem > 1 && next->flags == 0 && (next->addr == dev->msg->addr)) {
Kenneth Heitke6a852e92011-10-20 17:56:03 -0600638 len += next->len + 1;
639 next = next + 1;
640 rem--;
641 }
642 if (len >= (dev->out_fifo_sz - 1)) {
643 total_len = len + 1 + (len/(dev->out_blk_sz-1));
644
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 writel_relaxed(QUP_WR_BLK_MODE | QUP_PACK_EN | QUP_UNPACK_EN,
646 dev->base + QUP_IO_MODE);
647 dev->wr_sz = dev->out_blk_sz;
648 } else
649 writel_relaxed(QUP_PACK_EN | QUP_UNPACK_EN,
650 dev->base + QUP_IO_MODE);
651
652 if (rem > 1) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700653 if (next->addr == dev->msg->addr &&
654 next->flags == I2C_M_RD) {
655 qup_set_read_mode(dev, next->len);
656 /* make sure read start & read command are in 1 blk */
657 if ((total_len % dev->out_blk_sz) ==
658 (dev->out_blk_sz - 1))
659 total_len += 3;
660 else
661 total_len += 2;
662 }
663 }
664 /* WRITE COUNT register valid/used only in block mode */
665 if (dev->wr_sz == dev->out_blk_sz)
666 writel_relaxed(total_len, dev->base + QUP_MX_WR_CNT);
667 return ret;
668}
669
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700670
671static void qup_i2c_recover_bus_busy(struct qup_i2c_dev *dev)
672{
673 int i;
674 int gpio_clk;
675 int gpio_dat;
676 bool gpio_clk_status = false;
677 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
678 struct gpiomux_setting old_gpio_setting;
679
680 if (dev->pdata->msm_i2c_config_gpio)
681 return;
682
683 if (!(status & (I2C_STATUS_BUS_ACTIVE)) ||
684 (status & (I2C_STATUS_BUS_MASTER)))
685 return;
686
687 gpio_clk = dev->i2c_gpios[0];
688 gpio_dat = dev->i2c_gpios[1];
689
690 if ((gpio_clk == -1) && (gpio_dat == -1)) {
691 dev_err(dev->dev, "Recovery failed due to undefined GPIO's\n");
692 return;
693 }
694
695 disable_irq(dev->err_irq);
696 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
697 if (msm_gpiomux_write(dev->i2c_gpios[i], GPIOMUX_ACTIVE,
698 &recovery_config, &old_gpio_setting)) {
699 dev_err(dev->dev, "GPIO pins have no active setting\n");
700 goto recovery_end;
701 }
702 }
703
704 dev_warn(dev->dev, "i2c_scl: %d, i2c_sda: %d\n",
705 gpio_get_value(gpio_clk), gpio_get_value(gpio_dat));
706
707 for (i = 0; i < 9; i++) {
708 if (gpio_get_value(gpio_dat) && gpio_clk_status)
709 break;
710 gpio_direction_output(gpio_clk, 0);
711 udelay(5);
712 gpio_direction_output(gpio_dat, 0);
713 udelay(5);
714 gpio_direction_input(gpio_clk);
715 udelay(5);
716 if (!gpio_get_value(gpio_clk))
717 udelay(20);
718 if (!gpio_get_value(gpio_clk))
719 usleep_range(10000, 10000);
720 gpio_clk_status = gpio_get_value(gpio_clk);
721 gpio_direction_input(gpio_dat);
722 udelay(5);
723 }
724
725 /* Configure ALT funciton to QUP I2C*/
726 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
727 msm_gpiomux_write(dev->i2c_gpios[i], GPIOMUX_ACTIVE,
728 &old_gpio_setting, NULL);
729 }
730
731 udelay(10);
732
733 status = readl_relaxed(dev->base + QUP_I2C_STATUS);
734 if (!(status & I2C_STATUS_BUS_ACTIVE)) {
735 dev_info(dev->dev, "Bus busy cleared after %d clock cycles, "
736 "status %x\n",
737 i, status);
738 goto recovery_end;
739 }
740
741 dev_warn(dev->dev, "Bus still busy, status %x\n", status);
742
743recovery_end:
744 enable_irq(dev->err_irq);
745}
746
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747static int
748qup_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
749{
750 DECLARE_COMPLETION_ONSTACK(complete);
751 struct qup_i2c_dev *dev = i2c_get_adapdata(adap);
752 int ret;
753 int rem = num;
754 long timeout;
755 int err;
756
757 del_timer_sync(&dev->pwr_timer);
758 mutex_lock(&dev->mlock);
759
760 if (dev->suspended) {
761 mutex_unlock(&dev->mlock);
762 return -EIO;
763 }
764
Harini Jayaramand59ee0a2012-04-06 10:43:44 -0600765 if (dev->clk_state == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766 qup_i2c_pwr_mgmt(dev, 1);
Harini Jayaramand59ee0a2012-04-06 10:43:44 -0600767
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700768 /* Initialize QUP registers during first transfer */
769 if (dev->clk_ctl == 0) {
770 int fs_div;
771 int hs_div;
772 uint32_t fifo_reg;
773
774 if (dev->gsbi) {
775 writel_relaxed(0x2 << 4, dev->gsbi);
776 /* GSBI memory is not in the same 1K region as other
777 * QUP registers. mb() here ensures that the GSBI
778 * register is updated in correct order and that the
779 * write has gone through before programming QUP core
780 * registers
781 */
782 mb();
783 }
784
785 fs_div = ((dev->pdata->src_clk_rate
786 / dev->pdata->clk_freq) / 2) - 3;
787 hs_div = 3;
788 dev->clk_ctl = ((hs_div & 0x7) << 8) | (fs_div & 0xff);
789 fifo_reg = readl_relaxed(dev->base + QUP_IO_MODE);
790 if (fifo_reg & 0x3)
791 dev->out_blk_sz = (fifo_reg & 0x3) * 16;
792 else
793 dev->out_blk_sz = 16;
794 if (fifo_reg & 0x60)
795 dev->in_blk_sz = ((fifo_reg & 0x60) >> 5) * 16;
796 else
797 dev->in_blk_sz = 16;
798 /*
799 * The block/fifo size w.r.t. 'actual data' is 1/2 due to 'tag'
800 * associated with each byte written/received
801 */
802 dev->out_blk_sz /= 2;
803 dev->in_blk_sz /= 2;
804 dev->out_fifo_sz = dev->out_blk_sz *
805 (2 << ((fifo_reg & 0x1C) >> 2));
806 dev->in_fifo_sz = dev->in_blk_sz *
807 (2 << ((fifo_reg & 0x380) >> 7));
808 dev_dbg(dev->dev, "QUP IN:bl:%d, ff:%d, OUT:bl:%d, ff:%d\n",
809 dev->in_blk_sz, dev->in_fifo_sz,
810 dev->out_blk_sz, dev->out_fifo_sz);
811 }
812
813 writel_relaxed(1, dev->base + QUP_SW_RESET);
Sagar Dharia518e2302011-08-05 11:03:03 -0600814 ret = qup_i2c_poll_state(dev, QUP_RESET_STATE, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815 if (ret) {
816 dev_err(dev->dev, "QUP Busy:Trying to recover\n");
817 goto out_err;
818 }
819
820 if (dev->num_irqs == 3) {
821 enable_irq(dev->in_irq);
822 enable_irq(dev->out_irq);
823 }
824 enable_irq(dev->err_irq);
825
826 /* Initialize QUP registers */
827 writel_relaxed(0, dev->base + QUP_CONFIG);
828 writel_relaxed(QUP_OPERATIONAL_RESET, dev->base + QUP_OPERATIONAL);
829 writel_relaxed(QUP_STATUS_ERROR_FLAGS, dev->base + QUP_ERROR_FLAGS_EN);
830
831 writel_relaxed(I2C_MINI_CORE | I2C_N_VAL, dev->base + QUP_CONFIG);
832
833 /* Initialize I2C mini core registers */
834 writel_relaxed(0, dev->base + QUP_I2C_CLK_CTL);
835 writel_relaxed(QUP_I2C_STATUS_RESET, dev->base + QUP_I2C_STATUS);
836
837 while (rem) {
838 bool filled = false;
839
840 dev->cnt = msgs->len - dev->pos;
841 dev->msg = msgs;
842
843 dev->wr_sz = dev->out_fifo_sz;
844 dev->err = 0;
845 dev->complete = &complete;
846
Sagar Dharia518e2302011-08-05 11:03:03 -0600847 if (qup_i2c_poll_state(dev, QUP_I2C_MAST_GEN, false) != 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700848 ret = -EIO;
849 goto out_err;
850 }
851
852 qup_print_status(dev);
853 /* HW limits Read upto 256 bytes in 1 read without stop */
854 if (dev->msg->flags & I2C_M_RD) {
855 qup_set_read_mode(dev, dev->cnt);
856 if (dev->cnt > 256)
857 dev->cnt = 256;
858 } else {
859 ret = qup_set_wr_mode(dev, rem);
860 if (ret != 0)
861 goto out_err;
862 /* Don't fill block till we get interrupt */
863 if (dev->wr_sz == dev->out_blk_sz)
864 filled = true;
865 }
866
867 err = qup_update_state(dev, QUP_RUN_STATE);
868 if (err < 0) {
869 ret = err;
870 goto out_err;
871 }
872
873 qup_print_status(dev);
874 writel_relaxed(dev->clk_ctl, dev->base + QUP_I2C_CLK_CTL);
875 /* CLK_CTL register is not in the same 1K region as other QUP
876 * registers. Ensure that clock control is written before
877 * programming other QUP registers
878 */
879 mb();
880
881 do {
882 int idx = 0;
883 uint32_t carry_over = 0;
884
885 /* Transition to PAUSE state only possible from RUN */
886 err = qup_update_state(dev, QUP_PAUSE_STATE);
887 if (err < 0) {
888 ret = err;
889 goto out_err;
890 }
891
892 qup_print_status(dev);
893 /* This operation is Write, check the next operation
894 * and decide mode
895 */
896 while (filled == false) {
897 if ((msgs->flags & I2C_M_RD))
898 qup_issue_read(dev, msgs, &idx,
899 carry_over);
900 else if (!(msgs->flags & I2C_M_RD))
901 qup_issue_write(dev, msgs, rem, &idx,
902 &carry_over);
903 if (idx >= (dev->wr_sz << 1))
904 filled = true;
905 /* Start new message */
906 if (filled == false) {
907 if (msgs->flags & I2C_M_RD)
908 filled = true;
909 else if (rem > 1) {
910 /* Only combine operations with
911 * same address
912 */
913 struct i2c_msg *next = msgs + 1;
914 if (next->addr != msgs->addr)
915 filled = true;
916 else {
917 rem--;
918 msgs++;
919 dev->msg = msgs;
920 dev->pos = 0;
921 dev->cnt = msgs->len;
922 if (msgs->len > 256)
923 dev->cnt = 256;
924 }
925 } else
926 filled = true;
927 }
928 }
929 err = qup_update_state(dev, QUP_RUN_STATE);
930 if (err < 0) {
931 ret = err;
932 goto out_err;
933 }
934 dev_dbg(dev->dev, "idx:%d, rem:%d, num:%d, mode:%d\n",
935 idx, rem, num, dev->mode);
936
937 qup_print_status(dev);
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700938 timeout = wait_for_completion_timeout(&complete,
939 msecs_to_jiffies(dev->out_fifo_sz));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700940 if (!timeout) {
941 uint32_t istatus = readl_relaxed(dev->base +
942 QUP_I2C_STATUS);
943 uint32_t qstatus = readl_relaxed(dev->base +
944 QUP_ERROR_FLAGS);
945 uint32_t op_flgs = readl_relaxed(dev->base +
946 QUP_OPERATIONAL);
947
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700948 /*
949 * Dont wait for 1 sec if i2c sees the bus
950 * active and controller is not master.
951 * A slave has pulled line low. Try to recover
952 */
953 if (!(istatus & I2C_STATUS_BUS_ACTIVE) ||
954 (istatus & I2C_STATUS_BUS_MASTER)) {
955 timeout =
956 wait_for_completion_timeout(&complete,
957 HZ);
958 if (timeout)
959 goto timeout_err;
960 }
961 qup_i2c_recover_bus_busy(dev);
962 dev_err(dev->dev,
963 "Transaction timed out, SL-AD = 0x%x\n",
964 dev->msg->addr);
965
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700966 dev_err(dev->dev, "I2C Status: %x\n", istatus);
967 dev_err(dev->dev, "QUP Status: %x\n", qstatus);
968 dev_err(dev->dev, "OP Flags: %x\n", op_flgs);
969 writel_relaxed(1, dev->base + QUP_SW_RESET);
970 /* Make sure that the write has gone through
971 * before returning from the function
972 */
973 mb();
974 ret = -ETIMEDOUT;
975 goto out_err;
976 }
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700977timeout_err:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978 if (dev->err) {
979 if (dev->err > 0 &&
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700980 dev->err & QUP_I2C_NACK_FLAG) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700981 dev_err(dev->dev,
982 "I2C slave addr:0x%x not connected\n",
983 dev->msg->addr);
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700984 dev->err = ENOTCONN;
985 } else if (dev->err < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 dev_err(dev->dev,
987 "QUP data xfer error %d\n", dev->err);
988 ret = dev->err;
989 goto out_err;
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700990 } else if (dev->err > 0) {
991 /*
992 * ISR returns +ve error if error code
993 * is I2C related, e.g. unexpected start
994 * So you may call recover-bus-busy when
995 * this error happens
996 */
997 qup_i2c_recover_bus_busy(dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700998 }
999 ret = -dev->err;
1000 goto out_err;
1001 }
1002 if (dev->msg->flags & I2C_M_RD) {
1003 int i;
1004 uint32_t dval = 0;
1005 for (i = 0; dev->pos < dev->msg->len; i++,
1006 dev->pos++) {
1007 uint32_t rd_status =
1008 readl_relaxed(dev->base
1009 + QUP_OPERATIONAL);
1010 if (i % 2 == 0) {
1011 if ((rd_status &
1012 QUP_IN_NOT_EMPTY) == 0)
1013 break;
1014 dval = readl_relaxed(dev->base +
1015 QUP_IN_FIFO_BASE);
1016 dev->msg->buf[dev->pos] =
1017 dval & 0xFF;
1018 } else
1019 dev->msg->buf[dev->pos] =
1020 ((dval & 0xFF0000) >>
1021 16);
1022 }
1023 dev->cnt -= i;
1024 } else
1025 filled = false; /* refill output FIFO */
1026 dev_dbg(dev->dev, "pos:%d, len:%d, cnt:%d\n",
1027 dev->pos, msgs->len, dev->cnt);
1028 } while (dev->cnt > 0);
1029 if (dev->cnt == 0) {
1030 if (msgs->len == dev->pos) {
1031 rem--;
1032 msgs++;
1033 dev->pos = 0;
1034 }
1035 if (rem) {
1036 err = qup_i2c_poll_clock_ready(dev);
1037 if (err < 0) {
1038 ret = err;
1039 goto out_err;
1040 }
1041 err = qup_update_state(dev, QUP_RESET_STATE);
1042 if (err < 0) {
1043 ret = err;
1044 goto out_err;
1045 }
1046 }
1047 }
1048 /* Wait for I2C bus to be idle */
1049 ret = qup_i2c_poll_writeready(dev, rem);
1050 if (ret) {
1051 dev_err(dev->dev,
1052 "Error waiting for write ready\n");
1053 goto out_err;
1054 }
1055 }
1056
1057 ret = num;
1058 out_err:
1059 disable_irq(dev->err_irq);
1060 if (dev->num_irqs == 3) {
1061 disable_irq(dev->in_irq);
1062 disable_irq(dev->out_irq);
1063 }
1064 dev->complete = NULL;
1065 dev->msg = NULL;
1066 dev->pos = 0;
1067 dev->err = 0;
1068 dev->cnt = 0;
1069 dev->pwr_timer.expires = jiffies + 3*HZ;
1070 add_timer(&dev->pwr_timer);
1071 mutex_unlock(&dev->mlock);
1072 return ret;
1073}
1074
1075static u32
1076qup_i2c_func(struct i2c_adapter *adap)
1077{
1078 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
1079}
1080
1081static const struct i2c_algorithm qup_i2c_algo = {
1082 .master_xfer = qup_i2c_xfer,
1083 .functionality = qup_i2c_func,
1084};
1085
1086static int __devinit
1087qup_i2c_probe(struct platform_device *pdev)
1088{
1089 struct qup_i2c_dev *dev;
1090 struct resource *qup_mem, *gsbi_mem, *qup_io, *gsbi_io, *res;
1091 struct resource *in_irq, *out_irq, *err_irq;
1092 struct clk *clk, *pclk;
1093 int ret = 0;
1094 int i;
1095 struct msm_i2c_platform_data *pdata;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001096
1097 gsbi_mem = NULL;
1098 dev_dbg(&pdev->dev, "qup_i2c_probe\n");
1099
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001100 if (pdev->dev.of_node) {
1101 struct device_node *node = pdev->dev.of_node;
1102 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
1103 if (!pdata)
1104 return -ENOMEM;
1105 ret = of_property_read_u32(node, "qcom,i2c-bus-freq",
1106 &pdata->clk_freq);
1107 if (ret)
1108 goto get_res_failed;
1109 ret = of_property_read_u32(node, "cell-index", &pdev->id);
1110 if (ret)
1111 goto get_res_failed;
1112 /* Optional property */
1113 of_property_read_u32(node, "qcom,i2c-src-freq",
1114 &pdata->src_clk_rate);
1115 } else
1116 pdata = pdev->dev.platform_data;
1117
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118 if (!pdata) {
1119 dev_err(&pdev->dev, "platform data not initialized\n");
1120 return -ENOSYS;
1121 }
1122 qup_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1123 "qup_phys_addr");
1124 if (!qup_mem) {
1125 dev_err(&pdev->dev, "no qup mem resource?\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001126 ret = -ENODEV;
1127 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001128 }
1129
1130 /*
1131 * We only have 1 interrupt for new hardware targets and in_irq,
1132 * out_irq will be NULL for those platforms
1133 */
1134 in_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1135 "qup_in_intr");
1136
1137 out_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1138 "qup_out_intr");
1139
1140 err_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1141 "qup_err_intr");
1142 if (!err_irq) {
1143 dev_err(&pdev->dev, "no error irq resource?\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001144 ret = -ENODEV;
1145 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001146 }
1147
1148 qup_io = request_mem_region(qup_mem->start, resource_size(qup_mem),
1149 pdev->name);
1150 if (!qup_io) {
1151 dev_err(&pdev->dev, "QUP region already claimed\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001152 ret = -EBUSY;
1153 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154 }
1155 if (!pdata->use_gsbi_shared_mode) {
1156 gsbi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1157 "gsbi_qup_i2c_addr");
1158 if (!gsbi_mem) {
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001159 dev_dbg(&pdev->dev, "Assume BLSP\n");
1160 /*
1161 * BLSP core does not need protocol programming so this
1162 * resource is not expected
1163 */
1164 goto blsp_core_init;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001165 }
1166 gsbi_io = request_mem_region(gsbi_mem->start,
1167 resource_size(gsbi_mem),
1168 pdev->name);
1169 if (!gsbi_io) {
1170 dev_err(&pdev->dev, "GSBI region already claimed\n");
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001171 ret = -EBUSY;
1172 goto err_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001173 }
1174 }
1175
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001176blsp_core_init:
Matt Wagantallac294852011-08-17 15:44:58 -07001177 clk = clk_get(&pdev->dev, "core_clk");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001178 if (IS_ERR(clk)) {
Matt Wagantallac294852011-08-17 15:44:58 -07001179 dev_err(&pdev->dev, "Could not get core_clk\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 ret = PTR_ERR(clk);
1181 goto err_clk_get_failed;
1182 }
1183
Matt Wagantallac294852011-08-17 15:44:58 -07001184 pclk = clk_get(&pdev->dev, "iface_clk");
1185 if (IS_ERR(pclk)) {
1186 dev_err(&pdev->dev, "Could not get iface_clk\n");
1187 ret = PTR_ERR(pclk);
1188 clk_put(clk);
1189 goto err_clk_get_failed;
1190 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001192 /* We support frequencies upto FAST Mode(400KHz) */
1193 if (pdata->clk_freq <= 0 ||
1194 pdata->clk_freq > 400000) {
1195 dev_err(&pdev->dev, "clock frequency not supported\n");
1196 ret = -EIO;
1197 goto err_config_failed;
1198 }
1199
1200 dev = kzalloc(sizeof(struct qup_i2c_dev), GFP_KERNEL);
1201 if (!dev) {
1202 ret = -ENOMEM;
1203 goto err_alloc_dev_failed;
1204 }
1205
1206 dev->dev = &pdev->dev;
1207 if (in_irq)
1208 dev->in_irq = in_irq->start;
1209 if (out_irq)
1210 dev->out_irq = out_irq->start;
1211 dev->err_irq = err_irq->start;
1212 if (in_irq && out_irq)
1213 dev->num_irqs = 3;
1214 else
1215 dev->num_irqs = 1;
1216 dev->clk = clk;
1217 dev->pclk = pclk;
1218 dev->base = ioremap(qup_mem->start, resource_size(qup_mem));
1219 if (!dev->base) {
1220 ret = -ENOMEM;
1221 goto err_ioremap_failed;
1222 }
1223
1224 /* Configure GSBI block to use I2C functionality */
1225 if (gsbi_mem) {
1226 dev->gsbi = ioremap(gsbi_mem->start, resource_size(gsbi_mem));
1227 if (!dev->gsbi) {
1228 ret = -ENOMEM;
1229 goto err_gsbi_failed;
1230 }
1231 }
1232
1233 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
1234 res = platform_get_resource_byname(pdev, IORESOURCE_IO,
1235 i2c_rsrcs[i]);
1236 dev->i2c_gpios[i] = res ? res->start : -1;
1237 }
1238
1239 ret = qup_i2c_request_gpios(dev);
1240 if (ret)
1241 goto err_request_gpio_failed;
1242
1243 platform_set_drvdata(pdev, dev);
1244
Harini Jayaramand997b3b2011-10-11 14:25:29 -06001245 dev->one_bit_t = (USEC_PER_SEC/pdata->clk_freq) + 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246 dev->pdata = pdata;
1247 dev->clk_ctl = 0;
1248 dev->pos = 0;
1249
1250 /*
Harini Jayaraman65c6cbe2012-03-27 17:06:32 -06001251 * If bootloaders leave a pending interrupt on certain GSBI's,
1252 * then we reset the core before registering for interrupts.
1253 */
Harini Jayaramand59ee0a2012-04-06 10:43:44 -06001254
1255 if (dev->pdata->src_clk_rate > 0)
1256 clk_set_rate(dev->clk, dev->pdata->src_clk_rate);
1257 else
1258 dev->pdata->src_clk_rate = 19200000;
1259
Harini Jayaraman65c6cbe2012-03-27 17:06:32 -06001260 clk_prepare_enable(dev->clk);
1261 clk_prepare_enable(dev->pclk);
1262 writel_relaxed(1, dev->base + QUP_SW_RESET);
1263 if (qup_i2c_poll_state(dev, 0, true) != 0)
1264 goto err_reset_failed;
1265 clk_disable_unprepare(dev->clk);
1266 clk_disable_unprepare(dev->pclk);
1267
1268 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269 * We use num_irqs to also indicate if we got 3 interrupts or just 1.
1270 * If we have just 1, we use err_irq as the general purpose irq
1271 * and handle the changes in ISR accordingly
1272 * Per Hardware guidelines, if we have 3 interrupts, they are always
1273 * edge triggering, and if we have 1, it's always level-triggering
1274 */
1275 if (dev->num_irqs == 3) {
1276 ret = request_irq(dev->in_irq, qup_i2c_interrupt,
1277 IRQF_TRIGGER_RISING, "qup_in_intr", dev);
1278 if (ret) {
1279 dev_err(&pdev->dev, "request_in_irq failed\n");
1280 goto err_request_irq_failed;
1281 }
1282 /*
1283 * We assume out_irq exists if in_irq does since platform
1284 * configuration either has 3 interrupts assigned to QUP or 1
1285 */
1286 ret = request_irq(dev->out_irq, qup_i2c_interrupt,
1287 IRQF_TRIGGER_RISING, "qup_out_intr", dev);
1288 if (ret) {
1289 dev_err(&pdev->dev, "request_out_irq failed\n");
1290 free_irq(dev->in_irq, dev);
1291 goto err_request_irq_failed;
1292 }
1293 ret = request_irq(dev->err_irq, qup_i2c_interrupt,
1294 IRQF_TRIGGER_RISING, "qup_err_intr", dev);
1295 if (ret) {
1296 dev_err(&pdev->dev, "request_err_irq failed\n");
1297 free_irq(dev->out_irq, dev);
1298 free_irq(dev->in_irq, dev);
1299 goto err_request_irq_failed;
1300 }
1301 } else {
1302 ret = request_irq(dev->err_irq, qup_i2c_interrupt,
1303 IRQF_TRIGGER_HIGH, "qup_err_intr", dev);
1304 if (ret) {
1305 dev_err(&pdev->dev, "request_err_irq failed\n");
1306 goto err_request_irq_failed;
1307 }
1308 }
1309 disable_irq(dev->err_irq);
1310 if (dev->num_irqs == 3) {
1311 disable_irq(dev->in_irq);
1312 disable_irq(dev->out_irq);
1313 }
1314 i2c_set_adapdata(&dev->adapter, dev);
1315 dev->adapter.algo = &qup_i2c_algo;
1316 strlcpy(dev->adapter.name,
1317 "QUP I2C adapter",
1318 sizeof(dev->adapter.name));
1319 dev->adapter.nr = pdev->id;
Harini Jayaramance67cf82011-08-05 09:26:06 -06001320 if (pdata->msm_i2c_config_gpio)
1321 pdata->msm_i2c_config_gpio(dev->adapter.nr, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001322
1323 dev->suspended = 0;
1324 mutex_init(&dev->mlock);
1325 dev->clk_state = 0;
Sagar Dharia75a57192012-02-12 20:47:32 -07001326 clk_prepare(dev->clk);
1327 clk_prepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 setup_timer(&dev->pwr_timer, qup_i2c_pwr_timer, (unsigned long) dev);
1329
1330 pm_runtime_set_active(&pdev->dev);
1331 pm_runtime_enable(&pdev->dev);
1332
1333 ret = i2c_add_numbered_adapter(&dev->adapter);
1334 if (ret) {
1335 dev_err(&pdev->dev, "i2c_add_adapter failed\n");
1336 if (dev->num_irqs == 3) {
1337 free_irq(dev->out_irq, dev);
1338 free_irq(dev->in_irq, dev);
1339 }
1340 free_irq(dev->err_irq, dev);
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001341 } else {
1342 if (dev->dev->of_node)
1343 of_i2c_register_devices(&dev->adapter);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001344 return 0;
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001345 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001346
1347
1348err_request_irq_failed:
1349 qup_i2c_free_gpios(dev);
1350 if (dev->gsbi)
1351 iounmap(dev->gsbi);
Harini Jayaraman65c6cbe2012-03-27 17:06:32 -06001352err_reset_failed:
1353 clk_disable_unprepare(dev->clk);
1354 clk_disable_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001355err_request_gpio_failed:
1356err_gsbi_failed:
1357 iounmap(dev->base);
1358err_ioremap_failed:
1359 kfree(dev);
1360err_alloc_dev_failed:
1361err_config_failed:
1362 clk_put(clk);
Matt Wagantallac294852011-08-17 15:44:58 -07001363 clk_put(pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001364err_clk_get_failed:
1365 if (gsbi_mem)
1366 release_mem_region(gsbi_mem->start, resource_size(gsbi_mem));
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001367err_res_failed:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001368 release_mem_region(qup_mem->start, resource_size(qup_mem));
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001369get_res_failed:
1370 if (pdev->dev.of_node)
1371 kfree(pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 return ret;
1373}
1374
1375static int __devexit
1376qup_i2c_remove(struct platform_device *pdev)
1377{
1378 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1379 struct resource *qup_mem, *gsbi_mem;
1380
1381 /* Grab mutex to ensure ongoing transaction is over */
1382 mutex_lock(&dev->mlock);
1383 dev->suspended = 1;
1384 mutex_unlock(&dev->mlock);
1385 mutex_destroy(&dev->mlock);
1386 del_timer_sync(&dev->pwr_timer);
1387 if (dev->clk_state != 0)
1388 qup_i2c_pwr_mgmt(dev, 0);
1389 platform_set_drvdata(pdev, NULL);
1390 if (dev->num_irqs == 3) {
1391 free_irq(dev->out_irq, dev);
1392 free_irq(dev->in_irq, dev);
1393 }
1394 free_irq(dev->err_irq, dev);
1395 i2c_del_adapter(&dev->adapter);
Sagar Dharia75a57192012-02-12 20:47:32 -07001396 clk_unprepare(dev->clk);
1397 clk_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 clk_put(dev->clk);
Matt Wagantallac294852011-08-17 15:44:58 -07001399 clk_put(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 qup_i2c_free_gpios(dev);
1401 if (dev->gsbi)
1402 iounmap(dev->gsbi);
1403 iounmap(dev->base);
1404
1405 pm_runtime_disable(&pdev->dev);
1406
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 if (!(dev->pdata->use_gsbi_shared_mode)) {
1408 gsbi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1409 "gsbi_qup_i2c_addr");
1410 release_mem_region(gsbi_mem->start, resource_size(gsbi_mem));
1411 }
1412 qup_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1413 "qup_phys_addr");
1414 release_mem_region(qup_mem->start, resource_size(qup_mem));
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001415 if (dev->dev->of_node)
1416 kfree(dev->pdata);
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001417 kfree(dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 return 0;
1419}
1420
1421#ifdef CONFIG_PM
1422static int qup_i2c_suspend(struct device *device)
1423{
1424 struct platform_device *pdev = to_platform_device(device);
1425 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1426
1427 /* Grab mutex to ensure ongoing transaction is over */
1428 mutex_lock(&dev->mlock);
1429 dev->suspended = 1;
1430 mutex_unlock(&dev->mlock);
1431 del_timer_sync(&dev->pwr_timer);
1432 if (dev->clk_state != 0)
1433 qup_i2c_pwr_mgmt(dev, 0);
Sagar Dharia75a57192012-02-12 20:47:32 -07001434 clk_unprepare(dev->clk);
1435 clk_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001436 qup_i2c_free_gpios(dev);
1437 return 0;
1438}
1439
1440static int qup_i2c_resume(struct device *device)
1441{
1442 struct platform_device *pdev = to_platform_device(device);
1443 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1444 BUG_ON(qup_i2c_request_gpios(dev) != 0);
Sagar Dharia75a57192012-02-12 20:47:32 -07001445 clk_prepare(dev->clk);
1446 clk_prepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001447 dev->suspended = 0;
1448 return 0;
1449}
1450#endif /* CONFIG_PM */
1451
1452#ifdef CONFIG_PM_RUNTIME
1453static int i2c_qup_runtime_idle(struct device *dev)
1454{
1455 dev_dbg(dev, "pm_runtime: idle...\n");
1456 return 0;
1457}
1458
1459static int i2c_qup_runtime_suspend(struct device *dev)
1460{
1461 dev_dbg(dev, "pm_runtime: suspending...\n");
1462 return 0;
1463}
1464
1465static int i2c_qup_runtime_resume(struct device *dev)
1466{
1467 dev_dbg(dev, "pm_runtime: resuming...\n");
1468 return 0;
1469}
1470#endif
1471
1472static const struct dev_pm_ops i2c_qup_dev_pm_ops = {
1473 SET_SYSTEM_SLEEP_PM_OPS(
1474 qup_i2c_suspend,
1475 qup_i2c_resume
1476 )
1477 SET_RUNTIME_PM_OPS(
1478 i2c_qup_runtime_suspend,
1479 i2c_qup_runtime_resume,
1480 i2c_qup_runtime_idle
1481 )
1482};
1483
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001484static struct of_device_id i2c_qup_dt_match[] = {
1485 {
1486 .compatible = "qcom,i2c-qup",
1487 },
1488 {}
1489};
1490
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491static struct platform_driver qup_i2c_driver = {
1492 .probe = qup_i2c_probe,
1493 .remove = __devexit_p(qup_i2c_remove),
1494 .driver = {
1495 .name = "qup_i2c",
1496 .owner = THIS_MODULE,
1497 .pm = &i2c_qup_dev_pm_ops,
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001498 .of_match_table = i2c_qup_dt_match,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 },
1500};
1501
1502/* QUP may be needed to bring up other drivers */
1503static int __init
1504qup_i2c_init_driver(void)
1505{
1506 return platform_driver_register(&qup_i2c_driver);
1507}
1508arch_initcall(qup_i2c_init_driver);
1509
1510static void __exit qup_i2c_exit_driver(void)
1511{
1512 platform_driver_unregister(&qup_i2c_driver);
1513}
1514module_exit(qup_i2c_exit_driver);
1515