blob: 1f71ebb6c12cc649a7243d07780ddb962bb20ae7 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
30#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053031#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070032#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070033#include "clockdomain.h"
Kevin Hilman0f724ed2008-10-28 17:32:11 -070034#include <plat/serial.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053035
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060037#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010038#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070039
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053040#ifdef CONFIG_CPU_IDLE
41
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080042/*
43 * The latencies/thresholds for various C states have
44 * to be configured from the respective board files.
45 * These are some default values (which might not provide
46 * the best power savings) used on boards which do not
47 * pass these details from the board file.
48 */
49static struct cpuidle_params cpuidle_params_table[] = {
50 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020051 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080052 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020053 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080054 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020055 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080056 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020057 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080058 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020059 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080060 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020061 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080062 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020063 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080064};
Jean Pihetbadc3032011-05-09 12:02:14 +020065#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
66
67/* Mach specific information to be recorded in the C-state driver_data */
68struct omap3_idle_statedata {
69 u32 mpu_state;
70 u32 core_state;
71 u8 valid;
72};
73struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
74
75struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080076
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020077static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
78 struct clockdomain *clkdm)
79{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070080 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020081 return 0;
82}
83
84static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
85 struct clockdomain *clkdm)
86{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070087 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020088 return 0;
89}
90
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053091/**
92 * omap3_enter_idle - Programs OMAP3 to enter the specified state
93 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053094 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +053095 * @index: the index of state to be entered
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053096 *
97 * Called from the CPUidle framework to program the device to the
98 * specified target state selected by the governor.
99 */
100static int omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530101 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530102 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530103{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530104 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +0530105 cpuidle_get_statedata(&dev->states_usage[index]);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530106 struct timespec ts_preidle, ts_postidle, ts_idle;
Kevin Hilmanc98e2232008-10-28 17:30:07 -0700107 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530108 int idle_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530109
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530110 /* Used to keep track of the total time in idle */
111 getnstimeofday(&ts_preidle);
112
113 local_irq_disable();
114 local_fiq_disable();
115
Jouni Hogander71391782008-10-28 10:59:05 +0200116 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
117 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530118
Tero Kristocf228542009-03-20 15:21:02 +0200119 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530120 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530121
Jean Pihetbadc3032011-05-09 12:02:14 +0200122 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530123 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200124 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
125 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
126 }
127
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530128 /*
129 * Call idle CPU PM enter notifier chain so that
130 * VFP context is saved.
131 */
132 if (mpu_state == PWRDM_POWER_OFF)
133 cpu_pm_enter();
134
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530135 /* Execute ARM wfi */
136 omap_sram_idle();
137
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530138 /*
139 * Call idle CPU PM enter notifier chain to restore
140 * VFP context.
141 */
142 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
143 cpu_pm_exit();
144
Jean Pihetbadc3032011-05-09 12:02:14 +0200145 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530146 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200147 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
148 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
149 }
150
Rajendra Nayak20b01662008-10-08 17:31:22 +0530151return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530152 getnstimeofday(&ts_postidle);
153 ts_idle = timespec_sub(ts_postidle, ts_preidle);
154
155 local_irq_enable();
156 local_fiq_enable();
157
Deepthi Dharware978aa72011-10-28 16:20:09 +0530158 idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
159 USEC_PER_SEC;
160
161 /* Update cpuidle counters */
162 dev->last_residency = idle_time;
163
164 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530165}
166
167/**
Jean Pihet04908912011-05-09 12:02:16 +0200168 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530169 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530170 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530171 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530172 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530173 * If the state corresponding to index is valid, index is returned back
174 * to the caller. Else, this function searches for a lower c-state which is
175 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200176 *
177 * A state is valid if the 'valid' field is enabled and
178 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530179 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530180static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530181 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530182 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530183{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530184 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530185 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530186 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200187 u32 mpu_deepest_state = PWRDM_POWER_RET;
188 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530189 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200190
191 if (enable_off_mode) {
192 mpu_deepest_state = PWRDM_POWER_OFF;
193 /*
194 * Erratum i583: valable for ES rev < Es1.2 on 3630.
195 * CORE OFF mode is not supported in a stable form, restrict
196 * instead the CORE state to RET.
197 */
198 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
199 core_deepest_state = PWRDM_POWER_OFF;
200 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530201
202 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200203 if ((cx->valid) &&
204 (cx->mpu_state >= mpu_deepest_state) &&
205 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530206 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530207 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200208 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530209
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200210 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200211 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530212 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530213 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530214 break;
215 }
216 }
217
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200218 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530219 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530220
221 /*
222 * Drop to next valid state.
223 * Start search from the next (lower) state.
224 */
225 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200226 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530227 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200228 if ((cx->valid) &&
229 (cx->mpu_state >= mpu_deepest_state) &&
230 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530231 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530232 break;
233 }
234 }
235 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200236 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530237 * So, no need to check for 'next_index == -1' outside
238 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530239 */
240 }
241
Deepthi Dharware978aa72011-10-28 16:20:09 +0530242 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530243}
244
245/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530246 * omap3_enter_idle_bm - Checks for any bus activity
247 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530248 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530249 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530250 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200251 * This function checks for any pending activity and then programs
252 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530253 */
254static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530255 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530256 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530257{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530258 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200259 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200260 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700261 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700262
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200263 if (!omap3_can_sleep()) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530264 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700265 goto select_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530266 }
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700267
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700268 /*
269 * Prevent idle completely if CAM is active.
270 * CAM does not have wakeup capability in OMAP3.
271 */
272 cam_state = pwrdm_read_pwrst(cam_pd);
273 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530274 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700275 goto select_state;
276 }
277
278 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200279 * FIXME: we currently manage device-specific idle states
280 * for PER and CORE in combination with CPU-specific
281 * idle states. This is wrong, and device-specific
282 * idle management needs to be separated out into
283 * its own code.
284 */
285
286 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700287 * Prevent PER off if CORE is not in retention or off as this
288 * would disable PER wakeups completely.
289 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530290 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200291 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700292 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
293 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700294 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700295 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700296
297 /* Are we changing PER target state? */
298 if (per_next_state != per_saved_state)
299 pwrdm_set_next_pwrst(per_pd, per_next_state);
300
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530301 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200302
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700303select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530304 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700305
306 /* Restore original PER state if it was modified */
307 if (per_next_state != per_saved_state)
308 pwrdm_set_next_pwrst(per_pd, per_saved_state);
309
310 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530311}
312
313DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
314
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800315void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
316{
317 int i;
318
319 if (!cpuidle_board_params)
320 return;
321
Jean Pihetbadc3032011-05-09 12:02:14 +0200322 for (i = 0; i < OMAP3_NUM_STATES; i++) {
323 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200324 cpuidle_params_table[i].exit_latency =
325 cpuidle_board_params[i].exit_latency;
326 cpuidle_params_table[i].target_residency =
327 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800328 }
329 return;
330}
331
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530332struct cpuidle_driver omap3_idle_driver = {
333 .name = "omap3_idle",
334 .owner = THIS_MODULE,
335};
336
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530337/* Helper to fill the C-state common data*/
338static inline void _fill_cstate(struct cpuidle_driver *drv,
Jean Pihetbadc3032011-05-09 12:02:14 +0200339 int idx, const char *descr)
340{
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530341 struct cpuidle_state *state = &drv->states[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200342
343 state->exit_latency = cpuidle_params_table[idx].exit_latency;
344 state->target_residency = cpuidle_params_table[idx].target_residency;
345 state->flags = CPUIDLE_FLAG_TIME_VALID;
346 state->enter = omap3_enter_idle_bm;
Jean Pihetbadc3032011-05-09 12:02:14 +0200347 sprintf(state->name, "C%d", idx + 1);
348 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530349
350}
351
352/* Helper to register the driver_data */
353static inline struct omap3_idle_statedata *_fill_cstate_usage(
354 struct cpuidle_device *dev,
355 int idx)
356{
357 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
358 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
359
360 cx->valid = cpuidle_params_table[idx].valid;
Deepthi Dharwar42027352011-10-28 16:20:33 +0530361 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200362
363 return cx;
364}
365
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530366/**
367 * omap3_idle_init - Init routine for OMAP3 idle
368 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200369 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530370 * framework with the valid set of states.
371 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300372int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530373{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530374 struct cpuidle_device *dev;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530375 struct cpuidle_driver *drv = &omap3_idle_driver;
Jean Pihetbadc3032011-05-09 12:02:14 +0200376 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530377
378 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530379 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700380 per_pd = pwrdm_lookup("per_pwrdm");
381 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530382
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530383
384 drv->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530385 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
386
Jean Pihetbadc3032011-05-09 12:02:14 +0200387 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530388 _fill_cstate(drv, 0, "MPU ON + CORE ON");
389 (&drv->states[0])->enter = omap3_enter_idle;
390 drv->safe_state_index = 0;
391 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200392 cx->valid = 1; /* C1 is always valid */
393 cx->mpu_state = PWRDM_POWER_ON;
394 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530395
Jean Pihetbadc3032011-05-09 12:02:14 +0200396 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530397 _fill_cstate(drv, 1, "MPU ON + CORE ON");
398 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200399 cx->mpu_state = PWRDM_POWER_ON;
400 cx->core_state = PWRDM_POWER_ON;
401
402 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530403 _fill_cstate(drv, 2, "MPU RET + CORE ON");
404 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200405 cx->mpu_state = PWRDM_POWER_RET;
406 cx->core_state = PWRDM_POWER_ON;
407
408 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530409 _fill_cstate(drv, 3, "MPU OFF + CORE ON");
410 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200411 cx->mpu_state = PWRDM_POWER_OFF;
412 cx->core_state = PWRDM_POWER_ON;
413
414 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530415 _fill_cstate(drv, 4, "MPU RET + CORE RET");
416 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200417 cx->mpu_state = PWRDM_POWER_RET;
418 cx->core_state = PWRDM_POWER_RET;
419
420 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530421 _fill_cstate(drv, 5, "MPU OFF + CORE RET");
422 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200423 cx->mpu_state = PWRDM_POWER_OFF;
424 cx->core_state = PWRDM_POWER_RET;
425
426 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530427 _fill_cstate(drv, 6, "MPU OFF + CORE OFF");
428 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200429 /*
430 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
431 * enable OFF mode in a stable form for previous revisions.
432 * We disable C7 state as a result.
433 */
434 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
435 cx->valid = 0;
436 pr_warn("%s: core off state C7 disabled due to i583\n",
437 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530438 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200439 cx->mpu_state = PWRDM_POWER_OFF;
440 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530441
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530442 drv->state_count = OMAP3_NUM_STATES;
443 cpuidle_register_driver(&omap3_idle_driver);
444
Jean Pihetbadc3032011-05-09 12:02:14 +0200445 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530446 if (cpuidle_register_device(dev)) {
447 printk(KERN_ERR "%s: CPUidle register device failed\n",
448 __func__);
449 return -EIO;
450 }
451
452 return 0;
453}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300454#else
455int __init omap3_idle_init(void)
456{
457 return 0;
458}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530459#endif /* CONFIG_CPU_IDLE */