blob: 1338f1f79582720d3a52458c70e3133e16864606 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach743fe422013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Tejun Heo6422df42014-10-27 10:22:56 -040064 board_ahci_nomsi,
Levente Kurusa4a065392014-02-18 10:22:17 -050065 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090066 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020067 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090068
69 /* board IDs for specific chipsets in alphabetical order */
Dan Williams7971d922015-05-08 15:23:55 -040070 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090072 board_ahci_mcp77,
73 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090074 board_ahci_mv,
75 board_ahci_sb600,
76 board_ahci_sb700, /* for SB700 and SB800 */
77 board_ahci_vt8251,
78
79 /* aliases */
80 board_ahci_mcp_linux = board_ahci_mcp65,
81 board_ahci_mcp67 = board_ahci_mcp65,
82 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090083 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
Jeff Garzik2dcb4072007-10-19 06:42:56 -040086static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090087static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
Dan Williams7971d922015-05-08 15:23:55 -040089static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
90 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090091static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
92 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090094static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
95static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Tejun Heofad16e72010-09-21 09:25:48 +020098static struct scsi_host_template ahci_sht = {
99 AHCI_SHT("ahci"),
100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_vt8251_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_p5wdh_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900110};
111
Dan Williams7971d922015-05-08 15:23:55 -0400112static struct ata_port_operations ahci_avn_ops = {
113 .inherits = &ahci_ops,
114 .hardreset = ahci_avn_hardreset,
115};
116
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100117static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900118 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400119 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900121 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100122 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400123 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 .port_ops = &ahci_ops,
125 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400126 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900127 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900128 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
129 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100130 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400131 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900132 .port_ops = &ahci_ops,
133 },
Tejun Heo6422df42014-10-27 10:22:56 -0400134 [board_ahci_nomsi] = {
135 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
136 .flags = AHCI_FLAG_COMMON,
137 .pio_mask = ATA_PIO4,
138 .udma_mask = ATA_UDMA6,
139 .port_ops = &ahci_ops,
140 },
Levente Kurusa4a065392014-02-18 10:22:17 -0500141 [board_ahci_noncq] = {
142 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 [board_ahci_nosntf] =
149 {
150 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Tejun Heo5f173102010-07-24 16:53:48 +0200156 [board_ahci_yes_fbs] =
157 {
158 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
159 .flags = AHCI_FLAG_COMMON,
160 .pio_mask = ATA_PIO4,
161 .udma_mask = ATA_UDMA6,
162 .port_ops = &ahci_ops,
163 },
Tejun Heo441577e2010-03-29 10:32:39 +0900164 /* by chipsets */
Dan Williams7971d922015-05-08 15:23:55 -0400165 [board_ahci_avn] = {
166 .flags = AHCI_FLAG_COMMON,
167 .pio_mask = ATA_PIO4,
168 .udma_mask = ATA_UDMA6,
169 .port_ops = &ahci_avn_ops,
170 },
Tejun Heo441577e2010-03-29 10:32:39 +0900171 [board_ahci_mcp65] =
172 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900173 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
174 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100175 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
180 [board_ahci_mcp77] =
181 {
182 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
183 .flags = AHCI_FLAG_COMMON,
184 .pio_mask = ATA_PIO4,
185 .udma_mask = ATA_UDMA6,
186 .port_ops = &ahci_ops,
187 },
188 [board_ahci_mcp89] =
189 {
190 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900191 .flags = AHCI_FLAG_COMMON,
192 .pio_mask = ATA_PIO4,
193 .udma_mask = ATA_UDMA6,
194 .port_ops = &ahci_ops,
195 },
196 [board_ahci_mv] =
197 {
198 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
199 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300200 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900201 .pio_mask = ATA_PIO4,
202 .udma_mask = ATA_UDMA6,
203 .port_ops = &ahci_ops,
204 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400205 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800206 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900207 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900208 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
209 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900210 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100211 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400212 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800213 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800214 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400215 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800216 {
Shane Huangbd172432008-06-10 15:52:04 +0800217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800220 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800221 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800222 },
Tejun Heo441577e2010-03-29 10:32:39 +0900223 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900224 {
Tejun Heo441577e2010-03-29 10:32:39 +0900225 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900226 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100227 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900228 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900229 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800230 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500233static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400234 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400235 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
236 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
237 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
238 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
239 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900240 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400241 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
242 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
243 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
244 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900245 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800246 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900247 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
248 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
249 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
250 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
251 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
252 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
254 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
255 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
256 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
257 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
258 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
259 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
260 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
261 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400262 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
263 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800264 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500265 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800266 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500267 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
268 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700269 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700270 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500271 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700272 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700273 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500274 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800275 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
276 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
277 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
278 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
279 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
280 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700281 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
282 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
283 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800284 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800285 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700286 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
287 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
288 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
289 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
290 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
291 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700292 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800293 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
294 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
295 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
296 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
297 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
298 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
299 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
300 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston15099232012-08-09 09:02:31 -0700301 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
302 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
303 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
304 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
305 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
308 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasleyd7a903d2013-01-25 12:01:05 -0800309 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
310 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
311 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
312 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
313 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
314 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
315 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
316 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williams7971d922015-05-08 15:23:55 -0400317 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
318 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
319 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
320 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
321 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
322 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
323 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
324 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstoneb39e5d2013-02-08 17:34:47 -0800325 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
326 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
327 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
328 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
329 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
330 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
331 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
332 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley30326e02013-06-19 16:36:45 -0700333 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston4a1f8cd2013-11-04 09:24:58 -0800334 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
335 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
336 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
337 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston9162b9f2014-08-27 14:29:07 -0700338 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
339 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
340 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
341 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
342 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
343 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
344 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
345 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles3ca9dce2014-11-07 17:59:05 -0500346 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
347 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
348 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston517d2042014-10-13 15:16:38 -0700349 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
350 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */
351 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
352 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
353 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400354
Tejun Heoe34bb372007-02-26 20:24:03 +0900355 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
356 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
357 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400358
359 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800360 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800361 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
362 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
363 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
364 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
365 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
366 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400367
Shane Huange2dd90b2009-07-29 11:34:49 +0800368 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800369 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangdd338b62013-06-03 18:24:10 +0800370 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800371 /* AMD is using RAID class only for ahci controllers */
372 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
373 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
374
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400375 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400376 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900377 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400378
379 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900380 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
381 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
382 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
383 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
384 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
385 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
386 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
387 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900388 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
389 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
390 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
391 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
392 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
393 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
394 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
395 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
396 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
397 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
398 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
399 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
400 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
401 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
402 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
403 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
404 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
405 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
406 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
407 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
408 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
409 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
410 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
411 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
412 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
413 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
414 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
415 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
416 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
417 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
418 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
419 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
420 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
421 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
422 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
423 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
424 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
425 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
426 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
427 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
428 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
429 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
430 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
431 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
432 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
433 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
434 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
435 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
436 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
437 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
438 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
439 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
440 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
441 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
442 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
443 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
444 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
445 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
446 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
447 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
448 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
449 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
450 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
451 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
452 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
453 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
454 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
455 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
456 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
457 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
458 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
459 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
460 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
461 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
462 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
463 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400464
Jeff Garzik95916ed2006-07-29 04:10:14 -0400465 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900466 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
467 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
468 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400469
Alessandro Rubini318893e2012-01-06 13:33:39 +0100470 /* ST Microelectronics */
471 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
472
Jeff Garzikcd70c262007-07-08 02:29:42 -0400473 /* Marvell */
474 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100475 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200476 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500477 .class = PCI_CLASS_STORAGE_SATA_AHCI,
478 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200479 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100480 { PCI_DEVICE(0x1b4b, 0x9125),
481 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500482 { PCI_DEVICE(0x1b4b, 0x917a),
483 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Murali Karicheri477f0272014-09-05 13:21:00 -0400484 { PCI_DEVICE(0x1b4b, 0x9182),
485 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
Alan Cox8ef2b212012-09-04 16:07:18 +0100486 { PCI_DEVICE(0x1b4b, 0x9192),
487 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100488 { PCI_DEVICE(0x1b4b, 0x91a3),
489 .driver_data = board_ahci_yes_fbs },
Samir Benmendil8d32fe72013-11-17 23:56:17 +0100490 { PCI_DEVICE(0x1b4b, 0x9230),
491 .driver_data = board_ahci_yes_fbs },
Jérôme Carreteroab54bb92014-06-03 14:56:25 -0400492 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
493 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400494
Mark Nelsonc77a0362008-10-23 14:08:16 +1100495 /* Promise */
496 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degez93e67ca2014-07-11 18:08:13 +0200497 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100498
Keng-Yu Linc9703762011-11-09 01:47:36 -0500499 /* Asmedia */
Alan Cox51731df2012-09-04 16:25:25 +0100500 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
501 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
502 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
503 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500504
Levente Kurusa4a065392014-02-18 10:22:17 -0500505 /*
Tejun Heo6422df42014-10-27 10:22:56 -0400506 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
507 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa4a065392014-02-18 10:22:17 -0500508 */
Tejun Heo6422df42014-10-27 10:22:56 -0400509 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo1f2c3892014-12-04 13:13:28 -0500510 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa4a065392014-02-18 10:22:17 -0500511
Hugh Daschbach743fe422013-01-04 14:39:09 -0800512 /* Enmotus */
513 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
514
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500515 /* Generic, PCI class code for AHCI */
516 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500517 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 { } /* terminate list */
520};
521
522
523static struct pci_driver ahci_pci_driver = {
524 .name = DRV_NAME,
525 .id_table = ahci_pci_tbl,
526 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900527 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900528#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900529 .suspend = ahci_pci_device_suspend,
530 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900531#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532};
533
Alan Cox5b66c822008-09-03 14:48:34 +0100534#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
535static int marvell_enable;
536#else
537static int marvell_enable = 1;
538#endif
539module_param(marvell_enable, int, 0644);
540MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
541
542
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300543static void ahci_pci_save_initial_config(struct pci_dev *pdev,
544 struct ahci_host_priv *hpriv)
545{
546 unsigned int force_port_map = 0;
547 unsigned int mask_port_map = 0;
548
549 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
550 dev_info(&pdev->dev, "JMB361 has only one port\n");
551 force_port_map = 1;
552 }
553
554 /*
555 * Temporary Marvell 6145 hack: PATA port presence
556 * is asserted through the standard AHCI port
557 * presence register, as bit 4 (counting from 0)
558 */
559 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
560 if (pdev->device == 0x6121)
561 mask_port_map = 0x3;
562 else
563 mask_port_map = 0xf;
564 dev_info(&pdev->dev,
565 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
566 }
567
Anton Vorontsov1d513352010-03-03 20:17:37 +0300568 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
569 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300570}
571
Anton Vorontsov33030402010-03-03 20:17:39 +0300572static int ahci_pci_reset_controller(struct ata_host *host)
573{
574 struct pci_dev *pdev = to_pci_dev(host->dev);
575
576 ahci_reset_controller(host);
577
Tejun Heod91542c2006-07-26 15:59:26 +0900578 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300579 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900580 u16 tmp16;
581
582 /* configure PCS */
583 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900584 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
585 tmp16 |= hpriv->port_map;
586 pci_write_config_word(pdev, 0x92, tmp16);
587 }
Tejun Heod91542c2006-07-26 15:59:26 +0900588 }
589
590 return 0;
591}
592
Anton Vorontsov781d6552010-03-03 20:17:42 +0300593static void ahci_pci_init_controller(struct ata_host *host)
594{
595 struct ahci_host_priv *hpriv = host->private_data;
596 struct pci_dev *pdev = to_pci_dev(host->dev);
597 void __iomem *port_mmio;
598 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100599 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900600
Tejun Heo417a1a62007-09-23 13:19:55 +0900601 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100602 if (pdev->device == 0x6121)
603 mv = 2;
604 else
605 mv = 4;
606 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400607
608 writel(0, port_mmio + PORT_IRQ_MASK);
609
610 /* clear port IRQ */
611 tmp = readl(port_mmio + PORT_IRQ_STAT);
612 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
613 if (tmp)
614 writel(tmp, port_mmio + PORT_IRQ_STAT);
615 }
616
Anton Vorontsov781d6552010-03-03 20:17:42 +0300617 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900618}
619
Tejun Heocc0680a2007-08-06 18:36:23 +0900620static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900621 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900622{
Tejun Heocc0680a2007-08-06 18:36:23 +0900623 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900624 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900625 int rc;
626
627 DPRINTK("ENTER\n");
628
Tejun Heo4447d352007-04-17 23:44:08 +0900629 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900630
Tejun Heocc0680a2007-08-06 18:36:23 +0900631 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900632 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900633
Tejun Heo4447d352007-04-17 23:44:08 +0900634 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900635
636 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
637
638 /* vt8251 doesn't clear BSY on signature FIS reception,
639 * request follow-up softreset.
640 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900641 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900642}
643
Tejun Heoedc93052007-10-25 14:59:16 +0900644static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
645 unsigned long deadline)
646{
647 struct ata_port *ap = link->ap;
648 struct ahci_port_priv *pp = ap->private_data;
649 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
650 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900651 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900652 int rc;
653
654 ahci_stop_engine(ap);
655
656 /* clear D2H reception area to properly wait for D2H FIS */
657 ata_tf_init(link->device, &tf);
658 tf.command = 0x80;
659 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
660
661 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900662 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900663
664 ahci_start_engine(ap);
665
Tejun Heoedc93052007-10-25 14:59:16 +0900666 /* The pseudo configuration device on SIMG4726 attached to
667 * ASUS P5W-DH Deluxe doesn't send signature FIS after
668 * hardreset if no device is attached to the first downstream
669 * port && the pseudo device locks up on SRST w/ PMP==0. To
670 * work around this, wait for !BSY only briefly. If BSY isn't
671 * cleared, perform CLO and proceed to IDENTIFY (achieved by
672 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
673 *
674 * Wait for two seconds. Devices attached to downstream port
675 * which can't process the following IDENTIFY after this will
676 * have to be reset again. For most cases, this should
677 * suffice while making probing snappish enough.
678 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900679 if (online) {
680 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
681 ahci_check_ready);
682 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800683 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900684 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900685 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900686}
687
Dan Williams7971d922015-05-08 15:23:55 -0400688/*
689 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
690 *
691 * It has been observed with some SSDs that the timing of events in the
692 * link synchronization phase can leave the port in a state that can not
693 * be recovered by a SATA-hard-reset alone. The failing signature is
694 * SStatus.DET stuck at 1 ("Device presence detected but Phy
695 * communication not established"). It was found that unloading and
696 * reloading the driver when this problem occurs allows the drive
697 * connection to be recovered (DET advanced to 0x3). The critical
698 * component of reloading the driver is that the port state machines are
699 * reset by bouncing "port enable" in the AHCI PCS configuration
700 * register. So, reproduce that effect by bouncing a port whenever we
701 * see DET==1 after a reset.
702 */
703static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
704 unsigned long deadline)
705{
706 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
707 struct ata_port *ap = link->ap;
708 struct ahci_port_priv *pp = ap->private_data;
709 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
710 unsigned long tmo = deadline - jiffies;
711 struct ata_taskfile tf;
712 bool online;
713 int rc, i;
714
715 DPRINTK("ENTER\n");
716
717 ahci_stop_engine(ap);
718
719 for (i = 0; i < 2; i++) {
720 u16 val;
721 u32 sstatus;
722 int port = ap->port_no;
723 struct ata_host *host = ap->host;
724 struct pci_dev *pdev = to_pci_dev(host->dev);
725
726 /* clear D2H reception area to properly wait for D2H FIS */
727 ata_tf_init(link->device, &tf);
728 tf.command = ATA_BUSY;
729 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
730
731 rc = sata_link_hardreset(link, timing, deadline, &online,
732 ahci_check_ready);
733
734 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
735 (sstatus & 0xf) != 1)
736 break;
737
738 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
739 port);
740
741 pci_read_config_word(pdev, 0x92, &val);
742 val &= ~(1 << port);
743 pci_write_config_word(pdev, 0x92, val);
744 ata_msleep(ap, 1000);
745 val |= 1 << port;
746 pci_write_config_word(pdev, 0x92, val);
747 deadline += tmo;
748 }
749
750 ahci_start_engine(ap);
751
752 if (online)
753 *class = ahci_dev_classify(ap);
754
755 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
756 return rc;
757}
758
759
Tejun Heo438ac6d2007-03-02 17:31:26 +0900760#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900761static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
762{
Jeff Garzikcca39742006-08-24 03:19:22 -0400763 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900764 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300765 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900766 u32 ctl;
767
Tejun Heo9b10ae82009-05-30 20:50:12 +0900768 if (mesg.event & PM_EVENT_SUSPEND &&
769 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700770 dev_err(&pdev->dev,
771 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900772 return -EIO;
773 }
774
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100775 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900776 /* AHCI spec rev1.1 section 8.3.3:
777 * Software must disable interrupts prior to requesting a
778 * transition of the HBA to D3 state.
779 */
780 ctl = readl(mmio + HOST_CTL);
781 ctl &= ~HOST_IRQ_EN;
782 writel(ctl, mmio + HOST_CTL);
783 readl(mmio + HOST_CTL); /* flush */
784 }
785
786 return ata_pci_device_suspend(pdev, mesg);
787}
788
789static int ahci_pci_device_resume(struct pci_dev *pdev)
790{
Jeff Garzikcca39742006-08-24 03:19:22 -0400791 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900792 int rc;
793
Tejun Heo553c4aa2006-12-26 19:39:50 +0900794 rc = ata_pci_device_do_resume(pdev);
795 if (rc)
796 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900797
798 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300799 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900800 if (rc)
801 return rc;
802
Anton Vorontsov781d6552010-03-03 20:17:42 +0300803 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900804 }
805
Jeff Garzikcca39742006-08-24 03:19:22 -0400806 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900807
808 return 0;
809}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900810#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900811
Tejun Heo4447d352007-04-17 23:44:08 +0900812static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Alessandro Rubini318893e2012-01-06 13:33:39 +0100816 /*
817 * If the device fixup already set the dma_mask to some non-standard
818 * value, don't extend it here. This happens on STA2X11, for example.
819 */
820 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
821 return 0;
822
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700824 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
825 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700827 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700829 dev_err(&pdev->dev,
830 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 return rc;
832 }
833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700835 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700837 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 return rc;
839 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700840 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700842 dev_err(&pdev->dev,
843 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 return rc;
845 }
846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 return 0;
848}
849
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300850static void ahci_pci_print_info(struct ata_host *host)
851{
852 struct pci_dev *pdev = to_pci_dev(host->dev);
853 u16 cc;
854 const char *scc_s;
855
856 pci_read_config_word(pdev, 0x0a, &cc);
857 if (cc == PCI_CLASS_STORAGE_IDE)
858 scc_s = "IDE";
859 else if (cc == PCI_CLASS_STORAGE_SATA)
860 scc_s = "SATA";
861 else if (cc == PCI_CLASS_STORAGE_RAID)
862 scc_s = "RAID";
863 else
864 scc_s = "unknown";
865
866 ahci_print_info(host, scc_s);
867}
868
Tejun Heoedc93052007-10-25 14:59:16 +0900869/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
870 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
871 * support PMP and the 4726 either directly exports the device
872 * attached to the first downstream port or acts as a hardware storage
873 * controller and emulate a single ATA device (can be RAID 0/1 or some
874 * other configuration).
875 *
876 * When there's no device attached to the first downstream port of the
877 * 4726, "Config Disk" appears, which is a pseudo ATA device to
878 * configure the 4726. However, ATA emulation of the device is very
879 * lame. It doesn't send signature D2H Reg FIS after the initial
880 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
881 *
882 * The following function works around the problem by always using
883 * hardreset on the port and not depending on receiving signature FIS
884 * afterward. If signature FIS isn't received soon, ATA class is
885 * assumed without follow-up softreset.
886 */
887static void ahci_p5wdh_workaround(struct ata_host *host)
888{
889 static struct dmi_system_id sysids[] = {
890 {
891 .ident = "P5W DH Deluxe",
892 .matches = {
893 DMI_MATCH(DMI_SYS_VENDOR,
894 "ASUSTEK COMPUTER INC"),
895 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
896 },
897 },
898 { }
899 };
900 struct pci_dev *pdev = to_pci_dev(host->dev);
901
902 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
903 dmi_check_system(sysids)) {
904 struct ata_port *ap = host->ports[1];
905
Joe Perchesa44fec12011-04-15 15:51:58 -0700906 dev_info(&pdev->dev,
907 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900908
909 ap->ops = &ahci_p5wdh_ops;
910 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
911 }
912}
913
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900914/* only some SB600 ahci controllers can do 64bit DMA */
915static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800916{
917 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900918 /*
919 * The oldest version known to be broken is 0901 and
920 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900921 * Enable 64bit DMA on 1501 and anything newer.
922 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900923 * Please read bko#9412 for more info.
924 */
Shane Huang58a09b32009-05-27 15:04:43 +0800925 {
926 .ident = "ASUS M2A-VM",
927 .matches = {
928 DMI_MATCH(DMI_BOARD_VENDOR,
929 "ASUSTeK Computer INC."),
930 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
931 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900932 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800933 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100934 /*
935 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
936 * support 64bit DMA.
937 *
938 * BIOS versions earlier than 1.5 had the Manufacturer DMI
939 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
940 * This spelling mistake was fixed in BIOS version 1.5, so
941 * 1.5 and later have the Manufacturer as
942 * "MICRO-STAR INTERNATIONAL CO.,LTD".
943 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
944 *
945 * BIOS versions earlier than 1.9 had a Board Product Name
946 * DMI field of "MS-7376". This was changed to be
947 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
948 * match on DMI_BOARD_NAME of "MS-7376".
949 */
950 {
951 .ident = "MSI K9A2 Platinum",
952 .matches = {
953 DMI_MATCH(DMI_BOARD_VENDOR,
954 "MICRO-STAR INTER"),
955 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
956 },
957 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000958 /*
959 * All BIOS versions for the Asus M3A support 64bit DMA.
960 * (all release versions from 0301 to 1206 were tested)
961 */
962 {
963 .ident = "ASUS M3A",
964 .matches = {
965 DMI_MATCH(DMI_BOARD_VENDOR,
966 "ASUSTeK Computer INC."),
967 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
968 },
969 },
Shane Huang58a09b32009-05-27 15:04:43 +0800970 { }
971 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900972 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900973 int year, month, date;
974 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800975
Tejun Heo03d783b2009-08-16 21:04:02 +0900976 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800977 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900978 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800979 return false;
980
Mark Nelsone65cc192009-11-03 20:06:48 +1100981 if (!match->driver_data)
982 goto enable_64bit;
983
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900984 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
985 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800986
Mark Nelsone65cc192009-11-03 20:06:48 +1100987 if (strcmp(buf, match->driver_data) >= 0)
988 goto enable_64bit;
989 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700990 dev_warn(&pdev->dev,
991 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
992 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900993 return false;
994 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100995
996enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700997 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100998 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800999}
1000
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001001static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1002{
1003 static const struct dmi_system_id broken_systems[] = {
1004 {
1005 .ident = "HP Compaq nx6310",
1006 .matches = {
1007 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1008 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1009 },
1010 /* PCI slot number of the controller */
1011 .driver_data = (void *)0x1FUL,
1012 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001013 {
1014 .ident = "HP Compaq 6720s",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1018 },
1019 /* PCI slot number of the controller */
1020 .driver_data = (void *)0x1FUL,
1021 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001022
1023 { } /* terminate list */
1024 };
1025 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1026
1027 if (dmi) {
1028 unsigned long slot = (unsigned long)dmi->driver_data;
1029 /* apply the quirk only to on-board controllers */
1030 return slot == PCI_SLOT(pdev->devfn);
1031 }
1032
1033 return false;
1034}
1035
Tejun Heo9b10ae82009-05-30 20:50:12 +09001036static bool ahci_broken_suspend(struct pci_dev *pdev)
1037{
1038 static const struct dmi_system_id sysids[] = {
1039 /*
1040 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1041 * to the harddisk doesn't become online after
1042 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001043 *
1044 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1045 *
1046 * Use dates instead of versions to match as HP is
1047 * apparently recycling both product and version
1048 * strings.
1049 *
1050 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001051 */
1052 {
1053 .ident = "dv4",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1056 DMI_MATCH(DMI_PRODUCT_NAME,
1057 "HP Pavilion dv4 Notebook PC"),
1058 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001059 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001060 },
1061 {
1062 .ident = "dv5",
1063 .matches = {
1064 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1065 DMI_MATCH(DMI_PRODUCT_NAME,
1066 "HP Pavilion dv5 Notebook PC"),
1067 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001068 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001069 },
1070 {
1071 .ident = "dv6",
1072 .matches = {
1073 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1074 DMI_MATCH(DMI_PRODUCT_NAME,
1075 "HP Pavilion dv6 Notebook PC"),
1076 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001077 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001078 },
1079 {
1080 .ident = "HDX18",
1081 .matches = {
1082 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1083 DMI_MATCH(DMI_PRODUCT_NAME,
1084 "HP HDX18 Notebook PC"),
1085 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001086 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001087 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001088 /*
1089 * Acer eMachines G725 has the same problem. BIOS
1090 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001091 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001092 * that we don't have much idea about. For now,
1093 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001094 *
1095 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001096 */
1097 {
1098 .ident = "G725",
1099 .matches = {
1100 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1101 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1102 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001103 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001104 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001105 { } /* terminate list */
1106 };
1107 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001108 int year, month, date;
1109 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001110
1111 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1112 return false;
1113
Tejun Heo9deb3432010-03-16 09:50:26 +09001114 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1115 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001116
Tejun Heo9deb3432010-03-16 09:50:26 +09001117 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001118}
1119
Tejun Heo55946392009-08-04 14:30:08 +09001120static bool ahci_broken_online(struct pci_dev *pdev)
1121{
1122#define ENCODE_BUSDEVFN(bus, slot, func) \
1123 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1124 static const struct dmi_system_id sysids[] = {
1125 /*
1126 * There are several gigabyte boards which use
1127 * SIMG5723s configured as hardware RAID. Certain
1128 * 5723 firmware revisions shipped there keep the link
1129 * online but fail to answer properly to SRST or
1130 * IDENTIFY when no device is attached downstream
1131 * causing libata to retry quite a few times leading
1132 * to excessive detection delay.
1133 *
1134 * As these firmwares respond to the second reset try
1135 * with invalid device signature, considering unknown
1136 * sig as offline works around the problem acceptably.
1137 */
1138 {
1139 .ident = "EP45-DQ6",
1140 .matches = {
1141 DMI_MATCH(DMI_BOARD_VENDOR,
1142 "Gigabyte Technology Co., Ltd."),
1143 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1144 },
1145 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1146 },
1147 {
1148 .ident = "EP45-DS5",
1149 .matches = {
1150 DMI_MATCH(DMI_BOARD_VENDOR,
1151 "Gigabyte Technology Co., Ltd."),
1152 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1153 },
1154 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1155 },
1156 { } /* terminate list */
1157 };
1158#undef ENCODE_BUSDEVFN
1159 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1160 unsigned int val;
1161
1162 if (!dmi)
1163 return false;
1164
1165 val = (unsigned long)dmi->driver_data;
1166
1167 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1168}
1169
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001170#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001171static void ahci_gtf_filter_workaround(struct ata_host *host)
1172{
1173 static const struct dmi_system_id sysids[] = {
1174 /*
1175 * Aspire 3810T issues a bunch of SATA enable commands
1176 * via _GTF including an invalid one and one which is
1177 * rejected by the device. Among the successful ones
1178 * is FPDMA non-zero offset enable which when enabled
1179 * only on the drive side leads to NCQ command
1180 * failures. Filter it out.
1181 */
1182 {
1183 .ident = "Aspire 3810T",
1184 .matches = {
1185 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1186 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1187 },
1188 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1189 },
1190 { }
1191 };
1192 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1193 unsigned int filter;
1194 int i;
1195
1196 if (!dmi)
1197 return;
1198
1199 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001200 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1201 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001202
1203 for (i = 0; i < host->n_ports; i++) {
1204 struct ata_port *ap = host->ports[i];
1205 struct ata_link *link;
1206 struct ata_device *dev;
1207
1208 ata_for_each_link(link, ap, EDGE)
1209 ata_for_each_dev(dev, link, ALL)
1210 dev->gtf_filter |= filter;
1211 }
1212}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001213#else
1214static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1215{}
1216#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001217
Tejun Heo24dc5f32007-01-20 16:00:28 +09001218static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
Tejun Heoe297d992008-06-10 00:13:04 +09001220 unsigned int board_id = ent->driver_data;
1221 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001222 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001223 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001225 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001226 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001227 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 VPRINTK("ENTER\n");
1230
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001231 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001232
Joe Perches06296a12011-04-15 15:52:00 -07001233 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Alan Cox5b66c822008-09-03 14:48:34 +01001235 /* The AHCI driver can only drive the SATA ports, the PATA driver
1236 can drive them all so if both drivers are selected make sure
1237 AHCI stays out of the way */
1238 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1239 return -ENODEV;
1240
Tejun Heoc6353b42010-06-17 11:42:22 +02001241 /*
1242 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1243 * ahci, use ata_generic instead.
1244 */
1245 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1246 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1247 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1248 pdev->subsystem_device == 0xcb89)
1249 return -ENODEV;
1250
Mark Nelson7a022672009-11-22 12:07:41 +11001251 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1252 * At the moment, we can only use the AHCI mode. Let the users know
1253 * that for SAS drives they're out of luck.
1254 */
1255 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001256 dev_info(&pdev->dev,
1257 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001258
Hugh Daschbach743fe422013-01-04 14:39:09 -08001259 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001260 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1261 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach743fe422013-01-04 14:39:09 -08001262 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1263 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001264
Tejun Heo4447d352007-04-17 23:44:08 +09001265 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001266 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 if (rc)
1268 return rc;
1269
Tejun Heodea55132008-03-11 19:52:31 +09001270 /* AHCI controllers often implement SFF compatible interface.
1271 * Grab all PCI BARs just in case.
1272 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001273 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001274 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001275 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001276 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001277 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
Tejun Heoc4f77922007-12-06 15:09:43 +09001279 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1280 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1281 u8 map;
1282
1283 /* ICH6s share the same PCI ID for both piix and ahci
1284 * modes. Enabling ahci mode while MAP indicates
1285 * combined mode is a bad idea. Yield to ata_piix.
1286 */
1287 pci_read_config_byte(pdev, ICH_MAP, &map);
1288 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001289 dev_info(&pdev->dev,
1290 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001291 return -ENODEV;
1292 }
1293 }
1294
Tejun Heo24dc5f32007-01-20 16:00:28 +09001295 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1296 if (!hpriv)
1297 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001298 hpriv->flags |= (unsigned long)pi.private_data;
1299
Tejun Heoe297d992008-06-10 00:13:04 +09001300 /* MCP65 revision A1 and A2 can't do MSI */
1301 if (board_id == board_ahci_mcp65 &&
1302 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1303 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1304
Shane Huange427fe02008-12-30 10:53:41 +08001305 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1306 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1307 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1308
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001309 /* only some SB600s can do 64bit DMA */
1310 if (ahci_sb600_enable_64bit(pdev))
1311 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001312
Tejun Heo31b239a2009-09-17 00:34:39 +09001313 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1314 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Alessandro Rubini318893e2012-01-06 13:33:39 +01001316 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001317
Tejun Heo4447d352007-04-17 23:44:08 +09001318 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001319 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
Tejun Heo4447d352007-04-17 23:44:08 +09001321 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001322 if (hpriv->cap & HOST_CAP_NCQ) {
1323 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001324 /*
1325 * Auto-activate optimization is supposed to be
1326 * supported on all AHCI controllers indicating NCQ
1327 * capability, but it seems to be broken on some
1328 * chipsets including NVIDIAs.
1329 */
1330 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001331 pi.flags |= ATA_FLAG_FPDMA_AA;
1332 }
Tejun Heo4447d352007-04-17 23:44:08 +09001333
Tejun Heo7d50b602007-09-23 13:19:54 +09001334 if (hpriv->cap & HOST_CAP_PMP)
1335 pi.flags |= ATA_FLAG_PMP;
1336
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001337 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001338
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001339 if (ahci_broken_system_poweroff(pdev)) {
1340 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1341 dev_info(&pdev->dev,
1342 "quirky BIOS, skipping spindown on poweroff\n");
1343 }
1344
Tejun Heo9b10ae82009-05-30 20:50:12 +09001345 if (ahci_broken_suspend(pdev)) {
1346 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001347 dev_warn(&pdev->dev,
1348 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001349 }
1350
Tejun Heo55946392009-08-04 14:30:08 +09001351 if (ahci_broken_online(pdev)) {
1352 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1353 dev_info(&pdev->dev,
1354 "online status unreliable, applying workaround\n");
1355 }
1356
Tejun Heo837f5f82008-02-06 15:13:51 +09001357 /* CAP.NP sometimes indicate the index of the last enabled
1358 * port, at other times, that of the last possible port, so
1359 * determining the maximum port number requires looking at
1360 * both CAP.NP and port_map.
1361 */
1362 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1363
1364 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001365 if (!host)
1366 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001367 host->private_data = hpriv;
1368
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001369 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001370 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001371 else
1372 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001373
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001374 if (pi.flags & ATA_FLAG_EM)
1375 ahci_reset_em(host);
1376
Tejun Heo4447d352007-04-17 23:44:08 +09001377 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001378 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001379
Alessandro Rubini318893e2012-01-06 13:33:39 +01001380 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1381 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001382 0x100 + ap->port_no * 0x80, "port");
1383
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001384 /* set enclosure management message type */
1385 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001386 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001387
1388
Jeff Garzikdab632e2007-05-28 08:33:01 -04001389 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001390 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001391 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001392 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Tejun Heoedc93052007-10-25 14:59:16 +09001394 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1395 ahci_p5wdh_workaround(host);
1396
Tejun Heof80ae7e2009-09-16 04:18:03 +09001397 /* apply gtf filter quirk */
1398 ahci_gtf_filter_workaround(host);
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001401 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001403 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Anton Vorontsov33030402010-03-03 20:17:39 +03001405 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001406 if (rc)
1407 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001408
Anton Vorontsov781d6552010-03-03 20:17:42 +03001409 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001410 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
Tejun Heo4447d352007-04-17 23:44:08 +09001412 pci_set_master(pdev);
1413 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1414 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001415}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
1417static int __init ahci_init(void)
1418{
Pavel Roskinb7887192006-08-10 18:13:18 +09001419 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420}
1421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422static void __exit ahci_exit(void)
1423{
1424 pci_unregister_driver(&ahci_pci_driver);
1425}
1426
1427
1428MODULE_AUTHOR("Jeff Garzik");
1429MODULE_DESCRIPTION("AHCI SATA low-level driver");
1430MODULE_LICENSE("GPL");
1431MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001432MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
1434module_init(ahci_init);
1435module_exit(ahci_exit);