blob: 6b96e929aac314c2dea5d3e9d0b8684cc6f296a1 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
19#include "arm_lir.h"
20#include "codegen_arm.h"
21#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers576ca0c2014-06-06 15:58:22 -070022#include "gc/accounting/card_table.h"
Ian Rogers166db042013-07-26 12:05:57 -070023#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024
25namespace art {
26
Brian Carlstrom7940e442013-07-12 13:46:57 -070027/*
28 * The sparse table in the literal pool is an array of <key,displacement>
29 * pairs. For each set, we'll load them as a pair using ldmia.
30 * This means that the register number of the temp we use for the key
31 * must be lower than the reg for the displacement.
32 *
33 * The test loop will look something like:
34 *
buzbee2700f7e2014-03-07 09:46:20 -080035 * adr r_base, <table>
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 * ldr r_val, [rARM_SP, v_reg_off]
37 * mov r_idx, #table_size
38 * lp:
buzbee2700f7e2014-03-07 09:46:20 -080039 * ldmia r_base!, {r_key, r_disp}
Brian Carlstrom7940e442013-07-12 13:46:57 -070040 * sub r_idx, #1
41 * cmp r_val, r_key
42 * ifeq
43 * add rARM_PC, r_disp ; This is the branch from which we compute displacement
44 * cbnz r_idx, lp
45 */
46void ArmMir2Lir::GenSparseSwitch(MIR* mir, uint32_t table_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070047 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070048 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
49 if (cu_->verbose) {
50 DumpSparseSwitchTable(table);
51 }
52 // Add the table to the list - we'll process it later
53 SwitchTable *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +000054 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 tab_rec->table = table;
56 tab_rec->vaddr = current_dalvik_offset_;
buzbee0d829482013-10-11 15:24:55 -070057 uint32_t size = table[1];
buzbee091cc402014-03-31 10:14:40 -070058 tab_rec->targets = static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 switch_tables_.Insert(tab_rec);
60
61 // Get the switch value
62 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -080063 RegStorage r_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070064 /* Allocate key and disp temps */
buzbee2700f7e2014-03-07 09:46:20 -080065 RegStorage r_key = AllocTemp();
66 RegStorage r_disp = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 // Make sure r_key's register number is less than r_disp's number for ldmia
buzbee2700f7e2014-03-07 09:46:20 -080068 if (r_key.GetReg() > r_disp.GetReg()) {
69 RegStorage tmp = r_disp;
Brian Carlstrom7940e442013-07-12 13:46:57 -070070 r_disp = r_key;
71 r_key = tmp;
72 }
73 // Materialize a pointer to the switch table
buzbee2700f7e2014-03-07 09:46:20 -080074 NewLIR3(kThumb2Adr, r_base.GetReg(), 0, WrapPointer(tab_rec));
Brian Carlstrom7940e442013-07-12 13:46:57 -070075 // Set up r_idx
buzbee2700f7e2014-03-07 09:46:20 -080076 RegStorage r_idx = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -070077 LoadConstant(r_idx, size);
78 // Establish loop branch target
79 LIR* target = NewLIR0(kPseudoTargetLabel);
80 // Load next key/disp
buzbee091cc402014-03-31 10:14:40 -070081 NewLIR2(kThumb2LdmiaWB, r_base.GetReg(), (1 << r_key.GetRegNum()) | (1 << r_disp.GetRegNum()));
buzbee2700f7e2014-03-07 09:46:20 -080082 OpRegReg(kOpCmp, r_key, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
Dave Allison3da67a52014-04-02 17:03:45 -070084 LIR* it = OpIT(kCondEq, "");
buzbee2700f7e2014-03-07 09:46:20 -080085 LIR* switch_branch = NewLIR1(kThumb2AddPCR, r_disp.GetReg());
Dave Allison3da67a52014-04-02 17:03:45 -070086 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -070087 tab_rec->anchor = switch_branch;
88 // Needs to use setflags encoding here
Vladimir Markodbb8c492014-02-28 17:36:39 +000089 OpRegRegImm(kOpSub, r_idx, r_idx, 1); // For value == 1, this should set flags.
Vladimir Marko8dea81c2014-06-06 14:50:36 +010090 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Brian Carlstrom7940e442013-07-12 13:46:57 -070091 OpCondBranch(kCondNe, target);
92}
93
94
95void ArmMir2Lir::GenPackedSwitch(MIR* mir, uint32_t table_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070096 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
98 if (cu_->verbose) {
99 DumpPackedSwitchTable(table);
100 }
101 // Add the table to the list - we'll process it later
102 SwitchTable *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000103 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104 tab_rec->table = table;
105 tab_rec->vaddr = current_dalvik_offset_;
buzbee0d829482013-10-11 15:24:55 -0700106 uint32_t size = table[1];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 tab_rec->targets =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000108 static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 switch_tables_.Insert(tab_rec);
110
111 // Get the switch value
112 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800113 RegStorage table_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 // Materialize a pointer to the switch table
buzbee2700f7e2014-03-07 09:46:20 -0800115 NewLIR3(kThumb2Adr, table_base.GetReg(), 0, WrapPointer(tab_rec));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 int low_key = s4FromSwitchData(&table[2]);
buzbee2700f7e2014-03-07 09:46:20 -0800117 RegStorage keyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 // Remove the bias, if necessary
119 if (low_key == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800120 keyReg = rl_src.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 } else {
122 keyReg = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800123 OpRegRegImm(kOpSub, keyReg, rl_src.reg, low_key);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124 }
125 // Bounds check - if < 0 or >= size continue following switch
126 OpRegImm(kOpCmp, keyReg, size-1);
127 LIR* branch_over = OpCondBranch(kCondHi, NULL);
128
129 // Load the displacement from the switch table
buzbee2700f7e2014-03-07 09:46:20 -0800130 RegStorage disp_reg = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700131 LoadBaseIndexed(table_base, keyReg, disp_reg, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132
133 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
buzbee2700f7e2014-03-07 09:46:20 -0800134 LIR* switch_branch = NewLIR1(kThumb2AddPCR, disp_reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 tab_rec->anchor = switch_branch;
136
137 /* branch_over target here */
138 LIR* target = NewLIR0(kPseudoTargetLabel);
139 branch_over->target = target;
140}
141
142/*
143 * Array data table format:
144 * ushort ident = 0x0300 magic value
145 * ushort width width of each element in the table
146 * uint size number of elements in the table
147 * ubyte data[size*width] table of data values (may contain a single-byte
148 * padding at the end)
149 *
150 * Total size is 4+(width * size + 1)/2 16-bit code units.
151 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700152void ArmMir2Lir::GenFillArrayData(uint32_t table_offset, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
154 // Add the table to the list - we'll process it later
155 FillArrayData *tab_rec =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000156 static_cast<FillArrayData*>(arena_->Alloc(sizeof(FillArrayData), kArenaAllocData));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 tab_rec->table = table;
158 tab_rec->vaddr = current_dalvik_offset_;
159 uint16_t width = tab_rec->table[1];
160 uint32_t size = tab_rec->table[2] | ((static_cast<uint32_t>(tab_rec->table[3])) << 16);
161 tab_rec->size = (size * width) + 8;
162
163 fill_array_data_.Insert(tab_rec);
164
165 // Making a call - use explicit registers
166 FlushAllRegs(); /* Everything to home location */
buzbee2700f7e2014-03-07 09:46:20 -0800167 LoadValueDirectFixed(rl_src, rs_r0);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700168 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pHandleFillArrayData).Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -0800169 rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 // Materialize a pointer to the fill data image
buzbee091cc402014-03-31 10:14:40 -0700171 NewLIR3(kThumb2Adr, rs_r1.GetReg(), 0, WrapPointer(tab_rec));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000172 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800173 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 MarkSafepointPC(call_inst);
175}
176
177/*
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700178 * Handle unlocked -> thin locked transition inline or else call out to quick entrypoint. For more
179 * details see monitor.cc.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700181void ArmMir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182 FlushAllRegs();
buzbee695d13a2014-04-19 13:32:20 -0700183 // FIXME: need separate LoadValues for object references.
buzbee2700f7e2014-03-07 09:46:20 -0800184 LoadValueDirectFixed(rl_src, rs_r0); // Get obj
Brian Carlstrom7940e442013-07-12 13:46:57 -0700185 LockCallTemps(); // Prepare for explicit register usage
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700186 constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15.
187 if (kArchVariantHasGoodBranchPredictor) {
Dave Allisonf9439142014-03-27 15:10:22 -0700188 LIR* null_check_branch = nullptr;
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700189 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
190 null_check_branch = nullptr; // No null check.
191 } else {
192 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allison69dfe512014-07-11 17:11:58 +0000193 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700194 null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL);
195 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700196 }
buzbee695d13a2014-04-19 13:32:20 -0700197 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee091cc402014-03-31 10:14:40 -0700198 NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(),
199 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allisonf9439142014-03-27 15:10:22 -0700200 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800201 LIR* not_unlocked_branch = OpCmpImmBranch(kCondNe, rs_r1, 0, NULL);
buzbee091cc402014-03-31 10:14:40 -0700202 NewLIR4(kThumb2Strex, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(),
203 mirror::Object::MonitorOffset().Int32Value() >> 2);
buzbee2700f7e2014-03-07 09:46:20 -0800204 LIR* lock_success_branch = OpCmpImmBranch(kCondEq, rs_r1, 0, NULL);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700205
206
207 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
208 not_unlocked_branch->target = slow_path_target;
209 if (null_check_branch != nullptr) {
210 null_check_branch->target = slow_path_target;
211 }
212 // TODO: move to a slow path.
213 // Go expensive route - artLockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700214 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(), rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000215 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800216 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700217 MarkSafepointPC(call_inst);
218
219 LIR* success_target = NewLIR0(kPseudoTargetLabel);
220 lock_success_branch->target = success_target;
Hans Boehm48f5c472014-06-27 14:50:10 -0700221 GenMemBarrier(kLoadAny);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700222 } else {
223 // Explicit null-check as slow-path is entered using an IT.
buzbee2700f7e2014-03-07 09:46:20 -0800224 GenNullCheck(rs_r0, opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700225 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee091cc402014-03-31 10:14:40 -0700226 NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(),
227 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allisonf9439142014-03-27 15:10:22 -0700228 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800229 OpRegImm(kOpCmp, rs_r1, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700230 LIR* it = OpIT(kCondEq, "");
buzbee091cc402014-03-31 10:14:40 -0700231 NewLIR4(kThumb2Strex/*eq*/, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(),
232 mirror::Object::MonitorOffset().Int32Value() >> 2);
Dave Allison3da67a52014-04-02 17:03:45 -0700233 OpEndIT(it);
buzbee2700f7e2014-03-07 09:46:20 -0800234 OpRegImm(kOpCmp, rs_r1, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700235 it = OpIT(kCondNe, "T");
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700236 // Go expensive route - artLockObjectFromCode(self, obj);
buzbee091cc402014-03-31 10:14:40 -0700237 LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(),
238 rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000239 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800240 LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR);
Dave Allison3da67a52014-04-02 17:03:45 -0700241 OpEndIT(it);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700242 MarkSafepointPC(call_inst);
Hans Boehm48f5c472014-06-27 14:50:10 -0700243 GenMemBarrier(kLoadAny);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700244 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700245}
246
247/*
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700248 * Handle thin locked -> unlocked transition inline or else call out to quick entrypoint. For more
249 * details see monitor.cc. Note the code below doesn't use ldrex/strex as the code holds the lock
250 * and can only give away ownership if its suspended.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700251 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700252void ArmMir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700253 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800254 LoadValueDirectFixed(rl_src, rs_r0); // Get obj
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255 LockCallTemps(); // Prepare for explicit register usage
Dave Allisonf9439142014-03-27 15:10:22 -0700256 LIR* null_check_branch = nullptr;
buzbee695d13a2014-04-19 13:32:20 -0700257 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700258 constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15.
259 if (kArchVariantHasGoodBranchPredictor) {
260 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
261 null_check_branch = nullptr; // No null check.
262 } else {
263 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allison69dfe512014-07-11 17:11:58 +0000264 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700265 null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL);
266 }
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700267 }
buzbee695d13a2014-04-19 13:32:20 -0700268 Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1);
Dave Allisonf9439142014-03-27 15:10:22 -0700269 MarkPossibleNullPointerException(opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800270 LoadConstantNoClobber(rs_r3, 0);
271 LIR* slow_unlock_branch = OpCmpBranch(kCondNe, rs_r1, rs_r2, NULL);
Hans Boehm48f5c472014-06-27 14:50:10 -0700272 GenMemBarrier(kAnyStore);
buzbee695d13a2014-04-19 13:32:20 -0700273 Store32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700274 LIR* unlock_success_branch = OpUnconditionalBranch(NULL);
275
276 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
277 slow_unlock_branch->target = slow_path_target;
278 if (null_check_branch != nullptr) {
279 null_check_branch->target = slow_path_target;
280 }
281 // TODO: move to a slow path.
282 // Go expensive route - artUnlockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700283 LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(), rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000284 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800285 LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700286 MarkSafepointPC(call_inst);
287
288 LIR* success_target = NewLIR0(kPseudoTargetLabel);
289 unlock_success_branch->target = success_target;
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700290 } else {
291 // Explicit null-check as slow-path is entered using an IT.
buzbee2700f7e2014-03-07 09:46:20 -0800292 GenNullCheck(rs_r0, opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700293 Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1); // Get lock
Dave Allisonb373e092014-02-20 16:06:36 -0800294 MarkPossibleNullPointerException(opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700295 Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2);
buzbee2700f7e2014-03-07 09:46:20 -0800296 LoadConstantNoClobber(rs_r3, 0);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700297 // Is lock unheld on lock or held by us (==thread_id) on unlock?
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegReg(kOpCmp, rs_r1, rs_r2);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700299
300 LIR* it = OpIT(kCondEq, "EE");
Hans Boehm48f5c472014-06-27 14:50:10 -0700301 if (GenMemBarrier(kAnyStore)) {
Andreas Gampeb14329f2014-05-15 11:16:06 -0700302 UpdateIT(it, "TEE");
303 }
buzbee695d13a2014-04-19 13:32:20 -0700304 Store32Disp/*eq*/(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700305 // Go expensive route - UnlockObjectFromCode(obj);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700306 LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -0800307 rs_rARM_LR);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000308 ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -0800309 LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR);
Dave Allison3da67a52014-04-02 17:03:45 -0700310 OpEndIT(it);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700311 MarkSafepointPC(call_inst);
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700312 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700313}
314
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700315void ArmMir2Lir::GenMoveException(RegLocation rl_dest) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700316 int ex_offset = Thread::ExceptionOffset<4>().Int32Value();
buzbeea0cd2d72014-06-01 09:33:49 -0700317 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
318 RegStorage reset_reg = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000319 LoadRefDisp(rs_rARM_SELF, ex_offset, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700320 LoadConstant(reset_reg, 0);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000321 StoreRefDisp(rs_rARM_SELF, ex_offset, reset_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700322 FreeTemp(reset_reg);
323 StoreValue(rl_dest, rl_result);
324}
325
326/*
327 * Mark garbage collection card. Skip if the value we're storing is null.
328 */
buzbee2700f7e2014-03-07 09:46:20 -0800329void ArmMir2Lir::MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) {
330 RegStorage reg_card_base = AllocTemp();
331 RegStorage reg_card_no = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 LIR* branch_over = OpCmpImmBranch(kCondEq, val_reg, 0, NULL);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700333 LoadWordDisp(rs_rARM_SELF, Thread::CardTableOffset<4>().Int32Value(), reg_card_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700334 OpRegRegImm(kOpLsr, reg_card_no, tgt_addr_reg, gc::accounting::CardTable::kCardShift);
buzbee2700f7e2014-03-07 09:46:20 -0800335 StoreBaseIndexed(reg_card_base, reg_card_no, reg_card_base, 0, kUnsignedByte);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 LIR* target = NewLIR0(kPseudoTargetLabel);
337 branch_over->target = target;
338 FreeTemp(reg_card_base);
339 FreeTemp(reg_card_no);
340}
341
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700342void ArmMir2Lir::GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 int spill_count = num_core_spills_ + num_fp_spills_;
344 /*
345 * On entry, r0, r1, r2 & r3 are live. Let the register allocation
346 * mechanism know so it doesn't try to use any of them when
347 * expanding the frame or flushing. This leaves the utility
348 * code with a single temp: r12. This should be enough.
349 */
buzbee091cc402014-03-31 10:14:40 -0700350 LockTemp(rs_r0);
351 LockTemp(rs_r1);
352 LockTemp(rs_r2);
353 LockTemp(rs_r3);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700354
355 /*
356 * We can safely skip the stack overflow check if we're
357 * a leaf *and* our frame size < fudge factor.
358 */
Andreas Gampe7cd26f32014-06-18 17:01:15 -0700359 bool skip_overflow_check = mir_graph_->MethodIsLeaf() && !IsLargeFrame(frame_size_, kArm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 NewLIR0(kPseudoMethodEntry);
Andreas Gampe7cd26f32014-06-18 17:01:15 -0700361 constexpr size_t kStackOverflowReservedUsableBytes = kArmStackOverflowReservedBytes -
362 Thread::kStackOverflowSignalReservedBytes;
363 bool large_frame = (static_cast<size_t>(frame_size_) > kStackOverflowReservedUsableBytes);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700364 if (!skip_overflow_check) {
Dave Allison69dfe512014-07-11 17:11:58 +0000365 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitStackOverflowChecks()) {
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000366 if (!large_frame) {
367 /* Load stack limit */
368 LockTemp(rs_r12);
369 Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12);
370 }
Dave Allison5cd33752014-04-15 15:57:58 -0700371 } else {
372 // Implicit stack overflow check.
373 // Generate a load from [sp, #-overflowsize]. If this is in the stack
374 // redzone we will get a segmentation fault.
375 //
376 // Caveat coder: if someone changes the kStackOverflowReservedBytes value
377 // we need to make sure that it's loadable in an immediate field of
378 // a sub instruction. Otherwise we will get a temp allocation and the
379 // code size will increase.
380 //
381 // This is done before the callee save instructions to avoid any possibility
382 // of these overflowing. This uses r12 and that's never saved in a callee
383 // save.
Andreas Gampe7cd26f32014-06-18 17:01:15 -0700384 OpRegRegImm(kOpSub, rs_r12, rs_rARM_SP, kArmStackOverflowReservedBytes);
Dave Allison5cd33752014-04-15 15:57:58 -0700385 Load32Disp(rs_r12, 0, rs_r12);
386 MarkPossibleStackOverflowException();
Dave Allisonb373e092014-02-20 16:06:36 -0800387 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 }
389 /* Spill core callee saves */
390 NewLIR1(kThumb2Push, core_spill_mask_);
391 /* Need to spill any FP regs? */
392 if (num_fp_spills_) {
393 /*
394 * NOTE: fp spills are a little different from core spills in that
395 * they are pushed as a contiguous block. When promoting from
396 * the fp set, we must allocate all singles from s16..highest-promoted
397 */
398 NewLIR1(kThumb2VPushCS, num_fp_spills_);
399 }
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700400
Mathieu Chartier05a48b12014-03-31 16:11:41 -0700401 const int spill_size = spill_count * 4;
402 const int frame_size_without_spills = frame_size_ - spill_size;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700403 if (!skip_overflow_check) {
Dave Allison69dfe512014-07-11 17:11:58 +0000404 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitStackOverflowChecks()) {
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700405 class StackOverflowSlowPath : public LIRSlowPath {
406 public:
407 StackOverflowSlowPath(Mir2Lir* m2l, LIR* branch, bool restore_lr, size_t sp_displace)
408 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, nullptr), restore_lr_(restore_lr),
409 sp_displace_(sp_displace) {
410 }
411 void Compile() OVERRIDE {
412 m2l_->ResetRegPool();
413 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700414 GenerateTargetLabel(kPseudoThrowTarget);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700415 if (restore_lr_) {
buzbee2700f7e2014-03-07 09:46:20 -0800416 m2l_->LoadWordDisp(rs_rARM_SP, sp_displace_ - 4, rs_rARM_LR);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700417 }
buzbee2700f7e2014-03-07 09:46:20 -0800418 m2l_->OpRegImm(kOpAdd, rs_rARM_SP, sp_displace_);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700419 m2l_->ClobberCallerSave();
Ian Rogersdd7624d2014-03-14 17:43:00 -0700420 ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pThrowStackOverflow);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700421 // Load the entrypoint directly into the pc instead of doing a load + branch. Assumes
422 // codegen and target are in thumb2 mode.
buzbee695d13a2014-04-19 13:32:20 -0700423 // NOTE: native pointer.
buzbee2700f7e2014-03-07 09:46:20 -0800424 m2l_->LoadWordDisp(rs_rARM_SELF, func_offset.Int32Value(), rs_rARM_PC);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700425 }
426
427 private:
428 const bool restore_lr_;
429 const size_t sp_displace_;
430 };
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000431 if (large_frame) {
432 // Note: may need a temp reg, and we only have r12 free at this point.
buzbee2700f7e2014-03-07 09:46:20 -0800433 OpRegRegImm(kOpSub, rs_rARM_LR, rs_rARM_SP, frame_size_without_spills);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000434 Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12);
buzbee2700f7e2014-03-07 09:46:20 -0800435 LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_LR, rs_r12, nullptr);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700436 // Need to restore LR since we used it as a temp.
Mathieu Chartier05a48b12014-03-31 16:11:41 -0700437 AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, true, spill_size));
buzbee2700f7e2014-03-07 09:46:20 -0800438 OpRegCopy(rs_rARM_SP, rs_rARM_LR); // Establish stack
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700439 } else {
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000440 /*
441 * If the frame is small enough we are guaranteed to have enough space that remains to
442 * handle signals on the user stack. However, we may not have any free temp
443 * registers at this point, so we'll temporarily add LR to the temp pool.
444 */
445 DCHECK(!GetRegInfo(rs_rARM_LR)->IsTemp());
446 MarkTemp(rs_rARM_LR);
447 FreeTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -0800448 OpRegRegImm(kOpSub, rs_rARM_SP, rs_rARM_SP, frame_size_without_spills);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000449 Clobber(rs_rARM_LR);
450 UnmarkTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -0800451 LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_SP, rs_r12, nullptr);
Mathieu Chartier0d507d12014-03-19 10:17:28 -0700452 AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, false, frame_size_));
453 }
Dave Allisonb373e092014-02-20 16:06:36 -0800454 } else {
Dave Allison5cd33752014-04-15 15:57:58 -0700455 // Implicit stack overflow check has already been done. Just make room on the
456 // stack for the frame now.
Dave Allisonf9439142014-03-27 15:10:22 -0700457 OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills);
Dave Allisonb373e092014-02-20 16:06:36 -0800458 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800460 OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461 }
462
463 FlushIns(ArgLocs, rl_method);
464
buzbee091cc402014-03-31 10:14:40 -0700465 FreeTemp(rs_r0);
466 FreeTemp(rs_r1);
467 FreeTemp(rs_r2);
468 FreeTemp(rs_r3);
Bill Buzbeefe8cf8b2014-05-15 13:57:54 +0000469 FreeTemp(rs_r12);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470}
471
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700472void ArmMir2Lir::GenExitSequence() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700473 int spill_count = num_core_spills_ + num_fp_spills_;
474 /*
475 * In the exit path, r0/r1 are live - make sure they aren't
476 * allocated by the register utilities as temps.
477 */
buzbee091cc402014-03-31 10:14:40 -0700478 LockTemp(rs_r0);
479 LockTemp(rs_r1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480
481 NewLIR0(kPseudoMethodExit);
buzbee2700f7e2014-03-07 09:46:20 -0800482 OpRegImm(kOpAdd, rs_rARM_SP, frame_size_ - (spill_count * 4));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 /* Need to restore any FP callee saves? */
484 if (num_fp_spills_) {
485 NewLIR1(kThumb2VPopCS, num_fp_spills_);
486 }
buzbee091cc402014-03-31 10:14:40 -0700487 if (core_spill_mask_ & (1 << rs_rARM_LR.GetRegNum())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 /* Unspill rARM_LR to rARM_PC */
buzbee091cc402014-03-31 10:14:40 -0700489 core_spill_mask_ &= ~(1 << rs_rARM_LR.GetRegNum());
490 core_spill_mask_ |= (1 << rs_rARM_PC.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 }
492 NewLIR1(kThumb2Pop, core_spill_mask_);
buzbee091cc402014-03-31 10:14:40 -0700493 if (!(core_spill_mask_ & (1 << rs_rARM_PC.GetRegNum()))) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 /* We didn't pop to rARM_PC, so must do a bv rARM_LR */
buzbee091cc402014-03-31 10:14:40 -0700495 NewLIR1(kThumbBx, rs_rARM_LR.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 }
497}
498
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800499void ArmMir2Lir::GenSpecialExitSequence() {
buzbee091cc402014-03-31 10:14:40 -0700500 NewLIR1(kThumbBx, rs_rARM_LR.GetReg());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800501}
502
Brian Carlstrom7940e442013-07-12 13:46:57 -0700503} // namespace art