blob: 98ddc36f638d6b2462015c43295c545099bddf83 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Ian Rogersd582fa42014-11-05 23:46:43 -080016#include "arch/arm/instruction_set_features_arm.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070017#include "dex/compiler_ir.h"
18#include "dex/compiler_internals.h"
Brian Carlstrom60d7a652014-03-13 18:10:08 -070019#include "dex/quick/arm/arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
Andreas Gampe9c3b0892014-04-24 17:33:34 +000023#include "mirror/object_array-inl.h"
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -080024#include "mirror/object-inl.h"
Andreas Gampeaa910d52014-07-30 18:59:05 -070025#include "mirror/object_reference.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "verifier/method_verifier.h"
Dave Allisonbcec6fb2014-01-17 12:52:22 -080027#include <functional>
Brian Carlstrom7940e442013-07-12 13:46:57 -070028
29namespace art {
30
Andreas Gampe9c3b0892014-04-24 17:33:34 +000031// Shortcuts to repeatedly used long types.
32typedef mirror::ObjectArray<mirror::Object> ObjArray;
33typedef mirror::ObjectArray<mirror::Class> ClassArray;
34
Brian Carlstrom7940e442013-07-12 13:46:57 -070035/*
36 * This source files contains "gen" codegen routines that should
37 * be applicable to most targets. Only mid-level support utilities
38 * and "op" calls may be used here.
39 */
40
41/*
buzbeeb48819d2013-09-14 16:15:25 -070042 * Generate a kPseudoBarrier marker to indicate the boundary of special
Brian Carlstrom7940e442013-07-12 13:46:57 -070043 * blocks.
44 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070045void Mir2Lir::GenBarrier() {
Brian Carlstrom7940e442013-07-12 13:46:57 -070046 LIR* barrier = NewLIR0(kPseudoBarrier);
47 /* Mark all resources as being clobbered */
buzbeeb48819d2013-09-14 16:15:25 -070048 DCHECK(!barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010049 barrier->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -070050}
51
Mingyao Yange643a172014-04-08 11:02:52 -070052void Mir2Lir::GenDivZeroException() {
53 LIR* branch = OpUnconditionalBranch(nullptr);
54 AddDivZeroCheckSlowPath(branch);
55}
56
57void Mir2Lir::GenDivZeroCheck(ConditionCode c_code) {
Mingyao Yang42894562014-04-07 12:42:16 -070058 LIR* branch = OpCondBranch(c_code, nullptr);
59 AddDivZeroCheckSlowPath(branch);
60}
61
Mingyao Yange643a172014-04-08 11:02:52 -070062void Mir2Lir::GenDivZeroCheck(RegStorage reg) {
63 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
Mingyao Yang42894562014-04-07 12:42:16 -070064 AddDivZeroCheckSlowPath(branch);
65}
66
67void Mir2Lir::AddDivZeroCheckSlowPath(LIR* branch) {
68 class DivZeroCheckSlowPath : public Mir2Lir::LIRSlowPath {
69 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -080070 DivZeroCheckSlowPath(Mir2Lir* m2l, LIR* branch_in)
71 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch_in) {
Mingyao Yang42894562014-04-07 12:42:16 -070072 }
73
Mingyao Yange643a172014-04-08 11:02:52 -070074 void Compile() OVERRIDE {
Mingyao Yang42894562014-04-07 12:42:16 -070075 m2l_->ResetRegPool();
76 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070077 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -070078 m2l_->CallRuntimeHelper(kQuickThrowDivZero, true);
Mingyao Yang42894562014-04-07 12:42:16 -070079 }
80 };
81
82 AddSlowPath(new (arena_) DivZeroCheckSlowPath(this, branch));
83}
Dave Allisonb373e092014-02-20 16:06:36 -080084
Mingyao Yang80365d92014-04-18 12:10:58 -070085void Mir2Lir::GenArrayBoundsCheck(RegStorage index, RegStorage length) {
86 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
87 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -080088 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch_in, RegStorage index_in,
89 RegStorage length_in)
90 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch_in),
91 index_(index_in), length_(length_in) {
Mingyao Yang80365d92014-04-18 12:10:58 -070092 }
93
94 void Compile() OVERRIDE {
95 m2l_->ResetRegPool();
96 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070097 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -070098 m2l_->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, index_, length_, true);
Mingyao Yang80365d92014-04-18 12:10:58 -070099 }
100
101 private:
102 const RegStorage index_;
103 const RegStorage length_;
104 };
105
106 LIR* branch = OpCmpBranch(kCondUge, index, length, nullptr);
107 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
108}
109
110void Mir2Lir::GenArrayBoundsCheck(int index, RegStorage length) {
111 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
112 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800113 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch_in, int index_in, RegStorage length_in)
114 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch_in),
115 index_(index_in), length_(length_in) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700116 }
117
118 void Compile() OVERRIDE {
119 m2l_->ResetRegPool();
120 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700121 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700122
Andreas Gampeccc60262014-07-04 18:02:38 -0700123 RegStorage arg1_32 = m2l_->TargetReg(kArg1, kNotWide);
124 RegStorage arg0_32 = m2l_->TargetReg(kArg0, kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700125
126 m2l_->OpRegCopy(arg1_32, length_);
127 m2l_->LoadConstant(arg0_32, index_);
Andreas Gampe98430592014-07-27 19:44:50 -0700128 m2l_->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, arg0_32, arg1_32, true);
Mingyao Yang80365d92014-04-18 12:10:58 -0700129 }
130
131 private:
132 const int32_t index_;
133 const RegStorage length_;
134 };
135
136 LIR* branch = OpCmpImmBranch(kCondLs, length, index, nullptr);
137 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
138}
139
Mingyao Yange643a172014-04-08 11:02:52 -0700140LIR* Mir2Lir::GenNullCheck(RegStorage reg) {
141 class NullCheckSlowPath : public Mir2Lir::LIRSlowPath {
142 public:
143 NullCheckSlowPath(Mir2Lir* m2l, LIR* branch)
144 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
145 }
146
147 void Compile() OVERRIDE {
148 m2l_->ResetRegPool();
149 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700150 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -0700151 m2l_->CallRuntimeHelper(kQuickThrowNullPointer, true);
Mingyao Yange643a172014-04-08 11:02:52 -0700152 }
153 };
154
155 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
156 AddSlowPath(new (arena_) NullCheckSlowPath(this, branch));
157 return branch;
158}
159
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160/* Perform null-check on a register. */
buzbee2700f7e2014-03-07 09:46:20 -0800161LIR* Mir2Lir::GenNullCheck(RegStorage m_reg, int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000162 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700163 return GenExplicitNullCheck(m_reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 }
Pavel Vyssotski9c3617a2014-11-13 18:25:23 +0600165 // If null check has not been eliminated, reset redundant store tracking.
166 if ((opt_flags & MIR_IGNORE_NULL_CHECK) == 0) {
167 ResetDefTracking();
168 }
Dave Allisonb373e092014-02-20 16:06:36 -0800169 return nullptr;
170}
171
Dave Allisonf9439142014-03-27 15:10:22 -0700172/* Perform an explicit null-check on a register. */
173LIR* Mir2Lir::GenExplicitNullCheck(RegStorage m_reg, int opt_flags) {
174 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
175 return NULL;
176 }
Mingyao Yange643a172014-04-08 11:02:52 -0700177 return GenNullCheck(m_reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700178}
179
Dave Allisonb373e092014-02-20 16:06:36 -0800180void Mir2Lir::MarkPossibleNullPointerException(int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000181 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800182 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
183 return;
184 }
Dave Allison69dfe512014-07-11 17:11:58 +0000185 // Insert after last instruction.
Dave Allisonb373e092014-02-20 16:06:36 -0800186 MarkSafepointPC(last_lir_insn_);
187 }
188}
189
Andreas Gampe3c12c512014-06-24 18:46:29 +0000190void Mir2Lir::MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after) {
Dave Allison69dfe512014-07-11 17:11:58 +0000191 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000192 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
193 return;
194 }
195 MarkSafepointPCAfter(after);
196 }
197}
198
Dave Allisonb373e092014-02-20 16:06:36 -0800199void Mir2Lir::MarkPossibleStackOverflowException() {
Dave Allison69dfe512014-07-11 17:11:58 +0000200 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitStackOverflowChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800201 MarkSafepointPC(last_lir_insn_);
202 }
203}
204
buzbee2700f7e2014-03-07 09:46:20 -0800205void Mir2Lir::ForceImplicitNullCheck(RegStorage reg, int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000206 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800207 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
208 return;
209 }
210 // Force an implicit null check by performing a memory operation (load) from the given
211 // register with offset 0. This will cause a signal if the register contains 0 (null).
buzbee2700f7e2014-03-07 09:46:20 -0800212 RegStorage tmp = AllocTemp();
213 // TODO: for Mips, would be best to use rZERO as the bogus register target.
buzbee695d13a2014-04-19 13:32:20 -0700214 LIR* load = Load32Disp(reg, 0, tmp);
Dave Allisonb373e092014-02-20 16:06:36 -0800215 FreeTemp(tmp);
216 MarkSafepointPC(load);
217 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218}
219
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700221 RegLocation rl_src2, LIR* taken) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 ConditionCode cond;
buzbee7c02e912014-10-03 13:14:17 -0700223 RegisterClass reg_class = (rl_src1.ref || rl_src2.ref) ? kRefReg : kCoreReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224 switch (opcode) {
225 case Instruction::IF_EQ:
226 cond = kCondEq;
227 break;
228 case Instruction::IF_NE:
229 cond = kCondNe;
230 break;
231 case Instruction::IF_LT:
232 cond = kCondLt;
233 break;
234 case Instruction::IF_GE:
235 cond = kCondGe;
236 break;
237 case Instruction::IF_GT:
238 cond = kCondGt;
239 break;
240 case Instruction::IF_LE:
241 cond = kCondLe;
242 break;
243 default:
244 cond = static_cast<ConditionCode>(0);
245 LOG(FATAL) << "Unexpected opcode " << opcode;
246 }
247
248 // Normalize such that if either operand is constant, src2 will be constant
249 if (rl_src1.is_const) {
250 RegLocation rl_temp = rl_src1;
251 rl_src1 = rl_src2;
252 rl_src2 = rl_temp;
253 cond = FlipComparisonOrder(cond);
254 }
255
buzbee7c02e912014-10-03 13:14:17 -0700256 rl_src1 = LoadValue(rl_src1, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700257 // Is this really an immediate comparison?
258 if (rl_src2.is_const) {
259 // If it's already live in a register or not easily materialized, just keep going
260 RegLocation rl_temp = UpdateLoc(rl_src2);
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700261 int32_t constant_value = mir_graph_->ConstantValue(rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 if ((rl_temp.location == kLocDalvikFrame) &&
Matteo Franchinc763e352014-07-04 12:53:27 +0100263 InexpensiveConstantInt(constant_value, opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700264 // OK - convert this to a compare immediate and branch
buzbee2700f7e2014-03-07 09:46:20 -0800265 OpCmpImmBranch(cond, rl_src1.reg, mir_graph_->ConstantValue(rl_src2), taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700266 return;
267 }
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700268
269 // It's also commonly more efficient to have a test against zero with Eq/Ne. This is not worse
270 // for x86, and allows a cbz/cbnz for Arm and Mips. At the same time, it works around a register
271 // mismatch for 64b systems, where a reference is compared against null, as dex bytecode uses
272 // the 32b literal 0 for null.
273 if (constant_value == 0 && (cond == kCondEq || cond == kCondNe)) {
274 // Use the OpCmpImmBranch and ignore the value in the register.
275 OpCmpImmBranch(cond, rl_src1.reg, 0, taken);
276 return;
277 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700278 }
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700279
buzbee7c02e912014-10-03 13:14:17 -0700280 rl_src2 = LoadValue(rl_src2, reg_class);
buzbee2700f7e2014-03-07 09:46:20 -0800281 OpCmpBranch(cond, rl_src1.reg, rl_src2.reg, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700282}
283
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700284void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700285 ConditionCode cond;
buzbee7c02e912014-10-03 13:14:17 -0700286 RegisterClass reg_class = rl_src.ref ? kRefReg : kCoreReg;
287 rl_src = LoadValue(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 switch (opcode) {
289 case Instruction::IF_EQZ:
290 cond = kCondEq;
291 break;
292 case Instruction::IF_NEZ:
293 cond = kCondNe;
294 break;
295 case Instruction::IF_LTZ:
296 cond = kCondLt;
297 break;
298 case Instruction::IF_GEZ:
299 cond = kCondGe;
300 break;
301 case Instruction::IF_GTZ:
302 cond = kCondGt;
303 break;
304 case Instruction::IF_LEZ:
305 cond = kCondLe;
306 break;
307 default:
308 cond = static_cast<ConditionCode>(0);
309 LOG(FATAL) << "Unexpected opcode " << opcode;
310 }
buzbee2700f7e2014-03-07 09:46:20 -0800311 OpCmpImmBranch(cond, rl_src.reg, 0, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312}
313
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700314void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
316 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800317 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800319 LoadValueDirect(rl_src, rl_result.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700320 }
buzbee2700f7e2014-03-07 09:46:20 -0800321 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_result.reg.GetLow(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700322 StoreValueWide(rl_dest, rl_result);
323}
324
325void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700326 RegLocation rl_src) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700327 rl_src = LoadValue(rl_src, kCoreReg);
328 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
329 OpKind op = kOpInvalid;
330 switch (opcode) {
331 case Instruction::INT_TO_BYTE:
332 op = kOp2Byte;
333 break;
334 case Instruction::INT_TO_SHORT:
335 op = kOp2Short;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 break;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700337 case Instruction::INT_TO_CHAR:
338 op = kOp2Char;
339 break;
340 default:
341 LOG(ERROR) << "Bad int conversion type";
342 }
buzbee2700f7e2014-03-07 09:46:20 -0800343 OpRegReg(op, rl_result.reg, rl_src.reg);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700344 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700345}
346
Andreas Gampe98430592014-07-27 19:44:50 -0700347/*
348 * Let helper function take care of everything. Will call
349 * Array::AllocFromCode(type_idx, method, count);
350 * Note: AllocFromCode will handle checks for errNegativeArraySize.
351 */
352void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
353 RegLocation rl_src) {
354 FlushAllRegs(); /* Everything to home location */
355 const DexFile* dex_file = cu_->dex_file;
356 CompilerDriver* driver = cu_->compiler_driver;
357 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *dex_file, type_idx)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800358 bool is_type_initialized; // Ignored as an array does not have an initializer.
359 bool use_direct_type_ptr;
360 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700361 bool is_finalizable;
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800362 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700363 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
364 &direct_type_ptr, &is_finalizable)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800365 // The fast path.
366 if (!use_direct_type_ptr) {
Fred Shihe7f82e22014-08-06 10:46:37 -0700367 LoadClassType(*dex_file, type_idx, kArg0);
Andreas Gampe98430592014-07-27 19:44:50 -0700368 CallRuntimeHelperRegMethodRegLocation(kQuickAllocArrayResolved, TargetReg(kArg0, kNotWide),
369 rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800370 } else {
371 // Use the direct pointer.
Andreas Gampe98430592014-07-27 19:44:50 -0700372 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArrayResolved, direct_type_ptr, rl_src,
373 true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800374 }
375 } else {
376 // The slow path.
Andreas Gampe98430592014-07-27 19:44:50 -0700377 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArray, type_idx, rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800378 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379 } else {
Andreas Gampe98430592014-07-27 19:44:50 -0700380 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArrayWithAccessCheck, type_idx, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700381 }
Andreas Gampe98430592014-07-27 19:44:50 -0700382 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700383}
384
385/*
386 * Similar to GenNewArray, but with post-allocation initialization.
387 * Verifier guarantees we're dealing with an array class. Current
388 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
389 * Current code also throws internal unimp if not 'L', '[' or 'I'.
390 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700391void Mir2Lir::GenFilledNewArray(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392 int elems = info->num_arg_words;
393 int type_idx = info->index;
394 FlushAllRegs(); /* Everything to home location */
Andreas Gampe98430592014-07-27 19:44:50 -0700395 QuickEntrypointEnum target;
396 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
397 type_idx)) {
398 target = kQuickCheckAndAllocArray;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700399 } else {
Andreas Gampe98430592014-07-27 19:44:50 -0700400 target = kQuickCheckAndAllocArrayWithAccessCheck;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 }
Andreas Gampe98430592014-07-27 19:44:50 -0700402 CallRuntimeHelperImmMethodImm(target, type_idx, elems, true);
Andreas Gampeccc60262014-07-04 18:02:38 -0700403 FreeTemp(TargetReg(kArg2, kNotWide));
404 FreeTemp(TargetReg(kArg1, kNotWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405 /*
406 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
407 * return region. Because AllocFromCode placed the new array
408 * in kRet0, we'll just lock it into place. When debugger support is
409 * added, it may be necessary to additionally copy all return
410 * values to a home location in thread-local storage
411 */
Andreas Gampeccc60262014-07-04 18:02:38 -0700412 RegStorage ref_reg = TargetReg(kRet0, kRef);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700413 LockTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700414
415 // TODO: use the correct component size, currently all supported types
416 // share array alignment with ints (see comment at head of function)
417 size_t component_size = sizeof(int32_t);
418
419 // Having a range of 0 is legal
420 if (info->is_range && (elems > 0)) {
421 /*
422 * Bit of ugliness here. We're going generate a mem copy loop
423 * on the register range, but it is possible that some regs
424 * in the range have been promoted. This is unlikely, but
425 * before generating the copy, we'll just force a flush
426 * of any regs in the source range that have been promoted to
427 * home location.
428 */
429 for (int i = 0; i < elems; i++) {
430 RegLocation loc = UpdateLoc(info->args[i]);
431 if (loc.location == kLocPhysReg) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100432 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Serguei Katkov27503542014-11-06 14:45:44 +0600433 if (loc.ref) {
434 StoreRefDisp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, kNotVolatile);
435 } else {
436 Store32Disp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
437 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700438 }
439 }
440 /*
441 * TUNING note: generated code here could be much improved, but
442 * this is an uncommon operation and isn't especially performance
443 * critical.
444 */
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700445 // This is addressing the stack, which may be out of the 4G area.
buzbee33ae5582014-06-12 14:56:32 -0700446 RegStorage r_src = AllocTempRef();
447 RegStorage r_dst = AllocTempRef();
448 RegStorage r_idx = AllocTempRef(); // Not really a reference, but match src/dst.
buzbee2700f7e2014-03-07 09:46:20 -0800449 RegStorage r_val;
Brian Carlstromdf629502013-07-17 22:39:56 -0700450 switch (cu_->instruction_set) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 case kThumb2:
buzbee33ae5582014-06-12 14:56:32 -0700452 case kArm64:
Andreas Gampeccc60262014-07-04 18:02:38 -0700453 r_val = TargetReg(kLr, kNotWide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454 break;
455 case kX86:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700456 case kX86_64:
Chao-ying Fua77ee512014-07-01 17:43:41 -0700457 FreeTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 r_val = AllocTemp();
459 break;
460 case kMips:
461 r_val = AllocTemp();
462 break;
463 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
464 }
465 // Set up source pointer
466 RegLocation rl_first = info->args[0];
Chao-ying Fua77ee512014-07-01 17:43:41 -0700467 OpRegRegImm(kOpAdd, r_src, TargetPtrReg(kSp), SRegOffset(rl_first.s_reg_low));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700468 // Set up the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700469 OpRegRegImm(kOpAdd, r_dst, ref_reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470 mirror::Array::DataOffset(component_size).Int32Value());
471 // Set up the loop counter (known to be > 0)
472 LoadConstant(r_idx, elems - 1);
473 // Generate the copy loop. Going backwards for convenience
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800474 LIR* loop_head_target = NewLIR0(kPseudoTargetLabel);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475 // Copy next element
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100476 {
477 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
478 LoadBaseIndexed(r_src, r_idx, r_val, 2, k32);
479 // NOTE: No dalvik register annotation, local optimizations will be stopped
480 // by the loop boundaries.
481 }
buzbee695d13a2014-04-19 13:32:20 -0700482 StoreBaseIndexed(r_dst, r_idx, r_val, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 FreeTemp(r_val);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800484 OpDecAndBranch(kCondGe, r_idx, loop_head_target);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700485 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700486 // Restore the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700487 OpRegRegImm(kOpAdd, ref_reg, r_dst,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 -mirror::Array::DataOffset(component_size).Int32Value());
489 }
490 } else if (!info->is_range) {
491 // TUNING: interleave
492 for (int i = 0; i < elems; i++) {
Serguei Katkov27503542014-11-06 14:45:44 +0600493 RegLocation rl_arg;
494 if (info->args[i].ref) {
495 rl_arg = LoadValue(info->args[i], kRefReg);
496 StoreRefDisp(ref_reg,
497 mirror::Array::DataOffset(component_size).Int32Value() + i * 4, rl_arg.reg,
498 kNotVolatile);
499 } else {
500 rl_arg = LoadValue(info->args[i], kCoreReg);
501 Store32Disp(ref_reg,
502 mirror::Array::DataOffset(component_size).Int32Value() + i * 4, rl_arg.reg);
503 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700504 // If the LoadValue caused a temp to be allocated, free it
buzbee2700f7e2014-03-07 09:46:20 -0800505 if (IsTemp(rl_arg.reg)) {
506 FreeTemp(rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700507 }
508 }
509 }
510 if (info->result.location != kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -0700511 StoreValue(info->result, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 }
513}
514
Ian Rogers832336b2014-10-08 15:35:22 -0700515/*
516 * Array data table format:
517 * ushort ident = 0x0300 magic value
518 * ushort width width of each element in the table
519 * uint size number of elements in the table
520 * ubyte data[size*width] table of data values (may contain a single-byte
521 * padding at the end)
522 *
523 * Total size is 4+(width * size + 1)/2 16-bit code units.
524 */
525void Mir2Lir::GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
526 if (kIsDebugBuild) {
527 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
528 const Instruction::ArrayDataPayload* payload =
529 reinterpret_cast<const Instruction::ArrayDataPayload*>(table);
530 CHECK_EQ(payload->ident, static_cast<uint16_t>(Instruction::kArrayDataSignature));
531 }
532 uint32_t table_offset_from_start = mir->offset + static_cast<int32_t>(table_offset);
533 CallRuntimeHelperImmRegLocation(kQuickHandleFillArrayData, table_offset_from_start, rl_src, true);
534}
535
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800536//
537// Slow path to ensure a class is initialized for sget/sput.
538//
539class StaticFieldSlowPath : public Mir2Lir::LIRSlowPath {
540 public:
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100541 // There are up to two branches to the static field slow path, the "unresolved" when the type
542 // entry in the dex cache is null, and the "uninit" when the class is not yet initialized.
543 // At least one will be non-null here, otherwise we wouldn't generate the slow path.
buzbee2700f7e2014-03-07 09:46:20 -0800544 StaticFieldSlowPath(Mir2Lir* m2l, LIR* unresolved, LIR* uninit, LIR* cont, int storage_index,
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100545 RegStorage r_base)
546 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), unresolved != nullptr ? unresolved : uninit, cont),
547 second_branch_(unresolved != nullptr ? uninit : nullptr),
548 storage_index_(storage_index), r_base_(r_base) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800549 }
550
551 void Compile() {
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100552 LIR* target = GenerateTargetLabel();
553 if (second_branch_ != nullptr) {
554 second_branch_->target = target;
555 }
Andreas Gampe98430592014-07-27 19:44:50 -0700556 m2l_->CallRuntimeHelperImm(kQuickInitializeStaticStorage, storage_index_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800557 // Copy helper's result into r_base, a no-op on all but MIPS.
Andreas Gampeccc60262014-07-04 18:02:38 -0700558 m2l_->OpRegCopy(r_base_, m2l_->TargetReg(kRet0, kRef));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800559
560 m2l_->OpUnconditionalBranch(cont_);
561 }
562
563 private:
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100564 // Second branch to the slow path, or null if there's only one branch.
565 LIR* const second_branch_;
566
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800567 const int storage_index_;
buzbee2700f7e2014-03-07 09:46:20 -0800568 const RegStorage r_base_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800569};
570
Fred Shih37f05ef2014-07-16 18:38:08 -0700571void Mir2Lir::GenSput(MIR* mir, RegLocation rl_src, OpSize size) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000572 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
573 cu_->compiler_driver->ProcessedStaticField(field_info.FastPut(), field_info.IsReferrersClass());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700574 if (!SLOW_FIELD_PATH && field_info.FastPut()) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000575 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800576 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000577 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578 // Fast path, static storage base is this method's class
Matteo Franchin0955f7e2014-05-23 17:32:52 +0100579 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700580 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000581 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
582 kNotVolatile);
buzbee2700f7e2014-03-07 09:46:20 -0800583 if (IsTemp(rl_method.reg)) {
584 FreeTemp(rl_method.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700585 }
586 } else {
587 // Medium path, static storage base in a different class which requires checks that the other
588 // class is initialized.
589 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000590 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591 // May do runtime call so everything to home locations.
592 FlushAllRegs();
593 // Using fixed register to sync with possible call to runtime support.
Andreas Gampeccc60262014-07-04 18:02:38 -0700594 RegStorage r_method = TargetReg(kArg1, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 LockTemp(r_method);
596 LoadCurrMethodDirect(r_method);
Andreas Gampeccc60262014-07-04 18:02:38 -0700597 r_base = TargetReg(kArg0, kRef);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800598 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000599 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
600 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000601 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000602 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800603 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100604 LIR* unresolved_branch = nullptr;
605 if (!field_info.IsClassInDexCache() &&
606 (mir->optimization_flags & MIR_CLASS_IS_IN_DEX_CACHE) == 0) {
607 // Check if r_base is NULL.
608 unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
609 }
610 LIR* uninit_branch = nullptr;
611 if (!field_info.IsClassInitialized() &&
612 (mir->optimization_flags & MIR_CLASS_IS_INITIALIZED) == 0) {
613 // Check if r_base is not yet initialized class.
Andreas Gampeccc60262014-07-04 18:02:38 -0700614 RegStorage r_tmp = TargetReg(kArg2, kNotWide);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800615 LockTemp(r_tmp);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100616 uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800617 mirror::Class::StatusOffset().Int32Value(),
Dave Allison69dfe512014-07-11 17:11:58 +0000618 mirror::Class::kStatusInitialized, nullptr, nullptr);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100619 FreeTemp(r_tmp);
620 }
621 if (unresolved_branch != nullptr || uninit_branch != nullptr) {
622 // The slow path is invoked if the r_base is NULL or the class pointed
623 // to by it is not initialized.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800624 LIR* cont = NewLIR0(kPseudoTargetLabel);
buzbee2700f7e2014-03-07 09:46:20 -0800625 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000626 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800627
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100628 if (uninit_branch != nullptr) {
629 // Ensure load of status and store of value don't re-order.
630 // TODO: Presumably the actual value store is control-dependent on the status load,
631 // and will thus not be reordered in any case, since stores are never speculated.
632 // Does later code "know" that the class is now initialized? If so, we still
633 // need the barrier to guard later static loads.
634 GenMemBarrier(kLoadAny);
635 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 FreeTemp(r_method);
638 }
639 // rBase now holds static storage base
Fred Shih37f05ef2014-07-16 18:38:08 -0700640 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
641 if (IsWide(size)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100642 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 } else {
Vladimir Marko674744e2014-04-24 15:18:26 +0100644 rl_src = LoadValue(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700646 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000647 StoreRefDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg,
648 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100649 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700650 StoreBaseDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000651 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700653 if (IsRef(size) && !mir_graph_->IsConstantNullRef(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800654 MarkGCCard(rl_src.reg, r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700655 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800656 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 } else {
658 FlushAllRegs(); // Everything to home locations
Fred Shih37f05ef2014-07-16 18:38:08 -0700659 QuickEntrypointEnum target;
660 switch (size) {
661 case kReference:
662 target = kQuickSetObjStatic;
663 break;
664 case k64:
665 case kDouble:
666 target = kQuickSet64Static;
667 break;
668 case k32:
669 case kSingle:
670 target = kQuickSet32Static;
671 break;
672 case kSignedHalf:
673 case kUnsignedHalf:
674 target = kQuickSet16Static;
675 break;
676 case kSignedByte:
677 case kUnsignedByte:
678 target = kQuickSet8Static;
679 break;
680 case kWord: // Intentional fallthrough.
681 default:
682 LOG(FATAL) << "Can't determine entrypoint for: " << size;
683 target = kQuickSet32Static;
684 }
Andreas Gampe98430592014-07-27 19:44:50 -0700685 CallRuntimeHelperImmRegLocation(target, field_info.FieldIndex(), rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686 }
687}
688
Fred Shih37f05ef2014-07-16 18:38:08 -0700689void Mir2Lir::GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000690 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
691 cu_->compiler_driver->ProcessedStaticField(field_info.FastGet(), field_info.IsReferrersClass());
Fred Shih37f05ef2014-07-16 18:38:08 -0700692
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700693 if (!SLOW_FIELD_PATH && field_info.FastGet()) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000694 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800695 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000696 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700697 // Fast path, static storage base is this method's class
698 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700699 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000700 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
701 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700702 } else {
703 // Medium path, static storage base in a different class which requires checks that the other
704 // class is initialized
Vladimir Markobe0e5462014-02-26 11:24:15 +0000705 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700706 // May do runtime call so everything to home locations.
707 FlushAllRegs();
708 // Using fixed register to sync with possible call to runtime support.
Andreas Gampeccc60262014-07-04 18:02:38 -0700709 RegStorage r_method = TargetReg(kArg1, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 LockTemp(r_method);
711 LoadCurrMethodDirect(r_method);
Andreas Gampeccc60262014-07-04 18:02:38 -0700712 r_base = TargetReg(kArg0, kRef);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800713 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000714 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
715 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000716 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000717 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800718 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100719 LIR* unresolved_branch = nullptr;
720 if (!field_info.IsClassInDexCache() &&
721 (mir->optimization_flags & MIR_CLASS_IS_IN_DEX_CACHE) == 0) {
722 // Check if r_base is NULL.
723 unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
724 }
725 LIR* uninit_branch = nullptr;
726 if (!field_info.IsClassInitialized() &&
727 (mir->optimization_flags & MIR_CLASS_IS_INITIALIZED) == 0) {
728 // Check if r_base is not yet initialized class.
Andreas Gampeccc60262014-07-04 18:02:38 -0700729 RegStorage r_tmp = TargetReg(kArg2, kNotWide);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800730 LockTemp(r_tmp);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100731 uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800732 mirror::Class::StatusOffset().Int32Value(),
Dave Allison69dfe512014-07-11 17:11:58 +0000733 mirror::Class::kStatusInitialized, nullptr, nullptr);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100734 FreeTemp(r_tmp);
735 }
736 if (unresolved_branch != nullptr || uninit_branch != nullptr) {
737 // The slow path is invoked if the r_base is NULL or the class pointed
738 // to by it is not initialized.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800739 LIR* cont = NewLIR0(kPseudoTargetLabel);
buzbee2700f7e2014-03-07 09:46:20 -0800740 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000741 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800742
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100743 if (uninit_branch != nullptr) {
744 // Ensure load of status and load of value don't re-order.
745 GenMemBarrier(kLoadAny);
746 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700748 FreeTemp(r_method);
749 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800750 // r_base now holds static storage base
Fred Shih37f05ef2014-07-16 18:38:08 -0700751 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Vladimir Marko674744e2014-04-24 15:18:26 +0100752 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800753
Vladimir Marko674744e2014-04-24 15:18:26 +0100754 int field_offset = field_info.FieldOffset().Int32Value();
Fred Shih37f05ef2014-07-16 18:38:08 -0700755 if (IsRef(size)) {
756 // TODO: DCHECK?
Andreas Gampe3c12c512014-06-24 18:46:29 +0000757 LoadRefDisp(r_base, field_offset, rl_result.reg, field_info.IsVolatile() ? kVolatile :
758 kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100759 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700760 LoadBaseDisp(r_base, field_offset, rl_result.reg, size, field_info.IsVolatile() ?
Andreas Gampe3c12c512014-06-24 18:46:29 +0000761 kVolatile : kNotVolatile);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800762 }
Vladimir Marko674744e2014-04-24 15:18:26 +0100763 FreeTemp(r_base);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800764
Fred Shih37f05ef2014-07-16 18:38:08 -0700765 if (IsWide(size)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 StoreValueWide(rl_dest, rl_result);
767 } else {
768 StoreValue(rl_dest, rl_result);
769 }
770 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700771 DCHECK(SizeMatchesTypeForEntrypoint(size, type));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 FlushAllRegs(); // Everything to home locations
Fred Shih37f05ef2014-07-16 18:38:08 -0700773 QuickEntrypointEnum target;
774 switch (type) {
775 case Primitive::kPrimNot:
776 target = kQuickGetObjStatic;
777 break;
778 case Primitive::kPrimLong:
779 case Primitive::kPrimDouble:
780 target = kQuickGet64Static;
781 break;
782 case Primitive::kPrimInt:
783 case Primitive::kPrimFloat:
784 target = kQuickGet32Static;
785 break;
786 case Primitive::kPrimShort:
787 target = kQuickGetShortStatic;
788 break;
789 case Primitive::kPrimChar:
790 target = kQuickGetCharStatic;
791 break;
792 case Primitive::kPrimByte:
793 target = kQuickGetByteStatic;
794 break;
795 case Primitive::kPrimBoolean:
796 target = kQuickGetBooleanStatic;
797 break;
798 case Primitive::kPrimVoid: // Intentional fallthrough.
799 default:
800 LOG(FATAL) << "Can't determine entrypoint for: " << type;
801 target = kQuickGet32Static;
802 }
Andreas Gampe98430592014-07-27 19:44:50 -0700803 CallRuntimeHelperImm(target, field_info.FieldIndex(), true);
804
Douglas Leung2db3e262014-06-25 16:02:55 -0700805 // FIXME: pGetXXStatic always return an int or int64 regardless of rl_dest.fp.
Fred Shih37f05ef2014-07-16 18:38:08 -0700806 if (IsWide(size)) {
Douglas Leung2db3e262014-06-25 16:02:55 -0700807 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700808 StoreValueWide(rl_dest, rl_result);
809 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700810 RegLocation rl_result = GetReturn(rl_dest.ref ? kRefReg : kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 StoreValue(rl_dest, rl_result);
812 }
813 }
814}
815
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800816// Generate code for all slow paths.
817void Mir2Lir::HandleSlowPaths() {
Chao-ying Fu8159af62014-07-07 17:13:52 -0700818 // We should check slow_paths_.Size() every time, because a new slow path
819 // may be created during slowpath->Compile().
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100820 for (LIRSlowPath* slowpath : slow_paths_) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800821 slowpath->Compile();
822 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100823 slow_paths_.clear();
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800824}
825
Fred Shih37f05ef2014-07-16 18:38:08 -0700826void Mir2Lir::GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
827 RegLocation rl_dest, RegLocation rl_obj) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000828 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
829 cu_->compiler_driver->ProcessedInstanceField(field_info.FastGet());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700830 if (!SLOW_FIELD_PATH && field_info.FastGet()) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700831 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Andreas Gampeaa910d52014-07-30 18:59:05 -0700832 // A load of the class will lead to an iget with offset 0.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000833 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbeea0cd2d72014-06-01 09:33:49 -0700834 rl_obj = LoadValue(rl_obj, kRefReg);
Vladimir Marko674744e2014-04-24 15:18:26 +0100835 GenNullCheck(rl_obj.reg, opt_flags);
836 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
837 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000838 LIR* load_lir;
Fred Shih37f05ef2014-07-16 18:38:08 -0700839 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000840 load_lir = LoadRefDisp(rl_obj.reg, field_offset, rl_result.reg, field_info.IsVolatile() ?
841 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100842 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700843 load_lir = LoadBaseDisp(rl_obj.reg, field_offset, rl_result.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000844 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100845 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000846 MarkPossibleNullPointerExceptionAfter(opt_flags, load_lir);
Fred Shih37f05ef2014-07-16 18:38:08 -0700847 if (IsWide(size)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700848 StoreValueWide(rl_dest, rl_result);
849 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 StoreValue(rl_dest, rl_result);
851 }
852 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700853 DCHECK(SizeMatchesTypeForEntrypoint(size, type));
854 QuickEntrypointEnum target;
855 switch (type) {
856 case Primitive::kPrimNot:
857 target = kQuickGetObjInstance;
858 break;
859 case Primitive::kPrimLong:
860 case Primitive::kPrimDouble:
861 target = kQuickGet64Instance;
862 break;
863 case Primitive::kPrimFloat:
864 case Primitive::kPrimInt:
865 target = kQuickGet32Instance;
866 break;
867 case Primitive::kPrimShort:
868 target = kQuickGetShortInstance;
869 break;
870 case Primitive::kPrimChar:
871 target = kQuickGetCharInstance;
872 break;
873 case Primitive::kPrimByte:
874 target = kQuickGetByteInstance;
875 break;
876 case Primitive::kPrimBoolean:
877 target = kQuickGetBooleanInstance;
878 break;
879 case Primitive::kPrimVoid: // Intentional fallthrough.
880 default:
881 LOG(FATAL) << "Can't determine entrypoint for: " << type;
882 target = kQuickGet32Instance;
883 }
Andreas Gampe98430592014-07-27 19:44:50 -0700884 // Second argument of pGetXXInstance is always a reference.
885 DCHECK_EQ(static_cast<unsigned int>(rl_obj.wide), 0U);
886 CallRuntimeHelperImmRegLocation(target, field_info.FieldIndex(), rl_obj, true);
887
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700888 // FIXME: pGetXXInstance always return an int or int64 regardless of rl_dest.fp.
Fred Shih37f05ef2014-07-16 18:38:08 -0700889 if (IsWide(size)) {
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700890 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700891 StoreValueWide(rl_dest, rl_result);
892 } else {
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700893 RegLocation rl_result = GetReturn(rl_dest.ref ? kRefReg : kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 StoreValue(rl_dest, rl_result);
895 }
896 }
897}
898
Vladimir Markobe0e5462014-02-26 11:24:15 +0000899void Mir2Lir::GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700900 RegLocation rl_src, RegLocation rl_obj) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000901 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
902 cu_->compiler_driver->ProcessedInstanceField(field_info.FastPut());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700903 if (!SLOW_FIELD_PATH && field_info.FastPut()) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700904 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Andreas Gampeaa910d52014-07-30 18:59:05 -0700905 // Dex code never writes to the class field.
906 DCHECK_GE(static_cast<uint32_t>(field_info.FieldOffset().Int32Value()),
907 sizeof(mirror::HeapReference<mirror::Class>));
buzbeea0cd2d72014-06-01 09:33:49 -0700908 rl_obj = LoadValue(rl_obj, kRefReg);
Fred Shih37f05ef2014-07-16 18:38:08 -0700909 if (IsWide(size)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100910 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700911 } else {
912 rl_src = LoadValue(rl_src, reg_class);
Vladimir Marko674744e2014-04-24 15:18:26 +0100913 }
914 GenNullCheck(rl_obj.reg, opt_flags);
915 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000916 LIR* store;
Fred Shih37f05ef2014-07-16 18:38:08 -0700917 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000918 store = StoreRefDisp(rl_obj.reg, field_offset, rl_src.reg, field_info.IsVolatile() ?
919 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100920 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700921 store = StoreBaseDisp(rl_obj.reg, field_offset, rl_src.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000922 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100923 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000924 MarkPossibleNullPointerExceptionAfter(opt_flags, store);
Fred Shih37f05ef2014-07-16 18:38:08 -0700925 if (IsRef(size) && !mir_graph_->IsConstantNullRef(rl_src)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100926 MarkGCCard(rl_src.reg, rl_obj.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927 }
928 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700929 QuickEntrypointEnum target;
930 switch (size) {
931 case kReference:
932 target = kQuickSetObjInstance;
933 break;
934 case k64:
935 case kDouble:
936 target = kQuickSet64Instance;
937 break;
938 case k32:
939 case kSingle:
940 target = kQuickSet32Instance;
941 break;
942 case kSignedHalf:
943 case kUnsignedHalf:
944 target = kQuickSet16Instance;
945 break;
946 case kSignedByte:
947 case kUnsignedByte:
948 target = kQuickSet8Instance;
949 break;
950 case kWord: // Intentional fallthrough.
951 default:
952 LOG(FATAL) << "Can't determine entrypoint for: " << size;
953 target = kQuickSet32Instance;
954 }
Andreas Gampe98430592014-07-27 19:44:50 -0700955 CallRuntimeHelperImmRegLocationRegLocation(target, field_info.FieldIndex(), rl_obj, rl_src,
956 true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 }
958}
959
Ian Rogersa9a82542013-10-04 11:17:26 -0700960void Mir2Lir::GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
961 RegLocation rl_src) {
962 bool needs_range_check = !(opt_flags & MIR_IGNORE_RANGE_CHECK);
963 bool needs_null_check = !((cu_->disable_opt & (1 << kNullCheckElimination)) &&
964 (opt_flags & MIR_IGNORE_NULL_CHECK));
Andreas Gampe98430592014-07-27 19:44:50 -0700965 QuickEntrypointEnum target = needs_range_check
966 ? (needs_null_check ? kQuickAputObjectWithNullAndBoundCheck
967 : kQuickAputObjectWithBoundCheck)
968 : kQuickAputObject;
969 CallRuntimeHelperRegLocationRegLocationRegLocation(target, rl_array, rl_index, rl_src, true);
Ian Rogersa9a82542013-10-04 11:17:26 -0700970}
971
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700972void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 RegLocation rl_method = LoadCurrMethod();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700974 CheckRegLocation(rl_method);
buzbee33ae5582014-06-12 14:56:32 -0700975 RegStorage res_reg = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
Andreas Gampe4b537a82014-06-30 22:24:53 -0700977 *cu_->dex_file,
978 type_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700979 // Call out to helper which resolves type and verifies access.
980 // Resolved type returned in kRet0.
Andreas Gampe98430592014-07-27 19:44:50 -0700981 CallRuntimeHelperImmReg(kQuickInitializeTypeAndVerifyAccess, type_idx, rl_method.reg, true);
buzbeea0cd2d72014-06-01 09:33:49 -0700982 RegLocation rl_result = GetReturn(kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700983 StoreValue(rl_dest, rl_result);
984 } else {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800985 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700986 // We're don't need access checks, load type from dex cache
987 int32_t dex_cache_offset =
Brian Carlstromea46f952013-07-30 01:26:50 -0700988 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000989 LoadRefDisp(rl_method.reg, dex_cache_offset, res_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000990 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000991 LoadRefDisp(res_reg, offset_of_type, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700992 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
993 type_idx) || SLOW_TYPE_PATH) {
994 // Slow path, at runtime test if type is null and if so initialize
995 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800996 LIR* branch = OpCmpImmBranch(kCondEq, rl_result.reg, 0, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800997 LIR* cont = NewLIR0(kPseudoTargetLabel);
998
999 // Object to generate the slow path for class resolution.
1000 class SlowPath : public LIRSlowPath {
1001 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -08001002 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont_in, const int type_idx_in,
1003 const RegLocation& rl_method_in, const RegLocation& rl_result_in) :
1004 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont_in),
1005 type_idx_(type_idx_in), rl_method_(rl_method_in), rl_result_(rl_result_in) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001006 }
1007
1008 void Compile() {
1009 GenerateTargetLabel();
1010
Andreas Gampe98430592014-07-27 19:44:50 -07001011 m2l_->CallRuntimeHelperImmReg(kQuickInitializeType, type_idx_, rl_method_.reg, true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001012 m2l_->OpRegCopy(rl_result_.reg, m2l_->TargetReg(kRet0, kRef));
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001013 m2l_->OpUnconditionalBranch(cont_);
1014 }
1015
1016 private:
1017 const int type_idx_;
1018 const RegLocation rl_method_;
1019 const RegLocation rl_result_;
1020 };
1021
1022 // Add to list for future.
buzbee2700f7e2014-03-07 09:46:20 -08001023 AddSlowPath(new (arena_) SlowPath(this, branch, cont, type_idx, rl_method, rl_result));
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001024
Brian Carlstrom7940e442013-07-12 13:46:57 -07001025 StoreValue(rl_dest, rl_result);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001026 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001027 // Fast path, we're done - just store result
1028 StoreValue(rl_dest, rl_result);
1029 }
1030 }
1031}
1032
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001033void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 /* NOTE: Most strings should be available at compile time */
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001035 int32_t offset_of_string = mirror::ObjectArray<mirror::String>::OffsetOfElement(string_idx).
1036 Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
1038 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
1039 // slow path, resolve string if not in dex cache
1040 FlushAllRegs();
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001041 LockCallTemps(); // Using explicit registers
Mark Mendell766e9292014-01-27 07:55:47 -08001042
1043 // If the Method* is already in a register, we can save a copy.
1044 RegLocation rl_method = mir_graph_->GetMethodLoc();
buzbee2700f7e2014-03-07 09:46:20 -08001045 RegStorage r_method;
Mark Mendell766e9292014-01-27 07:55:47 -08001046 if (rl_method.location == kLocPhysReg) {
1047 // A temp would conflict with register use below.
buzbee2700f7e2014-03-07 09:46:20 -08001048 DCHECK(!IsTemp(rl_method.reg));
1049 r_method = rl_method.reg;
Mark Mendell766e9292014-01-27 07:55:47 -08001050 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001051 r_method = TargetReg(kArg2, kRef);
Mark Mendell766e9292014-01-27 07:55:47 -08001052 LoadCurrMethodDirect(r_method);
1053 }
buzbee695d13a2014-04-19 13:32:20 -07001054 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(),
Andreas Gampeccc60262014-07-04 18:02:38 -07001055 TargetReg(kArg0, kRef), kNotVolatile);
Mark Mendell766e9292014-01-27 07:55:47 -08001056
Brian Carlstrom7940e442013-07-12 13:46:57 -07001057 // Might call out to helper, which will return resolved string in kRet0
Andreas Gampeccc60262014-07-04 18:02:38 -07001058 LoadRefDisp(TargetReg(kArg0, kRef), offset_of_string, TargetReg(kRet0, kRef), kNotVolatile);
1059 LIR* fromfast = OpCmpImmBranch(kCondEq, TargetReg(kRet0, kRef), 0, NULL);
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001060 LIR* cont = NewLIR0(kPseudoTargetLabel);
Mark Mendell766e9292014-01-27 07:55:47 -08001061
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001062 {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001063 // Object to generate the slow path for string resolution.
1064 class SlowPath : public LIRSlowPath {
1065 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -08001066 SlowPath(Mir2Lir* m2l, LIR* fromfast_in, LIR* cont_in, RegStorage r_method_in,
1067 int32_t string_idx_in) :
1068 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast_in, cont_in),
1069 r_method_(r_method_in), string_idx_(string_idx_in) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001070 }
1071
1072 void Compile() {
1073 GenerateTargetLabel();
Andreas Gampe98430592014-07-27 19:44:50 -07001074 m2l_->CallRuntimeHelperRegImm(kQuickResolveString, r_method_, string_idx_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001075 m2l_->OpUnconditionalBranch(cont_);
1076 }
1077
1078 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001079 const RegStorage r_method_;
1080 const int32_t string_idx_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001081 };
1082
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001083 AddSlowPath(new (arena_) SlowPath(this, fromfast, cont, r_method, string_idx));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 }
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001085
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086 GenBarrier();
buzbeea0cd2d72014-06-01 09:33:49 -07001087 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 } else {
1089 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -07001090 RegStorage res_reg = AllocTempRef();
1091 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001092 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), res_reg,
1093 kNotVolatile);
1094 LoadRefDisp(res_reg, offset_of_string, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001095 StoreValue(rl_dest, rl_result);
1096 }
1097}
1098
Andreas Gampe98430592014-07-27 19:44:50 -07001099/*
1100 * Let helper function take care of everything. Will
1101 * call Class::NewInstanceFromCode(type_idx, method);
1102 */
1103void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest) {
1104 FlushAllRegs(); /* Everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 // alloc will always check for resolution, do we also need to verify
1106 // access because the verifier was unable to?
Andreas Gampe98430592014-07-27 19:44:50 -07001107 const DexFile* dex_file = cu_->dex_file;
1108 CompilerDriver* driver = cu_->compiler_driver;
1109 if (driver->CanAccessInstantiableTypeWithoutChecks(cu_->method_idx, *dex_file, type_idx)) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001110 bool is_type_initialized;
1111 bool use_direct_type_ptr;
1112 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001113 bool is_finalizable;
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001114 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001115 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
1116 &direct_type_ptr, &is_finalizable) &&
1117 !is_finalizable) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001118 // The fast path.
1119 if (!use_direct_type_ptr) {
Fred Shihe7f82e22014-08-06 10:46:37 -07001120 LoadClassType(*dex_file, type_idx, kArg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001121 if (!is_type_initialized) {
Andreas Gampe98430592014-07-27 19:44:50 -07001122 CallRuntimeHelperRegMethod(kQuickAllocObjectResolved, TargetReg(kArg0, kRef), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001123 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001124 CallRuntimeHelperRegMethod(kQuickAllocObjectInitialized, TargetReg(kArg0, kRef), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001125 }
1126 } else {
1127 // Use the direct pointer.
1128 if (!is_type_initialized) {
Andreas Gampe98430592014-07-27 19:44:50 -07001129 CallRuntimeHelperImmMethod(kQuickAllocObjectResolved, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001130 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001131 CallRuntimeHelperImmMethod(kQuickAllocObjectInitialized, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001132 }
1133 }
1134 } else {
1135 // The slow path.
Andreas Gampe98430592014-07-27 19:44:50 -07001136 CallRuntimeHelperImmMethod(kQuickAllocObject, type_idx, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001137 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001138 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001139 CallRuntimeHelperImmMethod(kQuickAllocObjectWithAccessCheck, type_idx, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140 }
Andreas Gampe98430592014-07-27 19:44:50 -07001141 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001142}
1143
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001144void Mir2Lir::GenThrow(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001145 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07001146 CallRuntimeHelperRegLocation(kQuickDeliverException, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001147}
1148
1149// For final classes there are no sub-classes to check and so we can answer the instance-of
1150// question with simple comparisons.
1151void Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
1152 RegLocation rl_src) {
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001153 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001154 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001155
buzbeea0cd2d72014-06-01 09:33:49 -07001156 RegLocation object = LoadValue(rl_src, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001157 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001158 RegStorage result_reg = rl_result.reg;
buzbeeb5860fb2014-06-21 15:31:01 -07001159 if (IsSameReg(result_reg, object.reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 result_reg = AllocTypedTemp(false, kCoreReg);
buzbeeb5860fb2014-06-21 15:31:01 -07001161 DCHECK(!IsSameReg(result_reg, object.reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001162 }
1163 LoadConstant(result_reg, 0); // assume false
buzbee2700f7e2014-03-07 09:46:20 -08001164 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001165
buzbeea0cd2d72014-06-01 09:33:49 -07001166 RegStorage check_class = AllocTypedTemp(false, kRefReg);
1167 RegStorage object_class = AllocTypedTemp(false, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001168
1169 LoadCurrMethodDirect(check_class);
1170 if (use_declaring_class) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001171 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), check_class,
1172 kNotVolatile);
1173 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1174 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001175 } else {
buzbee695d13a2014-04-19 13:32:20 -07001176 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001177 check_class, kNotVolatile);
1178 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1179 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001180 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001181 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001182 }
1183
buzbee695d13a2014-04-19 13:32:20 -07001184 // FIXME: what should we be comparing here? compressed or decompressed references?
Brian Carlstrom7940e442013-07-12 13:46:57 -07001185 if (cu_->instruction_set == kThumb2) {
1186 OpRegReg(kOpCmp, check_class, object_class); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001187 LIR* it = OpIT(kCondEq, ""); // if-convert the test
Brian Carlstrom7940e442013-07-12 13:46:57 -07001188 LoadConstant(result_reg, 1); // .eq case - load true
Dave Allison3da67a52014-04-02 17:03:45 -07001189 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001190 } else {
Andreas Gampe90969af2014-07-15 23:02:11 -07001191 GenSelectConst32(check_class, object_class, kCondEq, 1, 0, result_reg, kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 }
1193 LIR* target = NewLIR0(kPseudoTargetLabel);
1194 null_branchover->target = target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 FreeTemp(object_class);
1196 FreeTemp(check_class);
1197 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001198 OpRegCopy(rl_result.reg, result_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001199 FreeTemp(result_reg);
1200 }
1201 StoreValue(rl_dest, rl_result);
1202}
1203
1204void Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1205 bool type_known_abstract, bool use_declaring_class,
1206 bool can_assume_type_is_in_dex_cache,
1207 uint32_t type_idx, RegLocation rl_dest,
1208 RegLocation rl_src) {
1209 FlushAllRegs();
1210 // May generate a call - use explicit registers
1211 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07001212 RegStorage method_reg = TargetReg(kArg1, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001213 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
Andreas Gampeccc60262014-07-04 18:02:38 -07001214 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*
Serguei Katkov9ee45192014-07-17 14:39:03 +07001215 RegStorage ref_reg = TargetReg(kArg0, kRef); // kArg0 will hold the ref.
1216 RegStorage ret_reg = GetReturn(kRefReg).reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 if (needs_access_check) {
1218 // Check we have access to type_idx and if not throw IllegalAccessError,
1219 // returns Class* in kArg0
Andreas Gampe98430592014-07-27 19:44:50 -07001220 CallRuntimeHelperImm(kQuickInitializeTypeAndVerifyAccess, type_idx, true);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001221 OpRegCopy(class_reg, ret_reg); // Align usage with fast path
1222 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 } else if (use_declaring_class) {
Serguei Katkov9ee45192014-07-17 14:39:03 +07001224 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe4b537a82014-06-30 22:24:53 -07001225 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001226 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001227 } else {
Andreas Gampe90969af2014-07-15 23:02:11 -07001228 if (can_assume_type_is_in_dex_cache) {
1229 // Conditionally, as in the other case we will also load it.
Serguei Katkov9ee45192014-07-17 14:39:03 +07001230 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe90969af2014-07-15 23:02:11 -07001231 }
1232
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 // Load dex cache entry into class_reg (kArg2)
Andreas Gampe4b537a82014-06-30 22:24:53 -07001234 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001235 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001236 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001237 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001238 if (!can_assume_type_is_in_dex_cache) {
Andreas Gampe90969af2014-07-15 23:02:11 -07001239 LIR* slow_path_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1240 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
1241
1242 // Should load value here.
Serguei Katkov9ee45192014-07-17 14:39:03 +07001243 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe90969af2014-07-15 23:02:11 -07001244
1245 class InitTypeSlowPath : public Mir2Lir::LIRSlowPath {
1246 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -08001247 InitTypeSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont, uint32_t type_idx_in,
1248 RegLocation rl_src_in)
1249 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont), type_idx_(type_idx_in),
1250 rl_src_(rl_src_in) {
Andreas Gampe90969af2014-07-15 23:02:11 -07001251 }
1252
1253 void Compile() OVERRIDE {
1254 GenerateTargetLabel();
1255
Andreas Gampe98430592014-07-27 19:44:50 -07001256 m2l_->CallRuntimeHelperImm(kQuickInitializeType, type_idx_, true);
Andreas Gampe90969af2014-07-15 23:02:11 -07001257 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kRef),
1258 m2l_->TargetReg(kRet0, kRef)); // Align usage with fast path
Andreas Gampe90969af2014-07-15 23:02:11 -07001259 m2l_->OpUnconditionalBranch(cont_);
1260 }
1261
1262 private:
1263 uint32_t type_idx_;
1264 RegLocation rl_src_;
1265 };
1266
1267 AddSlowPath(new (arena_) InitTypeSlowPath(this, slow_path_branch, slow_path_target,
1268 type_idx, rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001269 }
1270 }
1271 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
Andreas Gampe4b537a82014-06-30 22:24:53 -07001272 RegLocation rl_result = GetReturn(kCoreReg);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001273 if (!IsSameReg(rl_result.reg, ref_reg)) {
1274 // On MIPS and x86_64 rArg0 != rl_result, place false in result if branch is taken.
buzbee2700f7e2014-03-07 09:46:20 -08001275 LoadConstant(rl_result.reg, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001276 }
Serguei Katkov9ee45192014-07-17 14:39:03 +07001277 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001278
1279 /* load object->klass_ */
Serguei Katkov9ee45192014-07-17 14:39:03 +07001280 RegStorage ref_class_reg = TargetReg(kArg1, kRef); // kArg1 will hold the Class* of ref.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001281 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001282 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(),
1283 ref_class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001284 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
1285 LIR* branchover = NULL;
1286 if (type_known_final) {
Serguei Katkov9ee45192014-07-17 14:39:03 +07001287 // rl_result == ref == class.
1288 GenSelectConst32(ref_class_reg, class_reg, kCondEq, 1, 0, rl_result.reg,
Andreas Gampe90969af2014-07-15 23:02:11 -07001289 kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290 } else {
1291 if (cu_->instruction_set == kThumb2) {
Andreas Gampe98430592014-07-27 19:44:50 -07001292 RegStorage r_tgt = LoadHelper(kQuickInstanceofNonTrivial);
Dave Allison3da67a52014-04-02 17:03:45 -07001293 LIR* it = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 if (!type_known_abstract) {
1295 /* Uses conditional nullification */
Serguei Katkov9ee45192014-07-17 14:39:03 +07001296 OpRegReg(kOpCmp, ref_class_reg, class_reg); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001297 it = OpIT(kCondEq, "EE"); // if-convert the test
Serguei Katkov9ee45192014-07-17 14:39:03 +07001298 LoadConstant(rl_result.reg, 1); // .eq case - load true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001299 }
Serguei Katkov9ee45192014-07-17 14:39:03 +07001300 OpRegCopy(ref_reg, class_reg); // .ne case - arg0 <= class
Brian Carlstrom7940e442013-07-12 13:46:57 -07001301 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
Dave Allison3da67a52014-04-02 17:03:45 -07001302 if (it != nullptr) {
1303 OpEndIT(it);
1304 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001305 FreeTemp(r_tgt);
1306 } else {
1307 if (!type_known_abstract) {
1308 /* Uses branchovers */
buzbee2700f7e2014-03-07 09:46:20 -08001309 LoadConstant(rl_result.reg, 1); // assume true
Andreas Gampeccc60262014-07-04 18:02:38 -07001310 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1, kRef), TargetReg(kArg2, kRef), NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001311 }
Andreas Gampe90969af2014-07-15 23:02:11 -07001312
Serguei Katkov9ee45192014-07-17 14:39:03 +07001313 OpRegCopy(TargetReg(kArg0, kRef), class_reg); // .ne case - arg0 <= class
Andreas Gampe98430592014-07-27 19:44:50 -07001314 CallRuntimeHelper(kQuickInstanceofNonTrivial, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001315 }
1316 }
1317 // TODO: only clobber when type isn't final?
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001318 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001319 /* branch targets here */
1320 LIR* target = NewLIR0(kPseudoTargetLabel);
1321 StoreValue(rl_dest, rl_result);
1322 branch1->target = target;
Andreas Gampe98430592014-07-27 19:44:50 -07001323 if (branchover != nullptr) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001324 branchover->target = target;
1325 }
1326}
1327
1328void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src) {
1329 bool type_known_final, type_known_abstract, use_declaring_class;
1330 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1331 *cu_->dex_file,
1332 type_idx,
1333 &type_known_final,
1334 &type_known_abstract,
1335 &use_declaring_class);
1336 bool can_assume_type_is_in_dex_cache = !needs_access_check &&
1337 cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx);
1338
1339 if ((use_declaring_class || can_assume_type_is_in_dex_cache) && type_known_final) {
1340 GenInstanceofFinal(use_declaring_class, type_idx, rl_dest, rl_src);
1341 } else {
1342 GenInstanceofCallingHelper(needs_access_check, type_known_final, type_known_abstract,
1343 use_declaring_class, can_assume_type_is_in_dex_cache,
1344 type_idx, rl_dest, rl_src);
1345 }
1346}
1347
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001348void Mir2Lir::GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001349 bool type_known_final, type_known_abstract, use_declaring_class;
1350 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1351 *cu_->dex_file,
1352 type_idx,
1353 &type_known_final,
1354 &type_known_abstract,
1355 &use_declaring_class);
1356 // Note: currently type_known_final is unused, as optimizing will only improve the performance
1357 // of the exception throw path.
1358 DexCompilationUnit* cu = mir_graph_->GetCurrentDexCompilationUnit();
Vladimir Marko2730db02014-01-27 11:15:17 +00001359 if (!needs_access_check && cu_->compiler_driver->IsSafeCast(cu, insn_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001360 // Verifier type analysis proved this check cast would never cause an exception.
1361 return;
1362 }
1363 FlushAllRegs();
1364 // May generate a call - use explicit registers
1365 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07001366 RegStorage method_reg = TargetReg(kArg1, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001367 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
Andreas Gampeccc60262014-07-04 18:02:38 -07001368 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001369 if (needs_access_check) {
1370 // Check we have access to type_idx and if not throw IllegalAccessError,
1371 // returns Class* in kRet0
1372 // InitializeTypeAndVerifyAccess(idx, method)
Andreas Gampe98430592014-07-27 19:44:50 -07001373 CallRuntimeHelperImm(kQuickInitializeTypeAndVerifyAccess, type_idx, true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001374 OpRegCopy(class_reg, TargetReg(kRet0, kRef)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001375 } else if (use_declaring_class) {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001376 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001377 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378 } else {
1379 // Load dex cache entry into class_reg (kArg2)
Andreas Gampe4b537a82014-06-30 22:24:53 -07001380 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001381 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001382 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001383 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx)) {
1385 // Need to test presence of type in dex cache at runtime
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001386 LIR* hop_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1387 LIR* cont = NewLIR0(kPseudoTargetLabel);
1388
1389 // Slow path to initialize the type. Executed if the type is NULL.
1390 class SlowPath : public LIRSlowPath {
1391 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -08001392 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont_in, const int type_idx_in,
1393 const RegStorage class_reg_in) :
1394 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont_in),
1395 type_idx_(type_idx_in), class_reg_(class_reg_in) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001396 }
1397
1398 void Compile() {
1399 GenerateTargetLabel();
1400
1401 // Call out to helper, which will return resolved type in kArg0
1402 // InitializeTypeFromCode(idx, method)
Andreas Gampe98430592014-07-27 19:44:50 -07001403 m2l_->CallRuntimeHelperImmReg(kQuickInitializeType, type_idx_,
1404 m2l_->TargetReg(kArg1, kRef), true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001405 m2l_->OpRegCopy(class_reg_, m2l_->TargetReg(kRet0, kRef)); // Align usage with fast path
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001406 m2l_->OpUnconditionalBranch(cont_);
1407 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001408
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001409 public:
1410 const int type_idx_;
buzbee2700f7e2014-03-07 09:46:20 -08001411 const RegStorage class_reg_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001412 };
1413
buzbee2700f7e2014-03-07 09:46:20 -08001414 AddSlowPath(new (arena_) SlowPath(this, hop_branch, cont, type_idx, class_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001415 }
1416 }
1417 // At this point, class_reg (kArg2) has class
Andreas Gampeccc60262014-07-04 18:02:38 -07001418 LoadValueDirectFixed(rl_src, TargetReg(kArg0, kRef)); // kArg0 <= ref
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001419
1420 // Slow path for the case where the classes are not equal. In this case we need
1421 // to call a helper function to do the check.
1422 class SlowPath : public LIRSlowPath {
1423 public:
1424 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, bool load):
1425 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), load_(load) {
1426 }
1427
1428 void Compile() {
1429 GenerateTargetLabel();
1430
1431 if (load_) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001432 m2l_->LoadRefDisp(m2l_->TargetReg(kArg0, kRef), mirror::Object::ClassOffset().Int32Value(),
1433 m2l_->TargetReg(kArg1, kRef), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001434 }
Andreas Gampe98430592014-07-27 19:44:50 -07001435 m2l_->CallRuntimeHelperRegReg(kQuickCheckCast, m2l_->TargetReg(kArg2, kRef),
1436 m2l_->TargetReg(kArg1, kRef), true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001437 m2l_->OpUnconditionalBranch(cont_);
1438 }
1439
1440 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001441 const bool load_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001442 };
1443
1444 if (type_known_abstract) {
1445 // Easier case, run slow path if target is non-null (slow path will load from target)
Andreas Gampeccc60262014-07-04 18:02:38 -07001446 LIR* branch = OpCmpImmBranch(kCondNe, TargetReg(kArg0, kRef), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001447 LIR* cont = NewLIR0(kPseudoTargetLabel);
1448 AddSlowPath(new (arena_) SlowPath(this, branch, cont, true));
1449 } else {
1450 // Harder, more common case. We need to generate a forward branch over the load
1451 // if the target is null. If it's non-null we perform the load and branch to the
1452 // slow path if the classes are not equal.
1453
1454 /* Null is OK - continue */
Andreas Gampeccc60262014-07-04 18:02:38 -07001455 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0, kRef), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001456 /* load object->klass_ */
1457 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Andreas Gampeccc60262014-07-04 18:02:38 -07001458 LoadRefDisp(TargetReg(kArg0, kRef), mirror::Object::ClassOffset().Int32Value(),
1459 TargetReg(kArg1, kRef), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001460
Andreas Gampeccc60262014-07-04 18:02:38 -07001461 LIR* branch2 = OpCmpBranch(kCondNe, TargetReg(kArg1, kRef), class_reg, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001462 LIR* cont = NewLIR0(kPseudoTargetLabel);
1463
1464 // Add the slow path that will not perform load since this is already done.
1465 AddSlowPath(new (arena_) SlowPath(this, branch2, cont, false));
1466
1467 // Set the null check to branch to the continuation.
1468 branch1->target = cont;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001469 }
1470}
1471
1472void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001473 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001474 RegLocation rl_result;
1475 if (cu_->instruction_set == kThumb2) {
1476 /*
1477 * NOTE: This is the one place in the code in which we might have
1478 * as many as six live temporary registers. There are 5 in the normal
1479 * set for Arm. Until we have spill capabilities, temporarily add
1480 * lr to the temp set. It is safe to do this locally, but note that
1481 * lr is used explicitly elsewhere in the code generator and cannot
1482 * normally be used as a general temp register.
1483 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001484 MarkTemp(TargetReg(kLr, kNotWide)); // Add lr to the temp pool
1485 FreeTemp(TargetReg(kLr, kNotWide)); // and make it available
Brian Carlstrom7940e442013-07-12 13:46:57 -07001486 }
1487 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1488 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1489 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1490 // The longs may overlap - use intermediate temp if so
buzbee2700f7e2014-03-07 09:46:20 -08001491 if ((rl_result.reg.GetLowReg() == rl_src1.reg.GetHighReg()) || (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg())) {
1492 RegStorage t_reg = AllocTemp();
1493 OpRegRegReg(first_op, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1494 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
1495 OpRegCopy(rl_result.reg.GetLow(), t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496 FreeTemp(t_reg);
1497 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001498 OpRegRegReg(first_op, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1499 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001500 }
1501 /*
1502 * NOTE: If rl_dest refers to a frame variable in a large frame, the
1503 * following StoreValueWide might need to allocate a temp register.
1504 * To further work around the lack of a spill capability, explicitly
1505 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
1506 * Remove when spill is functional.
1507 */
1508 FreeRegLocTemps(rl_result, rl_src1);
1509 FreeRegLocTemps(rl_result, rl_src2);
1510 StoreValueWide(rl_dest, rl_result);
1511 if (cu_->instruction_set == kThumb2) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001512 Clobber(TargetReg(kLr, kNotWide));
1513 UnmarkTemp(TargetReg(kLr, kNotWide)); // Remove lr from the temp pool
Brian Carlstrom7940e442013-07-12 13:46:57 -07001514 }
1515}
1516
Andreas Gampe98430592014-07-27 19:44:50 -07001517void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
1518 RegLocation rl_src1, RegLocation rl_shift) {
1519 QuickEntrypointEnum target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001520 switch (opcode) {
1521 case Instruction::SHL_LONG:
1522 case Instruction::SHL_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001523 target = kQuickShlLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001524 break;
1525 case Instruction::SHR_LONG:
1526 case Instruction::SHR_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001527 target = kQuickShrLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001528 break;
1529 case Instruction::USHR_LONG:
1530 case Instruction::USHR_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001531 target = kQuickUshrLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001532 break;
1533 default:
1534 LOG(FATAL) << "Unexpected case";
Andreas Gampe98430592014-07-27 19:44:50 -07001535 target = kQuickShlLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001536 }
Andreas Gampe98430592014-07-27 19:44:50 -07001537 FlushAllRegs(); /* Send everything to home location */
1538 CallRuntimeHelperRegLocationRegLocation(target, rl_src1, rl_shift, false);
buzbeea0cd2d72014-06-01 09:33:49 -07001539 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001540 StoreValueWide(rl_dest, rl_result);
1541}
1542
1543
1544void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001545 RegLocation rl_src1, RegLocation rl_src2, int flags) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001546 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001547 OpKind op = kOpBkpt;
1548 bool is_div_rem = false;
1549 bool check_zero = false;
1550 bool unary = false;
1551 RegLocation rl_result;
1552 bool shift_op = false;
1553 switch (opcode) {
1554 case Instruction::NEG_INT:
1555 op = kOpNeg;
1556 unary = true;
1557 break;
1558 case Instruction::NOT_INT:
1559 op = kOpMvn;
1560 unary = true;
1561 break;
1562 case Instruction::ADD_INT:
1563 case Instruction::ADD_INT_2ADDR:
1564 op = kOpAdd;
1565 break;
1566 case Instruction::SUB_INT:
1567 case Instruction::SUB_INT_2ADDR:
1568 op = kOpSub;
1569 break;
1570 case Instruction::MUL_INT:
1571 case Instruction::MUL_INT_2ADDR:
1572 op = kOpMul;
1573 break;
1574 case Instruction::DIV_INT:
1575 case Instruction::DIV_INT_2ADDR:
1576 check_zero = true;
1577 op = kOpDiv;
1578 is_div_rem = true;
1579 break;
1580 /* NOTE: returns in kArg1 */
1581 case Instruction::REM_INT:
1582 case Instruction::REM_INT_2ADDR:
1583 check_zero = true;
1584 op = kOpRem;
1585 is_div_rem = true;
1586 break;
1587 case Instruction::AND_INT:
1588 case Instruction::AND_INT_2ADDR:
1589 op = kOpAnd;
1590 break;
1591 case Instruction::OR_INT:
1592 case Instruction::OR_INT_2ADDR:
1593 op = kOpOr;
1594 break;
1595 case Instruction::XOR_INT:
1596 case Instruction::XOR_INT_2ADDR:
1597 op = kOpXor;
1598 break;
1599 case Instruction::SHL_INT:
1600 case Instruction::SHL_INT_2ADDR:
1601 shift_op = true;
1602 op = kOpLsl;
1603 break;
1604 case Instruction::SHR_INT:
1605 case Instruction::SHR_INT_2ADDR:
1606 shift_op = true;
1607 op = kOpAsr;
1608 break;
1609 case Instruction::USHR_INT:
1610 case Instruction::USHR_INT_2ADDR:
1611 shift_op = true;
1612 op = kOpLsr;
1613 break;
1614 default:
1615 LOG(FATAL) << "Invalid word arith op: " << opcode;
1616 }
1617 if (!is_div_rem) {
1618 if (unary) {
1619 rl_src1 = LoadValue(rl_src1, kCoreReg);
1620 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001621 OpRegReg(op, rl_result.reg, rl_src1.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001622 } else {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001623 if ((shift_op) && (cu_->instruction_set != kArm64)) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001624 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001625 RegStorage t_reg = AllocTemp();
1626 OpRegRegImm(kOpAnd, t_reg, rl_src2.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001627 rl_src1 = LoadValue(rl_src1, kCoreReg);
1628 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001629 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001630 FreeTemp(t_reg);
1631 } else {
1632 rl_src1 = LoadValue(rl_src1, kCoreReg);
1633 rl_src2 = LoadValue(rl_src2, kCoreReg);
1634 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001635 OpRegRegReg(op, rl_result.reg, rl_src1.reg, rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001636 }
1637 }
1638 StoreValue(rl_dest, rl_result);
1639 } else {
Dave Allison70202782013-10-22 17:52:19 -07001640 bool done = false; // Set to true if we happen to find a way to use a real instruction.
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001641 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001642 rl_src1 = LoadValue(rl_src1, kCoreReg);
1643 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001644 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001645 GenDivZeroCheck(rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001646 }
buzbee2700f7e2014-03-07 09:46:20 -08001647 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001648 done = true;
1649 } else if (cu_->instruction_set == kThumb2) {
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001650 if (cu_->GetInstructionSetFeatures()->AsArmInstructionSetFeatures()->
1651 HasDivideInstruction()) {
Dave Allison70202782013-10-22 17:52:19 -07001652 // Use ARM SDIV instruction for division. For remainder we also need to
1653 // calculate using a MUL and subtract.
1654 rl_src1 = LoadValue(rl_src1, kCoreReg);
1655 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001656 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001657 GenDivZeroCheck(rl_src2.reg);
Dave Allison70202782013-10-22 17:52:19 -07001658 }
buzbee2700f7e2014-03-07 09:46:20 -08001659 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001660 done = true;
1661 }
1662 }
1663
1664 // If we haven't already generated the code use the callout function.
1665 if (!done) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001666 FlushAllRegs(); /* Send everything to home location */
Andreas Gampeccc60262014-07-04 18:02:38 -07001667 LoadValueDirectFixed(rl_src2, TargetReg(kArg1, kNotWide));
Andreas Gampe98430592014-07-27 19:44:50 -07001668 RegStorage r_tgt = CallHelperSetup(kQuickIdivmod);
Andreas Gampeccc60262014-07-04 18:02:38 -07001669 LoadValueDirectFixed(rl_src1, TargetReg(kArg0, kNotWide));
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001670 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001671 GenDivZeroCheck(TargetReg(kArg1, kNotWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001672 }
Dave Allison70202782013-10-22 17:52:19 -07001673 // NOTE: callout here is not a safepoint.
Andreas Gampe98430592014-07-27 19:44:50 -07001674 CallHelper(r_tgt, kQuickIdivmod, false /* not a safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001675 if (op == kOpDiv)
buzbeea0cd2d72014-06-01 09:33:49 -07001676 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001677 else
1678 rl_result = GetReturnAlt();
1679 }
1680 StoreValue(rl_dest, rl_result);
1681 }
1682}
1683
1684/*
1685 * The following are the first-level codegen routines that analyze the format
1686 * of each bytecode then either dispatch special purpose codegen routines
1687 * or produce corresponding Thumb instructions directly.
1688 */
1689
Brian Carlstrom7940e442013-07-12 13:46:57 -07001690// Returns true if no more than two bits are set in 'x'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001691static bool IsPopCountLE2(unsigned int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001692 x &= x - 1;
1693 return (x & (x - 1)) == 0;
1694}
1695
Brian Carlstrom7940e442013-07-12 13:46:57 -07001696// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1697// and store the result in 'rl_dest'.
buzbee11b63d12013-08-27 07:34:17 -07001698bool Mir2Lir::HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001699 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001700 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
1701 return false;
1702 }
1703 // No divide instruction for Arm, so check for more special cases
1704 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
buzbee11b63d12013-08-27 07:34:17 -07001705 return SmallLiteralDivRem(dalvik_opcode, is_div, rl_src, rl_dest, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706 }
1707 int k = LowestSetBit(lit);
1708 if (k >= 30) {
1709 // Avoid special cases.
1710 return false;
1711 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001712 rl_src = LoadValue(rl_src, kCoreReg);
1713 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee11b63d12013-08-27 07:34:17 -07001714 if (is_div) {
buzbee2700f7e2014-03-07 09:46:20 -08001715 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001716 if (lit == 2) {
1717 // Division by 2 is by far the most common division by constant.
buzbee2700f7e2014-03-07 09:46:20 -08001718 OpRegRegImm(kOpLsr, t_reg, rl_src.reg, 32 - k);
1719 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1720 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001721 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001722 OpRegRegImm(kOpAsr, t_reg, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001723 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001724 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1725 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001726 }
1727 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001728 RegStorage t_reg1 = AllocTemp();
1729 RegStorage t_reg2 = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001730 if (lit == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001731 OpRegRegImm(kOpLsr, t_reg1, rl_src.reg, 32 - k);
1732 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001733 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
buzbee2700f7e2014-03-07 09:46:20 -08001734 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001735 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001736 OpRegRegImm(kOpAsr, t_reg1, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001737 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001738 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
buzbee2700f7e2014-03-07 09:46:20 -08001740 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001741 }
1742 }
1743 StoreValue(rl_dest, rl_result);
1744 return true;
1745}
1746
1747// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1748// and store the result in 'rl_dest'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001749bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001750 if (lit < 0) {
1751 return false;
1752 }
1753 if (lit == 0) {
1754 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1755 LoadConstant(rl_result.reg, 0);
1756 StoreValue(rl_dest, rl_result);
1757 return true;
1758 }
1759 if (lit == 1) {
1760 rl_src = LoadValue(rl_src, kCoreReg);
1761 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1762 OpRegCopy(rl_result.reg, rl_src.reg);
1763 StoreValue(rl_dest, rl_result);
1764 return true;
1765 }
Zheng Xuf9719f92014-04-02 13:31:31 +01001766 // There is RegRegRegShift on Arm, so check for more special cases
1767 if (cu_->instruction_set == kThumb2) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001768 return EasyMultiply(rl_src, rl_dest, lit);
1769 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001770 // Can we simplify this multiplication?
1771 bool power_of_two = false;
1772 bool pop_count_le2 = false;
1773 bool power_of_two_minus_one = false;
Ian Rogerse2143c02014-03-28 08:47:16 -07001774 if (IsPowerOfTwo(lit)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001775 power_of_two = true;
1776 } else if (IsPopCountLE2(lit)) {
1777 pop_count_le2 = true;
1778 } else if (IsPowerOfTwo(lit + 1)) {
1779 power_of_two_minus_one = true;
1780 } else {
1781 return false;
1782 }
1783 rl_src = LoadValue(rl_src, kCoreReg);
1784 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1785 if (power_of_two) {
1786 // Shift.
buzbee2700f7e2014-03-07 09:46:20 -08001787 OpRegRegImm(kOpLsl, rl_result.reg, rl_src.reg, LowestSetBit(lit));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001788 } else if (pop_count_le2) {
1789 // Shift and add and shift.
1790 int first_bit = LowestSetBit(lit);
1791 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
1792 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
1793 } else {
1794 // Reverse subtract: (src << (shift + 1)) - src.
1795 DCHECK(power_of_two_minus_one);
1796 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
buzbee2700f7e2014-03-07 09:46:20 -08001797 RegStorage t_reg = AllocTemp();
1798 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, LowestSetBit(lit + 1));
1799 OpRegRegReg(kOpSub, rl_result.reg, t_reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001800 }
1801 StoreValue(rl_dest, rl_result);
1802 return true;
1803}
1804
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001805// Returns true if it generates instructions.
1806bool Mir2Lir::HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1,
1807 RegLocation rl_src2) {
1808 if (!rl_src2.is_const ||
1809 ((cu_->instruction_set != kThumb2) && (cu_->instruction_set != kArm64))) {
1810 return false;
1811 }
1812
1813 if (!rl_src2.wide) {
1814 int32_t divisor = mir_graph_->ConstantValue(rl_src2);
1815 if (CanDivideByReciprocalMultiplyFloat(divisor)) {
1816 // Generate multiply by reciprocal instead of div.
1817 float recip = 1.0f/bit_cast<int32_t, float>(divisor);
1818 GenMultiplyByConstantFloat(rl_dest, rl_src1, bit_cast<float, int32_t>(recip));
1819 return true;
1820 }
1821 } else {
1822 int64_t divisor = mir_graph_->ConstantValueWide(rl_src2);
1823 if (CanDivideByReciprocalMultiplyDouble(divisor)) {
1824 // Generate multiply by reciprocal instead of div.
1825 double recip = 1.0/bit_cast<double, int64_t>(divisor);
1826 GenMultiplyByConstantDouble(rl_dest, rl_src1, bit_cast<double, int64_t>(recip));
1827 return true;
1828 }
1829 }
1830 return false;
1831}
1832
Brian Carlstrom7940e442013-07-12 13:46:57 -07001833void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001834 int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001835 RegLocation rl_result;
1836 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1837 int shift_op = false;
1838 bool is_div = false;
1839
1840 switch (opcode) {
1841 case Instruction::RSUB_INT_LIT8:
1842 case Instruction::RSUB_INT: {
1843 rl_src = LoadValue(rl_src, kCoreReg);
1844 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1845 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001846 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001847 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001848 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1849 OpRegImm(kOpAdd, rl_result.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001850 }
1851 StoreValue(rl_dest, rl_result);
1852 return;
1853 }
1854
1855 case Instruction::SUB_INT:
1856 case Instruction::SUB_INT_2ADDR:
1857 lit = -lit;
Ian Rogersfc787ec2014-10-09 21:56:44 -07001858 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001859 case Instruction::ADD_INT:
1860 case Instruction::ADD_INT_2ADDR:
1861 case Instruction::ADD_INT_LIT8:
1862 case Instruction::ADD_INT_LIT16:
1863 op = kOpAdd;
1864 break;
1865 case Instruction::MUL_INT:
1866 case Instruction::MUL_INT_2ADDR:
1867 case Instruction::MUL_INT_LIT8:
1868 case Instruction::MUL_INT_LIT16: {
1869 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
1870 return;
1871 }
1872 op = kOpMul;
1873 break;
1874 }
1875 case Instruction::AND_INT:
1876 case Instruction::AND_INT_2ADDR:
1877 case Instruction::AND_INT_LIT8:
1878 case Instruction::AND_INT_LIT16:
1879 op = kOpAnd;
1880 break;
1881 case Instruction::OR_INT:
1882 case Instruction::OR_INT_2ADDR:
1883 case Instruction::OR_INT_LIT8:
1884 case Instruction::OR_INT_LIT16:
1885 op = kOpOr;
1886 break;
1887 case Instruction::XOR_INT:
1888 case Instruction::XOR_INT_2ADDR:
1889 case Instruction::XOR_INT_LIT8:
1890 case Instruction::XOR_INT_LIT16:
1891 op = kOpXor;
1892 break;
1893 case Instruction::SHL_INT_LIT8:
1894 case Instruction::SHL_INT:
1895 case Instruction::SHL_INT_2ADDR:
1896 lit &= 31;
1897 shift_op = true;
1898 op = kOpLsl;
1899 break;
1900 case Instruction::SHR_INT_LIT8:
1901 case Instruction::SHR_INT:
1902 case Instruction::SHR_INT_2ADDR:
1903 lit &= 31;
1904 shift_op = true;
1905 op = kOpAsr;
1906 break;
1907 case Instruction::USHR_INT_LIT8:
1908 case Instruction::USHR_INT:
1909 case Instruction::USHR_INT_2ADDR:
1910 lit &= 31;
1911 shift_op = true;
1912 op = kOpLsr;
1913 break;
1914
1915 case Instruction::DIV_INT:
1916 case Instruction::DIV_INT_2ADDR:
1917 case Instruction::DIV_INT_LIT8:
1918 case Instruction::DIV_INT_LIT16:
1919 case Instruction::REM_INT:
1920 case Instruction::REM_INT_2ADDR:
1921 case Instruction::REM_INT_LIT8:
1922 case Instruction::REM_INT_LIT16: {
1923 if (lit == 0) {
Mingyao Yange643a172014-04-08 11:02:52 -07001924 GenDivZeroException();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001925 return;
1926 }
buzbee11b63d12013-08-27 07:34:17 -07001927 if ((opcode == Instruction::DIV_INT) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001928 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee11b63d12013-08-27 07:34:17 -07001929 (opcode == Instruction::DIV_INT_LIT8) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001930 (opcode == Instruction::DIV_INT_LIT16)) {
1931 is_div = true;
1932 } else {
1933 is_div = false;
1934 }
buzbee11b63d12013-08-27 07:34:17 -07001935 if (HandleEasyDivRem(opcode, is_div, rl_src, rl_dest, lit)) {
1936 return;
1937 }
Dave Allison70202782013-10-22 17:52:19 -07001938
1939 bool done = false;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001940 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001941 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001942 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001943 done = true;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001944 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendell2bf31e62014-01-23 12:13:40 -08001945 rl_result = GenDivRemLit(rl_dest, rl_src, lit, is_div);
1946 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001947 } else if (cu_->instruction_set == kThumb2) {
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001948 if (cu_->GetInstructionSetFeatures()->AsArmInstructionSetFeatures()->
1949 HasDivideInstruction()) {
Dave Allison70202782013-10-22 17:52:19 -07001950 // Use ARM SDIV instruction for division. For remainder we also need to
1951 // calculate using a MUL and subtract.
1952 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001953 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001954 done = true;
1955 }
1956 }
1957
1958 if (!done) {
1959 FlushAllRegs(); /* Everything to home location. */
Andreas Gampeccc60262014-07-04 18:02:38 -07001960 LoadValueDirectFixed(rl_src, TargetReg(kArg0, kNotWide));
1961 Clobber(TargetReg(kArg0, kNotWide));
Andreas Gampe98430592014-07-27 19:44:50 -07001962 CallRuntimeHelperRegImm(kQuickIdivmod, TargetReg(kArg0, kNotWide), lit, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001963 if (is_div)
buzbeea0cd2d72014-06-01 09:33:49 -07001964 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001965 else
1966 rl_result = GetReturnAlt();
1967 }
1968 StoreValue(rl_dest, rl_result);
1969 return;
1970 }
1971 default:
1972 LOG(FATAL) << "Unexpected opcode " << opcode;
1973 }
1974 rl_src = LoadValue(rl_src, kCoreReg);
1975 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dave Allison70202782013-10-22 17:52:19 -07001976 // Avoid shifts by literal 0 - no support in Thumb. Change to copy.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001977 if (shift_op && (lit == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -08001978 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001979 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001980 OpRegRegImm(op, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001981 }
1982 StoreValue(rl_dest, rl_result);
1983}
1984
Andreas Gampe98430592014-07-27 19:44:50 -07001985void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001986 RegLocation rl_src1, RegLocation rl_src2, int flags) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001987 RegLocation rl_result;
1988 OpKind first_op = kOpBkpt;
1989 OpKind second_op = kOpBkpt;
1990 bool call_out = false;
1991 bool check_zero = false;
Andreas Gampe98430592014-07-27 19:44:50 -07001992 int ret_reg = TargetReg(kRet0, kNotWide).GetReg();
1993 QuickEntrypointEnum target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001994
1995 switch (opcode) {
1996 case Instruction::NOT_LONG:
Andreas Gampe98430592014-07-27 19:44:50 -07001997 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1998 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001999 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08002000 if (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg()) {
Andreas Gampe98430592014-07-27 19:44:50 -07002001 RegStorage t_reg = AllocTemp();
2002 OpRegCopy(t_reg, rl_src2.reg.GetHigh());
2003 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
2004 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), t_reg);
2005 FreeTemp(t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002006 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07002007 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
2008 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07002009 }
Andreas Gampe98430592014-07-27 19:44:50 -07002010 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002011 return;
2012 case Instruction::ADD_LONG:
2013 case Instruction::ADD_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002014 first_op = kOpAdd;
2015 second_op = kOpAdc;
2016 break;
2017 case Instruction::SUB_LONG:
2018 case Instruction::SUB_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002019 first_op = kOpSub;
2020 second_op = kOpSbc;
2021 break;
2022 case Instruction::MUL_LONG:
2023 case Instruction::MUL_LONG_2ADDR:
Andreas Gampec76c6142014-08-04 16:30:03 -07002024 call_out = true;
2025 ret_reg = TargetReg(kRet0, kNotWide).GetReg();
2026 target = kQuickLmul;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002027 break;
2028 case Instruction::DIV_LONG:
2029 case Instruction::DIV_LONG_2ADDR:
2030 call_out = true;
2031 check_zero = true;
Andreas Gampe98430592014-07-27 19:44:50 -07002032 ret_reg = TargetReg(kRet0, kNotWide).GetReg();
2033 target = kQuickLdiv;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002034 break;
2035 case Instruction::REM_LONG:
2036 case Instruction::REM_LONG_2ADDR:
2037 call_out = true;
2038 check_zero = true;
Andreas Gampe98430592014-07-27 19:44:50 -07002039 target = kQuickLmod;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002040 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
Andreas Gampe98430592014-07-27 19:44:50 -07002041 ret_reg = (cu_->instruction_set == kThumb2) ? TargetReg(kArg2, kNotWide).GetReg() :
2042 TargetReg(kRet0, kNotWide).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07002043 break;
2044 case Instruction::AND_LONG_2ADDR:
2045 case Instruction::AND_LONG:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002046 first_op = kOpAnd;
2047 second_op = kOpAnd;
2048 break;
2049 case Instruction::OR_LONG:
2050 case Instruction::OR_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002051 first_op = kOpOr;
2052 second_op = kOpOr;
2053 break;
2054 case Instruction::XOR_LONG:
2055 case Instruction::XOR_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002056 first_op = kOpXor;
2057 second_op = kOpXor;
2058 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002059 default:
2060 LOG(FATAL) << "Invalid long arith op";
2061 }
2062 if (!call_out) {
Andreas Gampe98430592014-07-27 19:44:50 -07002063 GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002064 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07002065 FlushAllRegs(); /* Send everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07002066 if (check_zero) {
Andreas Gampe98430592014-07-27 19:44:50 -07002067 RegStorage r_tmp1 = TargetReg(kArg0, kWide);
2068 RegStorage r_tmp2 = TargetReg(kArg2, kWide);
2069 LoadValueDirectWideFixed(rl_src2, r_tmp2);
2070 RegStorage r_tgt = CallHelperSetup(target);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07002071 if ((flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
2072 GenDivZeroCheckWide(r_tmp2);
2073 }
Andreas Gampe98430592014-07-27 19:44:50 -07002074 LoadValueDirectWideFixed(rl_src1, r_tmp1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002075 // NOTE: callout here is not a safepoint
Andreas Gampe98430592014-07-27 19:44:50 -07002076 CallHelper(r_tgt, target, false /* not safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002077 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07002078 CallRuntimeHelperRegLocationRegLocation(target, rl_src1, rl_src2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002079 }
2080 // Adjust return regs in to handle case of rem returning kArg2/kArg3
Andreas Gampe98430592014-07-27 19:44:50 -07002081 if (ret_reg == TargetReg(kRet0, kNotWide).GetReg())
2082 rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002083 else
Andreas Gampe98430592014-07-27 19:44:50 -07002084 rl_result = GetReturnWideAlt();
2085 StoreValueWide(rl_dest, rl_result);
Andreas Gampe2f244e92014-05-08 03:35:25 -07002086 }
2087}
2088
Mark Mendelle87f9b52014-04-30 14:13:18 -04002089void Mir2Lir::GenConst(RegLocation rl_dest, int value) {
2090 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
2091 LoadConstantNoClobber(rl_result.reg, value);
2092 StoreValue(rl_dest, rl_result);
2093 if (value == 0) {
2094 Workaround7250540(rl_dest, rl_result.reg);
2095 }
2096}
2097
Andreas Gampe98430592014-07-27 19:44:50 -07002098void Mir2Lir::GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest,
2099 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002100 /*
2101 * Don't optimize the register usage since it calls out to support
2102 * functions
2103 */
Andreas Gampe2f244e92014-05-08 03:35:25 -07002104
Brian Carlstrom7940e442013-07-12 13:46:57 -07002105 FlushAllRegs(); /* Send everything to home location */
Andreas Gampe98430592014-07-27 19:44:50 -07002106 CallRuntimeHelperRegLocation(trampoline, rl_src, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002107 if (rl_dest.wide) {
2108 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002109 rl_result = GetReturnWide(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002110 StoreValueWide(rl_dest, rl_result);
2111 } else {
2112 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002113 rl_result = GetReturn(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002114 StoreValue(rl_dest, rl_result);
2115 }
2116}
2117
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002118class SuspendCheckSlowPath : public Mir2Lir::LIRSlowPath {
2119 public:
2120 SuspendCheckSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont)
2121 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont) {
2122 }
2123
2124 void Compile() OVERRIDE {
2125 m2l_->ResetRegPool();
2126 m2l_->ResetDefTracking();
2127 GenerateTargetLabel(kPseudoSuspendTarget);
Andreas Gampe98430592014-07-27 19:44:50 -07002128 m2l_->CallRuntimeHelper(kQuickTestSuspend, true);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002129 if (cont_ != nullptr) {
2130 m2l_->OpUnconditionalBranch(cont_);
2131 }
2132 }
2133};
2134
Brian Carlstrom7940e442013-07-12 13:46:57 -07002135/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002136void Mir2Lir::GenSuspendTest(int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +00002137 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002138 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2139 return;
2140 }
2141 FlushAllRegs();
2142 LIR* branch = OpTestSuspend(NULL);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002143 LIR* cont = NewLIR0(kPseudoTargetLabel);
2144 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, cont));
Dave Allisonb373e092014-02-20 16:06:36 -08002145 } else {
2146 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2147 return;
2148 }
2149 FlushAllRegs(); // TODO: needed?
2150 LIR* inst = CheckSuspendUsingLoad();
2151 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002152 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002153}
2154
2155/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002156void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target) {
Dave Allison69dfe512014-07-11 17:11:58 +00002157 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002158 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2159 OpUnconditionalBranch(target);
2160 return;
2161 }
2162 OpTestSuspend(target);
Dave Allisonb373e092014-02-20 16:06:36 -08002163 FlushAllRegs();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002164 LIR* branch = OpUnconditionalBranch(nullptr);
2165 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, target));
Dave Allisonb373e092014-02-20 16:06:36 -08002166 } else {
2167 // For the implicit suspend check, just perform the trigger
2168 // load and branch to the target.
2169 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2170 OpUnconditionalBranch(target);
2171 return;
2172 }
2173 FlushAllRegs();
2174 LIR* inst = CheckSuspendUsingLoad();
2175 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002176 OpUnconditionalBranch(target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002177 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002178}
2179
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002180/* Call out to helper assembly routine that will null check obj and then lock it. */
2181void Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002182 UNUSED(opt_flags); // TODO: avoid null check with specialized non-null helper.
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002183 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07002184 CallRuntimeHelperRegLocation(kQuickLockObject, rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002185}
2186
2187/* Call out to helper assembly routine that will null check obj and then unlock it. */
2188void Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002189 UNUSED(opt_flags); // TODO: avoid null check with specialized non-null helper.
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002190 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07002191 CallRuntimeHelperRegLocation(kQuickUnlockObject, rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002192}
2193
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002194/* Generic code for generating a wide constant into a VR. */
2195void Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
2196 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002197 LoadConstantWide(rl_result.reg, value);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002198 StoreValueWide(rl_dest, rl_result);
2199}
2200
Andreas Gampe48971b32014-08-06 10:09:01 -07002201void Mir2Lir::GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002202 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002203 const uint16_t entries = table[1];
2204 // Chained cmp-and-branch.
2205 const int32_t* as_int32 = reinterpret_cast<const int32_t*>(&table[2]);
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002206 int32_t starting_key = as_int32[0];
Andreas Gampe48971b32014-08-06 10:09:01 -07002207 const int32_t* targets = &as_int32[1];
2208 rl_src = LoadValue(rl_src, kCoreReg);
2209 int i = 0;
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002210 for (; i < entries; i++) {
2211 if (!InexpensiveConstantInt(starting_key + i, Instruction::Code::IF_EQ)) {
Andreas Gampe48971b32014-08-06 10:09:01 -07002212 // Switch to using a temp and add.
2213 break;
2214 }
2215 BasicBlock* case_block =
2216 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002217 OpCmpImmBranch(kCondEq, rl_src.reg, starting_key + i, &block_label_list_[case_block->id]);
Andreas Gampe48971b32014-08-06 10:09:01 -07002218 }
2219 if (i < entries) {
2220 // The rest do not seem to be inexpensive. Try to allocate a temp and use add.
2221 RegStorage key_temp = AllocTypedTemp(false, kCoreReg, false);
2222 if (key_temp.Valid()) {
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002223 LoadConstantNoClobber(key_temp, starting_key + i);
2224 for (; i < entries - 1; i++) {
Andreas Gampe48971b32014-08-06 10:09:01 -07002225 BasicBlock* case_block =
2226 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2227 OpCmpBranch(kCondEq, rl_src.reg, key_temp, &block_label_list_[case_block->id]);
2228 OpRegImm(kOpAdd, key_temp, 1); // Increment key.
2229 }
2230 BasicBlock* case_block =
2231 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2232 OpCmpBranch(kCondEq, rl_src.reg, key_temp, &block_label_list_[case_block->id]);
2233 } else {
2234 // No free temp, just finish the old loop.
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002235 for (; i < entries; i++) {
Andreas Gampe48971b32014-08-06 10:09:01 -07002236 BasicBlock* case_block =
2237 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
Ian Rogers7d4ecd52014-10-30 15:10:02 -07002238 OpCmpImmBranch(kCondEq, rl_src.reg, starting_key + i, &block_label_list_[case_block->id]);
Andreas Gampe48971b32014-08-06 10:09:01 -07002239 }
2240 }
2241 }
2242}
2243
2244void Mir2Lir::GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002245 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002246 if (cu_->verbose) {
2247 DumpSparseSwitchTable(table);
2248 }
2249
2250 const uint16_t entries = table[1];
2251 if (entries <= kSmallSwitchThreshold) {
2252 GenSmallPackedSwitch(mir, table_offset, rl_src);
2253 } else {
2254 // Use the backend-specific implementation.
2255 GenLargePackedSwitch(mir, table_offset, rl_src);
2256 }
2257}
2258
2259void Mir2Lir::GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002260 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002261 const uint16_t entries = table[1];
2262 // Chained cmp-and-branch.
2263 const int32_t* keys = reinterpret_cast<const int32_t*>(&table[2]);
2264 const int32_t* targets = &keys[entries];
2265 rl_src = LoadValue(rl_src, kCoreReg);
2266 for (int i = 0; i < entries; i++) {
2267 int key = keys[i];
2268 BasicBlock* case_block =
2269 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2270 OpCmpImmBranch(kCondEq, rl_src.reg, key, &block_label_list_[case_block->id]);
2271 }
2272}
2273
2274void Mir2Lir::GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002275 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002276 if (cu_->verbose) {
2277 DumpSparseSwitchTable(table);
2278 }
2279
2280 const uint16_t entries = table[1];
2281 if (entries <= kSmallSwitchThreshold) {
2282 GenSmallSparseSwitch(mir, table_offset, rl_src);
2283 } else {
2284 // Use the backend-specific implementation.
2285 GenLargeSparseSwitch(mir, table_offset, rl_src);
2286 }
2287}
2288
Fred Shih37f05ef2014-07-16 18:38:08 -07002289bool Mir2Lir::SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type) {
2290 switch (size) {
2291 case kReference:
2292 return type == Primitive::kPrimNot;
2293 case k64:
2294 case kDouble:
2295 return type == Primitive::kPrimLong || type == Primitive::kPrimDouble;
2296 case k32:
2297 case kSingle:
2298 return type == Primitive::kPrimInt || type == Primitive::kPrimFloat;
2299 case kSignedHalf:
2300 return type == Primitive::kPrimShort;
2301 case kUnsignedHalf:
2302 return type == Primitive::kPrimChar;
2303 case kSignedByte:
2304 return type == Primitive::kPrimByte;
2305 case kUnsignedByte:
2306 return type == Primitive::kPrimBoolean;
2307 case kWord: // Intentional fallthrough.
2308 default:
2309 return false; // There are no sane types with this op size.
2310 }
2311}
2312
Brian Carlstrom7940e442013-07-12 13:46:57 -07002313} // namespace art