blob: d108623615d18da0d87935fbaf09f44b8493e9a1 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_arm64.h"
18
Vladimir Markof4f2daa2017-03-20 18:26:59 +000019#include "arch/arm64/asm_support_arm64.h"
Serban Constantinescu579885a2015-02-22 20:51:33 +000020#include "arch/arm64/instruction_set_features_arm64.h"
Vladimir Marko86c87522020-05-11 16:55:55 +010021#include "arch/arm64/jni_frame_arm64.h"
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +000022#include "art_method-inl.h"
Andreas Gampe5678db52017-06-08 14:11:18 -070023#include "base/bit_utils.h"
24#include "base/bit_utils_iterator.h"
Vladimir Marko94ec2db2017-09-06 17:21:03 +010025#include "class_table.h"
Zheng Xuc6667102015-05-15 16:08:45 +080026#include "code_generator_utils.h"
Vladimir Marko58155012015-08-19 12:49:41 +000027#include "compiled_method.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "entrypoints/quick/quick_entrypoints.h"
Andreas Gampe1cc7dba2014-12-17 18:43:01 -080029#include "entrypoints/quick/quick_entrypoints_enum.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010030#include "gc/accounting/card_table.h"
Vladimir Markoeebb8212018-06-05 14:57:24 +010031#include "gc/space/image_space.h"
Andreas Gampe09659c22017-09-18 18:23:32 -070032#include "heap_poisoning.h"
Andreas Gampe878d58c2015-01-15 23:24:00 -080033#include "intrinsics.h"
34#include "intrinsics_arm64.h"
Vladimir Markod8dbc8d2017-09-20 13:37:47 +010035#include "linker/linker_patch.h"
Andreas Gampe8cf9cb32017-07-19 09:28:38 -070036#include "lock_word.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010037#include "mirror/array-inl.h"
Mathieu Chartiere401d142015-04-22 13:56:20 -070038#include "mirror/class-inl.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000039#include "offsets.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010040#include "thread.h"
41#include "utils/arm64/assembler_arm64.h"
42#include "utils/assembler.h"
43#include "utils/stack_checks.h"
44
Scott Wakeling97c72b72016-06-24 16:19:36 +010045using namespace vixl::aarch64; // NOLINT(build/namespaces)
Artem Serov914d7a82017-02-07 14:33:49 +000046using vixl::ExactAssemblyScope;
47using vixl::CodeBufferCheckScope;
48using vixl::EmissionCheckScope;
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50#ifdef __
51#error "ARM64 Codegen VIXL macro-assembler macro already defined."
52#endif
53
Vladimir Marko0a516052019-10-14 13:00:44 +000054namespace art {
Alexandre Rames5319def2014-10-23 10:03:10 +010055
Roland Levillain22ccc3a2015-11-24 13:10:05 +000056template<class MirrorType>
57class GcRoot;
58
Alexandre Rames5319def2014-10-23 10:03:10 +010059namespace arm64 {
60
Alexandre Ramesbe919d92016-08-23 18:33:36 +010061using helpers::ARM64EncodableConstantOrRegister;
62using helpers::ArtVixlRegCodeCoherentForRegSet;
Andreas Gampe878d58c2015-01-15 23:24:00 -080063using helpers::CPURegisterFrom;
64using helpers::DRegisterFrom;
65using helpers::FPRegisterFrom;
66using helpers::HeapOperand;
67using helpers::HeapOperandFrom;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010068using helpers::InputCPURegisterOrZeroRegAt;
Andreas Gampe878d58c2015-01-15 23:24:00 -080069using helpers::InputFPRegisterAt;
Andreas Gampe878d58c2015-01-15 23:24:00 -080070using helpers::InputOperandAt;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010071using helpers::InputRegisterAt;
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +010072using helpers::Int64FromLocation;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010073using helpers::IsConstantZeroBitPattern;
Andreas Gampe878d58c2015-01-15 23:24:00 -080074using helpers::LocationFrom;
75using helpers::OperandFromMemOperand;
76using helpers::OutputCPURegister;
77using helpers::OutputFPRegister;
78using helpers::OutputRegister;
79using helpers::RegisterFrom;
80using helpers::StackOperandFrom;
81using helpers::VIXLRegCodeFromART;
82using helpers::WRegisterFrom;
83using helpers::XRegisterFrom;
84
Vladimir Markof3e0ee22015-12-17 15:23:13 +000085// The compare/jump sequence will generate about (1.5 * num_entries + 3) instructions. While jump
Zheng Xu3927c8b2015-11-18 17:46:25 +080086// table version generates 7 instructions and num_entries literals. Compare/jump sequence will
87// generates less code/data with a small num_entries.
Vladimir Markof3e0ee22015-12-17 15:23:13 +000088static constexpr uint32_t kPackedSwitchCompareJumpThreshold = 7;
Alexandre Rames5319def2014-10-23 10:03:10 +010089
Vladimir Markof4f2daa2017-03-20 18:26:59 +000090// Reference load (except object array loads) is using LDR Wt, [Xn, #offset] which can handle
91// offset < 16KiB. For offsets >= 16KiB, the load shall be emitted as two or more instructions.
Vladimir Marko008e09f32018-08-06 15:42:43 +010092// For the Baker read barrier implementation using link-time generated thunks we need to split
Vladimir Markof4f2daa2017-03-20 18:26:59 +000093// the offset explicitly.
94constexpr uint32_t kReferenceLoadMinFarOffset = 16 * KB;
95
Alexandre Rames5319def2014-10-23 10:03:10 +010096inline Condition ARM64Condition(IfCondition cond) {
97 switch (cond) {
98 case kCondEQ: return eq;
99 case kCondNE: return ne;
100 case kCondLT: return lt;
101 case kCondLE: return le;
102 case kCondGT: return gt;
103 case kCondGE: return ge;
Aart Bike9f37602015-10-09 11:15:55 -0700104 case kCondB: return lo;
105 case kCondBE: return ls;
106 case kCondA: return hi;
107 case kCondAE: return hs;
Alexandre Rames5319def2014-10-23 10:03:10 +0100108 }
Roland Levillain7f63c522015-07-13 15:54:55 +0000109 LOG(FATAL) << "Unreachable";
110 UNREACHABLE();
Alexandre Rames5319def2014-10-23 10:03:10 +0100111}
112
Vladimir Markod6e069b2016-01-18 11:11:01 +0000113inline Condition ARM64FPCondition(IfCondition cond, bool gt_bias) {
114 // The ARM64 condition codes can express all the necessary branches, see the
115 // "Meaning (floating-point)" column in the table C1-1 in the ARMv8 reference manual.
116 // There is no dex instruction or HIR that would need the missing conditions
117 // "equal or unordered" or "not equal".
118 switch (cond) {
119 case kCondEQ: return eq;
120 case kCondNE: return ne /* unordered */;
121 case kCondLT: return gt_bias ? cc : lt /* unordered */;
122 case kCondLE: return gt_bias ? ls : le /* unordered */;
123 case kCondGT: return gt_bias ? hi /* unordered */ : gt;
124 case kCondGE: return gt_bias ? cs /* unordered */ : ge;
125 default:
126 LOG(FATAL) << "UNREACHABLE";
127 UNREACHABLE();
128 }
129}
130
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100131Location ARM64ReturnLocation(DataType::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000132 // Note that in practice, `LocationFrom(x0)` and `LocationFrom(w0)` create the
133 // same Location object, and so do `LocationFrom(d0)` and `LocationFrom(s0)`,
134 // but we use the exact registers for clarity.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100135 if (return_type == DataType::Type::kFloat32) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000136 return LocationFrom(s0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100137 } else if (return_type == DataType::Type::kFloat64) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000138 return LocationFrom(d0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100139 } else if (return_type == DataType::Type::kInt64) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000140 return LocationFrom(x0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100141 } else if (return_type == DataType::Type::kVoid) {
Nicolas Geoffray925e5622015-06-03 12:23:32 +0100142 return Location::NoLocation();
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000143 } else {
144 return LocationFrom(w0);
145 }
146}
147
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100148Location InvokeRuntimeCallingConvention::GetReturnLocation(DataType::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000149 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100150}
151
Vladimir Marko3232dbb2018-07-25 15:42:46 +0100152static RegisterSet OneRegInReferenceOutSaveEverythingCallerSaves() {
153 InvokeRuntimeCallingConvention calling_convention;
154 RegisterSet caller_saves = RegisterSet::Empty();
155 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
156 DCHECK_EQ(calling_convention.GetRegisterAt(0).GetCode(),
157 RegisterFrom(calling_convention.GetReturnLocation(DataType::Type::kReference),
158 DataType::Type::kReference).GetCode());
159 return caller_saves;
160}
161
Roland Levillain7cbd27f2016-08-11 23:53:33 +0100162// NOLINT on __ macro to suppress wrong warning/fix (misc-macro-parentheses) from clang-tidy.
163#define __ down_cast<CodeGeneratorARM64*>(codegen)->GetVIXLAssembler()-> // NOLINT
Andreas Gampe542451c2016-07-26 09:02:02 -0700164#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kArm64PointerSize, x).Int32Value()
Alexandre Rames5319def2014-10-23 10:03:10 +0100165
Zheng Xuda403092015-04-24 17:35:39 +0800166// Calculate memory accessing operand for save/restore live registers.
167static void SaveRestoreLiveRegistersHelper(CodeGenerator* codegen,
Vladimir Marko804b03f2016-09-14 16:26:36 +0100168 LocationSummary* locations,
Zheng Xuda403092015-04-24 17:35:39 +0800169 int64_t spill_offset,
170 bool is_save) {
Andreas Gampe3db70682018-12-26 15:12:03 -0800171 const uint32_t core_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ true);
172 const uint32_t fp_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ false);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100173 DCHECK(ArtVixlRegCodeCoherentForRegSet(core_spills,
Zheng Xuda403092015-04-24 17:35:39 +0800174 codegen->GetNumberOfCoreRegisters(),
Vladimir Marko804b03f2016-09-14 16:26:36 +0100175 fp_spills,
Zheng Xuda403092015-04-24 17:35:39 +0800176 codegen->GetNumberOfFloatingPointRegisters()));
177
Vladimir Marko804b03f2016-09-14 16:26:36 +0100178 CPURegList core_list = CPURegList(CPURegister::kRegister, kXRegSize, core_spills);
Artem Serovc8150b52019-07-31 18:28:00 +0100179 const unsigned v_reg_size_in_bits = codegen->GetSlowPathFPWidth() * 8;
Artem Serov1a719e42019-07-18 14:24:55 +0100180 DCHECK_LE(codegen->GetSIMDRegisterWidth(), kQRegSizeInBytes);
Artem Serovc8150b52019-07-31 18:28:00 +0100181 CPURegList fp_list = CPURegList(CPURegister::kVRegister, v_reg_size_in_bits, fp_spills);
Zheng Xuda403092015-04-24 17:35:39 +0800182
183 MacroAssembler* masm = down_cast<CodeGeneratorARM64*>(codegen)->GetVIXLAssembler();
184 UseScratchRegisterScope temps(masm);
185
186 Register base = masm->StackPointer();
Scott Wakeling97c72b72016-06-24 16:19:36 +0100187 int64_t core_spill_size = core_list.GetTotalSizeInBytes();
188 int64_t fp_spill_size = fp_list.GetTotalSizeInBytes();
Zheng Xuda403092015-04-24 17:35:39 +0800189 int64_t reg_size = kXRegSizeInBytes;
190 int64_t max_ls_pair_offset = spill_offset + core_spill_size + fp_spill_size - 2 * reg_size;
191 uint32_t ls_access_size = WhichPowerOf2(reg_size);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100192 if (((core_list.GetCount() > 1) || (fp_list.GetCount() > 1)) &&
Zheng Xuda403092015-04-24 17:35:39 +0800193 !masm->IsImmLSPair(max_ls_pair_offset, ls_access_size)) {
194 // If the offset does not fit in the instruction's immediate field, use an alternate register
195 // to compute the base address(float point registers spill base address).
196 Register new_base = temps.AcquireSameSizeAs(base);
197 __ Add(new_base, base, Operand(spill_offset + core_spill_size));
198 base = new_base;
199 spill_offset = -core_spill_size;
200 int64_t new_max_ls_pair_offset = fp_spill_size - 2 * reg_size;
201 DCHECK(masm->IsImmLSPair(spill_offset, ls_access_size));
202 DCHECK(masm->IsImmLSPair(new_max_ls_pair_offset, ls_access_size));
203 }
204
205 if (is_save) {
206 __ StoreCPURegList(core_list, MemOperand(base, spill_offset));
207 __ StoreCPURegList(fp_list, MemOperand(base, spill_offset + core_spill_size));
208 } else {
209 __ LoadCPURegList(core_list, MemOperand(base, spill_offset));
210 __ LoadCPURegList(fp_list, MemOperand(base, spill_offset + core_spill_size));
211 }
212}
213
214void SlowPathCodeARM64::SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) {
Zheng Xuda403092015-04-24 17:35:39 +0800215 size_t stack_offset = codegen->GetFirstRegisterSlotInSlowPath();
Andreas Gampe3db70682018-12-26 15:12:03 -0800216 const uint32_t core_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ true);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100217 for (uint32_t i : LowToHighBits(core_spills)) {
218 // If the register holds an object, update the stack mask.
219 if (locations->RegisterContainsObject(i)) {
220 locations->SetStackBit(stack_offset / kVRegSize);
Zheng Xuda403092015-04-24 17:35:39 +0800221 }
Vladimir Marko804b03f2016-09-14 16:26:36 +0100222 DCHECK_LT(stack_offset, codegen->GetFrameSize() - codegen->FrameEntrySpillSize());
223 DCHECK_LT(i, kMaximumNumberOfExpectedRegisters);
224 saved_core_stack_offsets_[i] = stack_offset;
225 stack_offset += kXRegSizeInBytes;
Zheng Xuda403092015-04-24 17:35:39 +0800226 }
227
Artem Serovc8150b52019-07-31 18:28:00 +0100228 const size_t fp_reg_size = codegen->GetSlowPathFPWidth();
Andreas Gampe3db70682018-12-26 15:12:03 -0800229 const uint32_t fp_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ false);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100230 for (uint32_t i : LowToHighBits(fp_spills)) {
231 DCHECK_LT(stack_offset, codegen->GetFrameSize() - codegen->FrameEntrySpillSize());
232 DCHECK_LT(i, kMaximumNumberOfExpectedRegisters);
233 saved_fpu_stack_offsets_[i] = stack_offset;
Artem Serov9df37b92019-07-23 16:41:54 +0100234 stack_offset += fp_reg_size;
Zheng Xuda403092015-04-24 17:35:39 +0800235 }
236
Vladimir Marko804b03f2016-09-14 16:26:36 +0100237 SaveRestoreLiveRegistersHelper(codegen,
238 locations,
Andreas Gampe3db70682018-12-26 15:12:03 -0800239 codegen->GetFirstRegisterSlotInSlowPath(), /* is_save= */ true);
Zheng Xuda403092015-04-24 17:35:39 +0800240}
241
242void SlowPathCodeARM64::RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) {
Vladimir Marko804b03f2016-09-14 16:26:36 +0100243 SaveRestoreLiveRegistersHelper(codegen,
244 locations,
Andreas Gampe3db70682018-12-26 15:12:03 -0800245 codegen->GetFirstRegisterSlotInSlowPath(), /* is_save= */ false);
Zheng Xuda403092015-04-24 17:35:39 +0800246}
247
Alexandre Rames5319def2014-10-23 10:03:10 +0100248class BoundsCheckSlowPathARM64 : public SlowPathCodeARM64 {
249 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000250 explicit BoundsCheckSlowPathARM64(HBoundsCheck* instruction) : SlowPathCodeARM64(instruction) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100251
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100252 void EmitNativeCode(CodeGenerator* codegen) override {
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100253 LocationSummary* locations = instruction_->GetLocations();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000254 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100255
Alexandre Rames5319def2014-10-23 10:03:10 +0100256 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000257 if (instruction_->CanThrowIntoCatchBlock()) {
258 // Live registers will be restored in the catch block if caught.
259 SaveLiveRegisters(codegen, instruction_->GetLocations());
260 }
Alexandre Rames3e69f162014-12-10 10:36:50 +0000261 // We're moving two locations to locations that could overlap, so we need a parallel
262 // move resolver.
263 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100264 codegen->EmitParallelMoves(locations->InAt(0),
265 LocationFrom(calling_convention.GetRegisterAt(0)),
266 DataType::Type::kInt32,
267 locations->InAt(1),
268 LocationFrom(calling_convention.GetRegisterAt(1)),
269 DataType::Type::kInt32);
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000270 QuickEntrypointEnum entrypoint = instruction_->AsBoundsCheck()->IsStringCharAt()
271 ? kQuickThrowStringBounds
272 : kQuickThrowArrayBounds;
273 arm64_codegen->InvokeRuntime(entrypoint, instruction_, instruction_->GetDexPc(), this);
Vladimir Marko87f3fcb2016-04-28 15:52:11 +0100274 CheckEntrypointTypes<kQuickThrowStringBounds, void, int32_t, int32_t>();
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800275 CheckEntrypointTypes<kQuickThrowArrayBounds, void, int32_t, int32_t>();
Alexandre Rames5319def2014-10-23 10:03:10 +0100276 }
277
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100278 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100279
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100280 const char* GetDescription() const override { return "BoundsCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100281
Alexandre Rames5319def2014-10-23 10:03:10 +0100282 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100283 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathARM64);
284};
285
Alexandre Rames67555f72014-11-18 10:55:16 +0000286class DivZeroCheckSlowPathARM64 : public SlowPathCodeARM64 {
287 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000288 explicit DivZeroCheckSlowPathARM64(HDivZeroCheck* instruction) : SlowPathCodeARM64(instruction) {}
Alexandre Rames67555f72014-11-18 10:55:16 +0000289
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100290 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames67555f72014-11-18 10:55:16 +0000291 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
292 __ Bind(GetEntryLabel());
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000293 arm64_codegen->InvokeRuntime(kQuickThrowDivZero, instruction_, instruction_->GetDexPc(), this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800294 CheckEntrypointTypes<kQuickThrowDivZero, void, void>();
Alexandre Rames67555f72014-11-18 10:55:16 +0000295 }
296
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100297 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100298
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100299 const char* GetDescription() const override { return "DivZeroCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100300
Alexandre Rames67555f72014-11-18 10:55:16 +0000301 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000302 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathARM64);
303};
304
305class LoadClassSlowPathARM64 : public SlowPathCodeARM64 {
306 public:
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100307 LoadClassSlowPathARM64(HLoadClass* cls, HInstruction* at)
308 : SlowPathCodeARM64(at), cls_(cls) {
Alexandre Rames67555f72014-11-18 10:55:16 +0000309 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100310 DCHECK_EQ(instruction_->IsLoadClass(), cls_ == instruction_);
Alexandre Rames67555f72014-11-18 10:55:16 +0000311 }
312
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100313 void EmitNativeCode(CodeGenerator* codegen) override {
Vladimir Marko6bec91c2017-01-09 15:03:12 +0000314 LocationSummary* locations = instruction_->GetLocations();
Vladimir Markoea4c1262017-02-06 19:59:33 +0000315 Location out = locations->Out();
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100316 const uint32_t dex_pc = instruction_->GetDexPc();
317 bool must_resolve_type = instruction_->IsLoadClass() && cls_->MustResolveTypeOnSlowPath();
318 bool must_do_clinit = instruction_->IsClinitCheck() || cls_->MustGenerateClinitCheck();
Alexandre Rames67555f72014-11-18 10:55:16 +0000319
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100320 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames67555f72014-11-18 10:55:16 +0000321 __ Bind(GetEntryLabel());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000322 SaveLiveRegisters(codegen, locations);
Alexandre Rames67555f72014-11-18 10:55:16 +0000323
Vladimir Markof3c52b42017-11-17 17:32:12 +0000324 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100325 if (must_resolve_type) {
326 DCHECK(IsSameDexFile(cls_->GetDexFile(), arm64_codegen->GetGraph()->GetDexFile()));
327 dex::TypeIndex type_index = cls_->GetTypeIndex();
328 __ Mov(calling_convention.GetRegisterAt(0).W(), type_index.index_);
Vladimir Marko9d479252018-07-24 11:35:20 +0100329 arm64_codegen->InvokeRuntime(kQuickResolveType, instruction_, dex_pc, this);
330 CheckEntrypointTypes<kQuickResolveType, void*, uint32_t>();
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100331 // If we also must_do_clinit, the resolved type is now in the correct register.
332 } else {
333 DCHECK(must_do_clinit);
334 Location source = instruction_->IsLoadClass() ? out : locations->InAt(0);
335 arm64_codegen->MoveLocation(LocationFrom(calling_convention.GetRegisterAt(0)),
336 source,
337 cls_->GetType());
338 }
339 if (must_do_clinit) {
340 arm64_codegen->InvokeRuntime(kQuickInitializeStaticStorage, instruction_, dex_pc, this);
341 CheckEntrypointTypes<kQuickInitializeStaticStorage, void*, mirror::Class*>();
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800342 }
Alexandre Rames67555f72014-11-18 10:55:16 +0000343
344 // Move the class to the desired location.
Alexandre Rames67555f72014-11-18 10:55:16 +0000345 if (out.IsValid()) {
346 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100347 DataType::Type type = instruction_->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000348 arm64_codegen->MoveLocation(out, calling_convention.GetReturnLocation(type), type);
Alexandre Rames67555f72014-11-18 10:55:16 +0000349 }
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000350 RestoreLiveRegisters(codegen, locations);
Alexandre Rames67555f72014-11-18 10:55:16 +0000351 __ B(GetExitLabel());
352 }
353
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100354 const char* GetDescription() const override { return "LoadClassSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100355
Alexandre Rames67555f72014-11-18 10:55:16 +0000356 private:
357 // The class this slow path will load.
358 HLoadClass* const cls_;
359
Alexandre Rames67555f72014-11-18 10:55:16 +0000360 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathARM64);
361};
362
Vladimir Markoaad75c62016-10-03 08:46:48 +0000363class LoadStringSlowPathARM64 : public SlowPathCodeARM64 {
364 public:
Vladimir Markof3c52b42017-11-17 17:32:12 +0000365 explicit LoadStringSlowPathARM64(HLoadString* instruction)
366 : SlowPathCodeARM64(instruction) {}
Vladimir Markoaad75c62016-10-03 08:46:48 +0000367
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100368 void EmitNativeCode(CodeGenerator* codegen) override {
Vladimir Markoaad75c62016-10-03 08:46:48 +0000369 LocationSummary* locations = instruction_->GetLocations();
370 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
371 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
372
373 __ Bind(GetEntryLabel());
374 SaveLiveRegisters(codegen, locations);
375
Vladimir Markof3c52b42017-11-17 17:32:12 +0000376 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko6bec91c2017-01-09 15:03:12 +0000377 const dex::StringIndex string_index = instruction_->AsLoadString()->GetStringIndex();
378 __ Mov(calling_convention.GetRegisterAt(0).W(), string_index.index_);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000379 arm64_codegen->InvokeRuntime(kQuickResolveString, instruction_, instruction_->GetDexPc(), this);
380 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100381 DataType::Type type = instruction_->GetType();
Vladimir Markoaad75c62016-10-03 08:46:48 +0000382 arm64_codegen->MoveLocation(locations->Out(), calling_convention.GetReturnLocation(type), type);
383
384 RestoreLiveRegisters(codegen, locations);
385
Vladimir Markoaad75c62016-10-03 08:46:48 +0000386 __ B(GetExitLabel());
387 }
388
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100389 const char* GetDescription() const override { return "LoadStringSlowPathARM64"; }
Vladimir Markoaad75c62016-10-03 08:46:48 +0000390
391 private:
392 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathARM64);
393};
394
Alexandre Rames5319def2014-10-23 10:03:10 +0100395class NullCheckSlowPathARM64 : public SlowPathCodeARM64 {
396 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000397 explicit NullCheckSlowPathARM64(HNullCheck* instr) : SlowPathCodeARM64(instr) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100398
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100399 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames67555f72014-11-18 10:55:16 +0000400 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames5319def2014-10-23 10:03:10 +0100401 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000402 if (instruction_->CanThrowIntoCatchBlock()) {
403 // Live registers will be restored in the catch block if caught.
404 SaveLiveRegisters(codegen, instruction_->GetLocations());
405 }
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000406 arm64_codegen->InvokeRuntime(kQuickThrowNullPointer,
407 instruction_,
408 instruction_->GetDexPc(),
409 this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800410 CheckEntrypointTypes<kQuickThrowNullPointer, void, void>();
Alexandre Rames5319def2014-10-23 10:03:10 +0100411 }
412
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100413 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100414
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100415 const char* GetDescription() const override { return "NullCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100416
Alexandre Rames5319def2014-10-23 10:03:10 +0100417 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100418 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathARM64);
419};
420
421class SuspendCheckSlowPathARM64 : public SlowPathCodeARM64 {
422 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100423 SuspendCheckSlowPathARM64(HSuspendCheck* instruction, HBasicBlock* successor)
David Srbecky9cd6d372016-02-09 15:24:47 +0000424 : SlowPathCodeARM64(instruction), successor_(successor) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100425
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100426 void EmitNativeCode(CodeGenerator* codegen) override {
Artem Serov7957d952017-04-04 15:44:09 +0100427 LocationSummary* locations = instruction_->GetLocations();
Alexandre Rames67555f72014-11-18 10:55:16 +0000428 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames5319def2014-10-23 10:03:10 +0100429 __ Bind(GetEntryLabel());
Artem Serov1a719e42019-07-18 14:24:55 +0100430 SaveLiveRegisters(codegen, locations); // Only saves live vector regs for SIMD.
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000431 arm64_codegen->InvokeRuntime(kQuickTestSuspend, instruction_, instruction_->GetDexPc(), this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800432 CheckEntrypointTypes<kQuickTestSuspend, void, void>();
Artem Serov1a719e42019-07-18 14:24:55 +0100433 RestoreLiveRegisters(codegen, locations); // Only restores live vector regs for SIMD.
Alexandre Rames67555f72014-11-18 10:55:16 +0000434 if (successor_ == nullptr) {
435 __ B(GetReturnLabel());
436 } else {
437 __ B(arm64_codegen->GetLabelOf(successor_));
438 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100439 }
440
Scott Wakeling97c72b72016-06-24 16:19:36 +0100441 vixl::aarch64::Label* GetReturnLabel() {
Alexandre Rames5319def2014-10-23 10:03:10 +0100442 DCHECK(successor_ == nullptr);
443 return &return_label_;
444 }
445
Nicolas Geoffraydb216f42015-05-05 17:02:20 +0100446 HBasicBlock* GetSuccessor() const {
447 return successor_;
448 }
449
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100450 const char* GetDescription() const override { return "SuspendCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100451
Alexandre Rames5319def2014-10-23 10:03:10 +0100452 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100453 // If not null, the block to branch to after the suspend check.
454 HBasicBlock* const successor_;
455
456 // If `successor_` is null, the label to branch to after the suspend check.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100457 vixl::aarch64::Label return_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100458
459 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathARM64);
460};
461
Alexandre Rames67555f72014-11-18 10:55:16 +0000462class TypeCheckSlowPathARM64 : public SlowPathCodeARM64 {
463 public:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000464 TypeCheckSlowPathARM64(HInstruction* instruction, bool is_fatal)
David Srbecky9cd6d372016-02-09 15:24:47 +0000465 : SlowPathCodeARM64(instruction), is_fatal_(is_fatal) {}
Alexandre Rames67555f72014-11-18 10:55:16 +0000466
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100467 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000468 LocationSummary* locations = instruction_->GetLocations();
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800469
Alexandre Rames3e69f162014-12-10 10:36:50 +0000470 DCHECK(instruction_->IsCheckCast()
471 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
472 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100473 uint32_t dex_pc = instruction_->GetDexPc();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000474
Alexandre Rames67555f72014-11-18 10:55:16 +0000475 __ Bind(GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000476
Vladimir Marko87584542017-12-12 17:47:52 +0000477 if (!is_fatal_ || instruction_->CanThrowIntoCatchBlock()) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000478 SaveLiveRegisters(codegen, locations);
479 }
Alexandre Rames3e69f162014-12-10 10:36:50 +0000480
481 // We're moving two locations to locations that could overlap, so we need a parallel
482 // move resolver.
483 InvokeRuntimeCallingConvention calling_convention;
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800484 codegen->EmitParallelMoves(locations->InAt(0),
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800485 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100486 DataType::Type::kReference,
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800487 locations->InAt(1),
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800488 LocationFrom(calling_convention.GetRegisterAt(1)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100489 DataType::Type::kReference);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000490 if (instruction_->IsInstanceOf()) {
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000491 arm64_codegen->InvokeRuntime(kQuickInstanceofNonTrivial, instruction_, dex_pc, this);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800492 CheckEntrypointTypes<kQuickInstanceofNonTrivial, size_t, mirror::Object*, mirror::Class*>();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100493 DataType::Type ret_type = instruction_->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000494 Location ret_loc = calling_convention.GetReturnLocation(ret_type);
495 arm64_codegen->MoveLocation(locations->Out(), ret_loc, ret_type);
496 } else {
497 DCHECK(instruction_->IsCheckCast());
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800498 arm64_codegen->InvokeRuntime(kQuickCheckInstanceOf, instruction_, dex_pc, this);
499 CheckEntrypointTypes<kQuickCheckInstanceOf, void, mirror::Object*, mirror::Class*>();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000500 }
501
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000502 if (!is_fatal_) {
503 RestoreLiveRegisters(codegen, locations);
504 __ B(GetExitLabel());
505 }
Alexandre Rames67555f72014-11-18 10:55:16 +0000506 }
507
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100508 const char* GetDescription() const override { return "TypeCheckSlowPathARM64"; }
509 bool IsFatal() const override { return is_fatal_; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100510
Alexandre Rames67555f72014-11-18 10:55:16 +0000511 private:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000512 const bool is_fatal_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000513
Alexandre Rames67555f72014-11-18 10:55:16 +0000514 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathARM64);
515};
516
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700517class DeoptimizationSlowPathARM64 : public SlowPathCodeARM64 {
518 public:
Aart Bik42249c32016-01-07 15:33:50 -0800519 explicit DeoptimizationSlowPathARM64(HDeoptimize* instruction)
David Srbecky9cd6d372016-02-09 15:24:47 +0000520 : SlowPathCodeARM64(instruction) {}
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700521
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100522 void EmitNativeCode(CodeGenerator* codegen) override {
Aart Bik42249c32016-01-07 15:33:50 -0800523 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700524 __ Bind(GetEntryLabel());
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +0100525 LocationSummary* locations = instruction_->GetLocations();
526 SaveLiveRegisters(codegen, locations);
527 InvokeRuntimeCallingConvention calling_convention;
528 __ Mov(calling_convention.GetRegisterAt(0),
529 static_cast<uint32_t>(instruction_->AsDeoptimize()->GetDeoptimizationKind()));
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000530 arm64_codegen->InvokeRuntime(kQuickDeoptimize, instruction_, instruction_->GetDexPc(), this);
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +0100531 CheckEntrypointTypes<kQuickDeoptimize, void, DeoptimizationKind>();
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700532 }
533
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100534 const char* GetDescription() const override { return "DeoptimizationSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100535
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700536 private:
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700537 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathARM64);
538};
539
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100540class ArraySetSlowPathARM64 : public SlowPathCodeARM64 {
541 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000542 explicit ArraySetSlowPathARM64(HInstruction* instruction) : SlowPathCodeARM64(instruction) {}
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100543
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100544 void EmitNativeCode(CodeGenerator* codegen) override {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100545 LocationSummary* locations = instruction_->GetLocations();
546 __ Bind(GetEntryLabel());
547 SaveLiveRegisters(codegen, locations);
548
549 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoca6fff82017-10-03 14:49:14 +0100550 HParallelMove parallel_move(codegen->GetGraph()->GetAllocator());
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100551 parallel_move.AddMove(
552 locations->InAt(0),
553 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100554 DataType::Type::kReference,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100555 nullptr);
556 parallel_move.AddMove(
557 locations->InAt(1),
558 LocationFrom(calling_convention.GetRegisterAt(1)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100559 DataType::Type::kInt32,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100560 nullptr);
561 parallel_move.AddMove(
562 locations->InAt(2),
563 LocationFrom(calling_convention.GetRegisterAt(2)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100564 DataType::Type::kReference,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100565 nullptr);
566 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
567
568 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000569 arm64_codegen->InvokeRuntime(kQuickAputObject, instruction_, instruction_->GetDexPc(), this);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100570 CheckEntrypointTypes<kQuickAputObject, void, mirror::Array*, int32_t, mirror::Object*>();
571 RestoreLiveRegisters(codegen, locations);
572 __ B(GetExitLabel());
573 }
574
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100575 const char* GetDescription() const override { return "ArraySetSlowPathARM64"; }
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100576
577 private:
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100578 DISALLOW_COPY_AND_ASSIGN(ArraySetSlowPathARM64);
579};
580
Zheng Xu3927c8b2015-11-18 17:46:25 +0800581void JumpTableARM64::EmitTable(CodeGeneratorARM64* codegen) {
582 uint32_t num_entries = switch_instr_->GetNumEntries();
Vladimir Markof3e0ee22015-12-17 15:23:13 +0000583 DCHECK_GE(num_entries, kPackedSwitchCompareJumpThreshold);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800584
585 // We are about to use the assembler to place literals directly. Make sure we have enough
586 // underlying code buffer and we have generated the jump table with right size.
Artem Serov914d7a82017-02-07 14:33:49 +0000587 EmissionCheckScope scope(codegen->GetVIXLAssembler(),
588 num_entries * sizeof(int32_t),
589 CodeBufferCheckScope::kExactSize);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800590
591 __ Bind(&table_start_);
592 const ArenaVector<HBasicBlock*>& successors = switch_instr_->GetBlock()->GetSuccessors();
593 for (uint32_t i = 0; i < num_entries; i++) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100594 vixl::aarch64::Label* target_label = codegen->GetLabelOf(successors[i]);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800595 DCHECK(target_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100596 ptrdiff_t jump_offset = target_label->GetLocation() - table_start_.GetLocation();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800597 DCHECK_GT(jump_offset, std::numeric_limits<int32_t>::min());
598 DCHECK_LE(jump_offset, std::numeric_limits<int32_t>::max());
599 Literal<int32_t> literal(jump_offset);
600 __ place(&literal);
601 }
602}
603
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000604// Slow path generating a read barrier for a heap reference.
605class ReadBarrierForHeapReferenceSlowPathARM64 : public SlowPathCodeARM64 {
606 public:
607 ReadBarrierForHeapReferenceSlowPathARM64(HInstruction* instruction,
608 Location out,
609 Location ref,
610 Location obj,
611 uint32_t offset,
612 Location index)
David Srbecky9cd6d372016-02-09 15:24:47 +0000613 : SlowPathCodeARM64(instruction),
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000614 out_(out),
615 ref_(ref),
616 obj_(obj),
617 offset_(offset),
618 index_(index) {
619 DCHECK(kEmitCompilerReadBarrier);
620 // If `obj` is equal to `out` or `ref`, it means the initial object
621 // has been overwritten by (or after) the heap object reference load
622 // to be instrumented, e.g.:
623 //
624 // __ Ldr(out, HeapOperand(out, class_offset);
Roland Levillain44015862016-01-22 11:47:17 +0000625 // codegen_->GenerateReadBarrierSlow(instruction, out_loc, out_loc, out_loc, offset);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000626 //
627 // In that case, we have lost the information about the original
628 // object, and the emitted read barrier cannot work properly.
629 DCHECK(!obj.Equals(out)) << "obj=" << obj << " out=" << out;
630 DCHECK(!obj.Equals(ref)) << "obj=" << obj << " ref=" << ref;
631 }
632
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100633 void EmitNativeCode(CodeGenerator* codegen) override {
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000634 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
635 LocationSummary* locations = instruction_->GetLocations();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100636 DataType::Type type = DataType::Type::kReference;
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000637 DCHECK(locations->CanCall());
638 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(out_.reg()));
Roland Levillain3d312422016-06-23 13:53:42 +0100639 DCHECK(instruction_->IsInstanceFieldGet() ||
640 instruction_->IsStaticFieldGet() ||
641 instruction_->IsArrayGet() ||
642 instruction_->IsInstanceOf() ||
643 instruction_->IsCheckCast() ||
Andreas Gamped9911ee2017-03-27 13:27:24 -0700644 (instruction_->IsInvokeVirtual() && instruction_->GetLocations()->Intrinsified()))
Roland Levillain44015862016-01-22 11:47:17 +0000645 << "Unexpected instruction in read barrier for heap reference slow path: "
646 << instruction_->DebugName();
Roland Levillain19c54192016-11-04 13:44:09 +0000647 // The read barrier instrumentation of object ArrayGet
648 // instructions does not support the HIntermediateAddress
649 // instruction.
Roland Levillaincd3d0fb2016-01-15 19:26:48 +0000650 DCHECK(!(instruction_->IsArrayGet() &&
Artem Serov328429f2016-07-06 16:23:04 +0100651 instruction_->AsArrayGet()->GetArray()->IsIntermediateAddress()));
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000652
653 __ Bind(GetEntryLabel());
654
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000655 SaveLiveRegisters(codegen, locations);
656
657 // We may have to change the index's value, but as `index_` is a
658 // constant member (like other "inputs" of this slow path),
659 // introduce a copy of it, `index`.
660 Location index = index_;
661 if (index_.IsValid()) {
Roland Levillain3d312422016-06-23 13:53:42 +0100662 // Handle `index_` for HArrayGet and UnsafeGetObject/UnsafeGetObjectVolatile intrinsics.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000663 if (instruction_->IsArrayGet()) {
664 // Compute the actual memory offset and store it in `index`.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100665 Register index_reg = RegisterFrom(index_, DataType::Type::kInt32);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000666 DCHECK(locations->GetLiveRegisters()->ContainsCoreRegister(index_.reg()));
667 if (codegen->IsCoreCalleeSaveRegister(index_.reg())) {
668 // We are about to change the value of `index_reg` (see the
669 // calls to vixl::MacroAssembler::Lsl and
670 // vixl::MacroAssembler::Mov below), but it has
671 // not been saved by the previous call to
672 // art::SlowPathCode::SaveLiveRegisters, as it is a
673 // callee-save register --
674 // art::SlowPathCode::SaveLiveRegisters does not consider
675 // callee-save registers, as it has been designed with the
676 // assumption that callee-save registers are supposed to be
677 // handled by the called function. So, as a callee-save
678 // register, `index_reg` _would_ eventually be saved onto
679 // the stack, but it would be too late: we would have
680 // changed its value earlier. Therefore, we manually save
681 // it here into another freely available register,
682 // `free_reg`, chosen of course among the caller-save
683 // registers (as a callee-save `free_reg` register would
684 // exhibit the same problem).
685 //
686 // Note we could have requested a temporary register from
687 // the register allocator instead; but we prefer not to, as
688 // this is a slow path, and we know we can find a
689 // caller-save register that is available.
690 Register free_reg = FindAvailableCallerSaveRegister(codegen);
691 __ Mov(free_reg.W(), index_reg);
692 index_reg = free_reg;
693 index = LocationFrom(index_reg);
694 } else {
695 // The initial register stored in `index_` has already been
696 // saved in the call to art::SlowPathCode::SaveLiveRegisters
697 // (as it is not a callee-save register), so we can freely
698 // use it.
699 }
700 // Shifting the index value contained in `index_reg` by the scale
701 // factor (2) cannot overflow in practice, as the runtime is
702 // unable to allocate object arrays with a size larger than
703 // 2^26 - 1 (that is, 2^28 - 4 bytes).
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100704 __ Lsl(index_reg, index_reg, DataType::SizeShift(type));
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000705 static_assert(
706 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
707 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
708 __ Add(index_reg, index_reg, Operand(offset_));
709 } else {
Roland Levillain3d312422016-06-23 13:53:42 +0100710 // In the case of the UnsafeGetObject/UnsafeGetObjectVolatile
711 // intrinsics, `index_` is not shifted by a scale factor of 2
712 // (as in the case of ArrayGet), as it is actually an offset
713 // to an object field within an object.
714 DCHECK(instruction_->IsInvoke()) << instruction_->DebugName();
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000715 DCHECK(instruction_->GetLocations()->Intrinsified());
716 DCHECK((instruction_->AsInvoke()->GetIntrinsic() == Intrinsics::kUnsafeGetObject) ||
717 (instruction_->AsInvoke()->GetIntrinsic() == Intrinsics::kUnsafeGetObjectVolatile))
718 << instruction_->AsInvoke()->GetIntrinsic();
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100719 DCHECK_EQ(offset_, 0u);
Roland Levillaina7426c62016-08-03 15:02:10 +0100720 DCHECK(index_.IsRegister());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000721 }
722 }
723
724 // We're moving two or three locations to locations that could
725 // overlap, so we need a parallel move resolver.
726 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoca6fff82017-10-03 14:49:14 +0100727 HParallelMove parallel_move(codegen->GetGraph()->GetAllocator());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000728 parallel_move.AddMove(ref_,
729 LocationFrom(calling_convention.GetRegisterAt(0)),
730 type,
731 nullptr);
732 parallel_move.AddMove(obj_,
733 LocationFrom(calling_convention.GetRegisterAt(1)),
734 type,
735 nullptr);
736 if (index.IsValid()) {
737 parallel_move.AddMove(index,
738 LocationFrom(calling_convention.GetRegisterAt(2)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100739 DataType::Type::kInt32,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000740 nullptr);
741 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
742 } else {
743 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
744 arm64_codegen->MoveConstant(LocationFrom(calling_convention.GetRegisterAt(2)), offset_);
745 }
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000746 arm64_codegen->InvokeRuntime(kQuickReadBarrierSlow,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000747 instruction_,
748 instruction_->GetDexPc(),
749 this);
750 CheckEntrypointTypes<
751 kQuickReadBarrierSlow, mirror::Object*, mirror::Object*, mirror::Object*, uint32_t>();
752 arm64_codegen->MoveLocation(out_, calling_convention.GetReturnLocation(type), type);
753
754 RestoreLiveRegisters(codegen, locations);
755
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000756 __ B(GetExitLabel());
757 }
758
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100759 const char* GetDescription() const override { return "ReadBarrierForHeapReferenceSlowPathARM64"; }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000760
761 private:
762 Register FindAvailableCallerSaveRegister(CodeGenerator* codegen) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100763 size_t ref = static_cast<int>(XRegisterFrom(ref_).GetCode());
764 size_t obj = static_cast<int>(XRegisterFrom(obj_).GetCode());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000765 for (size_t i = 0, e = codegen->GetNumberOfCoreRegisters(); i < e; ++i) {
766 if (i != ref && i != obj && !codegen->IsCoreCalleeSaveRegister(i)) {
767 return Register(VIXLRegCodeFromART(i), kXRegSize);
768 }
769 }
770 // We shall never fail to find a free caller-save register, as
771 // there are more than two core caller-save registers on ARM64
772 // (meaning it is possible to find one which is different from
773 // `ref` and `obj`).
774 DCHECK_GT(codegen->GetNumberOfCoreCallerSaveRegisters(), 2u);
775 LOG(FATAL) << "Could not find a free register";
776 UNREACHABLE();
777 }
778
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000779 const Location out_;
780 const Location ref_;
781 const Location obj_;
782 const uint32_t offset_;
783 // An additional location containing an index to an array.
784 // Only used for HArrayGet and the UnsafeGetObject &
785 // UnsafeGetObjectVolatile intrinsics.
786 const Location index_;
787
788 DISALLOW_COPY_AND_ASSIGN(ReadBarrierForHeapReferenceSlowPathARM64);
789};
790
791// Slow path generating a read barrier for a GC root.
792class ReadBarrierForRootSlowPathARM64 : public SlowPathCodeARM64 {
793 public:
794 ReadBarrierForRootSlowPathARM64(HInstruction* instruction, Location out, Location root)
David Srbecky9cd6d372016-02-09 15:24:47 +0000795 : SlowPathCodeARM64(instruction), out_(out), root_(root) {
Roland Levillain44015862016-01-22 11:47:17 +0000796 DCHECK(kEmitCompilerReadBarrier);
797 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000798
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100799 void EmitNativeCode(CodeGenerator* codegen) override {
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000800 LocationSummary* locations = instruction_->GetLocations();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100801 DataType::Type type = DataType::Type::kReference;
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000802 DCHECK(locations->CanCall());
803 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(out_.reg()));
Roland Levillain44015862016-01-22 11:47:17 +0000804 DCHECK(instruction_->IsLoadClass() || instruction_->IsLoadString())
805 << "Unexpected instruction in read barrier for GC root slow path: "
806 << instruction_->DebugName();
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000807
808 __ Bind(GetEntryLabel());
809 SaveLiveRegisters(codegen, locations);
810
811 InvokeRuntimeCallingConvention calling_convention;
812 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
813 // The argument of the ReadBarrierForRootSlow is not a managed
814 // reference (`mirror::Object*`), but a `GcRoot<mirror::Object>*`;
815 // thus we need a 64-bit move here, and we cannot use
816 //
817 // arm64_codegen->MoveLocation(
818 // LocationFrom(calling_convention.GetRegisterAt(0)),
819 // root_,
820 // type);
821 //
822 // which would emit a 32-bit move, as `type` is a (32-bit wide)
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100823 // reference type (`DataType::Type::kReference`).
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000824 __ Mov(calling_convention.GetRegisterAt(0), XRegisterFrom(out_));
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000825 arm64_codegen->InvokeRuntime(kQuickReadBarrierForRootSlow,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000826 instruction_,
827 instruction_->GetDexPc(),
828 this);
829 CheckEntrypointTypes<kQuickReadBarrierForRootSlow, mirror::Object*, GcRoot<mirror::Object>*>();
830 arm64_codegen->MoveLocation(out_, calling_convention.GetReturnLocation(type), type);
831
832 RestoreLiveRegisters(codegen, locations);
833 __ B(GetExitLabel());
834 }
835
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100836 const char* GetDescription() const override { return "ReadBarrierForRootSlowPathARM64"; }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000837
838 private:
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000839 const Location out_;
840 const Location root_;
841
842 DISALLOW_COPY_AND_ASSIGN(ReadBarrierForRootSlowPathARM64);
843};
844
Alexandre Rames5319def2014-10-23 10:03:10 +0100845#undef __
846
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100847Location InvokeDexCallingConventionVisitorARM64::GetNextLocation(DataType::Type type) {
Alexandre Rames5319def2014-10-23 10:03:10 +0100848 Location next_location;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100849 if (type == DataType::Type::kVoid) {
Alexandre Rames5319def2014-10-23 10:03:10 +0100850 LOG(FATAL) << "Unreachable type " << type;
851 }
852
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100853 if (DataType::IsFloatingPointType(type) &&
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100854 (float_index_ < calling_convention.GetNumberOfFpuRegisters())) {
855 next_location = LocationFrom(calling_convention.GetFpuRegisterAt(float_index_++));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100856 } else if (!DataType::IsFloatingPointType(type) &&
Alexandre Rames542361f2015-01-29 16:57:31 +0000857 (gp_index_ < calling_convention.GetNumberOfRegisters())) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000858 next_location = LocationFrom(calling_convention.GetRegisterAt(gp_index_++));
859 } else {
860 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100861 next_location = DataType::Is64BitType(type) ? Location::DoubleStackSlot(stack_offset)
862 : Location::StackSlot(stack_offset);
Alexandre Rames5319def2014-10-23 10:03:10 +0100863 }
864
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000865 // Space on the stack is reserved for all arguments.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100866 stack_index_ += DataType::Is64BitType(type) ? 2 : 1;
Alexandre Rames5319def2014-10-23 10:03:10 +0100867 return next_location;
868}
869
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100870Location InvokeDexCallingConventionVisitorARM64::GetMethodLocation() const {
Nicolas Geoffray38207af2015-06-01 15:46:22 +0100871 return LocationFrom(kArtMethodRegister);
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100872}
873
Vladimir Marko86c87522020-05-11 16:55:55 +0100874Location CriticalNativeCallingConventionVisitorARM64::GetNextLocation(DataType::Type type) {
875 DCHECK_NE(type, DataType::Type::kReference);
876
877 Location location = Location::NoLocation();
878 if (DataType::IsFloatingPointType(type)) {
879 if (fpr_index_ < kParameterFPRegistersLength) {
880 location = LocationFrom(kParameterFPRegisters[fpr_index_]);
881 ++fpr_index_;
882 }
883 } else {
884 // Native ABI uses the same registers as managed, except that the method register x0
885 // is a normal argument.
886 if (gpr_index_ < 1u + kParameterCoreRegistersLength) {
887 location = LocationFrom(gpr_index_ == 0u ? x0 : kParameterCoreRegisters[gpr_index_ - 1u]);
888 ++gpr_index_;
889 }
890 }
891 if (location.IsInvalid()) {
892 if (DataType::Is64BitType(type)) {
893 location = Location::DoubleStackSlot(stack_offset_);
894 } else {
895 location = Location::StackSlot(stack_offset_);
896 }
897 stack_offset_ += kFramePointerSize;
898
899 if (for_register_allocation_) {
900 location = Location::Any();
901 }
902 }
903 return location;
904}
905
906Location CriticalNativeCallingConventionVisitorARM64::GetReturnLocation(DataType::Type type) const {
907 // We perform conversion to the managed ABI return register after the call if needed.
908 InvokeDexCallingConventionVisitorARM64 dex_calling_convention;
909 return dex_calling_convention.GetReturnLocation(type);
910}
911
912Location CriticalNativeCallingConventionVisitorARM64::GetMethodLocation() const {
913 // Pass the method in the hidden argument x15.
914 return Location::RegisterLocation(x15.GetCode());
915}
916
Serban Constantinescu579885a2015-02-22 20:51:33 +0000917CodeGeneratorARM64::CodeGeneratorARM64(HGraph* graph,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100918 const CompilerOptions& compiler_options,
919 OptimizingCompilerStats* stats)
Alexandre Rames5319def2014-10-23 10:03:10 +0100920 : CodeGenerator(graph,
921 kNumberOfAllocatableRegisters,
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000922 kNumberOfAllocatableFPRegisters,
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000923 kNumberOfAllocatableRegisterPairs,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100924 callee_saved_core_registers.GetList(),
925 callee_saved_fp_registers.GetList(),
Serban Constantinescuecc43662015-08-13 13:33:12 +0100926 compiler_options,
927 stats),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100928 block_labels_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
929 jump_tables_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Artem Serov1a719e42019-07-18 14:24:55 +0100930 location_builder_neon_(graph, this),
931 instruction_visitor_neon_(graph, this),
932 location_builder_sve_(graph, this),
933 instruction_visitor_sve_(graph, this),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100934 move_resolver_(graph->GetAllocator(), this),
Artem Serovaa6f4832018-11-21 18:57:54 +0000935 assembler_(graph->GetAllocator(),
936 compiler_options.GetInstructionSetFeatures()->AsArm64InstructionSetFeatures()),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000937 boot_image_method_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100938 method_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000939 boot_image_type_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100940 type_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000941 boot_image_string_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100942 string_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko2d06e022019-07-08 15:45:19 +0100943 boot_image_other_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markof6675082019-05-17 12:05:28 +0100944 call_entrypoint_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100945 baker_read_barrier_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markof6675082019-05-17 12:05:28 +0100946 uint32_literals_(std::less<uint32_t>(),
947 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
948 uint64_literals_(std::less<uint64_t>(),
949 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000950 jit_string_patches_(StringReferenceValueComparator(),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100951 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000952 jit_class_patches_(TypeReferenceValueComparator(),
Vladimir Marko966b46f2018-08-03 10:20:19 +0000953 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
954 jit_baker_read_barrier_slow_paths_(std::less<uint32_t>(),
955 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)) {
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000956 // Save the link register (containing the return address) to mimic Quick.
Serban Constantinescu3d087de2015-01-28 11:57:05 +0000957 AddAllocatedRegister(LocationFrom(lr));
Artem Serov1a719e42019-07-18 14:24:55 +0100958
959 bool use_sve = ShouldUseSVE();
960 if (use_sve) {
961 location_builder_ = &location_builder_sve_;
962 instruction_visitor_ = &instruction_visitor_sve_;
963 } else {
964 location_builder_ = &location_builder_neon_;
965 instruction_visitor_ = &instruction_visitor_neon_;
966 }
967}
968
969bool CodeGeneratorARM64::ShouldUseSVE() const {
970 return kArm64AllowSVE && GetInstructionSetFeatures().HasSVE();
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000971}
Alexandre Rames5319def2014-10-23 10:03:10 +0100972
Alexandre Rames67555f72014-11-18 10:55:16 +0000973#define __ GetVIXLAssembler()->
Alexandre Rames5319def2014-10-23 10:03:10 +0100974
Zheng Xu3927c8b2015-11-18 17:46:25 +0800975void CodeGeneratorARM64::EmitJumpTables() {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100976 for (auto&& jump_table : jump_tables_) {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800977 jump_table->EmitTable(this);
978 }
979}
980
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000981void CodeGeneratorARM64::Finalize(CodeAllocator* allocator) {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800982 EmitJumpTables();
Vladimir Marko966b46f2018-08-03 10:20:19 +0000983
984 // Emit JIT baker read barrier slow paths.
Vladimir Marko695348f2020-05-19 14:42:02 +0100985 DCHECK(GetCompilerOptions().IsJitCompiler() || jit_baker_read_barrier_slow_paths_.empty());
Vladimir Marko966b46f2018-08-03 10:20:19 +0000986 for (auto& entry : jit_baker_read_barrier_slow_paths_) {
987 uint32_t encoded_data = entry.first;
988 vixl::aarch64::Label* slow_path_entry = &entry.second.label;
989 __ Bind(slow_path_entry);
Andreas Gampe3db70682018-12-26 15:12:03 -0800990 CompileBakerReadBarrierThunk(*GetAssembler(), encoded_data, /* debug_name= */ nullptr);
Vladimir Marko966b46f2018-08-03 10:20:19 +0000991 }
992
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000993 // Ensure we emit the literal pool.
994 __ FinalizeCode();
Vladimir Marko58155012015-08-19 12:49:41 +0000995
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000996 CodeGenerator::Finalize(allocator);
Vladimir Markoca1e0382018-04-11 09:58:41 +0000997
998 // Verify Baker read barrier linker patches.
999 if (kIsDebugBuild) {
1000 ArrayRef<const uint8_t> code = allocator->GetMemory();
1001 for (const BakerReadBarrierPatchInfo& info : baker_read_barrier_patches_) {
1002 DCHECK(info.label.IsBound());
1003 uint32_t literal_offset = info.label.GetLocation();
1004 DCHECK_ALIGNED(literal_offset, 4u);
1005
1006 auto GetInsn = [&code](uint32_t offset) {
1007 DCHECK_ALIGNED(offset, 4u);
1008 return
1009 (static_cast<uint32_t>(code[offset + 0]) << 0) +
1010 (static_cast<uint32_t>(code[offset + 1]) << 8) +
1011 (static_cast<uint32_t>(code[offset + 2]) << 16)+
1012 (static_cast<uint32_t>(code[offset + 3]) << 24);
1013 };
1014
1015 const uint32_t encoded_data = info.custom_data;
1016 BakerReadBarrierKind kind = BakerReadBarrierKindField::Decode(encoded_data);
1017 // Check that the next instruction matches the expected LDR.
1018 switch (kind) {
Vladimir Marko0ecac682018-08-07 10:40:38 +01001019 case BakerReadBarrierKind::kField:
1020 case BakerReadBarrierKind::kAcquire: {
Vladimir Markoca1e0382018-04-11 09:58:41 +00001021 DCHECK_GE(code.size() - literal_offset, 8u);
1022 uint32_t next_insn = GetInsn(literal_offset + 4u);
Vladimir Markoca1e0382018-04-11 09:58:41 +00001023 CheckValidReg(next_insn & 0x1fu); // Check destination register.
1024 const uint32_t base_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
Vladimir Marko0ecac682018-08-07 10:40:38 +01001025 if (kind == BakerReadBarrierKind::kField) {
1026 // LDR (immediate) with correct base_reg.
1027 CHECK_EQ(next_insn & 0xffc003e0u, 0xb9400000u | (base_reg << 5));
1028 } else {
1029 DCHECK(kind == BakerReadBarrierKind::kAcquire);
1030 // LDAR with correct base_reg.
1031 CHECK_EQ(next_insn & 0xffffffe0u, 0x88dffc00u | (base_reg << 5));
1032 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00001033 break;
1034 }
1035 case BakerReadBarrierKind::kArray: {
1036 DCHECK_GE(code.size() - literal_offset, 8u);
1037 uint32_t next_insn = GetInsn(literal_offset + 4u);
1038 // LDR (register) with the correct base_reg, size=10 (32-bit), option=011 (extend = LSL),
1039 // and S=1 (shift amount = 2 for 32-bit version), i.e. LDR Wt, [Xn, Xm, LSL #2].
1040 CheckValidReg(next_insn & 0x1fu); // Check destination register.
1041 const uint32_t base_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
1042 CHECK_EQ(next_insn & 0xffe0ffe0u, 0xb8607800u | (base_reg << 5));
1043 CheckValidReg((next_insn >> 16) & 0x1f); // Check index register
1044 break;
1045 }
1046 case BakerReadBarrierKind::kGcRoot: {
1047 DCHECK_GE(literal_offset, 4u);
1048 uint32_t prev_insn = GetInsn(literal_offset - 4u);
Vladimir Markoca1e0382018-04-11 09:58:41 +00001049 const uint32_t root_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
Vladimir Marko94796f82018-08-08 15:15:33 +01001050 // Usually LDR (immediate) with correct root_reg but
1051 // we may have a "MOV marked, old_value" for UnsafeCASObject.
1052 if ((prev_insn & 0xffe0ffff) != (0x2a0003e0 | root_reg)) { // MOV?
1053 CHECK_EQ(prev_insn & 0xffc0001fu, 0xb9400000u | root_reg); // LDR?
1054 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00001055 break;
1056 }
1057 default:
1058 LOG(FATAL) << "Unexpected kind: " << static_cast<uint32_t>(kind);
1059 UNREACHABLE();
1060 }
1061 }
1062 }
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +00001063}
1064
Zheng Xuad4450e2015-04-17 18:48:56 +08001065void ParallelMoveResolverARM64::PrepareForEmitNativeCode() {
1066 // Note: There are 6 kinds of moves:
1067 // 1. constant -> GPR/FPR (non-cycle)
1068 // 2. constant -> stack (non-cycle)
1069 // 3. GPR/FPR -> GPR/FPR
1070 // 4. GPR/FPR -> stack
1071 // 5. stack -> GPR/FPR
1072 // 6. stack -> stack (non-cycle)
1073 // Case 1, 2 and 6 should never be included in a dependency cycle on ARM64. For case 3, 4, and 5
1074 // VIXL uses at most 1 GPR. VIXL has 2 GPR and 1 FPR temps, and there should be no intersecting
1075 // cycles on ARM64, so we always have 1 GPR and 1 FPR available VIXL temps to resolve the
1076 // dependency.
1077 vixl_temps_.Open(GetVIXLAssembler());
1078}
1079
1080void ParallelMoveResolverARM64::FinishEmitNativeCode() {
1081 vixl_temps_.Close();
1082}
1083
1084Location ParallelMoveResolverARM64::AllocateScratchLocationFor(Location::Kind kind) {
Artem Serovd4bccf12017-04-03 18:47:32 +01001085 DCHECK(kind == Location::kRegister || kind == Location::kFpuRegister
1086 || kind == Location::kStackSlot || kind == Location::kDoubleStackSlot
1087 || kind == Location::kSIMDStackSlot);
1088 kind = (kind == Location::kFpuRegister || kind == Location::kSIMDStackSlot)
1089 ? Location::kFpuRegister
1090 : Location::kRegister;
Zheng Xuad4450e2015-04-17 18:48:56 +08001091 Location scratch = GetScratchLocation(kind);
1092 if (!scratch.Equals(Location::NoLocation())) {
1093 return scratch;
1094 }
1095 // Allocate from VIXL temp registers.
1096 if (kind == Location::kRegister) {
1097 scratch = LocationFrom(vixl_temps_.AcquireX());
1098 } else {
Roland Levillain952b2352017-05-03 19:49:14 +01001099 DCHECK_EQ(kind, Location::kFpuRegister);
Artem Serov1a719e42019-07-18 14:24:55 +01001100 scratch = codegen_->GetGraph()->HasSIMD()
1101 ? codegen_->GetInstructionCodeGeneratorArm64()->AllocateSIMDScratchLocation(&vixl_temps_)
1102 : LocationFrom(vixl_temps_.AcquireD());
Zheng Xuad4450e2015-04-17 18:48:56 +08001103 }
1104 AddScratchLocation(scratch);
1105 return scratch;
1106}
1107
1108void ParallelMoveResolverARM64::FreeScratchLocation(Location loc) {
1109 if (loc.IsRegister()) {
1110 vixl_temps_.Release(XRegisterFrom(loc));
1111 } else {
1112 DCHECK(loc.IsFpuRegister());
Artem Serov1a719e42019-07-18 14:24:55 +01001113 if (codegen_->GetGraph()->HasSIMD()) {
1114 codegen_->GetInstructionCodeGeneratorArm64()->FreeSIMDScratchLocation(loc, &vixl_temps_);
1115 } else {
1116 vixl_temps_.Release(DRegisterFrom(loc));
1117 }
Zheng Xuad4450e2015-04-17 18:48:56 +08001118 }
1119 RemoveScratchLocation(loc);
1120}
1121
Alexandre Rames3e69f162014-12-10 10:36:50 +00001122void ParallelMoveResolverARM64::EmitMove(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +01001123 MoveOperands* move = moves_[index];
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001124 codegen_->MoveLocation(move->GetDestination(), move->GetSource(), DataType::Type::kVoid);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001125}
1126
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00001127void CodeGeneratorARM64::MaybeIncrementHotness(bool is_frame_entry) {
1128 MacroAssembler* masm = GetVIXLAssembler();
1129 if (GetCompilerOptions().CountHotnessInCompiledCode()) {
1130 UseScratchRegisterScope temps(masm);
1131 Register counter = temps.AcquireX();
1132 Register method = is_frame_entry ? kArtMethodRegister : temps.AcquireX();
1133 if (!is_frame_entry) {
1134 __ Ldr(method, MemOperand(sp, 0));
1135 }
1136 __ Ldrh(counter, MemOperand(method, ArtMethod::HotnessCountOffset().Int32Value()));
1137 __ Add(counter, counter, 1);
1138 // Subtract one if the counter would overflow.
1139 __ Sub(counter, counter, Operand(counter, LSR, 16));
1140 __ Strh(counter, MemOperand(method, ArtMethod::HotnessCountOffset().Int32Value()));
1141 }
1142
1143 if (GetGraph()->IsCompilingBaseline() && !Runtime::Current()->IsAotCompiler()) {
1144 ScopedObjectAccess soa(Thread::Current());
1145 ProfilingInfo* info = GetGraph()->GetArtMethod()->GetProfilingInfo(kRuntimePointerSize);
Nicolas Geoffray796aa2c2019-12-17 10:20:05 +00001146 if (info != nullptr) {
Nicolas Geoffrayc1cd1332020-01-25 13:08:24 +00001147 uint64_t address = reinterpret_cast64<uint64_t>(info);
Nicolas Geoffray796aa2c2019-12-17 10:20:05 +00001148 vixl::aarch64::Label done;
1149 UseScratchRegisterScope temps(masm);
1150 Register temp = temps.AcquireX();
1151 Register counter = temps.AcquireW();
1152 __ Mov(temp, address);
1153 __ Ldrh(counter, MemOperand(temp, ProfilingInfo::BaselineHotnessCountOffset().Int32Value()));
1154 __ Add(counter, counter, 1);
1155 __ Strh(counter, MemOperand(temp, ProfilingInfo::BaselineHotnessCountOffset().Int32Value()));
1156 __ Tst(counter, 0xffff);
1157 __ B(ne, &done);
1158 if (is_frame_entry) {
1159 if (HasEmptyFrame()) {
1160 // The entyrpoint expects the method at the bottom of the stack. We
1161 // claim stack space necessary for alignment.
1162 __ Claim(kStackAlignment);
1163 __ Stp(kArtMethodRegister, lr, MemOperand(sp, 0));
1164 } else if (!RequiresCurrentMethod()) {
1165 __ Str(kArtMethodRegister, MemOperand(sp, 0));
1166 }
1167 } else {
1168 CHECK(RequiresCurrentMethod());
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00001169 }
Nicolas Geoffray796aa2c2019-12-17 10:20:05 +00001170 uint32_t entrypoint_offset =
1171 GetThreadOffset<kArm64PointerSize>(kQuickCompileOptimized).Int32Value();
1172 __ Ldr(lr, MemOperand(tr, entrypoint_offset));
1173 // Note: we don't record the call here (and therefore don't generate a stack
1174 // map), as the entrypoint should never be suspended.
1175 __ Blr(lr);
1176 if (HasEmptyFrame()) {
1177 CHECK(is_frame_entry);
1178 __ Ldr(lr, MemOperand(sp, 8));
1179 __ Drop(kStackAlignment);
1180 }
1181 __ Bind(&done);
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00001182 }
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00001183 }
1184}
1185
Alexandre Rames5319def2014-10-23 10:03:10 +01001186void CodeGeneratorARM64::GenerateFrameEntry() {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001187 MacroAssembler* masm = GetVIXLAssembler();
Nicolas Geoffray1cf95282014-12-12 19:22:03 +00001188 __ Bind(&frame_entry_label_);
1189
Vladimir Marko33bff252017-11-01 14:35:42 +00001190 bool do_overflow_check =
1191 FrameNeedsStackCheck(GetFrameSize(), InstructionSet::kArm64) || !IsLeafMethod();
Serban Constantinescu02164b32014-11-13 14:05:07 +00001192 if (do_overflow_check) {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001193 UseScratchRegisterScope temps(masm);
Serban Constantinescu02164b32014-11-13 14:05:07 +00001194 Register temp = temps.AcquireX();
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +00001195 DCHECK(GetCompilerOptions().GetImplicitStackOverflowChecks());
Vladimir Marko33bff252017-11-01 14:35:42 +00001196 __ Sub(temp, sp, static_cast<int32_t>(GetStackOverflowReservedBytes(InstructionSet::kArm64)));
Artem Serov914d7a82017-02-07 14:33:49 +00001197 {
1198 // Ensure that between load and RecordPcInfo there are no pools emitted.
1199 ExactAssemblyScope eas(GetVIXLAssembler(),
1200 kInstructionSize,
1201 CodeBufferCheckScope::kExactSize);
1202 __ ldr(wzr, MemOperand(temp, 0));
1203 RecordPcInfo(nullptr, 0);
1204 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00001205 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001206
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001207 if (!HasEmptyFrame()) {
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001208 // Stack layout:
1209 // sp[frame_size - 8] : lr.
1210 // ... : other preserved core registers.
1211 // ... : other preserved fp registers.
1212 // ... : reserved frame space.
1213 // sp[0] : current method.
Vladimir Marko1a225a72019-07-05 13:37:42 +01001214 int32_t frame_size = dchecked_integral_cast<int32_t>(GetFrameSize());
1215 uint32_t core_spills_offset = frame_size - GetCoreSpillSize();
1216 CPURegList preserved_core_registers = GetFramePreservedCoreRegisters();
1217 DCHECK(!preserved_core_registers.IsEmpty());
1218 uint32_t fp_spills_offset = frame_size - FrameEntrySpillSize();
1219 CPURegList preserved_fp_registers = GetFramePreservedFPRegisters();
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001220
Vladimir Marko1a225a72019-07-05 13:37:42 +01001221 // Save the current method if we need it, or if using STP reduces code
1222 // size. Note that we do not do this in HCurrentMethod, as the
1223 // instruction might have been removed in the SSA graph.
1224 CPURegister lowest_spill;
1225 if (core_spills_offset == kXRegSizeInBytes) {
1226 // If there is no gap between the method and the lowest core spill, use
1227 // aligned STP pre-index to store both. Max difference is 512. We do
1228 // that to reduce code size even if we do not have to save the method.
1229 DCHECK_LE(frame_size, 512); // 32 core registers are only 256 bytes.
1230 lowest_spill = preserved_core_registers.PopLowestIndex();
1231 __ Stp(kArtMethodRegister, lowest_spill, MemOperand(sp, -frame_size, PreIndex));
1232 } else if (RequiresCurrentMethod()) {
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001233 __ Str(kArtMethodRegister, MemOperand(sp, -frame_size, PreIndex));
Nicolas Geoffray9989b162016-10-13 13:42:30 +01001234 } else {
1235 __ Claim(frame_size);
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001236 }
David Srbeckyc6b4dd82015-04-07 20:32:43 +01001237 GetAssembler()->cfi().AdjustCFAOffset(frame_size);
Vladimir Marko1a225a72019-07-05 13:37:42 +01001238 if (lowest_spill.IsValid()) {
1239 GetAssembler()->cfi().RelOffset(DWARFReg(lowest_spill), core_spills_offset);
1240 core_spills_offset += kXRegSizeInBytes;
1241 }
1242 GetAssembler()->SpillRegisters(preserved_core_registers, core_spills_offset);
1243 GetAssembler()->SpillRegisters(preserved_fp_registers, fp_spills_offset);
Mingyao Yang063fc772016-08-02 11:02:54 -07001244
1245 if (GetGraph()->HasShouldDeoptimizeFlag()) {
1246 // Initialize should_deoptimize flag to 0.
1247 Register wzr = Register(VIXLRegCodeFromART(WZR), kWRegSize);
1248 __ Str(wzr, MemOperand(sp, GetStackOffsetOfShouldDeoptimizeFlag()));
1249 }
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001250 }
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00001251 MaybeIncrementHotness(/* is_frame_entry= */ true);
Andreas Gampe3db70682018-12-26 15:12:03 -08001252 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01001253}
1254
1255void CodeGeneratorARM64::GenerateFrameExit() {
David Srbeckyc34dc932015-04-12 09:27:43 +01001256 GetAssembler()->cfi().RememberState();
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001257 if (!HasEmptyFrame()) {
Vladimir Marko1a225a72019-07-05 13:37:42 +01001258 int32_t frame_size = dchecked_integral_cast<int32_t>(GetFrameSize());
1259 uint32_t core_spills_offset = frame_size - GetCoreSpillSize();
1260 CPURegList preserved_core_registers = GetFramePreservedCoreRegisters();
1261 DCHECK(!preserved_core_registers.IsEmpty());
1262 uint32_t fp_spills_offset = frame_size - FrameEntrySpillSize();
1263 CPURegList preserved_fp_registers = GetFramePreservedFPRegisters();
1264
1265 CPURegister lowest_spill;
1266 if (core_spills_offset == kXRegSizeInBytes) {
1267 // If there is no gap between the method and the lowest core spill, use
1268 // aligned LDP pre-index to pop both. Max difference is 504. We do
1269 // that to reduce code size even though the loaded method is unused.
1270 DCHECK_LE(frame_size, 504); // 32 core registers are only 256 bytes.
1271 lowest_spill = preserved_core_registers.PopLowestIndex();
1272 core_spills_offset += kXRegSizeInBytes;
1273 }
1274 GetAssembler()->UnspillRegisters(preserved_fp_registers, fp_spills_offset);
1275 GetAssembler()->UnspillRegisters(preserved_core_registers, core_spills_offset);
1276 if (lowest_spill.IsValid()) {
1277 __ Ldp(xzr, lowest_spill, MemOperand(sp, frame_size, PostIndex));
1278 GetAssembler()->cfi().Restore(DWARFReg(lowest_spill));
1279 } else {
1280 __ Drop(frame_size);
1281 }
David Srbeckyc6b4dd82015-04-07 20:32:43 +01001282 GetAssembler()->cfi().AdjustCFAOffset(-frame_size);
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001283 }
David Srbeckyc34dc932015-04-12 09:27:43 +01001284 __ Ret();
1285 GetAssembler()->cfi().RestoreState();
1286 GetAssembler()->cfi().DefCFAOffset(GetFrameSize());
Alexandre Rames5319def2014-10-23 10:03:10 +01001287}
1288
Scott Wakeling97c72b72016-06-24 16:19:36 +01001289CPURegList CodeGeneratorARM64::GetFramePreservedCoreRegisters() const {
Zheng Xuda403092015-04-24 17:35:39 +08001290 DCHECK(ArtVixlRegCodeCoherentForRegSet(core_spill_mask_, GetNumberOfCoreRegisters(), 0, 0));
Scott Wakeling97c72b72016-06-24 16:19:36 +01001291 return CPURegList(CPURegister::kRegister, kXRegSize,
1292 core_spill_mask_);
Zheng Xuda403092015-04-24 17:35:39 +08001293}
1294
Scott Wakeling97c72b72016-06-24 16:19:36 +01001295CPURegList CodeGeneratorARM64::GetFramePreservedFPRegisters() const {
Zheng Xuda403092015-04-24 17:35:39 +08001296 DCHECK(ArtVixlRegCodeCoherentForRegSet(0, 0, fpu_spill_mask_,
1297 GetNumberOfFloatingPointRegisters()));
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001298 return CPURegList(CPURegister::kVRegister, kDRegSize,
Scott Wakeling97c72b72016-06-24 16:19:36 +01001299 fpu_spill_mask_);
Zheng Xuda403092015-04-24 17:35:39 +08001300}
1301
Alexandre Rames5319def2014-10-23 10:03:10 +01001302void CodeGeneratorARM64::Bind(HBasicBlock* block) {
1303 __ Bind(GetLabelOf(block));
1304}
1305
Calin Juravle175dc732015-08-25 15:42:32 +01001306void CodeGeneratorARM64::MoveConstant(Location location, int32_t value) {
1307 DCHECK(location.IsRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001308 __ Mov(RegisterFrom(location, DataType::Type::kInt32), value);
Calin Juravle175dc732015-08-25 15:42:32 +01001309}
1310
Calin Juravlee460d1d2015-09-29 04:52:17 +01001311void CodeGeneratorARM64::AddLocationAsTemp(Location location, LocationSummary* locations) {
1312 if (location.IsRegister()) {
1313 locations->AddTemp(location);
1314 } else {
1315 UNIMPLEMENTED(FATAL) << "AddLocationAsTemp not implemented for location " << location;
1316 }
1317}
1318
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001319void CodeGeneratorARM64::MarkGCCard(Register object, Register value, bool value_can_be_null) {
Alexandre Rames67555f72014-11-18 10:55:16 +00001320 UseScratchRegisterScope temps(GetVIXLAssembler());
Alexandre Rames5319def2014-10-23 10:03:10 +01001321 Register card = temps.AcquireX();
Serban Constantinescu02164b32014-11-13 14:05:07 +00001322 Register temp = temps.AcquireW(); // Index within the CardTable - 32bit.
Scott Wakeling97c72b72016-06-24 16:19:36 +01001323 vixl::aarch64::Label done;
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001324 if (value_can_be_null) {
1325 __ Cbz(value, &done);
1326 }
Roland Levillainc73f0522018-08-14 15:16:50 +01001327 // Load the address of the card table into `card`.
Andreas Gampe542451c2016-07-26 09:02:02 -07001328 __ Ldr(card, MemOperand(tr, Thread::CardTableOffset<kArm64PointerSize>().Int32Value()));
Roland Levillainc73f0522018-08-14 15:16:50 +01001329 // Calculate the offset (in the card table) of the card corresponding to
1330 // `object`.
Alexandre Rames5319def2014-10-23 10:03:10 +01001331 __ Lsr(temp, object, gc::accounting::CardTable::kCardShift);
Roland Levillainc73f0522018-08-14 15:16:50 +01001332 // Write the `art::gc::accounting::CardTable::kCardDirty` value into the
1333 // `object`'s card.
1334 //
1335 // Register `card` contains the address of the card table. Note that the card
1336 // table's base is biased during its creation so that it always starts at an
1337 // address whose least-significant byte is equal to `kCardDirty` (see
1338 // art::gc::accounting::CardTable::Create). Therefore the STRB instruction
1339 // below writes the `kCardDirty` (byte) value into the `object`'s card
1340 // (located at `card + object >> kCardShift`).
1341 //
1342 // This dual use of the value in register `card` (1. to calculate the location
1343 // of the card to mark; and 2. to load the `kCardDirty` value) saves a load
1344 // (no need to explicitly load `kCardDirty` as an immediate value).
Serban Constantinescu02164b32014-11-13 14:05:07 +00001345 __ Strb(card, MemOperand(card, temp.X()));
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001346 if (value_can_be_null) {
1347 __ Bind(&done);
1348 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001349}
1350
David Brazdil58282f42016-01-14 12:45:10 +00001351void CodeGeneratorARM64::SetupBlockedRegisters() const {
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001352 // Blocked core registers:
1353 // lr : Runtime reserved.
1354 // tr : Runtime reserved.
Roland Levillain97c46462017-05-11 14:04:03 +01001355 // mr : Runtime reserved.
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001356 // ip1 : VIXL core temp.
1357 // ip0 : VIXL core temp.
Peter Collingbournebd8e10c2018-04-12 16:39:55 -07001358 // x18 : Platform register.
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001359 //
1360 // Blocked fp registers:
1361 // d31 : VIXL fp temp.
Alexandre Rames5319def2014-10-23 10:03:10 +01001362 CPURegList reserved_core_registers = vixl_reserved_core_registers;
1363 reserved_core_registers.Combine(runtime_reserved_core_registers);
Alexandre Rames5319def2014-10-23 10:03:10 +01001364 while (!reserved_core_registers.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001365 blocked_core_registers_[reserved_core_registers.PopLowestIndex().GetCode()] = true;
Alexandre Rames5319def2014-10-23 10:03:10 +01001366 }
Peter Collingbournebd8e10c2018-04-12 16:39:55 -07001367 blocked_core_registers_[X18] = true;
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001368
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001369 CPURegList reserved_fp_registers = vixl_reserved_fp_registers;
Zheng Xua3ec3942015-02-15 18:39:46 +08001370 while (!reserved_fp_registers.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001371 blocked_fpu_registers_[reserved_fp_registers.PopLowestIndex().GetCode()] = true;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001372 }
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001373
David Brazdil58282f42016-01-14 12:45:10 +00001374 if (GetGraph()->IsDebuggable()) {
Nicolas Geoffrayecf680d2015-10-05 11:15:37 +01001375 // Stubs do not save callee-save floating point registers. If the graph
1376 // is debuggable, we need to deal with these registers differently. For
1377 // now, just block them.
David Brazdil58282f42016-01-14 12:45:10 +00001378 CPURegList reserved_fp_registers_debuggable = callee_saved_fp_registers;
1379 while (!reserved_fp_registers_debuggable.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001380 blocked_fpu_registers_[reserved_fp_registers_debuggable.PopLowestIndex().GetCode()] = true;
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001381 }
1382 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001383}
1384
Alexandre Rames3e69f162014-12-10 10:36:50 +00001385size_t CodeGeneratorARM64::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
1386 Register reg = Register(VIXLRegCodeFromART(reg_id), kXRegSize);
1387 __ Str(reg, MemOperand(sp, stack_index));
1388 return kArm64WordSize;
1389}
1390
1391size_t CodeGeneratorARM64::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
1392 Register reg = Register(VIXLRegCodeFromART(reg_id), kXRegSize);
1393 __ Ldr(reg, MemOperand(sp, stack_index));
1394 return kArm64WordSize;
1395}
1396
Artem Serov9df37b92019-07-23 16:41:54 +01001397size_t CodeGeneratorARM64::SaveFloatingPointRegister(size_t stack_index ATTRIBUTE_UNUSED,
1398 uint32_t reg_id ATTRIBUTE_UNUSED) {
1399 LOG(FATAL) << "FP registers shouldn't be saved/restored individually, "
1400 << "use SaveRestoreLiveRegistersHelper";
1401 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00001402}
1403
Artem Serov9df37b92019-07-23 16:41:54 +01001404size_t CodeGeneratorARM64::RestoreFloatingPointRegister(size_t stack_index ATTRIBUTE_UNUSED,
1405 uint32_t reg_id ATTRIBUTE_UNUSED) {
1406 LOG(FATAL) << "FP registers shouldn't be saved/restored individually, "
1407 << "use SaveRestoreLiveRegistersHelper";
1408 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00001409}
1410
Alexandre Rames5319def2014-10-23 10:03:10 +01001411void CodeGeneratorARM64::DumpCoreRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +01001412 stream << XRegister(reg);
Alexandre Rames5319def2014-10-23 10:03:10 +01001413}
1414
1415void CodeGeneratorARM64::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +01001416 stream << DRegister(reg);
Alexandre Rames5319def2014-10-23 10:03:10 +01001417}
1418
Vladimir Markoa0431112018-06-25 09:32:54 +01001419const Arm64InstructionSetFeatures& CodeGeneratorARM64::GetInstructionSetFeatures() const {
1420 return *GetCompilerOptions().GetInstructionSetFeatures()->AsArm64InstructionSetFeatures();
1421}
1422
Alexandre Rames67555f72014-11-18 10:55:16 +00001423void CodeGeneratorARM64::MoveConstant(CPURegister destination, HConstant* constant) {
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001424 if (constant->IsIntConstant()) {
1425 __ Mov(Register(destination), constant->AsIntConstant()->GetValue());
1426 } else if (constant->IsLongConstant()) {
1427 __ Mov(Register(destination), constant->AsLongConstant()->GetValue());
1428 } else if (constant->IsNullConstant()) {
1429 __ Mov(Register(destination), 0);
Alexandre Rames67555f72014-11-18 10:55:16 +00001430 } else if (constant->IsFloatConstant()) {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001431 __ Fmov(VRegister(destination), constant->AsFloatConstant()->GetValue());
Alexandre Rames67555f72014-11-18 10:55:16 +00001432 } else {
1433 DCHECK(constant->IsDoubleConstant());
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001434 __ Fmov(VRegister(destination), constant->AsDoubleConstant()->GetValue());
Alexandre Rames67555f72014-11-18 10:55:16 +00001435 }
1436}
1437
Alexandre Rames3e69f162014-12-10 10:36:50 +00001438
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001439static bool CoherentConstantAndType(Location constant, DataType::Type type) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001440 DCHECK(constant.IsConstant());
1441 HConstant* cst = constant.GetConstant();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001442 return (cst->IsIntConstant() && type == DataType::Type::kInt32) ||
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001443 // Null is mapped to a core W register, which we associate with kPrimInt.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001444 (cst->IsNullConstant() && type == DataType::Type::kInt32) ||
1445 (cst->IsLongConstant() && type == DataType::Type::kInt64) ||
1446 (cst->IsFloatConstant() && type == DataType::Type::kFloat32) ||
1447 (cst->IsDoubleConstant() && type == DataType::Type::kFloat64);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001448}
1449
Roland Levillain952b2352017-05-03 19:49:14 +01001450// Allocate a scratch register from the VIXL pool, querying first
1451// the floating-point register pool, and then the core register
1452// pool. This is essentially a reimplementation of
Roland Levillain558dea12017-01-27 19:40:44 +00001453// vixl::aarch64::UseScratchRegisterScope::AcquireCPURegisterOfSize
1454// using a different allocation strategy.
1455static CPURegister AcquireFPOrCoreCPURegisterOfSize(vixl::aarch64::MacroAssembler* masm,
1456 vixl::aarch64::UseScratchRegisterScope* temps,
1457 int size_in_bits) {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001458 return masm->GetScratchVRegisterList()->IsEmpty()
Roland Levillain558dea12017-01-27 19:40:44 +00001459 ? CPURegister(temps->AcquireRegisterOfSize(size_in_bits))
1460 : CPURegister(temps->AcquireVRegisterOfSize(size_in_bits));
1461}
1462
Calin Juravlee460d1d2015-09-29 04:52:17 +01001463void CodeGeneratorARM64::MoveLocation(Location destination,
1464 Location source,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001465 DataType::Type dst_type) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001466 if (source.Equals(destination)) {
1467 return;
1468 }
Alexandre Rames3e69f162014-12-10 10:36:50 +00001469
1470 // A valid move can always be inferred from the destination and source
1471 // locations. When moving from and to a register, the argument type can be
1472 // used to generate 32bit instead of 64bit moves. In debug mode we also
1473 // checks the coherency of the locations and the type.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001474 bool unspecified_type = (dst_type == DataType::Type::kVoid);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001475
1476 if (destination.IsRegister() || destination.IsFpuRegister()) {
1477 if (unspecified_type) {
1478 HConstant* src_cst = source.IsConstant() ? source.GetConstant() : nullptr;
1479 if (source.IsStackSlot() ||
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001480 (src_cst != nullptr && (src_cst->IsIntConstant()
1481 || src_cst->IsFloatConstant()
1482 || src_cst->IsNullConstant()))) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001483 // For stack slots and 32bit constants, a 64bit type is appropriate.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001484 dst_type = destination.IsRegister() ? DataType::Type::kInt32 : DataType::Type::kFloat32;
Alexandre Rames67555f72014-11-18 10:55:16 +00001485 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001486 // If the source is a double stack slot or a 64bit constant, a 64bit
1487 // type is appropriate. Else the source is a register, and since the
1488 // type has not been specified, we chose a 64bit type to force a 64bit
1489 // move.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001490 dst_type = destination.IsRegister() ? DataType::Type::kInt64 : DataType::Type::kFloat64;
Alexandre Rames67555f72014-11-18 10:55:16 +00001491 }
Alexandre Rames3e69f162014-12-10 10:36:50 +00001492 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001493 DCHECK((destination.IsFpuRegister() && DataType::IsFloatingPointType(dst_type)) ||
1494 (destination.IsRegister() && !DataType::IsFloatingPointType(dst_type)));
Calin Juravlee460d1d2015-09-29 04:52:17 +01001495 CPURegister dst = CPURegisterFrom(destination, dst_type);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001496 if (source.IsStackSlot() || source.IsDoubleStackSlot()) {
1497 DCHECK(dst.Is64Bits() == source.IsDoubleStackSlot());
1498 __ Ldr(dst, StackOperandFrom(source));
Artem Serovd4bccf12017-04-03 18:47:32 +01001499 } else if (source.IsSIMDStackSlot()) {
Artem Serov1a719e42019-07-18 14:24:55 +01001500 GetInstructionCodeGeneratorArm64()->LoadSIMDRegFromStack(destination, source);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001501 } else if (source.IsConstant()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001502 DCHECK(CoherentConstantAndType(source, dst_type));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001503 MoveConstant(dst, source.GetConstant());
Calin Juravlee460d1d2015-09-29 04:52:17 +01001504 } else if (source.IsRegister()) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001505 if (destination.IsRegister()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001506 __ Mov(Register(dst), RegisterFrom(source, dst_type));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001507 } else {
Zheng Xuad4450e2015-04-17 18:48:56 +08001508 DCHECK(destination.IsFpuRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001509 DataType::Type source_type = DataType::Is64BitType(dst_type)
1510 ? DataType::Type::kInt64
1511 : DataType::Type::kInt32;
Calin Juravlee460d1d2015-09-29 04:52:17 +01001512 __ Fmov(FPRegisterFrom(destination, dst_type), RegisterFrom(source, source_type));
1513 }
1514 } else {
1515 DCHECK(source.IsFpuRegister());
1516 if (destination.IsRegister()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001517 DataType::Type source_type = DataType::Is64BitType(dst_type)
1518 ? DataType::Type::kFloat64
1519 : DataType::Type::kFloat32;
Calin Juravlee460d1d2015-09-29 04:52:17 +01001520 __ Fmov(RegisterFrom(destination, dst_type), FPRegisterFrom(source, source_type));
1521 } else {
1522 DCHECK(destination.IsFpuRegister());
Artem Serovd4bccf12017-04-03 18:47:32 +01001523 if (GetGraph()->HasSIMD()) {
Artem Serov1a719e42019-07-18 14:24:55 +01001524 GetInstructionCodeGeneratorArm64()->MoveSIMDRegToSIMDReg(destination, source);
Artem Serovd4bccf12017-04-03 18:47:32 +01001525 } else {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001526 __ Fmov(VRegister(dst), FPRegisterFrom(source, dst_type));
Artem Serovd4bccf12017-04-03 18:47:32 +01001527 }
1528 }
1529 }
1530 } else if (destination.IsSIMDStackSlot()) {
Artem Serov1a719e42019-07-18 14:24:55 +01001531 GetInstructionCodeGeneratorArm64()->MoveToSIMDStackSlot(destination, source);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001532 } else { // The destination is not a register. It must be a stack slot.
1533 DCHECK(destination.IsStackSlot() || destination.IsDoubleStackSlot());
1534 if (source.IsRegister() || source.IsFpuRegister()) {
1535 if (unspecified_type) {
1536 if (source.IsRegister()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001537 dst_type = destination.IsStackSlot() ? DataType::Type::kInt32 : DataType::Type::kInt64;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001538 } else {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001539 dst_type =
1540 destination.IsStackSlot() ? DataType::Type::kFloat32 : DataType::Type::kFloat64;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001541 }
1542 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001543 DCHECK((destination.IsDoubleStackSlot() == DataType::Is64BitType(dst_type)) &&
1544 (source.IsFpuRegister() == DataType::IsFloatingPointType(dst_type)));
Calin Juravlee460d1d2015-09-29 04:52:17 +01001545 __ Str(CPURegisterFrom(source, dst_type), StackOperandFrom(destination));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001546 } else if (source.IsConstant()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001547 DCHECK(unspecified_type || CoherentConstantAndType(source, dst_type))
1548 << source << " " << dst_type;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001549 UseScratchRegisterScope temps(GetVIXLAssembler());
1550 HConstant* src_cst = source.GetConstant();
1551 CPURegister temp;
Alexandre Ramesb2b753c2016-08-02 13:45:28 +01001552 if (src_cst->IsZeroBitPattern()) {
Scott Wakeling79db9972017-01-19 14:08:42 +00001553 temp = (src_cst->IsLongConstant() || src_cst->IsDoubleConstant())
1554 ? Register(xzr)
1555 : Register(wzr);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001556 } else {
Alexandre Ramesb2b753c2016-08-02 13:45:28 +01001557 if (src_cst->IsIntConstant()) {
1558 temp = temps.AcquireW();
1559 } else if (src_cst->IsLongConstant()) {
1560 temp = temps.AcquireX();
1561 } else if (src_cst->IsFloatConstant()) {
1562 temp = temps.AcquireS();
1563 } else {
1564 DCHECK(src_cst->IsDoubleConstant());
1565 temp = temps.AcquireD();
1566 }
1567 MoveConstant(temp, src_cst);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001568 }
Alexandre Rames67555f72014-11-18 10:55:16 +00001569 __ Str(temp, StackOperandFrom(destination));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001570 } else {
Alexandre Rames67555f72014-11-18 10:55:16 +00001571 DCHECK(source.IsStackSlot() || source.IsDoubleStackSlot());
Alexandre Rames3e69f162014-12-10 10:36:50 +00001572 DCHECK(source.IsDoubleStackSlot() == destination.IsDoubleStackSlot());
Alexandre Rames67555f72014-11-18 10:55:16 +00001573 UseScratchRegisterScope temps(GetVIXLAssembler());
Roland Levillain78b3d5d2017-01-04 10:27:50 +00001574 // Use any scratch register (a core or a floating-point one)
1575 // from VIXL scratch register pools as a temporary.
1576 //
1577 // We used to only use the FP scratch register pool, but in some
1578 // rare cases the only register from this pool (D31) would
1579 // already be used (e.g. within a ParallelMove instruction, when
1580 // a move is blocked by a another move requiring a scratch FP
1581 // register, which would reserve D31). To prevent this issue, we
1582 // ask for a scratch register of any type (core or FP).
Roland Levillain558dea12017-01-27 19:40:44 +00001583 //
1584 // Also, we start by asking for a FP scratch register first, as the
Roland Levillain952b2352017-05-03 19:49:14 +01001585 // demand of scratch core registers is higher. This is why we
Roland Levillain558dea12017-01-27 19:40:44 +00001586 // use AcquireFPOrCoreCPURegisterOfSize instead of
1587 // UseScratchRegisterScope::AcquireCPURegisterOfSize, which
1588 // allocates core scratch registers first.
1589 CPURegister temp = AcquireFPOrCoreCPURegisterOfSize(
1590 GetVIXLAssembler(),
1591 &temps,
1592 (destination.IsDoubleStackSlot() ? kXRegSize : kWRegSize));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001593 __ Ldr(temp, StackOperandFrom(source));
1594 __ Str(temp, StackOperandFrom(destination));
1595 }
1596 }
1597}
1598
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001599void CodeGeneratorARM64::Load(DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001600 CPURegister dst,
1601 const MemOperand& src) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001602 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001603 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001604 case DataType::Type::kUint8:
Alexandre Rames67555f72014-11-18 10:55:16 +00001605 __ Ldrb(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001606 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001607 case DataType::Type::kInt8:
Alexandre Rames67555f72014-11-18 10:55:16 +00001608 __ Ldrsb(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001609 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001610 case DataType::Type::kUint16:
Alexandre Rames67555f72014-11-18 10:55:16 +00001611 __ Ldrh(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001612 break;
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001613 case DataType::Type::kInt16:
1614 __ Ldrsh(Register(dst), src);
1615 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001616 case DataType::Type::kInt32:
1617 case DataType::Type::kReference:
1618 case DataType::Type::kInt64:
1619 case DataType::Type::kFloat32:
1620 case DataType::Type::kFloat64:
1621 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Alexandre Rames67555f72014-11-18 10:55:16 +00001622 __ Ldr(dst, src);
1623 break;
Aart Bik66c158e2018-01-31 12:55:04 -08001624 case DataType::Type::kUint32:
1625 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001626 case DataType::Type::kVoid:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001627 LOG(FATAL) << "Unreachable type " << type;
1628 }
1629}
1630
Calin Juravle77520bc2015-01-12 18:45:46 +00001631void CodeGeneratorARM64::LoadAcquire(HInstruction* instruction,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001632 CPURegister dst,
Roland Levillain44015862016-01-22 11:47:17 +00001633 const MemOperand& src,
1634 bool needs_null_check) {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001635 MacroAssembler* masm = GetVIXLAssembler();
Alexandre Ramesd921d642015-04-16 15:07:16 +01001636 UseScratchRegisterScope temps(masm);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001637 Register temp_base = temps.AcquireX();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001638 DataType::Type type = instruction->GetType();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001639
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001640 DCHECK(!src.IsPreIndex());
1641 DCHECK(!src.IsPostIndex());
1642
1643 // TODO(vixl): Let the MacroAssembler handle MemOperand.
Scott Wakeling97c72b72016-06-24 16:19:36 +01001644 __ Add(temp_base, src.GetBaseRegister(), OperandFromMemOperand(src));
Artem Serov914d7a82017-02-07 14:33:49 +00001645 {
1646 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
1647 MemOperand base = MemOperand(temp_base);
1648 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001649 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001650 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001651 case DataType::Type::kInt8:
Artem Serov914d7a82017-02-07 14:33:49 +00001652 {
1653 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1654 __ ldarb(Register(dst), base);
1655 if (needs_null_check) {
1656 MaybeRecordImplicitNullCheck(instruction);
1657 }
1658 }
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001659 if (type == DataType::Type::kInt8) {
1660 __ Sbfx(Register(dst), Register(dst), 0, DataType::Size(type) * kBitsPerByte);
Artem Serov914d7a82017-02-07 14:33:49 +00001661 }
1662 break;
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001663 case DataType::Type::kUint16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001664 case DataType::Type::kInt16:
Artem Serov914d7a82017-02-07 14:33:49 +00001665 {
1666 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1667 __ ldarh(Register(dst), base);
1668 if (needs_null_check) {
1669 MaybeRecordImplicitNullCheck(instruction);
1670 }
1671 }
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001672 if (type == DataType::Type::kInt16) {
1673 __ Sbfx(Register(dst), Register(dst), 0, DataType::Size(type) * kBitsPerByte);
1674 }
Artem Serov914d7a82017-02-07 14:33:49 +00001675 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001676 case DataType::Type::kInt32:
1677 case DataType::Type::kReference:
1678 case DataType::Type::kInt64:
1679 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Artem Serov914d7a82017-02-07 14:33:49 +00001680 {
1681 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1682 __ ldar(Register(dst), base);
1683 if (needs_null_check) {
1684 MaybeRecordImplicitNullCheck(instruction);
1685 }
1686 }
1687 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001688 case DataType::Type::kFloat32:
1689 case DataType::Type::kFloat64: {
Artem Serov914d7a82017-02-07 14:33:49 +00001690 DCHECK(dst.IsFPRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001691 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001692
Artem Serov914d7a82017-02-07 14:33:49 +00001693 Register temp = dst.Is64Bits() ? temps.AcquireX() : temps.AcquireW();
1694 {
1695 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1696 __ ldar(temp, base);
1697 if (needs_null_check) {
1698 MaybeRecordImplicitNullCheck(instruction);
1699 }
1700 }
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001701 __ Fmov(VRegister(dst), temp);
Artem Serov914d7a82017-02-07 14:33:49 +00001702 break;
Roland Levillain44015862016-01-22 11:47:17 +00001703 }
Aart Bik66c158e2018-01-31 12:55:04 -08001704 case DataType::Type::kUint32:
1705 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001706 case DataType::Type::kVoid:
Artem Serov914d7a82017-02-07 14:33:49 +00001707 LOG(FATAL) << "Unreachable type " << type;
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001708 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001709 }
1710}
1711
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001712void CodeGeneratorARM64::Store(DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001713 CPURegister src,
1714 const MemOperand& dst) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001715 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001716 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001717 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001718 case DataType::Type::kInt8:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001719 __ Strb(Register(src), dst);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001720 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001721 case DataType::Type::kUint16:
1722 case DataType::Type::kInt16:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001723 __ Strh(Register(src), dst);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001724 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001725 case DataType::Type::kInt32:
1726 case DataType::Type::kReference:
1727 case DataType::Type::kInt64:
1728 case DataType::Type::kFloat32:
1729 case DataType::Type::kFloat64:
1730 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001731 __ Str(src, dst);
Alexandre Rames67555f72014-11-18 10:55:16 +00001732 break;
Aart Bik66c158e2018-01-31 12:55:04 -08001733 case DataType::Type::kUint32:
1734 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001735 case DataType::Type::kVoid:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001736 LOG(FATAL) << "Unreachable type " << type;
1737 }
1738}
1739
Artem Serov914d7a82017-02-07 14:33:49 +00001740void CodeGeneratorARM64::StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001741 DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001742 CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +00001743 const MemOperand& dst,
1744 bool needs_null_check) {
1745 MacroAssembler* masm = GetVIXLAssembler();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001746 UseScratchRegisterScope temps(GetVIXLAssembler());
1747 Register temp_base = temps.AcquireX();
1748
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001749 DCHECK(!dst.IsPreIndex());
1750 DCHECK(!dst.IsPostIndex());
1751
1752 // TODO(vixl): Let the MacroAssembler handle this.
Andreas Gampe878d58c2015-01-15 23:24:00 -08001753 Operand op = OperandFromMemOperand(dst);
Scott Wakeling97c72b72016-06-24 16:19:36 +01001754 __ Add(temp_base, dst.GetBaseRegister(), op);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001755 MemOperand base = MemOperand(temp_base);
Artem Serov914d7a82017-02-07 14:33:49 +00001756 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001757 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001758 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001759 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001760 case DataType::Type::kInt8:
Artem Serov914d7a82017-02-07 14:33:49 +00001761 {
1762 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1763 __ stlrb(Register(src), base);
1764 if (needs_null_check) {
1765 MaybeRecordImplicitNullCheck(instruction);
1766 }
1767 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001768 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001769 case DataType::Type::kUint16:
1770 case DataType::Type::kInt16:
Artem Serov914d7a82017-02-07 14:33:49 +00001771 {
1772 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1773 __ stlrh(Register(src), base);
1774 if (needs_null_check) {
1775 MaybeRecordImplicitNullCheck(instruction);
1776 }
1777 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001778 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001779 case DataType::Type::kInt32:
1780 case DataType::Type::kReference:
1781 case DataType::Type::kInt64:
1782 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Artem Serov914d7a82017-02-07 14:33:49 +00001783 {
1784 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1785 __ stlr(Register(src), base);
1786 if (needs_null_check) {
1787 MaybeRecordImplicitNullCheck(instruction);
1788 }
1789 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001790 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001791 case DataType::Type::kFloat32:
1792 case DataType::Type::kFloat64: {
1793 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Alexandre Ramesbe919d92016-08-23 18:33:36 +01001794 Register temp_src;
1795 if (src.IsZero()) {
1796 // The zero register is used to avoid synthesizing zero constants.
1797 temp_src = Register(src);
1798 } else {
1799 DCHECK(src.IsFPRegister());
1800 temp_src = src.Is64Bits() ? temps.AcquireX() : temps.AcquireW();
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01001801 __ Fmov(temp_src, VRegister(src));
Alexandre Ramesbe919d92016-08-23 18:33:36 +01001802 }
Artem Serov914d7a82017-02-07 14:33:49 +00001803 {
1804 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1805 __ stlr(temp_src, base);
1806 if (needs_null_check) {
1807 MaybeRecordImplicitNullCheck(instruction);
1808 }
1809 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001810 break;
1811 }
Aart Bik66c158e2018-01-31 12:55:04 -08001812 case DataType::Type::kUint32:
1813 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001814 case DataType::Type::kVoid:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001815 LOG(FATAL) << "Unreachable type " << type;
1816 }
1817}
1818
Calin Juravle175dc732015-08-25 15:42:32 +01001819void CodeGeneratorARM64::InvokeRuntime(QuickEntrypointEnum entrypoint,
1820 HInstruction* instruction,
1821 uint32_t dex_pc,
1822 SlowPathCode* slow_path) {
Alexandre Rames91a65162016-09-19 13:54:30 +01001823 ValidateInvokeRuntime(entrypoint, instruction, slow_path);
Artem Serov914d7a82017-02-07 14:33:49 +00001824
Vladimir Markof6675082019-05-17 12:05:28 +01001825 ThreadOffset64 entrypoint_offset = GetThreadOffset<kArm64PointerSize>(entrypoint);
1826 // Reduce code size for AOT by using shared trampolines for slow path runtime calls across the
1827 // entire oat file. This adds an extra branch and we do not want to slow down the main path.
1828 // For JIT, thunk sharing is per-method, so the gains would be smaller or even negative.
Vladimir Marko695348f2020-05-19 14:42:02 +01001829 if (slow_path == nullptr || GetCompilerOptions().IsJitCompiler()) {
Vladimir Markof6675082019-05-17 12:05:28 +01001830 __ Ldr(lr, MemOperand(tr, entrypoint_offset.Int32Value()));
Artem Serov914d7a82017-02-07 14:33:49 +00001831 // Ensure the pc position is recorded immediately after the `blr` instruction.
1832 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
1833 __ blr(lr);
1834 if (EntrypointRequiresStackMap(entrypoint)) {
1835 RecordPcInfo(instruction, dex_pc, slow_path);
1836 }
Vladimir Markof6675082019-05-17 12:05:28 +01001837 } else {
1838 // Ensure the pc position is recorded immediately after the `bl` instruction.
1839 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
1840 EmitEntrypointThunkCall(entrypoint_offset);
1841 if (EntrypointRequiresStackMap(entrypoint)) {
1842 RecordPcInfo(instruction, dex_pc, slow_path);
1843 }
Serban Constantinescuda8ffec2016-03-09 12:02:11 +00001844 }
Alexandre Rames67555f72014-11-18 10:55:16 +00001845}
1846
Roland Levillaindec8f632016-07-22 17:10:06 +01001847void CodeGeneratorARM64::InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
1848 HInstruction* instruction,
1849 SlowPathCode* slow_path) {
1850 ValidateInvokeRuntimeWithoutRecordingPcInfo(instruction, slow_path);
Roland Levillaindec8f632016-07-22 17:10:06 +01001851 __ Ldr(lr, MemOperand(tr, entry_point_offset));
1852 __ Blr(lr);
1853}
1854
Alexandre Rames67555f72014-11-18 10:55:16 +00001855void InstructionCodeGeneratorARM64::GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
Scott Wakeling97c72b72016-06-24 16:19:36 +01001856 Register class_reg) {
Alexandre Rames67555f72014-11-18 10:55:16 +00001857 UseScratchRegisterScope temps(GetVIXLAssembler());
1858 Register temp = temps.AcquireW();
Vladimir Markodc682aa2018-01-04 18:42:57 +00001859 constexpr size_t status_lsb_position = SubtypeCheckBits::BitStructSizeOf();
Vladimir Marko2bb44fe2019-10-04 12:28:14 +01001860 const size_t status_byte_offset =
1861 mirror::Class::StatusOffset().SizeValue() + (status_lsb_position / kBitsPerByte);
1862 constexpr uint32_t shifted_visibly_initialized_value =
1863 enum_cast<uint32_t>(ClassStatus::kVisiblyInitialized) << (status_lsb_position % kBitsPerByte);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001864
Vladimir Marko2bb44fe2019-10-04 12:28:14 +01001865 // CMP (immediate) is limited to imm12 or imm12<<12, so we would need to materialize
1866 // the constant 0xf0000000 for comparison with the full 32-bit field. To reduce the code
1867 // size, load only the high byte of the field and compare with 0xf0.
1868 // Note: The same code size could be achieved with LDR+MNV(asr #24)+CBNZ but benchmarks
1869 // show that this pattern is slower (tested on little cores).
1870 __ Ldrb(temp, HeapOperand(class_reg, status_byte_offset));
1871 __ Cmp(temp, shifted_visibly_initialized_value);
1872 __ B(lo, slow_path->GetEntryLabel());
Alexandre Rames67555f72014-11-18 10:55:16 +00001873 __ Bind(slow_path->GetExitLabel());
1874}
Alexandre Rames5319def2014-10-23 10:03:10 +01001875
Vladimir Marko175e7862018-03-27 09:03:13 +00001876void InstructionCodeGeneratorARM64::GenerateBitstringTypeCheckCompare(
1877 HTypeCheckInstruction* check, vixl::aarch64::Register temp) {
1878 uint32_t path_to_root = check->GetBitstringPathToRoot();
1879 uint32_t mask = check->GetBitstringMask();
1880 DCHECK(IsPowerOfTwo(mask + 1));
1881 size_t mask_bits = WhichPowerOf2(mask + 1);
1882
1883 if (mask_bits == 16u) {
1884 // Load only the bitstring part of the status word.
1885 __ Ldrh(temp, HeapOperand(temp, mirror::Class::StatusOffset()));
1886 } else {
1887 // /* uint32_t */ temp = temp->status_
1888 __ Ldr(temp, HeapOperand(temp, mirror::Class::StatusOffset()));
1889 // Extract the bitstring bits.
1890 __ Ubfx(temp, temp, 0, mask_bits);
1891 }
1892 // Compare the bitstring bits to `path_to_root`.
1893 __ Cmp(temp, path_to_root);
1894}
1895
Roland Levillain44015862016-01-22 11:47:17 +00001896void CodeGeneratorARM64::GenerateMemoryBarrier(MemBarrierKind kind) {
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001897 BarrierType type = BarrierAll;
1898
1899 switch (kind) {
1900 case MemBarrierKind::kAnyAny:
1901 case MemBarrierKind::kAnyStore: {
1902 type = BarrierAll;
1903 break;
1904 }
1905 case MemBarrierKind::kLoadAny: {
1906 type = BarrierReads;
1907 break;
1908 }
1909 case MemBarrierKind::kStoreStore: {
1910 type = BarrierWrites;
1911 break;
1912 }
1913 default:
1914 LOG(FATAL) << "Unexpected memory barrier " << kind;
1915 }
1916 __ Dmb(InnerShareable, type);
1917}
1918
Serban Constantinescu02164b32014-11-13 14:05:07 +00001919void InstructionCodeGeneratorARM64::GenerateSuspendCheck(HSuspendCheck* instruction,
1920 HBasicBlock* successor) {
1921 SuspendCheckSlowPathARM64* slow_path =
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001922 down_cast<SuspendCheckSlowPathARM64*>(instruction->GetSlowPath());
1923 if (slow_path == nullptr) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01001924 slow_path =
1925 new (codegen_->GetScopedAllocator()) SuspendCheckSlowPathARM64(instruction, successor);
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001926 instruction->SetSlowPath(slow_path);
1927 codegen_->AddSlowPath(slow_path);
1928 if (successor != nullptr) {
1929 DCHECK(successor->IsLoopHeader());
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001930 }
1931 } else {
1932 DCHECK_EQ(slow_path->GetSuccessor(), successor);
1933 }
1934
Serban Constantinescu02164b32014-11-13 14:05:07 +00001935 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
1936 Register temp = temps.AcquireW();
1937
Andreas Gampe542451c2016-07-26 09:02:02 -07001938 __ Ldrh(temp, MemOperand(tr, Thread::ThreadFlagsOffset<kArm64PointerSize>().SizeValue()));
Serban Constantinescu02164b32014-11-13 14:05:07 +00001939 if (successor == nullptr) {
1940 __ Cbnz(temp, slow_path->GetEntryLabel());
1941 __ Bind(slow_path->GetReturnLabel());
1942 } else {
1943 __ Cbz(temp, codegen_->GetLabelOf(successor));
1944 __ B(slow_path->GetEntryLabel());
1945 // slow_path will return to GetLabelOf(successor).
1946 }
1947}
1948
Alexandre Rames5319def2014-10-23 10:03:10 +01001949InstructionCodeGeneratorARM64::InstructionCodeGeneratorARM64(HGraph* graph,
1950 CodeGeneratorARM64* codegen)
Aart Bik42249c32016-01-07 15:33:50 -08001951 : InstructionCodeGenerator(graph, codegen),
Alexandre Rames5319def2014-10-23 10:03:10 +01001952 assembler_(codegen->GetAssembler()),
1953 codegen_(codegen) {}
1954
Alexandre Rames67555f72014-11-18 10:55:16 +00001955void LocationsBuilderARM64::HandleBinaryOp(HBinaryOperation* instr) {
Alexandre Rames5319def2014-10-23 10:03:10 +01001956 DCHECK_EQ(instr->InputCount(), 2U);
Vladimir Markoca6fff82017-10-03 14:49:14 +01001957 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001958 DataType::Type type = instr->GetResultType();
Alexandre Rames5319def2014-10-23 10:03:10 +01001959 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001960 case DataType::Type::kInt32:
1961 case DataType::Type::kInt64:
Alexandre Rames5319def2014-10-23 10:03:10 +01001962 locations->SetInAt(0, Location::RequiresRegister());
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00001963 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instr->InputAt(1), instr));
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00001964 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01001965 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001966
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001967 case DataType::Type::kFloat32:
1968 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001969 locations->SetInAt(0, Location::RequiresFpuRegister());
1970 locations->SetInAt(1, Location::RequiresFpuRegister());
Alexandre Rames67555f72014-11-18 10:55:16 +00001971 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01001972 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001973
Alexandre Rames5319def2014-10-23 10:03:10 +01001974 default:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001975 LOG(FATAL) << "Unexpected " << instr->DebugName() << " type " << type;
Alexandre Rames5319def2014-10-23 10:03:10 +01001976 }
1977}
1978
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001979void LocationsBuilderARM64::HandleFieldGet(HInstruction* instruction,
1980 const FieldInfo& field_info) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00001981 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
1982
1983 bool object_field_get_with_read_barrier =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001984 kEmitCompilerReadBarrier && (instruction->GetType() == DataType::Type::kReference);
Alexandre Rames09a99962015-04-15 11:47:56 +01001985 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01001986 new (GetGraph()->GetAllocator()) LocationSummary(instruction,
1987 object_field_get_with_read_barrier
1988 ? LocationSummary::kCallOnSlowPath
1989 : LocationSummary::kNoCall);
Vladimir Marko70e97462016-08-09 11:04:26 +01001990 if (object_field_get_with_read_barrier && kUseBakerReadBarrier) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01001991 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko0ecac682018-08-07 10:40:38 +01001992 // We need a temporary register for the read barrier load in
1993 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier()
1994 // only if the field is volatile or the offset is too big.
1995 if (field_info.IsVolatile() ||
1996 field_info.GetFieldOffset().Uint32Value() >= kReferenceLoadMinFarOffset) {
1997 locations->AddTemp(FixedTempLocation());
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001998 }
Vladimir Marko70e97462016-08-09 11:04:26 +01001999 }
Alexandre Rames09a99962015-04-15 11:47:56 +01002000 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002001 if (DataType::IsFloatingPointType(instruction->GetType())) {
Alexandre Rames09a99962015-04-15 11:47:56 +01002002 locations->SetOut(Location::RequiresFpuRegister());
2003 } else {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002004 // The output overlaps for an object field get when read barriers
2005 // are enabled: we do not want the load to overwrite the object's
2006 // location, as we need it to emit the read barrier.
2007 locations->SetOut(
2008 Location::RequiresRegister(),
2009 object_field_get_with_read_barrier ? Location::kOutputOverlap : Location::kNoOutputOverlap);
Alexandre Rames09a99962015-04-15 11:47:56 +01002010 }
2011}
2012
2013void InstructionCodeGeneratorARM64::HandleFieldGet(HInstruction* instruction,
2014 const FieldInfo& field_info) {
2015 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
Roland Levillain44015862016-01-22 11:47:17 +00002016 LocationSummary* locations = instruction->GetLocations();
2017 Location base_loc = locations->InAt(0);
2018 Location out = locations->Out();
2019 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
Vladimir Marko61b92282017-10-11 13:23:17 +01002020 DCHECK_EQ(DataType::Size(field_info.GetFieldType()), DataType::Size(instruction->GetType()));
2021 DataType::Type load_type = instruction->GetType();
Alexandre Rames09a99962015-04-15 11:47:56 +01002022 MemOperand field = HeapOperand(InputRegisterAt(instruction, 0), field_info.GetFieldOffset());
Alexandre Rames09a99962015-04-15 11:47:56 +01002023
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002024 if (kEmitCompilerReadBarrier && kUseBakerReadBarrier &&
Vladimir Marko61b92282017-10-11 13:23:17 +01002025 load_type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00002026 // Object FieldGet with Baker's read barrier case.
Roland Levillain44015862016-01-22 11:47:17 +00002027 // /* HeapReference<Object> */ out = *(base + offset)
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002028 Register base = RegisterFrom(base_loc, DataType::Type::kReference);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002029 Location maybe_temp =
2030 (locations->GetTempCount() != 0) ? locations->GetTemp(0) : Location::NoLocation();
Roland Levillain44015862016-01-22 11:47:17 +00002031 // Note that potential implicit null checks are handled in this
2032 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier call.
2033 codegen_->GenerateFieldLoadWithBakerReadBarrier(
2034 instruction,
2035 out,
2036 base,
2037 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002038 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08002039 /* needs_null_check= */ true,
Serban Constantinescu4a6a67c2016-01-27 09:19:56 +00002040 field_info.IsVolatile());
Roland Levillain44015862016-01-22 11:47:17 +00002041 } else {
2042 // General case.
2043 if (field_info.IsVolatile()) {
Serban Constantinescu4a6a67c2016-01-27 09:19:56 +00002044 // Note that a potential implicit null check is handled in this
2045 // CodeGeneratorARM64::LoadAcquire call.
2046 // NB: LoadAcquire will record the pc info if needed.
2047 codegen_->LoadAcquire(
Andreas Gampe3db70682018-12-26 15:12:03 -08002048 instruction, OutputCPURegister(instruction), field, /* needs_null_check= */ true);
Alexandre Rames09a99962015-04-15 11:47:56 +01002049 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00002050 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2051 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Vladimir Marko61b92282017-10-11 13:23:17 +01002052 codegen_->Load(load_type, OutputCPURegister(instruction), field);
Alexandre Rames09a99962015-04-15 11:47:56 +01002053 codegen_->MaybeRecordImplicitNullCheck(instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +01002054 }
Vladimir Marko61b92282017-10-11 13:23:17 +01002055 if (load_type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00002056 // If read barriers are enabled, emit read barriers other than
2057 // Baker's using a slow path (and also unpoison the loaded
2058 // reference, if heap poisoning is enabled).
2059 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, base_loc, offset);
2060 }
Roland Levillain4d027112015-07-01 15:41:14 +01002061 }
Alexandre Rames09a99962015-04-15 11:47:56 +01002062}
2063
2064void LocationsBuilderARM64::HandleFieldSet(HInstruction* instruction) {
2065 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002066 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Rames09a99962015-04-15 11:47:56 +01002067 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002068 if (IsConstantZeroBitPattern(instruction->InputAt(1))) {
2069 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002070 } else if (DataType::IsFloatingPointType(instruction->InputAt(1)->GetType())) {
Alexandre Rames09a99962015-04-15 11:47:56 +01002071 locations->SetInAt(1, Location::RequiresFpuRegister());
2072 } else {
2073 locations->SetInAt(1, Location::RequiresRegister());
2074 }
2075}
2076
2077void InstructionCodeGeneratorARM64::HandleFieldSet(HInstruction* instruction,
Nicolas Geoffray07276db2015-05-18 14:22:09 +01002078 const FieldInfo& field_info,
2079 bool value_can_be_null) {
Alexandre Rames09a99962015-04-15 11:47:56 +01002080 DCHECK(instruction->IsInstanceFieldSet() || instruction->IsStaticFieldSet());
2081
2082 Register obj = InputRegisterAt(instruction, 0);
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002083 CPURegister value = InputCPURegisterOrZeroRegAt(instruction, 1);
Roland Levillain4d027112015-07-01 15:41:14 +01002084 CPURegister source = value;
Alexandre Rames09a99962015-04-15 11:47:56 +01002085 Offset offset = field_info.GetFieldOffset();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002086 DataType::Type field_type = field_info.GetFieldType();
Alexandre Rames09a99962015-04-15 11:47:56 +01002087
Roland Levillain4d027112015-07-01 15:41:14 +01002088 {
2089 // We use a block to end the scratch scope before the write barrier, thus
2090 // freeing the temporary registers so they can be used in `MarkGCCard`.
2091 UseScratchRegisterScope temps(GetVIXLAssembler());
2092
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002093 if (kPoisonHeapReferences && field_type == DataType::Type::kReference) {
Roland Levillain4d027112015-07-01 15:41:14 +01002094 DCHECK(value.IsW());
2095 Register temp = temps.AcquireW();
2096 __ Mov(temp, value.W());
2097 GetAssembler()->PoisonHeapReference(temp.W());
2098 source = temp;
Alexandre Rames09a99962015-04-15 11:47:56 +01002099 }
Roland Levillain4d027112015-07-01 15:41:14 +01002100
2101 if (field_info.IsVolatile()) {
Artem Serov914d7a82017-02-07 14:33:49 +00002102 codegen_->StoreRelease(
Andreas Gampe3db70682018-12-26 15:12:03 -08002103 instruction, field_type, source, HeapOperand(obj, offset), /* needs_null_check= */ true);
Roland Levillain4d027112015-07-01 15:41:14 +01002104 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00002105 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2106 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Roland Levillain4d027112015-07-01 15:41:14 +01002107 codegen_->Store(field_type, source, HeapOperand(obj, offset));
2108 codegen_->MaybeRecordImplicitNullCheck(instruction);
2109 }
Alexandre Rames09a99962015-04-15 11:47:56 +01002110 }
2111
2112 if (CodeGenerator::StoreNeedsWriteBarrier(field_type, instruction->InputAt(1))) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01002113 codegen_->MarkGCCard(obj, Register(value), value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +01002114 }
2115}
2116
Alexandre Rames67555f72014-11-18 10:55:16 +00002117void InstructionCodeGeneratorARM64::HandleBinaryOp(HBinaryOperation* instr) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002118 DataType::Type type = instr->GetType();
Alexandre Rames5319def2014-10-23 10:03:10 +01002119
2120 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002121 case DataType::Type::kInt32:
2122 case DataType::Type::kInt64: {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002123 Register dst = OutputRegister(instr);
2124 Register lhs = InputRegisterAt(instr, 0);
2125 Operand rhs = InputOperandAt(instr, 1);
Alexandre Rames5319def2014-10-23 10:03:10 +01002126 if (instr->IsAdd()) {
2127 __ Add(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002128 } else if (instr->IsAnd()) {
2129 __ And(dst, lhs, rhs);
2130 } else if (instr->IsOr()) {
2131 __ Orr(dst, lhs, rhs);
2132 } else if (instr->IsSub()) {
Alexandre Rames5319def2014-10-23 10:03:10 +01002133 __ Sub(dst, lhs, rhs);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00002134 } else if (instr->IsRor()) {
2135 if (rhs.IsImmediate()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002136 uint32_t shift = rhs.GetImmediate() & (lhs.GetSizeInBits() - 1);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00002137 __ Ror(dst, lhs, shift);
2138 } else {
2139 // Ensure shift distance is in the same size register as the result. If
2140 // we are rotating a long and the shift comes in a w register originally,
2141 // we don't need to sxtw for use as an x since the shift distances are
2142 // all & reg_bits - 1.
2143 __ Ror(dst, lhs, RegisterFrom(instr->GetLocations()->InAt(1), type));
2144 }
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01002145 } else if (instr->IsMin() || instr->IsMax()) {
2146 __ Cmp(lhs, rhs);
2147 __ Csel(dst, lhs, rhs, instr->IsMin() ? lt : gt);
Alexandre Rames67555f72014-11-18 10:55:16 +00002148 } else {
2149 DCHECK(instr->IsXor());
2150 __ Eor(dst, lhs, rhs);
Alexandre Rames5319def2014-10-23 10:03:10 +01002151 }
2152 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002153 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002154 case DataType::Type::kFloat32:
2155 case DataType::Type::kFloat64: {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01002156 VRegister dst = OutputFPRegister(instr);
2157 VRegister lhs = InputFPRegisterAt(instr, 0);
2158 VRegister rhs = InputFPRegisterAt(instr, 1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002159 if (instr->IsAdd()) {
2160 __ Fadd(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002161 } else if (instr->IsSub()) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002162 __ Fsub(dst, lhs, rhs);
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01002163 } else if (instr->IsMin()) {
2164 __ Fmin(dst, lhs, rhs);
2165 } else if (instr->IsMax()) {
2166 __ Fmax(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002167 } else {
2168 LOG(FATAL) << "Unexpected floating-point binary operation";
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002169 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002170 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002171 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002172 default:
Alexandre Rames67555f72014-11-18 10:55:16 +00002173 LOG(FATAL) << "Unexpected binary operation type " << type;
Alexandre Rames5319def2014-10-23 10:03:10 +01002174 }
2175}
2176
Serban Constantinescu02164b32014-11-13 14:05:07 +00002177void LocationsBuilderARM64::HandleShift(HBinaryOperation* instr) {
2178 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
2179
Vladimir Markoca6fff82017-10-03 14:49:14 +01002180 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002181 DataType::Type type = instr->GetResultType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002182 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002183 case DataType::Type::kInt32:
2184 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002185 locations->SetInAt(0, Location::RequiresRegister());
2186 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
Artem Serov87c97052016-09-23 13:34:31 +01002187 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002188 break;
2189 }
2190 default:
2191 LOG(FATAL) << "Unexpected shift type " << type;
2192 }
2193}
2194
2195void InstructionCodeGeneratorARM64::HandleShift(HBinaryOperation* instr) {
2196 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
2197
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002198 DataType::Type type = instr->GetType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002199 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002200 case DataType::Type::kInt32:
2201 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002202 Register dst = OutputRegister(instr);
2203 Register lhs = InputRegisterAt(instr, 0);
2204 Operand rhs = InputOperandAt(instr, 1);
2205 if (rhs.IsImmediate()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002206 uint32_t shift_value = rhs.GetImmediate() &
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002207 (type == DataType::Type::kInt32 ? kMaxIntShiftDistance : kMaxLongShiftDistance);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002208 if (instr->IsShl()) {
2209 __ Lsl(dst, lhs, shift_value);
2210 } else if (instr->IsShr()) {
2211 __ Asr(dst, lhs, shift_value);
2212 } else {
2213 __ Lsr(dst, lhs, shift_value);
2214 }
2215 } else {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002216 Register rhs_reg = dst.IsX() ? rhs.GetRegister().X() : rhs.GetRegister().W();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002217
2218 if (instr->IsShl()) {
2219 __ Lsl(dst, lhs, rhs_reg);
2220 } else if (instr->IsShr()) {
2221 __ Asr(dst, lhs, rhs_reg);
2222 } else {
2223 __ Lsr(dst, lhs, rhs_reg);
2224 }
2225 }
2226 break;
2227 }
2228 default:
2229 LOG(FATAL) << "Unexpected shift operation type " << type;
2230 }
2231}
2232
Alexandre Rames5319def2014-10-23 10:03:10 +01002233void LocationsBuilderARM64::VisitAdd(HAdd* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00002234 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002235}
2236
2237void InstructionCodeGeneratorARM64::VisitAdd(HAdd* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00002238 HandleBinaryOp(instruction);
2239}
2240
2241void LocationsBuilderARM64::VisitAnd(HAnd* instruction) {
2242 HandleBinaryOp(instruction);
2243}
2244
2245void InstructionCodeGeneratorARM64::VisitAnd(HAnd* instruction) {
2246 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002247}
2248
Artem Serov7fc63502016-02-09 17:15:29 +00002249void LocationsBuilderARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002250 DCHECK(DataType::IsIntegralType(instr->GetType())) << instr->GetType();
Vladimir Markoca6fff82017-10-03 14:49:14 +01002251 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Kevin Brodsky9ff0d202016-01-11 13:43:31 +00002252 locations->SetInAt(0, Location::RequiresRegister());
2253 // There is no immediate variant of negated bitwise instructions in AArch64.
2254 locations->SetInAt(1, Location::RequiresRegister());
2255 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2256}
2257
Artem Serov7fc63502016-02-09 17:15:29 +00002258void InstructionCodeGeneratorARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) {
Kevin Brodsky9ff0d202016-01-11 13:43:31 +00002259 Register dst = OutputRegister(instr);
2260 Register lhs = InputRegisterAt(instr, 0);
2261 Register rhs = InputRegisterAt(instr, 1);
2262
2263 switch (instr->GetOpKind()) {
2264 case HInstruction::kAnd:
2265 __ Bic(dst, lhs, rhs);
2266 break;
2267 case HInstruction::kOr:
2268 __ Orn(dst, lhs, rhs);
2269 break;
2270 case HInstruction::kXor:
2271 __ Eon(dst, lhs, rhs);
2272 break;
2273 default:
2274 LOG(FATAL) << "Unreachable";
2275 }
2276}
2277
Anton Kirilov74234da2017-01-13 14:42:47 +00002278void LocationsBuilderARM64::VisitDataProcWithShifterOp(
2279 HDataProcWithShifterOp* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002280 DCHECK(instruction->GetType() == DataType::Type::kInt32 ||
2281 instruction->GetType() == DataType::Type::kInt64);
Alexandre Rames8626b742015-11-25 16:28:08 +00002282 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002283 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Rames8626b742015-11-25 16:28:08 +00002284 if (instruction->GetInstrKind() == HInstruction::kNeg) {
2285 locations->SetInAt(0, Location::ConstantLocation(instruction->InputAt(0)->AsConstant()));
2286 } else {
2287 locations->SetInAt(0, Location::RequiresRegister());
2288 }
2289 locations->SetInAt(1, Location::RequiresRegister());
2290 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2291}
2292
Anton Kirilov74234da2017-01-13 14:42:47 +00002293void InstructionCodeGeneratorARM64::VisitDataProcWithShifterOp(
2294 HDataProcWithShifterOp* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002295 DataType::Type type = instruction->GetType();
Alexandre Rames8626b742015-11-25 16:28:08 +00002296 HInstruction::InstructionKind kind = instruction->GetInstrKind();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002297 DCHECK(type == DataType::Type::kInt32 || type == DataType::Type::kInt64);
Alexandre Rames8626b742015-11-25 16:28:08 +00002298 Register out = OutputRegister(instruction);
2299 Register left;
2300 if (kind != HInstruction::kNeg) {
2301 left = InputRegisterAt(instruction, 0);
2302 }
Anton Kirilov74234da2017-01-13 14:42:47 +00002303 // If this `HDataProcWithShifterOp` was created by merging a type conversion as the
Alexandre Rames8626b742015-11-25 16:28:08 +00002304 // shifter operand operation, the IR generating `right_reg` (input to the type
2305 // conversion) can have a different type from the current instruction's type,
2306 // so we manually indicate the type.
2307 Register right_reg = RegisterFrom(instruction->GetLocations()->InAt(1), type);
Alexandre Rames8626b742015-11-25 16:28:08 +00002308 Operand right_operand(0);
2309
Anton Kirilov74234da2017-01-13 14:42:47 +00002310 HDataProcWithShifterOp::OpKind op_kind = instruction->GetOpKind();
2311 if (HDataProcWithShifterOp::IsExtensionOp(op_kind)) {
Alexandre Rames8626b742015-11-25 16:28:08 +00002312 right_operand = Operand(right_reg, helpers::ExtendFromOpKind(op_kind));
2313 } else {
Anton Kirilov74234da2017-01-13 14:42:47 +00002314 right_operand = Operand(right_reg,
2315 helpers::ShiftFromOpKind(op_kind),
2316 instruction->GetShiftAmount());
Alexandre Rames8626b742015-11-25 16:28:08 +00002317 }
2318
2319 // Logical binary operations do not support extension operations in the
2320 // operand. Note that VIXL would still manage if it was passed by generating
2321 // the extension as a separate instruction.
2322 // `HNeg` also does not support extension. See comments in `ShifterOperandSupportsExtension()`.
2323 DCHECK(!right_operand.IsExtendedRegister() ||
2324 (kind != HInstruction::kAnd && kind != HInstruction::kOr && kind != HInstruction::kXor &&
2325 kind != HInstruction::kNeg));
2326 switch (kind) {
2327 case HInstruction::kAdd:
2328 __ Add(out, left, right_operand);
2329 break;
2330 case HInstruction::kAnd:
2331 __ And(out, left, right_operand);
2332 break;
2333 case HInstruction::kNeg:
Roland Levillain1a653882016-03-18 18:05:57 +00002334 DCHECK(instruction->InputAt(0)->AsConstant()->IsArithmeticZero());
Alexandre Rames8626b742015-11-25 16:28:08 +00002335 __ Neg(out, right_operand);
2336 break;
2337 case HInstruction::kOr:
2338 __ Orr(out, left, right_operand);
2339 break;
2340 case HInstruction::kSub:
2341 __ Sub(out, left, right_operand);
2342 break;
2343 case HInstruction::kXor:
2344 __ Eor(out, left, right_operand);
2345 break;
2346 default:
2347 LOG(FATAL) << "Unexpected operation kind: " << kind;
2348 UNREACHABLE();
2349 }
2350}
2351
Artem Serov328429f2016-07-06 16:23:04 +01002352void LocationsBuilderARM64::VisitIntermediateAddress(HIntermediateAddress* instruction) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002353 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002354 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002355 locations->SetInAt(0, Location::RequiresRegister());
2356 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instruction->GetOffset(), instruction));
Artem Serov87c97052016-09-23 13:34:31 +01002357 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002358}
2359
Roland Levillain19c54192016-11-04 13:44:09 +00002360void InstructionCodeGeneratorARM64::VisitIntermediateAddress(HIntermediateAddress* instruction) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002361 __ Add(OutputRegister(instruction),
2362 InputRegisterAt(instruction, 0),
2363 Operand(InputOperandAt(instruction, 1)));
2364}
2365
Artem Serove1811ed2017-04-27 16:50:47 +01002366void LocationsBuilderARM64::VisitIntermediateAddressIndex(HIntermediateAddressIndex* instruction) {
2367 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002368 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Artem Serove1811ed2017-04-27 16:50:47 +01002369
2370 HIntConstant* shift = instruction->GetShift()->AsIntConstant();
2371
2372 locations->SetInAt(0, Location::RequiresRegister());
2373 // For byte case we don't need to shift the index variable so we can encode the data offset into
2374 // ADD instruction. For other cases we prefer the data_offset to be in register; that will hoist
2375 // data offset constant generation out of the loop and reduce the critical path length in the
2376 // loop.
2377 locations->SetInAt(1, shift->GetValue() == 0
2378 ? Location::ConstantLocation(instruction->GetOffset()->AsIntConstant())
2379 : Location::RequiresRegister());
2380 locations->SetInAt(2, Location::ConstantLocation(shift));
2381 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2382}
2383
2384void InstructionCodeGeneratorARM64::VisitIntermediateAddressIndex(
2385 HIntermediateAddressIndex* instruction) {
2386 Register index_reg = InputRegisterAt(instruction, 0);
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002387 uint32_t shift = Int64FromLocation(instruction->GetLocations()->InAt(2));
Artem Serove1811ed2017-04-27 16:50:47 +01002388 uint32_t offset = instruction->GetOffset()->AsIntConstant()->GetValue();
2389
2390 if (shift == 0) {
2391 __ Add(OutputRegister(instruction), index_reg, offset);
2392 } else {
2393 Register offset_reg = InputRegisterAt(instruction, 1);
2394 __ Add(OutputRegister(instruction), offset_reg, Operand(index_reg, LSL, shift));
2395 }
2396}
2397
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002398void LocationsBuilderARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) {
Alexandre Rames418318f2015-11-20 15:55:47 +00002399 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002400 new (GetGraph()->GetAllocator()) LocationSummary(instr, LocationSummary::kNoCall);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002401 HInstruction* accumulator = instr->InputAt(HMultiplyAccumulate::kInputAccumulatorIndex);
2402 if (instr->GetOpKind() == HInstruction::kSub &&
2403 accumulator->IsConstant() &&
Roland Levillain1a653882016-03-18 18:05:57 +00002404 accumulator->AsConstant()->IsArithmeticZero()) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002405 // Don't allocate register for Mneg instruction.
2406 } else {
2407 locations->SetInAt(HMultiplyAccumulate::kInputAccumulatorIndex,
2408 Location::RequiresRegister());
2409 }
2410 locations->SetInAt(HMultiplyAccumulate::kInputMulLeftIndex, Location::RequiresRegister());
2411 locations->SetInAt(HMultiplyAccumulate::kInputMulRightIndex, Location::RequiresRegister());
Alexandre Rames418318f2015-11-20 15:55:47 +00002412 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2413}
2414
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002415void InstructionCodeGeneratorARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) {
Alexandre Rames418318f2015-11-20 15:55:47 +00002416 Register res = OutputRegister(instr);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002417 Register mul_left = InputRegisterAt(instr, HMultiplyAccumulate::kInputMulLeftIndex);
2418 Register mul_right = InputRegisterAt(instr, HMultiplyAccumulate::kInputMulRightIndex);
Alexandre Rames418318f2015-11-20 15:55:47 +00002419
2420 // Avoid emitting code that could trigger Cortex A53's erratum 835769.
2421 // This fixup should be carried out for all multiply-accumulate instructions:
2422 // madd, msub, smaddl, smsubl, umaddl and umsubl.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002423 if (instr->GetType() == DataType::Type::kInt64 &&
Alexandre Rames418318f2015-11-20 15:55:47 +00002424 codegen_->GetInstructionSetFeatures().NeedFixCortexA53_835769()) {
2425 MacroAssembler* masm = down_cast<CodeGeneratorARM64*>(codegen_)->GetVIXLAssembler();
Scott Wakeling97c72b72016-06-24 16:19:36 +01002426 vixl::aarch64::Instruction* prev =
2427 masm->GetCursorAddress<vixl::aarch64::Instruction*>() - kInstructionSize;
Alexandre Rames418318f2015-11-20 15:55:47 +00002428 if (prev->IsLoadOrStore()) {
2429 // Make sure we emit only exactly one nop.
Artem Serov914d7a82017-02-07 14:33:49 +00002430 ExactAssemblyScope scope(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
Alexandre Rames418318f2015-11-20 15:55:47 +00002431 __ nop();
2432 }
2433 }
2434
2435 if (instr->GetOpKind() == HInstruction::kAdd) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002436 Register accumulator = InputRegisterAt(instr, HMultiplyAccumulate::kInputAccumulatorIndex);
Alexandre Rames418318f2015-11-20 15:55:47 +00002437 __ Madd(res, mul_left, mul_right, accumulator);
2438 } else {
2439 DCHECK(instr->GetOpKind() == HInstruction::kSub);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002440 HInstruction* accum_instr = instr->InputAt(HMultiplyAccumulate::kInputAccumulatorIndex);
Roland Levillain1a653882016-03-18 18:05:57 +00002441 if (accum_instr->IsConstant() && accum_instr->AsConstant()->IsArithmeticZero()) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002442 __ Mneg(res, mul_left, mul_right);
2443 } else {
2444 Register accumulator = InputRegisterAt(instr, HMultiplyAccumulate::kInputAccumulatorIndex);
2445 __ Msub(res, mul_left, mul_right, accumulator);
2446 }
Alexandre Rames418318f2015-11-20 15:55:47 +00002447 }
2448}
2449
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002450void LocationsBuilderARM64::VisitArrayGet(HArrayGet* instruction) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002451 bool object_array_get_with_read_barrier =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002452 kEmitCompilerReadBarrier && (instruction->GetType() == DataType::Type::kReference);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002453 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002454 new (GetGraph()->GetAllocator()) LocationSummary(instruction,
2455 object_array_get_with_read_barrier
2456 ? LocationSummary::kCallOnSlowPath
2457 : LocationSummary::kNoCall);
Vladimir Marko70e97462016-08-09 11:04:26 +01002458 if (object_array_get_with_read_barrier && kUseBakerReadBarrier) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01002459 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko008e09f32018-08-06 15:42:43 +01002460 if (instruction->GetIndex()->IsConstant()) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002461 // Array loads with constant index are treated as field loads.
Vladimir Marko008e09f32018-08-06 15:42:43 +01002462 // We need a temporary register for the read barrier load in
2463 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier()
2464 // only if the offset is too big.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002465 uint32_t offset = CodeGenerator::GetArrayDataOffset(instruction);
2466 uint32_t index = instruction->GetIndex()->AsIntConstant()->GetValue();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002467 offset += index << DataType::SizeShift(DataType::Type::kReference);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002468 if (offset >= kReferenceLoadMinFarOffset) {
2469 locations->AddTemp(FixedTempLocation());
2470 }
Artem Serov0806f582018-10-11 20:14:20 +01002471 } else if (!instruction->GetArray()->IsIntermediateAddress()) {
Vladimir Marko008e09f32018-08-06 15:42:43 +01002472 // We need a non-scratch temporary for the array data pointer in
Artem Serov0806f582018-10-11 20:14:20 +01002473 // CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier() for the case with no
2474 // intermediate address.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002475 locations->AddTemp(Location::RequiresRegister());
2476 }
Vladimir Marko70e97462016-08-09 11:04:26 +01002477 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002478 locations->SetInAt(0, Location::RequiresRegister());
2479 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002480 if (DataType::IsFloatingPointType(instruction->GetType())) {
Alexandre Rames88c13cd2015-04-14 17:35:39 +01002481 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
2482 } else {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002483 // The output overlaps in the case of an object array get with
2484 // read barriers enabled: we do not want the move to overwrite the
2485 // array's location, as we need it to emit the read barrier.
2486 locations->SetOut(
2487 Location::RequiresRegister(),
2488 object_array_get_with_read_barrier ? Location::kOutputOverlap : Location::kNoOutputOverlap);
Alexandre Rames88c13cd2015-04-14 17:35:39 +01002489 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002490}
2491
2492void InstructionCodeGeneratorARM64::VisitArrayGet(HArrayGet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002493 DataType::Type type = instruction->GetType();
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002494 Register obj = InputRegisterAt(instruction, 0);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002495 LocationSummary* locations = instruction->GetLocations();
2496 Location index = locations->InAt(1);
Roland Levillain44015862016-01-22 11:47:17 +00002497 Location out = locations->Out();
Vladimir Marko87f3fcb2016-04-28 15:52:11 +01002498 uint32_t offset = CodeGenerator::GetArrayDataOffset(instruction);
jessicahandojo05765752016-09-09 19:01:32 -07002499 const bool maybe_compressed_char_at = mirror::kUseStringCompression &&
2500 instruction->IsStringCharAt();
Alexandre Ramesd921d642015-04-16 15:07:16 +01002501 MacroAssembler* masm = GetVIXLAssembler();
2502 UseScratchRegisterScope temps(masm);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002503
Artem Serov0806f582018-10-11 20:14:20 +01002504 // The non-Baker read barrier instrumentation of object ArrayGet instructions
Roland Levillain19c54192016-11-04 13:44:09 +00002505 // does not support the HIntermediateAddress instruction.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002506 DCHECK(!((type == DataType::Type::kReference) &&
Roland Levillain19c54192016-11-04 13:44:09 +00002507 instruction->GetArray()->IsIntermediateAddress() &&
Artem Serov0806f582018-10-11 20:14:20 +01002508 kEmitCompilerReadBarrier &&
2509 !kUseBakerReadBarrier));
Roland Levillain19c54192016-11-04 13:44:09 +00002510
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002511 if (type == DataType::Type::kReference && kEmitCompilerReadBarrier && kUseBakerReadBarrier) {
Roland Levillain44015862016-01-22 11:47:17 +00002512 // Object ArrayGet with Baker's read barrier case.
Roland Levillain44015862016-01-22 11:47:17 +00002513 // Note that a potential implicit null check is handled in the
2514 // CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier call.
Vladimir Marko66d691d2017-04-07 17:53:39 +01002515 DCHECK(!instruction->CanDoImplicitNullCheckOn(instruction->InputAt(0)));
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002516 if (index.IsConstant()) {
Artem Serov0806f582018-10-11 20:14:20 +01002517 DCHECK(!instruction->GetArray()->IsIntermediateAddress());
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002518 // Array load with a constant index can be treated as a field load.
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002519 offset += Int64FromLocation(index) << DataType::SizeShift(type);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002520 Location maybe_temp =
2521 (locations->GetTempCount() != 0) ? locations->GetTemp(0) : Location::NoLocation();
2522 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
2523 out,
2524 obj.W(),
2525 offset,
2526 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08002527 /* needs_null_check= */ false,
2528 /* use_load_acquire= */ false);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002529 } else {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002530 codegen_->GenerateArrayLoadWithBakerReadBarrier(
Andreas Gampe3db70682018-12-26 15:12:03 -08002531 instruction, out, obj.W(), offset, index, /* needs_null_check= */ false);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002532 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002533 } else {
Roland Levillain44015862016-01-22 11:47:17 +00002534 // General case.
2535 MemOperand source = HeapOperand(obj);
jessicahandojo05765752016-09-09 19:01:32 -07002536 Register length;
2537 if (maybe_compressed_char_at) {
2538 uint32_t count_offset = mirror::String::CountOffset().Uint32Value();
2539 length = temps.AcquireW();
Artem Serov914d7a82017-02-07 14:33:49 +00002540 {
2541 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2542 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2543
2544 if (instruction->GetArray()->IsIntermediateAddress()) {
2545 DCHECK_LT(count_offset, offset);
2546 int64_t adjusted_offset =
2547 static_cast<int64_t>(count_offset) - static_cast<int64_t>(offset);
2548 // Note that `adjusted_offset` is negative, so this will be a LDUR.
2549 __ Ldr(length, MemOperand(obj.X(), adjusted_offset));
2550 } else {
2551 __ Ldr(length, HeapOperand(obj, count_offset));
2552 }
2553 codegen_->MaybeRecordImplicitNullCheck(instruction);
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002554 }
jessicahandojo05765752016-09-09 19:01:32 -07002555 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002556 if (index.IsConstant()) {
jessicahandojo05765752016-09-09 19:01:32 -07002557 if (maybe_compressed_char_at) {
2558 vixl::aarch64::Label uncompressed_load, done;
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002559 static_assert(static_cast<uint32_t>(mirror::StringCompressionFlag::kCompressed) == 0u,
2560 "Expecting 0=compressed, 1=uncompressed");
2561 __ Tbnz(length.W(), 0, &uncompressed_load);
jessicahandojo05765752016-09-09 19:01:32 -07002562 __ Ldrb(Register(OutputCPURegister(instruction)),
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002563 HeapOperand(obj, offset + Int64FromLocation(index)));
jessicahandojo05765752016-09-09 19:01:32 -07002564 __ B(&done);
2565 __ Bind(&uncompressed_load);
2566 __ Ldrh(Register(OutputCPURegister(instruction)),
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002567 HeapOperand(obj, offset + (Int64FromLocation(index) << 1)));
jessicahandojo05765752016-09-09 19:01:32 -07002568 __ Bind(&done);
2569 } else {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002570 offset += Int64FromLocation(index) << DataType::SizeShift(type);
jessicahandojo05765752016-09-09 19:01:32 -07002571 source = HeapOperand(obj, offset);
2572 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002573 } else {
Roland Levillain44015862016-01-22 11:47:17 +00002574 Register temp = temps.AcquireSameSizeAs(obj);
Artem Serov328429f2016-07-06 16:23:04 +01002575 if (instruction->GetArray()->IsIntermediateAddress()) {
Roland Levillain44015862016-01-22 11:47:17 +00002576 // We do not need to compute the intermediate address from the array: the
2577 // input instruction has done it already. See the comment in
Artem Serov328429f2016-07-06 16:23:04 +01002578 // `TryExtractArrayAccessAddress()`.
Roland Levillain44015862016-01-22 11:47:17 +00002579 if (kIsDebugBuild) {
Artem Serov0806f582018-10-11 20:14:20 +01002580 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
2581 DCHECK_EQ(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64(), offset);
Roland Levillain44015862016-01-22 11:47:17 +00002582 }
2583 temp = obj;
2584 } else {
2585 __ Add(temp, obj, offset);
2586 }
jessicahandojo05765752016-09-09 19:01:32 -07002587 if (maybe_compressed_char_at) {
2588 vixl::aarch64::Label uncompressed_load, done;
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002589 static_assert(static_cast<uint32_t>(mirror::StringCompressionFlag::kCompressed) == 0u,
2590 "Expecting 0=compressed, 1=uncompressed");
2591 __ Tbnz(length.W(), 0, &uncompressed_load);
jessicahandojo05765752016-09-09 19:01:32 -07002592 __ Ldrb(Register(OutputCPURegister(instruction)),
2593 HeapOperand(temp, XRegisterFrom(index), LSL, 0));
2594 __ B(&done);
2595 __ Bind(&uncompressed_load);
2596 __ Ldrh(Register(OutputCPURegister(instruction)),
2597 HeapOperand(temp, XRegisterFrom(index), LSL, 1));
2598 __ Bind(&done);
2599 } else {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002600 source = HeapOperand(temp, XRegisterFrom(index), LSL, DataType::SizeShift(type));
jessicahandojo05765752016-09-09 19:01:32 -07002601 }
Roland Levillain44015862016-01-22 11:47:17 +00002602 }
jessicahandojo05765752016-09-09 19:01:32 -07002603 if (!maybe_compressed_char_at) {
Artem Serov914d7a82017-02-07 14:33:49 +00002604 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2605 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
jessicahandojo05765752016-09-09 19:01:32 -07002606 codegen_->Load(type, OutputCPURegister(instruction), source);
2607 codegen_->MaybeRecordImplicitNullCheck(instruction);
2608 }
Roland Levillain44015862016-01-22 11:47:17 +00002609
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002610 if (type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00002611 static_assert(
2612 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
2613 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
2614 Location obj_loc = locations->InAt(0);
2615 if (index.IsConstant()) {
2616 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, obj_loc, offset);
2617 } else {
2618 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, obj_loc, offset, index);
2619 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002620 }
Roland Levillain4d027112015-07-01 15:41:14 +01002621 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002622}
2623
Alexandre Rames5319def2014-10-23 10:03:10 +01002624void LocationsBuilderARM64::VisitArrayLength(HArrayLength* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01002625 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002626 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00002627 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01002628}
2629
2630void InstructionCodeGeneratorARM64::VisitArrayLength(HArrayLength* instruction) {
Vladimir Markodce016e2016-04-28 13:10:02 +01002631 uint32_t offset = CodeGenerator::GetArrayLengthOffset(instruction);
jessicahandojo05765752016-09-09 19:01:32 -07002632 vixl::aarch64::Register out = OutputRegister(instruction);
Artem Serov914d7a82017-02-07 14:33:49 +00002633 {
2634 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2635 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2636 __ Ldr(out, HeapOperand(InputRegisterAt(instruction, 0), offset));
2637 codegen_->MaybeRecordImplicitNullCheck(instruction);
2638 }
jessicahandojo05765752016-09-09 19:01:32 -07002639 // Mask out compression flag from String's array length.
2640 if (mirror::kUseStringCompression && instruction->IsStringLength()) {
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002641 __ Lsr(out.W(), out.W(), 1u);
jessicahandojo05765752016-09-09 19:01:32 -07002642 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002643}
2644
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002645void LocationsBuilderARM64::VisitArraySet(HArraySet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002646 DataType::Type value_type = instruction->GetComponentType();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002647
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002648 bool needs_type_check = instruction->NeedsTypeCheck();
Vladimir Markoca6fff82017-10-03 14:49:14 +01002649 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002650 instruction,
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002651 needs_type_check ? LocationSummary::kCallOnSlowPath : LocationSummary::kNoCall);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002652 locations->SetInAt(0, Location::RequiresRegister());
2653 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002654 if (IsConstantZeroBitPattern(instruction->InputAt(2))) {
2655 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002656 } else if (DataType::IsFloatingPointType(value_type)) {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002657 locations->SetInAt(2, Location::RequiresFpuRegister());
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002658 } else {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002659 locations->SetInAt(2, Location::RequiresRegister());
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002660 }
2661}
2662
2663void InstructionCodeGeneratorARM64::VisitArraySet(HArraySet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002664 DataType::Type value_type = instruction->GetComponentType();
Alexandre Rames97833a02015-04-16 15:07:12 +01002665 LocationSummary* locations = instruction->GetLocations();
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002666 bool needs_type_check = instruction->NeedsTypeCheck();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002667 bool needs_write_barrier =
2668 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
Alexandre Rames97833a02015-04-16 15:07:12 +01002669
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002670 Register array = InputRegisterAt(instruction, 0);
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002671 CPURegister value = InputCPURegisterOrZeroRegAt(instruction, 2);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002672 CPURegister source = value;
2673 Location index = locations->InAt(1);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002674 size_t offset = mirror::Array::DataOffset(DataType::Size(value_type)).Uint32Value();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002675 MemOperand destination = HeapOperand(array);
2676 MacroAssembler* masm = GetVIXLAssembler();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002677
2678 if (!needs_write_barrier) {
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002679 DCHECK(!needs_type_check);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002680 if (index.IsConstant()) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002681 offset += Int64FromLocation(index) << DataType::SizeShift(value_type);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002682 destination = HeapOperand(array, offset);
2683 } else {
2684 UseScratchRegisterScope temps(masm);
2685 Register temp = temps.AcquireSameSizeAs(array);
Artem Serov328429f2016-07-06 16:23:04 +01002686 if (instruction->GetArray()->IsIntermediateAddress()) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002687 // We do not need to compute the intermediate address from the array: the
2688 // input instruction has done it already. See the comment in
Artem Serov328429f2016-07-06 16:23:04 +01002689 // `TryExtractArrayAccessAddress()`.
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002690 if (kIsDebugBuild) {
Artem Serov0806f582018-10-11 20:14:20 +01002691 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
2692 DCHECK(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64() == offset);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002693 }
2694 temp = array;
2695 } else {
2696 __ Add(temp, array, offset);
2697 }
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002698 destination = HeapOperand(temp,
2699 XRegisterFrom(index),
2700 LSL,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002701 DataType::SizeShift(value_type));
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002702 }
Artem Serov914d7a82017-02-07 14:33:49 +00002703 {
2704 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2705 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2706 codegen_->Store(value_type, value, destination);
2707 codegen_->MaybeRecordImplicitNullCheck(instruction);
2708 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002709 } else {
Artem Serov328429f2016-07-06 16:23:04 +01002710 DCHECK(!instruction->GetArray()->IsIntermediateAddress());
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002711
2712 bool can_value_be_null = instruction->GetValueCanBeNull();
2713 vixl::aarch64::Label do_store;
2714 if (can_value_be_null) {
2715 __ Cbz(Register(value), &do_store);
2716 }
2717
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002718 SlowPathCodeARM64* slow_path = nullptr;
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002719 if (needs_type_check) {
2720 slow_path = new (codegen_->GetScopedAllocator()) ArraySetSlowPathARM64(instruction);
2721 codegen_->AddSlowPath(slow_path);
2722
2723 const uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
2724 const uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
2725 const uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
2726
Alexandre Rames97833a02015-04-16 15:07:12 +01002727 UseScratchRegisterScope temps(masm);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002728 Register temp = temps.AcquireSameSizeAs(array);
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002729 Register temp2 = temps.AcquireSameSizeAs(array);
2730
2731 // Note that when Baker read barriers are enabled, the type
2732 // checks are performed without read barriers. This is fine,
2733 // even in the case where a class object is in the from-space
2734 // after the flip, as a comparison involving such a type would
2735 // not produce a false positive; it may of course produce a
2736 // false negative, in which case we would take the ArraySet
2737 // slow path.
2738
2739 // /* HeapReference<Class> */ temp = array->klass_
2740 {
2741 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2742 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2743 __ Ldr(temp, HeapOperand(array, class_offset));
2744 codegen_->MaybeRecordImplicitNullCheck(instruction);
Alexandre Rames97833a02015-04-16 15:07:12 +01002745 }
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002746 GetAssembler()->MaybeUnpoisonHeapReference(temp);
Alexandre Rames97833a02015-04-16 15:07:12 +01002747
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002748 // /* HeapReference<Class> */ temp = temp->component_type_
2749 __ Ldr(temp, HeapOperand(temp, component_offset));
2750 // /* HeapReference<Class> */ temp2 = value->klass_
2751 __ Ldr(temp2, HeapOperand(Register(value), class_offset));
2752 // If heap poisoning is enabled, no need to unpoison `temp`
2753 // nor `temp2`, as we are comparing two poisoned references.
2754 __ Cmp(temp, temp2);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002755
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002756 if (instruction->StaticTypeOfArrayIsObjectArray()) {
2757 vixl::aarch64::Label do_put;
2758 __ B(eq, &do_put);
2759 // If heap poisoning is enabled, the `temp` reference has
2760 // not been unpoisoned yet; unpoison it now.
Roland Levillain9d6e1f82016-09-05 15:57:33 +01002761 GetAssembler()->MaybeUnpoisonHeapReference(temp);
Roland Levillain16d9f942016-08-25 17:27:56 +01002762
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002763 // /* HeapReference<Class> */ temp = temp->super_class_
2764 __ Ldr(temp, HeapOperand(temp, super_offset));
2765 // If heap poisoning is enabled, no need to unpoison
2766 // `temp`, as we are comparing against null below.
2767 __ Cbnz(temp, slow_path->GetEntryLabel());
2768 __ Bind(&do_put);
Vladimir Markod1ef8732017-04-18 13:55:13 +01002769 } else {
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002770 __ B(ne, slow_path->GetEntryLabel());
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002771 }
2772 }
2773
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002774 codegen_->MarkGCCard(array, value.W(), /* value_can_be_null= */ false);
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002775
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002776 if (can_value_be_null) {
2777 DCHECK(do_store.IsLinked());
2778 __ Bind(&do_store);
2779 }
2780
2781 UseScratchRegisterScope temps(masm);
2782 if (kPoisonHeapReferences) {
2783 Register temp_source = temps.AcquireSameSizeAs(array);
2784 DCHECK(value.IsW());
2785 __ Mov(temp_source, value.W());
2786 GetAssembler()->PoisonHeapReference(temp_source);
2787 source = temp_source;
2788 }
2789
2790 if (index.IsConstant()) {
2791 offset += Int64FromLocation(index) << DataType::SizeShift(value_type);
2792 destination = HeapOperand(array, offset);
2793 } else {
2794 Register temp_base = temps.AcquireSameSizeAs(array);
2795 __ Add(temp_base, array, offset);
2796 destination = HeapOperand(temp_base,
2797 XRegisterFrom(index),
2798 LSL,
2799 DataType::SizeShift(value_type));
2800 }
2801
2802 {
2803 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2804 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2805 __ Str(source, destination);
2806
2807 if (can_value_be_null || !needs_type_check) {
2808 codegen_->MaybeRecordImplicitNullCheck(instruction);
2809 }
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002810 }
2811
2812 if (slow_path != nullptr) {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002813 __ Bind(slow_path->GetExitLabel());
Alexandre Rames97833a02015-04-16 15:07:12 +01002814 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002815 }
2816}
2817
Alexandre Rames67555f72014-11-18 10:55:16 +00002818void LocationsBuilderARM64::VisitBoundsCheck(HBoundsCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01002819 RegisterSet caller_saves = RegisterSet::Empty();
2820 InvokeRuntimeCallingConvention calling_convention;
2821 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
2822 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(1).GetCode()));
2823 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction, caller_saves);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002824
2825 // If both index and length are constant, we can check the bounds statically and
2826 // generate code accordingly. We want to make sure we generate constant locations
2827 // in that case, regardless of whether they are encodable in the comparison or not.
2828 HInstruction* index = instruction->InputAt(0);
2829 HInstruction* length = instruction->InputAt(1);
2830 bool both_const = index->IsConstant() && length->IsConstant();
2831 locations->SetInAt(0, both_const
2832 ? Location::ConstantLocation(index->AsConstant())
2833 : ARM64EncodableConstantOrRegister(index, instruction));
2834 locations->SetInAt(1, both_const
2835 ? Location::ConstantLocation(length->AsConstant())
2836 : ARM64EncodableConstantOrRegister(length, instruction));
Alexandre Rames67555f72014-11-18 10:55:16 +00002837}
2838
2839void InstructionCodeGeneratorARM64::VisitBoundsCheck(HBoundsCheck* instruction) {
Georgia Kouvelibe530852019-01-17 10:46:41 +00002840 LocationSummary* locations = instruction->GetLocations();
2841 Location index_loc = locations->InAt(0);
2842 Location length_loc = locations->InAt(1);
2843
2844 int cmp_first_input = 0;
2845 int cmp_second_input = 1;
2846 Condition cond = hs;
2847
2848 if (index_loc.IsConstant()) {
2849 int64_t index = Int64FromLocation(index_loc);
2850 if (length_loc.IsConstant()) {
2851 int64_t length = Int64FromLocation(length_loc);
2852 if (index < 0 || index >= length) {
2853 BoundsCheckSlowPathARM64* slow_path =
2854 new (codegen_->GetScopedAllocator()) BoundsCheckSlowPathARM64(instruction);
2855 codegen_->AddSlowPath(slow_path);
2856 __ B(slow_path->GetEntryLabel());
2857 } else {
2858 // BCE will remove the bounds check if we are guaranteed to pass.
2859 // However, some optimization after BCE may have generated this, and we should not
2860 // generate a bounds check if it is a valid range.
2861 }
2862 return;
2863 }
2864 // Only the index is constant: change the order of the operands and commute the condition
2865 // so we can use an immediate constant for the index (only the second input to a cmp
2866 // instruction can be an immediate).
2867 cmp_first_input = 1;
2868 cmp_second_input = 0;
2869 cond = ls;
2870 }
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002871 BoundsCheckSlowPathARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01002872 new (codegen_->GetScopedAllocator()) BoundsCheckSlowPathARM64(instruction);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002873 __ Cmp(InputRegisterAt(instruction, cmp_first_input),
2874 InputOperandAt(instruction, cmp_second_input));
Alexandre Rames67555f72014-11-18 10:55:16 +00002875 codegen_->AddSlowPath(slow_path);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002876 __ B(slow_path->GetEntryLabel(), cond);
Alexandre Rames67555f72014-11-18 10:55:16 +00002877}
2878
Alexandre Rames67555f72014-11-18 10:55:16 +00002879void LocationsBuilderARM64::VisitClinitCheck(HClinitCheck* check) {
2880 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002881 new (GetGraph()->GetAllocator()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
Alexandre Rames67555f72014-11-18 10:55:16 +00002882 locations->SetInAt(0, Location::RequiresRegister());
2883 if (check->HasUses()) {
2884 locations->SetOut(Location::SameAsFirstInput());
2885 }
Vladimir Marko3232dbb2018-07-25 15:42:46 +01002886 // Rely on the type initialization to save everything we need.
2887 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Alexandre Rames67555f72014-11-18 10:55:16 +00002888}
2889
2890void InstructionCodeGeneratorARM64::VisitClinitCheck(HClinitCheck* check) {
2891 // We assume the class is not null.
Vladimir Markoa9f303c2018-07-20 16:43:56 +01002892 SlowPathCodeARM64* slow_path =
2893 new (codegen_->GetScopedAllocator()) LoadClassSlowPathARM64(check->GetLoadClass(), check);
Alexandre Rames67555f72014-11-18 10:55:16 +00002894 codegen_->AddSlowPath(slow_path);
2895 GenerateClassInitializationCheck(slow_path, InputRegisterAt(check, 0));
2896}
2897
Roland Levillain1a653882016-03-18 18:05:57 +00002898static bool IsFloatingPointZeroConstant(HInstruction* inst) {
2899 return (inst->IsFloatConstant() && (inst->AsFloatConstant()->IsArithmeticZero()))
2900 || (inst->IsDoubleConstant() && (inst->AsDoubleConstant()->IsArithmeticZero()));
2901}
2902
2903void InstructionCodeGeneratorARM64::GenerateFcmp(HInstruction* instruction) {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01002904 VRegister lhs_reg = InputFPRegisterAt(instruction, 0);
Roland Levillain1a653882016-03-18 18:05:57 +00002905 Location rhs_loc = instruction->GetLocations()->InAt(1);
2906 if (rhs_loc.IsConstant()) {
2907 // 0.0 is the only immediate that can be encoded directly in
2908 // an FCMP instruction.
2909 //
2910 // Both the JLS (section 15.20.1) and the JVMS (section 6.5)
2911 // specify that in a floating-point comparison, positive zero
2912 // and negative zero are considered equal, so we can use the
2913 // literal 0.0 for both cases here.
2914 //
2915 // Note however that some methods (Float.equal, Float.compare,
2916 // Float.compareTo, Double.equal, Double.compare,
2917 // Double.compareTo, Math.max, Math.min, StrictMath.max,
2918 // StrictMath.min) consider 0.0 to be (strictly) greater than
2919 // -0.0. So if we ever translate calls to these methods into a
2920 // HCompare instruction, we must handle the -0.0 case with
2921 // care here.
2922 DCHECK(IsFloatingPointZeroConstant(rhs_loc.GetConstant()));
2923 __ Fcmp(lhs_reg, 0.0);
2924 } else {
2925 __ Fcmp(lhs_reg, InputFPRegisterAt(instruction, 1));
2926 }
Roland Levillain7f63c522015-07-13 15:54:55 +00002927}
2928
Serban Constantinescu02164b32014-11-13 14:05:07 +00002929void LocationsBuilderARM64::VisitCompare(HCompare* compare) {
Alexandre Rames5319def2014-10-23 10:03:10 +01002930 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002931 new (GetGraph()->GetAllocator()) LocationSummary(compare, LocationSummary::kNoCall);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002932 DataType::Type in_type = compare->InputAt(0)->GetType();
Alexandre Rames5319def2014-10-23 10:03:10 +01002933 switch (in_type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002934 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002935 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002936 case DataType::Type::kInt8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002937 case DataType::Type::kUint16:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002938 case DataType::Type::kInt16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002939 case DataType::Type::kInt32:
2940 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002941 locations->SetInAt(0, Location::RequiresRegister());
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00002942 locations->SetInAt(1, ARM64EncodableConstantOrRegister(compare->InputAt(1), compare));
Serban Constantinescu02164b32014-11-13 14:05:07 +00002943 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2944 break;
2945 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002946 case DataType::Type::kFloat32:
2947 case DataType::Type::kFloat64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002948 locations->SetInAt(0, Location::RequiresFpuRegister());
Roland Levillain7f63c522015-07-13 15:54:55 +00002949 locations->SetInAt(1,
2950 IsFloatingPointZeroConstant(compare->InputAt(1))
2951 ? Location::ConstantLocation(compare->InputAt(1)->AsConstant())
2952 : Location::RequiresFpuRegister());
Serban Constantinescu02164b32014-11-13 14:05:07 +00002953 locations->SetOut(Location::RequiresRegister());
2954 break;
2955 }
2956 default:
2957 LOG(FATAL) << "Unexpected type for compare operation " << in_type;
2958 }
2959}
2960
2961void InstructionCodeGeneratorARM64::VisitCompare(HCompare* compare) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002962 DataType::Type in_type = compare->InputAt(0)->GetType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002963
2964 // 0 if: left == right
2965 // 1 if: left > right
2966 // -1 if: left < right
2967 switch (in_type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002968 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002969 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002970 case DataType::Type::kInt8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002971 case DataType::Type::kUint16:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002972 case DataType::Type::kInt16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002973 case DataType::Type::kInt32:
2974 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002975 Register result = OutputRegister(compare);
2976 Register left = InputRegisterAt(compare, 0);
2977 Operand right = InputOperandAt(compare, 1);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002978 __ Cmp(left, right);
Aart Bika19616e2016-02-01 18:57:58 -08002979 __ Cset(result, ne); // result == +1 if NE or 0 otherwise
2980 __ Cneg(result, result, lt); // result == -1 if LT or unchanged otherwise
Serban Constantinescu02164b32014-11-13 14:05:07 +00002981 break;
2982 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002983 case DataType::Type::kFloat32:
2984 case DataType::Type::kFloat64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002985 Register result = OutputRegister(compare);
Roland Levillain1a653882016-03-18 18:05:57 +00002986 GenerateFcmp(compare);
Vladimir Markod6e069b2016-01-18 11:11:01 +00002987 __ Cset(result, ne);
2988 __ Cneg(result, result, ARM64FPCondition(kCondLT, compare->IsGtBias()));
Alexandre Rames5319def2014-10-23 10:03:10 +01002989 break;
2990 }
2991 default:
2992 LOG(FATAL) << "Unimplemented compare type " << in_type;
2993 }
2994}
2995
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002996void LocationsBuilderARM64::HandleCondition(HCondition* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01002997 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Roland Levillain7f63c522015-07-13 15:54:55 +00002998
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002999 if (DataType::IsFloatingPointType(instruction->InputAt(0)->GetType())) {
Roland Levillain7f63c522015-07-13 15:54:55 +00003000 locations->SetInAt(0, Location::RequiresFpuRegister());
3001 locations->SetInAt(1,
3002 IsFloatingPointZeroConstant(instruction->InputAt(1))
3003 ? Location::ConstantLocation(instruction->InputAt(1)->AsConstant())
3004 : Location::RequiresFpuRegister());
3005 } else {
3006 // Integer cases.
3007 locations->SetInAt(0, Location::RequiresRegister());
3008 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instruction->InputAt(1), instruction));
3009 }
3010
David Brazdilb3e773e2016-01-26 11:28:37 +00003011 if (!instruction->IsEmittedAtUseSite()) {
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00003012 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01003013 }
3014}
3015
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00003016void InstructionCodeGeneratorARM64::HandleCondition(HCondition* instruction) {
David Brazdilb3e773e2016-01-26 11:28:37 +00003017 if (instruction->IsEmittedAtUseSite()) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003018 return;
3019 }
3020
3021 LocationSummary* locations = instruction->GetLocations();
Alexandre Rames5319def2014-10-23 10:03:10 +01003022 Register res = RegisterFrom(locations->Out(), instruction->GetType());
Roland Levillain7f63c522015-07-13 15:54:55 +00003023 IfCondition if_cond = instruction->GetCondition();
Alexandre Rames5319def2014-10-23 10:03:10 +01003024
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003025 if (DataType::IsFloatingPointType(instruction->InputAt(0)->GetType())) {
Roland Levillain1a653882016-03-18 18:05:57 +00003026 GenerateFcmp(instruction);
Vladimir Markod6e069b2016-01-18 11:11:01 +00003027 __ Cset(res, ARM64FPCondition(if_cond, instruction->IsGtBias()));
Roland Levillain7f63c522015-07-13 15:54:55 +00003028 } else {
3029 // Integer cases.
3030 Register lhs = InputRegisterAt(instruction, 0);
3031 Operand rhs = InputOperandAt(instruction, 1);
3032 __ Cmp(lhs, rhs);
Vladimir Markod6e069b2016-01-18 11:11:01 +00003033 __ Cset(res, ARM64Condition(if_cond));
Roland Levillain7f63c522015-07-13 15:54:55 +00003034 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003035}
3036
3037#define FOR_EACH_CONDITION_INSTRUCTION(M) \
3038 M(Equal) \
3039 M(NotEqual) \
3040 M(LessThan) \
3041 M(LessThanOrEqual) \
3042 M(GreaterThan) \
Aart Bike9f37602015-10-09 11:15:55 -07003043 M(GreaterThanOrEqual) \
3044 M(Below) \
3045 M(BelowOrEqual) \
3046 M(Above) \
3047 M(AboveOrEqual)
Alexandre Rames5319def2014-10-23 10:03:10 +01003048#define DEFINE_CONDITION_VISITORS(Name) \
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00003049void LocationsBuilderARM64::Visit##Name(H##Name* comp) { HandleCondition(comp); } \
3050void InstructionCodeGeneratorARM64::Visit##Name(H##Name* comp) { HandleCondition(comp); }
Alexandre Rames5319def2014-10-23 10:03:10 +01003051FOR_EACH_CONDITION_INSTRUCTION(DEFINE_CONDITION_VISITORS)
Alexandre Rames67555f72014-11-18 10:55:16 +00003052#undef DEFINE_CONDITION_VISITORS
Alexandre Rames5319def2014-10-23 10:03:10 +01003053#undef FOR_EACH_CONDITION_INSTRUCTION
3054
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003055void InstructionCodeGeneratorARM64::GenerateIntDivForPower2Denom(HDiv* instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01003056 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Nicolas Geoffray68f62892016-01-04 08:39:49 +00003057 uint64_t abs_imm = static_cast<uint64_t>(AbsOrMin(imm));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003058 DCHECK(IsPowerOfTwo(abs_imm)) << abs_imm;
3059
3060 Register out = OutputRegister(instruction);
3061 Register dividend = InputRegisterAt(instruction, 0);
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01003062
3063 if (abs_imm == 2) {
3064 int bits = DataType::Size(instruction->GetResultType()) * kBitsPerByte;
3065 __ Add(out, dividend, Operand(dividend, LSR, bits - 1));
3066 } else {
3067 UseScratchRegisterScope temps(GetVIXLAssembler());
3068 Register temp = temps.AcquireSameSizeAs(out);
3069 __ Add(temp, dividend, abs_imm - 1);
3070 __ Cmp(dividend, 0);
3071 __ Csel(out, temp, dividend, lt);
3072 }
3073
Zheng Xuc6667102015-05-15 16:08:45 +08003074 int ctz_imm = CTZ(abs_imm);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003075 if (imm > 0) {
3076 __ Asr(out, out, ctz_imm);
Zheng Xuc6667102015-05-15 16:08:45 +08003077 } else {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003078 __ Neg(out, Operand(out, ASR, ctz_imm));
Zheng Xuc6667102015-05-15 16:08:45 +08003079 }
3080}
3081
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003082// Return true if the magic number was modified by subtracting 2^32. So dividend needs to be added.
3083static inline bool NeedToAddDividend(int64_t magic_number, int64_t divisor) {
3084 return divisor > 0 && magic_number < 0;
3085}
3086
3087// Return true if the magic number was modified by adding 2^32. So dividend needs to be subtracted.
3088static inline bool NeedToSubDividend(int64_t magic_number, int64_t divisor) {
3089 return divisor < 0 && magic_number > 0;
3090}
3091
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003092// Generate code which increments the value in register 'in' by 1 if the value is negative.
3093// It is done with 'add out, in, in, lsr #31 or #63'.
3094// If the value is a result of an operation setting the N flag, CINC MI can be used
3095// instead of ADD. 'use_cond_inc' controls this.
3096void InstructionCodeGeneratorARM64::GenerateIncrementNegativeByOne(
3097 Register out,
3098 Register in,
3099 bool use_cond_inc) {
3100 if (use_cond_inc) {
3101 __ Cinc(out, in, mi);
3102 } else {
3103 __ Add(out, in, Operand(in, LSR, in.GetSizeInBits() - 1));
3104 }
Evgeny Astigeevich968db3c2020-05-07 12:44:10 +01003105}
3106
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003107// Helper to generate code producing the result of HRem with a constant divisor.
3108void InstructionCodeGeneratorARM64::GenerateResultRemWithAnyConstant(
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003109 Register out,
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003110 Register dividend,
3111 Register quotient,
3112 int64_t divisor,
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003113 UseScratchRegisterScope* temps_scope) {
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003114 Register temp_imm = temps_scope->AcquireSameSizeAs(out);
3115 __ Mov(temp_imm, divisor);
3116 __ Msub(out, quotient, temp_imm, dividend);
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003117}
3118
3119void InstructionCodeGeneratorARM64::GenerateInt64DivRemWithAnyConstant(
3120 HBinaryOperation* instruction) {
Zheng Xuc6667102015-05-15 16:08:45 +08003121 DCHECK(instruction->IsDiv() || instruction->IsRem());
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003122 DCHECK(instruction->GetResultType() == DataType::Type::kInt64);
Zheng Xuc6667102015-05-15 16:08:45 +08003123
3124 LocationSummary* locations = instruction->GetLocations();
3125 Location second = locations->InAt(1);
3126 DCHECK(second.IsConstant());
3127
3128 Register out = OutputRegister(instruction);
3129 Register dividend = InputRegisterAt(instruction, 0);
3130 int64_t imm = Int64FromConstant(second.GetConstant());
3131
Zheng Xuc6667102015-05-15 16:08:45 +08003132 int64_t magic;
3133 int shift;
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003134 CalculateMagicAndShiftForDivRem(imm, /* is_long= */ true, &magic, &shift);
Zheng Xuc6667102015-05-15 16:08:45 +08003135
3136 UseScratchRegisterScope temps(GetVIXLAssembler());
3137 Register temp = temps.AcquireSameSizeAs(out);
3138
3139 // temp = get_high(dividend * magic)
3140 __ Mov(temp, magic);
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003141 __ Smulh(temp, dividend, temp);
3142
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003143 // The multiplication result might need some corrections to be finalized.
3144 // The last correction is to increment by 1, if the result is negative.
3145 // Currently it is done with 'add result, temp_result, temp_result, lsr #31 or #63'.
3146 // Such ADD usually has latency 2, e.g. on Cortex-A55.
3147 // However if one of the corrections is ADD or SUB, the sign can be detected
3148 // with ADDS/SUBS. They set the N flag if the result is negative.
3149 // This allows to use CINC MI which has latency 1.
3150 bool use_cond_inc = false;
3151
3152 // As magic_number can be modified to fit into 32 bits, check whether the correction is needed.
3153 if (NeedToAddDividend(magic, imm)) {
3154 __ Adds(temp, temp, dividend);
3155 use_cond_inc = true;
3156 } else if (NeedToSubDividend(magic, imm)) {
3157 __ Subs(temp, temp, dividend);
3158 use_cond_inc = true;
3159 }
3160
3161 if (shift != 0) {
3162 __ Asr(temp, temp, shift);
3163 }
3164
3165 if (instruction->IsRem()) {
3166 GenerateIncrementNegativeByOne(temp, temp, use_cond_inc);
3167 GenerateResultRemWithAnyConstant(out, dividend, temp, imm, &temps);
3168 } else {
3169 GenerateIncrementNegativeByOne(out, temp, use_cond_inc);
3170 }
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003171}
3172
3173void InstructionCodeGeneratorARM64::GenerateInt32DivRemWithAnyConstant(
3174 HBinaryOperation* instruction) {
3175 DCHECK(instruction->IsDiv() || instruction->IsRem());
3176 DCHECK(instruction->GetResultType() == DataType::Type::kInt32);
3177
3178 LocationSummary* locations = instruction->GetLocations();
3179 Location second = locations->InAt(1);
3180 DCHECK(second.IsConstant());
3181
3182 Register out = OutputRegister(instruction);
3183 Register dividend = InputRegisterAt(instruction, 0);
3184 int64_t imm = Int64FromConstant(second.GetConstant());
3185
3186 int64_t magic;
3187 int shift;
3188 CalculateMagicAndShiftForDivRem(imm, /* is_long= */ false, &magic, &shift);
3189 UseScratchRegisterScope temps(GetVIXLAssembler());
3190 Register temp = temps.AcquireSameSizeAs(out);
3191
3192 // temp = get_high(dividend * magic)
3193 __ Mov(temp, magic);
3194 __ Smull(temp.X(), dividend, temp);
Evgeny Astigeevich968db3c2020-05-07 12:44:10 +01003195
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003196 // The multiplication result might need some corrections to be finalized.
3197 // The last correction is to increment by 1, if the result is negative.
3198 // Currently it is done with 'add result, temp_result, temp_result, lsr #31 or #63'.
3199 // Such ADD usually has latency 2, e.g. on Cortex-A55.
3200 // However if one of the corrections is ADD or SUB, the sign can be detected
3201 // with ADDS/SUBS. They set the N flag if the result is negative.
3202 // This allows to use CINC MI which has latency 1.
3203 bool use_cond_inc = false;
3204
3205 // ADD/SUB correction is performed in the high 32 bits
3206 // as high 32 bits are ignored because type are kInt32.
3207 if (NeedToAddDividend(magic, imm)) {
3208 __ Adds(temp.X(), temp.X(), Operand(dividend.X(), LSL, 32));
3209 use_cond_inc = true;
3210 } else if (NeedToSubDividend(magic, imm)) {
3211 __ Subs(temp.X(), temp.X(), Operand(dividend.X(), LSL, 32));
3212 use_cond_inc = true;
Evgeny Astigeevich968db3c2020-05-07 12:44:10 +01003213 }
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003214
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +01003215 // Extract the result from the high 32 bits and apply the final right shift.
3216 DCHECK_LT(shift, 32);
3217 __ Asr(temp.X(), temp.X(), 32 + shift);
3218
3219 if (instruction->IsRem()) {
3220 GenerateIncrementNegativeByOne(temp, temp, use_cond_inc);
3221 GenerateResultRemWithAnyConstant(out, dividend, temp, imm, &temps);
3222 } else {
3223 GenerateIncrementNegativeByOne(out, temp, use_cond_inc);
3224 }
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003225}
3226
3227void InstructionCodeGeneratorARM64::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
3228 DCHECK(instruction->IsDiv() || instruction->IsRem());
3229 if (instruction->GetResultType() == DataType::Type::kInt64) {
3230 GenerateInt64DivRemWithAnyConstant(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003231 } else {
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +01003232 GenerateInt32DivRemWithAnyConstant(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003233 }
3234}
3235
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003236void InstructionCodeGeneratorARM64::GenerateIntDivForConstDenom(HDiv *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01003237 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Zheng Xuc6667102015-05-15 16:08:45 +08003238
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003239 if (imm == 0) {
3240 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
3241 return;
3242 }
Zheng Xuc6667102015-05-15 16:08:45 +08003243
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003244 if (IsPowerOfTwo(AbsOrMin(imm))) {
3245 GenerateIntDivForPower2Denom(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003246 } else {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003247 // Cases imm == -1 or imm == 1 are handled by InstructionSimplifier.
3248 DCHECK(imm < -2 || imm > 2) << imm;
3249 GenerateDivRemWithAnyConstant(instruction);
3250 }
3251}
3252
3253void InstructionCodeGeneratorARM64::GenerateIntDiv(HDiv *instruction) {
3254 DCHECK(DataType::IsIntOrLongType(instruction->GetResultType()))
3255 << instruction->GetResultType();
3256
3257 if (instruction->GetLocations()->InAt(1).IsConstant()) {
3258 GenerateIntDivForConstDenom(instruction);
3259 } else {
3260 Register out = OutputRegister(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003261 Register dividend = InputRegisterAt(instruction, 0);
3262 Register divisor = InputRegisterAt(instruction, 1);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003263 __ Sdiv(out, dividend, divisor);
Zheng Xuc6667102015-05-15 16:08:45 +08003264 }
3265}
3266
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003267void LocationsBuilderARM64::VisitDiv(HDiv* div) {
3268 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003269 new (GetGraph()->GetAllocator()) LocationSummary(div, LocationSummary::kNoCall);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003270 switch (div->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003271 case DataType::Type::kInt32:
3272 case DataType::Type::kInt64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003273 locations->SetInAt(0, Location::RequiresRegister());
Zheng Xuc6667102015-05-15 16:08:45 +08003274 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003275 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3276 break;
3277
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003278 case DataType::Type::kFloat32:
3279 case DataType::Type::kFloat64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003280 locations->SetInAt(0, Location::RequiresFpuRegister());
3281 locations->SetInAt(1, Location::RequiresFpuRegister());
3282 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3283 break;
3284
3285 default:
3286 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
3287 }
3288}
3289
3290void InstructionCodeGeneratorARM64::VisitDiv(HDiv* div) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003291 DataType::Type type = div->GetResultType();
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003292 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003293 case DataType::Type::kInt32:
3294 case DataType::Type::kInt64:
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003295 GenerateIntDiv(div);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003296 break;
3297
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003298 case DataType::Type::kFloat32:
3299 case DataType::Type::kFloat64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003300 __ Fdiv(OutputFPRegister(div), InputFPRegisterAt(div, 0), InputFPRegisterAt(div, 1));
3301 break;
3302
3303 default:
3304 LOG(FATAL) << "Unexpected div type " << type;
3305 }
3306}
3307
Alexandre Rames67555f72014-11-18 10:55:16 +00003308void LocationsBuilderARM64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01003309 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction);
Alexandre Rames67555f72014-11-18 10:55:16 +00003310 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
Alexandre Rames67555f72014-11-18 10:55:16 +00003311}
3312
3313void InstructionCodeGeneratorARM64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
3314 SlowPathCodeARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01003315 new (codegen_->GetScopedAllocator()) DivZeroCheckSlowPathARM64(instruction);
Alexandre Rames67555f72014-11-18 10:55:16 +00003316 codegen_->AddSlowPath(slow_path);
3317 Location value = instruction->GetLocations()->InAt(0);
3318
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003319 DataType::Type type = instruction->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +00003320
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003321 if (!DataType::IsIntegralType(type)) {
Nicolas Geoffraye5671612016-03-16 11:03:54 +00003322 LOG(FATAL) << "Unexpected type " << type << " for DivZeroCheck.";
Elliott Hughesc1896c92018-11-29 11:33:18 -08003323 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00003324 }
3325
Alexandre Rames67555f72014-11-18 10:55:16 +00003326 if (value.IsConstant()) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01003327 int64_t divisor = Int64FromLocation(value);
Alexandre Rames67555f72014-11-18 10:55:16 +00003328 if (divisor == 0) {
3329 __ B(slow_path->GetEntryLabel());
3330 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00003331 // A division by a non-null constant is valid. We don't need to perform
3332 // any check, so simply fall through.
Alexandre Rames67555f72014-11-18 10:55:16 +00003333 }
3334 } else {
3335 __ Cbz(InputRegisterAt(instruction, 0), slow_path->GetEntryLabel());
3336 }
3337}
3338
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003339void LocationsBuilderARM64::VisitDoubleConstant(HDoubleConstant* constant) {
3340 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003341 new (GetGraph()->GetAllocator()) LocationSummary(constant, LocationSummary::kNoCall);
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003342 locations->SetOut(Location::ConstantLocation(constant));
3343}
3344
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003345void InstructionCodeGeneratorARM64::VisitDoubleConstant(
3346 HDoubleConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003347 // Will be generated at use site.
3348}
3349
Alexandre Rames5319def2014-10-23 10:03:10 +01003350void LocationsBuilderARM64::VisitExit(HExit* exit) {
3351 exit->SetLocations(nullptr);
3352}
3353
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003354void InstructionCodeGeneratorARM64::VisitExit(HExit* exit ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003355}
3356
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003357void LocationsBuilderARM64::VisitFloatConstant(HFloatConstant* constant) {
3358 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003359 new (GetGraph()->GetAllocator()) LocationSummary(constant, LocationSummary::kNoCall);
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003360 locations->SetOut(Location::ConstantLocation(constant));
3361}
3362
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003363void InstructionCodeGeneratorARM64::VisitFloatConstant(HFloatConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003364 // Will be generated at use site.
3365}
3366
David Brazdilfc6a86a2015-06-26 10:33:45 +00003367void InstructionCodeGeneratorARM64::HandleGoto(HInstruction* got, HBasicBlock* successor) {
Aart Bika8b8e9b2018-01-09 11:01:02 -08003368 if (successor->IsExitBlock()) {
3369 DCHECK(got->GetPrevious()->AlwaysThrows());
3370 return; // no code needed
3371 }
3372
Serban Constantinescu02164b32014-11-13 14:05:07 +00003373 HBasicBlock* block = got->GetBlock();
3374 HInstruction* previous = got->GetPrevious();
3375 HLoopInformation* info = block->GetLoopInformation();
3376
David Brazdil46e2a392015-03-16 17:31:52 +00003377 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +00003378 codegen_->MaybeIncrementHotness(/* is_frame_entry= */ false);
Serban Constantinescu02164b32014-11-13 14:05:07 +00003379 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
3380 return;
3381 }
3382 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
3383 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
Andreas Gampe3db70682018-12-26 15:12:03 -08003384 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Serban Constantinescu02164b32014-11-13 14:05:07 +00003385 }
3386 if (!codegen_->GoesToNextBlock(block, successor)) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003387 __ B(codegen_->GetLabelOf(successor));
3388 }
3389}
3390
David Brazdilfc6a86a2015-06-26 10:33:45 +00003391void LocationsBuilderARM64::VisitGoto(HGoto* got) {
3392 got->SetLocations(nullptr);
3393}
3394
3395void InstructionCodeGeneratorARM64::VisitGoto(HGoto* got) {
3396 HandleGoto(got, got->GetSuccessor());
3397}
3398
3399void LocationsBuilderARM64::VisitTryBoundary(HTryBoundary* try_boundary) {
3400 try_boundary->SetLocations(nullptr);
3401}
3402
3403void InstructionCodeGeneratorARM64::VisitTryBoundary(HTryBoundary* try_boundary) {
3404 HBasicBlock* successor = try_boundary->GetNormalFlowSuccessor();
3405 if (!successor->IsExitBlock()) {
3406 HandleGoto(try_boundary, successor);
3407 }
3408}
3409
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003410void InstructionCodeGeneratorARM64::GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +00003411 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +01003412 vixl::aarch64::Label* true_target,
3413 vixl::aarch64::Label* false_target) {
David Brazdil0debae72015-11-12 18:37:00 +00003414 HInstruction* cond = instruction->InputAt(condition_input_index);
Alexandre Rames5319def2014-10-23 10:03:10 +01003415
David Brazdil0debae72015-11-12 18:37:00 +00003416 if (true_target == nullptr && false_target == nullptr) {
3417 // Nothing to do. The code always falls through.
3418 return;
3419 } else if (cond->IsIntConstant()) {
Roland Levillain1a653882016-03-18 18:05:57 +00003420 // Constant condition, statically compared against "true" (integer value 1).
3421 if (cond->AsIntConstant()->IsTrue()) {
David Brazdil0debae72015-11-12 18:37:00 +00003422 if (true_target != nullptr) {
3423 __ B(true_target);
Serban Constantinescu02164b32014-11-13 14:05:07 +00003424 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00003425 } else {
Roland Levillain1a653882016-03-18 18:05:57 +00003426 DCHECK(cond->AsIntConstant()->IsFalse()) << cond->AsIntConstant()->GetValue();
David Brazdil0debae72015-11-12 18:37:00 +00003427 if (false_target != nullptr) {
3428 __ B(false_target);
3429 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00003430 }
David Brazdil0debae72015-11-12 18:37:00 +00003431 return;
3432 }
3433
3434 // The following code generates these patterns:
3435 // (1) true_target == nullptr && false_target != nullptr
3436 // - opposite condition true => branch to false_target
3437 // (2) true_target != nullptr && false_target == nullptr
3438 // - condition true => branch to true_target
3439 // (3) true_target != nullptr && false_target != nullptr
3440 // - condition true => branch to true_target
3441 // - branch to false_target
3442 if (IsBooleanValueOrMaterializedCondition(cond)) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003443 // The condition instruction has been materialized, compare the output to 0.
David Brazdil0debae72015-11-12 18:37:00 +00003444 Location cond_val = instruction->GetLocations()->InAt(condition_input_index);
Alexandre Rames5319def2014-10-23 10:03:10 +01003445 DCHECK(cond_val.IsRegister());
David Brazdil0debae72015-11-12 18:37:00 +00003446 if (true_target == nullptr) {
3447 __ Cbz(InputRegisterAt(instruction, condition_input_index), false_target);
3448 } else {
3449 __ Cbnz(InputRegisterAt(instruction, condition_input_index), true_target);
3450 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003451 } else {
3452 // The condition instruction has not been materialized, use its inputs as
3453 // the comparison and its condition as the branch condition.
David Brazdil0debae72015-11-12 18:37:00 +00003454 HCondition* condition = cond->AsCondition();
Roland Levillain7f63c522015-07-13 15:54:55 +00003455
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003456 DataType::Type type = condition->InputAt(0)->GetType();
3457 if (DataType::IsFloatingPointType(type)) {
Roland Levillain1a653882016-03-18 18:05:57 +00003458 GenerateFcmp(condition);
David Brazdil0debae72015-11-12 18:37:00 +00003459 if (true_target == nullptr) {
Vladimir Markod6e069b2016-01-18 11:11:01 +00003460 IfCondition opposite_condition = condition->GetOppositeCondition();
3461 __ B(ARM64FPCondition(opposite_condition, condition->IsGtBias()), false_target);
David Brazdil0debae72015-11-12 18:37:00 +00003462 } else {
Vladimir Markod6e069b2016-01-18 11:11:01 +00003463 __ B(ARM64FPCondition(condition->GetCondition(), condition->IsGtBias()), true_target);
David Brazdil0debae72015-11-12 18:37:00 +00003464 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003465 } else {
Roland Levillain7f63c522015-07-13 15:54:55 +00003466 // Integer cases.
3467 Register lhs = InputRegisterAt(condition, 0);
3468 Operand rhs = InputOperandAt(condition, 1);
David Brazdil0debae72015-11-12 18:37:00 +00003469
3470 Condition arm64_cond;
Scott Wakeling97c72b72016-06-24 16:19:36 +01003471 vixl::aarch64::Label* non_fallthrough_target;
David Brazdil0debae72015-11-12 18:37:00 +00003472 if (true_target == nullptr) {
3473 arm64_cond = ARM64Condition(condition->GetOppositeCondition());
3474 non_fallthrough_target = false_target;
3475 } else {
3476 arm64_cond = ARM64Condition(condition->GetCondition());
3477 non_fallthrough_target = true_target;
3478 }
3479
Aart Bik086d27e2016-01-20 17:02:00 -08003480 if ((arm64_cond == eq || arm64_cond == ne || arm64_cond == lt || arm64_cond == ge) &&
Scott Wakeling97c72b72016-06-24 16:19:36 +01003481 rhs.IsImmediate() && (rhs.GetImmediate() == 0)) {
Roland Levillain7f63c522015-07-13 15:54:55 +00003482 switch (arm64_cond) {
3483 case eq:
David Brazdil0debae72015-11-12 18:37:00 +00003484 __ Cbz(lhs, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003485 break;
3486 case ne:
David Brazdil0debae72015-11-12 18:37:00 +00003487 __ Cbnz(lhs, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003488 break;
3489 case lt:
3490 // Test the sign bit and branch accordingly.
David Brazdil0debae72015-11-12 18:37:00 +00003491 __ Tbnz(lhs, (lhs.IsX() ? kXRegSize : kWRegSize) - 1, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003492 break;
3493 case ge:
3494 // Test the sign bit and branch accordingly.
David Brazdil0debae72015-11-12 18:37:00 +00003495 __ Tbz(lhs, (lhs.IsX() ? kXRegSize : kWRegSize) - 1, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003496 break;
3497 default:
3498 // Without the `static_cast` the compiler throws an error for
3499 // `-Werror=sign-promo`.
3500 LOG(FATAL) << "Unexpected condition: " << static_cast<int>(arm64_cond);
3501 }
3502 } else {
3503 __ Cmp(lhs, rhs);
David Brazdil0debae72015-11-12 18:37:00 +00003504 __ B(arm64_cond, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003505 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003506 }
3507 }
David Brazdil0debae72015-11-12 18:37:00 +00003508
3509 // If neither branch falls through (case 3), the conditional branch to `true_target`
3510 // was already emitted (case 2) and we need to emit a jump to `false_target`.
3511 if (true_target != nullptr && false_target != nullptr) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003512 __ B(false_target);
3513 }
3514}
3515
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003516void LocationsBuilderARM64::VisitIf(HIf* if_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003517 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(if_instr);
David Brazdil0debae72015-11-12 18:37:00 +00003518 if (IsBooleanValueOrMaterializedCondition(if_instr->InputAt(0))) {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003519 locations->SetInAt(0, Location::RequiresRegister());
3520 }
3521}
3522
3523void InstructionCodeGeneratorARM64::VisitIf(HIf* if_instr) {
David Brazdil0debae72015-11-12 18:37:00 +00003524 HBasicBlock* true_successor = if_instr->IfTrueSuccessor();
3525 HBasicBlock* false_successor = if_instr->IfFalseSuccessor();
Scott Wakeling97c72b72016-06-24 16:19:36 +01003526 vixl::aarch64::Label* true_target = codegen_->GetLabelOf(true_successor);
3527 if (codegen_->GoesToNextBlock(if_instr->GetBlock(), true_successor)) {
3528 true_target = nullptr;
3529 }
3530 vixl::aarch64::Label* false_target = codegen_->GetLabelOf(false_successor);
3531 if (codegen_->GoesToNextBlock(if_instr->GetBlock(), false_successor)) {
3532 false_target = nullptr;
3533 }
Andreas Gampe3db70682018-12-26 15:12:03 -08003534 GenerateTestAndBranch(if_instr, /* condition_input_index= */ 0, true_target, false_target);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003535}
3536
3537void LocationsBuilderARM64::VisitDeoptimize(HDeoptimize* deoptimize) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003538 LocationSummary* locations = new (GetGraph()->GetAllocator())
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003539 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +01003540 InvokeRuntimeCallingConvention calling_convention;
3541 RegisterSet caller_saves = RegisterSet::Empty();
3542 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
3543 locations->SetCustomSlowPathCallerSaves(caller_saves);
David Brazdil0debae72015-11-12 18:37:00 +00003544 if (IsBooleanValueOrMaterializedCondition(deoptimize->InputAt(0))) {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003545 locations->SetInAt(0, Location::RequiresRegister());
3546 }
3547}
3548
3549void InstructionCodeGeneratorARM64::VisitDeoptimize(HDeoptimize* deoptimize) {
Aart Bik42249c32016-01-07 15:33:50 -08003550 SlowPathCodeARM64* slow_path =
3551 deopt_slow_paths_.NewSlowPath<DeoptimizationSlowPathARM64>(deoptimize);
David Brazdil0debae72015-11-12 18:37:00 +00003552 GenerateTestAndBranch(deoptimize,
Andreas Gampe3db70682018-12-26 15:12:03 -08003553 /* condition_input_index= */ 0,
David Brazdil0debae72015-11-12 18:37:00 +00003554 slow_path->GetEntryLabel(),
Andreas Gampe3db70682018-12-26 15:12:03 -08003555 /* false_target= */ nullptr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003556}
3557
Mingyao Yang063fc772016-08-02 11:02:54 -07003558void LocationsBuilderARM64::VisitShouldDeoptimizeFlag(HShouldDeoptimizeFlag* flag) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003559 LocationSummary* locations = new (GetGraph()->GetAllocator())
Mingyao Yang063fc772016-08-02 11:02:54 -07003560 LocationSummary(flag, LocationSummary::kNoCall);
3561 locations->SetOut(Location::RequiresRegister());
3562}
3563
3564void InstructionCodeGeneratorARM64::VisitShouldDeoptimizeFlag(HShouldDeoptimizeFlag* flag) {
3565 __ Ldr(OutputRegister(flag),
3566 MemOperand(sp, codegen_->GetStackOffsetOfShouldDeoptimizeFlag()));
3567}
3568
David Brazdilc0b601b2016-02-08 14:20:45 +00003569static inline bool IsConditionOnFloatingPointValues(HInstruction* condition) {
3570 return condition->IsCondition() &&
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003571 DataType::IsFloatingPointType(condition->InputAt(0)->GetType());
David Brazdilc0b601b2016-02-08 14:20:45 +00003572}
3573
Alexandre Rames880f1192016-06-13 16:04:50 +01003574static inline Condition GetConditionForSelect(HCondition* condition) {
3575 IfCondition cond = condition->AsCondition()->GetCondition();
David Brazdilc0b601b2016-02-08 14:20:45 +00003576 return IsConditionOnFloatingPointValues(condition) ? ARM64FPCondition(cond, condition->IsGtBias())
3577 : ARM64Condition(cond);
3578}
3579
David Brazdil74eb1b22015-12-14 11:44:01 +00003580void LocationsBuilderARM64::VisitSelect(HSelect* select) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003581 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(select);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003582 if (DataType::IsFloatingPointType(select->GetType())) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003583 locations->SetInAt(0, Location::RequiresFpuRegister());
3584 locations->SetInAt(1, Location::RequiresFpuRegister());
Donghui Bai426b49c2016-11-08 14:55:38 +08003585 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames880f1192016-06-13 16:04:50 +01003586 } else {
3587 HConstant* cst_true_value = select->GetTrueValue()->AsConstant();
3588 HConstant* cst_false_value = select->GetFalseValue()->AsConstant();
3589 bool is_true_value_constant = cst_true_value != nullptr;
3590 bool is_false_value_constant = cst_false_value != nullptr;
3591 // Ask VIXL whether we should synthesize constants in registers.
3592 // We give an arbitrary register to VIXL when dealing with non-constant inputs.
3593 Operand true_op = is_true_value_constant ?
3594 Operand(Int64FromConstant(cst_true_value)) : Operand(x1);
3595 Operand false_op = is_false_value_constant ?
3596 Operand(Int64FromConstant(cst_false_value)) : Operand(x2);
3597 bool true_value_in_register = false;
3598 bool false_value_in_register = false;
3599 MacroAssembler::GetCselSynthesisInformation(
3600 x0, true_op, false_op, &true_value_in_register, &false_value_in_register);
3601 true_value_in_register |= !is_true_value_constant;
3602 false_value_in_register |= !is_false_value_constant;
3603
3604 locations->SetInAt(1, true_value_in_register ? Location::RequiresRegister()
3605 : Location::ConstantLocation(cst_true_value));
3606 locations->SetInAt(0, false_value_in_register ? Location::RequiresRegister()
3607 : Location::ConstantLocation(cst_false_value));
Donghui Bai426b49c2016-11-08 14:55:38 +08003608 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
David Brazdil74eb1b22015-12-14 11:44:01 +00003609 }
Alexandre Rames880f1192016-06-13 16:04:50 +01003610
David Brazdil74eb1b22015-12-14 11:44:01 +00003611 if (IsBooleanValueOrMaterializedCondition(select->GetCondition())) {
3612 locations->SetInAt(2, Location::RequiresRegister());
3613 }
David Brazdil74eb1b22015-12-14 11:44:01 +00003614}
3615
3616void InstructionCodeGeneratorARM64::VisitSelect(HSelect* select) {
David Brazdilc0b601b2016-02-08 14:20:45 +00003617 HInstruction* cond = select->GetCondition();
David Brazdilc0b601b2016-02-08 14:20:45 +00003618 Condition csel_cond;
3619
3620 if (IsBooleanValueOrMaterializedCondition(cond)) {
3621 if (cond->IsCondition() && cond->GetNext() == select) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003622 // Use the condition flags set by the previous instruction.
3623 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003624 } else {
3625 __ Cmp(InputRegisterAt(select, 2), 0);
Alexandre Rames880f1192016-06-13 16:04:50 +01003626 csel_cond = ne;
David Brazdilc0b601b2016-02-08 14:20:45 +00003627 }
3628 } else if (IsConditionOnFloatingPointValues(cond)) {
Roland Levillain1a653882016-03-18 18:05:57 +00003629 GenerateFcmp(cond);
Alexandre Rames880f1192016-06-13 16:04:50 +01003630 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003631 } else {
3632 __ Cmp(InputRegisterAt(cond, 0), InputOperandAt(cond, 1));
Alexandre Rames880f1192016-06-13 16:04:50 +01003633 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003634 }
3635
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003636 if (DataType::IsFloatingPointType(select->GetType())) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003637 __ Fcsel(OutputFPRegister(select),
3638 InputFPRegisterAt(select, 1),
3639 InputFPRegisterAt(select, 0),
3640 csel_cond);
3641 } else {
3642 __ Csel(OutputRegister(select),
3643 InputOperandAt(select, 1),
3644 InputOperandAt(select, 0),
3645 csel_cond);
David Brazdilc0b601b2016-02-08 14:20:45 +00003646 }
David Brazdil74eb1b22015-12-14 11:44:01 +00003647}
3648
David Srbecky0cf44932015-12-09 14:09:59 +00003649void LocationsBuilderARM64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003650 new (GetGraph()->GetAllocator()) LocationSummary(info);
David Srbecky0cf44932015-12-09 14:09:59 +00003651}
3652
David Srbeckyd28f4a02016-03-14 17:14:24 +00003653void InstructionCodeGeneratorARM64::VisitNativeDebugInfo(HNativeDebugInfo*) {
3654 // MaybeRecordNativeDebugInfo is already called implicitly in CodeGenerator::Compile.
David Srbeckyc7098ff2016-02-09 14:30:11 +00003655}
3656
3657void CodeGeneratorARM64::GenerateNop() {
3658 __ Nop();
David Srbecky0cf44932015-12-09 14:09:59 +00003659}
3660
Alexandre Rames5319def2014-10-23 10:03:10 +01003661void LocationsBuilderARM64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00003662 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames5319def2014-10-23 10:03:10 +01003663}
3664
3665void InstructionCodeGeneratorARM64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01003666 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames5319def2014-10-23 10:03:10 +01003667}
3668
3669void LocationsBuilderARM64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01003670 HandleFieldSet(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01003671}
3672
3673void InstructionCodeGeneratorARM64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003674 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Alexandre Rames5319def2014-10-23 10:03:10 +01003675}
3676
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003677// Temp is used for read barrier.
3678static size_t NumberOfInstanceOfTemps(TypeCheckKind type_check_kind) {
3679 if (kEmitCompilerReadBarrier &&
Roland Levillain44015862016-01-22 11:47:17 +00003680 (kUseBakerReadBarrier ||
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003681 type_check_kind == TypeCheckKind::kAbstractClassCheck ||
3682 type_check_kind == TypeCheckKind::kClassHierarchyCheck ||
3683 type_check_kind == TypeCheckKind::kArrayObjectCheck)) {
3684 return 1;
3685 }
3686 return 0;
3687}
3688
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003689// Interface case has 3 temps, one for holding the number of interfaces, one for the current
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003690// interface pointer, one for loading the current interface.
3691// The other checks have one temp for loading the object's class.
3692static size_t NumberOfCheckCastTemps(TypeCheckKind type_check_kind) {
3693 if (type_check_kind == TypeCheckKind::kInterfaceCheck) {
3694 return 3;
3695 }
3696 return 1 + NumberOfInstanceOfTemps(type_check_kind);
Roland Levillain44015862016-01-22 11:47:17 +00003697}
3698
Alexandre Rames67555f72014-11-18 10:55:16 +00003699void LocationsBuilderARM64::VisitInstanceOf(HInstanceOf* instruction) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003700 LocationSummary::CallKind call_kind = LocationSummary::kNoCall;
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003701 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Vladimir Marko70e97462016-08-09 11:04:26 +01003702 bool baker_read_barrier_slow_path = false;
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003703 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003704 case TypeCheckKind::kExactCheck:
3705 case TypeCheckKind::kAbstractClassCheck:
3706 case TypeCheckKind::kClassHierarchyCheck:
Vladimir Marko87584542017-12-12 17:47:52 +00003707 case TypeCheckKind::kArrayObjectCheck: {
3708 bool needs_read_barrier = CodeGenerator::InstanceOfNeedsReadBarrier(instruction);
3709 call_kind = needs_read_barrier ? LocationSummary::kCallOnSlowPath : LocationSummary::kNoCall;
3710 baker_read_barrier_slow_path = kUseBakerReadBarrier && needs_read_barrier;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003711 break;
Vladimir Marko87584542017-12-12 17:47:52 +00003712 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003713 case TypeCheckKind::kArrayCheck:
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003714 case TypeCheckKind::kUnresolvedCheck:
3715 case TypeCheckKind::kInterfaceCheck:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003716 call_kind = LocationSummary::kCallOnSlowPath;
3717 break;
Vladimir Marko175e7862018-03-27 09:03:13 +00003718 case TypeCheckKind::kBitstringCheck:
3719 break;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003720 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003721
Vladimir Markoca6fff82017-10-03 14:49:14 +01003722 LocationSummary* locations =
3723 new (GetGraph()->GetAllocator()) LocationSummary(instruction, call_kind);
Vladimir Marko70e97462016-08-09 11:04:26 +01003724 if (baker_read_barrier_slow_path) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01003725 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko70e97462016-08-09 11:04:26 +01003726 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003727 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko175e7862018-03-27 09:03:13 +00003728 if (type_check_kind == TypeCheckKind::kBitstringCheck) {
3729 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
3730 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
3731 locations->SetInAt(3, Location::ConstantLocation(instruction->InputAt(3)->AsConstant()));
3732 } else {
3733 locations->SetInAt(1, Location::RequiresRegister());
3734 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003735 // The "out" register is used as a temporary, so it overlaps with the inputs.
3736 // Note that TypeCheckSlowPathARM64 uses this register too.
3737 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003738 // Add temps if necessary for read barriers.
3739 locations->AddRegisterTemps(NumberOfInstanceOfTemps(type_check_kind));
Alexandre Rames67555f72014-11-18 10:55:16 +00003740}
3741
3742void InstructionCodeGeneratorARM64::VisitInstanceOf(HInstanceOf* instruction) {
Roland Levillain44015862016-01-22 11:47:17 +00003743 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Alexandre Rames67555f72014-11-18 10:55:16 +00003744 LocationSummary* locations = instruction->GetLocations();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003745 Location obj_loc = locations->InAt(0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003746 Register obj = InputRegisterAt(instruction, 0);
Vladimir Marko175e7862018-03-27 09:03:13 +00003747 Register cls = (type_check_kind == TypeCheckKind::kBitstringCheck)
3748 ? Register()
3749 : InputRegisterAt(instruction, 1);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003750 Location out_loc = locations->Out();
Alexandre Rames67555f72014-11-18 10:55:16 +00003751 Register out = OutputRegister(instruction);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003752 const size_t num_temps = NumberOfInstanceOfTemps(type_check_kind);
3753 DCHECK_LE(num_temps, 1u);
3754 Location maybe_temp_loc = (num_temps >= 1) ? locations->GetTemp(0) : Location::NoLocation();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003755 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3756 uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
3757 uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
3758 uint32_t primitive_offset = mirror::Class::PrimitiveTypeOffset().Int32Value();
Alexandre Rames67555f72014-11-18 10:55:16 +00003759
Scott Wakeling97c72b72016-06-24 16:19:36 +01003760 vixl::aarch64::Label done, zero;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003761 SlowPathCodeARM64* slow_path = nullptr;
Alexandre Rames67555f72014-11-18 10:55:16 +00003762
3763 // Return 0 if `obj` is null.
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01003764 // Avoid null check if we know `obj` is not null.
3765 if (instruction->MustDoNullCheck()) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003766 __ Cbz(obj, &zero);
3767 }
3768
Roland Levillain44015862016-01-22 11:47:17 +00003769 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003770 case TypeCheckKind::kExactCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003771 ReadBarrierOption read_barrier_option =
3772 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003773 // /* HeapReference<Class> */ out = obj->klass_
3774 GenerateReferenceLoadTwoRegisters(instruction,
3775 out_loc,
3776 obj_loc,
3777 class_offset,
3778 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003779 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003780 __ Cmp(out, cls);
3781 __ Cset(out, eq);
3782 if (zero.IsLinked()) {
3783 __ B(&done);
3784 }
3785 break;
3786 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003787
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003788 case TypeCheckKind::kAbstractClassCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003789 ReadBarrierOption read_barrier_option =
3790 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003791 // /* HeapReference<Class> */ out = obj->klass_
3792 GenerateReferenceLoadTwoRegisters(instruction,
3793 out_loc,
3794 obj_loc,
3795 class_offset,
3796 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003797 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003798 // If the class is abstract, we eagerly fetch the super class of the
3799 // object to avoid doing a comparison we know will fail.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003800 vixl::aarch64::Label loop, success;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003801 __ Bind(&loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003802 // /* HeapReference<Class> */ out = out->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003803 GenerateReferenceLoadOneRegister(instruction,
3804 out_loc,
3805 super_offset,
3806 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003807 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003808 // If `out` is null, we use it for the result, and jump to `done`.
3809 __ Cbz(out, &done);
3810 __ Cmp(out, cls);
3811 __ B(ne, &loop);
3812 __ Mov(out, 1);
3813 if (zero.IsLinked()) {
3814 __ B(&done);
3815 }
3816 break;
3817 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003818
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003819 case TypeCheckKind::kClassHierarchyCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003820 ReadBarrierOption read_barrier_option =
3821 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003822 // /* HeapReference<Class> */ out = obj->klass_
3823 GenerateReferenceLoadTwoRegisters(instruction,
3824 out_loc,
3825 obj_loc,
3826 class_offset,
3827 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003828 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003829 // Walk over the class hierarchy to find a match.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003830 vixl::aarch64::Label loop, success;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003831 __ Bind(&loop);
3832 __ Cmp(out, cls);
3833 __ B(eq, &success);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003834 // /* HeapReference<Class> */ out = out->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003835 GenerateReferenceLoadOneRegister(instruction,
3836 out_loc,
3837 super_offset,
3838 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003839 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003840 __ Cbnz(out, &loop);
3841 // If `out` is null, we use it for the result, and jump to `done`.
3842 __ B(&done);
3843 __ Bind(&success);
3844 __ Mov(out, 1);
3845 if (zero.IsLinked()) {
3846 __ B(&done);
3847 }
3848 break;
3849 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003850
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003851 case TypeCheckKind::kArrayObjectCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003852 ReadBarrierOption read_barrier_option =
3853 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003854 // /* HeapReference<Class> */ out = obj->klass_
3855 GenerateReferenceLoadTwoRegisters(instruction,
3856 out_loc,
3857 obj_loc,
3858 class_offset,
3859 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003860 read_barrier_option);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003861 // Do an exact check.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003862 vixl::aarch64::Label exact_check;
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003863 __ Cmp(out, cls);
3864 __ B(eq, &exact_check);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003865 // Otherwise, we need to check that the object's class is a non-primitive array.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003866 // /* HeapReference<Class> */ out = out->component_type_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003867 GenerateReferenceLoadOneRegister(instruction,
3868 out_loc,
3869 component_offset,
3870 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003871 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003872 // If `out` is null, we use it for the result, and jump to `done`.
3873 __ Cbz(out, &done);
3874 __ Ldrh(out, HeapOperand(out, primitive_offset));
3875 static_assert(Primitive::kPrimNot == 0, "Expected 0 for kPrimNot");
3876 __ Cbnz(out, &zero);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003877 __ Bind(&exact_check);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003878 __ Mov(out, 1);
3879 __ B(&done);
3880 break;
3881 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003882
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003883 case TypeCheckKind::kArrayCheck: {
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003884 // No read barrier since the slow path will retry upon failure.
3885 // /* HeapReference<Class> */ out = obj->klass_
3886 GenerateReferenceLoadTwoRegisters(instruction,
3887 out_loc,
3888 obj_loc,
3889 class_offset,
3890 maybe_temp_loc,
3891 kWithoutReadBarrier);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003892 __ Cmp(out, cls);
3893 DCHECK(locations->OnlyCallsOnSlowPath());
Vladimir Marko174b2e22017-10-12 13:34:49 +01003894 slow_path = new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
Andreas Gampe3db70682018-12-26 15:12:03 -08003895 instruction, /* is_fatal= */ false);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003896 codegen_->AddSlowPath(slow_path);
3897 __ B(ne, slow_path->GetEntryLabel());
3898 __ Mov(out, 1);
3899 if (zero.IsLinked()) {
3900 __ B(&done);
3901 }
3902 break;
3903 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003904
Calin Juravle98893e12015-10-02 21:05:03 +01003905 case TypeCheckKind::kUnresolvedCheck:
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003906 case TypeCheckKind::kInterfaceCheck: {
3907 // Note that we indeed only call on slow path, but we always go
3908 // into the slow path for the unresolved and interface check
3909 // cases.
3910 //
3911 // We cannot directly call the InstanceofNonTrivial runtime
3912 // entry point without resorting to a type checking slow path
3913 // here (i.e. by calling InvokeRuntime directly), as it would
3914 // require to assign fixed registers for the inputs of this
3915 // HInstanceOf instruction (following the runtime calling
3916 // convention), which might be cluttered by the potential first
3917 // read barrier emission at the beginning of this method.
Roland Levillain44015862016-01-22 11:47:17 +00003918 //
3919 // TODO: Introduce a new runtime entry point taking the object
3920 // to test (instead of its class) as argument, and let it deal
3921 // with the read barrier issues. This will let us refactor this
3922 // case of the `switch` code as it was previously (with a direct
3923 // call to the runtime not using a type checking slow path).
3924 // This should also be beneficial for the other cases above.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003925 DCHECK(locations->OnlyCallsOnSlowPath());
Vladimir Marko174b2e22017-10-12 13:34:49 +01003926 slow_path = new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
Andreas Gampe3db70682018-12-26 15:12:03 -08003927 instruction, /* is_fatal= */ false);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003928 codegen_->AddSlowPath(slow_path);
3929 __ B(slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003930 if (zero.IsLinked()) {
3931 __ B(&done);
3932 }
3933 break;
3934 }
Vladimir Marko175e7862018-03-27 09:03:13 +00003935
3936 case TypeCheckKind::kBitstringCheck: {
3937 // /* HeapReference<Class> */ temp = obj->klass_
3938 GenerateReferenceLoadTwoRegisters(instruction,
3939 out_loc,
3940 obj_loc,
3941 class_offset,
3942 maybe_temp_loc,
3943 kWithoutReadBarrier);
3944
3945 GenerateBitstringTypeCheckCompare(instruction, out);
3946 __ Cset(out, eq);
3947 if (zero.IsLinked()) {
3948 __ B(&done);
3949 }
3950 break;
3951 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003952 }
3953
3954 if (zero.IsLinked()) {
3955 __ Bind(&zero);
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01003956 __ Mov(out, 0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003957 }
3958
3959 if (done.IsLinked()) {
3960 __ Bind(&done);
3961 }
3962
3963 if (slow_path != nullptr) {
3964 __ Bind(slow_path->GetExitLabel());
3965 }
3966}
3967
3968void LocationsBuilderARM64::VisitCheckCast(HCheckCast* instruction) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003969 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Vladimir Marko87584542017-12-12 17:47:52 +00003970 LocationSummary::CallKind call_kind = CodeGenerator::GetCheckCastCallKind(instruction);
Vladimir Markoca6fff82017-10-03 14:49:14 +01003971 LocationSummary* locations =
3972 new (GetGraph()->GetAllocator()) LocationSummary(instruction, call_kind);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003973 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko175e7862018-03-27 09:03:13 +00003974 if (type_check_kind == TypeCheckKind::kBitstringCheck) {
3975 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
3976 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
3977 locations->SetInAt(3, Location::ConstantLocation(instruction->InputAt(3)->AsConstant()));
3978 } else {
3979 locations->SetInAt(1, Location::RequiresRegister());
3980 }
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003981 // Add temps for read barriers and other uses. One is used by TypeCheckSlowPathARM64.
3982 locations->AddRegisterTemps(NumberOfCheckCastTemps(type_check_kind));
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003983}
3984
3985void InstructionCodeGeneratorARM64::VisitCheckCast(HCheckCast* instruction) {
Roland Levillain44015862016-01-22 11:47:17 +00003986 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003987 LocationSummary* locations = instruction->GetLocations();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003988 Location obj_loc = locations->InAt(0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003989 Register obj = InputRegisterAt(instruction, 0);
Vladimir Marko175e7862018-03-27 09:03:13 +00003990 Register cls = (type_check_kind == TypeCheckKind::kBitstringCheck)
3991 ? Register()
3992 : InputRegisterAt(instruction, 1);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003993 const size_t num_temps = NumberOfCheckCastTemps(type_check_kind);
3994 DCHECK_GE(num_temps, 1u);
3995 DCHECK_LE(num_temps, 3u);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003996 Location temp_loc = locations->GetTemp(0);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003997 Location maybe_temp2_loc = (num_temps >= 2) ? locations->GetTemp(1) : Location::NoLocation();
3998 Location maybe_temp3_loc = (num_temps >= 3) ? locations->GetTemp(2) : Location::NoLocation();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003999 Register temp = WRegisterFrom(temp_loc);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004000 const uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
4001 const uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
4002 const uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
4003 const uint32_t primitive_offset = mirror::Class::PrimitiveTypeOffset().Int32Value();
4004 const uint32_t iftable_offset = mirror::Class::IfTableOffset().Uint32Value();
4005 const uint32_t array_length_offset = mirror::Array::LengthOffset().Uint32Value();
4006 const uint32_t object_array_data_offset =
4007 mirror::Array::DataOffset(kHeapReferenceSize).Uint32Value();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004008
Vladimir Marko87584542017-12-12 17:47:52 +00004009 bool is_type_check_slow_path_fatal = CodeGenerator::IsTypeCheckSlowPathFatal(instruction);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004010 SlowPathCodeARM64* type_check_slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01004011 new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
4012 instruction, is_type_check_slow_path_fatal);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004013 codegen_->AddSlowPath(type_check_slow_path);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004014
Scott Wakeling97c72b72016-06-24 16:19:36 +01004015 vixl::aarch64::Label done;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004016 // Avoid null check if we know obj is not null.
4017 if (instruction->MustDoNullCheck()) {
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01004018 __ Cbz(obj, &done);
4019 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004020
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004021 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004022 case TypeCheckKind::kExactCheck:
4023 case TypeCheckKind::kArrayCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004024 // /* HeapReference<Class> */ temp = obj->klass_
4025 GenerateReferenceLoadTwoRegisters(instruction,
4026 temp_loc,
4027 obj_loc,
4028 class_offset,
4029 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004030 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004031
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004032 __ Cmp(temp, cls);
4033 // Jump to slow path for throwing the exception or doing a
4034 // more involved array check.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004035 __ B(ne, type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004036 break;
4037 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004038
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004039 case TypeCheckKind::kAbstractClassCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004040 // /* HeapReference<Class> */ temp = obj->klass_
4041 GenerateReferenceLoadTwoRegisters(instruction,
4042 temp_loc,
4043 obj_loc,
4044 class_offset,
4045 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004046 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004047
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004048 // If the class is abstract, we eagerly fetch the super class of the
4049 // object to avoid doing a comparison we know will fail.
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08004050 vixl::aarch64::Label loop;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004051 __ Bind(&loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004052 // /* HeapReference<Class> */ temp = temp->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08004053 GenerateReferenceLoadOneRegister(instruction,
4054 temp_loc,
4055 super_offset,
4056 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004057 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004058
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08004059 // If the class reference currently in `temp` is null, jump to the slow path to throw the
4060 // exception.
4061 __ Cbz(temp, type_check_slow_path->GetEntryLabel());
4062 // Otherwise, compare classes.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004063 __ Cmp(temp, cls);
4064 __ B(ne, &loop);
4065 break;
4066 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004067
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004068 case TypeCheckKind::kClassHierarchyCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004069 // /* HeapReference<Class> */ temp = obj->klass_
4070 GenerateReferenceLoadTwoRegisters(instruction,
4071 temp_loc,
4072 obj_loc,
4073 class_offset,
4074 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004075 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004076
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004077 // Walk over the class hierarchy to find a match.
Scott Wakeling97c72b72016-06-24 16:19:36 +01004078 vixl::aarch64::Label loop;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004079 __ Bind(&loop);
4080 __ Cmp(temp, cls);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01004081 __ B(eq, &done);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004082
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004083 // /* HeapReference<Class> */ temp = temp->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08004084 GenerateReferenceLoadOneRegister(instruction,
4085 temp_loc,
4086 super_offset,
4087 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004088 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004089
4090 // If the class reference currently in `temp` is not null, jump
4091 // back at the beginning of the loop.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004092 __ Cbnz(temp, &loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004093 // Otherwise, jump to the slow path to throw the exception.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004094 __ B(type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004095 break;
4096 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004097
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004098 case TypeCheckKind::kArrayObjectCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004099 // /* HeapReference<Class> */ temp = obj->klass_
4100 GenerateReferenceLoadTwoRegisters(instruction,
4101 temp_loc,
4102 obj_loc,
4103 class_offset,
4104 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004105 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004106
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01004107 // Do an exact check.
4108 __ Cmp(temp, cls);
4109 __ B(eq, &done);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004110
4111 // Otherwise, we need to check that the object's class is a non-primitive array.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004112 // /* HeapReference<Class> */ temp = temp->component_type_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08004113 GenerateReferenceLoadOneRegister(instruction,
4114 temp_loc,
4115 component_offset,
4116 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004117 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004118
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08004119 // If the component type is null, jump to the slow path to throw the exception.
4120 __ Cbz(temp, type_check_slow_path->GetEntryLabel());
4121 // Otherwise, the object is indeed an array. Further check that this component type is not a
4122 // primitive type.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004123 __ Ldrh(temp, HeapOperand(temp, primitive_offset));
4124 static_assert(Primitive::kPrimNot == 0, "Expected 0 for kPrimNot");
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08004125 __ Cbnz(temp, type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004126 break;
4127 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004128
Calin Juravle98893e12015-10-02 21:05:03 +01004129 case TypeCheckKind::kUnresolvedCheck:
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004130 // We always go into the type check slow path for the unresolved check cases.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004131 //
4132 // We cannot directly call the CheckCast runtime entry point
4133 // without resorting to a type checking slow path here (i.e. by
4134 // calling InvokeRuntime directly), as it would require to
4135 // assign fixed registers for the inputs of this HInstanceOf
4136 // instruction (following the runtime calling convention), which
4137 // might be cluttered by the potential first read barrier
4138 // emission at the beginning of this method.
4139 __ B(type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004140 break;
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004141 case TypeCheckKind::kInterfaceCheck: {
4142 // /* HeapReference<Class> */ temp = obj->klass_
4143 GenerateReferenceLoadTwoRegisters(instruction,
4144 temp_loc,
4145 obj_loc,
4146 class_offset,
4147 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004148 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004149
4150 // /* HeapReference<Class> */ temp = temp->iftable_
4151 GenerateReferenceLoadTwoRegisters(instruction,
4152 temp_loc,
4153 temp_loc,
4154 iftable_offset,
4155 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004156 kWithoutReadBarrier);
Mathieu Chartier6beced42016-11-15 15:51:31 -08004157 // Iftable is never null.
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004158 __ Ldr(WRegisterFrom(maybe_temp2_loc), HeapOperand(temp.W(), array_length_offset));
Mathieu Chartier6beced42016-11-15 15:51:31 -08004159 // Loop through the iftable and check if any class matches.
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004160 vixl::aarch64::Label start_loop;
4161 __ Bind(&start_loop);
Mathieu Chartierafbcdaf2016-11-14 10:50:29 -08004162 __ Cbz(WRegisterFrom(maybe_temp2_loc), type_check_slow_path->GetEntryLabel());
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004163 __ Ldr(WRegisterFrom(maybe_temp3_loc), HeapOperand(temp.W(), object_array_data_offset));
4164 GetAssembler()->MaybeUnpoisonHeapReference(WRegisterFrom(maybe_temp3_loc));
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004165 // Go to next interface.
4166 __ Add(temp, temp, 2 * kHeapReferenceSize);
4167 __ Sub(WRegisterFrom(maybe_temp2_loc), WRegisterFrom(maybe_temp2_loc), 2);
Mathieu Chartierafbcdaf2016-11-14 10:50:29 -08004168 // Compare the classes and continue the loop if they do not match.
4169 __ Cmp(cls, WRegisterFrom(maybe_temp3_loc));
4170 __ B(ne, &start_loop);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07004171 break;
4172 }
Vladimir Marko175e7862018-03-27 09:03:13 +00004173
4174 case TypeCheckKind::kBitstringCheck: {
4175 // /* HeapReference<Class> */ temp = obj->klass_
4176 GenerateReferenceLoadTwoRegisters(instruction,
4177 temp_loc,
4178 obj_loc,
4179 class_offset,
4180 maybe_temp2_loc,
4181 kWithoutReadBarrier);
4182
4183 GenerateBitstringTypeCheckCompare(instruction, temp);
4184 __ B(ne, type_check_slow_path->GetEntryLabel());
4185 break;
4186 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004187 }
Nicolas Geoffray75374372015-09-17 17:12:19 +00004188 __ Bind(&done);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00004189
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004190 __ Bind(type_check_slow_path->GetExitLabel());
Alexandre Rames67555f72014-11-18 10:55:16 +00004191}
4192
Alexandre Rames5319def2014-10-23 10:03:10 +01004193void LocationsBuilderARM64::VisitIntConstant(HIntConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004194 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Alexandre Rames5319def2014-10-23 10:03:10 +01004195 locations->SetOut(Location::ConstantLocation(constant));
4196}
4197
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01004198void InstructionCodeGeneratorARM64::VisitIntConstant(HIntConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01004199 // Will be generated at use site.
4200}
4201
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004202void LocationsBuilderARM64::VisitNullConstant(HNullConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004203 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004204 locations->SetOut(Location::ConstantLocation(constant));
4205}
4206
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01004207void InstructionCodeGeneratorARM64::VisitNullConstant(HNullConstant* constant ATTRIBUTE_UNUSED) {
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004208 // Will be generated at use site.
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004209}
4210
Calin Juravle175dc732015-08-25 15:42:32 +01004211void LocationsBuilderARM64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
4212 // The trampoline uses the same calling convention as dex calling conventions,
4213 // except instead of loading arg0/r0 with the target Method*, arg0/r0 will contain
4214 // the method_idx.
4215 HandleInvoke(invoke);
4216}
4217
4218void InstructionCodeGeneratorARM64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
4219 codegen_->GenerateInvokeUnresolvedRuntimeCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004220 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Calin Juravle175dc732015-08-25 15:42:32 +01004221}
4222
Alexandre Rames5319def2014-10-23 10:03:10 +01004223void LocationsBuilderARM64::HandleInvoke(HInvoke* invoke) {
Roland Levillain2d27c8e2015-04-28 15:48:45 +01004224 InvokeDexCallingConventionVisitorARM64 calling_convention_visitor;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +01004225 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
Alexandre Rames5319def2014-10-23 10:03:10 +01004226}
4227
Alexandre Rames67555f72014-11-18 10:55:16 +00004228void LocationsBuilderARM64::VisitInvokeInterface(HInvokeInterface* invoke) {
4229 HandleInvoke(invoke);
4230}
4231
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +00004232void CodeGeneratorARM64::MaybeGenerateInlineCacheCheck(HInstruction* instruction,
4233 Register klass) {
4234 DCHECK_EQ(klass.GetCode(), 0u);
Nicolas Geoffray20036d82019-11-28 16:15:00 +00004235 // We know the destination of an intrinsic, so no need to record inline
4236 // caches.
4237 if (!instruction->GetLocations()->Intrinsified() &&
Nicolas Geoffray9b5271e2019-12-04 14:39:46 +00004238 GetGraph()->IsCompilingBaseline() &&
Nicolas Geoffray20036d82019-11-28 16:15:00 +00004239 !Runtime::Current()->IsAotCompiler()) {
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +00004240 DCHECK(!instruction->GetEnvironment()->IsFromInlinedInvoke());
4241 ScopedObjectAccess soa(Thread::Current());
4242 ProfilingInfo* info = GetGraph()->GetArtMethod()->GetProfilingInfo(kRuntimePointerSize);
Nicolas Geoffray796aa2c2019-12-17 10:20:05 +00004243 if (info != nullptr) {
4244 InlineCache* cache = info->GetInlineCache(instruction->GetDexPc());
4245 uint64_t address = reinterpret_cast64<uint64_t>(cache);
4246 vixl::aarch64::Label done;
4247 __ Mov(x8, address);
4248 __ Ldr(x9, MemOperand(x8, InlineCache::ClassesOffset().Int32Value()));
4249 // Fast path for a monomorphic cache.
4250 __ Cmp(klass, x9);
4251 __ B(eq, &done);
4252 InvokeRuntime(kQuickUpdateInlineCache, instruction, instruction->GetDexPc());
4253 __ Bind(&done);
4254 }
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +00004255 }
4256}
4257
Alexandre Rames67555f72014-11-18 10:55:16 +00004258void InstructionCodeGeneratorARM64::VisitInvokeInterface(HInvokeInterface* invoke) {
4259 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004260 LocationSummary* locations = invoke->GetLocations();
4261 Register temp = XRegisterFrom(locations->GetTemp(0));
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004262 Location receiver = locations->InAt(0);
Alexandre Rames67555f72014-11-18 10:55:16 +00004263 Offset class_offset = mirror::Object::ClassOffset();
Andreas Gampe542451c2016-07-26 09:02:02 -07004264 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize);
Alexandre Rames67555f72014-11-18 10:55:16 +00004265
Artem Serov914d7a82017-02-07 14:33:49 +00004266 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
Alexandre Rames67555f72014-11-18 10:55:16 +00004267 if (receiver.IsStackSlot()) {
Mathieu Chartiere401d142015-04-22 13:56:20 -07004268 __ Ldr(temp.W(), StackOperandFrom(receiver));
Artem Serov914d7a82017-02-07 14:33:49 +00004269 {
4270 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
4271 // /* HeapReference<Class> */ temp = temp->klass_
4272 __ Ldr(temp.W(), HeapOperand(temp.W(), class_offset));
4273 codegen_->MaybeRecordImplicitNullCheck(invoke);
4274 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004275 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00004276 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004277 // /* HeapReference<Class> */ temp = receiver->klass_
Mathieu Chartiere401d142015-04-22 13:56:20 -07004278 __ Ldr(temp.W(), HeapOperandFrom(receiver, class_offset));
Artem Serov914d7a82017-02-07 14:33:49 +00004279 codegen_->MaybeRecordImplicitNullCheck(invoke);
Alexandre Rames67555f72014-11-18 10:55:16 +00004280 }
Artem Serov914d7a82017-02-07 14:33:49 +00004281
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004282 // Instead of simply (possibly) unpoisoning `temp` here, we should
4283 // emit a read barrier for the previous class reference load.
4284 // However this is not required in practice, as this is an
4285 // intermediate/temporary reference and because the current
4286 // concurrent copying collector keeps the from-space memory
4287 // intact/accessible until the end of the marking phase (the
4288 // concurrent copying collector may not in the future).
Roland Levillain4d027112015-07-01 15:41:14 +01004289 GetAssembler()->MaybeUnpoisonHeapReference(temp.W());
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +00004290
4291 // If we're compiling baseline, update the inline cache.
4292 codegen_->MaybeGenerateInlineCacheCheck(invoke, temp);
4293
4294 // The register ip1 is required to be used for the hidden argument in
4295 // art_quick_imt_conflict_trampoline, so prevent VIXL from using it.
4296 MacroAssembler* masm = GetVIXLAssembler();
4297 UseScratchRegisterScope scratch_scope(masm);
4298 scratch_scope.Exclude(ip1);
4299 __ Mov(ip1, invoke->GetDexMethodIndex());
4300
Artem Udovichenkoa62cb9b2016-06-30 09:18:25 +00004301 __ Ldr(temp,
4302 MemOperand(temp, mirror::Class::ImtPtrOffset(kArm64PointerSize).Uint32Value()));
4303 uint32_t method_offset = static_cast<uint32_t>(ImTable::OffsetOfElement(
Matthew Gharrity465ecc82016-07-19 21:32:52 +00004304 invoke->GetImtIndex(), kArm64PointerSize));
Alexandre Rames67555f72014-11-18 10:55:16 +00004305 // temp = temp->GetImtEntryAt(method_offset);
Mathieu Chartiere401d142015-04-22 13:56:20 -07004306 __ Ldr(temp, MemOperand(temp, method_offset));
Alexandre Rames67555f72014-11-18 10:55:16 +00004307 // lr = temp->GetEntryPoint();
Mathieu Chartiere401d142015-04-22 13:56:20 -07004308 __ Ldr(lr, MemOperand(temp, entry_point.Int32Value()));
Artem Serov914d7a82017-02-07 14:33:49 +00004309
4310 {
4311 // Ensure the pc position is recorded immediately after the `blr` instruction.
4312 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
4313
4314 // lr();
4315 __ blr(lr);
4316 DCHECK(!codegen_->IsLeafMethod());
4317 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
4318 }
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004319
Andreas Gampe3db70682018-12-26 15:12:03 -08004320 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00004321}
4322
4323void LocationsBuilderARM64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004324 IntrinsicLocationsBuilderARM64 intrinsic(GetGraph()->GetAllocator(), codegen_);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004325 if (intrinsic.TryDispatch(invoke)) {
4326 return;
4327 }
4328
Alexandre Rames67555f72014-11-18 10:55:16 +00004329 HandleInvoke(invoke);
4330}
4331
Nicolas Geoffraye53798a2014-12-01 10:31:54 +00004332void LocationsBuilderARM64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
David Brazdil58282f42016-01-14 12:45:10 +00004333 // Explicit clinit checks triggered by static invokes must have been pruned by
4334 // art::PrepareForRegisterAllocation.
4335 DCHECK(!invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01004336
Vladimir Markoca6fff82017-10-03 14:49:14 +01004337 IntrinsicLocationsBuilderARM64 intrinsic(GetGraph()->GetAllocator(), codegen_);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004338 if (intrinsic.TryDispatch(invoke)) {
4339 return;
4340 }
4341
Vladimir Marko86c87522020-05-11 16:55:55 +01004342 if (invoke->GetCodePtrLocation() == HInvokeStaticOrDirect::CodePtrLocation::kCallCriticalNative) {
4343 CriticalNativeCallingConventionVisitorARM64 calling_convention_visitor(
4344 /*for_register_allocation=*/ true);
4345 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
4346 } else {
4347 HandleInvoke(invoke);
4348 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004349}
4350
Andreas Gampe878d58c2015-01-15 23:24:00 -08004351static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorARM64* codegen) {
4352 if (invoke->GetLocations()->Intrinsified()) {
4353 IntrinsicCodeGeneratorARM64 intrinsic(codegen);
4354 intrinsic.Dispatch(invoke);
4355 return true;
4356 }
4357 return false;
4358}
4359
Vladimir Markodc151b22015-10-15 18:02:30 +01004360HInvokeStaticOrDirect::DispatchInfo CodeGeneratorARM64::GetSupportedInvokeStaticOrDirectDispatch(
4361 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffraybdb2ecc2018-09-18 14:33:55 +01004362 ArtMethod* method ATTRIBUTE_UNUSED) {
Roland Levillain44015862016-01-22 11:47:17 +00004363 // On ARM64 we support all dispatch types.
Vladimir Markodc151b22015-10-15 18:02:30 +01004364 return desired_dispatch_info;
4365}
4366
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004367void CodeGeneratorARM64::GenerateStaticOrDirectCall(
4368 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path) {
Andreas Gampe878d58c2015-01-15 23:24:00 -08004369 // Make sure that ArtMethod* is passed in kArtMethodRegister as per the calling convention.
Vladimir Marko58155012015-08-19 12:49:41 +00004370 Location callee_method = temp; // For all kinds except kRecursive, callee will be in temp.
4371 switch (invoke->GetMethodLoadKind()) {
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004372 case HInvokeStaticOrDirect::MethodLoadKind::kStringInit: {
4373 uint32_t offset =
4374 GetThreadOffset<kArm64PointerSize>(invoke->GetStringInitEntryPoint()).Int32Value();
Vladimir Marko58155012015-08-19 12:49:41 +00004375 // temp = thread->string_init_entrypoint
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004376 __ Ldr(XRegisterFrom(temp), MemOperand(tr, offset));
Vladimir Marko58155012015-08-19 12:49:41 +00004377 break;
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004378 }
Vladimir Marko58155012015-08-19 12:49:41 +00004379 case HInvokeStaticOrDirect::MethodLoadKind::kRecursive:
Vladimir Marko86c87522020-05-11 16:55:55 +01004380 callee_method = invoke->GetLocations()->InAt(invoke->GetCurrentMethodIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00004381 break;
Vladimir Marko65979462017-05-19 17:25:12 +01004382 case HInvokeStaticOrDirect::MethodLoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01004383 DCHECK(GetCompilerOptions().IsBootImage() || GetCompilerOptions().IsBootImageExtension());
Vladimir Marko65979462017-05-19 17:25:12 +01004384 // Add ADRP with its PC-relative method patch.
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004385 vixl::aarch64::Label* adrp_label = NewBootImageMethodPatch(invoke->GetTargetMethod());
Vladimir Marko65979462017-05-19 17:25:12 +01004386 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
4387 // Add ADD with its PC-relative method patch.
4388 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004389 NewBootImageMethodPatch(invoke->GetTargetMethod(), adrp_label);
Vladimir Marko65979462017-05-19 17:25:12 +01004390 EmitAddPlaceholder(add_label, XRegisterFrom(temp), XRegisterFrom(temp));
4391 break;
4392 }
Vladimir Markob066d432018-01-03 13:14:37 +00004393 case HInvokeStaticOrDirect::MethodLoadKind::kBootImageRelRo: {
4394 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004395 uint32_t boot_image_offset = GetBootImageOffset(invoke);
Vladimir Markob066d432018-01-03 13:14:37 +00004396 vixl::aarch64::Label* adrp_label = NewBootImageRelRoPatch(boot_image_offset);
4397 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
4398 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
4399 vixl::aarch64::Label* ldr_label = NewBootImageRelRoPatch(boot_image_offset, adrp_label);
4400 // Note: Boot image is in the low 4GiB and the entry is 32-bit, so emit a 32-bit load.
4401 EmitLdrOffsetPlaceholder(ldr_label, WRegisterFrom(temp), XRegisterFrom(temp));
4402 break;
4403 }
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004404 case HInvokeStaticOrDirect::MethodLoadKind::kBssEntry: {
Vladimir Markob066d432018-01-03 13:14:37 +00004405 // Add ADRP with its PC-relative .bss entry patch.
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004406 MethodReference target_method(&GetGraph()->GetDexFile(), invoke->GetDexMethodIndex());
4407 vixl::aarch64::Label* adrp_label = NewMethodBssEntryPatch(target_method);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004408 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
Vladimir Markob066d432018-01-03 13:14:37 +00004409 // Add LDR with its PC-relative .bss entry patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01004410 vixl::aarch64::Label* ldr_label =
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004411 NewMethodBssEntryPatch(target_method, adrp_label);
Vladimir Markod5fd5c32019-07-02 14:46:32 +01004412 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoaad75c62016-10-03 08:46:48 +00004413 EmitLdrOffsetPlaceholder(ldr_label, XRegisterFrom(temp), XRegisterFrom(temp));
Vladimir Marko58155012015-08-19 12:49:41 +00004414 break;
Vladimir Marko9b688a02015-05-06 14:12:42 +01004415 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004416 case HInvokeStaticOrDirect::MethodLoadKind::kJitDirectAddress:
4417 // Load method address from literal pool.
4418 __ Ldr(XRegisterFrom(temp), DeduplicateUint64Literal(invoke->GetMethodAddress()));
4419 break;
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004420 case HInvokeStaticOrDirect::MethodLoadKind::kRuntimeCall: {
4421 GenerateInvokeStaticOrDirectRuntimeCall(invoke, temp, slow_path);
4422 return; // No code pointer retrieval; the runtime performs the call directly.
Vladimir Marko58155012015-08-19 12:49:41 +00004423 }
4424 }
4425
Vladimir Marko86c87522020-05-11 16:55:55 +01004426 auto call_code_pointer_member = [&](MemberOffset offset) {
4427 // LR = callee_method->member;
4428 __ Ldr(lr, MemOperand(XRegisterFrom(callee_method), offset.Int32Value()));
4429 {
4430 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
4431 ExactAssemblyScope eas(GetVIXLAssembler(),
4432 kInstructionSize,
4433 CodeBufferCheckScope::kExactSize);
4434 // lr()
4435 __ blr(lr);
4436 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
4437 }
4438 };
Vladimir Marko58155012015-08-19 12:49:41 +00004439 switch (invoke->GetCodePtrLocation()) {
4440 case HInvokeStaticOrDirect::CodePtrLocation::kCallSelf:
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004441 {
4442 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
4443 ExactAssemblyScope eas(GetVIXLAssembler(),
4444 kInstructionSize,
4445 CodeBufferCheckScope::kExactSize);
4446 __ bl(&frame_entry_label_);
4447 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
4448 }
Vladimir Marko58155012015-08-19 12:49:41 +00004449 break;
Vladimir Marko86c87522020-05-11 16:55:55 +01004450 case HInvokeStaticOrDirect::CodePtrLocation::kCallCriticalNative: {
4451 HParallelMove parallel_move(GetGraph()->GetAllocator());
4452 size_t out_frame_size =
4453 PrepareCriticalNativeCall<CriticalNativeCallingConventionVisitorARM64,
4454 kAapcs64StackAlignment,
4455 GetCriticalNativeDirectCallFrameSize>(invoke, &parallel_move);
4456 if (out_frame_size != 0u) {
4457 __ Claim(out_frame_size);
4458 GetAssembler()->cfi().AdjustCFAOffset(out_frame_size);
4459 GetMoveResolver()->EmitNativeCode(&parallel_move);
Artem Serov914d7a82017-02-07 14:33:49 +00004460 }
Vladimir Marko86c87522020-05-11 16:55:55 +01004461 call_code_pointer_member(ArtMethod::EntryPointFromJniOffset(kArm64PointerSize));
4462 // Zero-/sign-extend the result when needed due to native and managed ABI mismatch.
4463 switch (invoke->GetType()) {
4464 case DataType::Type::kBool:
4465 __ Ubfx(w0, w0, 0, 8);
4466 break;
4467 case DataType::Type::kInt8:
4468 __ Sbfx(w0, w0, 0, 8);
4469 break;
4470 case DataType::Type::kUint16:
4471 __ Ubfx(w0, w0, 0, 16);
4472 break;
4473 case DataType::Type::kInt16:
4474 __ Sbfx(w0, w0, 0, 16);
4475 break;
4476 case DataType::Type::kInt32:
4477 case DataType::Type::kInt64:
4478 case DataType::Type::kFloat32:
4479 case DataType::Type::kFloat64:
4480 case DataType::Type::kVoid:
4481 break;
4482 default:
4483 DCHECK(false) << invoke->GetType();
4484 break;
4485 }
4486 if (out_frame_size != 0u) {
4487 __ Drop(out_frame_size);
4488 GetAssembler()->cfi().AdjustCFAOffset(-out_frame_size);
4489 }
4490 break;
4491 }
4492 case HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod:
4493 call_code_pointer_member(ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize));
Vladimir Marko58155012015-08-19 12:49:41 +00004494 break;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +00004495 }
Alexandre Rames5319def2014-10-23 10:03:10 +01004496
Andreas Gampe878d58c2015-01-15 23:24:00 -08004497 DCHECK(!IsLeafMethod());
4498}
4499
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004500void CodeGeneratorARM64::GenerateVirtualCall(
4501 HInvokeVirtual* invoke, Location temp_in, SlowPathCode* slow_path) {
Nicolas Geoffraye5234232015-12-02 09:06:11 +00004502 // Use the calling convention instead of the location of the receiver, as
4503 // intrinsics may have put the receiver in a different register. In the intrinsics
4504 // slow path, the arguments have been moved to the right place, so here we are
4505 // guaranteed that the receiver is the first register of the calling convention.
4506 InvokeDexCallingConvention calling_convention;
4507 Register receiver = calling_convention.GetRegisterAt(0);
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004508 Register temp = XRegisterFrom(temp_in);
4509 size_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
4510 invoke->GetVTableIndex(), kArm64PointerSize).SizeValue();
4511 Offset class_offset = mirror::Object::ClassOffset();
Andreas Gampe542451c2016-07-26 09:02:02 -07004512 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize);
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004513
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004514 DCHECK(receiver.IsRegister());
Artem Serov914d7a82017-02-07 14:33:49 +00004515
4516 {
4517 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
4518 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
4519 // /* HeapReference<Class> */ temp = receiver->klass_
4520 __ Ldr(temp.W(), HeapOperandFrom(LocationFrom(receiver), class_offset));
4521 MaybeRecordImplicitNullCheck(invoke);
4522 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004523 // Instead of simply (possibly) unpoisoning `temp` here, we should
4524 // emit a read barrier for the previous class reference load.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004525 // intermediate/temporary reference and because the current
4526 // concurrent copying collector keeps the from-space memory
4527 // intact/accessible until the end of the marking phase (the
4528 // concurrent copying collector may not in the future).
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004529 GetAssembler()->MaybeUnpoisonHeapReference(temp.W());
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +00004530
4531 // If we're compiling baseline, update the inline cache.
4532 MaybeGenerateInlineCacheCheck(invoke, temp);
4533
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004534 // temp = temp->GetMethodAt(method_offset);
4535 __ Ldr(temp, MemOperand(temp, method_offset));
4536 // lr = temp->GetEntryPoint();
4537 __ Ldr(lr, MemOperand(temp, entry_point.SizeValue()));
Artem Serov914d7a82017-02-07 14:33:49 +00004538 {
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004539 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
Artem Serov914d7a82017-02-07 14:33:49 +00004540 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
4541 // lr();
4542 __ blr(lr);
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004543 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
Artem Serov914d7a82017-02-07 14:33:49 +00004544 }
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004545}
4546
Vladimir Marko9922f002020-06-08 15:05:15 +01004547void CodeGeneratorARM64::MoveFromReturnRegister(Location trg, DataType::Type type) {
4548 if (!trg.IsValid()) {
4549 DCHECK(type == DataType::Type::kVoid);
4550 return;
4551 }
4552
4553 DCHECK_NE(type, DataType::Type::kVoid);
4554
4555 if (DataType::IsIntegralType(type) || type == DataType::Type::kReference) {
4556 Register trg_reg = RegisterFrom(trg, type);
4557 Register res_reg = RegisterFrom(ARM64ReturnLocation(type), type);
4558 __ Mov(trg_reg, res_reg, kDiscardForSameWReg);
4559 } else {
4560 VRegister trg_reg = FPRegisterFrom(trg, type);
4561 VRegister res_reg = FPRegisterFrom(ARM64ReturnLocation(type), type);
4562 __ Fmov(trg_reg, res_reg);
4563 }
4564}
4565
Orion Hodsonac141392017-01-13 11:53:47 +00004566void LocationsBuilderARM64::VisitInvokePolymorphic(HInvokePolymorphic* invoke) {
4567 HandleInvoke(invoke);
4568}
4569
4570void InstructionCodeGeneratorARM64::VisitInvokePolymorphic(HInvokePolymorphic* invoke) {
4571 codegen_->GenerateInvokePolymorphicCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004572 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Orion Hodsonac141392017-01-13 11:53:47 +00004573}
4574
Orion Hodson4c8e12e2018-05-18 08:33:20 +01004575void LocationsBuilderARM64::VisitInvokeCustom(HInvokeCustom* invoke) {
4576 HandleInvoke(invoke);
4577}
4578
4579void InstructionCodeGeneratorARM64::VisitInvokeCustom(HInvokeCustom* invoke) {
4580 codegen_->GenerateInvokeCustomCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004581 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Orion Hodson4c8e12e2018-05-18 08:33:20 +01004582}
4583
Vladimir Marko6fd16062018-06-26 11:02:04 +01004584vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageIntrinsicPatch(
4585 uint32_t intrinsic_data,
4586 vixl::aarch64::Label* adrp_label) {
4587 return NewPcRelativePatch(
Vladimir Marko2d06e022019-07-08 15:45:19 +01004588 /* dex_file= */ nullptr, intrinsic_data, adrp_label, &boot_image_other_patches_);
Vladimir Marko6fd16062018-06-26 11:02:04 +01004589}
4590
Vladimir Markob066d432018-01-03 13:14:37 +00004591vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageRelRoPatch(
4592 uint32_t boot_image_offset,
4593 vixl::aarch64::Label* adrp_label) {
4594 return NewPcRelativePatch(
Vladimir Marko2d06e022019-07-08 15:45:19 +01004595 /* dex_file= */ nullptr, boot_image_offset, adrp_label, &boot_image_other_patches_);
Vladimir Markob066d432018-01-03 13:14:37 +00004596}
4597
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004598vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageMethodPatch(
Vladimir Marko65979462017-05-19 17:25:12 +01004599 MethodReference target_method,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004600 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004601 return NewPcRelativePatch(
4602 target_method.dex_file, target_method.index, adrp_label, &boot_image_method_patches_);
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004603}
4604
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004605vixl::aarch64::Label* CodeGeneratorARM64::NewMethodBssEntryPatch(
4606 MethodReference target_method,
4607 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004608 return NewPcRelativePatch(
4609 target_method.dex_file, target_method.index, adrp_label, &method_bss_entry_patches_);
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004610}
4611
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004612vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageTypePatch(
Scott Wakeling97c72b72016-06-24 16:19:36 +01004613 const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -08004614 dex::TypeIndex type_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004615 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004616 return NewPcRelativePatch(&dex_file, type_index.index_, adrp_label, &boot_image_type_patches_);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004617}
4618
Vladimir Marko1998cd02017-01-13 13:02:58 +00004619vixl::aarch64::Label* CodeGeneratorARM64::NewBssEntryTypePatch(
4620 const DexFile& dex_file,
4621 dex::TypeIndex type_index,
4622 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004623 return NewPcRelativePatch(&dex_file, type_index.index_, adrp_label, &type_bss_entry_patches_);
Vladimir Marko1998cd02017-01-13 13:02:58 +00004624}
4625
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004626vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageStringPatch(
Vladimir Marko65979462017-05-19 17:25:12 +01004627 const DexFile& dex_file,
4628 dex::StringIndex string_index,
4629 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004630 return NewPcRelativePatch(
4631 &dex_file, string_index.index_, adrp_label, &boot_image_string_patches_);
Vladimir Marko65979462017-05-19 17:25:12 +01004632}
4633
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004634vixl::aarch64::Label* CodeGeneratorARM64::NewStringBssEntryPatch(
4635 const DexFile& dex_file,
4636 dex::StringIndex string_index,
4637 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004638 return NewPcRelativePatch(&dex_file, string_index.index_, adrp_label, &string_bss_entry_patches_);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004639}
4640
Vladimir Markof6675082019-05-17 12:05:28 +01004641void CodeGeneratorARM64::EmitEntrypointThunkCall(ThreadOffset64 entrypoint_offset) {
4642 DCHECK(!__ AllowMacroInstructions()); // In ExactAssemblyScope.
Vladimir Marko695348f2020-05-19 14:42:02 +01004643 DCHECK(!GetCompilerOptions().IsJitCompiler());
Vladimir Markof6675082019-05-17 12:05:28 +01004644 call_entrypoint_patches_.emplace_back(/*dex_file*/ nullptr, entrypoint_offset.Uint32Value());
4645 vixl::aarch64::Label* bl_label = &call_entrypoint_patches_.back().label;
4646 __ bind(bl_label);
4647 __ bl(static_cast<int64_t>(0)); // Placeholder, patched at link-time.
4648}
4649
Vladimir Marko966b46f2018-08-03 10:20:19 +00004650void CodeGeneratorARM64::EmitBakerReadBarrierCbnz(uint32_t custom_data) {
Vladimir Marko94796f82018-08-08 15:15:33 +01004651 DCHECK(!__ AllowMacroInstructions()); // In ExactAssemblyScope.
Vladimir Marko695348f2020-05-19 14:42:02 +01004652 if (GetCompilerOptions().IsJitCompiler()) {
Vladimir Marko966b46f2018-08-03 10:20:19 +00004653 auto it = jit_baker_read_barrier_slow_paths_.FindOrAdd(custom_data);
4654 vixl::aarch64::Label* slow_path_entry = &it->second.label;
4655 __ cbnz(mr, slow_path_entry);
4656 } else {
4657 baker_read_barrier_patches_.emplace_back(custom_data);
4658 vixl::aarch64::Label* cbnz_label = &baker_read_barrier_patches_.back().label;
4659 __ bind(cbnz_label);
4660 __ cbnz(mr, static_cast<int64_t>(0)); // Placeholder, patched at link-time.
4661 }
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004662}
4663
Scott Wakeling97c72b72016-06-24 16:19:36 +01004664vixl::aarch64::Label* CodeGeneratorARM64::NewPcRelativePatch(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004665 const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004666 uint32_t offset_or_index,
4667 vixl::aarch64::Label* adrp_label,
4668 ArenaDeque<PcRelativePatchInfo>* patches) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004669 // Add a patch entry and return the label.
4670 patches->emplace_back(dex_file, offset_or_index);
4671 PcRelativePatchInfo* info = &patches->back();
Scott Wakeling97c72b72016-06-24 16:19:36 +01004672 vixl::aarch64::Label* label = &info->label;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004673 // If adrp_label is null, this is the ADRP patch and needs to point to its own label.
4674 info->pc_insn_label = (adrp_label != nullptr) ? adrp_label : label;
4675 return label;
4676}
4677
Scott Wakeling97c72b72016-06-24 16:19:36 +01004678vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateBootImageAddressLiteral(
4679 uint64_t address) {
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004680 return DeduplicateUint32Literal(dchecked_integral_cast<uint32_t>(address));
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004681}
4682
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004683vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateJitStringLiteral(
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00004684 const DexFile& dex_file, dex::StringIndex string_index, Handle<mirror::String> handle) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01004685 ReserveJitStringRoot(StringReference(&dex_file, string_index), handle);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004686 return jit_string_patches_.GetOrCreate(
4687 StringReference(&dex_file, string_index),
Andreas Gampe3db70682018-12-26 15:12:03 -08004688 [this]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(/* value= */ 0u); });
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004689}
4690
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004691vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateJitClassLiteral(
Nicolas Geoffray5247c082017-01-13 14:17:29 +00004692 const DexFile& dex_file, dex::TypeIndex type_index, Handle<mirror::Class> handle) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01004693 ReserveJitClassRoot(TypeReference(&dex_file, type_index), handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004694 return jit_class_patches_.GetOrCreate(
4695 TypeReference(&dex_file, type_index),
Andreas Gampe3db70682018-12-26 15:12:03 -08004696 [this]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(/* value= */ 0u); });
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004697}
4698
Vladimir Markoaad75c62016-10-03 08:46:48 +00004699void CodeGeneratorARM64::EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label,
4700 vixl::aarch64::Register reg) {
4701 DCHECK(reg.IsX());
4702 SingleEmissionCheckScope guard(GetVIXLAssembler());
4703 __ Bind(fixup_label);
Scott Wakelingb77051e2016-11-21 19:46:00 +00004704 __ adrp(reg, /* offset placeholder */ static_cast<int64_t>(0));
Vladimir Markoaad75c62016-10-03 08:46:48 +00004705}
4706
4707void CodeGeneratorARM64::EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
4708 vixl::aarch64::Register out,
4709 vixl::aarch64::Register base) {
4710 DCHECK(out.IsX());
4711 DCHECK(base.IsX());
4712 SingleEmissionCheckScope guard(GetVIXLAssembler());
4713 __ Bind(fixup_label);
4714 __ add(out, base, Operand(/* offset placeholder */ 0));
4715}
4716
4717void CodeGeneratorARM64::EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
4718 vixl::aarch64::Register out,
4719 vixl::aarch64::Register base) {
4720 DCHECK(base.IsX());
4721 SingleEmissionCheckScope guard(GetVIXLAssembler());
4722 __ Bind(fixup_label);
4723 __ ldr(out, MemOperand(base, /* offset placeholder */ 0));
4724}
4725
Vladimir Markoeebb8212018-06-05 14:57:24 +01004726void CodeGeneratorARM64::LoadBootImageAddress(vixl::aarch64::Register reg,
Vladimir Marko6fd16062018-06-26 11:02:04 +01004727 uint32_t boot_image_reference) {
4728 if (GetCompilerOptions().IsBootImage()) {
4729 // Add ADRP with its PC-relative type patch.
4730 vixl::aarch64::Label* adrp_label = NewBootImageIntrinsicPatch(boot_image_reference);
4731 EmitAdrpPlaceholder(adrp_label, reg.X());
4732 // Add ADD with its PC-relative type patch.
4733 vixl::aarch64::Label* add_label = NewBootImageIntrinsicPatch(boot_image_reference, adrp_label);
4734 EmitAddPlaceholder(add_label, reg.X(), reg.X());
Vladimir Markoa2da9b92018-10-10 14:21:55 +01004735 } else if (GetCompilerOptions().GetCompilePic()) {
Vladimir Markoeebb8212018-06-05 14:57:24 +01004736 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6fd16062018-06-26 11:02:04 +01004737 vixl::aarch64::Label* adrp_label = NewBootImageRelRoPatch(boot_image_reference);
Vladimir Markoeebb8212018-06-05 14:57:24 +01004738 EmitAdrpPlaceholder(adrp_label, reg.X());
4739 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6fd16062018-06-26 11:02:04 +01004740 vixl::aarch64::Label* ldr_label = NewBootImageRelRoPatch(boot_image_reference, adrp_label);
Vladimir Markoeebb8212018-06-05 14:57:24 +01004741 EmitLdrOffsetPlaceholder(ldr_label, reg.W(), reg.X());
4742 } else {
Vladimir Marko695348f2020-05-19 14:42:02 +01004743 DCHECK(GetCompilerOptions().IsJitCompiler());
Vladimir Markoeebb8212018-06-05 14:57:24 +01004744 gc::Heap* heap = Runtime::Current()->GetHeap();
4745 DCHECK(!heap->GetBootImageSpaces().empty());
Vladimir Marko6fd16062018-06-26 11:02:04 +01004746 const uint8_t* address = heap->GetBootImageSpaces()[0]->Begin() + boot_image_reference;
Vladimir Markoeebb8212018-06-05 14:57:24 +01004747 __ Ldr(reg.W(), DeduplicateBootImageAddressLiteral(reinterpret_cast<uintptr_t>(address)));
4748 }
4749}
4750
Vladimir Marko6fd16062018-06-26 11:02:04 +01004751void CodeGeneratorARM64::AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke,
4752 uint32_t boot_image_offset) {
4753 DCHECK(invoke->IsStatic());
4754 InvokeRuntimeCallingConvention calling_convention;
4755 Register argument = calling_convention.GetRegisterAt(0);
4756 if (GetCompilerOptions().IsBootImage()) {
4757 DCHECK_EQ(boot_image_offset, IntrinsicVisitor::IntegerValueOfInfo::kInvalidReference);
4758 // Load the class the same way as for HLoadClass::LoadKind::kBootImageLinkTimePcRelative.
4759 MethodReference target_method = invoke->GetTargetMethod();
4760 dex::TypeIndex type_idx = target_method.dex_file->GetMethodId(target_method.index).class_idx_;
4761 // Add ADRP with its PC-relative type patch.
4762 vixl::aarch64::Label* adrp_label = NewBootImageTypePatch(*target_method.dex_file, type_idx);
4763 EmitAdrpPlaceholder(adrp_label, argument.X());
4764 // Add ADD with its PC-relative type patch.
4765 vixl::aarch64::Label* add_label =
4766 NewBootImageTypePatch(*target_method.dex_file, type_idx, adrp_label);
4767 EmitAddPlaceholder(add_label, argument.X(), argument.X());
4768 } else {
4769 LoadBootImageAddress(argument, boot_image_offset);
4770 }
4771 InvokeRuntime(kQuickAllocObjectInitialized, invoke, invoke->GetDexPc());
4772 CheckEntrypointTypes<kQuickAllocObjectWithChecks, void*, mirror::Class*>();
4773}
4774
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004775template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +00004776inline void CodeGeneratorARM64::EmitPcRelativeLinkerPatches(
4777 const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004778 ArenaVector<linker::LinkerPatch>* linker_patches) {
Vladimir Markoaad75c62016-10-03 08:46:48 +00004779 for (const PcRelativePatchInfo& info : infos) {
4780 linker_patches->push_back(Factory(info.label.GetLocation(),
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004781 info.target_dex_file,
Vladimir Markoaad75c62016-10-03 08:46:48 +00004782 info.pc_insn_label->GetLocation(),
4783 info.offset_or_index));
4784 }
4785}
4786
Vladimir Marko6fd16062018-06-26 11:02:04 +01004787template <linker::LinkerPatch (*Factory)(size_t, uint32_t, uint32_t)>
4788linker::LinkerPatch NoDexFileAdapter(size_t literal_offset,
4789 const DexFile* target_dex_file,
4790 uint32_t pc_insn_offset,
4791 uint32_t boot_image_offset) {
4792 DCHECK(target_dex_file == nullptr); // Unused for these patches, should be null.
4793 return Factory(literal_offset, pc_insn_offset, boot_image_offset);
Vladimir Markob066d432018-01-03 13:14:37 +00004794}
4795
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004796void CodeGeneratorARM64::EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) {
Vladimir Marko58155012015-08-19 12:49:41 +00004797 DCHECK(linker_patches->empty());
4798 size_t size =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004799 boot_image_method_patches_.size() +
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004800 method_bss_entry_patches_.size() +
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004801 boot_image_type_patches_.size() +
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004802 type_bss_entry_patches_.size() +
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004803 boot_image_string_patches_.size() +
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004804 string_bss_entry_patches_.size() +
Vladimir Marko2d06e022019-07-08 15:45:19 +01004805 boot_image_other_patches_.size() +
Vladimir Markof6675082019-05-17 12:05:28 +01004806 call_entrypoint_patches_.size() +
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004807 baker_read_barrier_patches_.size();
Vladimir Marko58155012015-08-19 12:49:41 +00004808 linker_patches->reserve(size);
Vladimir Marko44ca0752019-07-29 10:18:25 +01004809 if (GetCompilerOptions().IsBootImage() || GetCompilerOptions().IsBootImageExtension()) {
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004810 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeMethodPatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004811 boot_image_method_patches_, linker_patches);
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004812 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeTypePatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004813 boot_image_type_patches_, linker_patches);
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004814 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeStringPatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004815 boot_image_string_patches_, linker_patches);
Vladimir Marko65979462017-05-19 17:25:12 +01004816 } else {
Vladimir Marko2d06e022019-07-08 15:45:19 +01004817 DCHECK(boot_image_method_patches_.empty());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004818 DCHECK(boot_image_type_patches_.empty());
4819 DCHECK(boot_image_string_patches_.empty());
Vladimir Marko2d06e022019-07-08 15:45:19 +01004820 }
4821 if (GetCompilerOptions().IsBootImage()) {
4822 EmitPcRelativeLinkerPatches<NoDexFileAdapter<linker::LinkerPatch::IntrinsicReferencePatch>>(
4823 boot_image_other_patches_, linker_patches);
4824 } else {
4825 EmitPcRelativeLinkerPatches<NoDexFileAdapter<linker::LinkerPatch::DataBimgRelRoPatch>>(
4826 boot_image_other_patches_, linker_patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004827 }
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004828 EmitPcRelativeLinkerPatches<linker::LinkerPatch::MethodBssEntryPatch>(
4829 method_bss_entry_patches_, linker_patches);
4830 EmitPcRelativeLinkerPatches<linker::LinkerPatch::TypeBssEntryPatch>(
4831 type_bss_entry_patches_, linker_patches);
4832 EmitPcRelativeLinkerPatches<linker::LinkerPatch::StringBssEntryPatch>(
4833 string_bss_entry_patches_, linker_patches);
Vladimir Markof6675082019-05-17 12:05:28 +01004834 for (const PatchInfo<vixl::aarch64::Label>& info : call_entrypoint_patches_) {
4835 DCHECK(info.target_dex_file == nullptr);
4836 linker_patches->push_back(linker::LinkerPatch::CallEntrypointPatch(
4837 info.label.GetLocation(), info.offset_or_index));
4838 }
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004839 for (const BakerReadBarrierPatchInfo& info : baker_read_barrier_patches_) {
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004840 linker_patches->push_back(linker::LinkerPatch::BakerReadBarrierBranchPatch(
4841 info.label.GetLocation(), info.custom_data));
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004842 }
Vladimir Marko1998cd02017-01-13 13:02:58 +00004843 DCHECK_EQ(size, linker_patches->size());
Vladimir Marko58155012015-08-19 12:49:41 +00004844}
4845
Vladimir Markoca1e0382018-04-11 09:58:41 +00004846bool CodeGeneratorARM64::NeedsThunkCode(const linker::LinkerPatch& patch) const {
Vladimir Markof6675082019-05-17 12:05:28 +01004847 return patch.GetType() == linker::LinkerPatch::Type::kCallEntrypoint ||
4848 patch.GetType() == linker::LinkerPatch::Type::kBakerReadBarrierBranch ||
Vladimir Markoca1e0382018-04-11 09:58:41 +00004849 patch.GetType() == linker::LinkerPatch::Type::kCallRelative;
4850}
4851
4852void CodeGeneratorARM64::EmitThunkCode(const linker::LinkerPatch& patch,
4853 /*out*/ ArenaVector<uint8_t>* code,
4854 /*out*/ std::string* debug_name) {
4855 Arm64Assembler assembler(GetGraph()->GetAllocator());
4856 switch (patch.GetType()) {
4857 case linker::LinkerPatch::Type::kCallRelative: {
4858 // The thunk just uses the entry point in the ArtMethod. This works even for calls
4859 // to the generic JNI and interpreter trampolines.
4860 Offset offset(ArtMethod::EntryPointFromQuickCompiledCodeOffset(
4861 kArm64PointerSize).Int32Value());
4862 assembler.JumpTo(ManagedRegister(arm64::X0), offset, ManagedRegister(arm64::IP0));
4863 if (GetCompilerOptions().GenerateAnyDebugInfo()) {
4864 *debug_name = "MethodCallThunk";
4865 }
4866 break;
4867 }
Vladimir Markof6675082019-05-17 12:05:28 +01004868 case linker::LinkerPatch::Type::kCallEntrypoint: {
4869 Offset offset(patch.EntrypointOffset());
4870 assembler.JumpTo(ManagedRegister(arm64::TR), offset, ManagedRegister(arm64::IP0));
4871 if (GetCompilerOptions().GenerateAnyDebugInfo()) {
4872 *debug_name = "EntrypointCallThunk_" + std::to_string(offset.Uint32Value());
4873 }
4874 break;
4875 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00004876 case linker::LinkerPatch::Type::kBakerReadBarrierBranch: {
4877 DCHECK_EQ(patch.GetBakerCustomValue2(), 0u);
4878 CompileBakerReadBarrierThunk(assembler, patch.GetBakerCustomValue1(), debug_name);
4879 break;
4880 }
4881 default:
4882 LOG(FATAL) << "Unexpected patch type " << patch.GetType();
4883 UNREACHABLE();
4884 }
4885
4886 // Ensure we emit the literal pool if any.
4887 assembler.FinalizeCode();
4888 code->resize(assembler.CodeSize());
4889 MemoryRegion code_region(code->data(), code->size());
4890 assembler.FinalizeInstructions(code_region);
4891}
4892
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004893vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateUint32Literal(uint32_t value) {
4894 return uint32_literals_.GetOrCreate(
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004895 value,
4896 [this, value]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(value); });
4897}
4898
Scott Wakeling97c72b72016-06-24 16:19:36 +01004899vixl::aarch64::Literal<uint64_t>* CodeGeneratorARM64::DeduplicateUint64Literal(uint64_t value) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004900 return uint64_literals_.GetOrCreate(
4901 value,
4902 [this, value]() { return __ CreateLiteralDestroyedWithPool<uint64_t>(value); });
Vladimir Marko58155012015-08-19 12:49:41 +00004903}
4904
Andreas Gampe878d58c2015-01-15 23:24:00 -08004905void InstructionCodeGeneratorARM64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
David Brazdil58282f42016-01-14 12:45:10 +00004906 // Explicit clinit checks triggered by static invokes must have been pruned by
4907 // art::PrepareForRegisterAllocation.
4908 DCHECK(!invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01004909
Andreas Gampe878d58c2015-01-15 23:24:00 -08004910 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
Andreas Gampe3db70682018-12-26 15:12:03 -08004911 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004912 return;
4913 }
4914
Vladimir Marko86c87522020-05-11 16:55:55 +01004915 LocationSummary* locations = invoke->GetLocations();
4916 codegen_->GenerateStaticOrDirectCall(
4917 invoke, locations->HasTemps() ? locations->GetTemp(0) : Location::NoLocation());
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004918
Andreas Gampe3db70682018-12-26 15:12:03 -08004919 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01004920}
4921
4922void InstructionCodeGeneratorARM64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Andreas Gampe878d58c2015-01-15 23:24:00 -08004923 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
Andreas Gampe3db70682018-12-26 15:12:03 -08004924 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004925 return;
4926 }
4927
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004928 {
4929 // Ensure that between the BLR (emitted by GenerateVirtualCall) and RecordPcInfo there
4930 // are no pools emitted.
4931 EmissionCheckScope guard(GetVIXLAssembler(), kInvokeCodeMarginSizeInBytes);
4932 codegen_->GenerateVirtualCall(invoke, invoke->GetLocations()->GetTemp(0));
4933 DCHECK(!codegen_->IsLeafMethod());
4934 }
4935
Andreas Gampe3db70682018-12-26 15:12:03 -08004936 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01004937}
4938
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004939HLoadClass::LoadKind CodeGeneratorARM64::GetSupportedLoadClassKind(
4940 HLoadClass::LoadKind desired_class_load_kind) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004941 switch (desired_class_load_kind) {
Nicolas Geoffray83c8e272017-01-31 14:36:37 +00004942 case HLoadClass::LoadKind::kInvalid:
4943 LOG(FATAL) << "UNREACHABLE";
4944 UNREACHABLE();
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004945 case HLoadClass::LoadKind::kReferrersClass:
4946 break;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004947 case HLoadClass::LoadKind::kBootImageLinkTimePcRelative:
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004948 case HLoadClass::LoadKind::kBootImageRelRo:
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004949 case HLoadClass::LoadKind::kBssEntry:
Vladimir Marko695348f2020-05-19 14:42:02 +01004950 DCHECK(!GetCompilerOptions().IsJitCompiler());
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004951 break;
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004952 case HLoadClass::LoadKind::kJitBootImageAddress:
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004953 case HLoadClass::LoadKind::kJitTableAddress:
Vladimir Marko695348f2020-05-19 14:42:02 +01004954 DCHECK(GetCompilerOptions().IsJitCompiler());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004955 break;
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004956 case HLoadClass::LoadKind::kRuntimeCall:
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004957 break;
4958 }
4959 return desired_class_load_kind;
4960}
4961
Alexandre Rames67555f72014-11-18 10:55:16 +00004962void LocationsBuilderARM64::VisitLoadClass(HLoadClass* cls) {
Vladimir Marko41559982017-01-06 14:04:23 +00004963 HLoadClass::LoadKind load_kind = cls->GetLoadKind();
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004964 if (load_kind == HLoadClass::LoadKind::kRuntimeCall) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004965 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko41559982017-01-06 14:04:23 +00004966 CodeGenerator::CreateLoadClassRuntimeCallLocationSummary(
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004967 cls,
4968 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko41559982017-01-06 14:04:23 +00004969 LocationFrom(vixl::aarch64::x0));
Vladimir Markoea4c1262017-02-06 19:59:33 +00004970 DCHECK(calling_convention.GetRegisterAt(0).Is(vixl::aarch64::x0));
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004971 return;
4972 }
Vladimir Marko41559982017-01-06 14:04:23 +00004973 DCHECK(!cls->NeedsAccessCheck());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004974
Mathieu Chartier31b12e32016-09-02 17:11:57 -07004975 const bool requires_read_barrier = kEmitCompilerReadBarrier && !cls->IsInBootImage();
4976 LocationSummary::CallKind call_kind = (cls->NeedsEnvironment() || requires_read_barrier)
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004977 ? LocationSummary::kCallOnSlowPath
4978 : LocationSummary::kNoCall;
Vladimir Markoca6fff82017-10-03 14:49:14 +01004979 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(cls, call_kind);
Mathieu Chartier31b12e32016-09-02 17:11:57 -07004980 if (kUseBakerReadBarrier && requires_read_barrier && !cls->NeedsEnvironment()) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01004981 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko70e97462016-08-09 11:04:26 +01004982 }
4983
Vladimir Marko41559982017-01-06 14:04:23 +00004984 if (load_kind == HLoadClass::LoadKind::kReferrersClass) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004985 locations->SetInAt(0, Location::RequiresRegister());
4986 }
4987 locations->SetOut(Location::RequiresRegister());
Vladimir Markoea4c1262017-02-06 19:59:33 +00004988 if (cls->GetLoadKind() == HLoadClass::LoadKind::kBssEntry) {
4989 if (!kUseReadBarrier || kUseBakerReadBarrier) {
4990 // Rely on the type resolution or initialization and marking to save everything we need.
Vladimir Marko3232dbb2018-07-25 15:42:46 +01004991 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Vladimir Markoea4c1262017-02-06 19:59:33 +00004992 } else {
4993 // For non-Baker read barrier we have a temp-clobbering call.
4994 }
4995 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004996}
4997
Nicolas Geoffray5247c082017-01-13 14:17:29 +00004998// NO_THREAD_SAFETY_ANALYSIS as we manipulate handles whose internal object we know does not
4999// move.
5000void InstructionCodeGeneratorARM64::VisitLoadClass(HLoadClass* cls) NO_THREAD_SAFETY_ANALYSIS {
Vladimir Marko41559982017-01-06 14:04:23 +00005001 HLoadClass::LoadKind load_kind = cls->GetLoadKind();
Vladimir Marko847e6ce2017-06-02 13:55:07 +01005002 if (load_kind == HLoadClass::LoadKind::kRuntimeCall) {
Vladimir Marko41559982017-01-06 14:04:23 +00005003 codegen_->GenerateLoadClassRuntimeCall(cls);
Andreas Gampe3db70682018-12-26 15:12:03 -08005004 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Calin Juravle580b6092015-10-06 17:35:58 +01005005 return;
5006 }
Vladimir Marko41559982017-01-06 14:04:23 +00005007 DCHECK(!cls->NeedsAccessCheck());
Calin Juravle580b6092015-10-06 17:35:58 +01005008
Roland Levillain22ccc3a2015-11-24 13:10:05 +00005009 Location out_loc = cls->GetLocations()->Out();
Calin Juravle580b6092015-10-06 17:35:58 +01005010 Register out = OutputRegister(cls);
Alexandre Rames67555f72014-11-18 10:55:16 +00005011
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005012 const ReadBarrierOption read_barrier_option = cls->IsInBootImage()
5013 ? kWithoutReadBarrier
5014 : kCompilerReadBarrierOption;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005015 bool generate_null_check = false;
Vladimir Marko41559982017-01-06 14:04:23 +00005016 switch (load_kind) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005017 case HLoadClass::LoadKind::kReferrersClass: {
5018 DCHECK(!cls->CanCallRuntime());
5019 DCHECK(!cls->MustGenerateClinitCheck());
5020 // /* GcRoot<mirror::Class> */ out = current_method->declaring_class_
5021 Register current_method = InputRegisterAt(cls, 0);
Vladimir Markoca1e0382018-04-11 09:58:41 +00005022 codegen_->GenerateGcRootFieldLoad(cls,
5023 out_loc,
5024 current_method,
5025 ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3db70682018-12-26 15:12:03 -08005026 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00005027 read_barrier_option);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005028 break;
5029 }
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005030 case HLoadClass::LoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01005031 DCHECK(codegen_->GetCompilerOptions().IsBootImage() ||
5032 codegen_->GetCompilerOptions().IsBootImageExtension());
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005033 DCHECK_EQ(read_barrier_option, kWithoutReadBarrier);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005034 // Add ADRP with its PC-relative type patch.
5035 const DexFile& dex_file = cls->GetDexFile();
Andreas Gampea5b09a62016-11-17 15:21:22 -08005036 dex::TypeIndex type_index = cls->GetTypeIndex();
Vladimir Marko59eb30f2018-02-20 11:52:34 +00005037 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageTypePatch(dex_file, type_index);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005038 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005039 // Add ADD with its PC-relative type patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01005040 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00005041 codegen_->NewBootImageTypePatch(dex_file, type_index, adrp_label);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005042 codegen_->EmitAddPlaceholder(add_label, out.X(), out.X());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005043 break;
5044 }
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005045 case HLoadClass::LoadKind::kBootImageRelRo: {
Vladimir Marko94ec2db2017-09-06 17:21:03 +01005046 DCHECK(!codegen_->GetCompilerOptions().IsBootImage());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005047 uint32_t boot_image_offset = codegen_->GetBootImageOffset(cls);
5048 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
5049 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageRelRoPatch(boot_image_offset);
Vladimir Marko94ec2db2017-09-06 17:21:03 +01005050 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005051 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko94ec2db2017-09-06 17:21:03 +01005052 vixl::aarch64::Label* ldr_label =
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005053 codegen_->NewBootImageRelRoPatch(boot_image_offset, adrp_label);
Vladimir Marko94ec2db2017-09-06 17:21:03 +01005054 codegen_->EmitLdrOffsetPlaceholder(ldr_label, out.W(), out.X());
Vladimir Marko94ec2db2017-09-06 17:21:03 +01005055 break;
5056 }
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005057 case HLoadClass::LoadKind::kBssEntry: {
5058 // Add ADRP with its PC-relative Class .bss entry patch.
5059 const DexFile& dex_file = cls->GetDexFile();
5060 dex::TypeIndex type_index = cls->GetTypeIndex();
Vladimir Markof3c52b42017-11-17 17:32:12 +00005061 vixl::aarch64::Register temp = XRegisterFrom(out_loc);
5062 vixl::aarch64::Label* adrp_label = codegen_->NewBssEntryTypePatch(dex_file, type_index);
5063 codegen_->EmitAdrpPlaceholder(adrp_label, temp);
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005064 // Add LDR with its PC-relative Class .bss entry patch.
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005065 vixl::aarch64::Label* ldr_label =
Vladimir Markof3c52b42017-11-17 17:32:12 +00005066 codegen_->NewBssEntryTypePatch(dex_file, type_index, adrp_label);
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005067 // /* GcRoot<mirror::Class> */ out = *(base_address + offset) /* PC-relative */
Vladimir Markod5fd5c32019-07-02 14:46:32 +01005068 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoca1e0382018-04-11 09:58:41 +00005069 codegen_->GenerateGcRootFieldLoad(cls,
5070 out_loc,
5071 temp,
5072 /* offset placeholder */ 0u,
5073 ldr_label,
5074 read_barrier_option);
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005075 generate_null_check = true;
5076 break;
5077 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01005078 case HLoadClass::LoadKind::kJitBootImageAddress: {
5079 DCHECK_EQ(read_barrier_option, kWithoutReadBarrier);
5080 uint32_t address = reinterpret_cast32<uint32_t>(cls->GetClass().Get());
5081 DCHECK_NE(address, 0u);
5082 __ Ldr(out.W(), codegen_->DeduplicateBootImageAddressLiteral(address));
5083 break;
5084 }
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00005085 case HLoadClass::LoadKind::kJitTableAddress: {
5086 __ Ldr(out, codegen_->DeduplicateJitClassLiteral(cls->GetDexFile(),
5087 cls->GetTypeIndex(),
Nicolas Geoffray5247c082017-01-13 14:17:29 +00005088 cls->GetClass()));
Vladimir Markoca1e0382018-04-11 09:58:41 +00005089 codegen_->GenerateGcRootFieldLoad(cls,
5090 out_loc,
5091 out.X(),
Andreas Gampe3db70682018-12-26 15:12:03 -08005092 /* offset= */ 0,
5093 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00005094 read_barrier_option);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005095 break;
5096 }
Vladimir Marko847e6ce2017-06-02 13:55:07 +01005097 case HLoadClass::LoadKind::kRuntimeCall:
Nicolas Geoffray83c8e272017-01-31 14:36:37 +00005098 case HLoadClass::LoadKind::kInvalid:
Vladimir Marko41559982017-01-06 14:04:23 +00005099 LOG(FATAL) << "UNREACHABLE";
5100 UNREACHABLE();
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005101 }
5102
Vladimir Markoea4c1262017-02-06 19:59:33 +00005103 bool do_clinit = cls->MustGenerateClinitCheck();
5104 if (generate_null_check || do_clinit) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005105 DCHECK(cls->CanCallRuntime());
Vladimir Markoa9f303c2018-07-20 16:43:56 +01005106 SlowPathCodeARM64* slow_path =
5107 new (codegen_->GetScopedAllocator()) LoadClassSlowPathARM64(cls, cls);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01005108 codegen_->AddSlowPath(slow_path);
5109 if (generate_null_check) {
5110 __ Cbz(out, slow_path->GetEntryLabel());
5111 }
5112 if (cls->MustGenerateClinitCheck()) {
5113 GenerateClassInitializationCheck(slow_path, out);
5114 } else {
5115 __ Bind(slow_path->GetExitLabel());
Alexandre Rames67555f72014-11-18 10:55:16 +00005116 }
Andreas Gampe3db70682018-12-26 15:12:03 -08005117 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00005118 }
5119}
5120
Orion Hodsondbaa5c72018-05-10 08:22:46 +01005121void LocationsBuilderARM64::VisitLoadMethodHandle(HLoadMethodHandle* load) {
5122 InvokeRuntimeCallingConvention calling_convention;
5123 Location location = LocationFrom(calling_convention.GetRegisterAt(0));
5124 CodeGenerator::CreateLoadMethodHandleRuntimeCallLocationSummary(load, location, location);
5125}
5126
5127void InstructionCodeGeneratorARM64::VisitLoadMethodHandle(HLoadMethodHandle* load) {
5128 codegen_->GenerateLoadMethodHandleRuntimeCall(load);
5129}
5130
Orion Hodson18259d72018-04-12 11:18:23 +01005131void LocationsBuilderARM64::VisitLoadMethodType(HLoadMethodType* load) {
5132 InvokeRuntimeCallingConvention calling_convention;
5133 Location location = LocationFrom(calling_convention.GetRegisterAt(0));
5134 CodeGenerator::CreateLoadMethodTypeRuntimeCallLocationSummary(load, location, location);
5135}
5136
5137void InstructionCodeGeneratorARM64::VisitLoadMethodType(HLoadMethodType* load) {
5138 codegen_->GenerateLoadMethodTypeRuntimeCall(load);
5139}
5140
David Brazdilcb1c0552015-08-04 16:22:25 +01005141static MemOperand GetExceptionTlsAddress() {
Andreas Gampe542451c2016-07-26 09:02:02 -07005142 return MemOperand(tr, Thread::ExceptionOffset<kArm64PointerSize>().Int32Value());
David Brazdilcb1c0552015-08-04 16:22:25 +01005143}
5144
Alexandre Rames67555f72014-11-18 10:55:16 +00005145void LocationsBuilderARM64::VisitLoadException(HLoadException* load) {
5146 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005147 new (GetGraph()->GetAllocator()) LocationSummary(load, LocationSummary::kNoCall);
Alexandre Rames67555f72014-11-18 10:55:16 +00005148 locations->SetOut(Location::RequiresRegister());
5149}
5150
5151void InstructionCodeGeneratorARM64::VisitLoadException(HLoadException* instruction) {
David Brazdilcb1c0552015-08-04 16:22:25 +01005152 __ Ldr(OutputRegister(instruction), GetExceptionTlsAddress());
5153}
5154
5155void LocationsBuilderARM64::VisitClearException(HClearException* clear) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005156 new (GetGraph()->GetAllocator()) LocationSummary(clear, LocationSummary::kNoCall);
David Brazdilcb1c0552015-08-04 16:22:25 +01005157}
5158
5159void InstructionCodeGeneratorARM64::VisitClearException(HClearException* clear ATTRIBUTE_UNUSED) {
5160 __ Str(wzr, GetExceptionTlsAddress());
Alexandre Rames67555f72014-11-18 10:55:16 +00005161}
5162
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005163HLoadString::LoadKind CodeGeneratorARM64::GetSupportedLoadStringKind(
5164 HLoadString::LoadKind desired_string_load_kind) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005165 switch (desired_string_load_kind) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005166 case HLoadString::LoadKind::kBootImageLinkTimePcRelative:
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005167 case HLoadString::LoadKind::kBootImageRelRo:
Vladimir Markoaad75c62016-10-03 08:46:48 +00005168 case HLoadString::LoadKind::kBssEntry:
Vladimir Marko695348f2020-05-19 14:42:02 +01005169 DCHECK(!GetCompilerOptions().IsJitCompiler());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005170 break;
Vladimir Marko8e524ad2018-07-13 10:27:43 +01005171 case HLoadString::LoadKind::kJitBootImageAddress:
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005172 case HLoadString::LoadKind::kJitTableAddress:
Vladimir Marko695348f2020-05-19 14:42:02 +01005173 DCHECK(GetCompilerOptions().IsJitCompiler());
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005174 break;
Vladimir Marko847e6ce2017-06-02 13:55:07 +01005175 case HLoadString::LoadKind::kRuntimeCall:
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005176 break;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005177 }
5178 return desired_string_load_kind;
5179}
5180
Alexandre Rames67555f72014-11-18 10:55:16 +00005181void LocationsBuilderARM64::VisitLoadString(HLoadString* load) {
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005182 LocationSummary::CallKind call_kind = CodeGenerator::GetLoadStringCallKind(load);
Vladimir Markoca6fff82017-10-03 14:49:14 +01005183 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(load, call_kind);
Vladimir Marko847e6ce2017-06-02 13:55:07 +01005184 if (load->GetLoadKind() == HLoadString::LoadKind::kRuntimeCall) {
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07005185 InvokeRuntimeCallingConvention calling_convention;
5186 locations->SetOut(calling_convention.GetReturnLocation(load->GetType()));
5187 } else {
5188 locations->SetOut(Location::RequiresRegister());
Vladimir Marko94ce9c22016-09-30 14:50:51 +01005189 if (load->GetLoadKind() == HLoadString::LoadKind::kBssEntry) {
5190 if (!kUseReadBarrier || kUseBakerReadBarrier) {
Vladimir Markoea4c1262017-02-06 19:59:33 +00005191 // Rely on the pResolveString and marking to save everything we need.
Vladimir Marko3232dbb2018-07-25 15:42:46 +01005192 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Vladimir Marko94ce9c22016-09-30 14:50:51 +01005193 } else {
5194 // For non-Baker read barrier we have a temp-clobbering call.
5195 }
5196 }
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005197 }
Alexandre Rames67555f72014-11-18 10:55:16 +00005198}
5199
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00005200// NO_THREAD_SAFETY_ANALYSIS as we manipulate handles whose internal object we know does not
5201// move.
5202void InstructionCodeGeneratorARM64::VisitLoadString(HLoadString* load) NO_THREAD_SAFETY_ANALYSIS {
Alexandre Rames67555f72014-11-18 10:55:16 +00005203 Register out = OutputRegister(load);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005204 Location out_loc = load->GetLocations()->Out();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00005205
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005206 switch (load->GetLoadKind()) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005207 case HLoadString::LoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01005208 DCHECK(codegen_->GetCompilerOptions().IsBootImage() ||
5209 codegen_->GetCompilerOptions().IsBootImageExtension());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005210 // Add ADRP with its PC-relative String patch.
5211 const DexFile& dex_file = load->GetDexFile();
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005212 const dex::StringIndex string_index = load->GetStringIndex();
Vladimir Marko59eb30f2018-02-20 11:52:34 +00005213 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageStringPatch(dex_file, string_index);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005214 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005215 // Add ADD with its PC-relative String patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01005216 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00005217 codegen_->NewBootImageStringPatch(dex_file, string_index, adrp_label);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005218 codegen_->EmitAddPlaceholder(add_label, out.X(), out.X());
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005219 return;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005220 }
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005221 case HLoadString::LoadKind::kBootImageRelRo: {
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005222 DCHECK(!codegen_->GetCompilerOptions().IsBootImage());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005223 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
5224 uint32_t boot_image_offset = codegen_->GetBootImageOffset(load);
5225 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageRelRoPatch(boot_image_offset);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005226 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005227 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005228 vixl::aarch64::Label* ldr_label =
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005229 codegen_->NewBootImageRelRoPatch(boot_image_offset, adrp_label);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005230 codegen_->EmitLdrOffsetPlaceholder(ldr_label, out.W(), out.X());
5231 return;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005232 }
Vladimir Markoaad75c62016-10-03 08:46:48 +00005233 case HLoadString::LoadKind::kBssEntry: {
5234 // Add ADRP with its PC-relative String .bss entry patch.
5235 const DexFile& dex_file = load->GetDexFile();
Vladimir Marko6bec91c2017-01-09 15:03:12 +00005236 const dex::StringIndex string_index = load->GetStringIndex();
Vladimir Markof3c52b42017-11-17 17:32:12 +00005237 Register temp = XRegisterFrom(out_loc);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005238 vixl::aarch64::Label* adrp_label = codegen_->NewStringBssEntryPatch(dex_file, string_index);
Vladimir Marko94ce9c22016-09-30 14:50:51 +01005239 codegen_->EmitAdrpPlaceholder(adrp_label, temp);
Vladimir Markoe47f60c2018-02-21 13:43:28 +00005240 // Add LDR with its PC-relative String .bss entry patch.
Vladimir Markoaad75c62016-10-03 08:46:48 +00005241 vixl::aarch64::Label* ldr_label =
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01005242 codegen_->NewStringBssEntryPatch(dex_file, string_index, adrp_label);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005243 // /* GcRoot<mirror::String> */ out = *(base_address + offset) /* PC-relative */
Vladimir Markod5fd5c32019-07-02 14:46:32 +01005244 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoca1e0382018-04-11 09:58:41 +00005245 codegen_->GenerateGcRootFieldLoad(load,
5246 out_loc,
5247 temp,
5248 /* offset placeholder */ 0u,
5249 ldr_label,
5250 kCompilerReadBarrierOption);
Vladimir Marko94ce9c22016-09-30 14:50:51 +01005251 SlowPathCodeARM64* slow_path =
Vladimir Markof3c52b42017-11-17 17:32:12 +00005252 new (codegen_->GetScopedAllocator()) LoadStringSlowPathARM64(load);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005253 codegen_->AddSlowPath(slow_path);
5254 __ Cbz(out.X(), slow_path->GetEntryLabel());
5255 __ Bind(slow_path->GetExitLabel());
Andreas Gampe3db70682018-12-26 15:12:03 -08005256 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Vladimir Markoaad75c62016-10-03 08:46:48 +00005257 return;
5258 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01005259 case HLoadString::LoadKind::kJitBootImageAddress: {
5260 uint32_t address = reinterpret_cast32<uint32_t>(load->GetString().Get());
5261 DCHECK_NE(address, 0u);
5262 __ Ldr(out.W(), codegen_->DeduplicateBootImageAddressLiteral(address));
5263 return;
5264 }
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005265 case HLoadString::LoadKind::kJitTableAddress: {
5266 __ Ldr(out, codegen_->DeduplicateJitStringLiteral(load->GetDexFile(),
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00005267 load->GetStringIndex(),
5268 load->GetString()));
Vladimir Markoca1e0382018-04-11 09:58:41 +00005269 codegen_->GenerateGcRootFieldLoad(load,
5270 out_loc,
5271 out.X(),
Andreas Gampe3db70682018-12-26 15:12:03 -08005272 /* offset= */ 0,
5273 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00005274 kCompilerReadBarrierOption);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00005275 return;
5276 }
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005277 default:
Christina Wadsworthbf44e0e2016-08-18 10:37:42 -07005278 break;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005279 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00005280
Christina Wadsworthbf44e0e2016-08-18 10:37:42 -07005281 // TODO: Re-add the compiler code to do string dex cache lookup again.
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07005282 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko94ce9c22016-09-30 14:50:51 +01005283 DCHECK_EQ(calling_convention.GetRegisterAt(0).GetCode(), out.GetCode());
Andreas Gampe8a0128a2016-11-28 07:38:35 -08005284 __ Mov(calling_convention.GetRegisterAt(0).W(), load->GetStringIndex().index_);
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07005285 codegen_->InvokeRuntime(kQuickResolveString, load, load->GetDexPc());
5286 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
Andreas Gampe3db70682018-12-26 15:12:03 -08005287 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00005288}
5289
Alexandre Rames5319def2014-10-23 10:03:10 +01005290void LocationsBuilderARM64::VisitLongConstant(HLongConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005291 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Alexandre Rames5319def2014-10-23 10:03:10 +01005292 locations->SetOut(Location::ConstantLocation(constant));
5293}
5294
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005295void InstructionCodeGeneratorARM64::VisitLongConstant(HLongConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005296 // Will be generated at use site.
5297}
5298
Alexandre Rames67555f72014-11-18 10:55:16 +00005299void LocationsBuilderARM64::VisitMonitorOperation(HMonitorOperation* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005300 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5301 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames67555f72014-11-18 10:55:16 +00005302 InvokeRuntimeCallingConvention calling_convention;
5303 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5304}
5305
5306void InstructionCodeGeneratorARM64::VisitMonitorOperation(HMonitorOperation* instruction) {
Roland Levillain5e8d5f02016-10-18 18:03:43 +01005307 codegen_->InvokeRuntime(instruction->IsEnter() ? kQuickLockObject : kQuickUnlockObject,
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005308 instruction,
5309 instruction->GetDexPc());
Roland Levillain888d0672015-11-23 18:53:50 +00005310 if (instruction->IsEnter()) {
5311 CheckEntrypointTypes<kQuickLockObject, void, mirror::Object*>();
5312 } else {
5313 CheckEntrypointTypes<kQuickUnlockObject, void, mirror::Object*>();
5314 }
Andreas Gampe3db70682018-12-26 15:12:03 -08005315 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00005316}
5317
Alexandre Rames42d641b2014-10-27 14:00:51 +00005318void LocationsBuilderARM64::VisitMul(HMul* mul) {
5319 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005320 new (GetGraph()->GetAllocator()) LocationSummary(mul, LocationSummary::kNoCall);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005321 switch (mul->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005322 case DataType::Type::kInt32:
5323 case DataType::Type::kInt64:
Alexandre Rames42d641b2014-10-27 14:00:51 +00005324 locations->SetInAt(0, Location::RequiresRegister());
5325 locations->SetInAt(1, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00005326 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005327 break;
5328
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005329 case DataType::Type::kFloat32:
5330 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005331 locations->SetInAt(0, Location::RequiresFpuRegister());
5332 locations->SetInAt(1, Location::RequiresFpuRegister());
Alexandre Rames67555f72014-11-18 10:55:16 +00005333 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005334 break;
5335
5336 default:
5337 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
5338 }
5339}
5340
5341void InstructionCodeGeneratorARM64::VisitMul(HMul* mul) {
5342 switch (mul->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005343 case DataType::Type::kInt32:
5344 case DataType::Type::kInt64:
Alexandre Rames42d641b2014-10-27 14:00:51 +00005345 __ Mul(OutputRegister(mul), InputRegisterAt(mul, 0), InputRegisterAt(mul, 1));
5346 break;
5347
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005348 case DataType::Type::kFloat32:
5349 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005350 __ Fmul(OutputFPRegister(mul), InputFPRegisterAt(mul, 0), InputFPRegisterAt(mul, 1));
Alexandre Rames42d641b2014-10-27 14:00:51 +00005351 break;
5352
5353 default:
5354 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
5355 }
5356}
5357
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005358void LocationsBuilderARM64::VisitNeg(HNeg* neg) {
5359 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005360 new (GetGraph()->GetAllocator()) LocationSummary(neg, LocationSummary::kNoCall);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005361 switch (neg->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005362 case DataType::Type::kInt32:
5363 case DataType::Type::kInt64:
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00005364 locations->SetInAt(0, ARM64EncodableConstantOrRegister(neg->InputAt(0), neg));
Alexandre Rames67555f72014-11-18 10:55:16 +00005365 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005366 break;
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005367
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005368 case DataType::Type::kFloat32:
5369 case DataType::Type::kFloat64:
Alexandre Rames67555f72014-11-18 10:55:16 +00005370 locations->SetInAt(0, Location::RequiresFpuRegister());
5371 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005372 break;
5373
5374 default:
5375 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
5376 }
5377}
5378
5379void InstructionCodeGeneratorARM64::VisitNeg(HNeg* neg) {
5380 switch (neg->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005381 case DataType::Type::kInt32:
5382 case DataType::Type::kInt64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005383 __ Neg(OutputRegister(neg), InputOperandAt(neg, 0));
5384 break;
5385
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005386 case DataType::Type::kFloat32:
5387 case DataType::Type::kFloat64:
Alexandre Rames67555f72014-11-18 10:55:16 +00005388 __ Fneg(OutputFPRegister(neg), InputFPRegisterAt(neg, 0));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005389 break;
5390
5391 default:
5392 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
5393 }
5394}
5395
5396void LocationsBuilderARM64::VisitNewArray(HNewArray* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005397 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5398 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005399 InvokeRuntimeCallingConvention calling_convention;
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005400 locations->SetOut(LocationFrom(x0));
Nicolas Geoffraye761bcc2017-01-19 08:59:37 +00005401 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5402 locations->SetInAt(1, LocationFrom(calling_convention.GetRegisterAt(1)));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005403}
5404
5405void InstructionCodeGeneratorARM64::VisitNewArray(HNewArray* instruction) {
Vladimir Markob5461632018-10-15 14:24:21 +01005406 // Note: if heap poisoning is enabled, the entry point takes care of poisoning the reference.
5407 QuickEntrypointEnum entrypoint = CodeGenerator::GetArrayAllocationEntrypoint(instruction);
Nicolas Geoffrayb048cb72017-01-23 22:50:24 +00005408 codegen_->InvokeRuntime(entrypoint, instruction, instruction->GetDexPc());
Nicolas Geoffraye761bcc2017-01-19 08:59:37 +00005409 CheckEntrypointTypes<kQuickAllocArrayResolved, void*, mirror::Class*, int32_t>();
Andreas Gampe3db70682018-12-26 15:12:03 -08005410 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005411}
5412
Alexandre Rames5319def2014-10-23 10:03:10 +01005413void LocationsBuilderARM64::VisitNewInstance(HNewInstance* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005414 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5415 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames5319def2014-10-23 10:03:10 +01005416 InvokeRuntimeCallingConvention calling_convention;
Alex Lightd109e302018-06-27 10:25:41 -07005417 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005418 locations->SetOut(calling_convention.GetReturnLocation(DataType::Type::kReference));
Alexandre Rames5319def2014-10-23 10:03:10 +01005419}
5420
5421void InstructionCodeGeneratorARM64::VisitNewInstance(HNewInstance* instruction) {
Alex Lightd109e302018-06-27 10:25:41 -07005422 codegen_->InvokeRuntime(instruction->GetEntrypoint(), instruction, instruction->GetDexPc());
5423 CheckEntrypointTypes<kQuickAllocObjectWithChecks, void*, mirror::Class*>();
Andreas Gampe3db70682018-12-26 15:12:03 -08005424 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01005425}
5426
5427void LocationsBuilderARM64::VisitNot(HNot* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005428 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames4e596512014-11-07 15:56:50 +00005429 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00005430 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01005431}
5432
5433void InstructionCodeGeneratorARM64::VisitNot(HNot* instruction) {
Nicolas Geoffrayd8ef2e92015-02-24 16:02:06 +00005434 switch (instruction->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005435 case DataType::Type::kInt32:
5436 case DataType::Type::kInt64:
Roland Levillain55dcfb52014-10-24 18:09:09 +01005437 __ Mvn(OutputRegister(instruction), InputOperandAt(instruction, 0));
Alexandre Rames5319def2014-10-23 10:03:10 +01005438 break;
5439
5440 default:
5441 LOG(FATAL) << "Unexpected type for not operation " << instruction->GetResultType();
5442 }
5443}
5444
David Brazdil66d126e2015-04-03 16:02:44 +01005445void LocationsBuilderARM64::VisitBooleanNot(HBooleanNot* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005446 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
David Brazdil66d126e2015-04-03 16:02:44 +01005447 locations->SetInAt(0, Location::RequiresRegister());
5448 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5449}
5450
5451void InstructionCodeGeneratorARM64::VisitBooleanNot(HBooleanNot* instruction) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01005452 __ Eor(OutputRegister(instruction), InputRegisterAt(instruction, 0), vixl::aarch64::Operand(1));
David Brazdil66d126e2015-04-03 16:02:44 +01005453}
5454
Alexandre Rames5319def2014-10-23 10:03:10 +01005455void LocationsBuilderARM64::VisitNullCheck(HNullCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01005456 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction);
5457 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Rames5319def2014-10-23 10:03:10 +01005458}
5459
Calin Juravle2ae48182016-03-16 14:05:09 +00005460void CodeGeneratorARM64::GenerateImplicitNullCheck(HNullCheck* instruction) {
5461 if (CanMoveNullCheckToUser(instruction)) {
Calin Juravle77520bc2015-01-12 18:45:46 +00005462 return;
5463 }
Artem Serov914d7a82017-02-07 14:33:49 +00005464 {
Nicolas Geoffray61ba8d22018-08-07 09:55:57 +01005465 // Ensure that between load and RecordPcInfo there are no pools emitted.
Artem Serov914d7a82017-02-07 14:33:49 +00005466 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
5467 Location obj = instruction->GetLocations()->InAt(0);
5468 __ Ldr(wzr, HeapOperandFrom(obj, Offset(0)));
5469 RecordPcInfo(instruction, instruction->GetDexPc());
5470 }
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005471}
5472
Calin Juravle2ae48182016-03-16 14:05:09 +00005473void CodeGeneratorARM64::GenerateExplicitNullCheck(HNullCheck* instruction) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01005474 SlowPathCodeARM64* slow_path = new (GetScopedAllocator()) NullCheckSlowPathARM64(instruction);
Calin Juravle2ae48182016-03-16 14:05:09 +00005475 AddSlowPath(slow_path);
Alexandre Rames5319def2014-10-23 10:03:10 +01005476
5477 LocationSummary* locations = instruction->GetLocations();
5478 Location obj = locations->InAt(0);
Calin Juravle77520bc2015-01-12 18:45:46 +00005479
5480 __ Cbz(RegisterFrom(obj, instruction->InputAt(0)->GetType()), slow_path->GetEntryLabel());
Alexandre Rames5319def2014-10-23 10:03:10 +01005481}
5482
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005483void InstructionCodeGeneratorARM64::VisitNullCheck(HNullCheck* instruction) {
Calin Juravle2ae48182016-03-16 14:05:09 +00005484 codegen_->GenerateNullCheck(instruction);
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005485}
5486
Alexandre Rames67555f72014-11-18 10:55:16 +00005487void LocationsBuilderARM64::VisitOr(HOr* instruction) {
5488 HandleBinaryOp(instruction);
5489}
5490
5491void InstructionCodeGeneratorARM64::VisitOr(HOr* instruction) {
5492 HandleBinaryOp(instruction);
5493}
5494
Alexandre Rames3e69f162014-12-10 10:36:50 +00005495void LocationsBuilderARM64::VisitParallelMove(HParallelMove* instruction ATTRIBUTE_UNUSED) {
5496 LOG(FATAL) << "Unreachable";
5497}
5498
5499void InstructionCodeGeneratorARM64::VisitParallelMove(HParallelMove* instruction) {
Vladimir Markobea75ff2017-10-11 20:39:54 +01005500 if (instruction->GetNext()->IsSuspendCheck() &&
5501 instruction->GetBlock()->GetLoopInformation() != nullptr) {
5502 HSuspendCheck* suspend_check = instruction->GetNext()->AsSuspendCheck();
5503 // The back edge will generate the suspend check.
5504 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(suspend_check, instruction);
5505 }
5506
Alexandre Rames3e69f162014-12-10 10:36:50 +00005507 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
5508}
5509
Alexandre Rames5319def2014-10-23 10:03:10 +01005510void LocationsBuilderARM64::VisitParameterValue(HParameterValue* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005511 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005512 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
5513 if (location.IsStackSlot()) {
5514 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
5515 } else if (location.IsDoubleStackSlot()) {
5516 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
5517 }
5518 locations->SetOut(location);
5519}
5520
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005521void InstructionCodeGeneratorARM64::VisitParameterValue(
5522 HParameterValue* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005523 // Nothing to do, the parameter is already at its location.
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005524}
5525
5526void LocationsBuilderARM64::VisitCurrentMethod(HCurrentMethod* instruction) {
5527 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005528 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray38207af2015-06-01 15:46:22 +01005529 locations->SetOut(LocationFrom(kArtMethodRegister));
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005530}
5531
5532void InstructionCodeGeneratorARM64::VisitCurrentMethod(
5533 HCurrentMethod* instruction ATTRIBUTE_UNUSED) {
5534 // Nothing to do, the method is already at its location.
Alexandre Rames5319def2014-10-23 10:03:10 +01005535}
5536
5537void LocationsBuilderARM64::VisitPhi(HPhi* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005538 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Vladimir Marko372f10e2016-05-17 16:30:10 +01005539 for (size_t i = 0, e = locations->GetInputCount(); i < e; ++i) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005540 locations->SetInAt(i, Location::Any());
5541 }
5542 locations->SetOut(Location::Any());
5543}
5544
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005545void InstructionCodeGeneratorARM64::VisitPhi(HPhi* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005546 LOG(FATAL) << "Unreachable";
5547}
5548
Serban Constantinescu02164b32014-11-13 14:05:07 +00005549void LocationsBuilderARM64::VisitRem(HRem* rem) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005550 DataType::Type type = rem->GetResultType();
Alexandre Rames542361f2015-01-29 16:57:31 +00005551 LocationSummary::CallKind call_kind =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005552 DataType::IsFloatingPointType(type) ? LocationSummary::kCallOnMainOnly
Serban Constantinescu54ff4822016-07-07 18:03:19 +01005553 : LocationSummary::kNoCall;
Vladimir Markoca6fff82017-10-03 14:49:14 +01005554 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(rem, call_kind);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005555
5556 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005557 case DataType::Type::kInt32:
5558 case DataType::Type::kInt64:
Serban Constantinescu02164b32014-11-13 14:05:07 +00005559 locations->SetInAt(0, Location::RequiresRegister());
Zheng Xuc6667102015-05-15 16:08:45 +08005560 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Serban Constantinescu02164b32014-11-13 14:05:07 +00005561 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5562 break;
5563
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005564 case DataType::Type::kFloat32:
5565 case DataType::Type::kFloat64: {
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005566 InvokeRuntimeCallingConvention calling_convention;
5567 locations->SetInAt(0, LocationFrom(calling_convention.GetFpuRegisterAt(0)));
5568 locations->SetInAt(1, LocationFrom(calling_convention.GetFpuRegisterAt(1)));
5569 locations->SetOut(calling_convention.GetReturnLocation(type));
5570
5571 break;
5572 }
5573
Serban Constantinescu02164b32014-11-13 14:05:07 +00005574 default:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005575 LOG(FATAL) << "Unexpected rem type " << type;
Serban Constantinescu02164b32014-11-13 14:05:07 +00005576 }
5577}
5578
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005579void InstructionCodeGeneratorARM64::GenerateIntRemForPower2Denom(HRem *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01005580 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005581 uint64_t abs_imm = static_cast<uint64_t>(AbsOrMin(imm));
5582 DCHECK(IsPowerOfTwo(abs_imm)) << abs_imm;
5583
5584 Register out = OutputRegister(instruction);
5585 Register dividend = InputRegisterAt(instruction, 0);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005586
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01005587 if (abs_imm == 2) {
5588 __ Cmp(dividend, 0);
5589 __ And(out, dividend, 1);
5590 __ Csneg(out, out, out, ge);
5591 } else {
5592 UseScratchRegisterScope temps(GetVIXLAssembler());
5593 Register temp = temps.AcquireSameSizeAs(out);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005594
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01005595 __ Negs(temp, dividend);
5596 __ And(out, dividend, abs_imm - 1);
5597 __ And(temp, temp, abs_imm - 1);
5598 __ Csneg(out, out, temp, mi);
5599 }
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005600}
5601
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005602void InstructionCodeGeneratorARM64::GenerateIntRemForConstDenom(HRem *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01005603 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005604
5605 if (imm == 0) {
5606 // Do not generate anything.
5607 // DivZeroCheck would prevent any code to be executed.
5608 return;
5609 }
5610
Evgeny Astigeevichf58dc652018-06-25 17:54:07 +01005611 if (IsPowerOfTwo(AbsOrMin(imm))) {
5612 // Cases imm == -1 or imm == 1 are handled in constant folding by
5613 // InstructionWithAbsorbingInputSimplifier.
5614 // If the cases have survided till code generation they are handled in
5615 // GenerateIntRemForPower2Denom becauses -1 and 1 are the power of 2 (2^0).
5616 // The correct code is generated for them, just more instructions.
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005617 GenerateIntRemForPower2Denom(instruction);
5618 } else {
5619 DCHECK(imm < -2 || imm > 2) << imm;
5620 GenerateDivRemWithAnyConstant(instruction);
5621 }
5622}
5623
5624void InstructionCodeGeneratorARM64::GenerateIntRem(HRem* instruction) {
5625 DCHECK(DataType::IsIntOrLongType(instruction->GetResultType()))
5626 << instruction->GetResultType();
5627
5628 if (instruction->GetLocations()->InAt(1).IsConstant()) {
5629 GenerateIntRemForConstDenom(instruction);
5630 } else {
5631 Register out = OutputRegister(instruction);
5632 Register dividend = InputRegisterAt(instruction, 0);
5633 Register divisor = InputRegisterAt(instruction, 1);
5634 UseScratchRegisterScope temps(GetVIXLAssembler());
5635 Register temp = temps.AcquireSameSizeAs(out);
5636 __ Sdiv(temp, dividend, divisor);
5637 __ Msub(out, temp, divisor, dividend);
5638 }
5639}
5640
Serban Constantinescu02164b32014-11-13 14:05:07 +00005641void InstructionCodeGeneratorARM64::VisitRem(HRem* rem) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005642 DataType::Type type = rem->GetResultType();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005643
Serban Constantinescu02164b32014-11-13 14:05:07 +00005644 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005645 case DataType::Type::kInt32:
5646 case DataType::Type::kInt64: {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005647 GenerateIntRem(rem);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005648 break;
5649 }
5650
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005651 case DataType::Type::kFloat32:
5652 case DataType::Type::kFloat64: {
5653 QuickEntrypointEnum entrypoint =
5654 (type == DataType::Type::kFloat32) ? kQuickFmodf : kQuickFmod;
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005655 codegen_->InvokeRuntime(entrypoint, rem, rem->GetDexPc());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005656 if (type == DataType::Type::kFloat32) {
Roland Levillain888d0672015-11-23 18:53:50 +00005657 CheckEntrypointTypes<kQuickFmodf, float, float, float>();
5658 } else {
5659 CheckEntrypointTypes<kQuickFmod, double, double, double>();
5660 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005661 break;
5662 }
5663
Serban Constantinescu02164b32014-11-13 14:05:07 +00005664 default:
5665 LOG(FATAL) << "Unexpected rem type " << type;
Vladimir Marko351dddf2015-12-11 16:34:46 +00005666 UNREACHABLE();
Serban Constantinescu02164b32014-11-13 14:05:07 +00005667 }
5668}
5669
Aart Bik1f8d51b2018-02-15 10:42:37 -08005670void LocationsBuilderARM64::VisitMin(HMin* min) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005671 HandleBinaryOp(min);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005672}
5673
Aart Bik1f8d51b2018-02-15 10:42:37 -08005674void InstructionCodeGeneratorARM64::VisitMin(HMin* min) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005675 HandleBinaryOp(min);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005676}
5677
5678void LocationsBuilderARM64::VisitMax(HMax* max) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005679 HandleBinaryOp(max);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005680}
5681
5682void InstructionCodeGeneratorARM64::VisitMax(HMax* max) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005683 HandleBinaryOp(max);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005684}
5685
Aart Bik3dad3412018-02-28 12:01:46 -08005686void LocationsBuilderARM64::VisitAbs(HAbs* abs) {
5687 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(abs);
5688 switch (abs->GetResultType()) {
5689 case DataType::Type::kInt32:
5690 case DataType::Type::kInt64:
5691 locations->SetInAt(0, Location::RequiresRegister());
5692 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5693 break;
5694 case DataType::Type::kFloat32:
5695 case DataType::Type::kFloat64:
5696 locations->SetInAt(0, Location::RequiresFpuRegister());
5697 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
5698 break;
5699 default:
5700 LOG(FATAL) << "Unexpected type for abs operation " << abs->GetResultType();
5701 }
5702}
5703
5704void InstructionCodeGeneratorARM64::VisitAbs(HAbs* abs) {
5705 switch (abs->GetResultType()) {
5706 case DataType::Type::kInt32:
5707 case DataType::Type::kInt64: {
5708 Register in_reg = InputRegisterAt(abs, 0);
5709 Register out_reg = OutputRegister(abs);
5710 __ Cmp(in_reg, Operand(0));
5711 __ Cneg(out_reg, in_reg, lt);
5712 break;
5713 }
5714 case DataType::Type::kFloat32:
5715 case DataType::Type::kFloat64: {
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +01005716 VRegister in_reg = InputFPRegisterAt(abs, 0);
5717 VRegister out_reg = OutputFPRegister(abs);
Aart Bik3dad3412018-02-28 12:01:46 -08005718 __ Fabs(out_reg, in_reg);
5719 break;
5720 }
5721 default:
5722 LOG(FATAL) << "Unexpected type for abs operation " << abs->GetResultType();
5723 }
5724}
5725
Igor Murashkind01745e2017-04-05 16:40:31 -07005726void LocationsBuilderARM64::VisitConstructorFence(HConstructorFence* constructor_fence) {
5727 constructor_fence->SetLocations(nullptr);
5728}
5729
5730void InstructionCodeGeneratorARM64::VisitConstructorFence(
5731 HConstructorFence* constructor_fence ATTRIBUTE_UNUSED) {
5732 codegen_->GenerateMemoryBarrier(MemBarrierKind::kStoreStore);
5733}
5734
Calin Juravle27df7582015-04-17 19:12:31 +01005735void LocationsBuilderARM64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
5736 memory_barrier->SetLocations(nullptr);
5737}
5738
5739void InstructionCodeGeneratorARM64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
Roland Levillain44015862016-01-22 11:47:17 +00005740 codegen_->GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
Calin Juravle27df7582015-04-17 19:12:31 +01005741}
5742
Alexandre Rames5319def2014-10-23 10:03:10 +01005743void LocationsBuilderARM64::VisitReturn(HReturn* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005744 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005745 DataType::Type return_type = instruction->InputAt(0)->GetType();
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005746 locations->SetInAt(0, ARM64ReturnLocation(return_type));
Alexandre Rames5319def2014-10-23 10:03:10 +01005747}
5748
Nicolas Geoffray57cacb72019-12-08 22:07:08 +00005749void InstructionCodeGeneratorARM64::VisitReturn(HReturn* ret) {
5750 if (GetGraph()->IsCompilingOsr()) {
5751 // To simplify callers of an OSR method, we put the return value in both
5752 // floating point and core register.
5753 switch (ret->InputAt(0)->GetType()) {
5754 case DataType::Type::kFloat32:
5755 __ Fmov(w0, s0);
5756 break;
5757 case DataType::Type::kFloat64:
5758 __ Fmov(x0, d0);
5759 break;
5760 default:
5761 break;
5762 }
5763 }
Alexandre Rames5319def2014-10-23 10:03:10 +01005764 codegen_->GenerateFrameExit();
Alexandre Rames5319def2014-10-23 10:03:10 +01005765}
5766
5767void LocationsBuilderARM64::VisitReturnVoid(HReturnVoid* instruction) {
5768 instruction->SetLocations(nullptr);
5769}
5770
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005771void InstructionCodeGeneratorARM64::VisitReturnVoid(HReturnVoid* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005772 codegen_->GenerateFrameExit();
Alexandre Rames5319def2014-10-23 10:03:10 +01005773}
5774
Scott Wakeling40a04bf2015-12-11 09:50:36 +00005775void LocationsBuilderARM64::VisitRor(HRor* ror) {
5776 HandleBinaryOp(ror);
5777}
5778
5779void InstructionCodeGeneratorARM64::VisitRor(HRor* ror) {
5780 HandleBinaryOp(ror);
5781}
5782
Serban Constantinescu02164b32014-11-13 14:05:07 +00005783void LocationsBuilderARM64::VisitShl(HShl* shl) {
5784 HandleShift(shl);
5785}
5786
5787void InstructionCodeGeneratorARM64::VisitShl(HShl* shl) {
5788 HandleShift(shl);
5789}
5790
5791void LocationsBuilderARM64::VisitShr(HShr* shr) {
5792 HandleShift(shr);
5793}
5794
5795void InstructionCodeGeneratorARM64::VisitShr(HShr* shr) {
5796 HandleShift(shr);
5797}
5798
Alexandre Rames5319def2014-10-23 10:03:10 +01005799void LocationsBuilderARM64::VisitSub(HSub* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005800 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005801}
5802
5803void InstructionCodeGeneratorARM64::VisitSub(HSub* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005804 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005805}
5806
Alexandre Rames67555f72014-11-18 10:55:16 +00005807void LocationsBuilderARM64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005808 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames67555f72014-11-18 10:55:16 +00005809}
5810
5811void InstructionCodeGeneratorARM64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01005812 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames67555f72014-11-18 10:55:16 +00005813}
5814
5815void LocationsBuilderARM64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01005816 HandleFieldSet(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005817}
5818
Alexandre Rames67555f72014-11-18 10:55:16 +00005819void InstructionCodeGeneratorARM64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01005820 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Alexandre Rames5319def2014-10-23 10:03:10 +01005821}
5822
Vladimir Marko552a1342017-10-31 10:56:47 +00005823void LocationsBuilderARM64::VisitStringBuilderAppend(HStringBuilderAppend* instruction) {
5824 codegen_->CreateStringBuilderAppendLocations(instruction, LocationFrom(x0));
5825}
5826
5827void InstructionCodeGeneratorARM64::VisitStringBuilderAppend(HStringBuilderAppend* instruction) {
5828 __ Mov(w0, instruction->GetFormat()->GetValue());
5829 codegen_->InvokeRuntime(kQuickStringBuilderAppend, instruction, instruction->GetDexPc());
5830}
5831
Calin Juravlee460d1d2015-09-29 04:52:17 +01005832void LocationsBuilderARM64::VisitUnresolvedInstanceFieldGet(
5833 HUnresolvedInstanceFieldGet* instruction) {
5834 FieldAccessCallingConventionARM64 calling_convention;
5835 codegen_->CreateUnresolvedFieldLocationSummary(
5836 instruction, instruction->GetFieldType(), calling_convention);
5837}
5838
5839void InstructionCodeGeneratorARM64::VisitUnresolvedInstanceFieldGet(
5840 HUnresolvedInstanceFieldGet* instruction) {
5841 FieldAccessCallingConventionARM64 calling_convention;
5842 codegen_->GenerateUnresolvedFieldAccess(instruction,
5843 instruction->GetFieldType(),
5844 instruction->GetFieldIndex(),
5845 instruction->GetDexPc(),
5846 calling_convention);
5847}
5848
5849void LocationsBuilderARM64::VisitUnresolvedInstanceFieldSet(
5850 HUnresolvedInstanceFieldSet* instruction) {
5851 FieldAccessCallingConventionARM64 calling_convention;
5852 codegen_->CreateUnresolvedFieldLocationSummary(
5853 instruction, instruction->GetFieldType(), calling_convention);
5854}
5855
5856void InstructionCodeGeneratorARM64::VisitUnresolvedInstanceFieldSet(
5857 HUnresolvedInstanceFieldSet* instruction) {
5858 FieldAccessCallingConventionARM64 calling_convention;
5859 codegen_->GenerateUnresolvedFieldAccess(instruction,
5860 instruction->GetFieldType(),
5861 instruction->GetFieldIndex(),
5862 instruction->GetDexPc(),
5863 calling_convention);
5864}
5865
5866void LocationsBuilderARM64::VisitUnresolvedStaticFieldGet(
5867 HUnresolvedStaticFieldGet* instruction) {
5868 FieldAccessCallingConventionARM64 calling_convention;
5869 codegen_->CreateUnresolvedFieldLocationSummary(
5870 instruction, instruction->GetFieldType(), calling_convention);
5871}
5872
5873void InstructionCodeGeneratorARM64::VisitUnresolvedStaticFieldGet(
5874 HUnresolvedStaticFieldGet* instruction) {
5875 FieldAccessCallingConventionARM64 calling_convention;
5876 codegen_->GenerateUnresolvedFieldAccess(instruction,
5877 instruction->GetFieldType(),
5878 instruction->GetFieldIndex(),
5879 instruction->GetDexPc(),
5880 calling_convention);
5881}
5882
5883void LocationsBuilderARM64::VisitUnresolvedStaticFieldSet(
5884 HUnresolvedStaticFieldSet* instruction) {
5885 FieldAccessCallingConventionARM64 calling_convention;
5886 codegen_->CreateUnresolvedFieldLocationSummary(
5887 instruction, instruction->GetFieldType(), calling_convention);
5888}
5889
5890void InstructionCodeGeneratorARM64::VisitUnresolvedStaticFieldSet(
5891 HUnresolvedStaticFieldSet* instruction) {
5892 FieldAccessCallingConventionARM64 calling_convention;
5893 codegen_->GenerateUnresolvedFieldAccess(instruction,
5894 instruction->GetFieldType(),
5895 instruction->GetFieldIndex(),
5896 instruction->GetDexPc(),
5897 calling_convention);
5898}
5899
Alexandre Rames5319def2014-10-23 10:03:10 +01005900void LocationsBuilderARM64::VisitSuspendCheck(HSuspendCheck* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005901 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5902 instruction, LocationSummary::kCallOnSlowPath);
Artem Serov7957d952017-04-04 15:44:09 +01005903 // In suspend check slow path, usually there are no caller-save registers at all.
5904 // If SIMD instructions are present, however, we force spilling all live SIMD
5905 // registers in full width (since the runtime only saves/restores lower part).
5906 locations->SetCustomSlowPathCallerSaves(
5907 GetGraph()->HasSIMD() ? RegisterSet::AllFpu() : RegisterSet::Empty());
Alexandre Rames5319def2014-10-23 10:03:10 +01005908}
5909
5910void InstructionCodeGeneratorARM64::VisitSuspendCheck(HSuspendCheck* instruction) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005911 HBasicBlock* block = instruction->GetBlock();
5912 if (block->GetLoopInformation() != nullptr) {
5913 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
5914 // The back edge will generate the suspend check.
5915 return;
5916 }
5917 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
5918 // The goto will generate the suspend check.
5919 return;
5920 }
5921 GenerateSuspendCheck(instruction, nullptr);
Andreas Gampe3db70682018-12-26 15:12:03 -08005922 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01005923}
5924
Alexandre Rames67555f72014-11-18 10:55:16 +00005925void LocationsBuilderARM64::VisitThrow(HThrow* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005926 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5927 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames67555f72014-11-18 10:55:16 +00005928 InvokeRuntimeCallingConvention calling_convention;
5929 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5930}
5931
5932void InstructionCodeGeneratorARM64::VisitThrow(HThrow* instruction) {
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005933 codegen_->InvokeRuntime(kQuickDeliverException, instruction, instruction->GetDexPc());
Andreas Gampe1cc7dba2014-12-17 18:43:01 -08005934 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
Alexandre Rames67555f72014-11-18 10:55:16 +00005935}
5936
5937void LocationsBuilderARM64::VisitTypeConversion(HTypeConversion* conversion) {
5938 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005939 new (GetGraph()->GetAllocator()) LocationSummary(conversion, LocationSummary::kNoCall);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005940 DataType::Type input_type = conversion->GetInputType();
5941 DataType::Type result_type = conversion->GetResultType();
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005942 DCHECK(!DataType::IsTypeConversionImplicit(input_type, result_type))
5943 << input_type << " -> " << result_type;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005944 if ((input_type == DataType::Type::kReference) || (input_type == DataType::Type::kVoid) ||
5945 (result_type == DataType::Type::kReference) || (result_type == DataType::Type::kVoid)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005946 LOG(FATAL) << "Unexpected type conversion from " << input_type << " to " << result_type;
5947 }
5948
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005949 if (DataType::IsFloatingPointType(input_type)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005950 locations->SetInAt(0, Location::RequiresFpuRegister());
5951 } else {
5952 locations->SetInAt(0, Location::RequiresRegister());
5953 }
5954
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005955 if (DataType::IsFloatingPointType(result_type)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005956 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
5957 } else {
5958 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5959 }
5960}
5961
5962void InstructionCodeGeneratorARM64::VisitTypeConversion(HTypeConversion* conversion) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005963 DataType::Type result_type = conversion->GetResultType();
5964 DataType::Type input_type = conversion->GetInputType();
Alexandre Rames67555f72014-11-18 10:55:16 +00005965
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005966 DCHECK(!DataType::IsTypeConversionImplicit(input_type, result_type))
5967 << input_type << " -> " << result_type;
Alexandre Rames67555f72014-11-18 10:55:16 +00005968
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005969 if (DataType::IsIntegralType(result_type) && DataType::IsIntegralType(input_type)) {
5970 int result_size = DataType::Size(result_type);
5971 int input_size = DataType::Size(input_type);
Alexandre Rames3e69f162014-12-10 10:36:50 +00005972 int min_size = std::min(result_size, input_size);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005973 Register output = OutputRegister(conversion);
5974 Register source = InputRegisterAt(conversion, 0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005975 if (result_type == DataType::Type::kInt32 && input_type == DataType::Type::kInt64) {
Alexandre Rames4dff2fd2015-08-20 13:36:35 +01005976 // 'int' values are used directly as W registers, discarding the top
5977 // bits, so we don't need to sign-extend and can just perform a move.
5978 // We do not pass the `kDiscardForSameWReg` argument to force clearing the
5979 // top 32 bits of the target register. We theoretically could leave those
5980 // bits unchanged, but we would have to make sure that no code uses a
5981 // 32bit input value as a 64bit value assuming that the top 32 bits are
5982 // zero.
5983 __ Mov(output.W(), source.W());
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005984 } else if (DataType::IsUnsignedType(result_type) ||
5985 (DataType::IsUnsignedType(input_type) && input_size < result_size)) {
5986 __ Ubfx(output, output.IsX() ? source.X() : source.W(), 0, result_size * kBitsPerByte);
Alexandre Rames67555f72014-11-18 10:55:16 +00005987 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00005988 __ Sbfx(output, output.IsX() ? source.X() : source.W(), 0, min_size * kBitsPerByte);
Alexandre Rames67555f72014-11-18 10:55:16 +00005989 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005990 } else if (DataType::IsFloatingPointType(result_type) && DataType::IsIntegralType(input_type)) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005991 __ Scvtf(OutputFPRegister(conversion), InputRegisterAt(conversion, 0));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005992 } else if (DataType::IsIntegralType(result_type) && DataType::IsFloatingPointType(input_type)) {
5993 CHECK(result_type == DataType::Type::kInt32 || result_type == DataType::Type::kInt64);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005994 __ Fcvtzs(OutputRegister(conversion), InputFPRegisterAt(conversion, 0));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005995 } else if (DataType::IsFloatingPointType(result_type) &&
5996 DataType::IsFloatingPointType(input_type)) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005997 __ Fcvt(OutputFPRegister(conversion), InputFPRegisterAt(conversion, 0));
5998 } else {
5999 LOG(FATAL) << "Unexpected or unimplemented type conversion from " << input_type
6000 << " to " << result_type;
Alexandre Rames67555f72014-11-18 10:55:16 +00006001 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00006002}
Alexandre Rames67555f72014-11-18 10:55:16 +00006003
Serban Constantinescu02164b32014-11-13 14:05:07 +00006004void LocationsBuilderARM64::VisitUShr(HUShr* ushr) {
6005 HandleShift(ushr);
6006}
6007
6008void InstructionCodeGeneratorARM64::VisitUShr(HUShr* ushr) {
6009 HandleShift(ushr);
Alexandre Rames67555f72014-11-18 10:55:16 +00006010}
6011
6012void LocationsBuilderARM64::VisitXor(HXor* instruction) {
6013 HandleBinaryOp(instruction);
6014}
6015
6016void InstructionCodeGeneratorARM64::VisitXor(HXor* instruction) {
6017 HandleBinaryOp(instruction);
6018}
6019
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01006020void LocationsBuilderARM64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
Calin Juravleb1498f62015-02-16 13:13:29 +00006021 // Nothing to do, this should be removed during prepare for register allocator.
Calin Juravleb1498f62015-02-16 13:13:29 +00006022 LOG(FATAL) << "Unreachable";
6023}
6024
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01006025void InstructionCodeGeneratorARM64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
Calin Juravleb1498f62015-02-16 13:13:29 +00006026 // Nothing to do, this should be removed during prepare for register allocator.
Calin Juravleb1498f62015-02-16 13:13:29 +00006027 LOG(FATAL) << "Unreachable";
6028}
6029
Mark Mendellfe57faa2015-09-18 09:26:15 -04006030// Simple implementation of packed switch - generate cascaded compare/jumps.
6031void LocationsBuilderARM64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
6032 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01006033 new (GetGraph()->GetAllocator()) LocationSummary(switch_instr, LocationSummary::kNoCall);
Mark Mendellfe57faa2015-09-18 09:26:15 -04006034 locations->SetInAt(0, Location::RequiresRegister());
6035}
6036
6037void InstructionCodeGeneratorARM64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
6038 int32_t lower_bound = switch_instr->GetStartValue();
Zheng Xu3927c8b2015-11-18 17:46:25 +08006039 uint32_t num_entries = switch_instr->GetNumEntries();
Mark Mendellfe57faa2015-09-18 09:26:15 -04006040 Register value_reg = InputRegisterAt(switch_instr, 0);
6041 HBasicBlock* default_block = switch_instr->GetDefaultBlock();
6042
Zheng Xu3927c8b2015-11-18 17:46:25 +08006043 // Roughly set 16 as max average assemblies generated per HIR in a graph.
Scott Wakeling97c72b72016-06-24 16:19:36 +01006044 static constexpr int32_t kMaxExpectedSizePerHInstruction = 16 * kInstructionSize;
Zheng Xu3927c8b2015-11-18 17:46:25 +08006045 // ADR has a limited range(+/-1MB), so we set a threshold for the number of HIRs in the graph to
6046 // make sure we don't emit it if the target may run out of range.
6047 // TODO: Instead of emitting all jump tables at the end of the code, we could keep track of ADR
6048 // ranges and emit the tables only as required.
6049 static constexpr int32_t kJumpTableInstructionThreshold = 1* MB / kMaxExpectedSizePerHInstruction;
Mark Mendellfe57faa2015-09-18 09:26:15 -04006050
Vladimir Markof3e0ee22015-12-17 15:23:13 +00006051 if (num_entries <= kPackedSwitchCompareJumpThreshold ||
Zheng Xu3927c8b2015-11-18 17:46:25 +08006052 // Current instruction id is an upper bound of the number of HIRs in the graph.
6053 GetGraph()->GetCurrentInstructionId() > kJumpTableInstructionThreshold) {
6054 // Create a series of compare/jumps.
Vladimir Markof3e0ee22015-12-17 15:23:13 +00006055 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
6056 Register temp = temps.AcquireW();
6057 __ Subs(temp, value_reg, Operand(lower_bound));
6058
Zheng Xu3927c8b2015-11-18 17:46:25 +08006059 const ArenaVector<HBasicBlock*>& successors = switch_instr->GetBlock()->GetSuccessors();
Vladimir Markof3e0ee22015-12-17 15:23:13 +00006060 // Jump to successors[0] if value == lower_bound.
6061 __ B(eq, codegen_->GetLabelOf(successors[0]));
6062 int32_t last_index = 0;
6063 for (; num_entries - last_index > 2; last_index += 2) {
6064 __ Subs(temp, temp, Operand(2));
6065 // Jump to successors[last_index + 1] if value < case_value[last_index + 2].
6066 __ B(lo, codegen_->GetLabelOf(successors[last_index + 1]));
6067 // Jump to successors[last_index + 2] if value == case_value[last_index + 2].
6068 __ B(eq, codegen_->GetLabelOf(successors[last_index + 2]));
6069 }
6070 if (num_entries - last_index == 2) {
6071 // The last missing case_value.
6072 __ Cmp(temp, Operand(1));
6073 __ B(eq, codegen_->GetLabelOf(successors[last_index + 1]));
Zheng Xu3927c8b2015-11-18 17:46:25 +08006074 }
6075
6076 // And the default for any other value.
6077 if (!codegen_->GoesToNextBlock(switch_instr->GetBlock(), default_block)) {
6078 __ B(codegen_->GetLabelOf(default_block));
6079 }
6080 } else {
Alexandre Ramesc01a6642016-04-15 11:54:06 +01006081 JumpTableARM64* jump_table = codegen_->CreateJumpTable(switch_instr);
Zheng Xu3927c8b2015-11-18 17:46:25 +08006082
6083 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
6084
6085 // Below instructions should use at most one blocked register. Since there are two blocked
6086 // registers, we are free to block one.
6087 Register temp_w = temps.AcquireW();
6088 Register index;
6089 // Remove the bias.
6090 if (lower_bound != 0) {
6091 index = temp_w;
6092 __ Sub(index, value_reg, Operand(lower_bound));
6093 } else {
6094 index = value_reg;
6095 }
6096
6097 // Jump to default block if index is out of the range.
6098 __ Cmp(index, Operand(num_entries));
6099 __ B(hs, codegen_->GetLabelOf(default_block));
6100
6101 // In current VIXL implementation, it won't require any blocked registers to encode the
6102 // immediate value for Adr. So we are free to use both VIXL blocked registers to reduce the
6103 // register pressure.
6104 Register table_base = temps.AcquireX();
6105 // Load jump offset from the table.
6106 __ Adr(table_base, jump_table->GetTableStartLabel());
6107 Register jump_offset = temp_w;
6108 __ Ldr(jump_offset, MemOperand(table_base, index, UXTW, 2));
6109
6110 // Jump to target block by branching to table_base(pc related) + offset.
6111 Register target_address = table_base;
6112 __ Add(target_address, table_base, Operand(jump_offset, SXTW));
6113 __ Br(target_address);
Mark Mendellfe57faa2015-09-18 09:26:15 -04006114 }
6115}
6116
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006117void InstructionCodeGeneratorARM64::GenerateReferenceLoadOneRegister(
6118 HInstruction* instruction,
6119 Location out,
6120 uint32_t offset,
6121 Location maybe_temp,
6122 ReadBarrierOption read_barrier_option) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01006123 DataType::Type type = DataType::Type::kReference;
Roland Levillain44015862016-01-22 11:47:17 +00006124 Register out_reg = RegisterFrom(out, type);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006125 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08006126 CHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00006127 if (kUseBakerReadBarrier) {
6128 // Load with fast path based Baker's read barrier.
6129 // /* HeapReference<Object> */ out = *(out + offset)
6130 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
6131 out,
6132 out_reg,
6133 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006134 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08006135 /* needs_null_check= */ false,
6136 /* use_load_acquire= */ false);
Roland Levillain44015862016-01-22 11:47:17 +00006137 } else {
6138 // Load with slow path based read barrier.
6139 // Save the value of `out` into `maybe_temp` before overwriting it
6140 // in the following move operation, as we will need it for the
6141 // read barrier below.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006142 Register temp_reg = RegisterFrom(maybe_temp, type);
Roland Levillain44015862016-01-22 11:47:17 +00006143 __ Mov(temp_reg, out_reg);
6144 // /* HeapReference<Object> */ out = *(out + offset)
6145 __ Ldr(out_reg, HeapOperand(out_reg, offset));
6146 codegen_->GenerateReadBarrierSlow(instruction, out, out, maybe_temp, offset);
6147 }
6148 } else {
6149 // Plain load with no read barrier.
6150 // /* HeapReference<Object> */ out = *(out + offset)
6151 __ Ldr(out_reg, HeapOperand(out_reg, offset));
6152 GetAssembler()->MaybeUnpoisonHeapReference(out_reg);
6153 }
6154}
6155
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006156void InstructionCodeGeneratorARM64::GenerateReferenceLoadTwoRegisters(
6157 HInstruction* instruction,
6158 Location out,
6159 Location obj,
6160 uint32_t offset,
6161 Location maybe_temp,
6162 ReadBarrierOption read_barrier_option) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01006163 DataType::Type type = DataType::Type::kReference;
Roland Levillain44015862016-01-22 11:47:17 +00006164 Register out_reg = RegisterFrom(out, type);
6165 Register obj_reg = RegisterFrom(obj, type);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006166 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08006167 CHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00006168 if (kUseBakerReadBarrier) {
6169 // Load with fast path based Baker's read barrier.
Roland Levillain44015862016-01-22 11:47:17 +00006170 // /* HeapReference<Object> */ out = *(obj + offset)
6171 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
6172 out,
6173 obj_reg,
6174 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006175 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08006176 /* needs_null_check= */ false,
6177 /* use_load_acquire= */ false);
Roland Levillain44015862016-01-22 11:47:17 +00006178 } else {
6179 // Load with slow path based read barrier.
6180 // /* HeapReference<Object> */ out = *(obj + offset)
6181 __ Ldr(out_reg, HeapOperand(obj_reg, offset));
6182 codegen_->GenerateReadBarrierSlow(instruction, out, out, obj, offset);
6183 }
6184 } else {
6185 // Plain load with no read barrier.
6186 // /* HeapReference<Object> */ out = *(obj + offset)
6187 __ Ldr(out_reg, HeapOperand(obj_reg, offset));
6188 GetAssembler()->MaybeUnpoisonHeapReference(out_reg);
6189 }
6190}
6191
Vladimir Markoca1e0382018-04-11 09:58:41 +00006192void CodeGeneratorARM64::GenerateGcRootFieldLoad(
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006193 HInstruction* instruction,
6194 Location root,
6195 Register obj,
6196 uint32_t offset,
6197 vixl::aarch64::Label* fixup_label,
6198 ReadBarrierOption read_barrier_option) {
Vladimir Markoaad75c62016-10-03 08:46:48 +00006199 DCHECK(fixup_label == nullptr || offset == 0u);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01006200 Register root_reg = RegisterFrom(root, DataType::Type::kReference);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08006201 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartier31b12e32016-09-02 17:11:57 -07006202 DCHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00006203 if (kUseBakerReadBarrier) {
6204 // Fast path implementation of art::ReadBarrier::BarrierForRoot when
Roland Levillainba650a42017-03-06 13:52:32 +00006205 // Baker's read barrier are used.
Roland Levillain44015862016-01-22 11:47:17 +00006206
Vladimir Marko008e09f32018-08-06 15:42:43 +01006207 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in
6208 // the Marking Register) to decide whether we need to enter
6209 // the slow path to mark the GC root.
6210 //
6211 // We use shared thunks for the slow path; shared within the method
6212 // for JIT, across methods for AOT. That thunk checks the reference
6213 // and jumps to the entrypoint if needed.
6214 //
6215 // lr = &return_address;
6216 // GcRoot<mirror::Object> root = *(obj+offset); // Original reference load.
6217 // if (mr) { // Thread::Current()->GetIsGcMarking()
6218 // goto gc_root_thunk<root_reg>(lr)
6219 // }
6220 // return_address:
Roland Levillainba650a42017-03-06 13:52:32 +00006221
Vladimir Marko008e09f32018-08-06 15:42:43 +01006222 UseScratchRegisterScope temps(GetVIXLAssembler());
6223 DCHECK(temps.IsAvailable(ip0));
6224 DCHECK(temps.IsAvailable(ip1));
6225 temps.Exclude(ip0, ip1);
6226 uint32_t custom_data = EncodeBakerReadBarrierGcRootData(root_reg.GetCode());
Roland Levillain44015862016-01-22 11:47:17 +00006227
Vladimir Marko008e09f32018-08-06 15:42:43 +01006228 ExactAssemblyScope guard(GetVIXLAssembler(), 3 * vixl::aarch64::kInstructionSize);
6229 vixl::aarch64::Label return_address;
6230 __ adr(lr, &return_address);
6231 if (fixup_label != nullptr) {
6232 __ bind(fixup_label);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006233 }
Vladimir Marko008e09f32018-08-06 15:42:43 +01006234 static_assert(BAKER_MARK_INTROSPECTION_GC_ROOT_LDR_OFFSET == -8,
Vladimir Marko94796f82018-08-08 15:15:33 +01006235 "GC root LDR must be 2 instructions (8B) before the return address label.");
Vladimir Marko008e09f32018-08-06 15:42:43 +01006236 __ ldr(root_reg, MemOperand(obj.X(), offset));
6237 EmitBakerReadBarrierCbnz(custom_data);
6238 __ bind(&return_address);
Roland Levillain44015862016-01-22 11:47:17 +00006239 } else {
6240 // GC root loaded through a slow path for read barriers other
6241 // than Baker's.
6242 // /* GcRoot<mirror::Object>* */ root = obj + offset
Vladimir Markocac5a7e2016-02-22 10:39:50 +00006243 if (fixup_label == nullptr) {
6244 __ Add(root_reg.X(), obj.X(), offset);
6245 } else {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006246 EmitAddPlaceholder(fixup_label, root_reg.X(), obj.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00006247 }
Roland Levillain44015862016-01-22 11:47:17 +00006248 // /* mirror::Object* */ root = root->Read()
Vladimir Markoca1e0382018-04-11 09:58:41 +00006249 GenerateReadBarrierForRootSlow(instruction, root, root);
Roland Levillain44015862016-01-22 11:47:17 +00006250 }
6251 } else {
6252 // Plain GC root load with no read barrier.
6253 // /* GcRoot<mirror::Object> */ root = *(obj + offset)
Vladimir Markocac5a7e2016-02-22 10:39:50 +00006254 if (fixup_label == nullptr) {
6255 __ Ldr(root_reg, MemOperand(obj, offset));
6256 } else {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006257 EmitLdrOffsetPlaceholder(fixup_label, root_reg, obj.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00006258 }
Roland Levillain44015862016-01-22 11:47:17 +00006259 // Note that GC roots are not affected by heap poisoning, thus we
6260 // do not have to unpoison `root_reg` here.
6261 }
Andreas Gampe3db70682018-12-26 15:12:03 -08006262 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Roland Levillain44015862016-01-22 11:47:17 +00006263}
6264
Vladimir Marko94796f82018-08-08 15:15:33 +01006265void CodeGeneratorARM64::GenerateUnsafeCasOldValueMovWithBakerReadBarrier(
6266 vixl::aarch64::Register marked,
6267 vixl::aarch64::Register old_value) {
6268 DCHECK(kEmitCompilerReadBarrier);
6269 DCHECK(kUseBakerReadBarrier);
6270
6271 // Similar to the Baker RB path in GenerateGcRootFieldLoad(), with a MOV instead of LDR.
6272 uint32_t custom_data = EncodeBakerReadBarrierGcRootData(marked.GetCode());
6273
6274 ExactAssemblyScope guard(GetVIXLAssembler(), 3 * vixl::aarch64::kInstructionSize);
6275 vixl::aarch64::Label return_address;
6276 __ adr(lr, &return_address);
6277 static_assert(BAKER_MARK_INTROSPECTION_GC_ROOT_LDR_OFFSET == -8,
6278 "GC root LDR must be 2 instructions (8B) before the return address label.");
6279 __ mov(marked, old_value);
6280 EmitBakerReadBarrierCbnz(custom_data);
6281 __ bind(&return_address);
6282}
6283
Roland Levillain44015862016-01-22 11:47:17 +00006284void CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
6285 Location ref,
Vladimir Marko248141f2018-08-10 10:40:07 +01006286 vixl::aarch64::Register obj,
6287 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +00006288 bool needs_null_check,
6289 bool use_load_acquire) {
6290 DCHECK(kEmitCompilerReadBarrier);
6291 DCHECK(kUseBakerReadBarrier);
6292
Vladimir Marko0ecac682018-08-07 10:40:38 +01006293 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in the
6294 // Marking Register) to decide whether we need to enter the slow
6295 // path to mark the reference. Then, in the slow path, check the
6296 // gray bit in the lock word of the reference's holder (`obj`) to
6297 // decide whether to mark `ref` or not.
6298 //
6299 // We use shared thunks for the slow path; shared within the method
6300 // for JIT, across methods for AOT. That thunk checks the holder
6301 // and jumps to the entrypoint if needed. If the holder is not gray,
6302 // it creates a fake dependency and returns to the LDR instruction.
6303 //
6304 // lr = &gray_return_address;
6305 // if (mr) { // Thread::Current()->GetIsGcMarking()
6306 // goto field_thunk<holder_reg, base_reg, use_load_acquire>(lr)
6307 // }
6308 // not_gray_return_address:
6309 // // Original reference load. If the offset is too large to fit
6310 // // into LDR, we use an adjusted base register here.
6311 // HeapReference<mirror::Object> reference = *(obj+offset);
6312 // gray_return_address:
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006313
Vladimir Marko248141f2018-08-10 10:40:07 +01006314 DCHECK(src.GetAddrMode() == vixl::aarch64::Offset);
6315 DCHECK_ALIGNED(src.GetOffset(), sizeof(mirror::HeapReference<mirror::Object>));
6316
6317 UseScratchRegisterScope temps(GetVIXLAssembler());
6318 DCHECK(temps.IsAvailable(ip0));
6319 DCHECK(temps.IsAvailable(ip1));
6320 temps.Exclude(ip0, ip1);
6321 uint32_t custom_data = use_load_acquire
6322 ? EncodeBakerReadBarrierAcquireData(src.GetBaseRegister().GetCode(), obj.GetCode())
6323 : EncodeBakerReadBarrierFieldData(src.GetBaseRegister().GetCode(), obj.GetCode());
6324
6325 {
6326 ExactAssemblyScope guard(GetVIXLAssembler(),
6327 (kPoisonHeapReferences ? 4u : 3u) * vixl::aarch64::kInstructionSize);
6328 vixl::aarch64::Label return_address;
6329 __ adr(lr, &return_address);
6330 EmitBakerReadBarrierCbnz(custom_data);
6331 static_assert(BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6332 "Field LDR must be 1 instruction (4B) before the return address label; "
6333 " 2 instructions (8B) for heap poisoning.");
6334 Register ref_reg = RegisterFrom(ref, DataType::Type::kReference);
6335 if (use_load_acquire) {
6336 DCHECK_EQ(src.GetOffset(), 0);
6337 __ ldar(ref_reg, src);
6338 } else {
6339 __ ldr(ref_reg, src);
6340 }
6341 if (needs_null_check) {
6342 MaybeRecordImplicitNullCheck(instruction);
6343 }
6344 // Unpoison the reference explicitly if needed. MaybeUnpoisonHeapReference() uses
6345 // macro instructions disallowed in ExactAssemblyScope.
6346 if (kPoisonHeapReferences) {
6347 __ neg(ref_reg, Operand(ref_reg));
6348 }
6349 __ bind(&return_address);
6350 }
Andreas Gampe3db70682018-12-26 15:12:03 -08006351 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__, /* temp_loc= */ LocationFrom(ip1));
Vladimir Marko248141f2018-08-10 10:40:07 +01006352}
6353
6354void CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
6355 Location ref,
6356 Register obj,
6357 uint32_t offset,
6358 Location maybe_temp,
6359 bool needs_null_check,
6360 bool use_load_acquire) {
Vladimir Marko0ecac682018-08-07 10:40:38 +01006361 DCHECK_ALIGNED(offset, sizeof(mirror::HeapReference<mirror::Object>));
6362 Register base = obj;
6363 if (use_load_acquire) {
6364 DCHECK(maybe_temp.IsRegister());
6365 base = WRegisterFrom(maybe_temp);
6366 __ Add(base, obj, offset);
6367 offset = 0u;
6368 } else if (offset >= kReferenceLoadMinFarOffset) {
6369 DCHECK(maybe_temp.IsRegister());
6370 base = WRegisterFrom(maybe_temp);
6371 static_assert(IsPowerOfTwo(kReferenceLoadMinFarOffset), "Expecting a power of 2.");
6372 __ Add(base, obj, Operand(offset & ~(kReferenceLoadMinFarOffset - 1u)));
6373 offset &= (kReferenceLoadMinFarOffset - 1u);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006374 }
Vladimir Marko248141f2018-08-10 10:40:07 +01006375 MemOperand src(base.X(), offset);
6376 GenerateFieldLoadWithBakerReadBarrier(
6377 instruction, ref, obj, src, needs_null_check, use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +00006378}
6379
Artem Serov0806f582018-10-11 20:14:20 +01006380void CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier(HArrayGet* instruction,
6381 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +01006382 Register obj,
Roland Levillain44015862016-01-22 11:47:17 +00006383 uint32_t data_offset,
6384 Location index,
Roland Levillain44015862016-01-22 11:47:17 +00006385 bool needs_null_check) {
6386 DCHECK(kEmitCompilerReadBarrier);
6387 DCHECK(kUseBakerReadBarrier);
6388
Vladimir Marko66d691d2017-04-07 17:53:39 +01006389 static_assert(
6390 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
6391 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01006392 size_t scale_factor = DataType::SizeShift(DataType::Type::kReference);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006393
Vladimir Marko008e09f32018-08-06 15:42:43 +01006394 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in the
6395 // Marking Register) to decide whether we need to enter the slow
6396 // path to mark the reference. Then, in the slow path, check the
6397 // gray bit in the lock word of the reference's holder (`obj`) to
6398 // decide whether to mark `ref` or not.
6399 //
6400 // We use shared thunks for the slow path; shared within the method
6401 // for JIT, across methods for AOT. That thunk checks the holder
6402 // and jumps to the entrypoint if needed. If the holder is not gray,
6403 // it creates a fake dependency and returns to the LDR instruction.
6404 //
6405 // lr = &gray_return_address;
6406 // if (mr) { // Thread::Current()->GetIsGcMarking()
6407 // goto array_thunk<base_reg>(lr)
6408 // }
6409 // not_gray_return_address:
6410 // // Original reference load. If the offset is too large to fit
6411 // // into LDR, we use an adjusted base register here.
6412 // HeapReference<mirror::Object> reference = data[index];
6413 // gray_return_address:
Vladimir Marko66d691d2017-04-07 17:53:39 +01006414
Vladimir Marko008e09f32018-08-06 15:42:43 +01006415 DCHECK(index.IsValid());
6416 Register index_reg = RegisterFrom(index, DataType::Type::kInt32);
6417 Register ref_reg = RegisterFrom(ref, DataType::Type::kReference);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006418
Vladimir Marko008e09f32018-08-06 15:42:43 +01006419 UseScratchRegisterScope temps(GetVIXLAssembler());
6420 DCHECK(temps.IsAvailable(ip0));
6421 DCHECK(temps.IsAvailable(ip1));
6422 temps.Exclude(ip0, ip1);
Artem Serov0806f582018-10-11 20:14:20 +01006423
6424 Register temp;
6425 if (instruction->GetArray()->IsIntermediateAddress()) {
6426 // We do not need to compute the intermediate address from the array: the
6427 // input instruction has done it already. See the comment in
6428 // `TryExtractArrayAccessAddress()`.
6429 if (kIsDebugBuild) {
6430 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
6431 DCHECK_EQ(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64(), data_offset);
6432 }
6433 temp = obj;
6434 } else {
6435 temp = WRegisterFrom(instruction->GetLocations()->GetTemp(0));
6436 __ Add(temp.X(), obj.X(), Operand(data_offset));
6437 }
6438
Vladimir Marko008e09f32018-08-06 15:42:43 +01006439 uint32_t custom_data = EncodeBakerReadBarrierArrayData(temp.GetCode());
Vladimir Marko66d691d2017-04-07 17:53:39 +01006440
Vladimir Marko008e09f32018-08-06 15:42:43 +01006441 {
6442 ExactAssemblyScope guard(GetVIXLAssembler(),
6443 (kPoisonHeapReferences ? 4u : 3u) * vixl::aarch64::kInstructionSize);
6444 vixl::aarch64::Label return_address;
6445 __ adr(lr, &return_address);
6446 EmitBakerReadBarrierCbnz(custom_data);
6447 static_assert(BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6448 "Array LDR must be 1 instruction (4B) before the return address label; "
6449 " 2 instructions (8B) for heap poisoning.");
6450 __ ldr(ref_reg, MemOperand(temp.X(), index_reg.X(), LSL, scale_factor));
6451 DCHECK(!needs_null_check); // The thunk cannot handle the null check.
6452 // Unpoison the reference explicitly if needed. MaybeUnpoisonHeapReference() uses
6453 // macro instructions disallowed in ExactAssemblyScope.
6454 if (kPoisonHeapReferences) {
6455 __ neg(ref_reg, Operand(ref_reg));
Roland Levillain2b03a1f2017-06-06 16:09:59 +01006456 }
Vladimir Marko008e09f32018-08-06 15:42:43 +01006457 __ bind(&return_address);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006458 }
Andreas Gampe3db70682018-12-26 15:12:03 -08006459 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__, /* temp_loc= */ LocationFrom(ip1));
Roland Levillain44015862016-01-22 11:47:17 +00006460}
6461
Roland Levillain2b03a1f2017-06-06 16:09:59 +01006462void CodeGeneratorARM64::MaybeGenerateMarkingRegisterCheck(int code, Location temp_loc) {
6463 // The following condition is a compile-time one, so it does not have a run-time cost.
6464 if (kEmitCompilerReadBarrier && kUseBakerReadBarrier && kIsDebugBuild) {
6465 // The following condition is a run-time one; it is executed after the
6466 // previous compile-time test, to avoid penalizing non-debug builds.
6467 if (GetCompilerOptions().EmitRunTimeChecksInDebugMode()) {
6468 UseScratchRegisterScope temps(GetVIXLAssembler());
6469 Register temp = temp_loc.IsValid() ? WRegisterFrom(temp_loc) : temps.AcquireW();
6470 GetAssembler()->GenerateMarkingRegisterCheck(temp, code);
6471 }
6472 }
6473}
6474
Roland Levillain44015862016-01-22 11:47:17 +00006475void CodeGeneratorARM64::GenerateReadBarrierSlow(HInstruction* instruction,
6476 Location out,
6477 Location ref,
6478 Location obj,
6479 uint32_t offset,
6480 Location index) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006481 DCHECK(kEmitCompilerReadBarrier);
6482
Roland Levillain44015862016-01-22 11:47:17 +00006483 // Insert a slow path based read barrier *after* the reference load.
6484 //
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006485 // If heap poisoning is enabled, the unpoisoning of the loaded
6486 // reference will be carried out by the runtime within the slow
6487 // path.
6488 //
6489 // Note that `ref` currently does not get unpoisoned (when heap
6490 // poisoning is enabled), which is alright as the `ref` argument is
6491 // not used by the artReadBarrierSlow entry point.
6492 //
6493 // TODO: Unpoison `ref` when it is used by artReadBarrierSlow.
Vladimir Marko174b2e22017-10-12 13:34:49 +01006494 SlowPathCodeARM64* slow_path = new (GetScopedAllocator())
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006495 ReadBarrierForHeapReferenceSlowPathARM64(instruction, out, ref, obj, offset, index);
6496 AddSlowPath(slow_path);
6497
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006498 __ B(slow_path->GetEntryLabel());
6499 __ Bind(slow_path->GetExitLabel());
6500}
6501
Roland Levillain44015862016-01-22 11:47:17 +00006502void CodeGeneratorARM64::MaybeGenerateReadBarrierSlow(HInstruction* instruction,
6503 Location out,
6504 Location ref,
6505 Location obj,
6506 uint32_t offset,
6507 Location index) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006508 if (kEmitCompilerReadBarrier) {
Roland Levillain44015862016-01-22 11:47:17 +00006509 // Baker's read barriers shall be handled by the fast path
6510 // (CodeGeneratorARM64::GenerateReferenceLoadWithBakerReadBarrier).
6511 DCHECK(!kUseBakerReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006512 // If heap poisoning is enabled, unpoisoning will be taken care of
6513 // by the runtime within the slow path.
Roland Levillain44015862016-01-22 11:47:17 +00006514 GenerateReadBarrierSlow(instruction, out, ref, obj, offset, index);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006515 } else if (kPoisonHeapReferences) {
6516 GetAssembler()->UnpoisonHeapReference(WRegisterFrom(out));
6517 }
6518}
6519
Roland Levillain44015862016-01-22 11:47:17 +00006520void CodeGeneratorARM64::GenerateReadBarrierForRootSlow(HInstruction* instruction,
6521 Location out,
6522 Location root) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006523 DCHECK(kEmitCompilerReadBarrier);
6524
Roland Levillain44015862016-01-22 11:47:17 +00006525 // Insert a slow path based read barrier *after* the GC root load.
6526 //
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006527 // Note that GC roots are not affected by heap poisoning, so we do
6528 // not need to do anything special for this here.
6529 SlowPathCodeARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01006530 new (GetScopedAllocator()) ReadBarrierForRootSlowPathARM64(instruction, out, root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006531 AddSlowPath(slow_path);
6532
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006533 __ B(slow_path->GetEntryLabel());
6534 __ Bind(slow_path->GetExitLabel());
6535}
6536
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006537void LocationsBuilderARM64::VisitClassTableGet(HClassTableGet* instruction) {
6538 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01006539 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006540 locations->SetInAt(0, Location::RequiresRegister());
6541 locations->SetOut(Location::RequiresRegister());
6542}
6543
6544void InstructionCodeGeneratorARM64::VisitClassTableGet(HClassTableGet* instruction) {
6545 LocationSummary* locations = instruction->GetLocations();
Vladimir Markoa1de9182016-02-25 11:37:38 +00006546 if (instruction->GetTableKind() == HClassTableGet::TableKind::kVTable) {
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006547 uint32_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006548 instruction->GetIndex(), kArm64PointerSize).SizeValue();
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006549 __ Ldr(XRegisterFrom(locations->Out()),
6550 MemOperand(XRegisterFrom(locations->InAt(0)), method_offset));
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006551 } else {
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006552 uint32_t method_offset = static_cast<uint32_t>(ImTable::OffsetOfElement(
Matthew Gharrity465ecc82016-07-19 21:32:52 +00006553 instruction->GetIndex(), kArm64PointerSize));
Artem Udovichenkoa62cb9b2016-06-30 09:18:25 +00006554 __ Ldr(XRegisterFrom(locations->Out()), MemOperand(XRegisterFrom(locations->InAt(0)),
6555 mirror::Class::ImtPtrOffset(kArm64PointerSize).Uint32Value()));
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006556 __ Ldr(XRegisterFrom(locations->Out()),
6557 MemOperand(XRegisterFrom(locations->Out()), method_offset));
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006558 }
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006559}
6560
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00006561static void PatchJitRootUse(uint8_t* code,
6562 const uint8_t* roots_data,
6563 vixl::aarch64::Literal<uint32_t>* literal,
6564 uint64_t index_in_table) {
6565 uint32_t literal_offset = literal->GetOffset();
6566 uintptr_t address =
6567 reinterpret_cast<uintptr_t>(roots_data) + index_in_table * sizeof(GcRoot<mirror::Object>);
6568 uint8_t* data = code + literal_offset;
6569 reinterpret_cast<uint32_t*>(data)[0] = dchecked_integral_cast<uint32_t>(address);
6570}
6571
Nicolas Geoffray132d8362016-11-16 09:19:42 +00006572void CodeGeneratorARM64::EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) {
6573 for (const auto& entry : jit_string_patches_) {
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006574 const StringReference& string_reference = entry.first;
6575 vixl::aarch64::Literal<uint32_t>* table_entry_literal = entry.second;
Vladimir Marko174b2e22017-10-12 13:34:49 +01006576 uint64_t index_in_table = GetJitStringRootIndex(string_reference);
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006577 PatchJitRootUse(code, roots_data, table_entry_literal, index_in_table);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00006578 }
6579 for (const auto& entry : jit_class_patches_) {
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006580 const TypeReference& type_reference = entry.first;
6581 vixl::aarch64::Literal<uint32_t>* table_entry_literal = entry.second;
Vladimir Marko174b2e22017-10-12 13:34:49 +01006582 uint64_t index_in_table = GetJitClassRootIndex(type_reference);
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006583 PatchJitRootUse(code, roots_data, table_entry_literal, index_in_table);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00006584 }
6585}
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006586
Artem Serov1a719e42019-07-18 14:24:55 +01006587MemOperand InstructionCodeGeneratorARM64::VecNeonAddress(
6588 HVecMemoryOperation* instruction,
6589 UseScratchRegisterScope* temps_scope,
6590 size_t size,
6591 bool is_string_char_at,
6592 /*out*/ Register* scratch) {
6593 LocationSummary* locations = instruction->GetLocations();
6594 Register base = InputRegisterAt(instruction, 0);
6595
6596 if (instruction->InputAt(1)->IsIntermediateAddressIndex()) {
6597 DCHECK(!is_string_char_at);
6598 return MemOperand(base.X(), InputRegisterAt(instruction, 1).X());
6599 }
6600
6601 Location index = locations->InAt(1);
6602 uint32_t offset = is_string_char_at
6603 ? mirror::String::ValueOffset().Uint32Value()
6604 : mirror::Array::DataOffset(size).Uint32Value();
6605 size_t shift = ComponentSizeShiftWidth(size);
6606
6607 // HIntermediateAddress optimization is only applied for scalar ArrayGet and ArraySet.
6608 DCHECK(!instruction->InputAt(0)->IsIntermediateAddress());
6609
6610 if (index.IsConstant()) {
6611 offset += Int64FromLocation(index) << shift;
6612 return HeapOperand(base, offset);
6613 } else {
6614 *scratch = temps_scope->AcquireSameSizeAs(base);
6615 __ Add(*scratch, base, Operand(WRegisterFrom(index), LSL, shift));
6616 return HeapOperand(*scratch, offset);
6617 }
6618}
6619
Alexandre Rames67555f72014-11-18 10:55:16 +00006620#undef __
6621#undef QUICK_ENTRY_POINT
6622
Vladimir Markoca1e0382018-04-11 09:58:41 +00006623#define __ assembler.GetVIXLAssembler()->
6624
6625static void EmitGrayCheckAndFastPath(arm64::Arm64Assembler& assembler,
6626 vixl::aarch64::Register base_reg,
6627 vixl::aarch64::MemOperand& lock_word,
Vladimir Marko7a695052018-04-12 10:26:50 +01006628 vixl::aarch64::Label* slow_path,
6629 vixl::aarch64::Label* throw_npe = nullptr) {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006630 // Load the lock word containing the rb_state.
6631 __ Ldr(ip0.W(), lock_word);
6632 // Given the numeric representation, it's enough to check the low bit of the rb_state.
Roland Levillain14e5a292018-06-28 12:00:56 +01006633 static_assert(ReadBarrier::NonGrayState() == 0, "Expecting non-gray to have value 0");
Vladimir Markoca1e0382018-04-11 09:58:41 +00006634 static_assert(ReadBarrier::GrayState() == 1, "Expecting gray to have value 1");
6635 __ Tbnz(ip0.W(), LockWord::kReadBarrierStateShift, slow_path);
6636 static_assert(
6637 BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET == BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET,
6638 "Field and array LDR offsets must be the same to reuse the same code.");
Vladimir Marko7a695052018-04-12 10:26:50 +01006639 // To throw NPE, we return to the fast path; the artificial dependence below does not matter.
6640 if (throw_npe != nullptr) {
6641 __ Bind(throw_npe);
6642 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00006643 // Adjust the return address back to the LDR (1 instruction; 2 for heap poisoning).
6644 static_assert(BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6645 "Field LDR must be 1 instruction (4B) before the return address label; "
6646 " 2 instructions (8B) for heap poisoning.");
6647 __ Add(lr, lr, BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET);
6648 // Introduce a dependency on the lock_word including rb_state,
6649 // to prevent load-load reordering, and without using
6650 // a memory barrier (which would be more expensive).
6651 __ Add(base_reg, base_reg, Operand(ip0, LSR, 32));
6652 __ Br(lr); // And return back to the function.
6653 // Note: The fake dependency is unnecessary for the slow path.
6654}
6655
6656// Load the read barrier introspection entrypoint in register `entrypoint`.
6657static void LoadReadBarrierMarkIntrospectionEntrypoint(arm64::Arm64Assembler& assembler,
6658 vixl::aarch64::Register entrypoint) {
6659 // entrypoint = Thread::Current()->pReadBarrierMarkReg16, i.e. pReadBarrierMarkIntrospection.
6660 DCHECK_EQ(ip0.GetCode(), 16u);
6661 const int32_t entry_point_offset =
6662 Thread::ReadBarrierMarkEntryPointsOffset<kArm64PointerSize>(ip0.GetCode());
6663 __ Ldr(entrypoint, MemOperand(tr, entry_point_offset));
6664}
6665
6666void CodeGeneratorARM64::CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
6667 uint32_t encoded_data,
6668 /*out*/ std::string* debug_name) {
6669 BakerReadBarrierKind kind = BakerReadBarrierKindField::Decode(encoded_data);
6670 switch (kind) {
Vladimir Marko0ecac682018-08-07 10:40:38 +01006671 case BakerReadBarrierKind::kField:
6672 case BakerReadBarrierKind::kAcquire: {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006673 auto base_reg =
6674 Register::GetXRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6675 CheckValidReg(base_reg.GetCode());
6676 auto holder_reg =
6677 Register::GetXRegFromCode(BakerReadBarrierSecondRegField::Decode(encoded_data));
6678 CheckValidReg(holder_reg.GetCode());
6679 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6680 temps.Exclude(ip0, ip1);
Roland Levillain988c3912019-09-25 19:33:35 +01006681 // In the case of a field load (with relaxed semantic), if `base_reg` differs from
6682 // `holder_reg`, the offset was too large and we must have emitted (during the construction
6683 // of the HIR graph, see `art::HInstructionBuilder::BuildInstanceFieldAccess`) and preserved
6684 // (see `art::PrepareForRegisterAllocation::VisitNullCheck`) an explicit null check before
6685 // the load. Otherwise, for implicit null checks, we need to null-check the holder as we do
6686 // not necessarily do that check before going to the thunk.
6687 //
6688 // In the case of a field load with load-acquire semantics (where `base_reg` always differs
6689 // from `holder_reg`), we also need an explicit null check when implicit null checks are
6690 // allowed, as we do not emit one before going to the thunk.
Vladimir Marko7a695052018-04-12 10:26:50 +01006691 vixl::aarch64::Label throw_npe_label;
6692 vixl::aarch64::Label* throw_npe = nullptr;
Roland Levillain988c3912019-09-25 19:33:35 +01006693 if (GetCompilerOptions().GetImplicitNullChecks() &&
6694 (holder_reg.Is(base_reg) || (kind == BakerReadBarrierKind::kAcquire))) {
Vladimir Marko7a695052018-04-12 10:26:50 +01006695 throw_npe = &throw_npe_label;
6696 __ Cbz(holder_reg.W(), throw_npe);
Vladimir Markoca1e0382018-04-11 09:58:41 +00006697 }
Vladimir Marko7a695052018-04-12 10:26:50 +01006698 // Check if the holder is gray and, if not, add fake dependency to the base register
6699 // and return to the LDR instruction to load the reference. Otherwise, use introspection
6700 // to load the reference and call the entrypoint that performs further checks on the
6701 // reference and marks it if needed.
Vladimir Markoca1e0382018-04-11 09:58:41 +00006702 vixl::aarch64::Label slow_path;
6703 MemOperand lock_word(holder_reg, mirror::Object::MonitorOffset().Int32Value());
Vladimir Marko7a695052018-04-12 10:26:50 +01006704 EmitGrayCheckAndFastPath(assembler, base_reg, lock_word, &slow_path, throw_npe);
Vladimir Markoca1e0382018-04-11 09:58:41 +00006705 __ Bind(&slow_path);
Vladimir Marko0ecac682018-08-07 10:40:38 +01006706 if (kind == BakerReadBarrierKind::kField) {
6707 MemOperand ldr_address(lr, BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET);
6708 __ Ldr(ip0.W(), ldr_address); // Load the LDR (immediate) unsigned offset.
6709 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6710 __ Ubfx(ip0.W(), ip0.W(), 10, 12); // Extract the offset.
6711 __ Ldr(ip0.W(), MemOperand(base_reg, ip0, LSL, 2)); // Load the reference.
6712 } else {
6713 DCHECK(kind == BakerReadBarrierKind::kAcquire);
6714 DCHECK(!base_reg.Is(holder_reg));
6715 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6716 __ Ldar(ip0.W(), MemOperand(base_reg));
6717 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00006718 // Do not unpoison. With heap poisoning enabled, the entrypoint expects a poisoned reference.
6719 __ Br(ip1); // Jump to the entrypoint.
Vladimir Markoca1e0382018-04-11 09:58:41 +00006720 break;
6721 }
6722 case BakerReadBarrierKind::kArray: {
6723 auto base_reg =
6724 Register::GetXRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6725 CheckValidReg(base_reg.GetCode());
6726 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6727 BakerReadBarrierSecondRegField::Decode(encoded_data));
6728 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6729 temps.Exclude(ip0, ip1);
6730 vixl::aarch64::Label slow_path;
6731 int32_t data_offset =
6732 mirror::Array::DataOffset(Primitive::ComponentSize(Primitive::kPrimNot)).Int32Value();
6733 MemOperand lock_word(base_reg, mirror::Object::MonitorOffset().Int32Value() - data_offset);
6734 DCHECK_LT(lock_word.GetOffset(), 0);
6735 EmitGrayCheckAndFastPath(assembler, base_reg, lock_word, &slow_path);
6736 __ Bind(&slow_path);
6737 MemOperand ldr_address(lr, BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET);
6738 __ Ldr(ip0.W(), ldr_address); // Load the LDR (register) unsigned offset.
6739 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6740 __ Ubfx(ip0, ip0, 16, 6); // Extract the index register, plus 32 (bit 21 is set).
6741 __ Bfi(ip1, ip0, 3, 6); // Insert ip0 to the entrypoint address to create
6742 // a switch case target based on the index register.
6743 __ Mov(ip0, base_reg); // Move the base register to ip0.
6744 __ Br(ip1); // Jump to the entrypoint's array switch case.
6745 break;
6746 }
6747 case BakerReadBarrierKind::kGcRoot: {
6748 // Check if the reference needs to be marked and if so (i.e. not null, not marked yet
6749 // and it does not have a forwarding address), call the correct introspection entrypoint;
6750 // otherwise return the reference (or the extracted forwarding address).
6751 // There is no gray bit check for GC roots.
6752 auto root_reg =
6753 Register::GetWRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6754 CheckValidReg(root_reg.GetCode());
6755 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6756 BakerReadBarrierSecondRegField::Decode(encoded_data));
6757 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6758 temps.Exclude(ip0, ip1);
6759 vixl::aarch64::Label return_label, not_marked, forwarding_address;
6760 __ Cbz(root_reg, &return_label);
6761 MemOperand lock_word(root_reg.X(), mirror::Object::MonitorOffset().Int32Value());
6762 __ Ldr(ip0.W(), lock_word);
6763 __ Tbz(ip0.W(), LockWord::kMarkBitStateShift, &not_marked);
6764 __ Bind(&return_label);
6765 __ Br(lr);
6766 __ Bind(&not_marked);
6767 __ Tst(ip0.W(), Operand(ip0.W(), LSL, 1));
6768 __ B(&forwarding_address, mi);
6769 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6770 // Adjust the art_quick_read_barrier_mark_introspection address in IP1 to
6771 // art_quick_read_barrier_mark_introspection_gc_roots.
6772 __ Add(ip1, ip1, Operand(BAKER_MARK_INTROSPECTION_GC_ROOT_ENTRYPOINT_OFFSET));
6773 __ Mov(ip0.W(), root_reg);
6774 __ Br(ip1);
6775 __ Bind(&forwarding_address);
6776 __ Lsl(root_reg, ip0.W(), LockWord::kForwardingAddressShift);
6777 __ Br(lr);
6778 break;
6779 }
6780 default:
6781 LOG(FATAL) << "Unexpected kind: " << static_cast<uint32_t>(kind);
6782 UNREACHABLE();
6783 }
6784
Vladimir Marko966b46f2018-08-03 10:20:19 +00006785 // For JIT, the slow path is considered part of the compiled method,
Vladimir Markof91fc122020-05-13 09:21:00 +01006786 // so JIT should pass null as `debug_name`.
Vladimir Marko695348f2020-05-19 14:42:02 +01006787 DCHECK(!GetCompilerOptions().IsJitCompiler() || debug_name == nullptr);
Vladimir Marko966b46f2018-08-03 10:20:19 +00006788 if (debug_name != nullptr && GetCompilerOptions().GenerateAnyDebugInfo()) {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006789 std::ostringstream oss;
6790 oss << "BakerReadBarrierThunk";
6791 switch (kind) {
6792 case BakerReadBarrierKind::kField:
6793 oss << "Field_r" << BakerReadBarrierFirstRegField::Decode(encoded_data)
6794 << "_r" << BakerReadBarrierSecondRegField::Decode(encoded_data);
6795 break;
Vladimir Marko0ecac682018-08-07 10:40:38 +01006796 case BakerReadBarrierKind::kAcquire:
6797 oss << "Acquire_r" << BakerReadBarrierFirstRegField::Decode(encoded_data)
6798 << "_r" << BakerReadBarrierSecondRegField::Decode(encoded_data);
6799 break;
Vladimir Markoca1e0382018-04-11 09:58:41 +00006800 case BakerReadBarrierKind::kArray:
6801 oss << "Array_r" << BakerReadBarrierFirstRegField::Decode(encoded_data);
6802 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6803 BakerReadBarrierSecondRegField::Decode(encoded_data));
6804 break;
6805 case BakerReadBarrierKind::kGcRoot:
6806 oss << "GcRoot_r" << BakerReadBarrierFirstRegField::Decode(encoded_data);
6807 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6808 BakerReadBarrierSecondRegField::Decode(encoded_data));
6809 break;
6810 }
6811 *debug_name = oss.str();
6812 }
6813}
6814
6815#undef __
6816
Alexandre Rames5319def2014-10-23 10:03:10 +01006817} // namespace arm64
6818} // namespace art