blob: 2c9bc289230c1e750667946f3d487788abcf9555 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Ian Rogers2c8f6532011-09-02 17:16:34 -0700246void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitUint8(0x8D);
249 EmitOperand(dst, src);
250}
251
252
Ian Rogers2c8f6532011-09-02 17:16:34 -0700253void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
255 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700256 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700257 EmitRegisterOperand(dst, src);
258}
259
260
Ian Rogers2c8f6532011-09-02 17:16:34 -0700261void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700262 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
263 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700264 EmitUint8(0x90 + condition);
265 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700266}
267
268
Ian Rogers2c8f6532011-09-02 17:16:34 -0700269void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700270 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
271 EmitUint8(0xF3);
272 EmitUint8(0x0F);
273 EmitUint8(0x10);
274 EmitOperand(dst, src);
275}
276
277
Ian Rogers2c8f6532011-09-02 17:16:34 -0700278void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700279 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
280 EmitUint8(0xF3);
281 EmitUint8(0x0F);
282 EmitUint8(0x11);
283 EmitOperand(src, dst);
284}
285
286
Ian Rogers2c8f6532011-09-02 17:16:34 -0700287void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitUint8(0xF3);
290 EmitUint8(0x0F);
291 EmitUint8(0x11);
292 EmitXmmRegisterOperand(src, dst);
293}
294
295
Ian Rogers2c8f6532011-09-02 17:16:34 -0700296void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700297 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
298 EmitUint8(0x66);
299 EmitUint8(0x0F);
300 EmitUint8(0x6E);
301 EmitOperand(dst, Operand(src));
302}
303
304
Ian Rogers2c8f6532011-09-02 17:16:34 -0700305void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700306 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
307 EmitUint8(0x66);
308 EmitUint8(0x0F);
309 EmitUint8(0x7E);
310 EmitOperand(src, Operand(dst));
311}
312
313
Ian Rogers2c8f6532011-09-02 17:16:34 -0700314void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
316 EmitUint8(0xF3);
317 EmitUint8(0x0F);
318 EmitUint8(0x58);
319 EmitXmmRegisterOperand(dst, src);
320}
321
322
Ian Rogers2c8f6532011-09-02 17:16:34 -0700323void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700324 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
325 EmitUint8(0xF3);
326 EmitUint8(0x0F);
327 EmitUint8(0x58);
328 EmitOperand(dst, src);
329}
330
331
Ian Rogers2c8f6532011-09-02 17:16:34 -0700332void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700333 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
334 EmitUint8(0xF3);
335 EmitUint8(0x0F);
336 EmitUint8(0x5C);
337 EmitXmmRegisterOperand(dst, src);
338}
339
340
Ian Rogers2c8f6532011-09-02 17:16:34 -0700341void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700342 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
343 EmitUint8(0xF3);
344 EmitUint8(0x0F);
345 EmitUint8(0x5C);
346 EmitOperand(dst, src);
347}
348
349
Ian Rogers2c8f6532011-09-02 17:16:34 -0700350void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700351 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
352 EmitUint8(0xF3);
353 EmitUint8(0x0F);
354 EmitUint8(0x59);
355 EmitXmmRegisterOperand(dst, src);
356}
357
358
Ian Rogers2c8f6532011-09-02 17:16:34 -0700359void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700360 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
361 EmitUint8(0xF3);
362 EmitUint8(0x0F);
363 EmitUint8(0x59);
364 EmitOperand(dst, src);
365}
366
367
Ian Rogers2c8f6532011-09-02 17:16:34 -0700368void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700369 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
370 EmitUint8(0xF3);
371 EmitUint8(0x0F);
372 EmitUint8(0x5E);
373 EmitXmmRegisterOperand(dst, src);
374}
375
376
Ian Rogers2c8f6532011-09-02 17:16:34 -0700377void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700378 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
379 EmitUint8(0xF3);
380 EmitUint8(0x0F);
381 EmitUint8(0x5E);
382 EmitOperand(dst, src);
383}
384
385
Ian Rogers2c8f6532011-09-02 17:16:34 -0700386void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700387 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
388 EmitUint8(0xD9);
389 EmitOperand(0, src);
390}
391
392
Ian Rogers2c8f6532011-09-02 17:16:34 -0700393void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700394 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
395 EmitUint8(0xD9);
396 EmitOperand(3, dst);
397}
398
399
Ian Rogers2c8f6532011-09-02 17:16:34 -0700400void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700401 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
402 EmitUint8(0xF2);
403 EmitUint8(0x0F);
404 EmitUint8(0x10);
405 EmitOperand(dst, src);
406}
407
408
Ian Rogers2c8f6532011-09-02 17:16:34 -0700409void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700410 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
411 EmitUint8(0xF2);
412 EmitUint8(0x0F);
413 EmitUint8(0x11);
414 EmitOperand(src, dst);
415}
416
417
Ian Rogers2c8f6532011-09-02 17:16:34 -0700418void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700419 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
420 EmitUint8(0xF2);
421 EmitUint8(0x0F);
422 EmitUint8(0x11);
423 EmitXmmRegisterOperand(src, dst);
424}
425
426
Ian Rogers2c8f6532011-09-02 17:16:34 -0700427void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700428 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
429 EmitUint8(0xF2);
430 EmitUint8(0x0F);
431 EmitUint8(0x58);
432 EmitXmmRegisterOperand(dst, src);
433}
434
435
Ian Rogers2c8f6532011-09-02 17:16:34 -0700436void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700437 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
438 EmitUint8(0xF2);
439 EmitUint8(0x0F);
440 EmitUint8(0x58);
441 EmitOperand(dst, src);
442}
443
444
Ian Rogers2c8f6532011-09-02 17:16:34 -0700445void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700446 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
447 EmitUint8(0xF2);
448 EmitUint8(0x0F);
449 EmitUint8(0x5C);
450 EmitXmmRegisterOperand(dst, src);
451}
452
453
Ian Rogers2c8f6532011-09-02 17:16:34 -0700454void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700455 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
456 EmitUint8(0xF2);
457 EmitUint8(0x0F);
458 EmitUint8(0x5C);
459 EmitOperand(dst, src);
460}
461
462
Ian Rogers2c8f6532011-09-02 17:16:34 -0700463void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700464 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
465 EmitUint8(0xF2);
466 EmitUint8(0x0F);
467 EmitUint8(0x59);
468 EmitXmmRegisterOperand(dst, src);
469}
470
471
Ian Rogers2c8f6532011-09-02 17:16:34 -0700472void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700473 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
474 EmitUint8(0xF2);
475 EmitUint8(0x0F);
476 EmitUint8(0x59);
477 EmitOperand(dst, src);
478}
479
480
Ian Rogers2c8f6532011-09-02 17:16:34 -0700481void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700482 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
483 EmitUint8(0xF2);
484 EmitUint8(0x0F);
485 EmitUint8(0x5E);
486 EmitXmmRegisterOperand(dst, src);
487}
488
489
Ian Rogers2c8f6532011-09-02 17:16:34 -0700490void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700491 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
492 EmitUint8(0xF2);
493 EmitUint8(0x0F);
494 EmitUint8(0x5E);
495 EmitOperand(dst, src);
496}
497
498
Ian Rogers2c8f6532011-09-02 17:16:34 -0700499void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700500 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
501 EmitUint8(0xF3);
502 EmitUint8(0x0F);
503 EmitUint8(0x2A);
504 EmitOperand(dst, Operand(src));
505}
506
507
Ian Rogers2c8f6532011-09-02 17:16:34 -0700508void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700509 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
510 EmitUint8(0xF2);
511 EmitUint8(0x0F);
512 EmitUint8(0x2A);
513 EmitOperand(dst, Operand(src));
514}
515
516
Ian Rogers2c8f6532011-09-02 17:16:34 -0700517void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700518 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
519 EmitUint8(0xF3);
520 EmitUint8(0x0F);
521 EmitUint8(0x2D);
522 EmitXmmRegisterOperand(dst, src);
523}
524
525
Ian Rogers2c8f6532011-09-02 17:16:34 -0700526void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
528 EmitUint8(0xF3);
529 EmitUint8(0x0F);
530 EmitUint8(0x5A);
531 EmitXmmRegisterOperand(dst, src);
532}
533
534
Ian Rogers2c8f6532011-09-02 17:16:34 -0700535void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700536 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
537 EmitUint8(0xF2);
538 EmitUint8(0x0F);
539 EmitUint8(0x2D);
540 EmitXmmRegisterOperand(dst, src);
541}
542
543
Ian Rogers2c8f6532011-09-02 17:16:34 -0700544void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700545 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
546 EmitUint8(0xF3);
547 EmitUint8(0x0F);
548 EmitUint8(0x2C);
549 EmitXmmRegisterOperand(dst, src);
550}
551
552
Ian Rogers2c8f6532011-09-02 17:16:34 -0700553void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700554 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
555 EmitUint8(0xF2);
556 EmitUint8(0x0F);
557 EmitUint8(0x2C);
558 EmitXmmRegisterOperand(dst, src);
559}
560
561
Ian Rogers2c8f6532011-09-02 17:16:34 -0700562void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700563 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
564 EmitUint8(0xF2);
565 EmitUint8(0x0F);
566 EmitUint8(0x5A);
567 EmitXmmRegisterOperand(dst, src);
568}
569
570
Ian Rogers2c8f6532011-09-02 17:16:34 -0700571void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700572 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
573 EmitUint8(0xF3);
574 EmitUint8(0x0F);
575 EmitUint8(0xE6);
576 EmitXmmRegisterOperand(dst, src);
577}
578
579
Ian Rogers2c8f6532011-09-02 17:16:34 -0700580void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700581 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
582 EmitUint8(0x0F);
583 EmitUint8(0x2F);
584 EmitXmmRegisterOperand(a, b);
585}
586
587
Ian Rogers2c8f6532011-09-02 17:16:34 -0700588void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700589 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
590 EmitUint8(0x66);
591 EmitUint8(0x0F);
592 EmitUint8(0x2F);
593 EmitXmmRegisterOperand(a, b);
594}
595
596
Ian Rogers2c8f6532011-09-02 17:16:34 -0700597void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700598 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
599 EmitUint8(0xF2);
600 EmitUint8(0x0F);
601 EmitUint8(0x51);
602 EmitXmmRegisterOperand(dst, src);
603}
604
605
Ian Rogers2c8f6532011-09-02 17:16:34 -0700606void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700607 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
608 EmitUint8(0xF3);
609 EmitUint8(0x0F);
610 EmitUint8(0x51);
611 EmitXmmRegisterOperand(dst, src);
612}
613
614
Ian Rogers2c8f6532011-09-02 17:16:34 -0700615void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700616 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
617 EmitUint8(0x66);
618 EmitUint8(0x0F);
619 EmitUint8(0x57);
620 EmitOperand(dst, src);
621}
622
623
Ian Rogers2c8f6532011-09-02 17:16:34 -0700624void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700625 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
626 EmitUint8(0x66);
627 EmitUint8(0x0F);
628 EmitUint8(0x57);
629 EmitXmmRegisterOperand(dst, src);
630}
631
632
Ian Rogers2c8f6532011-09-02 17:16:34 -0700633void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700634 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
635 EmitUint8(0x0F);
636 EmitUint8(0x57);
637 EmitOperand(dst, src);
638}
639
640
Ian Rogers2c8f6532011-09-02 17:16:34 -0700641void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700642 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
643 EmitUint8(0x0F);
644 EmitUint8(0x57);
645 EmitXmmRegisterOperand(dst, src);
646}
647
648
Ian Rogers2c8f6532011-09-02 17:16:34 -0700649void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700650 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
651 EmitUint8(0x66);
652 EmitUint8(0x0F);
653 EmitUint8(0x54);
654 EmitOperand(dst, src);
655}
656
657
Ian Rogers2c8f6532011-09-02 17:16:34 -0700658void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700659 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
660 EmitUint8(0xDD);
661 EmitOperand(0, src);
662}
663
664
Ian Rogers2c8f6532011-09-02 17:16:34 -0700665void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700666 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
667 EmitUint8(0xDD);
668 EmitOperand(3, dst);
669}
670
671
Ian Rogers2c8f6532011-09-02 17:16:34 -0700672void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700673 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
674 EmitUint8(0xD9);
675 EmitOperand(7, dst);
676}
677
678
Ian Rogers2c8f6532011-09-02 17:16:34 -0700679void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700680 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
681 EmitUint8(0xD9);
682 EmitOperand(5, src);
683}
684
685
Ian Rogers2c8f6532011-09-02 17:16:34 -0700686void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700687 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
688 EmitUint8(0xDF);
689 EmitOperand(7, dst);
690}
691
692
Ian Rogers2c8f6532011-09-02 17:16:34 -0700693void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700694 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
695 EmitUint8(0xDB);
696 EmitOperand(3, dst);
697}
698
699
Ian Rogers2c8f6532011-09-02 17:16:34 -0700700void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700701 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
702 EmitUint8(0xDF);
703 EmitOperand(5, src);
704}
705
706
Ian Rogers2c8f6532011-09-02 17:16:34 -0700707void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700708 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
709 EmitUint8(0xD9);
710 EmitUint8(0xF7);
711}
712
713
Ian Rogers2c8f6532011-09-02 17:16:34 -0700714void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700715 CHECK_LT(index.value(), 7);
716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0xDD);
718 EmitUint8(0xC0 + index.value());
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0xD9);
725 EmitUint8(0xFE);
726}
727
728
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xD9);
732 EmitUint8(0xFF);
733}
734
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
738 EmitUint8(0xD9);
739 EmitUint8(0xF2);
740}
741
742
Ian Rogers2c8f6532011-09-02 17:16:34 -0700743void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0x87);
746 EmitRegisterOperand(dst, src);
747}
748
Ian Rogers7caad772012-03-30 01:07:54 -0700749void X86Assembler::xchgl(Register reg, const Address& address) {
750 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
751 EmitUint8(0x87);
752 EmitOperand(reg, address);
753}
754
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700755
Ian Rogers2c8f6532011-09-02 17:16:34 -0700756void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
758 EmitComplex(7, Operand(reg), imm);
759}
760
761
Ian Rogers2c8f6532011-09-02 17:16:34 -0700762void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700763 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
764 EmitUint8(0x3B);
765 EmitOperand(reg0, Operand(reg1));
766}
767
768
Ian Rogers2c8f6532011-09-02 17:16:34 -0700769void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700770 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
771 EmitUint8(0x3B);
772 EmitOperand(reg, address);
773}
774
775
Ian Rogers2c8f6532011-09-02 17:16:34 -0700776void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x03);
779 EmitRegisterOperand(dst, src);
780}
781
782
Ian Rogers2c8f6532011-09-02 17:16:34 -0700783void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700784 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
785 EmitUint8(0x03);
786 EmitOperand(reg, address);
787}
788
789
Ian Rogers2c8f6532011-09-02 17:16:34 -0700790void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700791 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
792 EmitUint8(0x39);
793 EmitOperand(reg, address);
794}
795
796
Ian Rogers2c8f6532011-09-02 17:16:34 -0700797void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700798 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
799 EmitComplex(7, address, imm);
800}
801
802
Ian Rogers2c8f6532011-09-02 17:16:34 -0700803void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700804 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
805 EmitUint8(0x85);
806 EmitRegisterOperand(reg1, reg2);
807}
808
809
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100810void X86Assembler::testl(Register reg, const Address& address) {
811 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
812 EmitUint8(0x85);
813 EmitOperand(reg, address);
814}
815
816
Ian Rogers2c8f6532011-09-02 17:16:34 -0700817void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700818 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
819 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
820 // we only test the byte register to keep the encoding short.
821 if (immediate.is_uint8() && reg < 4) {
822 // Use zero-extended 8-bit immediate.
823 if (reg == EAX) {
824 EmitUint8(0xA8);
825 } else {
826 EmitUint8(0xF6);
827 EmitUint8(0xC0 + reg);
828 }
829 EmitUint8(immediate.value() & 0xFF);
830 } else if (reg == EAX) {
831 // Use short form if the destination is EAX.
832 EmitUint8(0xA9);
833 EmitImmediate(immediate);
834 } else {
835 EmitUint8(0xF7);
836 EmitOperand(0, Operand(reg));
837 EmitImmediate(immediate);
838 }
839}
840
841
Ian Rogers2c8f6532011-09-02 17:16:34 -0700842void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700843 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
844 EmitUint8(0x23);
845 EmitOperand(dst, Operand(src));
846}
847
848
Ian Rogers2c8f6532011-09-02 17:16:34 -0700849void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
851 EmitComplex(4, Operand(dst), imm);
852}
853
854
Ian Rogers2c8f6532011-09-02 17:16:34 -0700855void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700856 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
857 EmitUint8(0x0B);
858 EmitOperand(dst, Operand(src));
859}
860
861
Ian Rogers2c8f6532011-09-02 17:16:34 -0700862void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700863 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
864 EmitComplex(1, Operand(dst), imm);
865}
866
867
Ian Rogers2c8f6532011-09-02 17:16:34 -0700868void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700869 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
870 EmitUint8(0x33);
871 EmitOperand(dst, Operand(src));
872}
873
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100874void X86Assembler::xorl(Register dst, const Immediate& imm) {
875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
876 EmitComplex(6, Operand(dst), imm);
877}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700878
Ian Rogers2c8f6532011-09-02 17:16:34 -0700879void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700880 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
881 EmitComplex(0, Operand(reg), imm);
882}
883
884
Ian Rogers2c8f6532011-09-02 17:16:34 -0700885void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700886 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
887 EmitUint8(0x01);
888 EmitOperand(reg, address);
889}
890
891
Ian Rogers2c8f6532011-09-02 17:16:34 -0700892void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700893 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
894 EmitComplex(0, address, imm);
895}
896
897
Ian Rogers2c8f6532011-09-02 17:16:34 -0700898void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700899 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
900 EmitComplex(2, Operand(reg), imm);
901}
902
903
Ian Rogers2c8f6532011-09-02 17:16:34 -0700904void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700905 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
906 EmitUint8(0x13);
907 EmitOperand(dst, Operand(src));
908}
909
910
Ian Rogers2c8f6532011-09-02 17:16:34 -0700911void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700912 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
913 EmitUint8(0x13);
914 EmitOperand(dst, address);
915}
916
917
Ian Rogers2c8f6532011-09-02 17:16:34 -0700918void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700919 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
920 EmitUint8(0x2B);
921 EmitOperand(dst, Operand(src));
922}
923
924
Ian Rogers2c8f6532011-09-02 17:16:34 -0700925void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700926 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
927 EmitComplex(5, Operand(reg), imm);
928}
929
930
Ian Rogers2c8f6532011-09-02 17:16:34 -0700931void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700932 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
933 EmitUint8(0x2B);
934 EmitOperand(reg, address);
935}
936
937
Ian Rogers2c8f6532011-09-02 17:16:34 -0700938void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700939 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
940 EmitUint8(0x99);
941}
942
943
Ian Rogers2c8f6532011-09-02 17:16:34 -0700944void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700945 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
946 EmitUint8(0xF7);
947 EmitUint8(0xF8 | reg);
948}
949
950
Ian Rogers2c8f6532011-09-02 17:16:34 -0700951void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700952 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
953 EmitUint8(0x0F);
954 EmitUint8(0xAF);
955 EmitOperand(dst, Operand(src));
956}
957
958
Ian Rogers2c8f6532011-09-02 17:16:34 -0700959void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700960 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
961 EmitUint8(0x69);
962 EmitOperand(reg, Operand(reg));
963 EmitImmediate(imm);
964}
965
966
Ian Rogers2c8f6532011-09-02 17:16:34 -0700967void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700968 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
969 EmitUint8(0x0F);
970 EmitUint8(0xAF);
971 EmitOperand(reg, address);
972}
973
974
Ian Rogers2c8f6532011-09-02 17:16:34 -0700975void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700976 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
977 EmitUint8(0xF7);
978 EmitOperand(5, Operand(reg));
979}
980
981
Ian Rogers2c8f6532011-09-02 17:16:34 -0700982void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700983 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
984 EmitUint8(0xF7);
985 EmitOperand(5, address);
986}
987
988
Ian Rogers2c8f6532011-09-02 17:16:34 -0700989void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700990 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
991 EmitUint8(0xF7);
992 EmitOperand(4, Operand(reg));
993}
994
995
Ian Rogers2c8f6532011-09-02 17:16:34 -0700996void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700997 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
998 EmitUint8(0xF7);
999 EmitOperand(4, address);
1000}
1001
1002
Ian Rogers2c8f6532011-09-02 17:16:34 -07001003void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001004 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1005 EmitUint8(0x1B);
1006 EmitOperand(dst, Operand(src));
1007}
1008
1009
Ian Rogers2c8f6532011-09-02 17:16:34 -07001010void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001011 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1012 EmitComplex(3, Operand(reg), imm);
1013}
1014
1015
Ian Rogers2c8f6532011-09-02 17:16:34 -07001016void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001017 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1018 EmitUint8(0x1B);
1019 EmitOperand(dst, address);
1020}
1021
1022
Ian Rogers2c8f6532011-09-02 17:16:34 -07001023void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001024 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1025 EmitUint8(0x40 + reg);
1026}
1027
1028
Ian Rogers2c8f6532011-09-02 17:16:34 -07001029void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001030 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1031 EmitUint8(0xFF);
1032 EmitOperand(0, address);
1033}
1034
1035
Ian Rogers2c8f6532011-09-02 17:16:34 -07001036void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1038 EmitUint8(0x48 + reg);
1039}
1040
1041
Ian Rogers2c8f6532011-09-02 17:16:34 -07001042void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1044 EmitUint8(0xFF);
1045 EmitOperand(1, address);
1046}
1047
1048
Ian Rogers2c8f6532011-09-02 17:16:34 -07001049void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001050 EmitGenericShift(4, reg, imm);
1051}
1052
1053
Ian Rogers2c8f6532011-09-02 17:16:34 -07001054void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001055 EmitGenericShift(4, operand, shifter);
1056}
1057
1058
Ian Rogers2c8f6532011-09-02 17:16:34 -07001059void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001060 EmitGenericShift(5, reg, imm);
1061}
1062
1063
Ian Rogers2c8f6532011-09-02 17:16:34 -07001064void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001065 EmitGenericShift(5, operand, shifter);
1066}
1067
1068
Ian Rogers2c8f6532011-09-02 17:16:34 -07001069void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001070 EmitGenericShift(7, reg, imm);
1071}
1072
1073
Ian Rogers2c8f6532011-09-02 17:16:34 -07001074void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001075 EmitGenericShift(7, operand, shifter);
1076}
1077
1078
Ian Rogers2c8f6532011-09-02 17:16:34 -07001079void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001080 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1081 EmitUint8(0x0F);
1082 EmitUint8(0xA5);
1083 EmitRegisterOperand(src, dst);
1084}
1085
1086
Ian Rogers2c8f6532011-09-02 17:16:34 -07001087void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001088 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1089 EmitUint8(0xF7);
1090 EmitOperand(3, Operand(reg));
1091}
1092
1093
Ian Rogers2c8f6532011-09-02 17:16:34 -07001094void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001095 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1096 EmitUint8(0xF7);
1097 EmitUint8(0xD0 | reg);
1098}
1099
1100
Ian Rogers2c8f6532011-09-02 17:16:34 -07001101void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001102 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1103 EmitUint8(0xC8);
1104 CHECK(imm.is_uint16());
1105 EmitUint8(imm.value() & 0xFF);
1106 EmitUint8((imm.value() >> 8) & 0xFF);
1107 EmitUint8(0x00);
1108}
1109
1110
Ian Rogers2c8f6532011-09-02 17:16:34 -07001111void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1113 EmitUint8(0xC9);
1114}
1115
1116
Ian Rogers2c8f6532011-09-02 17:16:34 -07001117void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001118 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1119 EmitUint8(0xC3);
1120}
1121
1122
Ian Rogers2c8f6532011-09-02 17:16:34 -07001123void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1125 EmitUint8(0xC2);
1126 CHECK(imm.is_uint16());
1127 EmitUint8(imm.value() & 0xFF);
1128 EmitUint8((imm.value() >> 8) & 0xFF);
1129}
1130
1131
1132
Ian Rogers2c8f6532011-09-02 17:16:34 -07001133void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001134 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1135 EmitUint8(0x90);
1136}
1137
1138
Ian Rogers2c8f6532011-09-02 17:16:34 -07001139void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001140 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1141 EmitUint8(0xCC);
1142}
1143
1144
Ian Rogers2c8f6532011-09-02 17:16:34 -07001145void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001146 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1147 EmitUint8(0xF4);
1148}
1149
1150
Ian Rogers2c8f6532011-09-02 17:16:34 -07001151void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001152 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1153 if (label->IsBound()) {
1154 static const int kShortSize = 2;
1155 static const int kLongSize = 6;
1156 int offset = label->Position() - buffer_.Size();
1157 CHECK_LE(offset, 0);
1158 if (IsInt(8, offset - kShortSize)) {
1159 EmitUint8(0x70 + condition);
1160 EmitUint8((offset - kShortSize) & 0xFF);
1161 } else {
1162 EmitUint8(0x0F);
1163 EmitUint8(0x80 + condition);
1164 EmitInt32(offset - kLongSize);
1165 }
1166 } else {
1167 EmitUint8(0x0F);
1168 EmitUint8(0x80 + condition);
1169 EmitLabelLink(label);
1170 }
1171}
1172
1173
Ian Rogers2c8f6532011-09-02 17:16:34 -07001174void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001175 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1176 EmitUint8(0xFF);
1177 EmitRegisterOperand(4, reg);
1178}
1179
Ian Rogers7caad772012-03-30 01:07:54 -07001180void X86Assembler::jmp(const Address& address) {
1181 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1182 EmitUint8(0xFF);
1183 EmitOperand(4, address);
1184}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001185
Ian Rogers2c8f6532011-09-02 17:16:34 -07001186void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001187 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1188 if (label->IsBound()) {
1189 static const int kShortSize = 2;
1190 static const int kLongSize = 5;
1191 int offset = label->Position() - buffer_.Size();
1192 CHECK_LE(offset, 0);
1193 if (IsInt(8, offset - kShortSize)) {
1194 EmitUint8(0xEB);
1195 EmitUint8((offset - kShortSize) & 0xFF);
1196 } else {
1197 EmitUint8(0xE9);
1198 EmitInt32(offset - kLongSize);
1199 }
1200 } else {
1201 EmitUint8(0xE9);
1202 EmitLabelLink(label);
1203 }
1204}
1205
1206
Ian Rogers2c8f6532011-09-02 17:16:34 -07001207X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1209 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001210 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001211}
1212
1213
Ian Rogers2c8f6532011-09-02 17:16:34 -07001214void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1216 EmitUint8(0x0F);
1217 EmitUint8(0xB1);
1218 EmitOperand(reg, address);
1219}
1220
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001221void X86Assembler::mfence() {
1222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1223 EmitUint8(0x0F);
1224 EmitUint8(0xAE);
1225 EmitUint8(0xF0);
1226}
1227
Ian Rogers2c8f6532011-09-02 17:16:34 -07001228X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001229 // TODO: fs is a prefix and not an instruction
1230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1231 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001232 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001233}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001234
Ian Rogersbefbd572014-03-06 01:13:39 -08001235X86Assembler* X86Assembler::gs() {
1236 // TODO: fs is a prefix and not an instruction
1237 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1238 EmitUint8(0x65);
1239 return this;
1240}
1241
Ian Rogers2c8f6532011-09-02 17:16:34 -07001242void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001243 int value = imm.value();
1244 if (value > 0) {
1245 if (value == 1) {
1246 incl(reg);
1247 } else if (value != 0) {
1248 addl(reg, imm);
1249 }
1250 } else if (value < 0) {
1251 value = -value;
1252 if (value == 1) {
1253 decl(reg);
1254 } else if (value != 0) {
1255 subl(reg, Immediate(value));
1256 }
1257 }
1258}
1259
1260
Ian Rogers2c8f6532011-09-02 17:16:34 -07001261void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001262 // TODO: Need to have a code constants table.
1263 int64_t constant = bit_cast<int64_t, double>(value);
1264 pushl(Immediate(High32Bits(constant)));
1265 pushl(Immediate(Low32Bits(constant)));
1266 movsd(dst, Address(ESP, 0));
1267 addl(ESP, Immediate(2 * kWordSize));
1268}
1269
1270
Ian Rogers2c8f6532011-09-02 17:16:34 -07001271void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001272 static const struct {
1273 uint32_t a;
1274 uint32_t b;
1275 uint32_t c;
1276 uint32_t d;
1277 } float_negate_constant __attribute__((aligned(16))) =
1278 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1279 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1280}
1281
1282
Ian Rogers2c8f6532011-09-02 17:16:34 -07001283void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001284 static const struct {
1285 uint64_t a;
1286 uint64_t b;
1287 } double_negate_constant __attribute__((aligned(16))) =
1288 {0x8000000000000000LL, 0x8000000000000000LL};
1289 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1290}
1291
1292
Ian Rogers2c8f6532011-09-02 17:16:34 -07001293void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001294 static const struct {
1295 uint64_t a;
1296 uint64_t b;
1297 } double_abs_constant __attribute__((aligned(16))) =
1298 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1299 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1300}
1301
1302
Ian Rogers2c8f6532011-09-02 17:16:34 -07001303void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001304 CHECK(IsPowerOfTwo(alignment));
1305 // Emit nop instruction until the real position is aligned.
1306 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1307 nop();
1308 }
1309}
1310
1311
Ian Rogers2c8f6532011-09-02 17:16:34 -07001312void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001313 int bound = buffer_.Size();
1314 CHECK(!label->IsBound()); // Labels can only be bound once.
1315 while (label->IsLinked()) {
1316 int position = label->LinkPosition();
1317 int next = buffer_.Load<int32_t>(position);
1318 buffer_.Store<int32_t>(position, bound - (position + 4));
1319 label->position_ = next;
1320 }
1321 label->BindTo(bound);
1322}
1323
1324
Ian Rogers44fb0d02012-03-23 16:46:24 -07001325void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1326 CHECK_GE(reg_or_opcode, 0);
1327 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001328 const int length = operand.length_;
1329 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001330 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001331 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001332 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001333 // Emit the rest of the encoded operand.
1334 for (int i = 1; i < length; i++) {
1335 EmitUint8(operand.encoding_[i]);
1336 }
1337}
1338
1339
Ian Rogers2c8f6532011-09-02 17:16:34 -07001340void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001341 EmitInt32(imm.value());
1342}
1343
1344
Ian Rogers44fb0d02012-03-23 16:46:24 -07001345void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001346 const Operand& operand,
1347 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001348 CHECK_GE(reg_or_opcode, 0);
1349 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001350 if (immediate.is_int8()) {
1351 // Use sign-extended 8-bit immediate.
1352 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001353 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001354 EmitUint8(immediate.value() & 0xFF);
1355 } else if (operand.IsRegister(EAX)) {
1356 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001357 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358 EmitImmediate(immediate);
1359 } else {
1360 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001361 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001362 EmitImmediate(immediate);
1363 }
1364}
1365
1366
Ian Rogers2c8f6532011-09-02 17:16:34 -07001367void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001368 if (label->IsBound()) {
1369 int offset = label->Position() - buffer_.Size();
1370 CHECK_LE(offset, 0);
1371 EmitInt32(offset - instruction_size);
1372 } else {
1373 EmitLabelLink(label);
1374 }
1375}
1376
1377
Ian Rogers2c8f6532011-09-02 17:16:34 -07001378void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001379 CHECK(!label->IsBound());
1380 int position = buffer_.Size();
1381 EmitInt32(label->position_);
1382 label->LinkTo(position);
1383}
1384
1385
Ian Rogers44fb0d02012-03-23 16:46:24 -07001386void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001387 Register reg,
1388 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001389 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1390 CHECK(imm.is_int8());
1391 if (imm.value() == 1) {
1392 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001393 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001394 } else {
1395 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001396 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001397 EmitUint8(imm.value() & 0xFF);
1398 }
1399}
1400
1401
Ian Rogers44fb0d02012-03-23 16:46:24 -07001402void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001403 Register operand,
1404 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1406 CHECK_EQ(shifter, ECX);
1407 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001408 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001409}
1410
Tong Shen547cdfd2014-08-05 01:54:19 -07001411void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001412 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001413}
1414
1415void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001416 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001417 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001418 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001419}
1420
Ian Rogers790a6b72014-04-01 10:36:00 -07001421constexpr size_t kFramePointerSize = 4;
1422
Ian Rogers2c8f6532011-09-02 17:16:34 -07001423void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001424 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001425 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001426 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1427 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1428 DCHECK_EQ(cfi_pc_, 0U);
1429
1430 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001431 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001432 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1433 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001434
1435 // DW_CFA_advance_loc
1436 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1437 cfi_pc_ = buffer_.Size();
1438 // DW_CFA_def_cfa_offset
1439 cfi_cfa_offset_ += kFramePointerSize;
1440 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1441 // DW_CFA_offset reg offset
1442 reg_offset++;
1443 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001444 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001445
Ian Rogersb033c752011-07-20 12:22:35 -07001446 // return address then method on stack
Tong Shen547cdfd2014-08-05 01:54:19 -07001447 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
1448 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1449 kFramePointerSize /*return address*/;
1450 addl(ESP, Immediate(-adjust));
1451 // DW_CFA_advance_loc
1452 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1453 cfi_pc_ = buffer_.Size();
1454 // DW_CFA_def_cfa_offset
1455 cfi_cfa_offset_ += adjust;
1456 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1457
Ian Rogers2c8f6532011-09-02 17:16:34 -07001458 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001459 // DW_CFA_advance_loc
1460 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1461 cfi_pc_ = buffer_.Size();
1462 // DW_CFA_def_cfa_offset
1463 cfi_cfa_offset_ += kFramePointerSize;
1464 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1465
Ian Rogersb5d09b22012-03-06 22:14:17 -08001466 for (size_t i = 0; i < entry_spills.size(); ++i) {
Andreas Gampecf4035a2014-05-28 22:43:01 -07001467 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1468 (i * kFramePointerSize)),
Ian Rogersb5d09b22012-03-06 22:14:17 -08001469 entry_spills.at(i).AsX86().AsCpuRegister());
1470 }
Ian Rogersb033c752011-07-20 12:22:35 -07001471}
1472
Ian Rogers2c8f6532011-09-02 17:16:34 -07001473void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001474 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001475 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001476 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1477 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001478 for (size_t i = 0; i < spill_regs.size(); ++i) {
1479 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1480 }
Ian Rogersb033c752011-07-20 12:22:35 -07001481 ret();
1482}
1483
Ian Rogers2c8f6532011-09-02 17:16:34 -07001484void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001485 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001486 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001487 // DW_CFA_advance_loc
1488 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1489 cfi_pc_ = buffer_.Size();
1490 // DW_CFA_def_cfa_offset
1491 cfi_cfa_offset_ += adjust;
1492 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001493}
1494
Ian Rogers2c8f6532011-09-02 17:16:34 -07001495void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001496 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001497 addl(ESP, Immediate(adjust));
1498}
1499
Ian Rogers2c8f6532011-09-02 17:16:34 -07001500void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1501 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001502 if (src.IsNoRegister()) {
1503 CHECK_EQ(0u, size);
1504 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001505 CHECK_EQ(4u, size);
1506 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001507 } else if (src.IsRegisterPair()) {
1508 CHECK_EQ(8u, size);
1509 movl(Address(ESP, offs), src.AsRegisterPairLow());
1510 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1511 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001512 } else if (src.IsX87Register()) {
1513 if (size == 4) {
1514 fstps(Address(ESP, offs));
1515 } else {
1516 fstpl(Address(ESP, offs));
1517 }
1518 } else {
1519 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001520 if (size == 4) {
1521 movss(Address(ESP, offs), src.AsXmmRegister());
1522 } else {
1523 movsd(Address(ESP, offs), src.AsXmmRegister());
1524 }
1525 }
1526}
1527
Ian Rogers2c8f6532011-09-02 17:16:34 -07001528void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1529 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001530 CHECK(src.IsCpuRegister());
1531 movl(Address(ESP, dest), src.AsCpuRegister());
1532}
1533
Ian Rogers2c8f6532011-09-02 17:16:34 -07001534void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1535 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001536 CHECK(src.IsCpuRegister());
1537 movl(Address(ESP, dest), src.AsCpuRegister());
1538}
1539
Ian Rogers2c8f6532011-09-02 17:16:34 -07001540void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1541 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001542 movl(Address(ESP, dest), Immediate(imm));
1543}
1544
Ian Rogersdd7624d2014-03-14 17:43:00 -07001545void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001546 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001547 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001548}
1549
Ian Rogersdd7624d2014-03-14 17:43:00 -07001550void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001551 FrameOffset fr_offs,
1552 ManagedRegister mscratch) {
1553 X86ManagedRegister scratch = mscratch.AsX86();
1554 CHECK(scratch.IsCpuRegister());
1555 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1556 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1557}
1558
Ian Rogersdd7624d2014-03-14 17:43:00 -07001559void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001560 fs()->movl(Address::Absolute(thr_offs), ESP);
1561}
1562
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001563void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1564 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001565 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1566}
1567
1568void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1569 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001570 if (dest.IsNoRegister()) {
1571 CHECK_EQ(0u, size);
1572 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001573 CHECK_EQ(4u, size);
1574 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001575 } else if (dest.IsRegisterPair()) {
1576 CHECK_EQ(8u, size);
1577 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1578 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001579 } else if (dest.IsX87Register()) {
1580 if (size == 4) {
1581 flds(Address(ESP, src));
1582 } else {
1583 fldl(Address(ESP, src));
1584 }
Ian Rogersb033c752011-07-20 12:22:35 -07001585 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001586 CHECK(dest.IsXmmRegister());
1587 if (size == 4) {
1588 movss(dest.AsXmmRegister(), Address(ESP, src));
1589 } else {
1590 movsd(dest.AsXmmRegister(), Address(ESP, src));
1591 }
Ian Rogersb033c752011-07-20 12:22:35 -07001592 }
1593}
1594
Ian Rogersdd7624d2014-03-14 17:43:00 -07001595void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001596 X86ManagedRegister dest = mdest.AsX86();
1597 if (dest.IsNoRegister()) {
1598 CHECK_EQ(0u, size);
1599 } else if (dest.IsCpuRegister()) {
1600 CHECK_EQ(4u, size);
1601 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1602 } else if (dest.IsRegisterPair()) {
1603 CHECK_EQ(8u, size);
1604 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001605 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001606 } else if (dest.IsX87Register()) {
1607 if (size == 4) {
1608 fs()->flds(Address::Absolute(src));
1609 } else {
1610 fs()->fldl(Address::Absolute(src));
1611 }
1612 } else {
1613 CHECK(dest.IsXmmRegister());
1614 if (size == 4) {
1615 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1616 } else {
1617 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1618 }
1619 }
1620}
1621
Ian Rogers2c8f6532011-09-02 17:16:34 -07001622void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1623 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001624 CHECK(dest.IsCpuRegister());
1625 movl(dest.AsCpuRegister(), Address(ESP, src));
1626}
1627
Ian Rogers2c8f6532011-09-02 17:16:34 -07001628void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1629 MemberOffset offs) {
1630 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001631 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001632 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001633 if (kPoisonHeapReferences) {
1634 negl(dest.AsCpuRegister());
1635 }
Ian Rogersb033c752011-07-20 12:22:35 -07001636}
1637
Ian Rogers2c8f6532011-09-02 17:16:34 -07001638void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1639 Offset offs) {
1640 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001641 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001642 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001643}
1644
Ian Rogersdd7624d2014-03-14 17:43:00 -07001645void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1646 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001647 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001648 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001649 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001650}
1651
jeffhao58136ca2012-05-24 13:40:11 -07001652void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1653 X86ManagedRegister reg = mreg.AsX86();
1654 CHECK(size == 1 || size == 2) << size;
1655 CHECK(reg.IsCpuRegister()) << reg;
1656 if (size == 1) {
1657 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1658 } else {
1659 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1660 }
1661}
1662
jeffhaocee4d0c2012-06-15 14:42:01 -07001663void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1664 X86ManagedRegister reg = mreg.AsX86();
1665 CHECK(size == 1 || size == 2) << size;
1666 CHECK(reg.IsCpuRegister()) << reg;
1667 if (size == 1) {
1668 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1669 } else {
1670 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1671 }
1672}
1673
Ian Rogersb5d09b22012-03-06 22:14:17 -08001674void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001675 X86ManagedRegister dest = mdest.AsX86();
1676 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001677 if (!dest.Equals(src)) {
1678 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1679 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001680 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1681 // Pass via stack and pop X87 register
1682 subl(ESP, Immediate(16));
1683 if (size == 4) {
1684 CHECK_EQ(src.AsX87Register(), ST0);
1685 fstps(Address(ESP, 0));
1686 movss(dest.AsXmmRegister(), Address(ESP, 0));
1687 } else {
1688 CHECK_EQ(src.AsX87Register(), ST0);
1689 fstpl(Address(ESP, 0));
1690 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1691 }
1692 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001693 } else {
1694 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001695 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001696 }
1697 }
1698}
1699
Ian Rogers2c8f6532011-09-02 17:16:34 -07001700void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1701 ManagedRegister mscratch) {
1702 X86ManagedRegister scratch = mscratch.AsX86();
1703 CHECK(scratch.IsCpuRegister());
1704 movl(scratch.AsCpuRegister(), Address(ESP, src));
1705 movl(Address(ESP, dest), scratch.AsCpuRegister());
1706}
1707
Ian Rogersdd7624d2014-03-14 17:43:00 -07001708void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1709 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001710 ManagedRegister mscratch) {
1711 X86ManagedRegister scratch = mscratch.AsX86();
1712 CHECK(scratch.IsCpuRegister());
1713 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1714 Store(fr_offs, scratch, 4);
1715}
1716
Ian Rogersdd7624d2014-03-14 17:43:00 -07001717void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001718 FrameOffset fr_offs,
1719 ManagedRegister mscratch) {
1720 X86ManagedRegister scratch = mscratch.AsX86();
1721 CHECK(scratch.IsCpuRegister());
1722 Load(scratch, fr_offs, 4);
1723 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1724}
1725
1726void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1727 ManagedRegister mscratch,
1728 size_t size) {
1729 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001730 if (scratch.IsCpuRegister() && size == 8) {
1731 Load(scratch, src, 4);
1732 Store(dest, scratch, 4);
1733 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1734 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1735 } else {
1736 Load(scratch, src, size);
1737 Store(dest, scratch, size);
1738 }
1739}
1740
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001741void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1742 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001743 UNIMPLEMENTED(FATAL);
1744}
1745
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001746void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1747 ManagedRegister scratch, size_t size) {
1748 CHECK(scratch.IsNoRegister());
1749 CHECK_EQ(size, 4u);
1750 pushl(Address(ESP, src));
1751 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1752}
1753
Ian Rogersdc51b792011-09-22 20:41:37 -07001754void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1755 ManagedRegister mscratch, size_t size) {
1756 Register scratch = mscratch.AsX86().AsCpuRegister();
1757 CHECK_EQ(size, 4u);
1758 movl(scratch, Address(ESP, src_base));
1759 movl(scratch, Address(scratch, src_offset));
1760 movl(Address(ESP, dest), scratch);
1761}
1762
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001763void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1764 ManagedRegister src, Offset src_offset,
1765 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001766 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001767 CHECK(scratch.IsNoRegister());
1768 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1769 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1770}
1771
1772void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1773 ManagedRegister mscratch, size_t size) {
1774 Register scratch = mscratch.AsX86().AsCpuRegister();
1775 CHECK_EQ(size, 4u);
1776 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1777 movl(scratch, Address(ESP, src));
1778 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001779 popl(Address(scratch, dest_offset));
1780}
1781
Ian Rogerse5de95b2011-09-18 20:31:38 -07001782void X86Assembler::MemoryBarrier(ManagedRegister) {
1783#if ANDROID_SMP != 0
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001784 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001785#endif
1786}
1787
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001788void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1789 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001790 ManagedRegister min_reg, bool null_allowed) {
1791 X86ManagedRegister out_reg = mout_reg.AsX86();
1792 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001793 CHECK(in_reg.IsCpuRegister());
1794 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001795 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001796 if (null_allowed) {
1797 Label null_arg;
1798 if (!out_reg.Equals(in_reg)) {
1799 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1800 }
1801 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001802 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001803 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001804 Bind(&null_arg);
1805 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001806 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001807 }
1808}
1809
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001810void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1811 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001812 ManagedRegister mscratch,
1813 bool null_allowed) {
1814 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001815 CHECK(scratch.IsCpuRegister());
1816 if (null_allowed) {
1817 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001818 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001819 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001820 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001821 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001822 Bind(&null_arg);
1823 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001824 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001825 }
1826 Store(out_off, scratch, 4);
1827}
1828
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001829// Given a handle scope entry, load the associated reference.
1830void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001831 ManagedRegister min_reg) {
1832 X86ManagedRegister out_reg = mout_reg.AsX86();
1833 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001834 CHECK(out_reg.IsCpuRegister());
1835 CHECK(in_reg.IsCpuRegister());
1836 Label null_arg;
1837 if (!out_reg.Equals(in_reg)) {
1838 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1839 }
1840 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001841 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001842 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1843 Bind(&null_arg);
1844}
1845
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001846void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001847 // TODO: not validating references
1848}
1849
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001850void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001851 // TODO: not validating references
1852}
1853
Ian Rogers2c8f6532011-09-02 17:16:34 -07001854void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1855 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001856 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001857 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001858 // TODO: place reference map on call
1859}
1860
Ian Rogers67375ac2011-09-14 00:55:44 -07001861void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1862 Register scratch = mscratch.AsX86().AsCpuRegister();
1863 movl(scratch, Address(ESP, base));
1864 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001865}
1866
Ian Rogersdd7624d2014-03-14 17:43:00 -07001867void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001868 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001869}
1870
Ian Rogers2c8f6532011-09-02 17:16:34 -07001871void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1872 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001873 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001874}
1875
Ian Rogers2c8f6532011-09-02 17:16:34 -07001876void X86Assembler::GetCurrentThread(FrameOffset offset,
1877 ManagedRegister mscratch) {
1878 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001879 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001880 movl(Address(ESP, offset), scratch.AsCpuRegister());
1881}
1882
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001883void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1884 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001885 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001886 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001887 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001888}
Ian Rogers0d666d82011-08-14 16:03:46 -07001889
Ian Rogers2c8f6532011-09-02 17:16:34 -07001890void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1891 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001892#define __ sp_asm->
1893 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001894 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001895 if (stack_adjust_ != 0) { // Fix up the frame.
1896 __ DecreaseFrameSize(stack_adjust_);
1897 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001898 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001899 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1900 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001901 // this call should never return
1902 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001903#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001904}
1905
Ian Rogers2c8f6532011-09-02 17:16:34 -07001906} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001907} // namespace art