blob: 390d46ede4fe3cf4349fc8bbf85285b39efe623c [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell09ed1a32015-03-25 08:30:06 -0400148void X86Assembler::bswapl(Register dst) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC8 + dst);
152}
153
Ian Rogers2c8f6532011-09-02 17:16:34 -0700154void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700155 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
156 EmitUint8(0x0F);
157 EmitUint8(0xB6);
158 EmitRegisterOperand(dst, src);
159}
160
161
Ian Rogers2c8f6532011-09-02 17:16:34 -0700162void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700163 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
164 EmitUint8(0x0F);
165 EmitUint8(0xB6);
166 EmitOperand(dst, src);
167}
168
169
Ian Rogers2c8f6532011-09-02 17:16:34 -0700170void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
172 EmitUint8(0x0F);
173 EmitUint8(0xBE);
174 EmitRegisterOperand(dst, src);
175}
176
177
Ian Rogers2c8f6532011-09-02 17:16:34 -0700178void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700179 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
180 EmitUint8(0x0F);
181 EmitUint8(0xBE);
182 EmitOperand(dst, src);
183}
184
185
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700186void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700187 LOG(FATAL) << "Use movzxb or movsxb instead.";
188}
189
190
Ian Rogers2c8f6532011-09-02 17:16:34 -0700191void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
193 EmitUint8(0x88);
194 EmitOperand(src, dst);
195}
196
197
Ian Rogers2c8f6532011-09-02 17:16:34 -0700198void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
200 EmitUint8(0xC6);
201 EmitOperand(EAX, dst);
202 CHECK(imm.is_int8());
203 EmitUint8(imm.value() & 0xFF);
204}
205
206
Ian Rogers2c8f6532011-09-02 17:16:34 -0700207void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
209 EmitUint8(0x0F);
210 EmitUint8(0xB7);
211 EmitRegisterOperand(dst, src);
212}
213
214
Ian Rogers2c8f6532011-09-02 17:16:34 -0700215void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700216 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
217 EmitUint8(0x0F);
218 EmitUint8(0xB7);
219 EmitOperand(dst, src);
220}
221
222
Ian Rogers2c8f6532011-09-02 17:16:34 -0700223void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700224 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
225 EmitUint8(0x0F);
226 EmitUint8(0xBF);
227 EmitRegisterOperand(dst, src);
228}
229
230
Ian Rogers2c8f6532011-09-02 17:16:34 -0700231void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700232 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
233 EmitUint8(0x0F);
234 EmitUint8(0xBF);
235 EmitOperand(dst, src);
236}
237
238
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700239void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700240 LOG(FATAL) << "Use movzxw or movsxw instead.";
241}
242
243
Ian Rogers2c8f6532011-09-02 17:16:34 -0700244void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700245 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
246 EmitOperandSizeOverride();
247 EmitUint8(0x89);
248 EmitOperand(src, dst);
249}
250
251
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100252void X86Assembler::movw(const Address& dst, const Immediate& imm) {
253 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
254 EmitOperandSizeOverride();
255 EmitUint8(0xC7);
256 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100257 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100258 EmitUint8(imm.value() & 0xFF);
259 EmitUint8(imm.value() >> 8);
260}
261
262
Ian Rogers2c8f6532011-09-02 17:16:34 -0700263void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700264 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
265 EmitUint8(0x8D);
266 EmitOperand(dst, src);
267}
268
269
Ian Rogers2c8f6532011-09-02 17:16:34 -0700270void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700271 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
272 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700273 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700274 EmitRegisterOperand(dst, src);
275}
276
277
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000278void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700279 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
280 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700281 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000282 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700283}
284
285
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100286void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
287 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
288 EmitUint8(0x0F);
289 EmitUint8(0x28);
290 EmitXmmRegisterOperand(dst, src);
291}
292
293
Ian Rogers2c8f6532011-09-02 17:16:34 -0700294void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700295 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
296 EmitUint8(0xF3);
297 EmitUint8(0x0F);
298 EmitUint8(0x10);
299 EmitOperand(dst, src);
300}
301
302
Ian Rogers2c8f6532011-09-02 17:16:34 -0700303void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
305 EmitUint8(0xF3);
306 EmitUint8(0x0F);
307 EmitUint8(0x11);
308 EmitOperand(src, dst);
309}
310
311
Ian Rogers2c8f6532011-09-02 17:16:34 -0700312void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700313 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
314 EmitUint8(0xF3);
315 EmitUint8(0x0F);
316 EmitUint8(0x11);
317 EmitXmmRegisterOperand(src, dst);
318}
319
320
Ian Rogers2c8f6532011-09-02 17:16:34 -0700321void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x66);
324 EmitUint8(0x0F);
325 EmitUint8(0x6E);
326 EmitOperand(dst, Operand(src));
327}
328
329
Ian Rogers2c8f6532011-09-02 17:16:34 -0700330void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700331 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
332 EmitUint8(0x66);
333 EmitUint8(0x0F);
334 EmitUint8(0x7E);
335 EmitOperand(src, Operand(dst));
336}
337
338
Ian Rogers2c8f6532011-09-02 17:16:34 -0700339void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700340 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
341 EmitUint8(0xF3);
342 EmitUint8(0x0F);
343 EmitUint8(0x58);
344 EmitXmmRegisterOperand(dst, src);
345}
346
347
Ian Rogers2c8f6532011-09-02 17:16:34 -0700348void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700349 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
350 EmitUint8(0xF3);
351 EmitUint8(0x0F);
352 EmitUint8(0x58);
353 EmitOperand(dst, src);
354}
355
356
Ian Rogers2c8f6532011-09-02 17:16:34 -0700357void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700358 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
359 EmitUint8(0xF3);
360 EmitUint8(0x0F);
361 EmitUint8(0x5C);
362 EmitXmmRegisterOperand(dst, src);
363}
364
365
Ian Rogers2c8f6532011-09-02 17:16:34 -0700366void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
368 EmitUint8(0xF3);
369 EmitUint8(0x0F);
370 EmitUint8(0x5C);
371 EmitOperand(dst, src);
372}
373
374
Ian Rogers2c8f6532011-09-02 17:16:34 -0700375void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700376 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
377 EmitUint8(0xF3);
378 EmitUint8(0x0F);
379 EmitUint8(0x59);
380 EmitXmmRegisterOperand(dst, src);
381}
382
383
Ian Rogers2c8f6532011-09-02 17:16:34 -0700384void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700385 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
386 EmitUint8(0xF3);
387 EmitUint8(0x0F);
388 EmitUint8(0x59);
389 EmitOperand(dst, src);
390}
391
392
Ian Rogers2c8f6532011-09-02 17:16:34 -0700393void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700394 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
395 EmitUint8(0xF3);
396 EmitUint8(0x0F);
397 EmitUint8(0x5E);
398 EmitXmmRegisterOperand(dst, src);
399}
400
401
Ian Rogers2c8f6532011-09-02 17:16:34 -0700402void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700403 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
404 EmitUint8(0xF3);
405 EmitUint8(0x0F);
406 EmitUint8(0x5E);
407 EmitOperand(dst, src);
408}
409
410
Ian Rogers2c8f6532011-09-02 17:16:34 -0700411void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700412 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
413 EmitUint8(0xD9);
414 EmitOperand(0, src);
415}
416
417
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500418void X86Assembler::fsts(const Address& dst) {
419 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
420 EmitUint8(0xD9);
421 EmitOperand(2, dst);
422}
423
424
Ian Rogers2c8f6532011-09-02 17:16:34 -0700425void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700426 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
427 EmitUint8(0xD9);
428 EmitOperand(3, dst);
429}
430
431
Ian Rogers2c8f6532011-09-02 17:16:34 -0700432void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700433 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
434 EmitUint8(0xF2);
435 EmitUint8(0x0F);
436 EmitUint8(0x10);
437 EmitOperand(dst, src);
438}
439
440
Ian Rogers2c8f6532011-09-02 17:16:34 -0700441void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700442 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
443 EmitUint8(0xF2);
444 EmitUint8(0x0F);
445 EmitUint8(0x11);
446 EmitOperand(src, dst);
447}
448
449
Ian Rogers2c8f6532011-09-02 17:16:34 -0700450void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700451 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
452 EmitUint8(0xF2);
453 EmitUint8(0x0F);
454 EmitUint8(0x11);
455 EmitXmmRegisterOperand(src, dst);
456}
457
458
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000459void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
460 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
461 EmitUint8(0x66);
462 EmitUint8(0x0F);
463 EmitUint8(0x16);
464 EmitOperand(dst, src);
465}
466
467
468void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
469 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
470 EmitUint8(0x66);
471 EmitUint8(0x0F);
472 EmitUint8(0x17);
473 EmitOperand(src, dst);
474}
475
476
477void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
478 DCHECK(shift_count.is_uint8());
479
480 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
481 EmitUint8(0x66);
482 EmitUint8(0x0F);
483 EmitUint8(0x73);
484 EmitXmmRegisterOperand(3, reg);
485 EmitUint8(shift_count.value());
486}
487
488
Calin Juravle52c48962014-12-16 17:02:57 +0000489void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
490 DCHECK(shift_count.is_uint8());
491
492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
493 EmitUint8(0x66);
494 EmitUint8(0x0F);
495 EmitUint8(0x73);
496 EmitXmmRegisterOperand(2, reg);
497 EmitUint8(shift_count.value());
498}
499
500
501void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
502 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
503 EmitUint8(0x66);
504 EmitUint8(0x0F);
505 EmitUint8(0x62);
506 EmitXmmRegisterOperand(dst, src);
507}
508
509
Ian Rogers2c8f6532011-09-02 17:16:34 -0700510void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700511 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
512 EmitUint8(0xF2);
513 EmitUint8(0x0F);
514 EmitUint8(0x58);
515 EmitXmmRegisterOperand(dst, src);
516}
517
518
Ian Rogers2c8f6532011-09-02 17:16:34 -0700519void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700520 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
521 EmitUint8(0xF2);
522 EmitUint8(0x0F);
523 EmitUint8(0x58);
524 EmitOperand(dst, src);
525}
526
527
Ian Rogers2c8f6532011-09-02 17:16:34 -0700528void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700529 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
530 EmitUint8(0xF2);
531 EmitUint8(0x0F);
532 EmitUint8(0x5C);
533 EmitXmmRegisterOperand(dst, src);
534}
535
536
Ian Rogers2c8f6532011-09-02 17:16:34 -0700537void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700538 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
539 EmitUint8(0xF2);
540 EmitUint8(0x0F);
541 EmitUint8(0x5C);
542 EmitOperand(dst, src);
543}
544
545
Ian Rogers2c8f6532011-09-02 17:16:34 -0700546void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700547 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
548 EmitUint8(0xF2);
549 EmitUint8(0x0F);
550 EmitUint8(0x59);
551 EmitXmmRegisterOperand(dst, src);
552}
553
554
Ian Rogers2c8f6532011-09-02 17:16:34 -0700555void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700556 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
557 EmitUint8(0xF2);
558 EmitUint8(0x0F);
559 EmitUint8(0x59);
560 EmitOperand(dst, src);
561}
562
563
Ian Rogers2c8f6532011-09-02 17:16:34 -0700564void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700565 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
566 EmitUint8(0xF2);
567 EmitUint8(0x0F);
568 EmitUint8(0x5E);
569 EmitXmmRegisterOperand(dst, src);
570}
571
572
Ian Rogers2c8f6532011-09-02 17:16:34 -0700573void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700574 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
575 EmitUint8(0xF2);
576 EmitUint8(0x0F);
577 EmitUint8(0x5E);
578 EmitOperand(dst, src);
579}
580
581
Ian Rogers2c8f6532011-09-02 17:16:34 -0700582void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700583 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
584 EmitUint8(0xF3);
585 EmitUint8(0x0F);
586 EmitUint8(0x2A);
587 EmitOperand(dst, Operand(src));
588}
589
590
Ian Rogers2c8f6532011-09-02 17:16:34 -0700591void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700592 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
593 EmitUint8(0xF2);
594 EmitUint8(0x0F);
595 EmitUint8(0x2A);
596 EmitOperand(dst, Operand(src));
597}
598
599
Ian Rogers2c8f6532011-09-02 17:16:34 -0700600void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700601 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
602 EmitUint8(0xF3);
603 EmitUint8(0x0F);
604 EmitUint8(0x2D);
605 EmitXmmRegisterOperand(dst, src);
606}
607
608
Ian Rogers2c8f6532011-09-02 17:16:34 -0700609void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700610 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
611 EmitUint8(0xF3);
612 EmitUint8(0x0F);
613 EmitUint8(0x5A);
614 EmitXmmRegisterOperand(dst, src);
615}
616
617
Ian Rogers2c8f6532011-09-02 17:16:34 -0700618void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700619 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
620 EmitUint8(0xF2);
621 EmitUint8(0x0F);
622 EmitUint8(0x2D);
623 EmitXmmRegisterOperand(dst, src);
624}
625
626
Ian Rogers2c8f6532011-09-02 17:16:34 -0700627void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700628 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
629 EmitUint8(0xF3);
630 EmitUint8(0x0F);
631 EmitUint8(0x2C);
632 EmitXmmRegisterOperand(dst, src);
633}
634
635
Ian Rogers2c8f6532011-09-02 17:16:34 -0700636void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700637 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
638 EmitUint8(0xF2);
639 EmitUint8(0x0F);
640 EmitUint8(0x2C);
641 EmitXmmRegisterOperand(dst, src);
642}
643
644
Ian Rogers2c8f6532011-09-02 17:16:34 -0700645void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
647 EmitUint8(0xF2);
648 EmitUint8(0x0F);
649 EmitUint8(0x5A);
650 EmitXmmRegisterOperand(dst, src);
651}
652
653
Ian Rogers2c8f6532011-09-02 17:16:34 -0700654void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700655 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
656 EmitUint8(0xF3);
657 EmitUint8(0x0F);
658 EmitUint8(0xE6);
659 EmitXmmRegisterOperand(dst, src);
660}
661
662
Ian Rogers2c8f6532011-09-02 17:16:34 -0700663void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700664 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
665 EmitUint8(0x0F);
666 EmitUint8(0x2F);
667 EmitXmmRegisterOperand(a, b);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0x66);
674 EmitUint8(0x0F);
675 EmitUint8(0x2F);
676 EmitXmmRegisterOperand(a, b);
677}
678
679
Calin Juravleddb7df22014-11-25 20:56:51 +0000680void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
681 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
682 EmitUint8(0x0F);
683 EmitUint8(0x2E);
684 EmitXmmRegisterOperand(a, b);
685}
686
687
688void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
689 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
690 EmitUint8(0x66);
691 EmitUint8(0x0F);
692 EmitUint8(0x2E);
693 EmitXmmRegisterOperand(a, b);
694}
695
696
Mark Mendellfb8d2792015-03-31 22:16:59 -0400697void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
698 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
699 EmitUint8(0x66);
700 EmitUint8(0x0F);
701 EmitUint8(0x3A);
702 EmitUint8(0x0B);
703 EmitXmmRegisterOperand(dst, src);
704 EmitUint8(imm.value());
705}
706
707
708void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
709 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
710 EmitUint8(0x66);
711 EmitUint8(0x0F);
712 EmitUint8(0x3A);
713 EmitUint8(0x0A);
714 EmitXmmRegisterOperand(dst, src);
715 EmitUint8(imm.value());
716}
717
718
Ian Rogers2c8f6532011-09-02 17:16:34 -0700719void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700720 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
721 EmitUint8(0xF2);
722 EmitUint8(0x0F);
723 EmitUint8(0x51);
724 EmitXmmRegisterOperand(dst, src);
725}
726
727
Ian Rogers2c8f6532011-09-02 17:16:34 -0700728void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700729 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
730 EmitUint8(0xF3);
731 EmitUint8(0x0F);
732 EmitUint8(0x51);
733 EmitXmmRegisterOperand(dst, src);
734}
735
736
Ian Rogers2c8f6532011-09-02 17:16:34 -0700737void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700738 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
739 EmitUint8(0x66);
740 EmitUint8(0x0F);
741 EmitUint8(0x57);
742 EmitOperand(dst, src);
743}
744
745
Ian Rogers2c8f6532011-09-02 17:16:34 -0700746void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700747 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
748 EmitUint8(0x66);
749 EmitUint8(0x0F);
750 EmitUint8(0x57);
751 EmitXmmRegisterOperand(dst, src);
752}
753
754
Mark Mendell09ed1a32015-03-25 08:30:06 -0400755void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
756 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
757 EmitUint8(0x0F);
758 EmitUint8(0x54);
759 EmitXmmRegisterOperand(dst, src);
760}
761
762
763void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
764 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
765 EmitUint8(0x66);
766 EmitUint8(0x0F);
767 EmitUint8(0x54);
768 EmitXmmRegisterOperand(dst, src);
769}
770
771
772void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0x66);
775 EmitUint8(0x0F);
776 EmitUint8(0x56);
777 EmitXmmRegisterOperand(dst, src);
778}
779
780
Ian Rogers2c8f6532011-09-02 17:16:34 -0700781void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700782 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
783 EmitUint8(0x0F);
784 EmitUint8(0x57);
785 EmitOperand(dst, src);
786}
787
788
Mark Mendell09ed1a32015-03-25 08:30:06 -0400789void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
791 EmitUint8(0x0F);
792 EmitUint8(0x56);
793 EmitXmmRegisterOperand(dst, src);
794}
795
796
Ian Rogers2c8f6532011-09-02 17:16:34 -0700797void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700798 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
799 EmitUint8(0x0F);
800 EmitUint8(0x57);
801 EmitXmmRegisterOperand(dst, src);
802}
803
804
Mark Mendell09ed1a32015-03-25 08:30:06 -0400805void X86Assembler::andps(XmmRegister dst, const Address& src) {
806 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
807 EmitUint8(0x0F);
808 EmitUint8(0x54);
809 EmitOperand(dst, src);
810}
811
812
Ian Rogers2c8f6532011-09-02 17:16:34 -0700813void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700814 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
815 EmitUint8(0x66);
816 EmitUint8(0x0F);
817 EmitUint8(0x54);
818 EmitOperand(dst, src);
819}
820
821
Ian Rogers2c8f6532011-09-02 17:16:34 -0700822void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700823 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
824 EmitUint8(0xDD);
825 EmitOperand(0, src);
826}
827
828
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500829void X86Assembler::fstl(const Address& dst) {
830 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
831 EmitUint8(0xDD);
832 EmitOperand(2, dst);
833}
834
835
Ian Rogers2c8f6532011-09-02 17:16:34 -0700836void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700837 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
838 EmitUint8(0xDD);
839 EmitOperand(3, dst);
840}
841
842
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500843void X86Assembler::fstsw() {
844 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
845 EmitUint8(0x9B);
846 EmitUint8(0xDF);
847 EmitUint8(0xE0);
848}
849
850
Ian Rogers2c8f6532011-09-02 17:16:34 -0700851void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700852 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
853 EmitUint8(0xD9);
854 EmitOperand(7, dst);
855}
856
857
Ian Rogers2c8f6532011-09-02 17:16:34 -0700858void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700859 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
860 EmitUint8(0xD9);
861 EmitOperand(5, src);
862}
863
864
Ian Rogers2c8f6532011-09-02 17:16:34 -0700865void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0xDF);
868 EmitOperand(7, dst);
869}
870
871
Ian Rogers2c8f6532011-09-02 17:16:34 -0700872void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700873 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
874 EmitUint8(0xDB);
875 EmitOperand(3, dst);
876}
877
878
Ian Rogers2c8f6532011-09-02 17:16:34 -0700879void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700880 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
881 EmitUint8(0xDF);
882 EmitOperand(5, src);
883}
884
885
Roland Levillain0a186012015-04-13 17:00:20 +0100886void X86Assembler::filds(const Address& src) {
887 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
888 EmitUint8(0xDB);
889 EmitOperand(0, src);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0xD9);
896 EmitUint8(0xF7);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 CHECK_LT(index.value(), 7);
902 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
903 EmitUint8(0xDD);
904 EmitUint8(0xC0 + index.value());
905}
906
907
Ian Rogers2c8f6532011-09-02 17:16:34 -0700908void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700909 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
910 EmitUint8(0xD9);
911 EmitUint8(0xFE);
912}
913
914
Ian Rogers2c8f6532011-09-02 17:16:34 -0700915void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700916 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
917 EmitUint8(0xD9);
918 EmitUint8(0xFF);
919}
920
921
Ian Rogers2c8f6532011-09-02 17:16:34 -0700922void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0xD9);
925 EmitUint8(0xF2);
926}
927
928
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500929void X86Assembler::fucompp() {
930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0xDA);
932 EmitUint8(0xE9);
933}
934
935
936void X86Assembler::fprem() {
937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitUint8(0xD9);
939 EmitUint8(0xF8);
940}
941
942
Ian Rogers2c8f6532011-09-02 17:16:34 -0700943void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0x87);
946 EmitRegisterOperand(dst, src);
947}
948
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100949
Ian Rogers7caad772012-03-30 01:07:54 -0700950void X86Assembler::xchgl(Register reg, const Address& address) {
951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0x87);
953 EmitOperand(reg, address);
954}
955
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700956
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100957void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
958 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
959 EmitUint8(0x66);
960 EmitComplex(7, address, imm);
961}
962
963
Ian Rogers2c8f6532011-09-02 17:16:34 -0700964void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitComplex(7, Operand(reg), imm);
967}
968
969
Ian Rogers2c8f6532011-09-02 17:16:34 -0700970void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700971 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
972 EmitUint8(0x3B);
973 EmitOperand(reg0, Operand(reg1));
974}
975
976
Ian Rogers2c8f6532011-09-02 17:16:34 -0700977void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitUint8(0x3B);
980 EmitOperand(reg, address);
981}
982
983
Ian Rogers2c8f6532011-09-02 17:16:34 -0700984void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700985 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
986 EmitUint8(0x03);
987 EmitRegisterOperand(dst, src);
988}
989
990
Ian Rogers2c8f6532011-09-02 17:16:34 -0700991void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0x03);
994 EmitOperand(reg, address);
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0x39);
1001 EmitOperand(reg, address);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitComplex(7, address, imm);
1008}
1009
1010
Ian Rogers2c8f6532011-09-02 17:16:34 -07001011void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001012 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1013 EmitUint8(0x85);
1014 EmitRegisterOperand(reg1, reg2);
1015}
1016
1017
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001018void X86Assembler::testl(Register reg, const Address& address) {
1019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0x85);
1021 EmitOperand(reg, address);
1022}
1023
1024
Ian Rogers2c8f6532011-09-02 17:16:34 -07001025void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001026 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1027 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1028 // we only test the byte register to keep the encoding short.
1029 if (immediate.is_uint8() && reg < 4) {
1030 // Use zero-extended 8-bit immediate.
1031 if (reg == EAX) {
1032 EmitUint8(0xA8);
1033 } else {
1034 EmitUint8(0xF6);
1035 EmitUint8(0xC0 + reg);
1036 }
1037 EmitUint8(immediate.value() & 0xFF);
1038 } else if (reg == EAX) {
1039 // Use short form if the destination is EAX.
1040 EmitUint8(0xA9);
1041 EmitImmediate(immediate);
1042 } else {
1043 EmitUint8(0xF7);
1044 EmitOperand(0, Operand(reg));
1045 EmitImmediate(immediate);
1046 }
1047}
1048
1049
Ian Rogers2c8f6532011-09-02 17:16:34 -07001050void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1052 EmitUint8(0x23);
1053 EmitOperand(dst, Operand(src));
1054}
1055
1056
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001057void X86Assembler::andl(Register reg, const Address& address) {
1058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1059 EmitUint8(0x23);
1060 EmitOperand(reg, address);
1061}
1062
1063
Ian Rogers2c8f6532011-09-02 17:16:34 -07001064void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001065 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1066 EmitComplex(4, Operand(dst), imm);
1067}
1068
1069
Ian Rogers2c8f6532011-09-02 17:16:34 -07001070void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001071 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1072 EmitUint8(0x0B);
1073 EmitOperand(dst, Operand(src));
1074}
1075
1076
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001077void X86Assembler::orl(Register reg, const Address& address) {
1078 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1079 EmitUint8(0x0B);
1080 EmitOperand(reg, address);
1081}
1082
1083
Ian Rogers2c8f6532011-09-02 17:16:34 -07001084void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001085 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1086 EmitComplex(1, Operand(dst), imm);
1087}
1088
1089
Ian Rogers2c8f6532011-09-02 17:16:34 -07001090void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001091 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1092 EmitUint8(0x33);
1093 EmitOperand(dst, Operand(src));
1094}
1095
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001096
1097void X86Assembler::xorl(Register reg, const Address& address) {
1098 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1099 EmitUint8(0x33);
1100 EmitOperand(reg, address);
1101}
1102
1103
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001104void X86Assembler::xorl(Register dst, const Immediate& imm) {
1105 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1106 EmitComplex(6, Operand(dst), imm);
1107}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001108
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001109
Ian Rogers2c8f6532011-09-02 17:16:34 -07001110void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001111 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1112 EmitComplex(0, Operand(reg), imm);
1113}
1114
1115
Ian Rogers2c8f6532011-09-02 17:16:34 -07001116void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001117 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1118 EmitUint8(0x01);
1119 EmitOperand(reg, address);
1120}
1121
1122
Ian Rogers2c8f6532011-09-02 17:16:34 -07001123void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1125 EmitComplex(0, address, imm);
1126}
1127
1128
Ian Rogers2c8f6532011-09-02 17:16:34 -07001129void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001130 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1131 EmitComplex(2, Operand(reg), imm);
1132}
1133
1134
Ian Rogers2c8f6532011-09-02 17:16:34 -07001135void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001136 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1137 EmitUint8(0x13);
1138 EmitOperand(dst, Operand(src));
1139}
1140
1141
Ian Rogers2c8f6532011-09-02 17:16:34 -07001142void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1144 EmitUint8(0x13);
1145 EmitOperand(dst, address);
1146}
1147
1148
Ian Rogers2c8f6532011-09-02 17:16:34 -07001149void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1151 EmitUint8(0x2B);
1152 EmitOperand(dst, Operand(src));
1153}
1154
1155
Ian Rogers2c8f6532011-09-02 17:16:34 -07001156void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitComplex(5, Operand(reg), imm);
1159}
1160
1161
Ian Rogers2c8f6532011-09-02 17:16:34 -07001162void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001163 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1164 EmitUint8(0x2B);
1165 EmitOperand(reg, address);
1166}
1167
1168
Mark Mendell09ed1a32015-03-25 08:30:06 -04001169void X86Assembler::subl(const Address& address, Register reg) {
1170 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1171 EmitUint8(0x29);
1172 EmitOperand(reg, address);
1173}
1174
1175
Ian Rogers2c8f6532011-09-02 17:16:34 -07001176void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001177 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1178 EmitUint8(0x99);
1179}
1180
1181
Ian Rogers2c8f6532011-09-02 17:16:34 -07001182void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1184 EmitUint8(0xF7);
1185 EmitUint8(0xF8 | reg);
1186}
1187
1188
Ian Rogers2c8f6532011-09-02 17:16:34 -07001189void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1191 EmitUint8(0x0F);
1192 EmitUint8(0xAF);
1193 EmitOperand(dst, Operand(src));
1194}
1195
1196
Ian Rogers2c8f6532011-09-02 17:16:34 -07001197void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1199 EmitUint8(0x69);
1200 EmitOperand(reg, Operand(reg));
1201 EmitImmediate(imm);
1202}
1203
1204
Ian Rogers2c8f6532011-09-02 17:16:34 -07001205void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1207 EmitUint8(0x0F);
1208 EmitUint8(0xAF);
1209 EmitOperand(reg, address);
1210}
1211
1212
Ian Rogers2c8f6532011-09-02 17:16:34 -07001213void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1215 EmitUint8(0xF7);
1216 EmitOperand(5, Operand(reg));
1217}
1218
1219
Ian Rogers2c8f6532011-09-02 17:16:34 -07001220void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001221 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1222 EmitUint8(0xF7);
1223 EmitOperand(5, address);
1224}
1225
1226
Ian Rogers2c8f6532011-09-02 17:16:34 -07001227void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001228 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1229 EmitUint8(0xF7);
1230 EmitOperand(4, Operand(reg));
1231}
1232
1233
Ian Rogers2c8f6532011-09-02 17:16:34 -07001234void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001235 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1236 EmitUint8(0xF7);
1237 EmitOperand(4, address);
1238}
1239
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1243 EmitUint8(0x1B);
1244 EmitOperand(dst, Operand(src));
1245}
1246
1247
Ian Rogers2c8f6532011-09-02 17:16:34 -07001248void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001249 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1250 EmitComplex(3, Operand(reg), imm);
1251}
1252
1253
Ian Rogers2c8f6532011-09-02 17:16:34 -07001254void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001255 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1256 EmitUint8(0x1B);
1257 EmitOperand(dst, address);
1258}
1259
1260
Mark Mendell09ed1a32015-03-25 08:30:06 -04001261void X86Assembler::sbbl(const Address& address, Register src) {
1262 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1263 EmitUint8(0x19);
1264 EmitOperand(src, address);
1265}
1266
1267
Ian Rogers2c8f6532011-09-02 17:16:34 -07001268void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001269 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1270 EmitUint8(0x40 + reg);
1271}
1272
1273
Ian Rogers2c8f6532011-09-02 17:16:34 -07001274void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001275 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1276 EmitUint8(0xFF);
1277 EmitOperand(0, address);
1278}
1279
1280
Ian Rogers2c8f6532011-09-02 17:16:34 -07001281void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1283 EmitUint8(0x48 + reg);
1284}
1285
1286
Ian Rogers2c8f6532011-09-02 17:16:34 -07001287void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1289 EmitUint8(0xFF);
1290 EmitOperand(1, address);
1291}
1292
1293
Ian Rogers2c8f6532011-09-02 17:16:34 -07001294void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001295 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001296}
1297
1298
Ian Rogers2c8f6532011-09-02 17:16:34 -07001299void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001300 EmitGenericShift(4, Operand(operand), shifter);
1301}
1302
1303
1304void X86Assembler::shll(const Address& address, const Immediate& imm) {
1305 EmitGenericShift(4, address, imm);
1306}
1307
1308
1309void X86Assembler::shll(const Address& address, Register shifter) {
1310 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001311}
1312
1313
Ian Rogers2c8f6532011-09-02 17:16:34 -07001314void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001315 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001316}
1317
1318
Ian Rogers2c8f6532011-09-02 17:16:34 -07001319void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001320 EmitGenericShift(5, Operand(operand), shifter);
1321}
1322
1323
1324void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1325 EmitGenericShift(5, address, imm);
1326}
1327
1328
1329void X86Assembler::shrl(const Address& address, Register shifter) {
1330 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001331}
1332
1333
Ian Rogers2c8f6532011-09-02 17:16:34 -07001334void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001335 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001336}
1337
1338
Ian Rogers2c8f6532011-09-02 17:16:34 -07001339void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001340 EmitGenericShift(7, Operand(operand), shifter);
1341}
1342
1343
1344void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1345 EmitGenericShift(7, address, imm);
1346}
1347
1348
1349void X86Assembler::sarl(const Address& address, Register shifter) {
1350 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001351}
1352
1353
Calin Juravle9aec02f2014-11-18 23:06:35 +00001354void X86Assembler::shld(Register dst, Register src, Register shifter) {
1355 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001356 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1357 EmitUint8(0x0F);
1358 EmitUint8(0xA5);
1359 EmitRegisterOperand(src, dst);
1360}
1361
1362
Mark P Mendell73945692015-04-29 14:56:17 +00001363void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1364 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1365 EmitUint8(0x0F);
1366 EmitUint8(0xA4);
1367 EmitRegisterOperand(src, dst);
1368 EmitUint8(imm.value() & 0xFF);
1369}
1370
1371
Calin Juravle9aec02f2014-11-18 23:06:35 +00001372void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1373 DCHECK_EQ(ECX, shifter);
1374 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1375 EmitUint8(0x0F);
1376 EmitUint8(0xAD);
1377 EmitRegisterOperand(src, dst);
1378}
1379
1380
Mark P Mendell73945692015-04-29 14:56:17 +00001381void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1382 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1383 EmitUint8(0x0F);
1384 EmitUint8(0xAC);
1385 EmitRegisterOperand(src, dst);
1386 EmitUint8(imm.value() & 0xFF);
1387}
1388
1389
Ian Rogers2c8f6532011-09-02 17:16:34 -07001390void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001391 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1392 EmitUint8(0xF7);
1393 EmitOperand(3, Operand(reg));
1394}
1395
1396
Ian Rogers2c8f6532011-09-02 17:16:34 -07001397void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001398 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1399 EmitUint8(0xF7);
1400 EmitUint8(0xD0 | reg);
1401}
1402
1403
Ian Rogers2c8f6532011-09-02 17:16:34 -07001404void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1406 EmitUint8(0xC8);
1407 CHECK(imm.is_uint16());
1408 EmitUint8(imm.value() & 0xFF);
1409 EmitUint8((imm.value() >> 8) & 0xFF);
1410 EmitUint8(0x00);
1411}
1412
1413
Ian Rogers2c8f6532011-09-02 17:16:34 -07001414void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001415 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1416 EmitUint8(0xC9);
1417}
1418
1419
Ian Rogers2c8f6532011-09-02 17:16:34 -07001420void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001421 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1422 EmitUint8(0xC3);
1423}
1424
1425
Ian Rogers2c8f6532011-09-02 17:16:34 -07001426void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1428 EmitUint8(0xC2);
1429 CHECK(imm.is_uint16());
1430 EmitUint8(imm.value() & 0xFF);
1431 EmitUint8((imm.value() >> 8) & 0xFF);
1432}
1433
1434
1435
Ian Rogers2c8f6532011-09-02 17:16:34 -07001436void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001437 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1438 EmitUint8(0x90);
1439}
1440
1441
Ian Rogers2c8f6532011-09-02 17:16:34 -07001442void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001443 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1444 EmitUint8(0xCC);
1445}
1446
1447
Ian Rogers2c8f6532011-09-02 17:16:34 -07001448void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1450 EmitUint8(0xF4);
1451}
1452
1453
Ian Rogers2c8f6532011-09-02 17:16:34 -07001454void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001455 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1456 if (label->IsBound()) {
1457 static const int kShortSize = 2;
1458 static const int kLongSize = 6;
1459 int offset = label->Position() - buffer_.Size();
1460 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001461 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001462 EmitUint8(0x70 + condition);
1463 EmitUint8((offset - kShortSize) & 0xFF);
1464 } else {
1465 EmitUint8(0x0F);
1466 EmitUint8(0x80 + condition);
1467 EmitInt32(offset - kLongSize);
1468 }
1469 } else {
1470 EmitUint8(0x0F);
1471 EmitUint8(0x80 + condition);
1472 EmitLabelLink(label);
1473 }
1474}
1475
1476
Ian Rogers2c8f6532011-09-02 17:16:34 -07001477void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001478 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1479 EmitUint8(0xFF);
1480 EmitRegisterOperand(4, reg);
1481}
1482
Ian Rogers7caad772012-03-30 01:07:54 -07001483void X86Assembler::jmp(const Address& address) {
1484 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1485 EmitUint8(0xFF);
1486 EmitOperand(4, address);
1487}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001488
Ian Rogers2c8f6532011-09-02 17:16:34 -07001489void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001490 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1491 if (label->IsBound()) {
1492 static const int kShortSize = 2;
1493 static const int kLongSize = 5;
1494 int offset = label->Position() - buffer_.Size();
1495 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001496 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001497 EmitUint8(0xEB);
1498 EmitUint8((offset - kShortSize) & 0xFF);
1499 } else {
1500 EmitUint8(0xE9);
1501 EmitInt32(offset - kLongSize);
1502 }
1503 } else {
1504 EmitUint8(0xE9);
1505 EmitLabelLink(label);
1506 }
1507}
1508
1509
Andreas Gampe21030dd2015-05-07 14:46:15 -07001510void X86Assembler::repne_scasw() {
1511 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1512 EmitUint8(0x66);
1513 EmitUint8(0xF2);
1514 EmitUint8(0xAF);
1515}
1516
1517
Ian Rogers2c8f6532011-09-02 17:16:34 -07001518X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1520 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001521 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001522}
1523
1524
Ian Rogers2c8f6532011-09-02 17:16:34 -07001525void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001526 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1527 EmitUint8(0x0F);
1528 EmitUint8(0xB1);
1529 EmitOperand(reg, address);
1530}
1531
Mark Mendell58d25fd2015-04-03 14:52:31 -04001532
1533void X86Assembler::cmpxchg8b(const Address& address) {
1534 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1535 EmitUint8(0x0F);
1536 EmitUint8(0xC7);
1537 EmitOperand(1, address);
1538}
1539
1540
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001541void X86Assembler::mfence() {
1542 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1543 EmitUint8(0x0F);
1544 EmitUint8(0xAE);
1545 EmitUint8(0xF0);
1546}
1547
Ian Rogers2c8f6532011-09-02 17:16:34 -07001548X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001549 // TODO: fs is a prefix and not an instruction
1550 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1551 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001552 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001553}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001554
Ian Rogersbefbd572014-03-06 01:13:39 -08001555X86Assembler* X86Assembler::gs() {
1556 // TODO: fs is a prefix and not an instruction
1557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1558 EmitUint8(0x65);
1559 return this;
1560}
1561
Ian Rogers2c8f6532011-09-02 17:16:34 -07001562void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001563 int value = imm.value();
1564 if (value > 0) {
1565 if (value == 1) {
1566 incl(reg);
1567 } else if (value != 0) {
1568 addl(reg, imm);
1569 }
1570 } else if (value < 0) {
1571 value = -value;
1572 if (value == 1) {
1573 decl(reg);
1574 } else if (value != 0) {
1575 subl(reg, Immediate(value));
1576 }
1577 }
1578}
1579
1580
Roland Levillain647b9ed2014-11-27 12:06:00 +00001581void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1582 // TODO: Need to have a code constants table.
1583 pushl(Immediate(High32Bits(value)));
1584 pushl(Immediate(Low32Bits(value)));
1585 movsd(dst, Address(ESP, 0));
1586 addl(ESP, Immediate(2 * sizeof(int32_t)));
1587}
1588
1589
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001591 // TODO: Need to have a code constants table.
1592 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001593 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001594}
1595
1596
Ian Rogers2c8f6532011-09-02 17:16:34 -07001597void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001598 CHECK(IsPowerOfTwo(alignment));
1599 // Emit nop instruction until the real position is aligned.
1600 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1601 nop();
1602 }
1603}
1604
1605
Ian Rogers2c8f6532011-09-02 17:16:34 -07001606void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001607 int bound = buffer_.Size();
1608 CHECK(!label->IsBound()); // Labels can only be bound once.
1609 while (label->IsLinked()) {
1610 int position = label->LinkPosition();
1611 int next = buffer_.Load<int32_t>(position);
1612 buffer_.Store<int32_t>(position, bound - (position + 4));
1613 label->position_ = next;
1614 }
1615 label->BindTo(bound);
1616}
1617
1618
Ian Rogers44fb0d02012-03-23 16:46:24 -07001619void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1620 CHECK_GE(reg_or_opcode, 0);
1621 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001622 const int length = operand.length_;
1623 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001624 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001625 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001626 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001627 // Emit the rest of the encoded operand.
1628 for (int i = 1; i < length; i++) {
1629 EmitUint8(operand.encoding_[i]);
1630 }
1631}
1632
1633
Ian Rogers2c8f6532011-09-02 17:16:34 -07001634void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001635 EmitInt32(imm.value());
1636}
1637
1638
Ian Rogers44fb0d02012-03-23 16:46:24 -07001639void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001640 const Operand& operand,
1641 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001642 CHECK_GE(reg_or_opcode, 0);
1643 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001644 if (immediate.is_int8()) {
1645 // Use sign-extended 8-bit immediate.
1646 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001647 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001648 EmitUint8(immediate.value() & 0xFF);
1649 } else if (operand.IsRegister(EAX)) {
1650 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001651 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001652 EmitImmediate(immediate);
1653 } else {
1654 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001655 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001656 EmitImmediate(immediate);
1657 }
1658}
1659
1660
Ian Rogers2c8f6532011-09-02 17:16:34 -07001661void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001662 if (label->IsBound()) {
1663 int offset = label->Position() - buffer_.Size();
1664 CHECK_LE(offset, 0);
1665 EmitInt32(offset - instruction_size);
1666 } else {
1667 EmitLabelLink(label);
1668 }
1669}
1670
1671
Ian Rogers2c8f6532011-09-02 17:16:34 -07001672void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001673 CHECK(!label->IsBound());
1674 int position = buffer_.Size();
1675 EmitInt32(label->position_);
1676 label->LinkTo(position);
1677}
1678
1679
Ian Rogers44fb0d02012-03-23 16:46:24 -07001680void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001681 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001682 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001683 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1684 CHECK(imm.is_int8());
1685 if (imm.value() == 1) {
1686 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001687 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001688 } else {
1689 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001690 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001691 EmitUint8(imm.value() & 0xFF);
1692 }
1693}
1694
1695
Ian Rogers44fb0d02012-03-23 16:46:24 -07001696void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001697 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001698 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1700 CHECK_EQ(shifter, ECX);
1701 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001702 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001703}
1704
David Srbeckydd973932015-04-07 20:29:48 +01001705static dwarf::Reg DWARFReg(Register reg) {
1706 return dwarf::Reg::X86Core(static_cast<int>(reg));
1707}
1708
Ian Rogers790a6b72014-04-01 10:36:00 -07001709constexpr size_t kFramePointerSize = 4;
1710
Ian Rogers2c8f6532011-09-02 17:16:34 -07001711void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001712 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001713 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001714 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001715 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001716 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001717 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001718 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001719 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1720 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001721 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001722 cfi_.AdjustCFAOffset(kFramePointerSize);
1723 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001724 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001725
David Srbecky8c578312015-04-07 19:46:22 +01001726 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001727 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1728 kFramePointerSize /*method*/ -
1729 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001730 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001731 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001732 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001733 cfi_.AdjustCFAOffset(kFramePointerSize);
1734 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001735
Ian Rogersb5d09b22012-03-06 22:14:17 -08001736 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001737 ManagedRegisterSpill spill = entry_spills.at(i);
1738 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001739 int offset = frame_size + spill.getSpillOffset();
1740 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001741 } else {
1742 DCHECK(spill.AsX86().IsXmmRegister());
1743 if (spill.getSize() == 8) {
1744 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1745 } else {
1746 CHECK_EQ(spill.getSize(), 4);
1747 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1748 }
1749 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001750 }
Ian Rogersb033c752011-07-20 12:22:35 -07001751}
1752
Mathieu Chartiere401d142015-04-22 13:56:20 -07001753void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001754 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001755 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001756 // -kFramePointerSize for ArtMethod*.
1757 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001758 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001759 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001760 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001761 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1762 popl(spill);
1763 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1764 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001765 }
Ian Rogersb033c752011-07-20 12:22:35 -07001766 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001767 // The CFI should be restored for any code that follows the exit block.
1768 cfi_.RestoreState();
1769 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001770}
1771
Ian Rogers2c8f6532011-09-02 17:16:34 -07001772void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001773 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001774 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001775 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001776}
1777
Ian Rogers2c8f6532011-09-02 17:16:34 -07001778void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001779 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001780 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001781 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001782}
1783
Ian Rogers2c8f6532011-09-02 17:16:34 -07001784void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1785 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001786 if (src.IsNoRegister()) {
1787 CHECK_EQ(0u, size);
1788 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001789 CHECK_EQ(4u, size);
1790 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001791 } else if (src.IsRegisterPair()) {
1792 CHECK_EQ(8u, size);
1793 movl(Address(ESP, offs), src.AsRegisterPairLow());
1794 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1795 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001796 } else if (src.IsX87Register()) {
1797 if (size == 4) {
1798 fstps(Address(ESP, offs));
1799 } else {
1800 fstpl(Address(ESP, offs));
1801 }
1802 } else {
1803 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001804 if (size == 4) {
1805 movss(Address(ESP, offs), src.AsXmmRegister());
1806 } else {
1807 movsd(Address(ESP, offs), src.AsXmmRegister());
1808 }
1809 }
1810}
1811
Ian Rogers2c8f6532011-09-02 17:16:34 -07001812void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1813 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001814 CHECK(src.IsCpuRegister());
1815 movl(Address(ESP, dest), src.AsCpuRegister());
1816}
1817
Ian Rogers2c8f6532011-09-02 17:16:34 -07001818void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1819 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001820 CHECK(src.IsCpuRegister());
1821 movl(Address(ESP, dest), src.AsCpuRegister());
1822}
1823
Ian Rogers2c8f6532011-09-02 17:16:34 -07001824void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1825 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001826 movl(Address(ESP, dest), Immediate(imm));
1827}
1828
Ian Rogersdd7624d2014-03-14 17:43:00 -07001829void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001830 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001831 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001832}
1833
Ian Rogersdd7624d2014-03-14 17:43:00 -07001834void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001835 FrameOffset fr_offs,
1836 ManagedRegister mscratch) {
1837 X86ManagedRegister scratch = mscratch.AsX86();
1838 CHECK(scratch.IsCpuRegister());
1839 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1840 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1841}
1842
Ian Rogersdd7624d2014-03-14 17:43:00 -07001843void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001844 fs()->movl(Address::Absolute(thr_offs), ESP);
1845}
1846
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001847void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1848 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001849 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1850}
1851
1852void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1853 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001854 if (dest.IsNoRegister()) {
1855 CHECK_EQ(0u, size);
1856 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001857 CHECK_EQ(4u, size);
1858 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001859 } else if (dest.IsRegisterPair()) {
1860 CHECK_EQ(8u, size);
1861 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1862 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001863 } else if (dest.IsX87Register()) {
1864 if (size == 4) {
1865 flds(Address(ESP, src));
1866 } else {
1867 fldl(Address(ESP, src));
1868 }
Ian Rogersb033c752011-07-20 12:22:35 -07001869 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001870 CHECK(dest.IsXmmRegister());
1871 if (size == 4) {
1872 movss(dest.AsXmmRegister(), Address(ESP, src));
1873 } else {
1874 movsd(dest.AsXmmRegister(), Address(ESP, src));
1875 }
Ian Rogersb033c752011-07-20 12:22:35 -07001876 }
1877}
1878
Ian Rogersdd7624d2014-03-14 17:43:00 -07001879void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001880 X86ManagedRegister dest = mdest.AsX86();
1881 if (dest.IsNoRegister()) {
1882 CHECK_EQ(0u, size);
1883 } else if (dest.IsCpuRegister()) {
1884 CHECK_EQ(4u, size);
1885 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1886 } else if (dest.IsRegisterPair()) {
1887 CHECK_EQ(8u, size);
1888 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001889 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001890 } else if (dest.IsX87Register()) {
1891 if (size == 4) {
1892 fs()->flds(Address::Absolute(src));
1893 } else {
1894 fs()->fldl(Address::Absolute(src));
1895 }
1896 } else {
1897 CHECK(dest.IsXmmRegister());
1898 if (size == 4) {
1899 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1900 } else {
1901 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1902 }
1903 }
1904}
1905
Mathieu Chartiere401d142015-04-22 13:56:20 -07001906void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001907 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001908 CHECK(dest.IsCpuRegister());
1909 movl(dest.AsCpuRegister(), Address(ESP, src));
1910}
1911
Mathieu Chartiere401d142015-04-22 13:56:20 -07001912void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
1913 bool poison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001914 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001915 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001916 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Mathieu Chartiere401d142015-04-22 13:56:20 -07001917 if (kPoisonHeapReferences && poison_reference) {
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001918 negl(dest.AsCpuRegister());
1919 }
Ian Rogersb033c752011-07-20 12:22:35 -07001920}
1921
Ian Rogers2c8f6532011-09-02 17:16:34 -07001922void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1923 Offset offs) {
1924 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001925 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001926 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001927}
1928
Ian Rogersdd7624d2014-03-14 17:43:00 -07001929void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1930 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001931 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001932 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001933 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001934}
1935
jeffhao58136ca2012-05-24 13:40:11 -07001936void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1937 X86ManagedRegister reg = mreg.AsX86();
1938 CHECK(size == 1 || size == 2) << size;
1939 CHECK(reg.IsCpuRegister()) << reg;
1940 if (size == 1) {
1941 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1942 } else {
1943 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1944 }
1945}
1946
jeffhaocee4d0c2012-06-15 14:42:01 -07001947void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1948 X86ManagedRegister reg = mreg.AsX86();
1949 CHECK(size == 1 || size == 2) << size;
1950 CHECK(reg.IsCpuRegister()) << reg;
1951 if (size == 1) {
1952 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1953 } else {
1954 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1955 }
1956}
1957
Ian Rogersb5d09b22012-03-06 22:14:17 -08001958void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001959 X86ManagedRegister dest = mdest.AsX86();
1960 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001961 if (!dest.Equals(src)) {
1962 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1963 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001964 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1965 // Pass via stack and pop X87 register
1966 subl(ESP, Immediate(16));
1967 if (size == 4) {
1968 CHECK_EQ(src.AsX87Register(), ST0);
1969 fstps(Address(ESP, 0));
1970 movss(dest.AsXmmRegister(), Address(ESP, 0));
1971 } else {
1972 CHECK_EQ(src.AsX87Register(), ST0);
1973 fstpl(Address(ESP, 0));
1974 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1975 }
1976 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001977 } else {
1978 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001979 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001980 }
1981 }
1982}
1983
Ian Rogers2c8f6532011-09-02 17:16:34 -07001984void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1985 ManagedRegister mscratch) {
1986 X86ManagedRegister scratch = mscratch.AsX86();
1987 CHECK(scratch.IsCpuRegister());
1988 movl(scratch.AsCpuRegister(), Address(ESP, src));
1989 movl(Address(ESP, dest), scratch.AsCpuRegister());
1990}
1991
Ian Rogersdd7624d2014-03-14 17:43:00 -07001992void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1993 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001994 ManagedRegister mscratch) {
1995 X86ManagedRegister scratch = mscratch.AsX86();
1996 CHECK(scratch.IsCpuRegister());
1997 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1998 Store(fr_offs, scratch, 4);
1999}
2000
Ian Rogersdd7624d2014-03-14 17:43:00 -07002001void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002002 FrameOffset fr_offs,
2003 ManagedRegister mscratch) {
2004 X86ManagedRegister scratch = mscratch.AsX86();
2005 CHECK(scratch.IsCpuRegister());
2006 Load(scratch, fr_offs, 4);
2007 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2008}
2009
2010void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2011 ManagedRegister mscratch,
2012 size_t size) {
2013 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002014 if (scratch.IsCpuRegister() && size == 8) {
2015 Load(scratch, src, 4);
2016 Store(dest, scratch, 4);
2017 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2018 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2019 } else {
2020 Load(scratch, src, size);
2021 Store(dest, scratch, size);
2022 }
2023}
2024
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002025void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2026 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002027 UNIMPLEMENTED(FATAL);
2028}
2029
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002030void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2031 ManagedRegister scratch, size_t size) {
2032 CHECK(scratch.IsNoRegister());
2033 CHECK_EQ(size, 4u);
2034 pushl(Address(ESP, src));
2035 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2036}
2037
Ian Rogersdc51b792011-09-22 20:41:37 -07002038void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2039 ManagedRegister mscratch, size_t size) {
2040 Register scratch = mscratch.AsX86().AsCpuRegister();
2041 CHECK_EQ(size, 4u);
2042 movl(scratch, Address(ESP, src_base));
2043 movl(scratch, Address(scratch, src_offset));
2044 movl(Address(ESP, dest), scratch);
2045}
2046
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002047void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2048 ManagedRegister src, Offset src_offset,
2049 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002050 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002051 CHECK(scratch.IsNoRegister());
2052 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2053 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2054}
2055
2056void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2057 ManagedRegister mscratch, size_t size) {
2058 Register scratch = mscratch.AsX86().AsCpuRegister();
2059 CHECK_EQ(size, 4u);
2060 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2061 movl(scratch, Address(ESP, src));
2062 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002063 popl(Address(scratch, dest_offset));
2064}
2065
Ian Rogerse5de95b2011-09-18 20:31:38 -07002066void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002067 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002068}
2069
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002070void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2071 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002072 ManagedRegister min_reg, bool null_allowed) {
2073 X86ManagedRegister out_reg = mout_reg.AsX86();
2074 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002075 CHECK(in_reg.IsCpuRegister());
2076 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002077 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002078 if (null_allowed) {
2079 Label null_arg;
2080 if (!out_reg.Equals(in_reg)) {
2081 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2082 }
2083 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002084 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002085 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002086 Bind(&null_arg);
2087 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002088 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002089 }
2090}
2091
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002092void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2093 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002094 ManagedRegister mscratch,
2095 bool null_allowed) {
2096 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002097 CHECK(scratch.IsCpuRegister());
2098 if (null_allowed) {
2099 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002100 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002101 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002102 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002103 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002104 Bind(&null_arg);
2105 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002106 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002107 }
2108 Store(out_off, scratch, 4);
2109}
2110
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002111// Given a handle scope entry, load the associated reference.
2112void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002113 ManagedRegister min_reg) {
2114 X86ManagedRegister out_reg = mout_reg.AsX86();
2115 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002116 CHECK(out_reg.IsCpuRegister());
2117 CHECK(in_reg.IsCpuRegister());
2118 Label null_arg;
2119 if (!out_reg.Equals(in_reg)) {
2120 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2121 }
2122 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002123 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002124 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2125 Bind(&null_arg);
2126}
2127
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002128void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002129 // TODO: not validating references
2130}
2131
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002132void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002133 // TODO: not validating references
2134}
2135
Ian Rogers2c8f6532011-09-02 17:16:34 -07002136void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2137 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002138 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002139 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002140 // TODO: place reference map on call
2141}
2142
Ian Rogers67375ac2011-09-14 00:55:44 -07002143void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2144 Register scratch = mscratch.AsX86().AsCpuRegister();
2145 movl(scratch, Address(ESP, base));
2146 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002147}
2148
Ian Rogersdd7624d2014-03-14 17:43:00 -07002149void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002150 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002151}
2152
Ian Rogers2c8f6532011-09-02 17:16:34 -07002153void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2154 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002155 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002156}
2157
Ian Rogers2c8f6532011-09-02 17:16:34 -07002158void X86Assembler::GetCurrentThread(FrameOffset offset,
2159 ManagedRegister mscratch) {
2160 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002161 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002162 movl(Address(ESP, offset), scratch.AsCpuRegister());
2163}
2164
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002165void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2166 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002167 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002168 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002169 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002170}
Ian Rogers0d666d82011-08-14 16:03:46 -07002171
Ian Rogers2c8f6532011-09-02 17:16:34 -07002172void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2173 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002174#define __ sp_asm->
2175 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002176 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002177 if (stack_adjust_ != 0) { // Fix up the frame.
2178 __ DecreaseFrameSize(stack_adjust_);
2179 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002180 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002181 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2182 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002183 // this call should never return
2184 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002185#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002186}
2187
Ian Rogers2c8f6532011-09-02 17:16:34 -07002188} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002189} // namespace art