blob: 4a0c055f4d96bcb7e6b9d4f13c31a0b5a6c53047 [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm64_lir.h"
18#include "codegen_arm64.h"
19#include "dex/quick/mir_to_lir-inl.h"
20
21namespace art {
22
Matteo Franchine45fb9e2014-05-06 10:10:30 +010023// The macros below are exclusively used in the encoding map.
24
25// Most generic way of providing two variants for one instructions.
26#define CUSTOM_VARIANTS(variant1, variant2) variant1, variant2
27
28// Used for instructions which do not have a wide variant.
29#define NO_VARIANTS(variant) \
30 CUSTOM_VARIANTS(variant, 0)
31
32// Used for instructions which have a wide variant with the sf bit set to 1.
33#define SF_VARIANTS(sf0_skeleton) \
34 CUSTOM_VARIANTS(sf0_skeleton, (sf0_skeleton | 0x80000000))
35
36// Used for instructions which have a wide variant with the size bits set to either x0 or x1.
37#define SIZE_VARIANTS(sizex0_skeleton) \
38 CUSTOM_VARIANTS(sizex0_skeleton, (sizex0_skeleton | 0x40000000))
39
40// Used for instructions which have a wide variant with the sf and n bits set to 1.
41#define SF_N_VARIANTS(sf0_n0_skeleton) \
42 CUSTOM_VARIANTS(sf0_n0_skeleton, (sf0_n0_skeleton | 0x80400000))
43
44// Used for FP instructions which have a single and double precision variants, with he type bits set
45// to either 00 or 01.
46#define FLOAT_VARIANTS(type00_skeleton) \
47 CUSTOM_VARIANTS(type00_skeleton, (type00_skeleton | 0x00400000))
48
Matteo Franchin43ec8732014-03-31 15:00:14 +010049/*
50 * opcode: ArmOpcode enum
Matteo Franchine45fb9e2014-05-06 10:10:30 +010051 * variants: instruction skeletons supplied via CUSTOM_VARIANTS or derived macros.
52 * a{n}k: key to applying argument {n} \
53 * a{n}s: argument {n} start bit position | n = 0, 1, 2, 3
54 * a{n}e: argument {n} end bit position /
55 * flags: instruction attributes (used in optimization)
Matteo Franchin43ec8732014-03-31 15:00:14 +010056 * name: mnemonic name
57 * fmt: for pretty-printing
Matteo Franchine45fb9e2014-05-06 10:10:30 +010058 * fixup: used for second-pass fixes (e.g. adresses fixups in branch instructions).
Matteo Franchin43ec8732014-03-31 15:00:14 +010059 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +010060#define ENCODING_MAP(opcode, variants, a0k, a0s, a0e, a1k, a1s, a1e, a2k, a2s, a2e, \
61 a3k, a3s, a3e, flags, name, fmt, fixup) \
62 {variants, {{a0k, a0s, a0e}, {a1k, a1s, a1e}, {a2k, a2s, a2e}, \
63 {a3k, a3s, a3e}}, opcode, flags, name, fmt, 4, fixup}
Matteo Franchin43ec8732014-03-31 15:00:14 +010064
65/* Instruction dump string format keys: !pf, where "!" is the start
66 * of the key, "p" is which numeric operand to use and "f" is the
67 * print format.
68 *
69 * [p]ositions:
70 * 0 -> operands[0] (dest)
71 * 1 -> operands[1] (src1)
72 * 2 -> operands[2] (src2)
73 * 3 -> operands[3] (extra)
74 *
75 * [f]ormats:
Matteo Franchin43ec8732014-03-31 15:00:14 +010076 * d -> decimal
Matteo Franchine45fb9e2014-05-06 10:10:30 +010077 * D -> decimal*4 or decimal*8 depending on the instruction width
Matteo Franchin43ec8732014-03-31 15:00:14 +010078 * E -> decimal*4
79 * F -> decimal*2
Matteo Franchine45fb9e2014-05-06 10:10:30 +010080 * G -> ", lsl #2" or ", lsl #3" depending on the instruction width
81 * c -> branch condition (eq, ne, etc.)
Matteo Franchin43ec8732014-03-31 15:00:14 +010082 * t -> pc-relative target
Matteo Franchine45fb9e2014-05-06 10:10:30 +010083 * p -> pc-relative address
Matteo Franchin43ec8732014-03-31 15:00:14 +010084 * s -> single precision floating point register
85 * S -> double precision floating point register
Matteo Franchine45fb9e2014-05-06 10:10:30 +010086 * f -> single or double precision register (depending on instruction width)
87 * I -> 8-bit immediate floating point number
88 * l -> logical immediate
89 * M -> 16-bit shift expression ("" or ", lsl #16" or ", lsl #32"...)
Matteo Franchin43ec8732014-03-31 15:00:14 +010090 * B -> dmb option string (sy, st, ish, ishst, nsh, hshst)
91 * H -> operand shift
Matteo Franchine45fb9e2014-05-06 10:10:30 +010092 * T -> register shift (either ", lsl #0" or ", lsl #12")
93 * e -> register extend (e.g. uxtb #1)
94 * o -> register shift (e.g. lsl #1) for Word registers
95 * w -> word (32-bit) register wn, or wzr
96 * W -> word (32-bit) register wn, or wsp
97 * x -> extended (64-bit) register xn, or xzr
98 * X -> extended (64-bit) register xn, or sp
99 * r -> register with same width as instruction, r31 -> wzr, xzr
100 * R -> register with same width as instruction, r31 -> wsp, sp
Matteo Franchin43ec8732014-03-31 15:00:14 +0100101 *
102 * [!] escape. To insert "!", use "!!"
103 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100104/* NOTE: must be kept in sync with enum ArmOpcode from arm64_lir.h */
105const ArmEncodingMap Arm64Mir2Lir::EncodingMap[kA64Last] = {
106 ENCODING_MAP(WIDE(kA64Adc3rrr), SF_VARIANTS(0x1a000000),
107 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
108 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
109 "adc", "!0r, !1r, !2r", kFixupNone),
110 ENCODING_MAP(WIDE(kA64Add4RRdT), SF_VARIANTS(0x11000000),
111 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
112 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
113 "add", "!0R, !1R, #!2d!3T", kFixupNone),
114 ENCODING_MAP(WIDE(kA64Add4rrro), SF_VARIANTS(0x0b000000),
115 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
116 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE1,
117 "add", "!0r, !1r, !2r!3o", kFixupNone),
118 // Note: adr is binary, but declared as tertiary. The third argument is used while doing the
119 // fixups and contains information to identify the adr label.
120 ENCODING_MAP(kA64Adr2xd, NO_VARIANTS(0x10000000),
121 kFmtRegX, 4, 0, kFmtImm21, -1, -1, kFmtUnused, -1, -1,
122 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0 | NEEDS_FIXUP,
123 "adr", "!0x, #!1d", kFixupAdr),
124 ENCODING_MAP(WIDE(kA64And3Rrl), SF_VARIANTS(0x12000000),
125 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
126 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
127 "and", "!0R, !1r, #!2l", kFixupNone),
128 ENCODING_MAP(WIDE(kA64And4rrro), SF_VARIANTS(0x0a000000),
129 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
130 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
131 "and", "!0r, !1r, !2r!3o", kFixupNone),
132 ENCODING_MAP(WIDE(kA64Asr3rrd), CUSTOM_VARIANTS(0x13007c00, 0x9340fc00),
133 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
134 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
135 "asr", "!0r, !1r, #!2d", kFixupNone),
136 ENCODING_MAP(WIDE(kA64Asr3rrr), SF_VARIANTS(0x1ac02800),
137 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
138 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
139 "asr", "!0r, !1r, !2r", kFixupNone),
140 ENCODING_MAP(kA64B2ct, NO_VARIANTS(0x54000000),
141 kFmtBitBlt, 3, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100142 kFmtUnused, -1, -1, IS_BINARY_OP | IS_BRANCH | USES_CCODES |
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100143 NEEDS_FIXUP, "b.!0c", "!1t", kFixupCondBranch),
144 ENCODING_MAP(kA64Blr1x, NO_VARIANTS(0xd63f0000),
145 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100146 kFmtUnused, -1, -1,
147 IS_UNARY_OP | REG_USE0 | IS_BRANCH | REG_DEF_LR,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100148 "blr", "!0x", kFixupNone),
149 ENCODING_MAP(kA64Br1x, NO_VARIANTS(0xd61f0000),
150 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
151 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | IS_BRANCH,
152 "br", "!0x", kFixupNone),
153 ENCODING_MAP(kA64Brk1d, NO_VARIANTS(0xd4200000),
154 kFmtBitBlt, 20, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100155 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100156 "brk", "!0d", kFixupNone),
157 ENCODING_MAP(kA64B1t, NO_VARIANTS(0x14000000),
158 kFmtBitBlt, 25, 0, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
159 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP,
160 "b", "!0t", kFixupT1Branch),
161 ENCODING_MAP(WIDE(kA64Cbnz2rt), SF_VARIANTS(0x35000000),
162 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100163 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100164 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
165 "cbnz", "!0r, !1t", kFixupCBxZ),
166 ENCODING_MAP(WIDE(kA64Cbz2rt), SF_VARIANTS(0x34000000),
167 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100168 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100169 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
170 "cbz", "!0r, !1t", kFixupCBxZ),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100171 ENCODING_MAP(WIDE(kA64Cmn3rro), SF_VARIANTS(0x2b00001f),
172 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100173 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100174 "cmn", "!0r, !1r!2o", kFixupNone),
175 ENCODING_MAP(WIDE(kA64Cmn3Rre), SF_VARIANTS(0x2b20001f),
176 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
177 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
178 "cmn", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100179 ENCODING_MAP(WIDE(kA64Cmn3RdT), SF_VARIANTS(0x3100001f),
180 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
181 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
182 "cmn", "!0R, #!1d!2T", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100183 ENCODING_MAP(WIDE(kA64Cmp3rro), SF_VARIANTS(0x6b00001f),
184 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100185 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100186 "cmp", "!0r, !1r!2o", kFixupNone),
187 ENCODING_MAP(WIDE(kA64Cmp3Rre), SF_VARIANTS(0x6b20001f),
188 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
189 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
190 "cmp", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100191 ENCODING_MAP(WIDE(kA64Cmp3RdT), SF_VARIANTS(0x7100001f),
192 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
193 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
194 "cmp", "!0R, #!1d!2T", kFixupNone),
195 ENCODING_MAP(WIDE(kA64Csel4rrrc), SF_VARIANTS(0x1a800000),
196 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
197 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
198 "csel", "!0r, !1r, !2r, !3c", kFixupNone),
199 ENCODING_MAP(WIDE(kA64Csinc4rrrc), SF_VARIANTS(0x1a800400),
200 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
201 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
202 "csinc", "!0r, !1r, !2r, !3c", kFixupNone),
203 ENCODING_MAP(WIDE(kA64Csneg4rrrc), SF_VARIANTS(0x5a800400),
204 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
205 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
206 "csneg", "!0r, !1r, !2r, !3c", kFixupNone),
207 ENCODING_MAP(kA64Dmb1B, NO_VARIANTS(0xd50330bf),
208 kFmtBitBlt, 11, 8, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100209 kFmtUnused, -1, -1, IS_UNARY_OP,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100210 "dmb", "#!0B", kFixupNone),
211 ENCODING_MAP(WIDE(kA64Eor3Rrl), SF_VARIANTS(0x52000000),
212 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
213 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
214 "eor", "!0R, !1r, #!2l", kFixupNone),
215 ENCODING_MAP(WIDE(kA64Eor4rrro), SF_VARIANTS(0x4a000000),
216 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
217 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
218 "eor", "!0r, !1r, !2r!3o", kFixupNone),
219 ENCODING_MAP(WIDE(kA64Extr4rrrd), SF_N_VARIANTS(0x13800000),
220 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
221 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE12,
222 "extr", "!0r, !1r, !2r, #!3d", kFixupNone),
223 ENCODING_MAP(FWIDE(kA64Fabs2ff), FLOAT_VARIANTS(0x1e20c000),
224 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
225 kFmtUnused, -1, -1, IS_BINARY_OP| REG_DEF0_USE1,
226 "fabs", "!0f, !1f", kFixupNone),
227 ENCODING_MAP(FWIDE(kA64Fadd3fff), FLOAT_VARIANTS(0x1e202800),
228 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
229 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
230 "fadd", "!0f, !1f, !2f", kFixupNone),
231 ENCODING_MAP(FWIDE(kA64Fcmp1f), FLOAT_VARIANTS(0x1e202008),
232 kFmtRegF, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
233 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | SETS_CCODES,
234 "fcmp", "!0f, #0", kFixupNone),
235 ENCODING_MAP(FWIDE(kA64Fcmp2ff), FLOAT_VARIANTS(0x1e202000),
236 kFmtRegF, 9, 5, kFmtRegF, 20, 16, kFmtUnused, -1, -1,
237 kFmtUnused, -1, -1, IS_BINARY_OP | REG_USE01 | SETS_CCODES,
238 "fcmp", "!0f, !1f", kFixupNone),
239 ENCODING_MAP(FWIDE(kA64Fcvtzs2wf), FLOAT_VARIANTS(0x1e380000),
240 kFmtRegW, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
241 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
242 "fcvtzs", "!0w, !1f", kFixupNone),
243 ENCODING_MAP(FWIDE(kA64Fcvtzs2xf), FLOAT_VARIANTS(0x9e380000),
244 kFmtRegX, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
245 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
246 "fcvtzs", "!0x, !1f", kFixupNone),
247 ENCODING_MAP(kA64Fcvt2Ss, NO_VARIANTS(0x1e22C000),
248 kFmtRegD, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
249 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
250 "fcvt", "!0S, !1s", kFixupNone),
251 ENCODING_MAP(kA64Fcvt2sS, NO_VARIANTS(0x1e624000),
252 kFmtRegS, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
253 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
254 "fcvt", "!0s, !1S", kFixupNone),
255 ENCODING_MAP(FWIDE(kA64Fdiv3fff), FLOAT_VARIANTS(0x1e201800),
256 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
257 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
258 "fdiv", "!0f, !1f, !2f", kFixupNone),
259 ENCODING_MAP(FWIDE(kA64Fmov2ff), FLOAT_VARIANTS(0x1e204000),
260 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
261 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
262 "fmov", "!0f, !1f", kFixupNone),
263 ENCODING_MAP(FWIDE(kA64Fmov2fI), FLOAT_VARIANTS(0x1e201000),
264 kFmtRegF, 4, 0, kFmtBitBlt, 20, 13, kFmtUnused, -1, -1,
265 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0,
266 "fmov", "!0f, #!1I", kFixupNone),
267 ENCODING_MAP(kA64Fmov2sw, NO_VARIANTS(0x1e270000),
268 kFmtRegS, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
269 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
270 "fmov", "!0s, !1w", kFixupNone),
271 ENCODING_MAP(kA64Fmov2Sx, NO_VARIANTS(0x9e6f0000),
272 kFmtRegD, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
273 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
274 "fmov", "!0S, !1x", kFixupNone),
275 ENCODING_MAP(kA64Fmov2ws, NO_VARIANTS(0x1e260000),
276 kFmtRegW, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
277 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
278 "fmov", "!0w, !1s", kFixupNone),
279 ENCODING_MAP(kA64Fmov2xS, NO_VARIANTS(0x9e6e0000),
280 kFmtRegX, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
281 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
282 "fmov", "!0x, !1S", kFixupNone),
283 ENCODING_MAP(FWIDE(kA64Fmul3fff), FLOAT_VARIANTS(0x1e200800),
284 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
285 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
286 "fmul", "!0f, !1f, !2f", kFixupNone),
287 ENCODING_MAP(FWIDE(kA64Fneg2ff), FLOAT_VARIANTS(0x1e214000),
288 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
289 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
290 "fneg", "!0f, !1f", kFixupNone),
291 ENCODING_MAP(FWIDE(kA64Frintz2ff), FLOAT_VARIANTS(0x1e25c000),
292 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
293 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
294 "frintz", "!0f, !1f", kFixupNone),
295 ENCODING_MAP(FWIDE(kA64Fsqrt2ff), FLOAT_VARIANTS(0x1e61c000),
296 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
297 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
298 "fsqrt", "!0f, !1f", kFixupNone),
299 ENCODING_MAP(FWIDE(kA64Fsub3fff), FLOAT_VARIANTS(0x1e203800),
300 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
301 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
302 "fsub", "!0f, !1f, !2f", kFixupNone),
303 ENCODING_MAP(kA64Ldrb3wXd, NO_VARIANTS(0x39400000),
304 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
305 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
306 "ldrb", "!0w, [!1X, #!2d]", kFixupNone),
307 ENCODING_MAP(kA64Ldrb3wXx, NO_VARIANTS(0x38606800),
308 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
309 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
310 "ldrb", "!0w, [!1X, !2x]", kFixupNone),
311 ENCODING_MAP(WIDE(kA64Ldrsb3rXd), CUSTOM_VARIANTS(0x39c00000, 0x39800000),
312 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
313 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
314 "ldrsb", "!0r, [!1X, #!2d]", kFixupNone),
315 ENCODING_MAP(WIDE(kA64Ldrsb3rXx), CUSTOM_VARIANTS(0x38e06800, 0x38a06800),
316 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
317 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
318 "ldrsb", "!0r, [!1X, !2x]", kFixupNone),
319 ENCODING_MAP(kA64Ldrh3wXF, NO_VARIANTS(0x79400000),
320 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
321 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
322 "ldrh", "!0w, [!1X, #!2F]", kFixupNone),
323 ENCODING_MAP(kA64Ldrh4wXxd, NO_VARIANTS(0x78606800),
324 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
325 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
326 "ldrh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
327 ENCODING_MAP(WIDE(kA64Ldrsh3rXF), CUSTOM_VARIANTS(0x79c00000, 0x79800000),
328 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
329 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
330 "ldrsh", "!0r, [!1X, #!2F]", kFixupNone),
331 ENCODING_MAP(WIDE(kA64Ldrsh4rXxd), CUSTOM_VARIANTS(0x78e06800, 0x78906800),
332 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
333 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
334 "ldrsh", "!0r, [!1X, !2x, lsl #!3d]", kFixupNone),
335 ENCODING_MAP(FWIDE(kA64Ldr2fp), SIZE_VARIANTS(0x1c000000),
336 kFmtRegF, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100337 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100338 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
339 "ldr", "!0f, !1p", kFixupLoad),
340 ENCODING_MAP(WIDE(kA64Ldr2rp), SIZE_VARIANTS(0x18000000),
341 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100342 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100343 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
344 "ldr", "!0r, !1p", kFixupLoad),
345 ENCODING_MAP(FWIDE(kA64Ldr3fXD), SIZE_VARIANTS(0xbd400000),
346 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
347 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
348 "ldr", "!0f, [!1X, #!2D]", kFixupNone),
349 ENCODING_MAP(WIDE(kA64Ldr3rXD), SIZE_VARIANTS(0xb9400000),
350 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
351 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
352 "ldr", "!0r, [!1X, #!2D]", kFixupNone),
353 ENCODING_MAP(FWIDE(kA64Ldr4fXxG), SIZE_VARIANTS(0xbc606800),
354 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
355 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
356 "ldr", "!0f, [!1X, !2x!3G]", kFixupNone),
357 ENCODING_MAP(WIDE(kA64Ldr4rXxG), SIZE_VARIANTS(0xb8606800),
358 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
359 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
360 "ldr", "!0r, [!1X, !2x!3G]", kFixupNone),
361 ENCODING_MAP(WIDE(kA64LdrPost3rXd), SIZE_VARIANTS(0xb8400400),
362 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
363 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF01 | REG_USE1 | IS_LOAD,
364 "ldr", "!0r, [!1X], #!2d", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100365 ENCODING_MAP(WIDE(kA64Ldp4ffXD), CUSTOM_VARIANTS(0x2d400000, 0x6d400000),
366 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
367 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD,
368 "ldp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100369 ENCODING_MAP(WIDE(kA64Ldp4rrXD), SF_VARIANTS(0x29400000),
370 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100371 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100372 "ldp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
373 ENCODING_MAP(WIDE(kA64LdpPost4rrXD), CUSTOM_VARIANTS(0x28c00000, 0xa8c00000),
374 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
375 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF012 | IS_LOAD,
376 "ldp", "!0r, !1r, [!2X], #!3D", kFixupNone),
377 ENCODING_MAP(FWIDE(kA64Ldur3fXd), CUSTOM_VARIANTS(0xbc400000, 0xfc400000),
378 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
379 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
380 "ldur", "!0f, [!1X, #!2d]", kFixupNone),
381 ENCODING_MAP(WIDE(kA64Ldur3rXd), SIZE_VARIANTS(0xb8400000),
382 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
383 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
384 "ldur", "!0r, [!1X, #!2d]", kFixupNone),
385 ENCODING_MAP(WIDE(kA64Ldxr2rX), SIZE_VARIANTS(0x885f7c00),
386 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1,
387 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOAD,
388 "ldxr", "!0r, [!1X]", kFixupNone),
389 ENCODING_MAP(WIDE(kA64Lsl3rrr), SF_VARIANTS(0x1ac02000),
390 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
391 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
392 "lsl", "!0r, !1r, !2r", kFixupNone),
393 ENCODING_MAP(WIDE(kA64Lsr3rrd), CUSTOM_VARIANTS(0x53007c00, 0xd340fc00),
394 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
395 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
396 "lsr", "!0r, !1r, #!2d", kFixupNone),
397 ENCODING_MAP(WIDE(kA64Lsr3rrr), SF_VARIANTS(0x1ac02400),
398 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
399 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
400 "lsr", "!0r, !1r, !2r", kFixupNone),
401 ENCODING_MAP(WIDE(kA64Movk3rdM), SF_VARIANTS(0x72800000),
402 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
403 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE0,
404 "movk", "!0r, #!1d!2M", kFixupNone),
405 ENCODING_MAP(WIDE(kA64Movn3rdM), SF_VARIANTS(0x12800000),
406 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
407 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
408 "movn", "!0r, #!1d!2M", kFixupNone),
409 ENCODING_MAP(WIDE(kA64Movz3rdM), SF_VARIANTS(0x52800000),
410 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
411 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
412 "movz", "!0r, #!1d!2M", kFixupNone),
413 ENCODING_MAP(WIDE(kA64Mov2rr), SF_VARIANTS(0x2a0003e0),
414 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
415 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
416 "mov", "!0r, !1r", kFixupNone),
417 ENCODING_MAP(WIDE(kA64Mvn2rr), SF_VARIANTS(0x2a2003e0),
418 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
419 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
420 "mvn", "!0r, !1r", kFixupNone),
421 ENCODING_MAP(WIDE(kA64Mul3rrr), SF_VARIANTS(0x1b007c00),
422 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
423 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
424 "mul", "!0r, !1r, !2r", kFixupNone),
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100425 ENCODING_MAP(WIDE(kA64Msub4rrrr), SF_VARIANTS(0x1b008000),
426 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 14, 10,
427 kFmtRegR, 20, 16, IS_QUAD_OP | REG_DEF0_USE123,
428 "msub", "!0r, !1r, !3r, !2r", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100429 ENCODING_MAP(WIDE(kA64Neg3rro), SF_VARIANTS(0x4b0003e0),
430 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtShift, -1, -1,
431 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
432 "neg", "!0r, !1r!2o", kFixupNone),
433 ENCODING_MAP(WIDE(kA64Orr3Rrl), SF_VARIANTS(0x32000000),
434 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
435 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
436 "orr", "!0R, !1r, #!2l", kFixupNone),
437 ENCODING_MAP(WIDE(kA64Orr4rrro), SF_VARIANTS(0x2a000000),
438 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
439 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
440 "orr", "!0r, !1r, !2r!3o", kFixupNone),
441 ENCODING_MAP(kA64Ret, NO_VARIANTS(0xd65f03c0),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100442 kFmtUnused, -1, -1, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100443 kFmtUnused, -1, -1, NO_OPERAND | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100444 "ret", "", kFixupNone),
445 ENCODING_MAP(WIDE(kA64Rev2rr), CUSTOM_VARIANTS(0x5ac00800, 0xdac00c00),
446 kFmtRegR, 11, 8, kFmtRegR, 19, 16, kFmtUnused, -1, -1,
447 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
448 "rev", "!0r, !1r", kFixupNone),
449 ENCODING_MAP(WIDE(kA64Rev162rr), SF_VARIANTS(0xfa90f0b0),
450 kFmtRegR, 11, 8, kFmtRegR, 19, 16, kFmtUnused, -1, -1,
451 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
452 "rev16", "!0r, !1r", kFixupNone),
453 ENCODING_MAP(WIDE(kA64Ror3rrr), SF_VARIANTS(0x1ac02c00),
454 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
455 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
456 "ror", "!0r, !1r, !2r", kFixupNone),
457 ENCODING_MAP(WIDE(kA64Sbc3rrr), SF_VARIANTS(0x5a000000),
458 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
459 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
460 "sbc", "!0r, !1r, !2r", kFixupNone),
461 ENCODING_MAP(WIDE(kA64Sbfm4rrdd), SF_N_VARIANTS(0x13000000),
462 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
463 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
464 "sbfm", "!0r, !1r, #!2d, #!3d", kFixupNone),
465 ENCODING_MAP(FWIDE(kA64Scvtf2fw), FLOAT_VARIANTS(0x1e220000),
466 kFmtRegF, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
467 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
468 "scvtf", "!0f, !1w", kFixupNone),
469 ENCODING_MAP(FWIDE(kA64Scvtf2fx), FLOAT_VARIANTS(0x9e220000),
470 kFmtRegF, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
471 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
472 "scvtf", "!0f, !1x", kFixupNone),
473 ENCODING_MAP(WIDE(kA64Sdiv3rrr), SF_VARIANTS(0x1ac00c00),
474 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
475 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
476 "sdiv", "!0r, !1r, !2r", kFixupNone),
477 ENCODING_MAP(WIDE(kA64Smaddl4xwwx), NO_VARIANTS(0x9b200000),
478 kFmtRegX, 4, 0, kFmtRegW, 9, 5, kFmtRegW, 20, 16,
479 kFmtRegX, -1, -1, IS_QUAD_OP | REG_DEF0_USE123,
480 "smaddl", "!0x, !1w, !2w, !3x", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100481 ENCODING_MAP(WIDE(kA64Stp4ffXD), CUSTOM_VARIANTS(0x2d000000, 0x6d000000),
482 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
483 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE,
484 "stp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100485 ENCODING_MAP(WIDE(kA64Stp4rrXD), SF_VARIANTS(0x29000000),
486 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100487 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100488 "stp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
489 ENCODING_MAP(WIDE(kA64StpPost4rrXD), CUSTOM_VARIANTS(0x28800000, 0xa8800000),
490 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
491 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
492 "stp", "!0r, !1r, [!2X], #!3D", kFixupNone),
493 ENCODING_MAP(WIDE(kA64StpPre4rrXD), CUSTOM_VARIANTS(0x29800000, 0xa9800000),
494 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
495 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
496 "stp", "!0r, !1r, [!2X, #!3D]!!", kFixupNone),
497 ENCODING_MAP(FWIDE(kA64Str3fXD), CUSTOM_VARIANTS(0xbd000000, 0xfd000000),
498 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
499 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
500 "str", "!0f, [!1X, #!2D]", kFixupNone),
501 ENCODING_MAP(FWIDE(kA64Str4fXxG), CUSTOM_VARIANTS(0xbc206800, 0xfc206800),
502 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
503 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
504 "str", "!0f, [!1X, !2x!3G]", kFixupNone),
505 ENCODING_MAP(WIDE(kA64Str3rXD), SIZE_VARIANTS(0xb9000000),
506 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
507 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
508 "str", "!0r, [!1X, #!2D]", kFixupNone),
509 ENCODING_MAP(WIDE(kA64Str4rXxG), SIZE_VARIANTS(0xb8206800),
510 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
511 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
512 "str", "!0r, [!1X, !2x!3G]", kFixupNone),
513 ENCODING_MAP(kA64Strb3wXd, NO_VARIANTS(0x39000000),
514 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
515 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
516 "strb", "!0w, [!1X, #!2d]", kFixupNone),
517 ENCODING_MAP(kA64Strb3wXx, NO_VARIANTS(0x38206800),
518 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
519 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE012 | IS_STORE,
520 "strb", "!0w, [!1X, !2x]", kFixupNone),
521 ENCODING_MAP(kA64Strh3wXF, NO_VARIANTS(0x79000000),
522 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
523 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
524 "strh", "!0w, [!1X, #!2F]", kFixupNone),
525 ENCODING_MAP(kA64Strh4wXxd, NO_VARIANTS(0x78206800),
526 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
527 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
528 "strh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
529 ENCODING_MAP(WIDE(kA64StrPost3rXd), SIZE_VARIANTS(0xb8000400),
530 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
531 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | REG_DEF1 | IS_STORE,
532 "str", "!0r, [!1X], #!2d", kFixupNone),
533 ENCODING_MAP(FWIDE(kA64Stur3fXd), CUSTOM_VARIANTS(0xbc000000, 0xfc000000),
534 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
535 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
536 "stur", "!0f, [!1X, #!2d]", kFixupNone),
537 ENCODING_MAP(WIDE(kA64Stur3rXd), SIZE_VARIANTS(0xb8000000),
538 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
539 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
540 "stur", "!0r, [!1X, #!2d]", kFixupNone),
541 ENCODING_MAP(WIDE(kA64Stxr3wrX), SIZE_VARIANTS(0x88007c00),
542 kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5,
543 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STORE,
544 "stxr", "!0w, !1r, [!2X]", kFixupNone),
545 ENCODING_MAP(WIDE(kA64Sub4RRdT), SF_VARIANTS(0x51000000),
546 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
547 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
548 "sub", "!0R, !1R, #!2d!3T", kFixupNone),
549 ENCODING_MAP(WIDE(kA64Sub4rrro), SF_VARIANTS(0x4b000000),
550 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
551 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
552 "sub", "!0r, !1r, !2r!3o", kFixupNone),
553 ENCODING_MAP(WIDE(kA64Subs3rRd), SF_VARIANTS(0x71000000),
554 kFmtRegR, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
555 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES,
556 "subs", "!0r, !1R, #!2d", kFixupNone),
557 ENCODING_MAP(WIDE(kA64Tst3rro), SF_VARIANTS(0x6a000000),
558 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
559 kFmtUnused, -1, -1, IS_QUAD_OP | REG_USE01 | SETS_CCODES,
560 "tst", "!0r, !1r!2o", kFixupNone),
561 ENCODING_MAP(WIDE(kA64Ubfm4rrdd), SF_N_VARIANTS(0x53000000),
562 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
563 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
564 "ubfm", "!0r, !1r, !2d, !3d", kFixupNone),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100565};
566
567// new_lir replaces orig_lir in the pcrel_fixup list.
568void Arm64Mir2Lir::ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
569 new_lir->u.a.pcrel_next = orig_lir->u.a.pcrel_next;
570 if (UNLIKELY(prev_lir == NULL)) {
571 first_fixup_ = new_lir;
572 } else {
573 prev_lir->u.a.pcrel_next = new_lir;
574 }
575 orig_lir->flags.fixup = kFixupNone;
576}
577
578// new_lir is inserted before orig_lir in the pcrel_fixup list.
579void Arm64Mir2Lir::InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
580 new_lir->u.a.pcrel_next = orig_lir;
581 if (UNLIKELY(prev_lir == NULL)) {
582 first_fixup_ = new_lir;
583 } else {
584 DCHECK(prev_lir->u.a.pcrel_next == orig_lir);
585 prev_lir->u.a.pcrel_next = new_lir;
586 }
587}
588
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100589/* Nop, used for aligning code. Nop is an alias for hint #0. */
590#define PADDING_NOP (UINT32_C(0xd503201f))
Matteo Franchin43ec8732014-03-31 15:00:14 +0100591
592uint8_t* Arm64Mir2Lir::EncodeLIRs(uint8_t* write_pos, LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100593 for (; lir != nullptr; lir = NEXT_LIR(lir)) {
594 bool opcode_is_wide = IS_WIDE(lir->opcode);
595 ArmOpcode opcode = UNWIDE(lir->opcode);
596
597 if (UNLIKELY(IsPseudoLirOp(opcode))) {
598 continue;
599 }
600
601 if (LIKELY(!lir->flags.is_nop)) {
602 const ArmEncodingMap *encoder = &EncodingMap[opcode];
603
604 // Select the right variant of the skeleton.
605 uint32_t bits = opcode_is_wide ? encoder->xskeleton : encoder->wskeleton;
606 DCHECK(!opcode_is_wide || IS_WIDE(encoder->opcode));
607
608 for (int i = 0; i < 4; i++) {
609 ArmEncodingKind kind = encoder->field_loc[i].kind;
610 uint32_t operand = lir->operands[i];
611 uint32_t value;
612
613 if (LIKELY(static_cast<unsigned>(kind) <= kFmtBitBlt)) {
614 // Note: this will handle kFmtReg* and kFmtBitBlt.
615
616 if (static_cast<unsigned>(kind) < kFmtBitBlt) {
617 bool is_zero = A64_REG_IS_ZR(operand);
618
619 if (kIsDebugBuild) {
620 // Register usage checks: First establish register usage requirements based on the
621 // format in `kind'.
622 bool want_float = false;
623 bool want_64_bit = false;
624 bool want_size_match = false;
625 bool want_zero = false;
626 switch (kind) {
627 case kFmtRegX:
628 want_64_bit = true;
629 // Intentional fall-through.
630 case kFmtRegW:
631 want_size_match = true;
632 // Intentional fall-through.
633 case kFmtRegR:
634 want_zero = true;
635 break;
636 case kFmtRegXOrSp:
637 want_64_bit = true;
638 // Intentional fall-through.
639 case kFmtRegWOrSp:
640 want_size_match = true;
641 break;
642 case kFmtRegROrSp:
643 break;
644 case kFmtRegD:
645 want_64_bit = true;
646 // Intentional fall-through.
647 case kFmtRegS:
648 want_size_match = true;
649 // Intentional fall-through.
650 case kFmtRegF:
651 want_float = true;
652 break;
653 default:
654 LOG(FATAL) << "Bad fmt for arg n. " << i << " of " << encoder->name
655 << " (" << kind << ")";
656 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100657 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100658
659 // Now check that the requirements are satisfied.
Zheng Xuc8304302014-05-15 17:21:01 +0100660 RegStorage reg(operand | RegStorage::kValid);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100661 const char *expected = nullptr;
662 if (want_float) {
663 if (!reg.IsFloat()) {
664 expected = "float register";
665 } else if (want_size_match && (reg.IsDouble() != want_64_bit)) {
666 expected = (want_64_bit) ? "double register" : "single register";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100667 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100668 } else {
669 if (reg.IsFloat()) {
670 expected = "core register";
671 } else if (want_size_match && (reg.Is64Bit() != want_64_bit)) {
672 expected = (want_64_bit) ? "x-register" : "w-register";
buzbeeb01bf152014-05-13 15:59:07 -0700673 } else if (reg.GetRegNum() == 31 && is_zero != want_zero) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100674 expected = (want_zero) ? "zero-register" : "sp-register";
675 }
676 }
677
678 // TODO(Arm64): if !want_size_match, then we still should compare the size of the
679 // register with the size required by the instruction width (kA64Wide).
680
681 // Fail, if `expected' contains an unsatisfied requirement.
682 if (expected != nullptr) {
683 // TODO(Arm64): make this FATAL.
684 LOG(WARNING) << "Bad argument n. " << i << " of " << encoder->name
685 << ". Expected " << expected << ", got 0x" << std::hex << operand;
686 }
687 }
688
689 // TODO(Arm64): this may or may not be necessary, depending on how wzr, xzr are
690 // defined.
691 if (is_zero) {
692 operand = 31;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100693 }
694 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100695
696 value = (operand << encoder->field_loc[i].start) &
697 ((1 << (encoder->field_loc[i].end + 1)) - 1);
698 bits |= value;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100699 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100700 switch (kind) {
701 case kFmtSkip:
702 break; // Nothing to do, but continue to next.
703 case kFmtUnused:
704 i = 4; // Done, break out of the enclosing loop.
705 break;
706 case kFmtShift:
707 // Intentional fallthrough.
708 case kFmtExtend:
709 DCHECK_EQ((operand & (1 << 6)) == 0, kind == kFmtShift);
710 value = (operand & 0x3f) << 10;
711 value |= ((operand & 0x1c0) >> 6) << 21;
712 bits |= value;
713 break;
714 case kFmtImm21:
715 value = (operand & 0x3) << 29;
716 value |= ((operand & 0x1ffffc) >> 2) << 5;
717 bits |= value;
718 break;
719 default:
720 LOG(FATAL) << "Bad fmt for arg. " << i << " in " << encoder->name
721 << " (" << kind << ")";
722 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100723 }
724 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100725
726 DCHECK_EQ(encoder->size, 4);
727 write_pos[0] = (bits & 0xff);
728 write_pos[1] = ((bits >> 8) & 0xff);
729 write_pos[2] = ((bits >> 16) & 0xff);
730 write_pos[3] = ((bits >> 24) & 0xff);
731 write_pos += 4;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100732 }
733 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100734
Matteo Franchin43ec8732014-03-31 15:00:14 +0100735 return write_pos;
736}
737
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100738// Align data offset on 8 byte boundary: it will only contain double-word items, as word immediates
739// are better set directly from the code (they will require no more than 2 instructions).
740#define ALIGNED_DATA_OFFSET(offset) (((offset) + 0x7) & ~0x7)
741
Matteo Franchin43ec8732014-03-31 15:00:14 +0100742// Assemble the LIR into binary instruction format.
743void Arm64Mir2Lir::AssembleLIR() {
744 LIR* lir;
745 LIR* prev_lir;
746 cu_->NewTimingSplit("Assemble");
747 int assembler_retries = 0;
748 CodeOffset starting_offset = LinkFixupInsns(first_lir_insn_, last_lir_insn_, 0);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100749 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100750 int32_t offset_adjustment;
751 AssignDataOffsets();
752
753 /*
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100754 * Note: generation must be 1 on first pass (to distinguish from initialized state of 0
755 * for non-visited nodes). Start at zero here, and bit will be flipped to 1 on entry to the loop.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100756 */
757 int generation = 0;
758 while (true) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100759 // TODO(Arm64): check whether passes and offset adjustments are really necessary.
760 // Currently they aren't, as - in the fixups below - LIR are never inserted.
761 // Things can be different if jump ranges above 1 MB need to be supported.
762 // If they are not, then we can get rid of the assembler retry logic.
763
Matteo Franchin43ec8732014-03-31 15:00:14 +0100764 offset_adjustment = 0;
765 AssemblerStatus res = kSuccess; // Assume success
766 generation ^= 1;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100767 // Note: nodes requiring possible fixup linked in ascending order.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100768 lir = first_fixup_;
769 prev_lir = NULL;
770 while (lir != NULL) {
771 /*
772 * NOTE: the lir being considered here will be encoded following the switch (so long as
773 * we're not in a retry situation). However, any new non-pc_rel instructions inserted
774 * due to retry must be explicitly encoded at the time of insertion. Note that
775 * inserted instructions don't need use/def flags, but do need size and pc-rel status
776 * properly updated.
777 */
778 lir->offset += offset_adjustment;
779 // During pass, allows us to tell whether a node has been updated with offset_adjustment yet.
780 lir->flags.generation = generation;
781 switch (static_cast<FixupKind>(lir->flags.fixup)) {
782 case kFixupLabel:
783 case kFixupNone:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100784 case kFixupVLoad:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100785 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100786 case kFixupT1Branch: {
787 LIR *target_lir = lir->target;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100788 DCHECK(target_lir);
789 CodeOffset pc = lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100790 CodeOffset target = target_lir->offset +
791 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
792 int32_t delta = target - pc;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100793 if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) {
794 LOG(FATAL) << "Invalid jump range in kFixupT1Branch";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100795 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100796 lir->operands[0] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100797 break;
798 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100799 case kFixupLoad:
800 case kFixupCBxZ:
801 case kFixupCondBranch: {
802 LIR *target_lir = lir->target;
803 DCHECK(target_lir);
804 CodeOffset pc = lir->offset;
805 CodeOffset target = target_lir->offset +
806 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
807 int32_t delta = target - pc;
808 if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) {
809 LOG(FATAL) << "Invalid jump range in kFixupLoad";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100810 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100811 lir->operands[1] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100812 break;
813 }
814 case kFixupAdr: {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100815 LIR* target_lir = lir->target;
816 int32_t delta;
817 if (target_lir) {
818 CodeOffset target_offs = ((target_lir->flags.generation == lir->flags.generation) ?
819 0 : offset_adjustment) + target_lir->offset;
820 delta = target_offs - lir->offset;
821 } else if (lir->operands[2] >= 0) {
822 EmbeddedData* tab = reinterpret_cast<EmbeddedData*>(UnwrapPointer(lir->operands[2]));
823 delta = tab->offset + offset_adjustment - lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100824 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100825 // No fixup: this usage allows to retrieve the current PC.
826 delta = lir->operands[1];
Matteo Franchin43ec8732014-03-31 15:00:14 +0100827 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100828 if (!IS_SIGNED_IMM21(delta)) {
829 LOG(FATAL) << "Jump range above 1MB in kFixupAdr";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100830 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100831 lir->operands[1] = delta;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100832 break;
833 }
834 default:
835 LOG(FATAL) << "Unexpected case " << lir->flags.fixup;
836 }
837 prev_lir = lir;
838 lir = lir->u.a.pcrel_next;
839 }
840
841 if (res == kSuccess) {
842 break;
843 } else {
844 assembler_retries++;
845 if (assembler_retries > MAX_ASSEMBLER_RETRIES) {
846 CodegenDump();
847 LOG(FATAL) << "Assembler error - too many retries";
848 }
849 starting_offset += offset_adjustment;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100850 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100851 AssignDataOffsets();
852 }
853 }
854
855 // Build the CodeBuffer.
856 DCHECK_LE(data_offset_, total_size_);
857 code_buffer_.reserve(total_size_);
858 code_buffer_.resize(starting_offset);
859 uint8_t* write_pos = &code_buffer_[0];
860 write_pos = EncodeLIRs(write_pos, first_lir_insn_);
861 DCHECK_EQ(static_cast<CodeOffset>(write_pos - &code_buffer_[0]), starting_offset);
862
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100863 DCHECK_EQ(data_offset_, ALIGNED_DATA_OFFSET(code_buffer_.size()));
Matteo Franchin43ec8732014-03-31 15:00:14 +0100864
865 // Install literals
866 InstallLiteralPools();
867
868 // Install switch tables
869 InstallSwitchTables();
870
871 // Install fill array data
872 InstallFillArrayData();
873
874 // Create the mapping table and native offset to reference map.
875 cu_->NewTimingSplit("PcMappingTable");
876 CreateMappingTables();
877
878 cu_->NewTimingSplit("GcMap");
879 CreateNativeGcMap();
880}
881
882int Arm64Mir2Lir::GetInsnSize(LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100883 ArmOpcode opcode = UNWIDE(lir->opcode);
884 DCHECK(!IsPseudoLirOp(opcode));
885 return EncodingMap[opcode].size;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100886}
887
888// Encode instruction bit pattern and assign offsets.
889uint32_t Arm64Mir2Lir::LinkFixupInsns(LIR* head_lir, LIR* tail_lir, uint32_t offset) {
890 LIR* end_lir = tail_lir->next;
891
892 LIR* last_fixup = NULL;
893 for (LIR* lir = head_lir; lir != end_lir; lir = NEXT_LIR(lir)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100894 ArmOpcode opcode = UNWIDE(lir->opcode);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100895 if (!lir->flags.is_nop) {
896 if (lir->flags.fixup != kFixupNone) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100897 if (!IsPseudoLirOp(opcode)) {
898 lir->flags.size = EncodingMap[opcode].size;
899 lir->flags.fixup = EncodingMap[opcode].fixup;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100900 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100901 DCHECK_NE(static_cast<int>(opcode), kPseudoPseudoAlign4);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100902 lir->flags.size = 0;
903 lir->flags.fixup = kFixupLabel;
904 }
905 // Link into the fixup chain.
906 lir->flags.use_def_invalid = true;
907 lir->u.a.pcrel_next = NULL;
908 if (first_fixup_ == NULL) {
909 first_fixup_ = lir;
910 } else {
911 last_fixup->u.a.pcrel_next = lir;
912 }
913 last_fixup = lir;
914 lir->offset = offset;
915 }
916 offset += lir->flags.size;
917 }
918 }
919 return offset;
920}
921
922void Arm64Mir2Lir::AssignDataOffsets() {
923 /* Set up offsets for literals */
924 CodeOffset offset = data_offset_;
925
926 offset = AssignLiteralOffset(offset);
927
928 offset = AssignSwitchTablesOffset(offset);
929
930 total_size_ = AssignFillArrayDataOffset(offset);
931}
932
933} // namespace art