blob: f8125c64e1bc4c1ba8c4b0bec51d5f4753887081 [file] [log] [blame]
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_x86_64.h"
18
Guillaume Sanchez0f88e872015-03-30 17:55:45 +010019#include "code_generator_utils.h"
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010020#include "entrypoints/quick/quick_entrypoints.h"
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +010021#include "gc/accounting/card_table.h"
Andreas Gampe71fb52f2014-12-29 17:43:08 -080022#include "intrinsics.h"
23#include "intrinsics_x86_64.h"
Ian Rogers7e70b002014-10-08 11:47:24 -070024#include "mirror/array-inl.h"
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010025#include "mirror/art_method.h"
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +010026#include "mirror/class.h"
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010027#include "mirror/object_reference.h"
28#include "thread.h"
29#include "utils/assembler.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010030#include "utils/stack_checks.h"
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010031#include "utils/x86_64/assembler_x86_64.h"
32#include "utils/x86_64/managed_register_x86_64.h"
33
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010034namespace art {
35
Nicolas Geoffray9cf35522014-06-09 18:40:10 +010036namespace x86_64 {
37
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010038// Some x86_64 instructions require a register to be available as temp.
39static constexpr Register TMP = R11;
40
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010041static constexpr int kCurrentMethodStackOffset = 0;
Nicolas Geoffray76b1e172015-05-27 17:18:33 +010042static constexpr Register kMethodRegisterArgument = RDI;
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010043
Nicolas Geoffray4597b5b2015-01-23 21:51:55 +000044static constexpr Register kCoreCalleeSaves[] = { RBX, RBP, R12, R13, R14, R15 };
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +000045static constexpr FloatRegister kFpuCalleeSaves[] = { XMM12, XMM13, XMM14, XMM15 };
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +010046
Mark Mendell24f2dfa2015-01-14 19:51:45 -050047static constexpr int kC2ConditionMask = 0x400;
48
Nicolas Geoffraye5038322014-07-04 09:41:32 +010049#define __ reinterpret_cast<X86_64Assembler*>(codegen->GetAssembler())->
50
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +010051class NullCheckSlowPathX86_64 : public SlowPathCodeX86_64 {
Nicolas Geoffraye5038322014-07-04 09:41:32 +010052 public:
Nicolas Geoffray39468442014-09-02 15:17:15 +010053 explicit NullCheckSlowPathX86_64(HNullCheck* instruction) : instruction_(instruction) {}
Nicolas Geoffraye5038322014-07-04 09:41:32 +010054
Alexandre Rames2ed20af2015-03-06 13:55:35 +000055 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffraye5038322014-07-04 09:41:32 +010056 __ Bind(GetEntryLabel());
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010057 __ gs()->call(
58 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pThrowNullPointer), true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +000059 RecordPcInfo(codegen, instruction_, instruction_->GetDexPc());
Nicolas Geoffraye5038322014-07-04 09:41:32 +010060 }
61
62 private:
Nicolas Geoffray39468442014-09-02 15:17:15 +010063 HNullCheck* const instruction_;
Nicolas Geoffraye5038322014-07-04 09:41:32 +010064 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathX86_64);
65};
66
Calin Juravled0d48522014-11-04 16:40:20 +000067class DivZeroCheckSlowPathX86_64 : public SlowPathCodeX86_64 {
68 public:
69 explicit DivZeroCheckSlowPathX86_64(HDivZeroCheck* instruction) : instruction_(instruction) {}
70
Alexandre Rames2ed20af2015-03-06 13:55:35 +000071 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Calin Juravled0d48522014-11-04 16:40:20 +000072 __ Bind(GetEntryLabel());
73 __ gs()->call(
74 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pThrowDivZero), true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +000075 RecordPcInfo(codegen, instruction_, instruction_->GetDexPc());
Calin Juravled0d48522014-11-04 16:40:20 +000076 }
77
78 private:
79 HDivZeroCheck* const instruction_;
80 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathX86_64);
81};
82
Calin Juravlebacfec32014-11-14 15:54:36 +000083class DivRemMinusOneSlowPathX86_64 : public SlowPathCodeX86_64 {
Calin Juravled0d48522014-11-04 16:40:20 +000084 public:
Calin Juravlebacfec32014-11-14 15:54:36 +000085 explicit DivRemMinusOneSlowPathX86_64(Register reg, Primitive::Type type, bool is_div)
86 : cpu_reg_(CpuRegister(reg)), type_(type), is_div_(is_div) {}
Calin Juravled0d48522014-11-04 16:40:20 +000087
Alexandre Rames2ed20af2015-03-06 13:55:35 +000088 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Calin Juravled0d48522014-11-04 16:40:20 +000089 __ Bind(GetEntryLabel());
Calin Juravled6fb6cf2014-11-11 19:07:44 +000090 if (type_ == Primitive::kPrimInt) {
Calin Juravlebacfec32014-11-14 15:54:36 +000091 if (is_div_) {
92 __ negl(cpu_reg_);
93 } else {
94 __ movl(cpu_reg_, Immediate(0));
95 }
96
Calin Juravled6fb6cf2014-11-11 19:07:44 +000097 } else {
98 DCHECK_EQ(Primitive::kPrimLong, type_);
Calin Juravlebacfec32014-11-14 15:54:36 +000099 if (is_div_) {
100 __ negq(cpu_reg_);
101 } else {
Mark Mendell92e83bf2015-05-07 11:25:03 -0400102 __ xorl(cpu_reg_, cpu_reg_);
Calin Juravlebacfec32014-11-14 15:54:36 +0000103 }
Calin Juravled6fb6cf2014-11-11 19:07:44 +0000104 }
Calin Juravled0d48522014-11-04 16:40:20 +0000105 __ jmp(GetExitLabel());
106 }
107
108 private:
Calin Juravlebacfec32014-11-14 15:54:36 +0000109 const CpuRegister cpu_reg_;
Calin Juravled6fb6cf2014-11-11 19:07:44 +0000110 const Primitive::Type type_;
Calin Juravlebacfec32014-11-14 15:54:36 +0000111 const bool is_div_;
112 DISALLOW_COPY_AND_ASSIGN(DivRemMinusOneSlowPathX86_64);
Calin Juravled0d48522014-11-04 16:40:20 +0000113};
114
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100115class SuspendCheckSlowPathX86_64 : public SlowPathCodeX86_64 {
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000116 public:
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100117 explicit SuspendCheckSlowPathX86_64(HSuspendCheck* instruction, HBasicBlock* successor)
118 : instruction_(instruction), successor_(successor) {}
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000119
Alexandre Rames2ed20af2015-03-06 13:55:35 +0000120 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100121 CodeGeneratorX86_64* x64_codegen = down_cast<CodeGeneratorX86_64*>(codegen);
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000122 __ Bind(GetEntryLabel());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000123 SaveLiveRegisters(codegen, instruction_->GetLocations());
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000124 __ gs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pTestSuspend), true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000125 RecordPcInfo(codegen, instruction_, instruction_->GetDexPc());
126 RestoreLiveRegisters(codegen, instruction_->GetLocations());
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100127 if (successor_ == nullptr) {
128 __ jmp(GetReturnLabel());
129 } else {
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100130 __ jmp(x64_codegen->GetLabelOf(successor_));
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100131 }
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000132 }
133
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100134 Label* GetReturnLabel() {
135 DCHECK(successor_ == nullptr);
136 return &return_label_;
137 }
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000138
Nicolas Geoffraydb216f42015-05-05 17:02:20 +0100139 HBasicBlock* GetSuccessor() const {
140 return successor_;
141 }
142
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000143 private:
144 HSuspendCheck* const instruction_;
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100145 HBasicBlock* const successor_;
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +0000146 Label return_label_;
147
148 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathX86_64);
149};
150
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100151class BoundsCheckSlowPathX86_64 : public SlowPathCodeX86_64 {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100152 public:
Roland Levillain5799fc02014-09-25 12:15:20 +0100153 BoundsCheckSlowPathX86_64(HBoundsCheck* instruction,
154 Location index_location,
155 Location length_location)
Nicolas Geoffray39468442014-09-02 15:17:15 +0100156 : instruction_(instruction),
157 index_location_(index_location),
158 length_location_(length_location) {}
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100159
Alexandre Rames2ed20af2015-03-06 13:55:35 +0000160 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100161 __ Bind(GetEntryLabel());
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000162 // We're moving two locations to locations that could overlap, so we need a parallel
163 // move resolver.
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100164 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000165 codegen->EmitParallelMoves(
166 index_location_,
167 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
Nicolas Geoffray90218252015-04-15 11:56:51 +0100168 Primitive::kPrimInt,
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000169 length_location_,
Nicolas Geoffray90218252015-04-15 11:56:51 +0100170 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
171 Primitive::kPrimInt);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100172 __ gs()->call(Address::Absolute(
173 QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pThrowArrayBounds), true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000174 RecordPcInfo(codegen, instruction_, instruction_->GetDexPc());
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100175 }
176
177 private:
Nicolas Geoffray39468442014-09-02 15:17:15 +0100178 HBoundsCheck* const instruction_;
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100179 const Location index_location_;
180 const Location length_location_;
181
182 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathX86_64);
183};
184
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000185class LoadClassSlowPathX86_64 : public SlowPathCodeX86_64 {
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100186 public:
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000187 LoadClassSlowPathX86_64(HLoadClass* cls,
188 HInstruction* at,
189 uint32_t dex_pc,
190 bool do_clinit)
191 : cls_(cls), at_(at), dex_pc_(dex_pc), do_clinit_(do_clinit) {
192 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
193 }
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100194
Alexandre Rames2ed20af2015-03-06 13:55:35 +0000195 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000196 LocationSummary* locations = at_->GetLocations();
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100197 CodeGeneratorX86_64* x64_codegen = down_cast<CodeGeneratorX86_64*>(codegen);
198 __ Bind(GetEntryLabel());
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100199
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000200 SaveLiveRegisters(codegen, locations);
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000201
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100202 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000203 __ movl(CpuRegister(calling_convention.GetRegisterAt(0)), Immediate(cls_->GetTypeIndex()));
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000204 __ gs()->call(Address::Absolute((do_clinit_
205 ? QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pInitializeStaticStorage)
206 : QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pInitializeType)) , true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000207 RecordPcInfo(codegen, at_, dex_pc_);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100208
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000209 Location out = locations->Out();
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000210 // Move the class to the desired location.
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000211 if (out.IsValid()) {
212 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
213 x64_codegen->Move(out, Location::RegisterLocation(RAX));
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000214 }
215
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000216 RestoreLiveRegisters(codegen, locations);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100217 __ jmp(GetExitLabel());
218 }
219
220 private:
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000221 // The class this slow path will load.
222 HLoadClass* const cls_;
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100223
Nicolas Geoffray424f6762014-11-03 14:51:25 +0000224 // The instruction where this slow path is happening.
225 // (Might be the load class or an initialization check).
226 HInstruction* const at_;
227
228 // The dex PC of `at_`.
229 const uint32_t dex_pc_;
230
231 // Whether to initialize the class.
232 const bool do_clinit_;
233
234 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathX86_64);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100235};
236
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000237class LoadStringSlowPathX86_64 : public SlowPathCodeX86_64 {
238 public:
239 explicit LoadStringSlowPathX86_64(HLoadString* instruction) : instruction_(instruction) {}
240
Alexandre Rames2ed20af2015-03-06 13:55:35 +0000241 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000242 LocationSummary* locations = instruction_->GetLocations();
243 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
244
245 CodeGeneratorX86_64* x64_codegen = down_cast<CodeGeneratorX86_64*>(codegen);
246 __ Bind(GetEntryLabel());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000247 SaveLiveRegisters(codegen, locations);
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000248
249 InvokeRuntimeCallingConvention calling_convention;
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800250 __ movl(CpuRegister(calling_convention.GetRegisterAt(0)),
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000251 Immediate(instruction_->GetStringIndex()));
252 __ gs()->call(Address::Absolute(
253 QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pResolveString), true));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000254 RecordPcInfo(codegen, instruction_, instruction_->GetDexPc());
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000255 x64_codegen->Move(locations->Out(), Location::RegisterLocation(RAX));
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000256 RestoreLiveRegisters(codegen, locations);
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +0000257 __ jmp(GetExitLabel());
258 }
259
260 private:
261 HLoadString* const instruction_;
262
263 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathX86_64);
264};
265
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000266class TypeCheckSlowPathX86_64 : public SlowPathCodeX86_64 {
267 public:
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000268 TypeCheckSlowPathX86_64(HInstruction* instruction,
269 Location class_to_check,
270 Location object_class,
271 uint32_t dex_pc)
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000272 : instruction_(instruction),
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000273 class_to_check_(class_to_check),
274 object_class_(object_class),
275 dex_pc_(dex_pc) {}
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000276
Alexandre Rames2ed20af2015-03-06 13:55:35 +0000277 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000278 LocationSummary* locations = instruction_->GetLocations();
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000279 DCHECK(instruction_->IsCheckCast()
280 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000281
282 CodeGeneratorX86_64* x64_codegen = down_cast<CodeGeneratorX86_64*>(codegen);
283 __ Bind(GetEntryLabel());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000284 SaveLiveRegisters(codegen, locations);
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000285
286 // We're moving two locations to locations that could overlap, so we need a parallel
287 // move resolver.
288 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000289 codegen->EmitParallelMoves(
290 class_to_check_,
291 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
Nicolas Geoffray90218252015-04-15 11:56:51 +0100292 Primitive::kPrimNot,
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000293 object_class_,
Nicolas Geoffray90218252015-04-15 11:56:51 +0100294 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
295 Primitive::kPrimNot);
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000296
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000297 if (instruction_->IsInstanceOf()) {
298 __ gs()->call(
299 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pInstanceofNonTrivial), true));
300 } else {
301 DCHECK(instruction_->IsCheckCast());
302 __ gs()->call(
303 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pCheckCast), true));
304 }
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000305 RecordPcInfo(codegen, instruction_, dex_pc_);
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000306
307 if (instruction_->IsInstanceOf()) {
308 x64_codegen->Move(locations->Out(), Location::RegisterLocation(RAX));
309 }
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000310
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000311 RestoreLiveRegisters(codegen, locations);
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000312 __ jmp(GetExitLabel());
313 }
314
315 private:
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000316 HInstruction* const instruction_;
317 const Location class_to_check_;
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000318 const Location object_class_;
Nicolas Geoffray57a88d42014-11-10 15:09:21 +0000319 const uint32_t dex_pc_;
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +0000320
321 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathX86_64);
322};
323
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700324class DeoptimizationSlowPathX86_64 : public SlowPathCodeX86_64 {
325 public:
326 explicit DeoptimizationSlowPathX86_64(HInstruction* instruction)
327 : instruction_(instruction) {}
328
329 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
330 __ Bind(GetEntryLabel());
331 SaveLiveRegisters(codegen, instruction_->GetLocations());
332 __ gs()->call(
333 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pDeoptimize), true));
334 DCHECK(instruction_->IsDeoptimize());
335 HDeoptimize* deoptimize = instruction_->AsDeoptimize();
336 uint32_t dex_pc = deoptimize->GetDexPc();
337 codegen->RecordPcInfo(instruction_, dex_pc, this);
338 }
339
340 private:
341 HInstruction* const instruction_;
342 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathX86_64);
343};
344
Nicolas Geoffraye5038322014-07-04 09:41:32 +0100345#undef __
346#define __ reinterpret_cast<X86_64Assembler*>(GetAssembler())->
347
Dave Allison20dfc792014-06-16 20:44:29 -0700348inline Condition X86_64Condition(IfCondition cond) {
349 switch (cond) {
350 case kCondEQ: return kEqual;
351 case kCondNE: return kNotEqual;
352 case kCondLT: return kLess;
353 case kCondLE: return kLessEqual;
354 case kCondGT: return kGreater;
355 case kCondGE: return kGreaterEqual;
356 default:
357 LOG(FATAL) << "Unknown if condition";
358 }
359 return kEqual;
360}
361
Andreas Gampe71fb52f2014-12-29 17:43:08 -0800362void CodeGeneratorX86_64::GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke,
363 CpuRegister temp) {
364 // All registers are assumed to be correctly set up.
365
366 // TODO: Implement all kinds of calls:
367 // 1) boot -> boot
368 // 2) app -> boot
369 // 3) app -> app
370 //
371 // Currently we implement the app -> app logic, which looks up in the resolve cache.
372
Jeff Hao848f70a2014-01-15 13:49:50 -0800373 if (invoke->IsStringInit()) {
374 // temp = thread->string_init_entrypoint
375 __ gs()->movl(temp, Address::Absolute(invoke->GetStringInitOffset()));
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000376 // (temp + offset_of_quick_compiled_code)()
377 __ call(Address(temp, mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
378 kX86_64WordSize).SizeValue()));
379 } else {
Jeff Hao848f70a2014-01-15 13:49:50 -0800380 // temp = method;
381 LoadCurrentMethod(temp);
382 if (!invoke->IsRecursive()) {
383 // temp = temp->dex_cache_resolved_methods_;
384 __ movl(temp, Address(temp, mirror::ArtMethod::DexCacheResolvedMethodsOffset().SizeValue()));
385 // temp = temp[index_in_cache]
386 __ movl(temp, Address(temp, CodeGenerator::GetCacheOffset(invoke->GetDexMethodIndex())));
387 // (temp + offset_of_quick_compiled_code)()
388 __ call(Address(temp, mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
389 kX86_64WordSize).SizeValue()));
390 } else {
391 __ call(&frame_entry_label_);
392 }
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000393 }
Andreas Gampe71fb52f2014-12-29 17:43:08 -0800394
395 DCHECK(!IsLeafMethod());
Andreas Gampe71fb52f2014-12-29 17:43:08 -0800396}
397
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100398void CodeGeneratorX86_64::DumpCoreRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +0100399 stream << Register(reg);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100400}
401
402void CodeGeneratorX86_64::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +0100403 stream << FloatRegister(reg);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100404}
405
Nicolas Geoffray102cbed2014-10-15 18:31:05 +0100406size_t CodeGeneratorX86_64::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
407 __ movq(Address(CpuRegister(RSP), stack_index), CpuRegister(reg_id));
408 return kX86_64WordSize;
Nicolas Geoffray3bca0df2014-09-19 11:01:00 +0100409}
410
Nicolas Geoffray102cbed2014-10-15 18:31:05 +0100411size_t CodeGeneratorX86_64::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
412 __ movq(CpuRegister(reg_id), Address(CpuRegister(RSP), stack_index));
413 return kX86_64WordSize;
414}
415
416size_t CodeGeneratorX86_64::SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
417 __ movsd(Address(CpuRegister(RSP), stack_index), XmmRegister(reg_id));
418 return kX86_64WordSize;
419}
420
421size_t CodeGeneratorX86_64::RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
422 __ movsd(XmmRegister(reg_id), Address(CpuRegister(RSP), stack_index));
423 return kX86_64WordSize;
Nicolas Geoffray3bca0df2014-09-19 11:01:00 +0100424}
425
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000426static constexpr int kNumberOfCpuRegisterPairs = 0;
Nicolas Geoffray4597b5b2015-01-23 21:51:55 +0000427// Use a fake return address register to mimic Quick.
428static constexpr Register kFakeReturnRegister = Register(kLastCpuRegister + 1);
Mark Mendellfb8d2792015-03-31 22:16:59 -0400429CodeGeneratorX86_64::CodeGeneratorX86_64(HGraph* graph,
430 const X86_64InstructionSetFeatures& isa_features,
431 const CompilerOptions& compiler_options)
Nicolas Geoffray98893962015-01-21 12:32:32 +0000432 : CodeGenerator(graph,
433 kNumberOfCpuRegisters,
434 kNumberOfFloatRegisters,
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000435 kNumberOfCpuRegisterPairs,
Nicolas Geoffray4dee6362015-01-23 18:23:14 +0000436 ComputeRegisterMask(reinterpret_cast<const int*>(kCoreCalleeSaves),
437 arraysize(kCoreCalleeSaves))
Nicolas Geoffray4597b5b2015-01-23 21:51:55 +0000438 | (1 << kFakeReturnRegister),
Nicolas Geoffray4dee6362015-01-23 18:23:14 +0000439 ComputeRegisterMask(reinterpret_cast<const int*>(kFpuCalleeSaves),
440 arraysize(kFpuCalleeSaves)),
Nicolas Geoffray98893962015-01-21 12:32:32 +0000441 compiler_options),
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100442 block_labels_(graph->GetArena(), 0),
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100443 location_builder_(graph, this),
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +0000444 instruction_visitor_(graph, this),
Mark Mendellfb8d2792015-03-31 22:16:59 -0400445 move_resolver_(graph->GetArena(), this),
Mark Mendellf55c3e02015-03-26 21:07:46 -0400446 isa_features_(isa_features),
447 constant_area_start_(0) {
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000448 AddAllocatedRegister(Location::RegisterLocation(kFakeReturnRegister));
449}
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100450
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100451InstructionCodeGeneratorX86_64::InstructionCodeGeneratorX86_64(HGraph* graph,
452 CodeGeneratorX86_64* codegen)
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100453 : HGraphVisitor(graph),
454 assembler_(codegen->GetAssembler()),
455 codegen_(codegen) {}
456
Nicolas Geoffray71175b72014-10-09 22:13:55 +0100457Location CodeGeneratorX86_64::AllocateFreeRegister(Primitive::Type type) const {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100458 switch (type) {
459 case Primitive::kPrimLong:
460 case Primitive::kPrimByte:
461 case Primitive::kPrimBoolean:
462 case Primitive::kPrimChar:
463 case Primitive::kPrimShort:
464 case Primitive::kPrimInt:
465 case Primitive::kPrimNot: {
Nicolas Geoffray71175b72014-10-09 22:13:55 +0100466 size_t reg = FindFreeEntry(blocked_core_registers_, kNumberOfCpuRegisters);
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +0100467 return Location::RegisterLocation(reg);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100468 }
469
470 case Primitive::kPrimFloat:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100471 case Primitive::kPrimDouble: {
Nicolas Geoffray71175b72014-10-09 22:13:55 +0100472 size_t reg = FindFreeEntry(blocked_fpu_registers_, kNumberOfFloatRegisters);
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +0100473 return Location::FpuRegisterLocation(reg);
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100474 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100475
476 case Primitive::kPrimVoid:
477 LOG(FATAL) << "Unreachable type " << type;
478 }
479
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +0100480 return Location();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100481}
482
Nicolas Geoffray98893962015-01-21 12:32:32 +0000483void CodeGeneratorX86_64::SetupBlockedRegisters(bool is_baseline) const {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100484 // Stack register is always reserved.
Nicolas Geoffray71175b72014-10-09 22:13:55 +0100485 blocked_core_registers_[RSP] = true;
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100486
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +0000487 // Block the register used as TMP.
Nicolas Geoffray71175b72014-10-09 22:13:55 +0100488 blocked_core_registers_[TMP] = true;
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +0000489
Nicolas Geoffray98893962015-01-21 12:32:32 +0000490 if (is_baseline) {
491 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
492 blocked_core_registers_[kCoreCalleeSaves[i]] = true;
493 }
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000494 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
495 blocked_fpu_registers_[kFpuCalleeSaves[i]] = true;
496 }
Nicolas Geoffray98893962015-01-21 12:32:32 +0000497 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100498}
499
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100500static dwarf::Reg DWARFReg(Register reg) {
David Srbecky9d8606d2015-04-12 09:35:32 +0100501 return dwarf::Reg::X86_64Core(static_cast<int>(reg));
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100502}
David Srbecky9d8606d2015-04-12 09:35:32 +0100503
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100504static dwarf::Reg DWARFReg(FloatRegister reg) {
David Srbecky9d8606d2015-04-12 09:35:32 +0100505 return dwarf::Reg::X86_64Fp(static_cast<int>(reg));
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100506}
507
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100508void CodeGeneratorX86_64::GenerateFrameEntry() {
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100509 __ cfi().SetCurrentCFAOffset(kX86_64WordSize); // return address
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000510 __ Bind(&frame_entry_label_);
Nicolas Geoffrayf6e206c2014-08-07 20:25:41 +0100511 bool skip_overflow_check = IsLeafMethod()
Dave Allison648d7112014-07-25 16:15:27 -0700512 && !FrameNeedsStackCheck(GetFrameSize(), InstructionSet::kX86_64);
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000513 DCHECK(GetCompilerOptions().GetImplicitStackOverflowChecks());
Nicolas Geoffrayf6e206c2014-08-07 20:25:41 +0100514
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000515 if (!skip_overflow_check) {
Nicolas Geoffrayf6e206c2014-08-07 20:25:41 +0100516 __ testq(CpuRegister(RAX), Address(
517 CpuRegister(RSP), -static_cast<int32_t>(GetStackOverflowReservedBytes(kX86_64))));
Nicolas Geoffray39468442014-09-02 15:17:15 +0100518 RecordPcInfo(nullptr, 0);
Nicolas Geoffrayf6e206c2014-08-07 20:25:41 +0100519 }
Nicolas Geoffraya26369a2015-01-22 08:46:05 +0000520
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +0000521 if (HasEmptyFrame()) {
522 return;
523 }
524
Nicolas Geoffray98893962015-01-21 12:32:32 +0000525 for (int i = arraysize(kCoreCalleeSaves) - 1; i >= 0; --i) {
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000526 Register reg = kCoreCalleeSaves[i];
Nicolas Geoffray4597b5b2015-01-23 21:51:55 +0000527 if (allocated_registers_.ContainsCoreRegister(reg)) {
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000528 __ pushq(CpuRegister(reg));
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100529 __ cfi().AdjustCFAOffset(kX86_64WordSize);
530 __ cfi().RelOffset(DWARFReg(reg), 0);
Nicolas Geoffray98893962015-01-21 12:32:32 +0000531 }
532 }
Nicolas Geoffrayf6e206c2014-08-07 20:25:41 +0100533
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100534 int adjust = GetFrameSize() - GetCoreSpillSize();
535 __ subq(CpuRegister(RSP), Immediate(adjust));
536 __ cfi().AdjustCFAOffset(adjust);
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000537 uint32_t xmm_spill_location = GetFpuSpillStart();
538 size_t xmm_spill_slot_size = GetFloatingPointSpillSlotSize();
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100539
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000540 for (int i = arraysize(kFpuCalleeSaves) - 1; i >= 0; --i) {
541 if (allocated_registers_.ContainsFloatingPointRegister(kFpuCalleeSaves[i])) {
David Srbeckyc6b4dd82015-04-07 20:32:43 +0100542 int offset = xmm_spill_location + (xmm_spill_slot_size * i);
543 __ movsd(Address(CpuRegister(RSP), offset), XmmRegister(kFpuCalleeSaves[i]));
544 __ cfi().RelOffset(DWARFReg(kFpuCalleeSaves[i]), offset);
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000545 }
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100546 }
547
Nicolas Geoffray76b1e172015-05-27 17:18:33 +0100548 __ movl(Address(CpuRegister(RSP), kCurrentMethodStackOffset),
549 CpuRegister(kMethodRegisterArgument));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100550}
551
552void CodeGeneratorX86_64::GenerateFrameExit() {
David Srbeckyc34dc932015-04-12 09:27:43 +0100553 __ cfi().RememberState();
554 if (!HasEmptyFrame()) {
555 uint32_t xmm_spill_location = GetFpuSpillStart();
556 size_t xmm_spill_slot_size = GetFloatingPointSpillSlotSize();
557 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
558 if (allocated_registers_.ContainsFloatingPointRegister(kFpuCalleeSaves[i])) {
559 int offset = xmm_spill_location + (xmm_spill_slot_size * i);
560 __ movsd(XmmRegister(kFpuCalleeSaves[i]), Address(CpuRegister(RSP), offset));
561 __ cfi().Restore(DWARFReg(kFpuCalleeSaves[i]));
562 }
563 }
564
565 int adjust = GetFrameSize() - GetCoreSpillSize();
566 __ addq(CpuRegister(RSP), Immediate(adjust));
567 __ cfi().AdjustCFAOffset(-adjust);
568
569 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
570 Register reg = kCoreCalleeSaves[i];
571 if (allocated_registers_.ContainsCoreRegister(reg)) {
572 __ popq(CpuRegister(reg));
573 __ cfi().AdjustCFAOffset(-static_cast<int>(kX86_64WordSize));
574 __ cfi().Restore(DWARFReg(reg));
575 }
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000576 }
577 }
David Srbeckyc34dc932015-04-12 09:27:43 +0100578 __ ret();
579 __ cfi().RestoreState();
580 __ cfi().DefCFAOffset(GetFrameSize());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100581}
582
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100583void CodeGeneratorX86_64::Bind(HBasicBlock* block) {
584 __ Bind(GetLabelOf(block));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100585}
586
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100587void CodeGeneratorX86_64::LoadCurrentMethod(CpuRegister reg) {
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +0000588 DCHECK(RequiresCurrentMethod());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100589 __ movl(reg, Address(CpuRegister(RSP), kCurrentMethodStackOffset));
590}
591
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100592Location CodeGeneratorX86_64::GetStackLocation(HLoadLocal* load) const {
593 switch (load->GetType()) {
594 case Primitive::kPrimLong:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100595 case Primitive::kPrimDouble:
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100596 return Location::DoubleStackSlot(GetStackSlot(load->GetLocal()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100597
598 case Primitive::kPrimInt:
599 case Primitive::kPrimNot:
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100600 case Primitive::kPrimFloat:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100601 return Location::StackSlot(GetStackSlot(load->GetLocal()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100602
603 case Primitive::kPrimBoolean:
604 case Primitive::kPrimByte:
605 case Primitive::kPrimChar:
606 case Primitive::kPrimShort:
607 case Primitive::kPrimVoid:
608 LOG(FATAL) << "Unexpected type " << load->GetType();
Andreas Gampe65b798e2015-04-06 09:35:22 -0700609 UNREACHABLE();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100610 }
611
612 LOG(FATAL) << "Unreachable";
Andreas Gampe65b798e2015-04-06 09:35:22 -0700613 UNREACHABLE();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100614}
615
616void CodeGeneratorX86_64::Move(Location destination, Location source) {
617 if (source.Equals(destination)) {
618 return;
619 }
620 if (destination.IsRegister()) {
621 if (source.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000622 __ movq(destination.AsRegister<CpuRegister>(), source.AsRegister<CpuRegister>());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100623 } else if (source.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000624 __ movd(destination.AsRegister<CpuRegister>(), source.AsFpuRegister<XmmRegister>());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100625 } else if (source.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000626 __ movl(destination.AsRegister<CpuRegister>(),
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100627 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100628 } else {
629 DCHECK(source.IsDoubleStackSlot());
Roland Levillain271ab9c2014-11-27 15:23:57 +0000630 __ movq(destination.AsRegister<CpuRegister>(),
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100631 Address(CpuRegister(RSP), source.GetStackIndex()));
632 }
633 } else if (destination.IsFpuRegister()) {
634 if (source.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000635 __ movd(destination.AsFpuRegister<XmmRegister>(), source.AsRegister<CpuRegister>());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100636 } else if (source.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000637 __ movaps(destination.AsFpuRegister<XmmRegister>(), source.AsFpuRegister<XmmRegister>());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100638 } else if (source.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000639 __ movss(destination.AsFpuRegister<XmmRegister>(),
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100640 Address(CpuRegister(RSP), source.GetStackIndex()));
641 } else {
642 DCHECK(source.IsDoubleStackSlot());
Roland Levillain271ab9c2014-11-27 15:23:57 +0000643 __ movsd(destination.AsFpuRegister<XmmRegister>(),
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100644 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100645 }
646 } else if (destination.IsStackSlot()) {
647 if (source.IsRegister()) {
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100648 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +0000649 source.AsRegister<CpuRegister>());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100650 } else if (source.IsFpuRegister()) {
651 __ movss(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +0000652 source.AsFpuRegister<XmmRegister>());
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500653 } else if (source.IsConstant()) {
654 HConstant* constant = source.GetConstant();
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +0000655 int32_t value = GetInt32ValueOf(constant);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500656 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()), Immediate(value));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100657 } else {
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500658 DCHECK(source.IsStackSlot()) << source;
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +0000659 __ movl(CpuRegister(TMP), Address(CpuRegister(RSP), source.GetStackIndex()));
660 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100661 }
662 } else {
663 DCHECK(destination.IsDoubleStackSlot());
664 if (source.IsRegister()) {
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100665 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +0000666 source.AsRegister<CpuRegister>());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100667 } else if (source.IsFpuRegister()) {
668 __ movsd(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +0000669 source.AsFpuRegister<XmmRegister>());
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500670 } else if (source.IsConstant()) {
671 HConstant* constant = source.GetConstant();
Zheng Xu12bca972015-03-30 19:35:50 +0800672 int64_t value;
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500673 if (constant->IsDoubleConstant()) {
Roland Levillainda4d79b2015-03-24 14:36:11 +0000674 value = bit_cast<int64_t, double>(constant->AsDoubleConstant()->GetValue());
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500675 } else {
676 DCHECK(constant->IsLongConstant());
677 value = constant->AsLongConstant()->GetValue();
678 }
Mark Mendell92e83bf2015-05-07 11:25:03 -0400679 Load64BitValue(CpuRegister(TMP), value);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500680 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100681 } else {
682 DCHECK(source.IsDoubleStackSlot());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +0000683 __ movq(CpuRegister(TMP), Address(CpuRegister(RSP), source.GetStackIndex()));
684 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100685 }
686 }
687}
688
Nicolas Geoffray412f10c2014-06-19 10:00:34 +0100689void CodeGeneratorX86_64::Move(HInstruction* instruction,
690 Location location,
691 HInstruction* move_for) {
Calin Juravlea21f5982014-11-13 15:53:04 +0000692 LocationSummary* locations = instruction->GetLocations();
Nicolas Geoffray76b1e172015-05-27 17:18:33 +0100693 if (instruction->IsCurrentMethod()) {
694 Move(location, Location::StackSlot(kCurrentMethodStackOffset));
695 } else if (locations != nullptr && locations->Out().Equals(location)) {
Calin Juravlea21f5982014-11-13 15:53:04 +0000696 return;
Nicolas Geoffray76b1e172015-05-27 17:18:33 +0100697 } else if (locations != nullptr && locations->Out().IsConstant()) {
Calin Juravlea21f5982014-11-13 15:53:04 +0000698 HConstant* const_to_move = locations->Out().GetConstant();
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +0000699 if (const_to_move->IsIntConstant() || const_to_move->IsNullConstant()) {
700 Immediate imm(GetInt32ValueOf(const_to_move));
Calin Juravlea21f5982014-11-13 15:53:04 +0000701 if (location.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000702 __ movl(location.AsRegister<CpuRegister>(), imm);
Calin Juravlea21f5982014-11-13 15:53:04 +0000703 } else if (location.IsStackSlot()) {
704 __ movl(Address(CpuRegister(RSP), location.GetStackIndex()), imm);
705 } else {
706 DCHECK(location.IsConstant());
707 DCHECK_EQ(location.GetConstant(), const_to_move);
708 }
709 } else if (const_to_move->IsLongConstant()) {
710 int64_t value = const_to_move->AsLongConstant()->GetValue();
711 if (location.IsRegister()) {
Mark Mendell92e83bf2015-05-07 11:25:03 -0400712 Load64BitValue(location.AsRegister<CpuRegister>(), value);
Calin Juravlea21f5982014-11-13 15:53:04 +0000713 } else if (location.IsDoubleStackSlot()) {
Mark Mendell92e83bf2015-05-07 11:25:03 -0400714 Load64BitValue(CpuRegister(TMP), value);
Calin Juravlea21f5982014-11-13 15:53:04 +0000715 __ movq(Address(CpuRegister(RSP), location.GetStackIndex()), CpuRegister(TMP));
716 } else {
717 DCHECK(location.IsConstant());
718 DCHECK_EQ(location.GetConstant(), const_to_move);
719 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100720 }
Roland Levillain476df552014-10-09 17:51:36 +0100721 } else if (instruction->IsLoadLocal()) {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100722 switch (instruction->GetType()) {
723 case Primitive::kPrimBoolean:
724 case Primitive::kPrimByte:
725 case Primitive::kPrimChar:
726 case Primitive::kPrimShort:
727 case Primitive::kPrimInt:
728 case Primitive::kPrimNot:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100729 case Primitive::kPrimFloat:
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100730 Move(location, Location::StackSlot(GetStackSlot(instruction->AsLoadLocal()->GetLocal())));
731 break;
732
733 case Primitive::kPrimLong:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100734 case Primitive::kPrimDouble:
Roland Levillain199f3362014-11-27 17:15:16 +0000735 Move(location,
736 Location::DoubleStackSlot(GetStackSlot(instruction->AsLoadLocal()->GetLocal())));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100737 break;
738
739 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100740 LOG(FATAL) << "Unexpected local type " << instruction->GetType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100741 }
Nicolas Geoffrayf43083d2014-11-07 10:48:10 +0000742 } else if (instruction->IsTemporary()) {
743 Location temp_location = GetTemporaryLocation(instruction->AsTemporary());
744 Move(location, temp_location);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100745 } else {
Nicolas Geoffraye5038322014-07-04 09:41:32 +0100746 DCHECK((instruction->GetNext() == move_for) || instruction->GetNext()->IsTemporary());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100747 switch (instruction->GetType()) {
748 case Primitive::kPrimBoolean:
749 case Primitive::kPrimByte:
750 case Primitive::kPrimChar:
751 case Primitive::kPrimShort:
752 case Primitive::kPrimInt:
753 case Primitive::kPrimNot:
754 case Primitive::kPrimLong:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100755 case Primitive::kPrimFloat:
756 case Primitive::kPrimDouble:
Calin Juravlea21f5982014-11-13 15:53:04 +0000757 Move(location, locations->Out());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100758 break;
759
760 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100761 LOG(FATAL) << "Unexpected type " << instruction->GetType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100762 }
763 }
764}
765
766void LocationsBuilderX86_64::VisitGoto(HGoto* got) {
767 got->SetLocations(nullptr);
768}
769
770void InstructionCodeGeneratorX86_64::VisitGoto(HGoto* got) {
771 HBasicBlock* successor = got->GetSuccessor();
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100772 DCHECK(!successor->IsExitBlock());
773
774 HBasicBlock* block = got->GetBlock();
775 HInstruction* previous = got->GetPrevious();
776
777 HLoopInformation* info = block->GetLoopInformation();
David Brazdil46e2a392015-03-16 17:31:52 +0000778 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100779 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
780 return;
781 }
782
783 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
784 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
785 }
786 if (!codegen_->GoesToNextBlock(got->GetBlock(), successor)) {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100787 __ jmp(codegen_->GetLabelOf(successor));
788 }
789}
790
791void LocationsBuilderX86_64::VisitExit(HExit* exit) {
792 exit->SetLocations(nullptr);
793}
794
795void InstructionCodeGeneratorX86_64::VisitExit(HExit* exit) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700796 UNUSED(exit);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100797}
798
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700799void InstructionCodeGeneratorX86_64::GenerateTestAndBranch(HInstruction* instruction,
800 Label* true_target,
801 Label* false_target,
802 Label* always_true_target) {
803 HInstruction* cond = instruction->InputAt(0);
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100804 if (cond->IsIntConstant()) {
805 // Constant condition, statically compared against 1.
806 int32_t cond_value = cond->AsIntConstant()->GetValue();
807 if (cond_value == 1) {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700808 if (always_true_target != nullptr) {
809 __ jmp(always_true_target);
Nicolas Geoffray18efde52014-09-22 15:51:11 +0100810 }
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100811 return;
Nicolas Geoffray360231a2014-10-08 21:07:48 +0100812 } else {
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100813 DCHECK_EQ(cond_value, 0);
814 }
815 } else {
816 bool materialized =
817 !cond->IsCondition() || cond->AsCondition()->NeedsMaterialization();
818 // Moves do not affect the eflags register, so if the condition is
819 // evaluated just before the if, we don't need to evaluate it
820 // again.
821 bool eflags_set = cond->IsCondition()
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700822 && cond->AsCondition()->IsBeforeWhenDisregardMoves(instruction);
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100823 if (materialized) {
824 if (!eflags_set) {
825 // Materialized condition, compare against 0.
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700826 Location lhs = instruction->GetLocations()->InAt(0);
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100827 if (lhs.IsRegister()) {
Nicolas Geoffray748f1402015-01-27 08:17:54 +0000828 __ testl(lhs.AsRegister<CpuRegister>(), lhs.AsRegister<CpuRegister>());
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100829 } else {
830 __ cmpl(Address(CpuRegister(RSP), lhs.GetStackIndex()),
831 Immediate(0));
832 }
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700833 __ j(kNotEqual, true_target);
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100834 } else {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700835 __ j(X86_64Condition(cond->AsCondition()->GetCondition()), true_target);
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100836 }
837 } else {
838 Location lhs = cond->GetLocations()->InAt(0);
839 Location rhs = cond->GetLocations()->InAt(1);
840 if (rhs.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000841 __ cmpl(lhs.AsRegister<CpuRegister>(), rhs.AsRegister<CpuRegister>());
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100842 } else if (rhs.IsConstant()) {
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +0000843 int32_t constant = CodeGenerator::GetInt32ValueOf(rhs.GetConstant());
Nicolas Geoffray748f1402015-01-27 08:17:54 +0000844 if (constant == 0) {
845 __ testl(lhs.AsRegister<CpuRegister>(), lhs.AsRegister<CpuRegister>());
846 } else {
847 __ cmpl(lhs.AsRegister<CpuRegister>(), Immediate(constant));
848 }
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100849 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +0000850 __ cmpl(lhs.AsRegister<CpuRegister>(),
Roland Levillain3a3fd0f2014-10-10 13:56:31 +0100851 Address(CpuRegister(RSP), rhs.GetStackIndex()));
852 }
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700853 __ j(X86_64Condition(cond->AsCondition()->GetCondition()), true_target);
Dave Allison20dfc792014-06-16 20:44:29 -0700854 }
Dave Allison20dfc792014-06-16 20:44:29 -0700855 }
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700856 if (false_target != nullptr) {
857 __ jmp(false_target);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100858 }
859}
860
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700861void LocationsBuilderX86_64::VisitIf(HIf* if_instr) {
862 LocationSummary* locations =
863 new (GetGraph()->GetArena()) LocationSummary(if_instr, LocationSummary::kNoCall);
864 HInstruction* cond = if_instr->InputAt(0);
865 if (!cond->IsCondition() || cond->AsCondition()->NeedsMaterialization()) {
866 locations->SetInAt(0, Location::Any());
867 }
868}
869
870void InstructionCodeGeneratorX86_64::VisitIf(HIf* if_instr) {
871 Label* true_target = codegen_->GetLabelOf(if_instr->IfTrueSuccessor());
872 Label* false_target = codegen_->GetLabelOf(if_instr->IfFalseSuccessor());
873 Label* always_true_target = true_target;
874 if (codegen_->GoesToNextBlock(if_instr->GetBlock(),
875 if_instr->IfTrueSuccessor())) {
876 always_true_target = nullptr;
877 }
878 if (codegen_->GoesToNextBlock(if_instr->GetBlock(),
879 if_instr->IfFalseSuccessor())) {
880 false_target = nullptr;
881 }
882 GenerateTestAndBranch(if_instr, true_target, false_target, always_true_target);
883}
884
885void LocationsBuilderX86_64::VisitDeoptimize(HDeoptimize* deoptimize) {
886 LocationSummary* locations = new (GetGraph()->GetArena())
887 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
888 HInstruction* cond = deoptimize->InputAt(0);
889 DCHECK(cond->IsCondition());
890 if (cond->AsCondition()->NeedsMaterialization()) {
891 locations->SetInAt(0, Location::Any());
892 }
893}
894
895void InstructionCodeGeneratorX86_64::VisitDeoptimize(HDeoptimize* deoptimize) {
896 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena())
897 DeoptimizationSlowPathX86_64(deoptimize);
898 codegen_->AddSlowPath(slow_path);
899 Label* slow_path_entry = slow_path->GetEntryLabel();
900 GenerateTestAndBranch(deoptimize, slow_path_entry, nullptr, slow_path_entry);
901}
902
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100903void LocationsBuilderX86_64::VisitLocal(HLocal* local) {
904 local->SetLocations(nullptr);
905}
906
907void InstructionCodeGeneratorX86_64::VisitLocal(HLocal* local) {
908 DCHECK_EQ(local->GetBlock(), GetGraph()->GetEntryBlock());
909}
910
911void LocationsBuilderX86_64::VisitLoadLocal(HLoadLocal* local) {
912 local->SetLocations(nullptr);
913}
914
915void InstructionCodeGeneratorX86_64::VisitLoadLocal(HLoadLocal* load) {
916 // Nothing to do, this is driven by the code generator.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700917 UNUSED(load);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100918}
919
920void LocationsBuilderX86_64::VisitStoreLocal(HStoreLocal* store) {
Nicolas Geoffray39468442014-09-02 15:17:15 +0100921 LocationSummary* locations =
922 new (GetGraph()->GetArena()) LocationSummary(store, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100923 switch (store->InputAt(1)->GetType()) {
924 case Primitive::kPrimBoolean:
925 case Primitive::kPrimByte:
926 case Primitive::kPrimChar:
927 case Primitive::kPrimShort:
928 case Primitive::kPrimInt:
929 case Primitive::kPrimNot:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100930 case Primitive::kPrimFloat:
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100931 locations->SetInAt(1, Location::StackSlot(codegen_->GetStackSlot(store->GetLocal())));
932 break;
933
934 case Primitive::kPrimLong:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100935 case Primitive::kPrimDouble:
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100936 locations->SetInAt(1, Location::DoubleStackSlot(codegen_->GetStackSlot(store->GetLocal())));
937 break;
938
939 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100940 LOG(FATAL) << "Unexpected local type " << store->InputAt(1)->GetType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100941 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100942}
943
944void InstructionCodeGeneratorX86_64::VisitStoreLocal(HStoreLocal* store) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700945 UNUSED(store);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100946}
947
Roland Levillain0d37cd02015-05-27 16:39:19 +0100948void LocationsBuilderX86_64::VisitCondition(HCondition* cond) {
Nicolas Geoffray39468442014-09-02 15:17:15 +0100949 LocationSummary* locations =
Roland Levillain0d37cd02015-05-27 16:39:19 +0100950 new (GetGraph()->GetArena()) LocationSummary(cond, LocationSummary::kNoCall);
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +0100951 locations->SetInAt(0, Location::RequiresRegister());
952 locations->SetInAt(1, Location::Any());
Roland Levillain0d37cd02015-05-27 16:39:19 +0100953 if (cond->NeedsMaterialization()) {
Nicolas Geoffraye5038322014-07-04 09:41:32 +0100954 locations->SetOut(Location::RequiresRegister());
955 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +0100956}
957
Roland Levillain0d37cd02015-05-27 16:39:19 +0100958void InstructionCodeGeneratorX86_64::VisitCondition(HCondition* cond) {
959 if (cond->NeedsMaterialization()) {
960 LocationSummary* locations = cond->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +0000961 CpuRegister reg = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray18efde52014-09-22 15:51:11 +0100962 // Clear register: setcc only sets the low byte.
Mark Mendell92e83bf2015-05-07 11:25:03 -0400963 __ xorl(reg, reg);
Nicolas Geoffray748f1402015-01-27 08:17:54 +0000964 Location lhs = locations->InAt(0);
965 Location rhs = locations->InAt(1);
966 if (rhs.IsRegister()) {
967 __ cmpl(lhs.AsRegister<CpuRegister>(), rhs.AsRegister<CpuRegister>());
968 } else if (rhs.IsConstant()) {
Mingyao Yangdc5ac732015-02-25 11:28:05 -0800969 int32_t constant = CodeGenerator::GetInt32ValueOf(rhs.GetConstant());
Nicolas Geoffray748f1402015-01-27 08:17:54 +0000970 if (constant == 0) {
971 __ testl(lhs.AsRegister<CpuRegister>(), lhs.AsRegister<CpuRegister>());
972 } else {
973 __ cmpl(lhs.AsRegister<CpuRegister>(), Immediate(constant));
974 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100975 } else {
Nicolas Geoffray748f1402015-01-27 08:17:54 +0000976 __ cmpl(lhs.AsRegister<CpuRegister>(), Address(CpuRegister(RSP), rhs.GetStackIndex()));
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100977 }
Roland Levillain0d37cd02015-05-27 16:39:19 +0100978 __ setcc(X86_64Condition(cond->GetCondition()), reg);
Dave Allison20dfc792014-06-16 20:44:29 -0700979 }
980}
981
982void LocationsBuilderX86_64::VisitEqual(HEqual* comp) {
983 VisitCondition(comp);
984}
985
986void InstructionCodeGeneratorX86_64::VisitEqual(HEqual* comp) {
987 VisitCondition(comp);
988}
989
990void LocationsBuilderX86_64::VisitNotEqual(HNotEqual* comp) {
991 VisitCondition(comp);
992}
993
994void InstructionCodeGeneratorX86_64::VisitNotEqual(HNotEqual* comp) {
995 VisitCondition(comp);
996}
997
998void LocationsBuilderX86_64::VisitLessThan(HLessThan* comp) {
999 VisitCondition(comp);
1000}
1001
1002void InstructionCodeGeneratorX86_64::VisitLessThan(HLessThan* comp) {
1003 VisitCondition(comp);
1004}
1005
1006void LocationsBuilderX86_64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
1007 VisitCondition(comp);
1008}
1009
1010void InstructionCodeGeneratorX86_64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
1011 VisitCondition(comp);
1012}
1013
1014void LocationsBuilderX86_64::VisitGreaterThan(HGreaterThan* comp) {
1015 VisitCondition(comp);
1016}
1017
1018void InstructionCodeGeneratorX86_64::VisitGreaterThan(HGreaterThan* comp) {
1019 VisitCondition(comp);
1020}
1021
1022void LocationsBuilderX86_64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
1023 VisitCondition(comp);
1024}
1025
1026void InstructionCodeGeneratorX86_64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
1027 VisitCondition(comp);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001028}
1029
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001030void LocationsBuilderX86_64::VisitCompare(HCompare* compare) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01001031 LocationSummary* locations =
1032 new (GetGraph()->GetArena()) LocationSummary(compare, LocationSummary::kNoCall);
Calin Juravleddb7df22014-11-25 20:56:51 +00001033 switch (compare->InputAt(0)->GetType()) {
1034 case Primitive::kPrimLong: {
1035 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell40741f32015-04-20 22:10:34 -04001036 locations->SetInAt(1, Location::Any());
Calin Juravleddb7df22014-11-25 20:56:51 +00001037 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1038 break;
1039 }
1040 case Primitive::kPrimFloat:
1041 case Primitive::kPrimDouble: {
1042 locations->SetInAt(0, Location::RequiresFpuRegister());
Mark Mendell40741f32015-04-20 22:10:34 -04001043 locations->SetInAt(1, Location::Any());
Calin Juravleddb7df22014-11-25 20:56:51 +00001044 locations->SetOut(Location::RequiresRegister());
1045 break;
1046 }
1047 default:
1048 LOG(FATAL) << "Unexpected type for compare operation " << compare->InputAt(0)->GetType();
1049 }
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001050}
1051
1052void InstructionCodeGeneratorX86_64::VisitCompare(HCompare* compare) {
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001053 LocationSummary* locations = compare->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00001054 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Calin Juravleddb7df22014-11-25 20:56:51 +00001055 Location left = locations->InAt(0);
1056 Location right = locations->InAt(1);
1057
1058 Label less, greater, done;
1059 Primitive::Type type = compare->InputAt(0)->GetType();
1060 switch (type) {
1061 case Primitive::kPrimLong: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04001062 CpuRegister left_reg = left.AsRegister<CpuRegister>();
1063 if (right.IsConstant()) {
1064 int64_t value = right.GetConstant()->AsLongConstant()->GetValue();
Mark Mendell40741f32015-04-20 22:10:34 -04001065 if (IsInt<32>(value)) {
1066 if (value == 0) {
1067 __ testq(left_reg, left_reg);
1068 } else {
1069 __ cmpq(left_reg, Immediate(static_cast<int32_t>(value)));
1070 }
Mark Mendell3f6c7f62015-03-13 13:47:53 -04001071 } else {
Mark Mendell40741f32015-04-20 22:10:34 -04001072 // Value won't fit in an int.
1073 __ cmpq(left_reg, codegen_->LiteralInt64Address(value));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04001074 }
Mark Mendell40741f32015-04-20 22:10:34 -04001075 } else if (right.IsDoubleStackSlot()) {
1076 __ cmpq(left_reg, Address(CpuRegister(RSP), right.GetStackIndex()));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04001077 } else {
1078 __ cmpq(left_reg, right.AsRegister<CpuRegister>());
1079 }
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001080 break;
Calin Juravleddb7df22014-11-25 20:56:51 +00001081 }
1082 case Primitive::kPrimFloat: {
Mark Mendell40741f32015-04-20 22:10:34 -04001083 XmmRegister left_reg = left.AsFpuRegister<XmmRegister>();
1084 if (right.IsConstant()) {
1085 float value = right.GetConstant()->AsFloatConstant()->GetValue();
1086 __ ucomiss(left_reg, codegen_->LiteralFloatAddress(value));
1087 } else if (right.IsStackSlot()) {
1088 __ ucomiss(left_reg, Address(CpuRegister(RSP), right.GetStackIndex()));
1089 } else {
1090 __ ucomiss(left_reg, right.AsFpuRegister<XmmRegister>());
1091 }
Calin Juravleddb7df22014-11-25 20:56:51 +00001092 __ j(kUnordered, compare->IsGtBias() ? &greater : &less);
1093 break;
1094 }
1095 case Primitive::kPrimDouble: {
Mark Mendell40741f32015-04-20 22:10:34 -04001096 XmmRegister left_reg = left.AsFpuRegister<XmmRegister>();
1097 if (right.IsConstant()) {
1098 double value = right.GetConstant()->AsDoubleConstant()->GetValue();
1099 __ ucomisd(left_reg, codegen_->LiteralDoubleAddress(value));
1100 } else if (right.IsDoubleStackSlot()) {
1101 __ ucomisd(left_reg, Address(CpuRegister(RSP), right.GetStackIndex()));
1102 } else {
1103 __ ucomisd(left_reg, right.AsFpuRegister<XmmRegister>());
1104 }
Calin Juravleddb7df22014-11-25 20:56:51 +00001105 __ j(kUnordered, compare->IsGtBias() ? &greater : &less);
1106 break;
1107 }
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001108 default:
Calin Juravleddb7df22014-11-25 20:56:51 +00001109 LOG(FATAL) << "Unexpected compare type " << type;
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001110 }
Calin Juravleddb7df22014-11-25 20:56:51 +00001111 __ movl(out, Immediate(0));
Calin Juravle91debbc2014-11-26 19:01:09 +00001112 __ j(kEqual, &done);
Calin Juravleddb7df22014-11-25 20:56:51 +00001113 __ j(type == Primitive::kPrimLong ? kLess : kBelow, &less); // ucomis{s,d} sets CF (kBelow)
Calin Juravlefd861242014-11-25 20:56:51 +00001114
Calin Juravle91debbc2014-11-26 19:01:09 +00001115 __ Bind(&greater);
Calin Juravleddb7df22014-11-25 20:56:51 +00001116 __ movl(out, Immediate(1));
1117 __ jmp(&done);
1118
1119 __ Bind(&less);
1120 __ movl(out, Immediate(-1));
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01001121
1122 __ Bind(&done);
1123}
1124
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001125void LocationsBuilderX86_64::VisitIntConstant(HIntConstant* constant) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01001126 LocationSummary* locations =
1127 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01001128 locations->SetOut(Location::ConstantLocation(constant));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001129}
1130
1131void InstructionCodeGeneratorX86_64::VisitIntConstant(HIntConstant* constant) {
Roland Levillain3a3fd0f2014-10-10 13:56:31 +01001132 // Will be generated at use site.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001133 UNUSED(constant);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001134}
1135
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001136void LocationsBuilderX86_64::VisitNullConstant(HNullConstant* constant) {
1137 LocationSummary* locations =
1138 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
1139 locations->SetOut(Location::ConstantLocation(constant));
1140}
1141
1142void InstructionCodeGeneratorX86_64::VisitNullConstant(HNullConstant* constant) {
1143 // Will be generated at use site.
1144 UNUSED(constant);
1145}
1146
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001147void LocationsBuilderX86_64::VisitLongConstant(HLongConstant* constant) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01001148 LocationSummary* locations =
1149 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01001150 locations->SetOut(Location::ConstantLocation(constant));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001151}
1152
1153void InstructionCodeGeneratorX86_64::VisitLongConstant(HLongConstant* constant) {
Roland Levillain3a3fd0f2014-10-10 13:56:31 +01001154 // Will be generated at use site.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001155 UNUSED(constant);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001156}
1157
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01001158void LocationsBuilderX86_64::VisitFloatConstant(HFloatConstant* constant) {
1159 LocationSummary* locations =
1160 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
1161 locations->SetOut(Location::ConstantLocation(constant));
1162}
1163
1164void InstructionCodeGeneratorX86_64::VisitFloatConstant(HFloatConstant* constant) {
1165 // Will be generated at use site.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001166 UNUSED(constant);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01001167}
1168
1169void LocationsBuilderX86_64::VisitDoubleConstant(HDoubleConstant* constant) {
1170 LocationSummary* locations =
1171 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
1172 locations->SetOut(Location::ConstantLocation(constant));
1173}
1174
1175void InstructionCodeGeneratorX86_64::VisitDoubleConstant(HDoubleConstant* constant) {
1176 // Will be generated at use site.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001177 UNUSED(constant);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01001178}
1179
Calin Juravle27df7582015-04-17 19:12:31 +01001180void LocationsBuilderX86_64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
1181 memory_barrier->SetLocations(nullptr);
1182}
1183
1184void InstructionCodeGeneratorX86_64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
1185 GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
1186}
1187
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001188void LocationsBuilderX86_64::VisitReturnVoid(HReturnVoid* ret) {
1189 ret->SetLocations(nullptr);
1190}
1191
1192void InstructionCodeGeneratorX86_64::VisitReturnVoid(HReturnVoid* ret) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001193 UNUSED(ret);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001194 codegen_->GenerateFrameExit();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001195}
1196
1197void LocationsBuilderX86_64::VisitReturn(HReturn* ret) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01001198 LocationSummary* locations =
1199 new (GetGraph()->GetArena()) LocationSummary(ret, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001200 switch (ret->InputAt(0)->GetType()) {
1201 case Primitive::kPrimBoolean:
1202 case Primitive::kPrimByte:
1203 case Primitive::kPrimChar:
1204 case Primitive::kPrimShort:
1205 case Primitive::kPrimInt:
1206 case Primitive::kPrimNot:
1207 case Primitive::kPrimLong:
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001208 locations->SetInAt(0, Location::RegisterLocation(RAX));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001209 break;
1210
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001211 case Primitive::kPrimFloat:
1212 case Primitive::kPrimDouble:
Mark Mendell40741f32015-04-20 22:10:34 -04001213 locations->SetInAt(0, Location::FpuRegisterLocation(XMM0));
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001214 break;
1215
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001216 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001217 LOG(FATAL) << "Unexpected return type " << ret->InputAt(0)->GetType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001218 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001219}
1220
1221void InstructionCodeGeneratorX86_64::VisitReturn(HReturn* ret) {
1222 if (kIsDebugBuild) {
1223 switch (ret->InputAt(0)->GetType()) {
1224 case Primitive::kPrimBoolean:
1225 case Primitive::kPrimByte:
1226 case Primitive::kPrimChar:
1227 case Primitive::kPrimShort:
1228 case Primitive::kPrimInt:
1229 case Primitive::kPrimNot:
1230 case Primitive::kPrimLong:
Roland Levillain271ab9c2014-11-27 15:23:57 +00001231 DCHECK_EQ(ret->GetLocations()->InAt(0).AsRegister<CpuRegister>().AsRegister(), RAX);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001232 break;
1233
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001234 case Primitive::kPrimFloat:
1235 case Primitive::kPrimDouble:
Roland Levillain271ab9c2014-11-27 15:23:57 +00001236 DCHECK_EQ(ret->GetLocations()->InAt(0).AsFpuRegister<XmmRegister>().AsFloatRegister(),
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001237 XMM0);
1238 break;
1239
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001240 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001241 LOG(FATAL) << "Unexpected return type " << ret->InputAt(0)->GetType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001242 }
1243 }
1244 codegen_->GenerateFrameExit();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001245}
1246
Roland Levillain2d27c8e2015-04-28 15:48:45 +01001247Location InvokeDexCallingConventionVisitorX86_64::GetNextLocation(Primitive::Type type) {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001248 switch (type) {
1249 case Primitive::kPrimBoolean:
1250 case Primitive::kPrimByte:
1251 case Primitive::kPrimChar:
1252 case Primitive::kPrimShort:
1253 case Primitive::kPrimInt:
1254 case Primitive::kPrimNot: {
1255 uint32_t index = gp_index_++;
1256 stack_index_++;
1257 if (index < calling_convention.GetNumberOfRegisters()) {
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001258 return Location::RegisterLocation(calling_convention.GetRegisterAt(index));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001259 } else {
1260 return Location::StackSlot(calling_convention.GetStackOffsetOf(stack_index_ - 1));
1261 }
1262 }
1263
1264 case Primitive::kPrimLong: {
1265 uint32_t index = gp_index_;
1266 stack_index_ += 2;
1267 if (index < calling_convention.GetNumberOfRegisters()) {
1268 gp_index_ += 1;
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001269 return Location::RegisterLocation(calling_convention.GetRegisterAt(index));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001270 } else {
1271 gp_index_ += 2;
1272 return Location::DoubleStackSlot(calling_convention.GetStackOffsetOf(stack_index_ - 2));
1273 }
1274 }
1275
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001276 case Primitive::kPrimFloat: {
Roland Levillain2d27c8e2015-04-28 15:48:45 +01001277 uint32_t index = float_index_++;
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001278 stack_index_++;
1279 if (index < calling_convention.GetNumberOfFpuRegisters()) {
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001280 return Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(index));
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001281 } else {
1282 return Location::StackSlot(calling_convention.GetStackOffsetOf(stack_index_ - 1));
1283 }
1284 }
1285
1286 case Primitive::kPrimDouble: {
Roland Levillain2d27c8e2015-04-28 15:48:45 +01001287 uint32_t index = float_index_++;
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001288 stack_index_ += 2;
1289 if (index < calling_convention.GetNumberOfFpuRegisters()) {
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001290 return Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(index));
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01001291 } else {
1292 return Location::DoubleStackSlot(calling_convention.GetStackOffsetOf(stack_index_ - 2));
1293 }
1294 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001295
1296 case Primitive::kPrimVoid:
1297 LOG(FATAL) << "Unexpected parameter type " << type;
1298 break;
1299 }
1300 return Location();
1301}
1302
Nicolas Geoffraye53798a2014-12-01 10:31:54 +00001303void LocationsBuilderX86_64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
Roland Levillain3e3d7332015-04-28 11:00:54 +01001304 // When we do not run baseline, explicit clinit checks triggered by static
1305 // invokes must have been pruned by art::PrepareForRegisterAllocation.
1306 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01001307
Mark Mendellfb8d2792015-03-31 22:16:59 -04001308 IntrinsicLocationsBuilderX86_64 intrinsic(codegen_);
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001309 if (intrinsic.TryDispatch(invoke)) {
1310 return;
1311 }
1312
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001313 HandleInvoke(invoke);
1314}
1315
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001316static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorX86_64* codegen) {
1317 if (invoke->GetLocations()->Intrinsified()) {
1318 IntrinsicCodeGeneratorX86_64 intrinsic(codegen);
1319 intrinsic.Dispatch(invoke);
1320 return true;
1321 }
1322 return false;
1323}
1324
Nicolas Geoffraye53798a2014-12-01 10:31:54 +00001325void InstructionCodeGeneratorX86_64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
Roland Levillain3e3d7332015-04-28 11:00:54 +01001326 // When we do not run baseline, explicit clinit checks triggered by static
1327 // invokes must have been pruned by art::PrepareForRegisterAllocation.
1328 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01001329
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001330 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
1331 return;
1332 }
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001333
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001334 codegen_->GenerateStaticOrDirectCall(
1335 invoke,
1336 invoke->GetLocations()->GetTemp(0).AsRegister<CpuRegister>());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +00001337 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001338}
1339
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001340void LocationsBuilderX86_64::HandleInvoke(HInvoke* invoke) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01001341 LocationSummary* locations =
1342 new (GetGraph()->GetArena()) LocationSummary(invoke, LocationSummary::kCall);
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01001343 locations->AddTemp(Location::RegisterLocation(kMethodRegisterArgument));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001344
Roland Levillain2d27c8e2015-04-28 15:48:45 +01001345 InvokeDexCallingConventionVisitorX86_64 calling_convention_visitor;
Roland Levillain3e3d7332015-04-28 11:00:54 +01001346 for (size_t i = 0; i < invoke->GetNumberOfArguments(); i++) {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001347 HInstruction* input = invoke->InputAt(i);
1348 locations->SetInAt(i, calling_convention_visitor.GetNextLocation(input->GetType()));
1349 }
1350
1351 switch (invoke->GetType()) {
1352 case Primitive::kPrimBoolean:
1353 case Primitive::kPrimByte:
1354 case Primitive::kPrimChar:
1355 case Primitive::kPrimShort:
1356 case Primitive::kPrimInt:
1357 case Primitive::kPrimNot:
1358 case Primitive::kPrimLong:
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001359 locations->SetOut(Location::RegisterLocation(RAX));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001360 break;
1361
1362 case Primitive::kPrimVoid:
1363 break;
1364
1365 case Primitive::kPrimDouble:
1366 case Primitive::kPrimFloat:
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01001367 locations->SetOut(Location::FpuRegisterLocation(XMM0));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001368 break;
1369 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001370}
1371
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001372void LocationsBuilderX86_64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Mark Mendellfb8d2792015-03-31 22:16:59 -04001373 IntrinsicLocationsBuilderX86_64 intrinsic(codegen_);
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001374 if (intrinsic.TryDispatch(invoke)) {
1375 return;
1376 }
1377
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001378 HandleInvoke(invoke);
1379}
1380
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001381void InstructionCodeGeneratorX86_64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Andreas Gampe71fb52f2014-12-29 17:43:08 -08001382 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
1383 return;
1384 }
1385
Roland Levillain271ab9c2014-11-27 15:23:57 +00001386 CpuRegister temp = invoke->GetLocations()->GetTemp(0).AsRegister<CpuRegister>();
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001387 size_t method_offset = mirror::Class::EmbeddedVTableOffset().SizeValue() +
1388 invoke->GetVTableIndex() * sizeof(mirror::Class::VTableEntry);
1389 LocationSummary* locations = invoke->GetLocations();
1390 Location receiver = locations->InAt(0);
1391 size_t class_offset = mirror::Object::ClassOffset().SizeValue();
1392 // temp = object->GetClass();
1393 if (receiver.IsStackSlot()) {
Nicolas Geoffray360231a2014-10-08 21:07:48 +01001394 __ movl(temp, Address(CpuRegister(RSP), receiver.GetStackIndex()));
1395 __ movl(temp, Address(temp, class_offset));
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001396 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001397 __ movl(temp, Address(receiver.AsRegister<CpuRegister>(), class_offset));
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001398 }
Calin Juravle77520bc2015-01-12 18:45:46 +00001399 codegen_->MaybeRecordImplicitNullCheck(invoke);
Nicolas Geoffraye982f0b2014-08-13 02:11:24 +01001400 // temp = temp->GetMethodAt(method_offset);
1401 __ movl(temp, Address(temp, method_offset));
1402 // call temp->GetEntryPoint();
Mathieu Chartier2d721012014-11-10 11:08:06 -08001403 __ call(Address(temp, mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +00001404 kX86_64WordSize).SizeValue()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001405
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001406 DCHECK(!codegen_->IsLeafMethod());
Nicolas Geoffray39468442014-09-02 15:17:15 +01001407 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01001408}
1409
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001410void LocationsBuilderX86_64::VisitInvokeInterface(HInvokeInterface* invoke) {
1411 HandleInvoke(invoke);
1412 // Add the hidden argument.
1413 invoke->GetLocations()->AddTemp(Location::RegisterLocation(RAX));
1414}
1415
1416void InstructionCodeGeneratorX86_64::VisitInvokeInterface(HInvokeInterface* invoke) {
1417 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
Roland Levillain271ab9c2014-11-27 15:23:57 +00001418 CpuRegister temp = invoke->GetLocations()->GetTemp(0).AsRegister<CpuRegister>();
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001419 uint32_t method_offset = mirror::Class::EmbeddedImTableOffset().Uint32Value() +
1420 (invoke->GetImtIndex() % mirror::Class::kImtSize) * sizeof(mirror::Class::ImTableEntry);
1421 LocationSummary* locations = invoke->GetLocations();
1422 Location receiver = locations->InAt(0);
1423 size_t class_offset = mirror::Object::ClassOffset().SizeValue();
1424
1425 // Set the hidden argument.
Mark Mendell92e83bf2015-05-07 11:25:03 -04001426 CpuRegister hidden_reg = invoke->GetLocations()->GetTemp(1).AsRegister<CpuRegister>();
1427 codegen_->Load64BitValue(hidden_reg, invoke->GetDexMethodIndex());
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001428
1429 // temp = object->GetClass();
1430 if (receiver.IsStackSlot()) {
1431 __ movl(temp, Address(CpuRegister(RSP), receiver.GetStackIndex()));
1432 __ movl(temp, Address(temp, class_offset));
1433 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001434 __ movl(temp, Address(receiver.AsRegister<CpuRegister>(), class_offset));
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001435 }
Calin Juravle77520bc2015-01-12 18:45:46 +00001436 codegen_->MaybeRecordImplicitNullCheck(invoke);
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001437 // temp = temp->GetImtEntryAt(method_offset);
1438 __ movl(temp, Address(temp, method_offset));
1439 // call temp->GetEntryPoint();
Mathieu Chartier2d721012014-11-10 11:08:06 -08001440 __ call(Address(temp, mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +00001441 kX86_64WordSize).SizeValue()));
Nicolas Geoffray52839d12014-11-07 17:47:25 +00001442
1443 DCHECK(!codegen_->IsLeafMethod());
1444 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
1445}
1446
Roland Levillain88cb1752014-10-20 16:36:47 +01001447void LocationsBuilderX86_64::VisitNeg(HNeg* neg) {
1448 LocationSummary* locations =
1449 new (GetGraph()->GetArena()) LocationSummary(neg, LocationSummary::kNoCall);
1450 switch (neg->GetResultType()) {
1451 case Primitive::kPrimInt:
Roland Levillain2e07b4f2014-10-23 18:12:09 +01001452 case Primitive::kPrimLong:
Roland Levillain88cb1752014-10-20 16:36:47 +01001453 locations->SetInAt(0, Location::RequiresRegister());
1454 locations->SetOut(Location::SameAsFirstInput());
1455 break;
1456
Roland Levillain88cb1752014-10-20 16:36:47 +01001457 case Primitive::kPrimFloat:
1458 case Primitive::kPrimDouble:
Roland Levillain3dbcb382014-10-28 17:30:07 +00001459 locations->SetInAt(0, Location::RequiresFpuRegister());
Roland Levillain5368c212014-11-27 15:03:41 +00001460 locations->SetOut(Location::SameAsFirstInput());
Roland Levillain5368c212014-11-27 15:03:41 +00001461 locations->AddTemp(Location::RequiresFpuRegister());
Roland Levillain88cb1752014-10-20 16:36:47 +01001462 break;
1463
1464 default:
1465 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
1466 }
1467}
1468
1469void InstructionCodeGeneratorX86_64::VisitNeg(HNeg* neg) {
1470 LocationSummary* locations = neg->GetLocations();
1471 Location out = locations->Out();
1472 Location in = locations->InAt(0);
1473 switch (neg->GetResultType()) {
1474 case Primitive::kPrimInt:
1475 DCHECK(in.IsRegister());
Roland Levillain3dbcb382014-10-28 17:30:07 +00001476 DCHECK(in.Equals(out));
Roland Levillain271ab9c2014-11-27 15:23:57 +00001477 __ negl(out.AsRegister<CpuRegister>());
Roland Levillain88cb1752014-10-20 16:36:47 +01001478 break;
1479
1480 case Primitive::kPrimLong:
Roland Levillain2e07b4f2014-10-23 18:12:09 +01001481 DCHECK(in.IsRegister());
Roland Levillain3dbcb382014-10-28 17:30:07 +00001482 DCHECK(in.Equals(out));
Roland Levillain271ab9c2014-11-27 15:23:57 +00001483 __ negq(out.AsRegister<CpuRegister>());
Roland Levillain2e07b4f2014-10-23 18:12:09 +01001484 break;
1485
Roland Levillain5368c212014-11-27 15:03:41 +00001486 case Primitive::kPrimFloat: {
1487 DCHECK(in.Equals(out));
Mark Mendell40741f32015-04-20 22:10:34 -04001488 XmmRegister mask = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
Roland Levillain5368c212014-11-27 15:03:41 +00001489 // Implement float negation with an exclusive or with value
1490 // 0x80000000 (mask for bit 31, representing the sign of a
1491 // single-precision floating-point number).
Mark Mendell40741f32015-04-20 22:10:34 -04001492 __ movss(mask, codegen_->LiteralInt32Address(0x80000000));
Roland Levillain271ab9c2014-11-27 15:23:57 +00001493 __ xorps(out.AsFpuRegister<XmmRegister>(), mask);
Roland Levillain3dbcb382014-10-28 17:30:07 +00001494 break;
Roland Levillain5368c212014-11-27 15:03:41 +00001495 }
Roland Levillain3dbcb382014-10-28 17:30:07 +00001496
Roland Levillain5368c212014-11-27 15:03:41 +00001497 case Primitive::kPrimDouble: {
1498 DCHECK(in.Equals(out));
Mark Mendell40741f32015-04-20 22:10:34 -04001499 XmmRegister mask = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
Roland Levillain5368c212014-11-27 15:03:41 +00001500 // Implement double negation with an exclusive or with value
Roland Levillain3dbcb382014-10-28 17:30:07 +00001501 // 0x8000000000000000 (mask for bit 63, representing the sign of
Roland Levillain5368c212014-11-27 15:03:41 +00001502 // a double-precision floating-point number).
Mark Mendell40741f32015-04-20 22:10:34 -04001503 __ movsd(mask, codegen_->LiteralInt64Address(INT64_C(0x8000000000000000)));
Roland Levillain271ab9c2014-11-27 15:23:57 +00001504 __ xorpd(out.AsFpuRegister<XmmRegister>(), mask);
Roland Levillain88cb1752014-10-20 16:36:47 +01001505 break;
Roland Levillain5368c212014-11-27 15:03:41 +00001506 }
Roland Levillain88cb1752014-10-20 16:36:47 +01001507
1508 default:
1509 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
1510 }
1511}
1512
Roland Levillaindff1f282014-11-05 14:15:05 +00001513void LocationsBuilderX86_64::VisitTypeConversion(HTypeConversion* conversion) {
1514 LocationSummary* locations =
1515 new (GetGraph()->GetArena()) LocationSummary(conversion, LocationSummary::kNoCall);
1516 Primitive::Type result_type = conversion->GetResultType();
1517 Primitive::Type input_type = conversion->GetInputType();
Nicolas Geoffray01fcc9e2014-12-01 14:16:20 +00001518 DCHECK_NE(result_type, input_type);
David Brazdil46e2a392015-03-16 17:31:52 +00001519
David Brazdilb2bd1c52015-03-25 11:17:37 +00001520 // The Java language does not allow treating boolean as an integral type but
1521 // our bit representation makes it safe.
David Brazdil46e2a392015-03-16 17:31:52 +00001522
Roland Levillaindff1f282014-11-05 14:15:05 +00001523 switch (result_type) {
Roland Levillain51d3fc42014-11-13 14:11:42 +00001524 case Primitive::kPrimByte:
1525 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001526 case Primitive::kPrimBoolean:
1527 // Boolean input is a result of code transformations.
Roland Levillain51d3fc42014-11-13 14:11:42 +00001528 case Primitive::kPrimShort:
1529 case Primitive::kPrimInt:
1530 case Primitive::kPrimChar:
Roland Levillain981e4542014-11-14 11:47:14 +00001531 // Processing a Dex `int-to-byte' instruction.
Roland Levillain51d3fc42014-11-13 14:11:42 +00001532 locations->SetInAt(0, Location::Any());
1533 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1534 break;
1535
1536 default:
1537 LOG(FATAL) << "Unexpected type conversion from " << input_type
1538 << " to " << result_type;
1539 }
1540 break;
1541
Roland Levillain01a8d712014-11-14 16:27:39 +00001542 case Primitive::kPrimShort:
1543 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001544 case Primitive::kPrimBoolean:
1545 // Boolean input is a result of code transformations.
Roland Levillain01a8d712014-11-14 16:27:39 +00001546 case Primitive::kPrimByte:
1547 case Primitive::kPrimInt:
1548 case Primitive::kPrimChar:
1549 // Processing a Dex `int-to-short' instruction.
1550 locations->SetInAt(0, Location::Any());
1551 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1552 break;
1553
1554 default:
1555 LOG(FATAL) << "Unexpected type conversion from " << input_type
1556 << " to " << result_type;
1557 }
1558 break;
1559
Roland Levillain946e1432014-11-11 17:35:19 +00001560 case Primitive::kPrimInt:
1561 switch (input_type) {
1562 case Primitive::kPrimLong:
Roland Levillain981e4542014-11-14 11:47:14 +00001563 // Processing a Dex `long-to-int' instruction.
Roland Levillain946e1432014-11-11 17:35:19 +00001564 locations->SetInAt(0, Location::Any());
1565 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1566 break;
1567
1568 case Primitive::kPrimFloat:
Roland Levillain3f8f9362014-12-02 17:45:01 +00001569 // Processing a Dex `float-to-int' instruction.
1570 locations->SetInAt(0, Location::RequiresFpuRegister());
1571 locations->SetOut(Location::RequiresRegister());
1572 locations->AddTemp(Location::RequiresFpuRegister());
1573 break;
1574
Roland Levillain946e1432014-11-11 17:35:19 +00001575 case Primitive::kPrimDouble:
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001576 // Processing a Dex `double-to-int' instruction.
1577 locations->SetInAt(0, Location::RequiresFpuRegister());
1578 locations->SetOut(Location::RequiresRegister());
1579 locations->AddTemp(Location::RequiresFpuRegister());
Roland Levillain946e1432014-11-11 17:35:19 +00001580 break;
1581
1582 default:
1583 LOG(FATAL) << "Unexpected type conversion from " << input_type
1584 << " to " << result_type;
1585 }
1586 break;
1587
Roland Levillaindff1f282014-11-05 14:15:05 +00001588 case Primitive::kPrimLong:
1589 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001590 case Primitive::kPrimBoolean:
1591 // Boolean input is a result of code transformations.
Roland Levillaindff1f282014-11-05 14:15:05 +00001592 case Primitive::kPrimByte:
1593 case Primitive::kPrimShort:
1594 case Primitive::kPrimInt:
Roland Levillain666c7322014-11-10 13:39:43 +00001595 case Primitive::kPrimChar:
Roland Levillain981e4542014-11-14 11:47:14 +00001596 // Processing a Dex `int-to-long' instruction.
Roland Levillaindff1f282014-11-05 14:15:05 +00001597 // TODO: We would benefit from a (to-be-implemented)
1598 // Location::RegisterOrStackSlot requirement for this input.
1599 locations->SetInAt(0, Location::RequiresRegister());
1600 locations->SetOut(Location::RequiresRegister());
1601 break;
1602
1603 case Primitive::kPrimFloat:
Roland Levillain624279f2014-12-04 11:54:28 +00001604 // Processing a Dex `float-to-long' instruction.
1605 locations->SetInAt(0, Location::RequiresFpuRegister());
1606 locations->SetOut(Location::RequiresRegister());
1607 locations->AddTemp(Location::RequiresFpuRegister());
1608 break;
1609
Roland Levillaindff1f282014-11-05 14:15:05 +00001610 case Primitive::kPrimDouble:
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001611 // Processing a Dex `double-to-long' instruction.
1612 locations->SetInAt(0, Location::RequiresFpuRegister());
1613 locations->SetOut(Location::RequiresRegister());
1614 locations->AddTemp(Location::RequiresFpuRegister());
Roland Levillaindff1f282014-11-05 14:15:05 +00001615 break;
1616
1617 default:
1618 LOG(FATAL) << "Unexpected type conversion from " << input_type
1619 << " to " << result_type;
1620 }
1621 break;
1622
Roland Levillain981e4542014-11-14 11:47:14 +00001623 case Primitive::kPrimChar:
1624 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001625 case Primitive::kPrimBoolean:
1626 // Boolean input is a result of code transformations.
Roland Levillain981e4542014-11-14 11:47:14 +00001627 case Primitive::kPrimByte:
1628 case Primitive::kPrimShort:
1629 case Primitive::kPrimInt:
Roland Levillain981e4542014-11-14 11:47:14 +00001630 // Processing a Dex `int-to-char' instruction.
1631 locations->SetInAt(0, Location::Any());
1632 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1633 break;
1634
1635 default:
1636 LOG(FATAL) << "Unexpected type conversion from " << input_type
1637 << " to " << result_type;
1638 }
1639 break;
1640
Roland Levillaindff1f282014-11-05 14:15:05 +00001641 case Primitive::kPrimFloat:
Roland Levillaincff13742014-11-17 14:32:17 +00001642 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001643 case Primitive::kPrimBoolean:
1644 // Boolean input is a result of code transformations.
Roland Levillaincff13742014-11-17 14:32:17 +00001645 case Primitive::kPrimByte:
1646 case Primitive::kPrimShort:
1647 case Primitive::kPrimInt:
1648 case Primitive::kPrimChar:
1649 // Processing a Dex `int-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001650 locations->SetInAt(0, Location::Any());
Roland Levillaincff13742014-11-17 14:32:17 +00001651 locations->SetOut(Location::RequiresFpuRegister());
1652 break;
1653
1654 case Primitive::kPrimLong:
Roland Levillain6d0e4832014-11-27 18:31:21 +00001655 // Processing a Dex `long-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001656 locations->SetInAt(0, Location::Any());
Roland Levillain6d0e4832014-11-27 18:31:21 +00001657 locations->SetOut(Location::RequiresFpuRegister());
1658 break;
1659
Roland Levillaincff13742014-11-17 14:32:17 +00001660 case Primitive::kPrimDouble:
Roland Levillain8964e2b2014-12-04 12:10:50 +00001661 // Processing a Dex `double-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001662 locations->SetInAt(0, Location::Any());
Roland Levillain8964e2b2014-12-04 12:10:50 +00001663 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Roland Levillaincff13742014-11-17 14:32:17 +00001664 break;
1665
1666 default:
1667 LOG(FATAL) << "Unexpected type conversion from " << input_type
1668 << " to " << result_type;
1669 };
1670 break;
1671
Roland Levillaindff1f282014-11-05 14:15:05 +00001672 case Primitive::kPrimDouble:
Roland Levillaincff13742014-11-17 14:32:17 +00001673 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001674 case Primitive::kPrimBoolean:
1675 // Boolean input is a result of code transformations.
Roland Levillaincff13742014-11-17 14:32:17 +00001676 case Primitive::kPrimByte:
1677 case Primitive::kPrimShort:
1678 case Primitive::kPrimInt:
1679 case Primitive::kPrimChar:
1680 // Processing a Dex `int-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001681 locations->SetInAt(0, Location::Any());
Roland Levillaincff13742014-11-17 14:32:17 +00001682 locations->SetOut(Location::RequiresFpuRegister());
1683 break;
1684
1685 case Primitive::kPrimLong:
Roland Levillain647b9ed2014-11-27 12:06:00 +00001686 // Processing a Dex `long-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001687 locations->SetInAt(0, Location::Any());
Roland Levillain647b9ed2014-11-27 12:06:00 +00001688 locations->SetOut(Location::RequiresFpuRegister());
1689 break;
1690
Roland Levillaincff13742014-11-17 14:32:17 +00001691 case Primitive::kPrimFloat:
Roland Levillain8964e2b2014-12-04 12:10:50 +00001692 // Processing a Dex `float-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001693 locations->SetInAt(0, Location::Any());
Roland Levillain8964e2b2014-12-04 12:10:50 +00001694 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Roland Levillaincff13742014-11-17 14:32:17 +00001695 break;
1696
1697 default:
1698 LOG(FATAL) << "Unexpected type conversion from " << input_type
1699 << " to " << result_type;
1700 }
Roland Levillaindff1f282014-11-05 14:15:05 +00001701 break;
1702
1703 default:
1704 LOG(FATAL) << "Unexpected type conversion from " << input_type
1705 << " to " << result_type;
1706 }
1707}
1708
1709void InstructionCodeGeneratorX86_64::VisitTypeConversion(HTypeConversion* conversion) {
1710 LocationSummary* locations = conversion->GetLocations();
1711 Location out = locations->Out();
1712 Location in = locations->InAt(0);
1713 Primitive::Type result_type = conversion->GetResultType();
1714 Primitive::Type input_type = conversion->GetInputType();
Nicolas Geoffray01fcc9e2014-12-01 14:16:20 +00001715 DCHECK_NE(result_type, input_type);
Roland Levillaindff1f282014-11-05 14:15:05 +00001716 switch (result_type) {
Roland Levillain51d3fc42014-11-13 14:11:42 +00001717 case Primitive::kPrimByte:
1718 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001719 case Primitive::kPrimBoolean:
1720 // Boolean input is a result of code transformations.
Roland Levillain51d3fc42014-11-13 14:11:42 +00001721 case Primitive::kPrimShort:
1722 case Primitive::kPrimInt:
1723 case Primitive::kPrimChar:
Roland Levillain981e4542014-11-14 11:47:14 +00001724 // Processing a Dex `int-to-byte' instruction.
Roland Levillain51d3fc42014-11-13 14:11:42 +00001725 if (in.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001726 __ movsxb(out.AsRegister<CpuRegister>(), in.AsRegister<CpuRegister>());
Roland Levillain51d3fc42014-11-13 14:11:42 +00001727 } else if (in.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001728 __ movsxb(out.AsRegister<CpuRegister>(),
Roland Levillain51d3fc42014-11-13 14:11:42 +00001729 Address(CpuRegister(RSP), in.GetStackIndex()));
1730 } else {
1731 DCHECK(in.GetConstant()->IsIntConstant());
Roland Levillain271ab9c2014-11-27 15:23:57 +00001732 __ movl(out.AsRegister<CpuRegister>(),
Roland Levillain51d3fc42014-11-13 14:11:42 +00001733 Immediate(static_cast<int8_t>(in.GetConstant()->AsIntConstant()->GetValue())));
1734 }
1735 break;
1736
1737 default:
1738 LOG(FATAL) << "Unexpected type conversion from " << input_type
1739 << " to " << result_type;
1740 }
1741 break;
1742
Roland Levillain01a8d712014-11-14 16:27:39 +00001743 case Primitive::kPrimShort:
1744 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001745 case Primitive::kPrimBoolean:
1746 // Boolean input is a result of code transformations.
Roland Levillain01a8d712014-11-14 16:27:39 +00001747 case Primitive::kPrimByte:
1748 case Primitive::kPrimInt:
1749 case Primitive::kPrimChar:
1750 // Processing a Dex `int-to-short' instruction.
1751 if (in.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001752 __ movsxw(out.AsRegister<CpuRegister>(), in.AsRegister<CpuRegister>());
Roland Levillain01a8d712014-11-14 16:27:39 +00001753 } else if (in.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001754 __ movsxw(out.AsRegister<CpuRegister>(),
Roland Levillain01a8d712014-11-14 16:27:39 +00001755 Address(CpuRegister(RSP), in.GetStackIndex()));
1756 } else {
1757 DCHECK(in.GetConstant()->IsIntConstant());
Roland Levillain271ab9c2014-11-27 15:23:57 +00001758 __ movl(out.AsRegister<CpuRegister>(),
Roland Levillain01a8d712014-11-14 16:27:39 +00001759 Immediate(static_cast<int16_t>(in.GetConstant()->AsIntConstant()->GetValue())));
1760 }
1761 break;
1762
1763 default:
1764 LOG(FATAL) << "Unexpected type conversion from " << input_type
1765 << " to " << result_type;
1766 }
1767 break;
1768
Roland Levillain946e1432014-11-11 17:35:19 +00001769 case Primitive::kPrimInt:
1770 switch (input_type) {
1771 case Primitive::kPrimLong:
Roland Levillain981e4542014-11-14 11:47:14 +00001772 // Processing a Dex `long-to-int' instruction.
Roland Levillain946e1432014-11-11 17:35:19 +00001773 if (in.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001774 __ movl(out.AsRegister<CpuRegister>(), in.AsRegister<CpuRegister>());
Roland Levillain946e1432014-11-11 17:35:19 +00001775 } else if (in.IsDoubleStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001776 __ movl(out.AsRegister<CpuRegister>(),
Roland Levillain946e1432014-11-11 17:35:19 +00001777 Address(CpuRegister(RSP), in.GetStackIndex()));
1778 } else {
1779 DCHECK(in.IsConstant());
1780 DCHECK(in.GetConstant()->IsLongConstant());
1781 int64_t value = in.GetConstant()->AsLongConstant()->GetValue();
Roland Levillain271ab9c2014-11-27 15:23:57 +00001782 __ movl(out.AsRegister<CpuRegister>(), Immediate(static_cast<int32_t>(value)));
Roland Levillain946e1432014-11-11 17:35:19 +00001783 }
1784 break;
1785
Roland Levillain3f8f9362014-12-02 17:45:01 +00001786 case Primitive::kPrimFloat: {
1787 // Processing a Dex `float-to-int' instruction.
1788 XmmRegister input = in.AsFpuRegister<XmmRegister>();
1789 CpuRegister output = out.AsRegister<CpuRegister>();
1790 XmmRegister temp = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
1791 Label done, nan;
1792
1793 __ movl(output, Immediate(kPrimIntMax));
1794 // temp = int-to-float(output)
Roland Levillain624279f2014-12-04 11:54:28 +00001795 __ cvtsi2ss(temp, output, false);
Roland Levillain3f8f9362014-12-02 17:45:01 +00001796 // if input >= temp goto done
1797 __ comiss(input, temp);
1798 __ j(kAboveEqual, &done);
1799 // if input == NaN goto nan
1800 __ j(kUnordered, &nan);
1801 // output = float-to-int-truncate(input)
Roland Levillain624279f2014-12-04 11:54:28 +00001802 __ cvttss2si(output, input, false);
Roland Levillain3f8f9362014-12-02 17:45:01 +00001803 __ jmp(&done);
1804 __ Bind(&nan);
1805 // output = 0
1806 __ xorl(output, output);
1807 __ Bind(&done);
1808 break;
1809 }
1810
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001811 case Primitive::kPrimDouble: {
1812 // Processing a Dex `double-to-int' instruction.
1813 XmmRegister input = in.AsFpuRegister<XmmRegister>();
1814 CpuRegister output = out.AsRegister<CpuRegister>();
1815 XmmRegister temp = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
1816 Label done, nan;
1817
1818 __ movl(output, Immediate(kPrimIntMax));
1819 // temp = int-to-double(output)
1820 __ cvtsi2sd(temp, output);
1821 // if input >= temp goto done
1822 __ comisd(input, temp);
1823 __ j(kAboveEqual, &done);
1824 // if input == NaN goto nan
1825 __ j(kUnordered, &nan);
1826 // output = double-to-int-truncate(input)
1827 __ cvttsd2si(output, input);
1828 __ jmp(&done);
1829 __ Bind(&nan);
1830 // output = 0
1831 __ xorl(output, output);
1832 __ Bind(&done);
Roland Levillain946e1432014-11-11 17:35:19 +00001833 break;
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001834 }
Roland Levillain946e1432014-11-11 17:35:19 +00001835
1836 default:
1837 LOG(FATAL) << "Unexpected type conversion from " << input_type
1838 << " to " << result_type;
1839 }
1840 break;
1841
Roland Levillaindff1f282014-11-05 14:15:05 +00001842 case Primitive::kPrimLong:
1843 switch (input_type) {
1844 DCHECK(out.IsRegister());
David Brazdil46e2a392015-03-16 17:31:52 +00001845 case Primitive::kPrimBoolean:
1846 // Boolean input is a result of code transformations.
Roland Levillaindff1f282014-11-05 14:15:05 +00001847 case Primitive::kPrimByte:
1848 case Primitive::kPrimShort:
1849 case Primitive::kPrimInt:
Roland Levillain666c7322014-11-10 13:39:43 +00001850 case Primitive::kPrimChar:
Roland Levillain981e4542014-11-14 11:47:14 +00001851 // Processing a Dex `int-to-long' instruction.
Roland Levillaindff1f282014-11-05 14:15:05 +00001852 DCHECK(in.IsRegister());
Roland Levillain271ab9c2014-11-27 15:23:57 +00001853 __ movsxd(out.AsRegister<CpuRegister>(), in.AsRegister<CpuRegister>());
Roland Levillaindff1f282014-11-05 14:15:05 +00001854 break;
1855
Roland Levillain624279f2014-12-04 11:54:28 +00001856 case Primitive::kPrimFloat: {
1857 // Processing a Dex `float-to-long' instruction.
1858 XmmRegister input = in.AsFpuRegister<XmmRegister>();
1859 CpuRegister output = out.AsRegister<CpuRegister>();
1860 XmmRegister temp = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
1861 Label done, nan;
1862
Mark Mendell92e83bf2015-05-07 11:25:03 -04001863 codegen_->Load64BitValue(output, kPrimLongMax);
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001864 // temp = long-to-float(output)
Roland Levillain624279f2014-12-04 11:54:28 +00001865 __ cvtsi2ss(temp, output, true);
1866 // if input >= temp goto done
1867 __ comiss(input, temp);
1868 __ j(kAboveEqual, &done);
1869 // if input == NaN goto nan
1870 __ j(kUnordered, &nan);
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001871 // output = float-to-long-truncate(input)
Roland Levillain624279f2014-12-04 11:54:28 +00001872 __ cvttss2si(output, input, true);
1873 __ jmp(&done);
1874 __ Bind(&nan);
1875 // output = 0
Mark Mendell92e83bf2015-05-07 11:25:03 -04001876 __ xorl(output, output);
Roland Levillain624279f2014-12-04 11:54:28 +00001877 __ Bind(&done);
1878 break;
1879 }
1880
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001881 case Primitive::kPrimDouble: {
1882 // Processing a Dex `double-to-long' instruction.
1883 XmmRegister input = in.AsFpuRegister<XmmRegister>();
1884 CpuRegister output = out.AsRegister<CpuRegister>();
1885 XmmRegister temp = locations->GetTemp(0).AsFpuRegister<XmmRegister>();
1886 Label done, nan;
1887
Mark Mendell92e83bf2015-05-07 11:25:03 -04001888 codegen_->Load64BitValue(output, kPrimLongMax);
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001889 // temp = long-to-double(output)
1890 __ cvtsi2sd(temp, output, true);
1891 // if input >= temp goto done
1892 __ comisd(input, temp);
1893 __ j(kAboveEqual, &done);
1894 // if input == NaN goto nan
1895 __ j(kUnordered, &nan);
1896 // output = double-to-long-truncate(input)
1897 __ cvttsd2si(output, input, true);
1898 __ jmp(&done);
1899 __ Bind(&nan);
1900 // output = 0
Mark Mendell92e83bf2015-05-07 11:25:03 -04001901 __ xorl(output, output);
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001902 __ Bind(&done);
Roland Levillaindff1f282014-11-05 14:15:05 +00001903 break;
Roland Levillain4c0b61f2014-12-05 12:06:01 +00001904 }
Roland Levillaindff1f282014-11-05 14:15:05 +00001905
1906 default:
1907 LOG(FATAL) << "Unexpected type conversion from " << input_type
1908 << " to " << result_type;
1909 }
1910 break;
1911
Roland Levillain981e4542014-11-14 11:47:14 +00001912 case Primitive::kPrimChar:
1913 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001914 case Primitive::kPrimBoolean:
1915 // Boolean input is a result of code transformations.
Roland Levillain981e4542014-11-14 11:47:14 +00001916 case Primitive::kPrimByte:
1917 case Primitive::kPrimShort:
1918 case Primitive::kPrimInt:
Roland Levillain981e4542014-11-14 11:47:14 +00001919 // Processing a Dex `int-to-char' instruction.
1920 if (in.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001921 __ movzxw(out.AsRegister<CpuRegister>(), in.AsRegister<CpuRegister>());
Roland Levillain981e4542014-11-14 11:47:14 +00001922 } else if (in.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00001923 __ movzxw(out.AsRegister<CpuRegister>(),
Roland Levillain981e4542014-11-14 11:47:14 +00001924 Address(CpuRegister(RSP), in.GetStackIndex()));
1925 } else {
1926 DCHECK(in.GetConstant()->IsIntConstant());
Roland Levillain271ab9c2014-11-27 15:23:57 +00001927 __ movl(out.AsRegister<CpuRegister>(),
Roland Levillain981e4542014-11-14 11:47:14 +00001928 Immediate(static_cast<uint16_t>(in.GetConstant()->AsIntConstant()->GetValue())));
1929 }
1930 break;
1931
1932 default:
1933 LOG(FATAL) << "Unexpected type conversion from " << input_type
1934 << " to " << result_type;
1935 }
1936 break;
1937
Roland Levillaindff1f282014-11-05 14:15:05 +00001938 case Primitive::kPrimFloat:
Roland Levillaincff13742014-11-17 14:32:17 +00001939 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00001940 case Primitive::kPrimBoolean:
1941 // Boolean input is a result of code transformations.
Roland Levillaincff13742014-11-17 14:32:17 +00001942 case Primitive::kPrimByte:
1943 case Primitive::kPrimShort:
1944 case Primitive::kPrimInt:
1945 case Primitive::kPrimChar:
Roland Levillain6d0e4832014-11-27 18:31:21 +00001946 // Processing a Dex `int-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001947 if (in.IsRegister()) {
1948 __ cvtsi2ss(out.AsFpuRegister<XmmRegister>(), in.AsRegister<CpuRegister>(), false);
1949 } else if (in.IsConstant()) {
1950 int32_t v = in.GetConstant()->AsIntConstant()->GetValue();
1951 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
1952 if (v == 0) {
1953 __ xorps(dest, dest);
1954 } else {
1955 __ movss(dest, codegen_->LiteralFloatAddress(static_cast<float>(v)));
1956 }
1957 } else {
1958 __ cvtsi2ss(out.AsFpuRegister<XmmRegister>(),
1959 Address(CpuRegister(RSP), in.GetStackIndex()), false);
1960 }
Roland Levillaincff13742014-11-17 14:32:17 +00001961 break;
1962
1963 case Primitive::kPrimLong:
Roland Levillain6d0e4832014-11-27 18:31:21 +00001964 // Processing a Dex `long-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001965 if (in.IsRegister()) {
1966 __ cvtsi2ss(out.AsFpuRegister<XmmRegister>(), in.AsRegister<CpuRegister>(), true);
1967 } else if (in.IsConstant()) {
1968 int64_t v = in.GetConstant()->AsLongConstant()->GetValue();
1969 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
1970 if (v == 0) {
1971 __ xorps(dest, dest);
1972 } else {
1973 __ movss(dest, codegen_->LiteralFloatAddress(static_cast<float>(v)));
1974 }
1975 } else {
1976 __ cvtsi2ss(out.AsFpuRegister<XmmRegister>(),
1977 Address(CpuRegister(RSP), in.GetStackIndex()), true);
1978 }
Roland Levillain6d0e4832014-11-27 18:31:21 +00001979 break;
1980
Roland Levillaincff13742014-11-17 14:32:17 +00001981 case Primitive::kPrimDouble:
Roland Levillain8964e2b2014-12-04 12:10:50 +00001982 // Processing a Dex `double-to-float' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04001983 if (in.IsFpuRegister()) {
1984 __ cvtsd2ss(out.AsFpuRegister<XmmRegister>(), in.AsFpuRegister<XmmRegister>());
1985 } else if (in.IsConstant()) {
1986 double v = in.GetConstant()->AsDoubleConstant()->GetValue();
1987 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
1988 if (bit_cast<int64_t, double>(v) == 0) {
1989 __ xorps(dest, dest);
1990 } else {
1991 __ movss(dest, codegen_->LiteralFloatAddress(static_cast<float>(v)));
1992 }
1993 } else {
1994 __ cvtsd2ss(out.AsFpuRegister<XmmRegister>(),
1995 Address(CpuRegister(RSP), in.GetStackIndex()));
1996 }
Roland Levillaincff13742014-11-17 14:32:17 +00001997 break;
1998
1999 default:
2000 LOG(FATAL) << "Unexpected type conversion from " << input_type
2001 << " to " << result_type;
2002 };
2003 break;
2004
Roland Levillaindff1f282014-11-05 14:15:05 +00002005 case Primitive::kPrimDouble:
Roland Levillaincff13742014-11-17 14:32:17 +00002006 switch (input_type) {
David Brazdil46e2a392015-03-16 17:31:52 +00002007 case Primitive::kPrimBoolean:
2008 // Boolean input is a result of code transformations.
Roland Levillaincff13742014-11-17 14:32:17 +00002009 case Primitive::kPrimByte:
2010 case Primitive::kPrimShort:
2011 case Primitive::kPrimInt:
2012 case Primitive::kPrimChar:
Roland Levillain6d0e4832014-11-27 18:31:21 +00002013 // Processing a Dex `int-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04002014 if (in.IsRegister()) {
2015 __ cvtsi2sd(out.AsFpuRegister<XmmRegister>(), in.AsRegister<CpuRegister>(), false);
2016 } else if (in.IsConstant()) {
2017 int32_t v = in.GetConstant()->AsIntConstant()->GetValue();
2018 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
2019 if (v == 0) {
2020 __ xorpd(dest, dest);
2021 } else {
2022 __ movsd(dest, codegen_->LiteralDoubleAddress(static_cast<double>(v)));
2023 }
2024 } else {
2025 __ cvtsi2sd(out.AsFpuRegister<XmmRegister>(),
2026 Address(CpuRegister(RSP), in.GetStackIndex()), false);
2027 }
Roland Levillaincff13742014-11-17 14:32:17 +00002028 break;
2029
2030 case Primitive::kPrimLong:
Roland Levillain647b9ed2014-11-27 12:06:00 +00002031 // Processing a Dex `long-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04002032 if (in.IsRegister()) {
2033 __ cvtsi2sd(out.AsFpuRegister<XmmRegister>(), in.AsRegister<CpuRegister>(), true);
2034 } else if (in.IsConstant()) {
2035 int64_t v = in.GetConstant()->AsLongConstant()->GetValue();
2036 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
2037 if (v == 0) {
2038 __ xorpd(dest, dest);
2039 } else {
2040 __ movsd(dest, codegen_->LiteralDoubleAddress(static_cast<double>(v)));
2041 }
2042 } else {
2043 __ cvtsi2sd(out.AsFpuRegister<XmmRegister>(),
2044 Address(CpuRegister(RSP), in.GetStackIndex()), true);
2045 }
Roland Levillain647b9ed2014-11-27 12:06:00 +00002046 break;
2047
Roland Levillaincff13742014-11-17 14:32:17 +00002048 case Primitive::kPrimFloat:
Roland Levillain8964e2b2014-12-04 12:10:50 +00002049 // Processing a Dex `float-to-double' instruction.
Mark Mendell40741f32015-04-20 22:10:34 -04002050 if (in.IsFpuRegister()) {
2051 __ cvtss2sd(out.AsFpuRegister<XmmRegister>(), in.AsFpuRegister<XmmRegister>());
2052 } else if (in.IsConstant()) {
2053 float v = in.GetConstant()->AsFloatConstant()->GetValue();
2054 XmmRegister dest = out.AsFpuRegister<XmmRegister>();
2055 if (bit_cast<int32_t, float>(v) == 0) {
2056 __ xorpd(dest, dest);
2057 } else {
2058 __ movsd(dest, codegen_->LiteralDoubleAddress(static_cast<double>(v)));
2059 }
2060 } else {
2061 __ cvtss2sd(out.AsFpuRegister<XmmRegister>(),
2062 Address(CpuRegister(RSP), in.GetStackIndex()));
2063 }
Roland Levillaincff13742014-11-17 14:32:17 +00002064 break;
2065
2066 default:
2067 LOG(FATAL) << "Unexpected type conversion from " << input_type
2068 << " to " << result_type;
2069 };
Roland Levillaindff1f282014-11-05 14:15:05 +00002070 break;
2071
2072 default:
2073 LOG(FATAL) << "Unexpected type conversion from " << input_type
2074 << " to " << result_type;
2075 }
2076}
2077
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002078void LocationsBuilderX86_64::VisitAdd(HAdd* add) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01002079 LocationSummary* locations =
2080 new (GetGraph()->GetArena()) LocationSummary(add, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002081 switch (add->GetResultType()) {
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002082 case Primitive::kPrimInt: {
2083 locations->SetInAt(0, Location::RequiresRegister());
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002084 locations->SetInAt(1, Location::RegisterOrConstant(add->InputAt(1)));
2085 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002086 break;
2087 }
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002088
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002089 case Primitive::kPrimLong: {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002090 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell09b84632015-02-13 17:48:38 -05002091 // We can use a leaq or addq if the constant can fit in an immediate.
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002092 locations->SetInAt(1, Location::RegisterOrInt32LongConstant(add->InputAt(1)));
Mark Mendell09b84632015-02-13 17:48:38 -05002093 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002094 break;
2095 }
2096
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002097 case Primitive::kPrimDouble:
2098 case Primitive::kPrimFloat: {
2099 locations->SetInAt(0, Location::RequiresFpuRegister());
Mark Mendellf55c3e02015-03-26 21:07:46 -04002100 locations->SetInAt(1, Location::Any());
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002101 locations->SetOut(Location::SameAsFirstInput());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002102 break;
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002103 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002104
2105 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002106 LOG(FATAL) << "Unexpected add type " << add->GetResultType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002107 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002108}
2109
2110void InstructionCodeGeneratorX86_64::VisitAdd(HAdd* add) {
2111 LocationSummary* locations = add->GetLocations();
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002112 Location first = locations->InAt(0);
2113 Location second = locations->InAt(1);
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002114 Location out = locations->Out();
Calin Juravle11351682014-10-23 15:38:15 +01002115
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002116 switch (add->GetResultType()) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002117 case Primitive::kPrimInt: {
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002118 if (second.IsRegister()) {
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002119 if (out.AsRegister<Register>() == first.AsRegister<Register>()) {
2120 __ addl(out.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Mark Mendell33bf2452015-05-27 10:08:24 -04002121 } else if (out.AsRegister<Register>() == second.AsRegister<Register>()) {
2122 __ addl(out.AsRegister<CpuRegister>(), first.AsRegister<CpuRegister>());
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002123 } else {
2124 __ leal(out.AsRegister<CpuRegister>(), Address(
2125 first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>(), TIMES_1, 0));
2126 }
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002127 } else if (second.IsConstant()) {
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002128 if (out.AsRegister<Register>() == first.AsRegister<Register>()) {
2129 __ addl(out.AsRegister<CpuRegister>(),
2130 Immediate(second.GetConstant()->AsIntConstant()->GetValue()));
2131 } else {
2132 __ leal(out.AsRegister<CpuRegister>(), Address(
2133 first.AsRegister<CpuRegister>(), second.GetConstant()->AsIntConstant()->GetValue()));
2134 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002135 } else {
Nicolas Geoffray748f1402015-01-27 08:17:54 +00002136 DCHECK(first.Equals(locations->Out()));
Roland Levillain271ab9c2014-11-27 15:23:57 +00002137 __ addl(first.AsRegister<CpuRegister>(), Address(CpuRegister(RSP), second.GetStackIndex()));
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002138 }
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002139 break;
2140 }
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002141
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002142 case Primitive::kPrimLong: {
Mark Mendell09b84632015-02-13 17:48:38 -05002143 if (second.IsRegister()) {
2144 if (out.AsRegister<Register>() == first.AsRegister<Register>()) {
2145 __ addq(out.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Mark Mendell33bf2452015-05-27 10:08:24 -04002146 } else if (out.AsRegister<Register>() == second.AsRegister<Register>()) {
2147 __ addq(out.AsRegister<CpuRegister>(), first.AsRegister<CpuRegister>());
Mark Mendell09b84632015-02-13 17:48:38 -05002148 } else {
2149 __ leaq(out.AsRegister<CpuRegister>(), Address(
2150 first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>(), TIMES_1, 0));
2151 }
2152 } else {
2153 DCHECK(second.IsConstant());
2154 int64_t value = second.GetConstant()->AsLongConstant()->GetValue();
2155 int32_t int32_value = Low32Bits(value);
2156 DCHECK_EQ(int32_value, value);
2157 if (out.AsRegister<Register>() == first.AsRegister<Register>()) {
2158 __ addq(out.AsRegister<CpuRegister>(), Immediate(int32_value));
2159 } else {
2160 __ leaq(out.AsRegister<CpuRegister>(), Address(
2161 first.AsRegister<CpuRegister>(), int32_value));
2162 }
2163 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002164 break;
2165 }
2166
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002167 case Primitive::kPrimFloat: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002168 if (second.IsFpuRegister()) {
2169 __ addss(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2170 } else if (second.IsConstant()) {
2171 __ addss(first.AsFpuRegister<XmmRegister>(),
2172 codegen_->LiteralFloatAddress(second.GetConstant()->AsFloatConstant()->GetValue()));
2173 } else {
2174 DCHECK(second.IsStackSlot());
2175 __ addss(first.AsFpuRegister<XmmRegister>(),
2176 Address(CpuRegister(RSP), second.GetStackIndex()));
2177 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002178 break;
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002179 }
2180
2181 case Primitive::kPrimDouble: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002182 if (second.IsFpuRegister()) {
2183 __ addsd(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2184 } else if (second.IsConstant()) {
2185 __ addsd(first.AsFpuRegister<XmmRegister>(),
2186 codegen_->LiteralDoubleAddress(second.GetConstant()->AsDoubleConstant()->GetValue()));
2187 } else {
2188 DCHECK(second.IsDoubleStackSlot());
2189 __ addsd(first.AsFpuRegister<XmmRegister>(),
2190 Address(CpuRegister(RSP), second.GetStackIndex()));
2191 }
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002192 break;
2193 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002194
2195 default:
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +01002196 LOG(FATAL) << "Unexpected add type " << add->GetResultType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002197 }
2198}
2199
2200void LocationsBuilderX86_64::VisitSub(HSub* sub) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01002201 LocationSummary* locations =
2202 new (GetGraph()->GetArena()) LocationSummary(sub, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002203 switch (sub->GetResultType()) {
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002204 case Primitive::kPrimInt: {
2205 locations->SetInAt(0, Location::RequiresRegister());
2206 locations->SetInAt(1, Location::Any());
2207 locations->SetOut(Location::SameAsFirstInput());
2208 break;
2209 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002210 case Primitive::kPrimLong: {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002211 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002212 locations->SetInAt(1, Location::RegisterOrInt32LongConstant(sub->InputAt(1)));
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002213 locations->SetOut(Location::SameAsFirstInput());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002214 break;
2215 }
Calin Juravle11351682014-10-23 15:38:15 +01002216 case Primitive::kPrimFloat:
2217 case Primitive::kPrimDouble: {
2218 locations->SetInAt(0, Location::RequiresFpuRegister());
Mark Mendellf55c3e02015-03-26 21:07:46 -04002219 locations->SetInAt(1, Location::Any());
Calin Juravle11351682014-10-23 15:38:15 +01002220 locations->SetOut(Location::SameAsFirstInput());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002221 break;
Calin Juravle11351682014-10-23 15:38:15 +01002222 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002223 default:
Calin Juravle11351682014-10-23 15:38:15 +01002224 LOG(FATAL) << "Unexpected sub type " << sub->GetResultType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002225 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002226}
2227
2228void InstructionCodeGeneratorX86_64::VisitSub(HSub* sub) {
2229 LocationSummary* locations = sub->GetLocations();
Calin Juravle11351682014-10-23 15:38:15 +01002230 Location first = locations->InAt(0);
2231 Location second = locations->InAt(1);
2232 DCHECK(first.Equals(locations->Out()));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002233 switch (sub->GetResultType()) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002234 case Primitive::kPrimInt: {
Calin Juravle11351682014-10-23 15:38:15 +01002235 if (second.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002236 __ subl(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Calin Juravle11351682014-10-23 15:38:15 +01002237 } else if (second.IsConstant()) {
2238 Immediate imm(second.GetConstant()->AsIntConstant()->GetValue());
Roland Levillain271ab9c2014-11-27 15:23:57 +00002239 __ subl(first.AsRegister<CpuRegister>(), imm);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002240 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002241 __ subl(first.AsRegister<CpuRegister>(), Address(CpuRegister(RSP), second.GetStackIndex()));
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01002242 }
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00002243 break;
2244 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002245 case Primitive::kPrimLong: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002246 if (second.IsConstant()) {
2247 int64_t value = second.GetConstant()->AsLongConstant()->GetValue();
2248 DCHECK(IsInt<32>(value));
2249 __ subq(first.AsRegister<CpuRegister>(), Immediate(static_cast<int32_t>(value)));
2250 } else {
2251 __ subq(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
2252 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002253 break;
2254 }
2255
Calin Juravle11351682014-10-23 15:38:15 +01002256 case Primitive::kPrimFloat: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002257 if (second.IsFpuRegister()) {
2258 __ subss(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2259 } else if (second.IsConstant()) {
2260 __ subss(first.AsFpuRegister<XmmRegister>(),
2261 codegen_->LiteralFloatAddress(second.GetConstant()->AsFloatConstant()->GetValue()));
2262 } else {
2263 DCHECK(second.IsStackSlot());
2264 __ subss(first.AsFpuRegister<XmmRegister>(),
2265 Address(CpuRegister(RSP), second.GetStackIndex()));
2266 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002267 break;
Calin Juravle11351682014-10-23 15:38:15 +01002268 }
2269
2270 case Primitive::kPrimDouble: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002271 if (second.IsFpuRegister()) {
2272 __ subsd(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2273 } else if (second.IsConstant()) {
2274 __ subsd(first.AsFpuRegister<XmmRegister>(),
2275 codegen_->LiteralDoubleAddress(second.GetConstant()->AsDoubleConstant()->GetValue()));
2276 } else {
2277 DCHECK(second.IsDoubleStackSlot());
2278 __ subsd(first.AsFpuRegister<XmmRegister>(),
2279 Address(CpuRegister(RSP), second.GetStackIndex()));
2280 }
Calin Juravle11351682014-10-23 15:38:15 +01002281 break;
2282 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002283
2284 default:
Calin Juravle11351682014-10-23 15:38:15 +01002285 LOG(FATAL) << "Unexpected sub type " << sub->GetResultType();
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01002286 }
2287}
2288
Calin Juravle34bacdf2014-10-07 20:23:36 +01002289void LocationsBuilderX86_64::VisitMul(HMul* mul) {
2290 LocationSummary* locations =
2291 new (GetGraph()->GetArena()) LocationSummary(mul, LocationSummary::kNoCall);
2292 switch (mul->GetResultType()) {
2293 case Primitive::kPrimInt: {
2294 locations->SetInAt(0, Location::RequiresRegister());
2295 locations->SetInAt(1, Location::Any());
2296 locations->SetOut(Location::SameAsFirstInput());
2297 break;
2298 }
2299 case Primitive::kPrimLong: {
2300 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002301 locations->SetInAt(1, Location::RegisterOrInt32LongConstant(mul->InputAt(1)));
2302 if (locations->InAt(1).IsConstant()) {
2303 // Can use 3 operand multiply.
2304 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2305 } else {
2306 locations->SetOut(Location::SameAsFirstInput());
2307 }
Calin Juravle34bacdf2014-10-07 20:23:36 +01002308 break;
2309 }
Calin Juravleb5bfa962014-10-21 18:02:24 +01002310 case Primitive::kPrimFloat:
2311 case Primitive::kPrimDouble: {
2312 locations->SetInAt(0, Location::RequiresFpuRegister());
Mark Mendellf55c3e02015-03-26 21:07:46 -04002313 locations->SetInAt(1, Location::Any());
Calin Juravleb5bfa962014-10-21 18:02:24 +01002314 locations->SetOut(Location::SameAsFirstInput());
Calin Juravle34bacdf2014-10-07 20:23:36 +01002315 break;
Calin Juravleb5bfa962014-10-21 18:02:24 +01002316 }
Calin Juravle34bacdf2014-10-07 20:23:36 +01002317
2318 default:
Calin Juravleb5bfa962014-10-21 18:02:24 +01002319 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
Calin Juravle34bacdf2014-10-07 20:23:36 +01002320 }
2321}
2322
2323void InstructionCodeGeneratorX86_64::VisitMul(HMul* mul) {
2324 LocationSummary* locations = mul->GetLocations();
2325 Location first = locations->InAt(0);
2326 Location second = locations->InAt(1);
Calin Juravle34bacdf2014-10-07 20:23:36 +01002327 switch (mul->GetResultType()) {
2328 case Primitive::kPrimInt: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002329 DCHECK(first.Equals(locations->Out()));
Calin Juravle34bacdf2014-10-07 20:23:36 +01002330 if (second.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002331 __ imull(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Calin Juravle34bacdf2014-10-07 20:23:36 +01002332 } else if (second.IsConstant()) {
2333 Immediate imm(second.GetConstant()->AsIntConstant()->GetValue());
Roland Levillain271ab9c2014-11-27 15:23:57 +00002334 __ imull(first.AsRegister<CpuRegister>(), imm);
Calin Juravle34bacdf2014-10-07 20:23:36 +01002335 } else {
2336 DCHECK(second.IsStackSlot());
Roland Levillain199f3362014-11-27 17:15:16 +00002337 __ imull(first.AsRegister<CpuRegister>(),
2338 Address(CpuRegister(RSP), second.GetStackIndex()));
Calin Juravle34bacdf2014-10-07 20:23:36 +01002339 }
2340 break;
2341 }
2342 case Primitive::kPrimLong: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002343 if (second.IsConstant()) {
2344 int64_t value = second.GetConstant()->AsLongConstant()->GetValue();
2345 DCHECK(IsInt<32>(value));
2346 __ imulq(locations->Out().AsRegister<CpuRegister>(),
2347 first.AsRegister<CpuRegister>(),
2348 Immediate(static_cast<int32_t>(value)));
2349 } else {
2350 DCHECK(first.Equals(locations->Out()));
2351 __ imulq(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
2352 }
Calin Juravle34bacdf2014-10-07 20:23:36 +01002353 break;
2354 }
2355
Calin Juravleb5bfa962014-10-21 18:02:24 +01002356 case Primitive::kPrimFloat: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002357 DCHECK(first.Equals(locations->Out()));
Mark Mendellf55c3e02015-03-26 21:07:46 -04002358 if (second.IsFpuRegister()) {
2359 __ mulss(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2360 } else if (second.IsConstant()) {
2361 __ mulss(first.AsFpuRegister<XmmRegister>(),
2362 codegen_->LiteralFloatAddress(second.GetConstant()->AsFloatConstant()->GetValue()));
2363 } else {
2364 DCHECK(second.IsStackSlot());
2365 __ mulss(first.AsFpuRegister<XmmRegister>(),
2366 Address(CpuRegister(RSP), second.GetStackIndex()));
2367 }
Calin Juravle34bacdf2014-10-07 20:23:36 +01002368 break;
Calin Juravleb5bfa962014-10-21 18:02:24 +01002369 }
2370
2371 case Primitive::kPrimDouble: {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04002372 DCHECK(first.Equals(locations->Out()));
Mark Mendellf55c3e02015-03-26 21:07:46 -04002373 if (second.IsFpuRegister()) {
2374 __ mulsd(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2375 } else if (second.IsConstant()) {
2376 __ mulsd(first.AsFpuRegister<XmmRegister>(),
2377 codegen_->LiteralDoubleAddress(second.GetConstant()->AsDoubleConstant()->GetValue()));
2378 } else {
2379 DCHECK(second.IsDoubleStackSlot());
2380 __ mulsd(first.AsFpuRegister<XmmRegister>(),
2381 Address(CpuRegister(RSP), second.GetStackIndex()));
2382 }
Calin Juravleb5bfa962014-10-21 18:02:24 +01002383 break;
2384 }
Calin Juravle34bacdf2014-10-07 20:23:36 +01002385
2386 default:
Calin Juravleb5bfa962014-10-21 18:02:24 +01002387 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
Calin Juravle34bacdf2014-10-07 20:23:36 +01002388 }
2389}
2390
Mark Mendell24f2dfa2015-01-14 19:51:45 -05002391void InstructionCodeGeneratorX86_64::PushOntoFPStack(Location source, uint32_t temp_offset,
2392 uint32_t stack_adjustment, bool is_float) {
2393 if (source.IsStackSlot()) {
2394 DCHECK(is_float);
2395 __ flds(Address(CpuRegister(RSP), source.GetStackIndex() + stack_adjustment));
2396 } else if (source.IsDoubleStackSlot()) {
2397 DCHECK(!is_float);
2398 __ fldl(Address(CpuRegister(RSP), source.GetStackIndex() + stack_adjustment));
2399 } else {
2400 // Write the value to the temporary location on the stack and load to FP stack.
2401 if (is_float) {
2402 Location stack_temp = Location::StackSlot(temp_offset);
2403 codegen_->Move(stack_temp, source);
2404 __ flds(Address(CpuRegister(RSP), temp_offset));
2405 } else {
2406 Location stack_temp = Location::DoubleStackSlot(temp_offset);
2407 codegen_->Move(stack_temp, source);
2408 __ fldl(Address(CpuRegister(RSP), temp_offset));
2409 }
2410 }
2411}
2412
2413void InstructionCodeGeneratorX86_64::GenerateRemFP(HRem *rem) {
2414 Primitive::Type type = rem->GetResultType();
2415 bool is_float = type == Primitive::kPrimFloat;
2416 size_t elem_size = Primitive::ComponentSize(type);
2417 LocationSummary* locations = rem->GetLocations();
2418 Location first = locations->InAt(0);
2419 Location second = locations->InAt(1);
2420 Location out = locations->Out();
2421
2422 // Create stack space for 2 elements.
2423 // TODO: enhance register allocator to ask for stack temporaries.
2424 __ subq(CpuRegister(RSP), Immediate(2 * elem_size));
2425
2426 // Load the values to the FP stack in reverse order, using temporaries if needed.
2427 PushOntoFPStack(second, elem_size, 2 * elem_size, is_float);
2428 PushOntoFPStack(first, 0, 2 * elem_size, is_float);
2429
2430 // Loop doing FPREM until we stabilize.
2431 Label retry;
2432 __ Bind(&retry);
2433 __ fprem();
2434
2435 // Move FP status to AX.
2436 __ fstsw();
2437
2438 // And see if the argument reduction is complete. This is signaled by the
2439 // C2 FPU flag bit set to 0.
2440 __ andl(CpuRegister(RAX), Immediate(kC2ConditionMask));
2441 __ j(kNotEqual, &retry);
2442
2443 // We have settled on the final value. Retrieve it into an XMM register.
2444 // Store FP top of stack to real stack.
2445 if (is_float) {
2446 __ fsts(Address(CpuRegister(RSP), 0));
2447 } else {
2448 __ fstl(Address(CpuRegister(RSP), 0));
2449 }
2450
2451 // Pop the 2 items from the FP stack.
2452 __ fucompp();
2453
2454 // Load the value from the stack into an XMM register.
2455 DCHECK(out.IsFpuRegister()) << out;
2456 if (is_float) {
2457 __ movss(out.AsFpuRegister<XmmRegister>(), Address(CpuRegister(RSP), 0));
2458 } else {
2459 __ movsd(out.AsFpuRegister<XmmRegister>(), Address(CpuRegister(RSP), 0));
2460 }
2461
2462 // And remove the temporary stack space we allocated.
2463 __ addq(CpuRegister(RSP), Immediate(2 * elem_size));
2464}
2465
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002466void InstructionCodeGeneratorX86_64::DivRemOneOrMinusOne(HBinaryOperation* instruction) {
2467 DCHECK(instruction->IsDiv() || instruction->IsRem());
2468
2469 LocationSummary* locations = instruction->GetLocations();
2470 Location second = locations->InAt(1);
2471 DCHECK(second.IsConstant());
2472
2473 CpuRegister output_register = locations->Out().AsRegister<CpuRegister>();
2474 CpuRegister input_register = locations->InAt(0).AsRegister<CpuRegister>();
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002475 int64_t imm = Int64FromConstant(second.GetConstant());
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002476
2477 DCHECK(imm == 1 || imm == -1);
2478
2479 switch (instruction->GetResultType()) {
2480 case Primitive::kPrimInt: {
2481 if (instruction->IsRem()) {
2482 __ xorl(output_register, output_register);
2483 } else {
2484 __ movl(output_register, input_register);
2485 if (imm == -1) {
2486 __ negl(output_register);
2487 }
2488 }
2489 break;
2490 }
2491
2492 case Primitive::kPrimLong: {
2493 if (instruction->IsRem()) {
Mark Mendell92e83bf2015-05-07 11:25:03 -04002494 __ xorl(output_register, output_register);
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002495 } else {
2496 __ movq(output_register, input_register);
2497 if (imm == -1) {
2498 __ negq(output_register);
2499 }
2500 }
2501 break;
2502 }
2503
2504 default:
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002505 LOG(FATAL) << "Unexpected type for div by (-)1 " << instruction->GetResultType();
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002506 }
2507}
2508
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002509void InstructionCodeGeneratorX86_64::DivByPowerOfTwo(HDiv* instruction) {
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002510 LocationSummary* locations = instruction->GetLocations();
2511 Location second = locations->InAt(1);
2512
2513 CpuRegister output_register = locations->Out().AsRegister<CpuRegister>();
2514 CpuRegister numerator = locations->InAt(0).AsRegister<CpuRegister>();
2515
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002516 int64_t imm = Int64FromConstant(second.GetConstant());
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002517
2518 DCHECK(IsPowerOfTwo(std::abs(imm)));
2519
2520 CpuRegister tmp = locations->GetTemp(0).AsRegister<CpuRegister>();
2521
2522 if (instruction->GetResultType() == Primitive::kPrimInt) {
2523 __ leal(tmp, Address(numerator, std::abs(imm) - 1));
2524 __ testl(numerator, numerator);
2525 __ cmov(kGreaterEqual, tmp, numerator);
2526 int shift = CTZ(imm);
2527 __ sarl(tmp, Immediate(shift));
2528
2529 if (imm < 0) {
2530 __ negl(tmp);
2531 }
2532
2533 __ movl(output_register, tmp);
2534 } else {
2535 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimLong);
2536 CpuRegister rdx = locations->GetTemp(0).AsRegister<CpuRegister>();
2537
Mark Mendell92e83bf2015-05-07 11:25:03 -04002538 codegen_->Load64BitValue(rdx, std::abs(imm) - 1);
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002539 __ addq(rdx, numerator);
2540 __ testq(numerator, numerator);
2541 __ cmov(kGreaterEqual, rdx, numerator);
2542 int shift = CTZ(imm);
2543 __ sarq(rdx, Immediate(shift));
2544
2545 if (imm < 0) {
2546 __ negq(rdx);
2547 }
2548
2549 __ movq(output_register, rdx);
2550 }
2551}
2552
2553void InstructionCodeGeneratorX86_64::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
2554 DCHECK(instruction->IsDiv() || instruction->IsRem());
2555
2556 LocationSummary* locations = instruction->GetLocations();
2557 Location second = locations->InAt(1);
2558
2559 CpuRegister numerator = instruction->IsDiv() ? locations->GetTemp(1).AsRegister<CpuRegister>()
2560 : locations->GetTemp(0).AsRegister<CpuRegister>();
2561 CpuRegister eax = locations->InAt(0).AsRegister<CpuRegister>();
2562 CpuRegister edx = instruction->IsDiv() ? locations->GetTemp(0).AsRegister<CpuRegister>()
2563 : locations->Out().AsRegister<CpuRegister>();
2564 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
2565
2566 DCHECK_EQ(RAX, eax.AsRegister());
2567 DCHECK_EQ(RDX, edx.AsRegister());
2568 if (instruction->IsDiv()) {
2569 DCHECK_EQ(RAX, out.AsRegister());
2570 } else {
2571 DCHECK_EQ(RDX, out.AsRegister());
2572 }
2573
2574 int64_t magic;
2575 int shift;
2576
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002577 // TODO: can these branches be written as one?
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002578 if (instruction->GetResultType() == Primitive::kPrimInt) {
2579 int imm = second.GetConstant()->AsIntConstant()->GetValue();
2580
2581 CalculateMagicAndShiftForDivRem(imm, false /* is_long */, &magic, &shift);
2582
2583 __ movl(numerator, eax);
2584
2585 Label no_div;
2586 Label end;
2587 __ testl(eax, eax);
2588 __ j(kNotEqual, &no_div);
2589
2590 __ xorl(out, out);
2591 __ jmp(&end);
2592
2593 __ Bind(&no_div);
2594
2595 __ movl(eax, Immediate(magic));
2596 __ imull(numerator);
2597
2598 if (imm > 0 && magic < 0) {
2599 __ addl(edx, numerator);
2600 } else if (imm < 0 && magic > 0) {
2601 __ subl(edx, numerator);
2602 }
2603
2604 if (shift != 0) {
2605 __ sarl(edx, Immediate(shift));
2606 }
2607
2608 __ movl(eax, edx);
2609 __ shrl(edx, Immediate(31));
2610 __ addl(edx, eax);
2611
2612 if (instruction->IsRem()) {
2613 __ movl(eax, numerator);
2614 __ imull(edx, Immediate(imm));
2615 __ subl(eax, edx);
2616 __ movl(edx, eax);
2617 } else {
2618 __ movl(eax, edx);
2619 }
2620 __ Bind(&end);
2621 } else {
2622 int64_t imm = second.GetConstant()->AsLongConstant()->GetValue();
2623
2624 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimLong);
2625
2626 CpuRegister rax = eax;
2627 CpuRegister rdx = edx;
2628
2629 CalculateMagicAndShiftForDivRem(imm, true /* is_long */, &magic, &shift);
2630
2631 // Save the numerator.
2632 __ movq(numerator, rax);
2633
2634 // RAX = magic
Mark Mendell92e83bf2015-05-07 11:25:03 -04002635 codegen_->Load64BitValue(rax, magic);
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002636
2637 // RDX:RAX = magic * numerator
2638 __ imulq(numerator);
2639
2640 if (imm > 0 && magic < 0) {
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002641 // RDX += numerator
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002642 __ addq(rdx, numerator);
2643 } else if (imm < 0 && magic > 0) {
2644 // RDX -= numerator
2645 __ subq(rdx, numerator);
2646 }
2647
2648 // Shift if needed.
2649 if (shift != 0) {
2650 __ sarq(rdx, Immediate(shift));
2651 }
2652
2653 // RDX += 1 if RDX < 0
2654 __ movq(rax, rdx);
2655 __ shrq(rdx, Immediate(63));
2656 __ addq(rdx, rax);
2657
2658 if (instruction->IsRem()) {
2659 __ movq(rax, numerator);
2660
2661 if (IsInt<32>(imm)) {
2662 __ imulq(rdx, Immediate(static_cast<int32_t>(imm)));
2663 } else {
Mark Mendell92e83bf2015-05-07 11:25:03 -04002664 __ imulq(rdx, codegen_->LiteralInt64Address(imm));
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002665 }
2666
2667 __ subq(rax, rdx);
2668 __ movq(rdx, rax);
2669 } else {
2670 __ movq(rax, rdx);
2671 }
2672 }
2673}
2674
Calin Juravlebacfec32014-11-14 15:54:36 +00002675void InstructionCodeGeneratorX86_64::GenerateDivRemIntegral(HBinaryOperation* instruction) {
2676 DCHECK(instruction->IsDiv() || instruction->IsRem());
2677 Primitive::Type type = instruction->GetResultType();
2678 DCHECK(type == Primitive::kPrimInt || Primitive::kPrimLong);
2679
2680 bool is_div = instruction->IsDiv();
2681 LocationSummary* locations = instruction->GetLocations();
2682
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002683 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
2684 Location second = locations->InAt(1);
Calin Juravlebacfec32014-11-14 15:54:36 +00002685
Roland Levillain271ab9c2014-11-27 15:23:57 +00002686 DCHECK_EQ(RAX, locations->InAt(0).AsRegister<CpuRegister>().AsRegister());
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002687 DCHECK_EQ(is_div ? RAX : RDX, out.AsRegister());
Calin Juravlebacfec32014-11-14 15:54:36 +00002688
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002689 if (second.IsConstant()) {
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002690 int64_t imm = Int64FromConstant(second.GetConstant());
Calin Juravlebacfec32014-11-14 15:54:36 +00002691
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002692 if (imm == 0) {
2693 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
2694 } else if (imm == 1 || imm == -1) {
2695 DivRemOneOrMinusOne(instruction);
2696 } else if (instruction->IsDiv() && IsPowerOfTwo(std::abs(imm))) {
Guillaume Sanchezb19930c2015-04-09 21:12:15 +01002697 DivByPowerOfTwo(instruction->AsDiv());
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002698 } else {
2699 DCHECK(imm <= -2 || imm >= 2);
2700 GenerateDivRemWithAnyConstant(instruction);
2701 }
Calin Juravlebacfec32014-11-14 15:54:36 +00002702 } else {
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002703 SlowPathCodeX86_64* slow_path =
2704 new (GetGraph()->GetArena()) DivRemMinusOneSlowPathX86_64(
2705 out.AsRegister(), type, is_div);
2706 codegen_->AddSlowPath(slow_path);
Calin Juravlebacfec32014-11-14 15:54:36 +00002707
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002708 CpuRegister second_reg = second.AsRegister<CpuRegister>();
2709 // 0x80000000(00000000)/-1 triggers an arithmetic exception!
2710 // Dividing by -1 is actually negation and -0x800000000(00000000) = 0x80000000(00000000)
2711 // so it's safe to just use negl instead of more complex comparisons.
2712 if (type == Primitive::kPrimInt) {
2713 __ cmpl(second_reg, Immediate(-1));
2714 __ j(kEqual, slow_path->GetEntryLabel());
2715 // edx:eax <- sign-extended of eax
2716 __ cdq();
2717 // eax = quotient, edx = remainder
2718 __ idivl(second_reg);
2719 } else {
2720 __ cmpq(second_reg, Immediate(-1));
2721 __ j(kEqual, slow_path->GetEntryLabel());
2722 // rdx:rax <- sign-extended of rax
2723 __ cqo();
2724 // rax = quotient, rdx = remainder
2725 __ idivq(second_reg);
2726 }
2727 __ Bind(slow_path->GetExitLabel());
2728 }
Calin Juravlebacfec32014-11-14 15:54:36 +00002729}
2730
Calin Juravle7c4954d2014-10-28 16:57:40 +00002731void LocationsBuilderX86_64::VisitDiv(HDiv* div) {
2732 LocationSummary* locations =
2733 new (GetGraph()->GetArena()) LocationSummary(div, LocationSummary::kNoCall);
2734 switch (div->GetResultType()) {
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002735 case Primitive::kPrimInt:
2736 case Primitive::kPrimLong: {
Calin Juravled0d48522014-11-04 16:40:20 +00002737 locations->SetInAt(0, Location::RegisterLocation(RAX));
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002738 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Calin Juravled0d48522014-11-04 16:40:20 +00002739 locations->SetOut(Location::SameAsFirstInput());
2740 // Intel uses edx:eax as the dividend.
2741 locations->AddTemp(Location::RegisterLocation(RDX));
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002742 // We need to save the numerator while we tweak rax and rdx. As we are using imul in a way
2743 // which enforces results to be in RAX and RDX, things are simpler if we use RDX also as
2744 // output and request another temp.
2745 if (div->InputAt(1)->IsConstant()) {
2746 locations->AddTemp(Location::RequiresRegister());
2747 }
Calin Juravled0d48522014-11-04 16:40:20 +00002748 break;
2749 }
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002750
Calin Juravle7c4954d2014-10-28 16:57:40 +00002751 case Primitive::kPrimFloat:
2752 case Primitive::kPrimDouble: {
2753 locations->SetInAt(0, Location::RequiresFpuRegister());
Mark Mendellf55c3e02015-03-26 21:07:46 -04002754 locations->SetInAt(1, Location::Any());
Calin Juravle7c4954d2014-10-28 16:57:40 +00002755 locations->SetOut(Location::SameAsFirstInput());
2756 break;
2757 }
2758
2759 default:
2760 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
2761 }
2762}
2763
2764void InstructionCodeGeneratorX86_64::VisitDiv(HDiv* div) {
2765 LocationSummary* locations = div->GetLocations();
2766 Location first = locations->InAt(0);
2767 Location second = locations->InAt(1);
2768 DCHECK(first.Equals(locations->Out()));
2769
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002770 Primitive::Type type = div->GetResultType();
2771 switch (type) {
2772 case Primitive::kPrimInt:
2773 case Primitive::kPrimLong: {
Calin Juravlebacfec32014-11-14 15:54:36 +00002774 GenerateDivRemIntegral(div);
Calin Juravled0d48522014-11-04 16:40:20 +00002775 break;
2776 }
2777
Calin Juravle7c4954d2014-10-28 16:57:40 +00002778 case Primitive::kPrimFloat: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002779 if (second.IsFpuRegister()) {
2780 __ divss(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2781 } else if (second.IsConstant()) {
2782 __ divss(first.AsFpuRegister<XmmRegister>(),
2783 codegen_->LiteralFloatAddress(second.GetConstant()->AsFloatConstant()->GetValue()));
2784 } else {
2785 DCHECK(second.IsStackSlot());
2786 __ divss(first.AsFpuRegister<XmmRegister>(),
2787 Address(CpuRegister(RSP), second.GetStackIndex()));
2788 }
Calin Juravle7c4954d2014-10-28 16:57:40 +00002789 break;
2790 }
2791
2792 case Primitive::kPrimDouble: {
Mark Mendellf55c3e02015-03-26 21:07:46 -04002793 if (second.IsFpuRegister()) {
2794 __ divsd(first.AsFpuRegister<XmmRegister>(), second.AsFpuRegister<XmmRegister>());
2795 } else if (second.IsConstant()) {
2796 __ divsd(first.AsFpuRegister<XmmRegister>(),
2797 codegen_->LiteralDoubleAddress(second.GetConstant()->AsDoubleConstant()->GetValue()));
2798 } else {
2799 DCHECK(second.IsDoubleStackSlot());
2800 __ divsd(first.AsFpuRegister<XmmRegister>(),
2801 Address(CpuRegister(RSP), second.GetStackIndex()));
2802 }
Calin Juravle7c4954d2014-10-28 16:57:40 +00002803 break;
2804 }
2805
2806 default:
2807 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
2808 }
2809}
2810
Calin Juravlebacfec32014-11-14 15:54:36 +00002811void LocationsBuilderX86_64::VisitRem(HRem* rem) {
Calin Juravled2ec87d2014-12-08 14:24:46 +00002812 Primitive::Type type = rem->GetResultType();
Mark Mendell24f2dfa2015-01-14 19:51:45 -05002813 LocationSummary* locations =
2814 new (GetGraph()->GetArena()) LocationSummary(rem, LocationSummary::kNoCall);
Calin Juravled2ec87d2014-12-08 14:24:46 +00002815
2816 switch (type) {
Calin Juravlebacfec32014-11-14 15:54:36 +00002817 case Primitive::kPrimInt:
2818 case Primitive::kPrimLong: {
2819 locations->SetInAt(0, Location::RegisterLocation(RAX));
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002820 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Calin Juravlebacfec32014-11-14 15:54:36 +00002821 // Intel uses rdx:rax as the dividend and puts the remainder in rdx
2822 locations->SetOut(Location::RegisterLocation(RDX));
Guillaume Sanchez0f88e872015-03-30 17:55:45 +01002823 // We need to save the numerator while we tweak eax and edx. As we are using imul in a way
2824 // which enforces results to be in RAX and RDX, things are simpler if we use EAX also as
2825 // output and request another temp.
2826 if (rem->InputAt(1)->IsConstant()) {
2827 locations->AddTemp(Location::RequiresRegister());
2828 }
Calin Juravlebacfec32014-11-14 15:54:36 +00002829 break;
2830 }
2831
2832 case Primitive::kPrimFloat:
2833 case Primitive::kPrimDouble: {
Mark Mendell24f2dfa2015-01-14 19:51:45 -05002834 locations->SetInAt(0, Location::Any());
2835 locations->SetInAt(1, Location::Any());
2836 locations->SetOut(Location::RequiresFpuRegister());
2837 locations->AddTemp(Location::RegisterLocation(RAX));
Calin Juravlebacfec32014-11-14 15:54:36 +00002838 break;
2839 }
2840
2841 default:
Calin Juravled2ec87d2014-12-08 14:24:46 +00002842 LOG(FATAL) << "Unexpected rem type " << type;
Calin Juravlebacfec32014-11-14 15:54:36 +00002843 }
2844}
2845
2846void InstructionCodeGeneratorX86_64::VisitRem(HRem* rem) {
2847 Primitive::Type type = rem->GetResultType();
2848 switch (type) {
2849 case Primitive::kPrimInt:
2850 case Primitive::kPrimLong: {
2851 GenerateDivRemIntegral(rem);
2852 break;
2853 }
Mark Mendell24f2dfa2015-01-14 19:51:45 -05002854 case Primitive::kPrimFloat:
Calin Juravled2ec87d2014-12-08 14:24:46 +00002855 case Primitive::kPrimDouble: {
Mark Mendell24f2dfa2015-01-14 19:51:45 -05002856 GenerateRemFP(rem);
Calin Juravled2ec87d2014-12-08 14:24:46 +00002857 break;
2858 }
Calin Juravlebacfec32014-11-14 15:54:36 +00002859 default:
2860 LOG(FATAL) << "Unexpected rem type " << rem->GetResultType();
2861 }
2862}
2863
Calin Juravled0d48522014-11-04 16:40:20 +00002864void LocationsBuilderX86_64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2865 LocationSummary* locations =
2866 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
2867 locations->SetInAt(0, Location::Any());
2868 if (instruction->HasUses()) {
2869 locations->SetOut(Location::SameAsFirstInput());
2870 }
2871}
2872
2873void InstructionCodeGeneratorX86_64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2874 SlowPathCodeX86_64* slow_path =
2875 new (GetGraph()->GetArena()) DivZeroCheckSlowPathX86_64(instruction);
2876 codegen_->AddSlowPath(slow_path);
2877
2878 LocationSummary* locations = instruction->GetLocations();
2879 Location value = locations->InAt(0);
2880
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002881 switch (instruction->GetType()) {
2882 case Primitive::kPrimInt: {
2883 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002884 __ testl(value.AsRegister<CpuRegister>(), value.AsRegister<CpuRegister>());
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002885 __ j(kEqual, slow_path->GetEntryLabel());
2886 } else if (value.IsStackSlot()) {
2887 __ cmpl(Address(CpuRegister(RSP), value.GetStackIndex()), Immediate(0));
2888 __ j(kEqual, slow_path->GetEntryLabel());
2889 } else {
2890 DCHECK(value.IsConstant()) << value;
2891 if (value.GetConstant()->AsIntConstant()->GetValue() == 0) {
2892 __ jmp(slow_path->GetEntryLabel());
2893 }
2894 }
2895 break;
Calin Juravled0d48522014-11-04 16:40:20 +00002896 }
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002897 case Primitive::kPrimLong: {
2898 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002899 __ testq(value.AsRegister<CpuRegister>(), value.AsRegister<CpuRegister>());
Calin Juravled6fb6cf2014-11-11 19:07:44 +00002900 __ j(kEqual, slow_path->GetEntryLabel());
2901 } else if (value.IsDoubleStackSlot()) {
2902 __ cmpq(Address(CpuRegister(RSP), value.GetStackIndex()), Immediate(0));
2903 __ j(kEqual, slow_path->GetEntryLabel());
2904 } else {
2905 DCHECK(value.IsConstant()) << value;
2906 if (value.GetConstant()->AsLongConstant()->GetValue() == 0) {
2907 __ jmp(slow_path->GetEntryLabel());
2908 }
2909 }
2910 break;
2911 }
2912 default:
2913 LOG(FATAL) << "Unexpected type for HDivZeroCheck " << instruction->GetType();
Calin Juravled0d48522014-11-04 16:40:20 +00002914 }
Calin Juravled0d48522014-11-04 16:40:20 +00002915}
2916
Calin Juravle9aec02f2014-11-18 23:06:35 +00002917void LocationsBuilderX86_64::HandleShift(HBinaryOperation* op) {
2918 DCHECK(op->IsShl() || op->IsShr() || op->IsUShr());
2919
2920 LocationSummary* locations =
2921 new (GetGraph()->GetArena()) LocationSummary(op, LocationSummary::kNoCall);
2922
2923 switch (op->GetResultType()) {
2924 case Primitive::kPrimInt:
2925 case Primitive::kPrimLong: {
2926 locations->SetInAt(0, Location::RequiresRegister());
2927 // The shift count needs to be in CL.
2928 locations->SetInAt(1, Location::ByteRegisterOrConstant(RCX, op->InputAt(1)));
2929 locations->SetOut(Location::SameAsFirstInput());
2930 break;
2931 }
2932 default:
2933 LOG(FATAL) << "Unexpected operation type " << op->GetResultType();
2934 }
2935}
2936
2937void InstructionCodeGeneratorX86_64::HandleShift(HBinaryOperation* op) {
2938 DCHECK(op->IsShl() || op->IsShr() || op->IsUShr());
2939
2940 LocationSummary* locations = op->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00002941 CpuRegister first_reg = locations->InAt(0).AsRegister<CpuRegister>();
Calin Juravle9aec02f2014-11-18 23:06:35 +00002942 Location second = locations->InAt(1);
2943
2944 switch (op->GetResultType()) {
2945 case Primitive::kPrimInt: {
2946 if (second.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002947 CpuRegister second_reg = second.AsRegister<CpuRegister>();
Calin Juravle9aec02f2014-11-18 23:06:35 +00002948 if (op->IsShl()) {
2949 __ shll(first_reg, second_reg);
2950 } else if (op->IsShr()) {
2951 __ sarl(first_reg, second_reg);
2952 } else {
2953 __ shrl(first_reg, second_reg);
2954 }
2955 } else {
Nicolas Geoffray486cc192014-12-08 18:00:55 +00002956 Immediate imm(second.GetConstant()->AsIntConstant()->GetValue() & kMaxIntShiftValue);
Calin Juravle9aec02f2014-11-18 23:06:35 +00002957 if (op->IsShl()) {
2958 __ shll(first_reg, imm);
2959 } else if (op->IsShr()) {
2960 __ sarl(first_reg, imm);
2961 } else {
2962 __ shrl(first_reg, imm);
2963 }
2964 }
2965 break;
2966 }
2967 case Primitive::kPrimLong: {
2968 if (second.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00002969 CpuRegister second_reg = second.AsRegister<CpuRegister>();
Calin Juravle9aec02f2014-11-18 23:06:35 +00002970 if (op->IsShl()) {
2971 __ shlq(first_reg, second_reg);
2972 } else if (op->IsShr()) {
2973 __ sarq(first_reg, second_reg);
2974 } else {
2975 __ shrq(first_reg, second_reg);
2976 }
2977 } else {
Nicolas Geoffray486cc192014-12-08 18:00:55 +00002978 Immediate imm(second.GetConstant()->AsIntConstant()->GetValue() & kMaxLongShiftValue);
Calin Juravle9aec02f2014-11-18 23:06:35 +00002979 if (op->IsShl()) {
2980 __ shlq(first_reg, imm);
2981 } else if (op->IsShr()) {
2982 __ sarq(first_reg, imm);
2983 } else {
2984 __ shrq(first_reg, imm);
2985 }
2986 }
2987 break;
2988 }
2989 default:
2990 LOG(FATAL) << "Unexpected operation type " << op->GetResultType();
2991 }
2992}
2993
2994void LocationsBuilderX86_64::VisitShl(HShl* shl) {
2995 HandleShift(shl);
2996}
2997
2998void InstructionCodeGeneratorX86_64::VisitShl(HShl* shl) {
2999 HandleShift(shl);
3000}
3001
3002void LocationsBuilderX86_64::VisitShr(HShr* shr) {
3003 HandleShift(shr);
3004}
3005
3006void InstructionCodeGeneratorX86_64::VisitShr(HShr* shr) {
3007 HandleShift(shr);
3008}
3009
3010void LocationsBuilderX86_64::VisitUShr(HUShr* ushr) {
3011 HandleShift(ushr);
3012}
3013
3014void InstructionCodeGeneratorX86_64::VisitUShr(HUShr* ushr) {
3015 HandleShift(ushr);
3016}
3017
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003018void LocationsBuilderX86_64::VisitNewInstance(HNewInstance* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003019 LocationSummary* locations =
3020 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
Nicolas Geoffray9ae0daa2014-09-30 22:40:23 +01003021 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01003022 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3023 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
3024 locations->SetOut(Location::RegisterLocation(RAX));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003025}
3026
3027void InstructionCodeGeneratorX86_64::VisitNewInstance(HNewInstance* instruction) {
3028 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01003029 codegen_->LoadCurrentMethod(CpuRegister(calling_convention.GetRegisterAt(1)));
Mark Mendell92e83bf2015-05-07 11:25:03 -04003030 codegen_->Load64BitValue(CpuRegister(calling_convention.GetRegisterAt(0)),
3031 instruction->GetTypeIndex());
Nicolas Geoffraycb1b00a2015-01-28 14:50:01 +00003032 __ gs()->call(
3033 Address::Absolute(GetThreadOffset<kX86_64WordSize>(instruction->GetEntrypoint()), true));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003034
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01003035 DCHECK(!codegen_->IsLeafMethod());
Nicolas Geoffray39468442014-09-02 15:17:15 +01003036 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003037}
3038
Nicolas Geoffraya3d05a42014-10-20 17:41:32 +01003039void LocationsBuilderX86_64::VisitNewArray(HNewArray* instruction) {
3040 LocationSummary* locations =
3041 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3042 InvokeRuntimeCallingConvention calling_convention;
3043 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
Andreas Gampe1cc7dba2014-12-17 18:43:01 -08003044 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
Nicolas Geoffraya3d05a42014-10-20 17:41:32 +01003045 locations->SetOut(Location::RegisterLocation(RAX));
Andreas Gampe1cc7dba2014-12-17 18:43:01 -08003046 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
Nicolas Geoffraya3d05a42014-10-20 17:41:32 +01003047}
3048
3049void InstructionCodeGeneratorX86_64::VisitNewArray(HNewArray* instruction) {
3050 InvokeRuntimeCallingConvention calling_convention;
Andreas Gampe1cc7dba2014-12-17 18:43:01 -08003051 codegen_->LoadCurrentMethod(CpuRegister(calling_convention.GetRegisterAt(2)));
Mark Mendell92e83bf2015-05-07 11:25:03 -04003052 codegen_->Load64BitValue(CpuRegister(calling_convention.GetRegisterAt(0)),
3053 instruction->GetTypeIndex());
Nicolas Geoffraya3d05a42014-10-20 17:41:32 +01003054
Nicolas Geoffraycb1b00a2015-01-28 14:50:01 +00003055 __ gs()->call(
3056 Address::Absolute(GetThreadOffset<kX86_64WordSize>(instruction->GetEntrypoint()), true));
Nicolas Geoffraya3d05a42014-10-20 17:41:32 +01003057
3058 DCHECK(!codegen_->IsLeafMethod());
3059 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3060}
3061
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003062void LocationsBuilderX86_64::VisitParameterValue(HParameterValue* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003063 LocationSummary* locations =
3064 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003065 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
3066 if (location.IsStackSlot()) {
3067 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3068 } else if (location.IsDoubleStackSlot()) {
3069 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3070 }
3071 locations->SetOut(location);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003072}
3073
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01003074void InstructionCodeGeneratorX86_64::VisitParameterValue(
3075 HParameterValue* instruction ATTRIBUTE_UNUSED) {
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003076 // Nothing to do, the parameter is already at its location.
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01003077}
3078
3079void LocationsBuilderX86_64::VisitCurrentMethod(HCurrentMethod* instruction) {
3080 LocationSummary* locations =
3081 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
3082 locations->SetOut(Location::RegisterLocation(kMethodRegisterArgument));
3083}
3084
3085void InstructionCodeGeneratorX86_64::VisitCurrentMethod(
3086 HCurrentMethod* instruction ATTRIBUTE_UNUSED) {
3087 // Nothing to do, the method is already at its location.
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003088}
3089
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003090void LocationsBuilderX86_64::VisitNot(HNot* not_) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003091 LocationSummary* locations =
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003092 new (GetGraph()->GetArena()) LocationSummary(not_, LocationSummary::kNoCall);
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003093 locations->SetInAt(0, Location::RequiresRegister());
3094 locations->SetOut(Location::SameAsFirstInput());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003095}
3096
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003097void InstructionCodeGeneratorX86_64::VisitNot(HNot* not_) {
3098 LocationSummary* locations = not_->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003099 DCHECK_EQ(locations->InAt(0).AsRegister<CpuRegister>().AsRegister(),
3100 locations->Out().AsRegister<CpuRegister>().AsRegister());
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003101 Location out = locations->Out();
Nicolas Geoffrayd8ef2e92015-02-24 16:02:06 +00003102 switch (not_->GetResultType()) {
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003103 case Primitive::kPrimInt:
Roland Levillain271ab9c2014-11-27 15:23:57 +00003104 __ notl(out.AsRegister<CpuRegister>());
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003105 break;
3106
3107 case Primitive::kPrimLong:
Roland Levillain271ab9c2014-11-27 15:23:57 +00003108 __ notq(out.AsRegister<CpuRegister>());
Roland Levillain1cc5f2512014-10-22 18:06:21 +01003109 break;
3110
3111 default:
3112 LOG(FATAL) << "Unimplemented type for not operation " << not_->GetResultType();
3113 }
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003114}
3115
David Brazdil66d126e2015-04-03 16:02:44 +01003116void LocationsBuilderX86_64::VisitBooleanNot(HBooleanNot* bool_not) {
3117 LocationSummary* locations =
3118 new (GetGraph()->GetArena()) LocationSummary(bool_not, LocationSummary::kNoCall);
3119 locations->SetInAt(0, Location::RequiresRegister());
3120 locations->SetOut(Location::SameAsFirstInput());
3121}
3122
3123void InstructionCodeGeneratorX86_64::VisitBooleanNot(HBooleanNot* bool_not) {
David Brazdil66d126e2015-04-03 16:02:44 +01003124 LocationSummary* locations = bool_not->GetLocations();
3125 DCHECK_EQ(locations->InAt(0).AsRegister<CpuRegister>().AsRegister(),
3126 locations->Out().AsRegister<CpuRegister>().AsRegister());
3127 Location out = locations->Out();
3128 __ xorl(out.AsRegister<CpuRegister>(), Immediate(1));
3129}
3130
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003131void LocationsBuilderX86_64::VisitPhi(HPhi* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003132 LocationSummary* locations =
3133 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003134 for (size_t i = 0, e = instruction->InputCount(); i < e; ++i) {
3135 locations->SetInAt(i, Location::Any());
3136 }
3137 locations->SetOut(Location::Any());
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003138}
3139
3140void InstructionCodeGeneratorX86_64::VisitPhi(HPhi* instruction) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07003141 UNUSED(instruction);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003142 LOG(FATAL) << "Unimplemented";
3143}
3144
Calin Juravle52c48962014-12-16 17:02:57 +00003145void InstructionCodeGeneratorX86_64::GenerateMemoryBarrier(MemBarrierKind kind) {
3146 /*
3147 * According to the JSR-133 Cookbook, for x86 only StoreLoad/AnyAny barriers need memory fence.
3148 * All other barriers (LoadAny, AnyStore, StoreStore) are nops due to the x86 memory model.
3149 * For those cases, all we need to ensure is that there is a scheduling barrier in place.
3150 */
3151 switch (kind) {
3152 case MemBarrierKind::kAnyAny: {
3153 __ mfence();
3154 break;
3155 }
3156 case MemBarrierKind::kAnyStore:
3157 case MemBarrierKind::kLoadAny:
3158 case MemBarrierKind::kStoreStore: {
3159 // nop
3160 break;
3161 }
3162 default:
3163 LOG(FATAL) << "Unexpected memory barier " << kind;
3164 }
3165}
3166
3167void LocationsBuilderX86_64::HandleFieldGet(HInstruction* instruction) {
3168 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
3169
Nicolas Geoffray39468442014-09-02 15:17:15 +01003170 LocationSummary* locations =
3171 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Calin Juravle52c48962014-12-16 17:02:57 +00003172 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Rames88c13cd2015-04-14 17:35:39 +01003173 if (Primitive::IsFloatingPointType(instruction->GetType())) {
3174 locations->SetOut(Location::RequiresFpuRegister());
3175 } else {
3176 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3177 }
Calin Juravle52c48962014-12-16 17:02:57 +00003178}
3179
3180void InstructionCodeGeneratorX86_64::HandleFieldGet(HInstruction* instruction,
3181 const FieldInfo& field_info) {
3182 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
3183
3184 LocationSummary* locations = instruction->GetLocations();
3185 CpuRegister base = locations->InAt(0).AsRegister<CpuRegister>();
3186 Location out = locations->Out();
3187 bool is_volatile = field_info.IsVolatile();
3188 Primitive::Type field_type = field_info.GetFieldType();
3189 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
3190
3191 switch (field_type) {
3192 case Primitive::kPrimBoolean: {
3193 __ movzxb(out.AsRegister<CpuRegister>(), Address(base, offset));
3194 break;
3195 }
3196
3197 case Primitive::kPrimByte: {
3198 __ movsxb(out.AsRegister<CpuRegister>(), Address(base, offset));
3199 break;
3200 }
3201
3202 case Primitive::kPrimShort: {
3203 __ movsxw(out.AsRegister<CpuRegister>(), Address(base, offset));
3204 break;
3205 }
3206
3207 case Primitive::kPrimChar: {
3208 __ movzxw(out.AsRegister<CpuRegister>(), Address(base, offset));
3209 break;
3210 }
3211
3212 case Primitive::kPrimInt:
3213 case Primitive::kPrimNot: {
3214 __ movl(out.AsRegister<CpuRegister>(), Address(base, offset));
3215 break;
3216 }
3217
3218 case Primitive::kPrimLong: {
3219 __ movq(out.AsRegister<CpuRegister>(), Address(base, offset));
3220 break;
3221 }
3222
3223 case Primitive::kPrimFloat: {
3224 __ movss(out.AsFpuRegister<XmmRegister>(), Address(base, offset));
3225 break;
3226 }
3227
3228 case Primitive::kPrimDouble: {
3229 __ movsd(out.AsFpuRegister<XmmRegister>(), Address(base, offset));
3230 break;
3231 }
3232
3233 case Primitive::kPrimVoid:
3234 LOG(FATAL) << "Unreachable type " << field_type;
3235 UNREACHABLE();
3236 }
3237
Calin Juravle77520bc2015-01-12 18:45:46 +00003238 codegen_->MaybeRecordImplicitNullCheck(instruction);
3239
Calin Juravle52c48962014-12-16 17:02:57 +00003240 if (is_volatile) {
3241 GenerateMemoryBarrier(MemBarrierKind::kLoadAny);
3242 }
3243}
3244
3245void LocationsBuilderX86_64::HandleFieldSet(HInstruction* instruction,
3246 const FieldInfo& field_info) {
3247 DCHECK(instruction->IsInstanceFieldSet() || instruction->IsStaticFieldSet());
3248
3249 LocationSummary* locations =
3250 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003251 bool needs_write_barrier =
Calin Juravle52c48962014-12-16 17:02:57 +00003252 CodeGenerator::StoreNeedsWriteBarrier(field_info.GetFieldType(), instruction->InputAt(1));
3253
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003254 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Rames88c13cd2015-04-14 17:35:39 +01003255 if (Primitive::IsFloatingPointType(instruction->InputAt(1)->GetType())) {
3256 locations->SetInAt(1, Location::RequiresFpuRegister());
3257 } else {
Mark Mendell40741f32015-04-20 22:10:34 -04003258 locations->SetInAt(1, Location::RegisterOrInt32LongConstant(instruction->InputAt(1)));
Alexandre Rames88c13cd2015-04-14 17:35:39 +01003259 }
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003260 if (needs_write_barrier) {
Nicolas Geoffray9ae0daa2014-09-30 22:40:23 +01003261 // Temporary registers for the write barrier.
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01003262 locations->AddTemp(Location::RequiresRegister());
3263 locations->AddTemp(Location::RequiresRegister());
3264 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003265}
3266
Calin Juravle52c48962014-12-16 17:02:57 +00003267void InstructionCodeGeneratorX86_64::HandleFieldSet(HInstruction* instruction,
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003268 const FieldInfo& field_info,
3269 bool value_can_be_null) {
Calin Juravle52c48962014-12-16 17:02:57 +00003270 DCHECK(instruction->IsInstanceFieldSet() || instruction->IsStaticFieldSet());
3271
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003272 LocationSummary* locations = instruction->GetLocations();
Calin Juravle52c48962014-12-16 17:02:57 +00003273 CpuRegister base = locations->InAt(0).AsRegister<CpuRegister>();
3274 Location value = locations->InAt(1);
3275 bool is_volatile = field_info.IsVolatile();
3276 Primitive::Type field_type = field_info.GetFieldType();
3277 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
3278
3279 if (is_volatile) {
3280 GenerateMemoryBarrier(MemBarrierKind::kAnyStore);
3281 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003282
3283 switch (field_type) {
3284 case Primitive::kPrimBoolean:
3285 case Primitive::kPrimByte: {
Mark Mendell40741f32015-04-20 22:10:34 -04003286 if (value.IsConstant()) {
3287 int32_t v = CodeGenerator::GetInt32ValueOf(value.GetConstant());
3288 __ movb(Address(base, offset), Immediate(v));
3289 } else {
3290 __ movb(Address(base, offset), value.AsRegister<CpuRegister>());
3291 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003292 break;
3293 }
3294
3295 case Primitive::kPrimShort:
3296 case Primitive::kPrimChar: {
Mark Mendell40741f32015-04-20 22:10:34 -04003297 if (value.IsConstant()) {
3298 int32_t v = CodeGenerator::GetInt32ValueOf(value.GetConstant());
3299 __ movw(Address(base, offset), Immediate(v));
3300 } else {
3301 __ movw(Address(base, offset), value.AsRegister<CpuRegister>());
3302 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003303 break;
3304 }
3305
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003306 case Primitive::kPrimInt:
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003307 case Primitive::kPrimNot: {
Mark Mendell40741f32015-04-20 22:10:34 -04003308 if (value.IsConstant()) {
3309 int32_t v = CodeGenerator::GetInt32ValueOf(value.GetConstant());
3310 __ movw(Address(base, offset), Immediate(v));
3311 } else {
3312 __ movl(Address(base, offset), value.AsRegister<CpuRegister>());
3313 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003314 break;
3315 }
3316
3317 case Primitive::kPrimLong: {
Mark Mendell40741f32015-04-20 22:10:34 -04003318 if (value.IsConstant()) {
3319 int64_t v = value.GetConstant()->AsLongConstant()->GetValue();
3320 DCHECK(IsInt<32>(v));
3321 int32_t v_32 = v;
3322 __ movq(Address(base, offset), Immediate(v_32));
3323 } else {
3324 __ movq(Address(base, offset), value.AsRegister<CpuRegister>());
3325 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003326 break;
3327 }
3328
Nicolas Geoffray52e832b2014-11-06 15:15:31 +00003329 case Primitive::kPrimFloat: {
Calin Juravle52c48962014-12-16 17:02:57 +00003330 __ movss(Address(base, offset), value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray52e832b2014-11-06 15:15:31 +00003331 break;
3332 }
3333
3334 case Primitive::kPrimDouble: {
Calin Juravle52c48962014-12-16 17:02:57 +00003335 __ movsd(Address(base, offset), value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray52e832b2014-11-06 15:15:31 +00003336 break;
3337 }
3338
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003339 case Primitive::kPrimVoid:
3340 LOG(FATAL) << "Unreachable type " << field_type;
Ian Rogersfc787ec2014-10-09 21:56:44 -07003341 UNREACHABLE();
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003342 }
Calin Juravle52c48962014-12-16 17:02:57 +00003343
Calin Juravle77520bc2015-01-12 18:45:46 +00003344 codegen_->MaybeRecordImplicitNullCheck(instruction);
3345
3346 if (CodeGenerator::StoreNeedsWriteBarrier(field_type, instruction->InputAt(1))) {
3347 CpuRegister temp = locations->GetTemp(0).AsRegister<CpuRegister>();
3348 CpuRegister card = locations->GetTemp(1).AsRegister<CpuRegister>();
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003349 codegen_->MarkGCCard(temp, card, base, value.AsRegister<CpuRegister>(), value_can_be_null);
Calin Juravle77520bc2015-01-12 18:45:46 +00003350 }
3351
Calin Juravle52c48962014-12-16 17:02:57 +00003352 if (is_volatile) {
3353 GenerateMemoryBarrier(MemBarrierKind::kAnyAny);
3354 }
3355}
3356
3357void LocationsBuilderX86_64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
3358 HandleFieldSet(instruction, instruction->GetFieldInfo());
3359}
3360
3361void InstructionCodeGeneratorX86_64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003362 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003363}
3364
3365void LocationsBuilderX86_64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Calin Juravle52c48962014-12-16 17:02:57 +00003366 HandleFieldGet(instruction);
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003367}
3368
3369void InstructionCodeGeneratorX86_64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Calin Juravle52c48962014-12-16 17:02:57 +00003370 HandleFieldGet(instruction, instruction->GetFieldInfo());
3371}
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003372
Calin Juravle52c48962014-12-16 17:02:57 +00003373void LocationsBuilderX86_64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3374 HandleFieldGet(instruction);
3375}
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003376
Calin Juravle52c48962014-12-16 17:02:57 +00003377void InstructionCodeGeneratorX86_64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3378 HandleFieldGet(instruction, instruction->GetFieldInfo());
3379}
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003380
Calin Juravle52c48962014-12-16 17:02:57 +00003381void LocationsBuilderX86_64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
3382 HandleFieldSet(instruction, instruction->GetFieldInfo());
3383}
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003384
Calin Juravle52c48962014-12-16 17:02:57 +00003385void InstructionCodeGeneratorX86_64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003386 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003387}
3388
3389void LocationsBuilderX86_64::VisitNullCheck(HNullCheck* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003390 LocationSummary* locations =
3391 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Calin Juravlecd6dffe2015-01-08 17:35:35 +00003392 Location loc = codegen_->GetCompilerOptions().GetImplicitNullChecks()
3393 ? Location::RequiresRegister()
3394 : Location::Any();
3395 locations->SetInAt(0, loc);
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003396 if (instruction->HasUses()) {
3397 locations->SetOut(Location::SameAsFirstInput());
3398 }
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003399}
3400
Calin Juravlecd6dffe2015-01-08 17:35:35 +00003401void InstructionCodeGeneratorX86_64::GenerateImplicitNullCheck(HNullCheck* instruction) {
Calin Juravle77520bc2015-01-12 18:45:46 +00003402 if (codegen_->CanMoveNullCheckToUser(instruction)) {
3403 return;
3404 }
Calin Juravlecd6dffe2015-01-08 17:35:35 +00003405 LocationSummary* locations = instruction->GetLocations();
3406 Location obj = locations->InAt(0);
3407
3408 __ testl(CpuRegister(RAX), Address(obj.AsRegister<CpuRegister>(), 0));
3409 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3410}
3411
3412void InstructionCodeGeneratorX86_64::GenerateExplicitNullCheck(HNullCheck* instruction) {
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +01003413 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena()) NullCheckSlowPathX86_64(instruction);
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003414 codegen_->AddSlowPath(slow_path);
3415
3416 LocationSummary* locations = instruction->GetLocations();
3417 Location obj = locations->InAt(0);
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003418
3419 if (obj.IsRegister()) {
Nicolas Geoffray748f1402015-01-27 08:17:54 +00003420 __ testl(obj.AsRegister<CpuRegister>(), obj.AsRegister<CpuRegister>());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003421 } else if (obj.IsStackSlot()) {
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003422 __ cmpl(Address(CpuRegister(RSP), obj.GetStackIndex()), Immediate(0));
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003423 } else {
3424 DCHECK(obj.IsConstant()) << obj;
3425 DCHECK_EQ(obj.GetConstant()->AsIntConstant()->GetValue(), 0);
3426 __ jmp(slow_path->GetEntryLabel());
3427 return;
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003428 }
3429 __ j(kEqual, slow_path->GetEntryLabel());
3430}
3431
Calin Juravlecd6dffe2015-01-08 17:35:35 +00003432void InstructionCodeGeneratorX86_64::VisitNullCheck(HNullCheck* instruction) {
3433 if (codegen_->GetCompilerOptions().GetImplicitNullChecks()) {
3434 GenerateImplicitNullCheck(instruction);
3435 } else {
3436 GenerateExplicitNullCheck(instruction);
3437 }
3438}
3439
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003440void LocationsBuilderX86_64::VisitArrayGet(HArrayGet* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003441 LocationSummary* locations =
3442 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003443 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell40741f32015-04-20 22:10:34 -04003444 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Alexandre Rames88c13cd2015-04-14 17:35:39 +01003445 if (Primitive::IsFloatingPointType(instruction->GetType())) {
3446 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3447 } else {
3448 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3449 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003450}
3451
3452void InstructionCodeGeneratorX86_64::VisitArrayGet(HArrayGet* instruction) {
3453 LocationSummary* locations = instruction->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003454 CpuRegister obj = locations->InAt(0).AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003455 Location index = locations->InAt(1);
3456
3457 switch (instruction->GetType()) {
3458 case Primitive::kPrimBoolean: {
3459 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003460 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003461 if (index.IsConstant()) {
3462 __ movzxb(out, Address(obj,
3463 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset));
3464 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003465 __ movzxb(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_1, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003466 }
3467 break;
3468 }
3469
3470 case Primitive::kPrimByte: {
3471 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int8_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003472 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003473 if (index.IsConstant()) {
3474 __ movsxb(out, Address(obj,
3475 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset));
3476 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003477 __ movsxb(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_1, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003478 }
3479 break;
3480 }
3481
3482 case Primitive::kPrimShort: {
3483 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int16_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003484 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003485 if (index.IsConstant()) {
3486 __ movsxw(out, Address(obj,
3487 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset));
3488 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003489 __ movsxw(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_2, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003490 }
3491 break;
3492 }
3493
3494 case Primitive::kPrimChar: {
3495 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003496 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003497 if (index.IsConstant()) {
3498 __ movzxw(out, Address(obj,
3499 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset));
3500 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003501 __ movzxw(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_2, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003502 }
3503 break;
3504 }
3505
3506 case Primitive::kPrimInt:
3507 case Primitive::kPrimNot: {
3508 DCHECK_EQ(sizeof(mirror::HeapReference<mirror::Object>), sizeof(int32_t));
3509 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003510 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003511 if (index.IsConstant()) {
3512 __ movl(out, Address(obj,
3513 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset));
3514 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003515 __ movl(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_4, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003516 }
3517 break;
3518 }
3519
3520 case Primitive::kPrimLong: {
3521 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003522 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003523 if (index.IsConstant()) {
3524 __ movq(out, Address(obj,
3525 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset));
3526 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003527 __ movq(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_8, data_offset));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003528 }
3529 break;
3530 }
3531
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003532 case Primitive::kPrimFloat: {
3533 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003534 XmmRegister out = locations->Out().AsFpuRegister<XmmRegister>();
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003535 if (index.IsConstant()) {
3536 __ movss(out, Address(obj,
3537 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset));
3538 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003539 __ movss(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_4, data_offset));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003540 }
3541 break;
3542 }
3543
3544 case Primitive::kPrimDouble: {
3545 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003546 XmmRegister out = locations->Out().AsFpuRegister<XmmRegister>();
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003547 if (index.IsConstant()) {
3548 __ movsd(out, Address(obj,
3549 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset));
3550 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003551 __ movsd(out, Address(obj, index.AsRegister<CpuRegister>(), TIMES_8, data_offset));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003552 }
3553 break;
3554 }
3555
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003556 case Primitive::kPrimVoid:
3557 LOG(FATAL) << "Unreachable type " << instruction->GetType();
Ian Rogersfc787ec2014-10-09 21:56:44 -07003558 UNREACHABLE();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003559 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003560 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003561}
3562
3563void LocationsBuilderX86_64::VisitArraySet(HArraySet* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003564 Primitive::Type value_type = instruction->GetComponentType();
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003565
3566 bool needs_write_barrier =
3567 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
3568 bool needs_runtime_call = instruction->NeedsTypeCheck();
3569
Nicolas Geoffray39468442014-09-02 15:17:15 +01003570 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003571 instruction, needs_runtime_call ? LocationSummary::kCall : LocationSummary::kNoCall);
3572 if (needs_runtime_call) {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003573 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray56b9ee62014-10-09 11:47:51 +01003574 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3575 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
3576 locations->SetInAt(2, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003577 } else {
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003578 locations->SetInAt(0, Location::RequiresRegister());
Nicolas Geoffray9ae0daa2014-09-30 22:40:23 +01003579 locations->SetInAt(
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003580 1, Location::RegisterOrConstant(instruction->InputAt(1)));
3581 locations->SetInAt(2, Location::RequiresRegister());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003582 if (value_type == Primitive::kPrimLong) {
Mark Mendell40741f32015-04-20 22:10:34 -04003583 locations->SetInAt(2, Location::RegisterOrInt32LongConstant(instruction->InputAt(2)));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003584 } else if (value_type == Primitive::kPrimFloat || value_type == Primitive::kPrimDouble) {
3585 locations->SetInAt(2, Location::RequiresFpuRegister());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003586 } else {
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003587 locations->SetInAt(2, Location::RegisterOrConstant(instruction->InputAt(2)));
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003588 }
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003589
3590 if (needs_write_barrier) {
3591 // Temporary registers for the write barrier.
3592 locations->AddTemp(Location::RequiresRegister());
3593 locations->AddTemp(Location::RequiresRegister());
3594 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003595 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003596}
3597
3598void InstructionCodeGeneratorX86_64::VisitArraySet(HArraySet* instruction) {
3599 LocationSummary* locations = instruction->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003600 CpuRegister obj = locations->InAt(0).AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003601 Location index = locations->InAt(1);
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003602 Location value = locations->InAt(2);
Nicolas Geoffray39468442014-09-02 15:17:15 +01003603 Primitive::Type value_type = instruction->GetComponentType();
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003604 bool needs_runtime_call = locations->WillCall();
3605 bool needs_write_barrier =
3606 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003607
3608 switch (value_type) {
3609 case Primitive::kPrimBoolean:
3610 case Primitive::kPrimByte: {
3611 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003612 if (index.IsConstant()) {
3613 size_t offset = (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003614 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003615 __ movb(Address(obj, offset), value.AsRegister<CpuRegister>());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003616 } else {
Roland Levillain199f3362014-11-27 17:15:16 +00003617 __ movb(Address(obj, offset),
3618 Immediate(value.GetConstant()->AsIntConstant()->GetValue()));
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003619 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003620 } else {
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003621 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003622 __ movb(Address(obj, index.AsRegister<CpuRegister>(), TIMES_1, data_offset),
3623 value.AsRegister<CpuRegister>());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003624 } else {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003625 __ movb(Address(obj, index.AsRegister<CpuRegister>(), TIMES_1, data_offset),
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003626 Immediate(value.GetConstant()->AsIntConstant()->GetValue()));
3627 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003628 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003629 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003630 break;
3631 }
3632
3633 case Primitive::kPrimShort:
3634 case Primitive::kPrimChar: {
3635 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003636 if (index.IsConstant()) {
3637 size_t offset = (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003638 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003639 __ movw(Address(obj, offset), value.AsRegister<CpuRegister>());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003640 } else {
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003641 DCHECK(value.IsConstant()) << value;
Roland Levillain199f3362014-11-27 17:15:16 +00003642 __ movw(Address(obj, offset),
3643 Immediate(value.GetConstant()->AsIntConstant()->GetValue()));
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003644 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003645 } else {
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003646 DCHECK(index.IsRegister()) << index;
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003647 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003648 __ movw(Address(obj, index.AsRegister<CpuRegister>(), TIMES_2, data_offset),
3649 value.AsRegister<CpuRegister>());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003650 } else {
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003651 DCHECK(value.IsConstant()) << value;
Roland Levillain271ab9c2014-11-27 15:23:57 +00003652 __ movw(Address(obj, index.AsRegister<CpuRegister>(), TIMES_2, data_offset),
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003653 Immediate(value.GetConstant()->AsIntConstant()->GetValue()));
3654 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003655 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003656 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003657 break;
3658 }
3659
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003660 case Primitive::kPrimInt:
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003661 case Primitive::kPrimNot: {
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003662 if (!needs_runtime_call) {
3663 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
3664 if (index.IsConstant()) {
3665 size_t offset =
3666 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
3667 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003668 __ movl(Address(obj, offset), value.AsRegister<CpuRegister>());
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003669 } else {
3670 DCHECK(value.IsConstant()) << value;
Mark Mendell40741f32015-04-20 22:10:34 -04003671 int32_t v = CodeGenerator::GetInt32ValueOf(value.GetConstant());
3672 __ movl(Address(obj, offset), Immediate(v));
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003673 }
3674 } else {
3675 DCHECK(index.IsRegister()) << index;
3676 if (value.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003677 __ movl(Address(obj, index.AsRegister<CpuRegister>(), TIMES_4, data_offset),
3678 value.AsRegister<CpuRegister>());
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003679 } else {
3680 DCHECK(value.IsConstant()) << value;
Mark Mendell40741f32015-04-20 22:10:34 -04003681 int32_t v = CodeGenerator::GetInt32ValueOf(value.GetConstant());
Roland Levillain271ab9c2014-11-27 15:23:57 +00003682 __ movl(Address(obj, index.AsRegister<CpuRegister>(), TIMES_4, data_offset),
Mark Mendell40741f32015-04-20 22:10:34 -04003683 Immediate(v));
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003684 }
3685 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003686 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003687 if (needs_write_barrier) {
3688 DCHECK_EQ(value_type, Primitive::kPrimNot);
Roland Levillain271ab9c2014-11-27 15:23:57 +00003689 CpuRegister temp = locations->GetTemp(0).AsRegister<CpuRegister>();
3690 CpuRegister card = locations->GetTemp(1).AsRegister<CpuRegister>();
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003691 codegen_->MarkGCCard(
3692 temp, card, obj, value.AsRegister<CpuRegister>(), instruction->GetValueCanBeNull());
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003693 }
3694 } else {
3695 DCHECK_EQ(value_type, Primitive::kPrimNot);
Roland Levillain199f3362014-11-27 17:15:16 +00003696 __ gs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pAputObject),
3697 true));
Nicolas Geoffrayaf07bc12014-11-12 18:08:09 +00003698 DCHECK(!codegen_->IsLeafMethod());
3699 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3700 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003701 break;
3702 }
3703
3704 case Primitive::kPrimLong: {
3705 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003706 if (index.IsConstant()) {
3707 size_t offset = (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
Mark Mendell40741f32015-04-20 22:10:34 -04003708 if (value.IsRegister()) {
3709 __ movq(Address(obj, offset), value.AsRegister<CpuRegister>());
3710 } else {
3711 int64_t v = value.GetConstant()->AsLongConstant()->GetValue();
3712 DCHECK(IsInt<32>(v));
3713 int32_t v_32 = v;
3714 __ movq(Address(obj, offset), Immediate(v_32));
3715 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003716 } else {
Mark Mendell40741f32015-04-20 22:10:34 -04003717 if (value.IsRegister()) {
3718 __ movq(Address(obj, index.AsRegister<CpuRegister>(), TIMES_8, data_offset),
3719 value.AsRegister<CpuRegister>());
3720 } else {
3721 int64_t v = value.GetConstant()->AsLongConstant()->GetValue();
3722 DCHECK(IsInt<32>(v));
3723 int32_t v_32 = v;
3724 __ movq(Address(obj, index.AsRegister<CpuRegister>(), TIMES_8, data_offset),
3725 Immediate(v_32));
3726 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003727 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003728 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003729 break;
3730 }
3731
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003732 case Primitive::kPrimFloat: {
3733 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
3734 if (index.IsConstant()) {
3735 size_t offset = (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
3736 DCHECK(value.IsFpuRegister());
Roland Levillain271ab9c2014-11-27 15:23:57 +00003737 __ movss(Address(obj, offset), value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003738 } else {
3739 DCHECK(value.IsFpuRegister());
Roland Levillain271ab9c2014-11-27 15:23:57 +00003740 __ movss(Address(obj, index.AsRegister<CpuRegister>(), TIMES_4, data_offset),
3741 value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003742 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003743 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003744 break;
3745 }
3746
3747 case Primitive::kPrimDouble: {
3748 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
3749 if (index.IsConstant()) {
3750 size_t offset = (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
3751 DCHECK(value.IsFpuRegister());
Roland Levillain271ab9c2014-11-27 15:23:57 +00003752 __ movsd(Address(obj, offset), value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003753 } else {
3754 DCHECK(value.IsFpuRegister());
Roland Levillain271ab9c2014-11-27 15:23:57 +00003755 __ movsd(Address(obj, index.AsRegister<CpuRegister>(), TIMES_8, data_offset),
3756 value.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003757 }
Calin Juravle77520bc2015-01-12 18:45:46 +00003758 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003759 break;
3760 }
3761
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003762 case Primitive::kPrimVoid:
3763 LOG(FATAL) << "Unreachable type " << instruction->GetType();
Ian Rogersfc787ec2014-10-09 21:56:44 -07003764 UNREACHABLE();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003765 }
3766}
3767
3768void LocationsBuilderX86_64::VisitArrayLength(HArrayLength* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003769 LocationSummary* locations =
3770 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray8e3964b2014-10-17 11:06:38 +01003771 locations->SetInAt(0, Location::RequiresRegister());
3772 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003773}
3774
3775void InstructionCodeGeneratorX86_64::VisitArrayLength(HArrayLength* instruction) {
3776 LocationSummary* locations = instruction->GetLocations();
3777 uint32_t offset = mirror::Array::LengthOffset().Uint32Value();
Roland Levillain271ab9c2014-11-27 15:23:57 +00003778 CpuRegister obj = locations->InAt(0).AsRegister<CpuRegister>();
3779 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003780 __ movl(out, Address(obj, offset));
Calin Juravle77520bc2015-01-12 18:45:46 +00003781 codegen_->MaybeRecordImplicitNullCheck(instruction);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003782}
3783
3784void LocationsBuilderX86_64::VisitBoundsCheck(HBoundsCheck* instruction) {
Nicolas Geoffray39468442014-09-02 15:17:15 +01003785 LocationSummary* locations =
3786 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
Mark Mendellf60c90b2015-03-04 15:12:59 -05003787 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
Mark Mendell99dbd682015-04-22 16:18:52 -04003788 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +01003789 if (instruction->HasUses()) {
3790 locations->SetOut(Location::SameAsFirstInput());
3791 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003792}
3793
3794void InstructionCodeGeneratorX86_64::VisitBoundsCheck(HBoundsCheck* instruction) {
3795 LocationSummary* locations = instruction->GetLocations();
Mark Mendellf60c90b2015-03-04 15:12:59 -05003796 Location index_loc = locations->InAt(0);
3797 Location length_loc = locations->InAt(1);
3798 SlowPathCodeX86_64* slow_path =
3799 new (GetGraph()->GetArena()) BoundsCheckSlowPathX86_64(instruction, index_loc, length_loc);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003800
Mark Mendell99dbd682015-04-22 16:18:52 -04003801 if (length_loc.IsConstant()) {
3802 int32_t length = CodeGenerator::GetInt32ValueOf(length_loc.GetConstant());
3803 if (index_loc.IsConstant()) {
3804 // BCE will remove the bounds check if we are guarenteed to pass.
3805 int32_t index = CodeGenerator::GetInt32ValueOf(index_loc.GetConstant());
3806 if (index < 0 || index >= length) {
3807 codegen_->AddSlowPath(slow_path);
3808 __ jmp(slow_path->GetEntryLabel());
3809 } else {
3810 // Some optimization after BCE may have generated this, and we should not
3811 // generate a bounds check if it is a valid range.
3812 }
3813 return;
3814 }
3815
3816 // We have to reverse the jump condition because the length is the constant.
3817 CpuRegister index_reg = index_loc.AsRegister<CpuRegister>();
3818 __ cmpl(index_reg, Immediate(length));
3819 codegen_->AddSlowPath(slow_path);
3820 __ j(kAboveEqual, slow_path->GetEntryLabel());
Mark Mendellf60c90b2015-03-04 15:12:59 -05003821 } else {
Mark Mendell99dbd682015-04-22 16:18:52 -04003822 CpuRegister length = length_loc.AsRegister<CpuRegister>();
3823 if (index_loc.IsConstant()) {
3824 int32_t value = CodeGenerator::GetInt32ValueOf(index_loc.GetConstant());
3825 __ cmpl(length, Immediate(value));
3826 } else {
3827 __ cmpl(length, index_loc.AsRegister<CpuRegister>());
3828 }
3829 codegen_->AddSlowPath(slow_path);
3830 __ j(kBelowEqual, slow_path->GetEntryLabel());
Mark Mendellf60c90b2015-03-04 15:12:59 -05003831 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003832}
3833
3834void CodeGeneratorX86_64::MarkGCCard(CpuRegister temp,
3835 CpuRegister card,
3836 CpuRegister object,
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003837 CpuRegister value,
3838 bool value_can_be_null) {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003839 Label is_null;
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003840 if (value_can_be_null) {
3841 __ testl(value, value);
3842 __ j(kEqual, &is_null);
3843 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003844 __ gs()->movq(card, Address::Absolute(
3845 Thread::CardTableOffset<kX86_64WordSize>().Int32Value(), true));
3846 __ movq(temp, object);
3847 __ shrq(temp, Immediate(gc::accounting::CardTable::kCardShift));
3848 __ movb(Address(temp, card, TIMES_1, 0), card);
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003849 if (value_can_be_null) {
3850 __ Bind(&is_null);
3851 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01003852}
3853
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003854void LocationsBuilderX86_64::VisitTemporary(HTemporary* temp) {
3855 temp->SetLocations(nullptr);
3856}
3857
3858void InstructionCodeGeneratorX86_64::VisitTemporary(HTemporary* temp) {
3859 // Nothing to do, this is driven by the code generator.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07003860 UNUSED(temp);
Nicolas Geoffraye5038322014-07-04 09:41:32 +01003861}
3862
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003863void LocationsBuilderX86_64::VisitParallelMove(HParallelMove* instruction) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07003864 UNUSED(instruction);
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01003865 LOG(FATAL) << "Unimplemented";
3866}
3867
3868void InstructionCodeGeneratorX86_64::VisitParallelMove(HParallelMove* instruction) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003869 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
3870}
3871
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +00003872void LocationsBuilderX86_64::VisitSuspendCheck(HSuspendCheck* instruction) {
3873 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCallOnSlowPath);
3874}
3875
3876void InstructionCodeGeneratorX86_64::VisitSuspendCheck(HSuspendCheck* instruction) {
Nicolas Geoffray3c049742014-09-24 18:10:46 +01003877 HBasicBlock* block = instruction->GetBlock();
3878 if (block->GetLoopInformation() != nullptr) {
3879 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
3880 // The back edge will generate the suspend check.
3881 return;
3882 }
3883 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
3884 // The goto will generate the suspend check.
3885 return;
3886 }
3887 GenerateSuspendCheck(instruction, nullptr);
3888}
3889
3890void InstructionCodeGeneratorX86_64::GenerateSuspendCheck(HSuspendCheck* instruction,
3891 HBasicBlock* successor) {
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +00003892 SuspendCheckSlowPathX86_64* slow_path =
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01003893 down_cast<SuspendCheckSlowPathX86_64*>(instruction->GetSlowPath());
3894 if (slow_path == nullptr) {
3895 slow_path = new (GetGraph()->GetArena()) SuspendCheckSlowPathX86_64(instruction, successor);
3896 instruction->SetSlowPath(slow_path);
3897 codegen_->AddSlowPath(slow_path);
3898 if (successor != nullptr) {
3899 DCHECK(successor->IsLoopHeader());
3900 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(instruction);
3901 }
3902 } else {
3903 DCHECK_EQ(slow_path->GetSuccessor(), successor);
3904 }
3905
Nicolas Geoffray3c049742014-09-24 18:10:46 +01003906 __ gs()->cmpw(Address::Absolute(
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +00003907 Thread::ThreadFlagsOffset<kX86_64WordSize>().Int32Value(), true), Immediate(0));
Nicolas Geoffray3c049742014-09-24 18:10:46 +01003908 if (successor == nullptr) {
3909 __ j(kNotEqual, slow_path->GetEntryLabel());
3910 __ Bind(slow_path->GetReturnLabel());
3911 } else {
3912 __ j(kEqual, codegen_->GetLabelOf(successor));
3913 __ jmp(slow_path->GetEntryLabel());
3914 }
Nicolas Geoffrayfbc695f2014-09-15 15:33:30 +00003915}
3916
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003917X86_64Assembler* ParallelMoveResolverX86_64::GetAssembler() const {
3918 return codegen_->GetAssembler();
3919}
3920
3921void ParallelMoveResolverX86_64::EmitMove(size_t index) {
3922 MoveOperands* move = moves_.Get(index);
3923 Location source = move->GetSource();
3924 Location destination = move->GetDestination();
3925
3926 if (source.IsRegister()) {
3927 if (destination.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003928 __ movq(destination.AsRegister<CpuRegister>(), source.AsRegister<CpuRegister>());
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003929 } else if (destination.IsStackSlot()) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003930 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +00003931 source.AsRegister<CpuRegister>());
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003932 } else {
3933 DCHECK(destination.IsDoubleStackSlot());
3934 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +00003935 source.AsRegister<CpuRegister>());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003936 }
3937 } else if (source.IsStackSlot()) {
3938 if (destination.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003939 __ movl(destination.AsRegister<CpuRegister>(),
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003940 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003941 } else if (destination.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003942 __ movss(destination.AsFpuRegister<XmmRegister>(),
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003943 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00003944 } else {
3945 DCHECK(destination.IsStackSlot());
3946 __ movl(CpuRegister(TMP), Address(CpuRegister(RSP), source.GetStackIndex()));
3947 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
3948 }
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003949 } else if (source.IsDoubleStackSlot()) {
3950 if (destination.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00003951 __ movq(destination.AsRegister<CpuRegister>(),
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003952 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003953 } else if (destination.IsFpuRegister()) {
Roland Levillain199f3362014-11-27 17:15:16 +00003954 __ movsd(destination.AsFpuRegister<XmmRegister>(),
3955 Address(CpuRegister(RSP), source.GetStackIndex()));
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003956 } else {
Nicolas Geoffrayc8147a72014-10-21 16:06:20 +01003957 DCHECK(destination.IsDoubleStackSlot()) << destination;
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01003958 __ movq(CpuRegister(TMP), Address(CpuRegister(RSP), source.GetStackIndex()));
3959 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
3960 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003961 } else if (source.IsConstant()) {
3962 HConstant* constant = source.GetConstant();
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00003963 if (constant->IsIntConstant() || constant->IsNullConstant()) {
3964 int32_t value = CodeGenerator::GetInt32ValueOf(constant);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003965 if (destination.IsRegister()) {
Nicolas Geoffray748f1402015-01-27 08:17:54 +00003966 if (value == 0) {
3967 __ xorl(destination.AsRegister<CpuRegister>(), destination.AsRegister<CpuRegister>());
3968 } else {
3969 __ movl(destination.AsRegister<CpuRegister>(), Immediate(value));
3970 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003971 } else {
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003972 DCHECK(destination.IsStackSlot()) << destination;
Nicolas Geoffray748f1402015-01-27 08:17:54 +00003973 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()), Immediate(value));
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003974 }
3975 } else if (constant->IsLongConstant()) {
3976 int64_t value = constant->AsLongConstant()->GetValue();
3977 if (destination.IsRegister()) {
Mark Mendell92e83bf2015-05-07 11:25:03 -04003978 codegen_->Load64BitValue(destination.AsRegister<CpuRegister>(), value);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003979 } else {
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003980 DCHECK(destination.IsDoubleStackSlot()) << destination;
Mark Mendell92e83bf2015-05-07 11:25:03 -04003981 codegen_->Load64BitValue(CpuRegister(TMP), value);
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01003982 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
3983 }
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003984 } else if (constant->IsFloatConstant()) {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04003985 float fp_value = constant->AsFloatConstant()->GetValue();
Roland Levillainda4d79b2015-03-24 14:36:11 +00003986 int32_t value = bit_cast<int32_t, float>(fp_value);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003987 if (destination.IsFpuRegister()) {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04003988 XmmRegister dest = destination.AsFpuRegister<XmmRegister>();
3989 if (value == 0) {
3990 // easy FP 0.0.
3991 __ xorps(dest, dest);
3992 } else {
Mark Mendell92e83bf2015-05-07 11:25:03 -04003993 __ movss(dest, codegen_->LiteralFloatAddress(fp_value));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04003994 }
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003995 } else {
3996 DCHECK(destination.IsStackSlot()) << destination;
Mark Mendell92e83bf2015-05-07 11:25:03 -04003997 Immediate imm(value);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01003998 __ movl(Address(CpuRegister(RSP), destination.GetStackIndex()), imm);
3999 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01004000 } else {
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004001 DCHECK(constant->IsDoubleConstant()) << constant->DebugName();
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004002 double fp_value = constant->AsDoubleConstant()->GetValue();
Roland Levillainda4d79b2015-03-24 14:36:11 +00004003 int64_t value = bit_cast<int64_t, double>(fp_value);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004004 if (destination.IsFpuRegister()) {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004005 XmmRegister dest = destination.AsFpuRegister<XmmRegister>();
4006 if (value == 0) {
4007 __ xorpd(dest, dest);
4008 } else {
Mark Mendell92e83bf2015-05-07 11:25:03 -04004009 __ movsd(dest, codegen_->LiteralDoubleAddress(fp_value));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004010 }
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004011 } else {
4012 DCHECK(destination.IsDoubleStackSlot()) << destination;
Mark Mendell92e83bf2015-05-07 11:25:03 -04004013 codegen_->Load64BitValue(CpuRegister(TMP), value);
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004014 __ movq(Address(CpuRegister(RSP), destination.GetStackIndex()), CpuRegister(TMP));
4015 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01004016 }
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004017 } else if (source.IsFpuRegister()) {
4018 if (destination.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004019 __ movaps(destination.AsFpuRegister<XmmRegister>(), source.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004020 } else if (destination.IsStackSlot()) {
4021 __ movss(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +00004022 source.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004023 } else {
Nicolas Geoffray31596742014-11-24 15:28:45 +00004024 DCHECK(destination.IsDoubleStackSlot()) << destination;
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004025 __ movsd(Address(CpuRegister(RSP), destination.GetStackIndex()),
Roland Levillain271ab9c2014-11-27 15:23:57 +00004026 source.AsFpuRegister<XmmRegister>());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004027 }
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004028 }
4029}
4030
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004031void ParallelMoveResolverX86_64::Exchange32(CpuRegister reg, int mem) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004032 __ movl(CpuRegister(TMP), Address(CpuRegister(RSP), mem));
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004033 __ movl(Address(CpuRegister(RSP), mem), reg);
4034 __ movl(reg, CpuRegister(TMP));
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004035}
4036
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004037void ParallelMoveResolverX86_64::Exchange32(int mem1, int mem2) {
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004038 ScratchRegisterScope ensure_scratch(
4039 this, TMP, RAX, codegen_->GetNumberOfCoreRegisters());
4040
4041 int stack_offset = ensure_scratch.IsSpilled() ? kX86_64WordSize : 0;
4042 __ movl(CpuRegister(TMP), Address(CpuRegister(RSP), mem1 + stack_offset));
4043 __ movl(CpuRegister(ensure_scratch.GetRegister()),
4044 Address(CpuRegister(RSP), mem2 + stack_offset));
4045 __ movl(Address(CpuRegister(RSP), mem2 + stack_offset), CpuRegister(TMP));
4046 __ movl(Address(CpuRegister(RSP), mem1 + stack_offset),
4047 CpuRegister(ensure_scratch.GetRegister()));
4048}
4049
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004050void ParallelMoveResolverX86_64::Exchange64(CpuRegister reg, int mem) {
4051 __ movq(CpuRegister(TMP), Address(CpuRegister(RSP), mem));
4052 __ movq(Address(CpuRegister(RSP), mem), reg);
4053 __ movq(reg, CpuRegister(TMP));
4054}
4055
4056void ParallelMoveResolverX86_64::Exchange64(int mem1, int mem2) {
4057 ScratchRegisterScope ensure_scratch(
Guillaume Sancheze14590b2015-04-15 18:57:27 +00004058 this, TMP, RAX, codegen_->GetNumberOfCoreRegisters());
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004059
Guillaume Sancheze14590b2015-04-15 18:57:27 +00004060 int stack_offset = ensure_scratch.IsSpilled() ? kX86_64WordSize : 0;
4061 __ movq(CpuRegister(TMP), Address(CpuRegister(RSP), mem1 + stack_offset));
4062 __ movq(CpuRegister(ensure_scratch.GetRegister()),
4063 Address(CpuRegister(RSP), mem2 + stack_offset));
4064 __ movq(Address(CpuRegister(RSP), mem2 + stack_offset), CpuRegister(TMP));
4065 __ movq(Address(CpuRegister(RSP), mem1 + stack_offset),
4066 CpuRegister(ensure_scratch.GetRegister()));
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004067}
4068
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004069void ParallelMoveResolverX86_64::Exchange32(XmmRegister reg, int mem) {
4070 __ movl(CpuRegister(TMP), Address(CpuRegister(RSP), mem));
4071 __ movss(Address(CpuRegister(RSP), mem), reg);
4072 __ movd(reg, CpuRegister(TMP));
4073}
4074
4075void ParallelMoveResolverX86_64::Exchange64(XmmRegister reg, int mem) {
4076 __ movq(CpuRegister(TMP), Address(CpuRegister(RSP), mem));
4077 __ movsd(Address(CpuRegister(RSP), mem), reg);
4078 __ movd(reg, CpuRegister(TMP));
4079}
4080
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004081void ParallelMoveResolverX86_64::EmitSwap(size_t index) {
4082 MoveOperands* move = moves_.Get(index);
4083 Location source = move->GetSource();
4084 Location destination = move->GetDestination();
4085
4086 if (source.IsRegister() && destination.IsRegister()) {
Guillaume Sancheze14590b2015-04-15 18:57:27 +00004087 __ xchgq(destination.AsRegister<CpuRegister>(), source.AsRegister<CpuRegister>());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004088 } else if (source.IsRegister() && destination.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004089 Exchange32(source.AsRegister<CpuRegister>(), destination.GetStackIndex());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004090 } else if (source.IsStackSlot() && destination.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004091 Exchange32(destination.AsRegister<CpuRegister>(), source.GetStackIndex());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004092 } else if (source.IsStackSlot() && destination.IsStackSlot()) {
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004093 Exchange32(destination.GetStackIndex(), source.GetStackIndex());
4094 } else if (source.IsRegister() && destination.IsDoubleStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004095 Exchange64(source.AsRegister<CpuRegister>(), destination.GetStackIndex());
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004096 } else if (source.IsDoubleStackSlot() && destination.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004097 Exchange64(destination.AsRegister<CpuRegister>(), source.GetStackIndex());
Nicolas Geoffray412f10c2014-06-19 10:00:34 +01004098 } else if (source.IsDoubleStackSlot() && destination.IsDoubleStackSlot()) {
4099 Exchange64(destination.GetStackIndex(), source.GetStackIndex());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004100 } else if (source.IsFpuRegister() && destination.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004101 __ movd(CpuRegister(TMP), source.AsFpuRegister<XmmRegister>());
4102 __ movaps(source.AsFpuRegister<XmmRegister>(), destination.AsFpuRegister<XmmRegister>());
4103 __ movd(destination.AsFpuRegister<XmmRegister>(), CpuRegister(TMP));
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004104 } else if (source.IsFpuRegister() && destination.IsStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004105 Exchange32(source.AsFpuRegister<XmmRegister>(), destination.GetStackIndex());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004106 } else if (source.IsStackSlot() && destination.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004107 Exchange32(destination.AsFpuRegister<XmmRegister>(), source.GetStackIndex());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004108 } else if (source.IsFpuRegister() && destination.IsDoubleStackSlot()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004109 Exchange64(source.AsFpuRegister<XmmRegister>(), destination.GetStackIndex());
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004110 } else if (source.IsDoubleStackSlot() && destination.IsFpuRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004111 Exchange64(destination.AsFpuRegister<XmmRegister>(), source.GetStackIndex());
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004112 } else {
Nicolas Geoffray102cbed2014-10-15 18:31:05 +01004113 LOG(FATAL) << "Unimplemented swap between " << source << " and " << destination;
Nicolas Geoffrayecb2f9b2014-06-13 08:59:59 +00004114 }
4115}
4116
4117
4118void ParallelMoveResolverX86_64::SpillScratch(int reg) {
4119 __ pushq(CpuRegister(reg));
4120}
4121
4122
4123void ParallelMoveResolverX86_64::RestoreScratch(int reg) {
4124 __ popq(CpuRegister(reg));
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01004125}
4126
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004127void InstructionCodeGeneratorX86_64::GenerateClassInitializationCheck(
4128 SlowPathCodeX86_64* slow_path, CpuRegister class_reg) {
4129 __ cmpl(Address(class_reg, mirror::Class::StatusOffset().Int32Value()),
4130 Immediate(mirror::Class::kStatusInitialized));
4131 __ j(kLess, slow_path->GetEntryLabel());
4132 __ Bind(slow_path->GetExitLabel());
4133 // No need for memory fence, thanks to the X86_64 memory model.
4134}
4135
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004136void LocationsBuilderX86_64::VisitLoadClass(HLoadClass* cls) {
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004137 LocationSummary::CallKind call_kind = cls->CanCallRuntime()
4138 ? LocationSummary::kCallOnSlowPath
4139 : LocationSummary::kNoCall;
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004140 LocationSummary* locations =
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004141 new (GetGraph()->GetArena()) LocationSummary(cls, call_kind);
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01004142 locations->SetInAt(0, Location::RequiresRegister());
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004143 locations->SetOut(Location::RequiresRegister());
4144}
4145
4146void InstructionCodeGeneratorX86_64::VisitLoadClass(HLoadClass* cls) {
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01004147 LocationSummary* locations = cls->GetLocations();
4148 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
4149 CpuRegister current_method = locations->InAt(0).AsRegister<CpuRegister>();
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004150 if (cls->IsReferrersClass()) {
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004151 DCHECK(!cls->CanCallRuntime());
4152 DCHECK(!cls->MustGenerateClinitCheck());
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01004153 __ movl(out, Address(current_method, mirror::ArtMethod::DeclaringClassOffset().Int32Value()));
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004154 } else {
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004155 DCHECK(cls->CanCallRuntime());
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01004156 __ movl(out, Address(
4157 current_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value()));
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004158 __ movl(out, Address(out, CodeGenerator::GetCacheOffset(cls->GetTypeIndex())));
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004159 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathX86_64(
4160 cls, cls, cls->GetDexPc(), cls->MustGenerateClinitCheck());
4161 codegen_->AddSlowPath(slow_path);
4162 __ testl(out, out);
4163 __ j(kEqual, slow_path->GetEntryLabel());
4164 if (cls->MustGenerateClinitCheck()) {
4165 GenerateClassInitializationCheck(slow_path, out);
4166 } else {
4167 __ Bind(slow_path->GetExitLabel());
4168 }
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004169 }
4170}
4171
4172void LocationsBuilderX86_64::VisitClinitCheck(HClinitCheck* check) {
4173 LocationSummary* locations =
4174 new (GetGraph()->GetArena()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
4175 locations->SetInAt(0, Location::RequiresRegister());
4176 if (check->HasUses()) {
4177 locations->SetOut(Location::SameAsFirstInput());
4178 }
4179}
4180
4181void InstructionCodeGeneratorX86_64::VisitClinitCheck(HClinitCheck* check) {
Nicolas Geoffray424f6762014-11-03 14:51:25 +00004182 // We assume the class to not be null.
4183 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathX86_64(
4184 check->GetLoadClass(), check, check->GetDexPc(), true);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004185 codegen_->AddSlowPath(slow_path);
Roland Levillain199f3362014-11-27 17:15:16 +00004186 GenerateClassInitializationCheck(slow_path,
4187 check->GetLocations()->InAt(0).AsRegister<CpuRegister>());
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01004188}
4189
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +00004190void LocationsBuilderX86_64::VisitLoadString(HLoadString* load) {
4191 LocationSummary* locations =
4192 new (GetGraph()->GetArena()) LocationSummary(load, LocationSummary::kCallOnSlowPath);
Nicolas Geoffrayfbdaa302015-05-29 12:06:56 +01004193 locations->SetInAt(0, Location::RequiresRegister());
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +00004194 locations->SetOut(Location::RequiresRegister());
4195}
4196
4197void InstructionCodeGeneratorX86_64::VisitLoadString(HLoadString* load) {
4198 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena()) LoadStringSlowPathX86_64(load);
4199 codegen_->AddSlowPath(slow_path);
4200
Nicolas Geoffrayfbdaa302015-05-29 12:06:56 +01004201 LocationSummary* locations = load->GetLocations();
4202 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
4203 CpuRegister current_method = locations->InAt(0).AsRegister<CpuRegister>();
4204 __ movl(out, Address(current_method, mirror::ArtMethod::DeclaringClassOffset().Int32Value()));
Mathieu Chartiereace4582014-11-24 18:29:54 -08004205 __ movl(out, Address(out, mirror::Class::DexCacheStringsOffset().Int32Value()));
Nicolas Geoffrayb5f62b32014-10-30 10:58:41 +00004206 __ movl(out, Address(out, CodeGenerator::GetCacheOffset(load->GetStringIndex())));
4207 __ testl(out, out);
4208 __ j(kEqual, slow_path->GetEntryLabel());
4209 __ Bind(slow_path->GetExitLabel());
4210}
4211
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +00004212void LocationsBuilderX86_64::VisitLoadException(HLoadException* load) {
4213 LocationSummary* locations =
4214 new (GetGraph()->GetArena()) LocationSummary(load, LocationSummary::kNoCall);
4215 locations->SetOut(Location::RequiresRegister());
4216}
4217
4218void InstructionCodeGeneratorX86_64::VisitLoadException(HLoadException* load) {
4219 Address address = Address::Absolute(
4220 Thread::ExceptionOffset<kX86_64WordSize>().Int32Value(), true);
Roland Levillain271ab9c2014-11-27 15:23:57 +00004221 __ gs()->movl(load->GetLocations()->Out().AsRegister<CpuRegister>(), address);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +00004222 __ gs()->movl(address, Immediate(0));
4223}
4224
4225void LocationsBuilderX86_64::VisitThrow(HThrow* instruction) {
4226 LocationSummary* locations =
4227 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4228 InvokeRuntimeCallingConvention calling_convention;
4229 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4230}
4231
4232void InstructionCodeGeneratorX86_64::VisitThrow(HThrow* instruction) {
4233 __ gs()->call(
4234 Address::Absolute(QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pDeliverException), true));
4235 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
4236}
4237
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004238void LocationsBuilderX86_64::VisitInstanceOf(HInstanceOf* instruction) {
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004239 LocationSummary::CallKind call_kind = instruction->IsClassFinal()
4240 ? LocationSummary::kNoCall
4241 : LocationSummary::kCallOnSlowPath;
4242 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
4243 locations->SetInAt(0, Location::RequiresRegister());
4244 locations->SetInAt(1, Location::Any());
4245 locations->SetOut(Location::RequiresRegister());
4246}
4247
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004248void InstructionCodeGeneratorX86_64::VisitInstanceOf(HInstanceOf* instruction) {
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004249 LocationSummary* locations = instruction->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00004250 CpuRegister obj = locations->InAt(0).AsRegister<CpuRegister>();
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004251 Location cls = locations->InAt(1);
Roland Levillain271ab9c2014-11-27 15:23:57 +00004252 CpuRegister out = locations->Out().AsRegister<CpuRegister>();
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004253 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
4254 Label done, zero;
4255 SlowPathCodeX86_64* slow_path = nullptr;
4256
4257 // Return 0 if `obj` is null.
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01004258 // Avoid null check if we know obj is not null.
4259 if (instruction->MustDoNullCheck()) {
4260 __ testl(obj, obj);
4261 __ j(kEqual, &zero);
4262 }
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004263 // Compare the class of `obj` with `cls`.
4264 __ movl(out, Address(obj, class_offset));
4265 if (cls.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004266 __ cmpl(out, cls.AsRegister<CpuRegister>());
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004267 } else {
4268 DCHECK(cls.IsStackSlot()) << cls;
4269 __ cmpl(out, Address(CpuRegister(RSP), cls.GetStackIndex()));
4270 }
4271 if (instruction->IsClassFinal()) {
4272 // Classes must be equal for the instanceof to succeed.
4273 __ j(kNotEqual, &zero);
4274 __ movl(out, Immediate(1));
4275 __ jmp(&done);
4276 } else {
4277 // If the classes are not equal, we go into a slow path.
4278 DCHECK(locations->OnlyCallsOnSlowPath());
4279 slow_path = new (GetGraph()->GetArena()) TypeCheckSlowPathX86_64(
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004280 instruction, locations->InAt(1), locations->Out(), instruction->GetDexPc());
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004281 codegen_->AddSlowPath(slow_path);
4282 __ j(kNotEqual, slow_path->GetEntryLabel());
4283 __ movl(out, Immediate(1));
4284 __ jmp(&done);
4285 }
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01004286
4287 if (instruction->MustDoNullCheck() || instruction->IsClassFinal()) {
4288 __ Bind(&zero);
4289 __ movl(out, Immediate(0));
4290 }
4291
Nicolas Geoffray6f5c41f2014-11-06 08:59:20 +00004292 if (slow_path != nullptr) {
4293 __ Bind(slow_path->GetExitLabel());
4294 }
4295 __ Bind(&done);
4296}
4297
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004298void LocationsBuilderX86_64::VisitCheckCast(HCheckCast* instruction) {
4299 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
4300 instruction, LocationSummary::kCallOnSlowPath);
4301 locations->SetInAt(0, Location::RequiresRegister());
4302 locations->SetInAt(1, Location::Any());
4303 locations->AddTemp(Location::RequiresRegister());
4304}
4305
4306void InstructionCodeGeneratorX86_64::VisitCheckCast(HCheckCast* instruction) {
4307 LocationSummary* locations = instruction->GetLocations();
Roland Levillain271ab9c2014-11-27 15:23:57 +00004308 CpuRegister obj = locations->InAt(0).AsRegister<CpuRegister>();
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004309 Location cls = locations->InAt(1);
Roland Levillain271ab9c2014-11-27 15:23:57 +00004310 CpuRegister temp = locations->GetTemp(0).AsRegister<CpuRegister>();
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004311 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
4312 SlowPathCodeX86_64* slow_path = new (GetGraph()->GetArena()) TypeCheckSlowPathX86_64(
4313 instruction, locations->InAt(1), locations->GetTemp(0), instruction->GetDexPc());
4314 codegen_->AddSlowPath(slow_path);
4315
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01004316 // Avoid null check if we know obj is not null.
4317 if (instruction->MustDoNullCheck()) {
4318 __ testl(obj, obj);
4319 __ j(kEqual, slow_path->GetExitLabel());
4320 }
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004321 // Compare the class of `obj` with `cls`.
4322 __ movl(temp, Address(obj, class_offset));
4323 if (cls.IsRegister()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004324 __ cmpl(temp, cls.AsRegister<CpuRegister>());
Nicolas Geoffray57a88d42014-11-10 15:09:21 +00004325 } else {
4326 DCHECK(cls.IsStackSlot()) << cls;
4327 __ cmpl(temp, Address(CpuRegister(RSP), cls.GetStackIndex()));
4328 }
4329 // Classes must be equal for the checkcast to succeed.
4330 __ j(kNotEqual, slow_path->GetEntryLabel());
4331 __ Bind(slow_path->GetExitLabel());
4332}
4333
Nicolas Geoffrayb7baf5c2014-11-11 16:29:44 +00004334void LocationsBuilderX86_64::VisitMonitorOperation(HMonitorOperation* instruction) {
4335 LocationSummary* locations =
4336 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4337 InvokeRuntimeCallingConvention calling_convention;
4338 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4339}
4340
4341void InstructionCodeGeneratorX86_64::VisitMonitorOperation(HMonitorOperation* instruction) {
4342 __ gs()->call(Address::Absolute(instruction->IsEnter()
4343 ? QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pLockObject)
4344 : QUICK_ENTRYPOINT_OFFSET(kX86_64WordSize, pUnlockObject),
4345 true));
4346 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
4347}
4348
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004349void LocationsBuilderX86_64::VisitAnd(HAnd* instruction) { HandleBitwiseOperation(instruction); }
4350void LocationsBuilderX86_64::VisitOr(HOr* instruction) { HandleBitwiseOperation(instruction); }
4351void LocationsBuilderX86_64::VisitXor(HXor* instruction) { HandleBitwiseOperation(instruction); }
4352
4353void LocationsBuilderX86_64::HandleBitwiseOperation(HBinaryOperation* instruction) {
4354 LocationSummary* locations =
4355 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
4356 DCHECK(instruction->GetResultType() == Primitive::kPrimInt
4357 || instruction->GetResultType() == Primitive::kPrimLong);
4358 locations->SetInAt(0, Location::RequiresRegister());
Mark Mendell40741f32015-04-20 22:10:34 -04004359 locations->SetInAt(1, Location::Any());
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004360 locations->SetOut(Location::SameAsFirstInput());
4361}
4362
4363void InstructionCodeGeneratorX86_64::VisitAnd(HAnd* instruction) {
4364 HandleBitwiseOperation(instruction);
4365}
4366
4367void InstructionCodeGeneratorX86_64::VisitOr(HOr* instruction) {
4368 HandleBitwiseOperation(instruction);
4369}
4370
4371void InstructionCodeGeneratorX86_64::VisitXor(HXor* instruction) {
4372 HandleBitwiseOperation(instruction);
4373}
4374
4375void InstructionCodeGeneratorX86_64::HandleBitwiseOperation(HBinaryOperation* instruction) {
4376 LocationSummary* locations = instruction->GetLocations();
4377 Location first = locations->InAt(0);
4378 Location second = locations->InAt(1);
4379 DCHECK(first.Equals(locations->Out()));
4380
4381 if (instruction->GetResultType() == Primitive::kPrimInt) {
4382 if (second.IsRegister()) {
4383 if (instruction->IsAnd()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004384 __ andl(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004385 } else if (instruction->IsOr()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004386 __ orl(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004387 } else {
4388 DCHECK(instruction->IsXor());
Roland Levillain271ab9c2014-11-27 15:23:57 +00004389 __ xorl(first.AsRegister<CpuRegister>(), second.AsRegister<CpuRegister>());
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004390 }
4391 } else if (second.IsConstant()) {
4392 Immediate imm(second.GetConstant()->AsIntConstant()->GetValue());
4393 if (instruction->IsAnd()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004394 __ andl(first.AsRegister<CpuRegister>(), imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004395 } else if (instruction->IsOr()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004396 __ orl(first.AsRegister<CpuRegister>(), imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004397 } else {
4398 DCHECK(instruction->IsXor());
Roland Levillain271ab9c2014-11-27 15:23:57 +00004399 __ xorl(first.AsRegister<CpuRegister>(), imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004400 }
4401 } else {
4402 Address address(CpuRegister(RSP), second.GetStackIndex());
4403 if (instruction->IsAnd()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004404 __ andl(first.AsRegister<CpuRegister>(), address);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004405 } else if (instruction->IsOr()) {
Roland Levillain271ab9c2014-11-27 15:23:57 +00004406 __ orl(first.AsRegister<CpuRegister>(), address);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004407 } else {
4408 DCHECK(instruction->IsXor());
Roland Levillain271ab9c2014-11-27 15:23:57 +00004409 __ xorl(first.AsRegister<CpuRegister>(), address);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004410 }
4411 }
4412 } else {
4413 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimLong);
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004414 CpuRegister first_reg = first.AsRegister<CpuRegister>();
4415 bool second_is_constant = false;
4416 int64_t value = 0;
4417 if (second.IsConstant()) {
4418 second_is_constant = true;
4419 value = second.GetConstant()->AsLongConstant()->GetValue();
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004420 }
Mark Mendell40741f32015-04-20 22:10:34 -04004421 bool is_int32_value = IsInt<32>(value);
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004422
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004423 if (instruction->IsAnd()) {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004424 if (second_is_constant) {
Mark Mendell40741f32015-04-20 22:10:34 -04004425 if (is_int32_value) {
4426 __ andq(first_reg, Immediate(static_cast<int32_t>(value)));
4427 } else {
4428 __ andq(first_reg, codegen_->LiteralInt64Address(value));
4429 }
4430 } else if (second.IsDoubleStackSlot()) {
4431 __ andq(first_reg, Address(CpuRegister(RSP), second.GetStackIndex()));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004432 } else {
4433 __ andq(first_reg, second.AsRegister<CpuRegister>());
4434 }
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004435 } else if (instruction->IsOr()) {
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004436 if (second_is_constant) {
Mark Mendell40741f32015-04-20 22:10:34 -04004437 if (is_int32_value) {
4438 __ orq(first_reg, Immediate(static_cast<int32_t>(value)));
4439 } else {
4440 __ orq(first_reg, codegen_->LiteralInt64Address(value));
4441 }
4442 } else if (second.IsDoubleStackSlot()) {
4443 __ orq(first_reg, Address(CpuRegister(RSP), second.GetStackIndex()));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004444 } else {
4445 __ orq(first_reg, second.AsRegister<CpuRegister>());
4446 }
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004447 } else {
4448 DCHECK(instruction->IsXor());
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004449 if (second_is_constant) {
Mark Mendell40741f32015-04-20 22:10:34 -04004450 if (is_int32_value) {
4451 __ xorq(first_reg, Immediate(static_cast<int32_t>(value)));
4452 } else {
4453 __ xorq(first_reg, codegen_->LiteralInt64Address(value));
4454 }
4455 } else if (second.IsDoubleStackSlot()) {
4456 __ xorq(first_reg, Address(CpuRegister(RSP), second.GetStackIndex()));
Mark Mendell3f6c7f62015-03-13 13:47:53 -04004457 } else {
4458 __ xorq(first_reg, second.AsRegister<CpuRegister>());
4459 }
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00004460 }
4461 }
4462}
4463
Calin Juravleb1498f62015-02-16 13:13:29 +00004464void LocationsBuilderX86_64::VisitBoundType(HBoundType* instruction) {
4465 // Nothing to do, this should be removed during prepare for register allocator.
4466 UNUSED(instruction);
4467 LOG(FATAL) << "Unreachable";
4468}
4469
4470void InstructionCodeGeneratorX86_64::VisitBoundType(HBoundType* instruction) {
4471 // Nothing to do, this should be removed during prepare for register allocator.
4472 UNUSED(instruction);
4473 LOG(FATAL) << "Unreachable";
4474}
4475
Mark Mendell92e83bf2015-05-07 11:25:03 -04004476void CodeGeneratorX86_64::Load64BitValue(CpuRegister dest, int64_t value) {
4477 if (value == 0) {
4478 __ xorl(dest, dest);
4479 } else if (value > 0 && IsInt<32>(value)) {
4480 // We can use a 32 bit move, as it will zero-extend and is one byte shorter.
4481 __ movl(dest, Immediate(static_cast<int32_t>(value)));
4482 } else {
4483 __ movq(dest, Immediate(value));
4484 }
4485}
4486
Mark Mendellf55c3e02015-03-26 21:07:46 -04004487void CodeGeneratorX86_64::Finalize(CodeAllocator* allocator) {
4488 // Generate the constant area if needed.
Mark Mendell39dcf552015-04-09 20:42:42 -04004489 X86_64Assembler* assembler = GetAssembler();
4490 if (!assembler->IsConstantAreaEmpty()) {
Mark Mendellf55c3e02015-03-26 21:07:46 -04004491 // Align to 4 byte boundary to reduce cache misses, as the data is 4 and 8
4492 // byte values. If used for vectors at a later time, this will need to be
4493 // updated to 16 bytes with the appropriate offset.
Mark Mendell39dcf552015-04-09 20:42:42 -04004494 assembler->Align(4, 0);
4495 constant_area_start_ = assembler->CodeSize();
4496 assembler->AddConstantArea();
Mark Mendellf55c3e02015-03-26 21:07:46 -04004497 }
4498
4499 // And finish up.
4500 CodeGenerator::Finalize(allocator);
4501}
4502
4503/**
4504 * Class to handle late fixup of offsets into constant area.
4505 */
4506class RIPFixup : public AssemblerFixup, public ArenaObject<kArenaAllocMisc> {
4507 public:
Mark Mendell39dcf552015-04-09 20:42:42 -04004508 RIPFixup(const CodeGeneratorX86_64& codegen, int offset)
Mark Mendellf55c3e02015-03-26 21:07:46 -04004509 : codegen_(codegen), offset_into_constant_area_(offset) {}
4510
4511 private:
4512 void Process(const MemoryRegion& region, int pos) OVERRIDE {
4513 // Patch the correct offset for the instruction. We use the address of the
4514 // 'next' instruction, which is 'pos' (patch the 4 bytes before).
4515 int constant_offset = codegen_.ConstantAreaStart() + offset_into_constant_area_;
4516 int relative_position = constant_offset - pos;
4517
4518 // Patch in the right value.
4519 region.StoreUnaligned<int32_t>(pos - 4, relative_position);
4520 }
4521
Mark Mendell39dcf552015-04-09 20:42:42 -04004522 const CodeGeneratorX86_64& codegen_;
Mark Mendellf55c3e02015-03-26 21:07:46 -04004523
4524 // Location in constant area that the fixup refers to.
4525 int offset_into_constant_area_;
4526};
4527
4528Address CodeGeneratorX86_64::LiteralDoubleAddress(double v) {
4529 AssemblerFixup* fixup = new (GetGraph()->GetArena()) RIPFixup(*this, __ AddDouble(v));
4530 return Address::RIP(fixup);
4531}
4532
4533Address CodeGeneratorX86_64::LiteralFloatAddress(float v) {
4534 AssemblerFixup* fixup = new (GetGraph()->GetArena()) RIPFixup(*this, __ AddFloat(v));
4535 return Address::RIP(fixup);
4536}
4537
4538Address CodeGeneratorX86_64::LiteralInt32Address(int32_t v) {
4539 AssemblerFixup* fixup = new (GetGraph()->GetArena()) RIPFixup(*this, __ AddInt32(v));
4540 return Address::RIP(fixup);
4541}
4542
4543Address CodeGeneratorX86_64::LiteralInt64Address(int64_t v) {
4544 AssemblerFixup* fixup = new (GetGraph()->GetArena()) RIPFixup(*this, __ AddInt64(v));
4545 return Address::RIP(fixup);
4546}
4547
Nicolas Geoffray9cf35522014-06-09 18:40:10 +01004548} // namespace x86_64
4549} // namespace art