blob: 0234f5375da7a10a78c6b052c3b2cfb151a85901 [file] [log] [blame]
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01001#
Dan Handleybc1a03c2018-02-27 16:03:58 +00002# Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01005#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010013# Use T32 by default
14AARCH32_INSTRUCTION_SET := T32
15
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010016# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP := none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH := aarch64
21
Jeenu Viswambharanc877b412017-01-16 16:52:35 +000022# ARM Architecture major and minor versions: 8.0 by default.
23ARM_ARCH_MAJOR := 8
24ARM_ARCH_MINOR := 0
25
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010026# Determine the version of ARM GIC architecture to use for interrupt management
27# in EL3. The platform port can change this value if needed.
28ARM_GIC_ARCH := 2
29
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010030# Base commit to perform code check on
31BASE_COMMIT := origin/master
32
Roberto Vargasb1d27b42017-10-30 14:43:43 +000033# Execute BL2 at EL3
34BL2_AT_EL3 := 0
35
Jiafei Pan7d173fc2018-03-21 07:20:09 +000036# BL2 image is stored in XIP memory, for now, this option is only supported
37# when BL2_AT_EL3 is 1.
38BL2_IN_XIP_MEM := 0
39
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010040# By default, consider that the platform may release several CPUs out of reset.
41# The platform Makefile is free to override this value.
42COLD_BOOT_SINGLE_CPU := 0
43
Julius Werner3429c772017-06-09 15:17:15 -070044# Flag to compile in coreboot support code. Exclude by default. The coreboot
45# Makefile system will set this when compiling TF as part of a coreboot image.
46COREBOOT := 0
47
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010048# For Chain of Trust
49CREATE_KEYS := 1
50
51# Build flag to include AArch32 registers in cpu context save and restore during
52# world switch. This flag must be set to 0 for AArch64-only platforms.
53CTX_INCLUDE_AARCH32_REGS := 1
54
55# Include FP registers in cpu context
56CTX_INCLUDE_FPREGS := 0
57
58# Debug build
59DEBUG := 0
60
61# Build platform
62DEFAULT_PLAT := fvp
63
Soby Mathew209a60c2018-03-26 12:43:37 +010064# Enable capability to disable authentication dynamically. Only meant for
65# development platforms.
66DYN_DISABLE_AUTH := 0
67
Jeenu Viswambharan5f835912018-07-31 16:13:33 +010068# Build option to enable MPAM for lower ELs
69ENABLE_MPAM_FOR_LOWER_ELS := 0
70
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010071# Flag to enable Performance Measurement Framework
72ENABLE_PMF := 0
73
74# Flag to enable PSCI STATs functionality
75ENABLE_PSCI_STAT := 0
76
77# Flag to enable runtime instrumentation using PMF
78ENABLE_RUNTIME_INSTRUMENTATION := 0
79
Douglas Raillard51faada2017-02-24 18:14:15 +000080# Flag to enable stack corruption protection
81ENABLE_STACK_PROTECTOR := 0
82
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +010083# Flag to enable exception handling in EL3
84EL3_EXCEPTION_HANDLING := 0
85
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010086# Build flag to treat usage of deprecated platform and framework APIs as error.
87ERROR_DEPRECATED := 0
88
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +000089# Fault injection support
90FAULT_INJECTION_SUPPORT := 0
91
Masahiro Yamada1c75d5d2016-12-25 13:52:22 +090092# Byte alignment that each component in FIP is aligned to
93FIP_ALIGN := 0
94
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010095# Default FIP file name
96FIP_NAME := fip.bin
97
98# Default FWU_FIP file name
99FWU_FIP_NAME := fwu_fip.bin
100
101# For Chain of Trust
102GENERATE_COT := 0
103
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100104# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
105# default, they are for Secure EL1.
106GICV2_G0_FOR_EL3 := 0
107
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000108# Route External Aborts to EL3. Disabled by default; External Aborts are handled
109# by lower ELs.
110HANDLE_EA_EL3_FIRST := 0
111
Jeenu Viswambharan3c251af2017-01-04 13:51:42 +0000112# Whether system coherency is managed in hardware, without explicit software
113# operations.
114HW_ASSISTED_COHERENCY := 0
115
Soby Mathew20917552017-08-31 11:49:32 +0100116# Set the default algorithm for the generation of Trusted Board Boot keys
117KEY_ALG := rsa
118
Dan Handleybc1a03c2018-02-27 16:03:58 +0000119# Enable use of the console API allowing multiple consoles to be registered
120# at the same time.
121MULTI_CONSOLE_API := 0
Julius Werner9536bae2017-07-31 18:15:11 -0700122
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100123# NS timer register save and restore
124NS_TIMER_SWITCH := 0
125
126# Build PL011 UART driver in minimal generic UART mode
127PL011_GENERIC_UART := 0
128
129# By default, consider that the platform's reset address is not programmable.
130# The platform Makefile is free to override this value.
131PROGRAMMABLE_RESET_ADDRESS := 0
132
133# Flag used to choose the power state format viz Extended State-ID or the
134# Original format.
135PSCI_EXTENDED_STATE_ID := 0
136
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100137# Enable RAS support
138RAS_EXTENSION := 0
139
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100140# By default, BL1 acts as the reset handler, not BL31
141RESET_TO_BL31 := 0
142
143# For Chain of Trust
144SAVE_KEYS := 0
145
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100146# Software Delegated Exception support
147SDEI_SUPPORT := 0
148
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100149# Whether code and read-only data should be put on separate memory pages. The
150# platform Makefile is free to override this value.
151SEPARATE_CODE_AND_RODATA := 0
152
Antonio Nino Diaz2f370462018-04-23 15:43:29 +0100153# Default to SMCCC Version 1.X
154SMCCC_MAJOR_VERSION := 1
155
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100156# SPD choice
157SPD := none
158
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100159# For including the Secure Partition Manager
160ENABLE_SPM := 0
161
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100162# Flag to introduce an infinite loop in BL1 just before it exits into the next
163# image. This is meant to help debugging the post-BL2 phase.
164SPIN_ON_BL1_EXIT := 0
165
166# Flags to build TF with Trusted Boot support
167TRUSTED_BOARD_BOOT := 0
168
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100169# Build option to choose whether Trusted Firmware uses Coherent memory or not.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100170USE_COHERENT_MEM := 1
171
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100172# Build option to choose whether Trusted Firmware uses library at ROM
173USE_ROMLIB := 0
Roberto Vargas5accce52018-05-22 16:05:42 +0100174
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900175# Use tbbr_oid.h instead of platform_oid.h
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100176USE_TBBR_DEFS := 1
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900177
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100178# Build verbosity
179V := 0
Soby Mathewbcc3c492017-04-10 22:35:42 +0100180
181# Whether to enable D-Cache early during warm boot. This is usually
182# applicable for platforms wherein interconnect programming is not
183# required to enable cache coherency after warm reset (eg: single cluster
184# platforms).
185WARMBOOT_ENABLE_DCACHE_EARLY := 0
dp-armd832aee2017-05-23 09:32:49 +0100186
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100187# Build option to enable/disable the Statistical Profiling Extensions
dp-armd832aee2017-05-23 09:32:49 +0100188ENABLE_SPE_FOR_LOWER_ELS := 1
189
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100190# SPE is only supported on AArch64 so disable it on AArch32.
dp-armd832aee2017-05-23 09:32:49 +0100191ifeq (${ARCH},aarch32)
192 override ENABLE_SPE_FOR_LOWER_ELS := 0
dp-armd832aee2017-05-23 09:32:49 +0100193endif
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100194
195ENABLE_AMU := 0
David Cunado1a853372017-10-20 11:30:57 +0100196
197# By default, enable Scalable Vector Extension if implemented for Non-secure
198# lower ELs
199# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
200ifneq (${ARCH},aarch32)
201 ENABLE_SVE_FOR_NS := 1
202else
203 override ENABLE_SVE_FOR_NS := 0
204endif