Anton Korobeynikov | f2e1475 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb2 instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 13 | |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 14 | // IT block predicate field |
| 15 | def it_pred : Operand<i32> { |
| 16 | let PrintMethod = "printPredicateOperand"; |
| 17 | } |
| 18 | |
| 19 | // IT block condition mask |
| 20 | def it_mask : Operand<i32> { |
| 21 | let PrintMethod = "printThumbITMask"; |
| 22 | } |
| 23 | |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 24 | // Table branch address |
| 25 | def tb_addrmode : Operand<i32> { |
| 26 | let PrintMethod = "printTBAddrMode"; |
| 27 | } |
| 28 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 29 | // Shifted operands. No register controlled shifts for Thumb2. |
| 30 | // Note: We do not support rrx shifted operands yet. |
| 31 | def t2_so_reg : Operand<i32>, // reg imm |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 32 | ComplexPattern<i32, 2, "SelectT2ShifterOperandReg", |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 33 | [shl,srl,sra,rotr]> { |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 34 | let PrintMethod = "printT2SOOperand"; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 35 | let MIOperandInfo = (ops GPR, i32imm); |
| 36 | } |
| 37 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 38 | // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value |
| 39 | def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 40 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 41 | }]>; |
| 42 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 43 | // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value |
| 44 | def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 45 | return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32); |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 46 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 47 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 48 | // t2_so_imm - Match a 32-bit immediate operand, which is an |
| 49 | // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit |
| 50 | // immediate splatted into multiple bytes of the word. t2_so_imm values are |
| 51 | // represented in the imm field in the same 12-bit form that they are encoded |
| 52 | // into t2_so_imm instructions: the 8-bit immediate is the least significant bits |
| 53 | // [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11]. |
| 54 | def t2_so_imm : Operand<i32>, |
| 55 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 56 | return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1; |
| 57 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 58 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 59 | // t2_so_imm_not - Match an immediate that is a complement |
| 60 | // of a t2_so_imm. |
| 61 | def t2_so_imm_not : Operand<i32>, |
| 62 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 63 | return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; |
| 64 | }], t2_so_imm_not_XFORM>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 65 | |
| 66 | // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. |
| 67 | def t2_so_imm_neg : Operand<i32>, |
| 68 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 69 | return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1; |
| 70 | }], t2_so_imm_neg_XFORM>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 71 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 72 | /// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31]. |
| 73 | def imm1_31 : PatLeaf<(i32 imm), [{ |
| 74 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32; |
| 75 | }]>; |
| 76 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 77 | /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095]. |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 78 | def imm0_4095 : Operand<i32>, |
| 79 | PatLeaf<(i32 imm), [{ |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 80 | return (uint32_t)N->getZExtValue() < 4096; |
| 81 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 82 | |
| 83 | def imm0_4095_neg : PatLeaf<(i32 imm), [{ |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 84 | return (uint32_t)(-N->getZExtValue()) < 4096; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 85 | }], imm_neg_XFORM>; |
| 86 | |
Evan Cheng | 809fadb | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 87 | def imm0_255_neg : PatLeaf<(i32 imm), [{ |
| 88 | return (uint32_t)(-N->getZExtValue()) < 255; |
| 89 | }], imm_neg_XFORM>; |
| 90 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 91 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
| 92 | /// [0.65535]. |
| 93 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 94 | return (uint32_t)N->getZExtValue() < 65536; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 95 | }]>; |
| 96 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 97 | /// Split a 32-bit immediate into two 16 bit parts. |
| 98 | def t2_lo16 : SDNodeXForm<imm, [{ |
| 99 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 100 | MVT::i32); |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 101 | }]>; |
| 102 | |
| 103 | def t2_hi16 : SDNodeXForm<imm, [{ |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 104 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 105 | }]>; |
| 106 | |
| 107 | def t2_lo16AllZero : PatLeaf<(i32 imm), [{ |
| 108 | // Returns true if all low 16-bits are 0. |
| 109 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
| 110 | }], t2_hi16>; |
| 111 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 112 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 113 | // Define Thumb2 specific addressing modes. |
| 114 | |
| 115 | // t2addrmode_imm12 := reg + imm12 |
| 116 | def t2addrmode_imm12 : Operand<i32>, |
| 117 | ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { |
| 118 | let PrintMethod = "printT2AddrModeImm12Operand"; |
| 119 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 120 | } |
| 121 | |
David Goodwin | 7938afc | 2009-07-24 00:16:18 +0000 | [diff] [blame] | 122 | // t2addrmode_imm8 := reg - imm8 |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 123 | def t2addrmode_imm8 : Operand<i32>, |
| 124 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 125 | let PrintMethod = "printT2AddrModeImm8Operand"; |
| 126 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 127 | } |
| 128 | |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 129 | def t2am_imm8_offset : Operand<i32>, |
| 130 | ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{ |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 131 | let PrintMethod = "printT2AddrModeImm8OffsetOperand"; |
| 132 | } |
| 133 | |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 134 | // t2addrmode_imm8s4 := reg +/- (imm8 << 2) |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 135 | def t2addrmode_imm8s4 : Operand<i32>, |
| 136 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> { |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 137 | let PrintMethod = "printT2AddrModeImm8s4Operand"; |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 138 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 139 | } |
| 140 | |
Evan Cheng | 4df2ea7 | 2009-07-09 20:40:44 +0000 | [diff] [blame] | 141 | // t2addrmode_so_reg := reg + (reg << imm2) |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 142 | def t2addrmode_so_reg : Operand<i32>, |
| 143 | ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { |
| 144 | let PrintMethod = "printT2AddrModeSoRegOperand"; |
| 145 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 146 | } |
| 147 | |
| 148 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 149 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 150 | // Multiclass helpers... |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 151 | // |
| 152 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 153 | /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 154 | /// unary operation that produces a value. These are predicable and can be |
| 155 | /// changed to modify CPSR. |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 156 | multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{ |
| 157 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 158 | def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 159 | opc, " $dst, $src", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 160 | [(set GPR:$dst, (opnode t2_so_imm:$src))]> { |
| 161 | let isAsCheapAsAMove = Cheap; |
| 162 | let isReMaterializable = ReMat; |
| 163 | } |
| 164 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 165 | def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 166 | opc, ".w $dst, $src", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 167 | [(set GPR:$dst, (opnode GPR:$src))]>; |
| 168 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 169 | def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 170 | opc, ".w $dst, $src", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 171 | [(set GPR:$dst, (opnode t2_so_reg:$src))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 175 | // binary operation that produces a value. These are predicable and can be |
| 176 | /// changed to modify CPSR. |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 177 | multiclass T2I_bin_irs<string opc, PatFrag opnode, |
| 178 | bit Commutable = 0, string wide =""> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 179 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 180 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 181 | opc, " $dst, $lhs, $rhs", |
| 182 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 183 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 184 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 185 | opc, !strconcat(wide, " $dst, $lhs, $rhs"), |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 186 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 187 | let isCommutable = Commutable; |
| 188 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 189 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 190 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 191 | opc, !strconcat(wide, " $dst, $lhs, $rhs"), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 192 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 193 | } |
| 194 | |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 195 | /// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need |
| 196 | // the ".w" prefix to indicate that they are wide. |
| 197 | multiclass T2I_bin_w_irs<string opc, PatFrag opnode, bit Commutable = 0> : |
| 198 | T2I_bin_irs<opc, opnode, Commutable, ".w">; |
| 199 | |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 200 | /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are |
| 201 | /// reversed. It doesn't define the 'rr' form since it's handled by its |
| 202 | /// T2I_bin_irs counterpart. |
| 203 | multiclass T2I_rbin_is<string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 204 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 205 | def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 206 | opc, ".w $dst, $rhs, $lhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 207 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>; |
| 208 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 209 | def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 210 | opc, " $dst, $rhs, $lhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 211 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>; |
| 212 | } |
| 213 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 214 | /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 215 | /// instruction modifies the CPSR register. |
| 216 | let Defs = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 217 | multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 218 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 219 | def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 220 | !strconcat(opc, "s"), ".w $dst, $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 221 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 222 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 223 | def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 224 | !strconcat(opc, "s"), ".w $dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 225 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 226 | let isCommutable = Commutable; |
| 227 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 228 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 229 | def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 230 | !strconcat(opc, "s"), ".w $dst, $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 231 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 232 | } |
| 233 | } |
| 234 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 235 | /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) |
| 236 | /// patterns for a binary operation that produces a value. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 237 | multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 238 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 239 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 240 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 241 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 242 | // 12-bit imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 243 | def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 244 | !strconcat(opc, "w"), " $dst, $lhs, $rhs", |
| 245 | [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 246 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 247 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 248 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 249 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 250 | let isCommutable = Commutable; |
| 251 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 252 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 253 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 254 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 255 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 258 | /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 259 | /// binary operation that produces a value and use and define the carry bit. |
| 260 | /// It's not predicable. |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 261 | let Uses = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 262 | multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 263 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 264 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
David Goodwin | 3536d17 | 2009-06-26 20:45:56 +0000 | [diff] [blame] | 265 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 266 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 267 | Requires<[IsThumb2, CarryDefIsUnused]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 268 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 269 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 270 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 271 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 272 | Requires<[IsThumb2, CarryDefIsUnused]> { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 273 | let isCommutable = Commutable; |
| 274 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 275 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 276 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 277 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 278 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 279 | Requires<[IsThumb2, CarryDefIsUnused]>; |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 280 | // Carry setting variants |
| 281 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 282 | def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 283 | !strconcat(opc, "s $dst, $lhs, $rhs"), |
| 284 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 285 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 286 | let Defs = [CPSR]; |
| 287 | } |
| 288 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 289 | def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 290 | !strconcat(opc, "s.w $dst, $lhs, $rhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 291 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 292 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 293 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 294 | let isCommutable = Commutable; |
| 295 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 296 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 297 | def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 298 | !strconcat(opc, "s.w $dst, $lhs, $rhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 299 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 300 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 301 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 302 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 303 | } |
| 304 | } |
| 305 | |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 306 | /// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit. |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 307 | let Defs = [CPSR] in { |
| 308 | multiclass T2I_rbin_s_is<string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 309 | // shifted imm |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 310 | def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 311 | IIC_iALUi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 312 | !strconcat(opc, "${s}.w $dst, $rhs, $lhs"), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 313 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 314 | // shifted register |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 315 | def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 316 | IIC_iALUsi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 317 | !strconcat(opc, "${s} $dst, $rhs, $lhs"), |
| 318 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 319 | } |
| 320 | } |
| 321 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 322 | /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / |
| 323 | // rotate operation that produces a value. |
| 324 | multiclass T2I_sh_ir<string opc, PatFrag opnode> { |
| 325 | // 5-bit imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 326 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 327 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 328 | [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 329 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 330 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 331 | opc, ".w $dst, $lhs, $rhs", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 332 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 333 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 334 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 335 | /// T2I_cmp_is - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 336 | /// patterns. Similar to T2I_bin_irs except the instruction does not produce |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 337 | /// a explicit result, only implicitly set CPSR. |
David Goodwin | 97eb10c | 2009-07-20 22:13:31 +0000 | [diff] [blame] | 338 | let Defs = [CPSR] in { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 339 | multiclass T2I_cmp_is<string opc, PatFrag opnode> { |
| 340 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 341 | def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 342 | opc, ".w $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 343 | [(opnode GPR:$lhs, t2_so_imm:$rhs)]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 344 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 345 | def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 346 | opc, ".w $lhs, $rhs", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 347 | [(opnode GPR:$lhs, GPR:$rhs)]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 348 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 349 | def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 350 | opc, ".w $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 351 | [(opnode GPR:$lhs, t2_so_reg:$rhs)]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 352 | } |
| 353 | } |
| 354 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 355 | /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. |
| 356 | multiclass T2I_ld<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 357 | def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 358 | opc, ".w $dst, $addr", |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 359 | [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 360 | def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 361 | opc, " $dst, $addr", |
| 362 | [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 363 | def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 364 | opc, ".w $dst, $addr", |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 365 | [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 366 | def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 367 | opc, ".w $dst, $addr", |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 368 | [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>; |
| 369 | } |
| 370 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 371 | /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. |
| 372 | multiclass T2I_st<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 373 | def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 374 | opc, ".w $src, $addr", |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 375 | [(opnode GPR:$src, t2addrmode_imm12:$addr)]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 376 | def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei, |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 377 | opc, " $src, $addr", |
| 378 | [(opnode GPR:$src, t2addrmode_imm8:$addr)]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 379 | def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 380 | opc, ".w $src, $addr", |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 381 | [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>; |
| 382 | } |
| 383 | |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 384 | /// T2I_picld - Defines the PIC load pattern. |
| 385 | class T2I_picld<string opc, PatFrag opnode> : |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 386 | T2I<(outs GPR:$dst), (ins addrmodepc:$addr), IIC_iLoadi, |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 387 | !strconcat("${addr:label}:\n\t", opc), " $dst, $addr", |
| 388 | [(set GPR:$dst, (opnode addrmodepc:$addr))]>; |
| 389 | |
| 390 | /// T2I_picst - Defines the PIC store pattern. |
| 391 | class T2I_picst<string opc, PatFrag opnode> : |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 392 | T2I<(outs), (ins GPR:$src, addrmodepc:$addr), IIC_iStorer, |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 393 | !strconcat("${addr:label}:\n\t", opc), " $src, $addr", |
| 394 | [(opnode GPR:$src, addrmodepc:$addr)]>; |
| 395 | |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 396 | |
| 397 | /// T2I_unary_rrot - A unary operation with two forms: one whose operand is a |
| 398 | /// register and one whose operand is a register rotated by 8/16/24. |
| 399 | multiclass T2I_unary_rrot<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 400 | def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
| 401 | opc, ".w $dst, $src", |
| 402 | [(set GPR:$dst, (opnode GPR:$src))]>; |
| 403 | def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi, |
| 404 | opc, ".w $dst, $src, ror $rot", |
| 405 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>; |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 406 | } |
| 407 | |
| 408 | /// T2I_bin_rrot - A binary operation with two forms: one whose operand is a |
| 409 | /// register and one whose operand is a register rotated by 8/16/24. |
| 410 | multiclass T2I_bin_rrot<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 411 | def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr, |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 412 | opc, " $dst, $LHS, $RHS", |
| 413 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>; |
| 414 | def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 415 | IIC_iALUsr, opc, " $dst, $LHS, $RHS, ror $rot", |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 416 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 417 | (rotr GPR:$RHS, rot_imm:$rot)))]>; |
| 418 | } |
| 419 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 420 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 421 | // Instructions |
| 422 | //===----------------------------------------------------------------------===// |
| 423 | |
| 424 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 425 | // Miscellaneous Instructions. |
| 426 | // |
| 427 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 428 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 429 | // assembler. |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 430 | def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 431 | "adr$p.w $dst, #$label", []>; |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 432 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 433 | def t2LEApcrelJT : T2XI<(outs GPR:$dst), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 434 | (ins i32imm:$label, lane_cst:$id, pred:$p), IIC_iALUi, |
Anton Korobeynikov | e2be338 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 435 | "adr$p.w $dst, #${label}_${id}", []>; |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 436 | |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 437 | // ADD r, sp, {so_imm|i12} |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 438 | def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
| 439 | IIC_iALUi, "add", ".w $dst, $sp, $imm", []>; |
| 440 | def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
| 441 | IIC_iALUi, "addw", " $dst, $sp, $imm", []>; |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 442 | |
| 443 | // ADD r, sp, so_reg |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 444 | def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
| 445 | IIC_iALUsi, "add", ".w $dst, $sp, $rhs", []>; |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 446 | |
| 447 | // SUB r, sp, {so_imm|i12} |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 448 | def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
| 449 | IIC_iALUi, "sub", ".w $dst, $sp, $imm", []>; |
| 450 | def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
| 451 | IIC_iALUi, "subw", " $dst, $sp, $imm", []>; |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 452 | |
| 453 | // SUB r, sp, so_reg |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 454 | def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
| 455 | IIC_iALUsi, |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 456 | "sub", " $dst, $sp, $rhs", []>; |
| 457 | |
| 458 | |
| 459 | // Pseudo instruction that will expand into a t2SUBrSPi + a copy. |
| 460 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 461 | def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
| 462 | NoItinerary, "@ sub.w $dst, $sp, $imm", []>; |
| 463 | def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
| 464 | NoItinerary, "@ subw $dst, $sp, $imm", []>; |
| 465 | def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
| 466 | NoItinerary, "@ sub $dst, $sp, $rhs", []>; |
| 467 | } // usesCustomDAGSchedInserter |
| 468 | |
| 469 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 470 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 471 | // Load / store Instructions. |
| 472 | // |
| 473 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 474 | // Load |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 475 | let canFoldAsLoad = 1 in |
| 476 | defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 477 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 478 | // Loads with zero extension |
| 479 | defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>; |
| 480 | defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 481 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 482 | // Loads with sign extension |
| 483 | defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>; |
| 484 | defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 485 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 486 | let mayLoad = 1 in { |
| 487 | // Load doubleword |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 488 | def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8s4:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 489 | IIC_iLoadi, "ldrd", " $dst, $addr", []>; |
| 490 | def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 491 | "ldrd", " $dst, $addr", []>; |
| 492 | } |
| 493 | |
| 494 | // zextload i1 -> zextload i8 |
| 495 | def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), |
| 496 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 497 | def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr), |
| 498 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 499 | def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), |
| 500 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 501 | def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), |
| 502 | (t2LDRBpci tconstpool:$addr)>; |
| 503 | |
| 504 | // extload -> zextload |
| 505 | // FIXME: Reduce the number of patterns by legalizing extload to zextload |
| 506 | // earlier? |
| 507 | def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), |
| 508 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 509 | def : T2Pat<(extloadi1 t2addrmode_imm8:$addr), |
| 510 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 511 | def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), |
| 512 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 513 | def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), |
| 514 | (t2LDRBpci tconstpool:$addr)>; |
| 515 | |
| 516 | def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), |
| 517 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 518 | def : T2Pat<(extloadi8 t2addrmode_imm8:$addr), |
| 519 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 520 | def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), |
| 521 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 522 | def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), |
| 523 | (t2LDRBpci tconstpool:$addr)>; |
| 524 | |
| 525 | def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), |
| 526 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
| 527 | def : T2Pat<(extloadi16 t2addrmode_imm8:$addr), |
| 528 | (t2LDRHi8 t2addrmode_imm8:$addr)>; |
| 529 | def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), |
| 530 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 531 | def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), |
| 532 | (t2LDRHpci tconstpool:$addr)>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 533 | |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 534 | // Indexed loads |
Evan Cheng | d72edde | 2009-07-03 00:08:19 +0000 | [diff] [blame] | 535 | let mayLoad = 1 in { |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 536 | def t2LDR_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 537 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 538 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 539 | "ldr", " $dst, $addr!", "$addr.base = $base_wb", |
| 540 | []>; |
| 541 | |
| 542 | def t2LDR_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 543 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 544 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 545 | "ldr", " $dst, [$base], $offset", "$base = $base_wb", |
| 546 | []>; |
| 547 | |
| 548 | def t2LDRB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 549 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 550 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 551 | "ldrb", " $dst, $addr!", "$addr.base = $base_wb", |
| 552 | []>; |
| 553 | def t2LDRB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 554 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 555 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 556 | "ldrb", " $dst, [$base], $offset", "$base = $base_wb", |
| 557 | []>; |
| 558 | |
| 559 | def t2LDRH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 560 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 561 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 562 | "ldrh", " $dst, $addr!", "$addr.base = $base_wb", |
| 563 | []>; |
| 564 | def t2LDRH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 565 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 566 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 567 | "ldrh", " $dst, [$base], $offset", "$base = $base_wb", |
| 568 | []>; |
| 569 | |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 570 | def t2LDRSB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 571 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 572 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 573 | "ldrsb", " $dst, $addr!", "$addr.base = $base_wb", |
| 574 | []>; |
| 575 | def t2LDRSB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 576 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 577 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 578 | "ldrsb", " $dst, [$base], $offset", "$base = $base_wb", |
| 579 | []>; |
| 580 | |
| 581 | def t2LDRSH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 582 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 583 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 584 | "ldrsh", " $dst, $addr!", "$addr.base = $base_wb", |
| 585 | []>; |
| 586 | def t2LDRSH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb), |
| 587 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 588 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 589 | "ldrsh", " $dst, [$base], $offset", "$base = $base_wb", |
| 590 | []>; |
Evan Cheng | d72edde | 2009-07-03 00:08:19 +0000 | [diff] [blame] | 591 | } |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 592 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 593 | // Store |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 594 | defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>; |
| 595 | defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
| 596 | defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 597 | |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 598 | // Store doubleword |
| 599 | let mayLoad = 1 in |
Evan Cheng | 64cfb7f | 2009-08-11 08:47:46 +0000 | [diff] [blame] | 600 | def t2STRDi8 : T2Ii8s4<(outs), (ins GPR:$src, t2addrmode_imm8s4:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 601 | IIC_iStorer, "strd", " $src, $addr", []>; |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 602 | |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 603 | // Indexed stores |
| 604 | def t2STR_PRE : T2Iidxldst<(outs GPR:$base_wb), |
| 605 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 606 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 607 | "str", " $src, [$base, $offset]!", "$base = $base_wb", |
| 608 | [(set GPR:$base_wb, |
| 609 | (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 610 | |
| 611 | def t2STR_POST : T2Iidxldst<(outs GPR:$base_wb), |
| 612 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 613 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 614 | "str", " $src, [$base], $offset", "$base = $base_wb", |
| 615 | [(set GPR:$base_wb, |
| 616 | (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 617 | |
| 618 | def t2STRH_PRE : T2Iidxldst<(outs GPR:$base_wb), |
| 619 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 620 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 621 | "strh", " $src, [$base, $offset]!", "$base = $base_wb", |
| 622 | [(set GPR:$base_wb, |
| 623 | (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 624 | |
| 625 | def t2STRH_POST : T2Iidxldst<(outs GPR:$base_wb), |
| 626 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 627 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 628 | "strh", " $src, [$base], $offset", "$base = $base_wb", |
| 629 | [(set GPR:$base_wb, |
| 630 | (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 631 | |
| 632 | def t2STRB_PRE : T2Iidxldst<(outs GPR:$base_wb), |
| 633 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 634 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 635 | "strb", " $src, [$base, $offset]!", "$base = $base_wb", |
| 636 | [(set GPR:$base_wb, |
| 637 | (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 638 | |
| 639 | def t2STRB_POST : T2Iidxldst<(outs GPR:$base_wb), |
| 640 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 641 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 642 | "strb", " $src, [$base], $offset", "$base = $base_wb", |
| 643 | [(set GPR:$base_wb, |
| 644 | (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 645 | |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 646 | |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 647 | // FIXME: ldrd / strd pre / post variants |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 648 | |
| 649 | //===----------------------------------------------------------------------===// |
| 650 | // Load / store multiple Instructions. |
| 651 | // |
| 652 | |
| 653 | let mayLoad = 1 in |
| 654 | def t2LDM : T2XI<(outs), |
| 655 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 656 | IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide} $addr, $dst1", []>; |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 657 | |
| 658 | let mayStore = 1 in |
| 659 | def t2STM : T2XI<(outs), |
| 660 | (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 661 | IIC_iStorem, "stm${addr:submode}${p}${addr:wide} $addr, $src1", []>; |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 662 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 663 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 664 | // Move Instructions. |
| 665 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 666 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 667 | let neverHasSideEffects = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 668 | def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 669 | "mov", ".w $dst, $src", []>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 670 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 671 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 672 | def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 673 | "mov", ".w $dst, $src", |
David Goodwin | 2dbffd4 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 674 | [(set GPR:$dst, t2_so_imm:$src)]>; |
| 675 | |
| 676 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 677 | def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi, |
David Goodwin | 2dbffd4 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 678 | "movw", " $dst, $src", |
| 679 | [(set GPR:$dst, imm0_65535:$src)]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 680 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 681 | // FIXME: Also available in ARM mode. |
Evan Cheng | 42e6ce9 | 2009-06-23 05:23:49 +0000 | [diff] [blame] | 682 | let Constraints = "$src = $dst" in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 683 | def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 684 | "movt", " $dst, $imm", |
| 685 | [(set GPR:$dst, |
| 686 | (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 687 | |
| 688 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 689 | // Extend Instructions. |
| 690 | // |
| 691 | |
| 692 | // Sign extenders |
| 693 | |
| 694 | defm t2SXTB : T2I_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 695 | defm t2SXTH : T2I_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
| 696 | |
| 697 | defm t2SXTAB : T2I_bin_rrot<"sxtab", |
| 698 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 699 | defm t2SXTAH : T2I_bin_rrot<"sxtah", |
| 700 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
| 701 | |
| 702 | // TODO: SXT(A){B|H}16 |
| 703 | |
| 704 | // Zero extenders |
| 705 | |
| 706 | let AddedComplexity = 16 in { |
| 707 | defm t2UXTB : T2I_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 708 | defm t2UXTH : T2I_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 709 | defm t2UXTB16 : T2I_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
| 710 | |
| 711 | def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 712 | (t2UXTB16r_rot GPR:$Src, 24)>; |
| 713 | def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
| 714 | (t2UXTB16r_rot GPR:$Src, 8)>; |
| 715 | |
| 716 | defm t2UXTAB : T2I_bin_rrot<"uxtab", |
| 717 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
| 718 | defm t2UXTAH : T2I_bin_rrot<"uxtah", |
| 719 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
| 720 | } |
| 721 | |
| 722 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 723 | // Arithmetic Instructions. |
| 724 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 725 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 726 | defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 727 | defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 728 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 729 | // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 730 | defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 731 | defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 732 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 733 | defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>; |
| 734 | defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 735 | |
David Goodwin | 3bc1afe | 2009-07-27 16:39:05 +0000 | [diff] [blame] | 736 | // RSB |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 737 | defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
| 738 | defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 739 | |
| 740 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Evan Cheng | 809fadb | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 741 | let AddedComplexity = 1 in |
| 742 | def : T2Pat<(add GPR:$src, imm0_255_neg:$imm), |
| 743 | (t2SUBri GPR:$src, imm0_255_neg:$imm)>; |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 744 | def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm), |
| 745 | (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>; |
| 746 | def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm), |
| 747 | (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 748 | |
| 749 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 750 | //===----------------------------------------------------------------------===// |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 751 | // Shift and rotate Instructions. |
| 752 | // |
| 753 | |
| 754 | defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>; |
| 755 | defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>; |
| 756 | defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>; |
| 757 | defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>; |
| 758 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 759 | def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
David Goodwin | 1f69767 | 2009-07-30 21:38:40 +0000 | [diff] [blame] | 760 | "rrx", ".w $dst, $src", |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 761 | [(set GPR:$dst, (ARMrrx GPR:$src))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 762 | |
David Goodwin | 7cdd24c | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 763 | let Defs = [CPSR] in { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 764 | def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
David Goodwin | 7cdd24c | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 765 | "lsrs.w $dst, $src, #1", |
| 766 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>; |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 767 | def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
David Goodwin | 7cdd24c | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 768 | "asrs.w $dst, $src, #1", |
| 769 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>; |
| 770 | } |
| 771 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 772 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 773 | // Bitwise Instructions. |
| 774 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 775 | |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 776 | defm t2AND : T2I_bin_w_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
| 777 | defm t2ORR : T2I_bin_w_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
| 778 | defm t2EOR : T2I_bin_w_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 779 | |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 780 | defm t2BIC : T2I_bin_w_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 781 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 782 | let Constraints = "$src = $dst" in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 783 | def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
| 784 | IIC_iALUi, "bfc", " $dst, $imm", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 785 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>; |
| 786 | |
| 787 | // FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1) |
| 788 | |
David Goodwin | 481216a | 2009-07-30 21:51:41 +0000 | [diff] [blame] | 789 | defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 790 | |
| 791 | // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version |
| 792 | let AddedComplexity = 1 in |
| 793 | defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>; |
| 794 | |
| 795 | |
| 796 | def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm), |
| 797 | (t2BICri GPR:$src, t2_so_imm_not:$imm)>; |
| 798 | |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 799 | // FIXME: Disable this pattern on Darwin to workaround an assembler bug. |
David Goodwin | 481216a | 2009-07-30 21:51:41 +0000 | [diff] [blame] | 800 | def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm), |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 801 | (t2ORNri GPR:$src, t2_so_imm_not:$imm)>, |
Evan Cheng | f9e5b5e | 2009-08-12 01:56:42 +0000 | [diff] [blame] | 802 | Requires<[IsThumb2]>; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 803 | |
| 804 | def : T2Pat<(t2_so_imm_not:$src), |
| 805 | (t2MVNi t2_so_imm_not:$src)>; |
| 806 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 807 | //===----------------------------------------------------------------------===// |
| 808 | // Multiply Instructions. |
| 809 | // |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 810 | let isCommutable = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 811 | def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 812 | "mul", " $dst, $a, $b", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 813 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
| 814 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 815 | def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 816 | "mla", " $dst, $a, $b, $c", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 817 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
| 818 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 819 | def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 820 | "mls", " $dst, $a, $b, $c", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 821 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>; |
| 822 | |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 823 | // Extra precision multiplies with low / high results |
| 824 | let neverHasSideEffects = 1 in { |
| 825 | let isCommutable = 1 in { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 826 | def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 827 | "smull", " $ldst, $hdst, $a, $b", []>; |
| 828 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 829 | def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 830 | "umull", " $ldst, $hdst, $a, $b", []>; |
| 831 | } |
| 832 | |
| 833 | // Multiply + accumulate |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 834 | def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 835 | "smlal", " $ldst, $hdst, $a, $b", []>; |
| 836 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 837 | def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 838 | "umlal", " $ldst, $hdst, $a, $b", []>; |
| 839 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 840 | def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 841 | "umaal", " $ldst, $hdst, $a, $b", []>; |
| 842 | } // neverHasSideEffects |
| 843 | |
| 844 | // Most significant word multiply |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 845 | def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 846 | "smmul", " $dst, $a, $b", |
| 847 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>; |
| 848 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 849 | def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 850 | "smmla", " $dst, $a, $b, $c", |
| 851 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>; |
| 852 | |
| 853 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 854 | def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 855 | "smmls", " $dst, $a, $b, $c", |
| 856 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>; |
| 857 | |
| 858 | multiclass T2I_smul<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 859 | def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 860 | !strconcat(opc, "bb"), " $dst, $a, $b", |
| 861 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 862 | (sext_inreg GPR:$b, i16)))]>; |
| 863 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 864 | def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 865 | !strconcat(opc, "bt"), " $dst, $a, $b", |
| 866 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 867 | (sra GPR:$b, (i32 16))))]>; |
| 868 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 869 | def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 870 | !strconcat(opc, "tb"), " $dst, $a, $b", |
| 871 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 872 | (sext_inreg GPR:$b, i16)))]>; |
| 873 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 874 | def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 875 | !strconcat(opc, "tt"), " $dst, $a, $b", |
| 876 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 877 | (sra GPR:$b, (i32 16))))]>; |
| 878 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 879 | def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 880 | !strconcat(opc, "wb"), " $dst, $a, $b", |
| 881 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 882 | (sext_inreg GPR:$b, i16)), (i32 16)))]>; |
| 883 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 884 | def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 885 | !strconcat(opc, "wt"), " $dst, $a, $b", |
| 886 | [(set GPR:$dst, (sra (opnode GPR:$a, |
| 887 | (sra GPR:$b, (i32 16))), (i32 16)))]>; |
| 888 | } |
| 889 | |
| 890 | |
| 891 | multiclass T2I_smla<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 892 | def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 893 | !strconcat(opc, "bb"), " $dst, $a, $b, $acc", |
| 894 | [(set GPR:$dst, (add GPR:$acc, |
| 895 | (opnode (sext_inreg GPR:$a, i16), |
| 896 | (sext_inreg GPR:$b, i16))))]>; |
| 897 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 898 | def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 899 | !strconcat(opc, "bt"), " $dst, $a, $b, $acc", |
| 900 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
| 901 | (sra GPR:$b, (i32 16)))))]>; |
| 902 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 903 | def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 904 | !strconcat(opc, "tb"), " $dst, $a, $b, $acc", |
| 905 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 906 | (sext_inreg GPR:$b, i16))))]>; |
| 907 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 908 | def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 909 | !strconcat(opc, "tt"), " $dst, $a, $b, $acc", |
| 910 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 911 | (sra GPR:$b, (i32 16)))))]>; |
| 912 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 913 | def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 914 | !strconcat(opc, "wb"), " $dst, $a, $b, $acc", |
| 915 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 916 | (sext_inreg GPR:$b, i16)), (i32 16))))]>; |
| 917 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 918 | def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 919 | !strconcat(opc, "wt"), " $dst, $a, $b, $acc", |
| 920 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
| 921 | (sra GPR:$b, (i32 16))), (i32 16))))]>; |
| 922 | } |
| 923 | |
| 924 | defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 925 | defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 926 | |
| 927 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 928 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
| 929 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 930 | |
| 931 | //===----------------------------------------------------------------------===// |
| 932 | // Misc. Arithmetic Instructions. |
| 933 | // |
| 934 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 935 | def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 936 | "clz", " $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 937 | [(set GPR:$dst, (ctlz GPR:$src))]>; |
| 938 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 939 | def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 940 | "rev", ".w $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 941 | [(set GPR:$dst, (bswap GPR:$src))]>; |
| 942 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 943 | def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 944 | "rev16", ".w $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 945 | [(set GPR:$dst, |
| 946 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 947 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 948 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 949 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>; |
| 950 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 951 | def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 952 | "revsh", ".w $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 953 | [(set GPR:$dst, |
| 954 | (sext_inreg |
Evan Cheng | b4c98a3 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 955 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 956 | (shl GPR:$src, (i32 8))), i16))]>; |
| 957 | |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 958 | def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 959 | IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt", |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 960 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 961 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 962 | 0xFFFF0000)))]>; |
| 963 | |
| 964 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 965 | def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 966 | (t2PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 967 | def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 968 | (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
| 969 | |
| 970 | def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 971 | IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt", |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 972 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 973 | (and (sra GPR:$src2, imm16_31:$shamt), |
| 974 | 0xFFFF)))]>; |
| 975 | |
| 976 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 977 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
| 978 | def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
| 979 | (t2PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 980 | def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 981 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 982 | (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 983 | |
| 984 | //===----------------------------------------------------------------------===// |
| 985 | // Comparison Instructions... |
| 986 | // |
| 987 | |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 988 | defm t2CMP : T2I_cmp_is<"cmp", |
| 989 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 990 | defm t2CMPz : T2I_cmp_is<"cmp", |
| 991 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 992 | |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 993 | defm t2CMN : T2I_cmp_is<"cmn", |
| 994 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 995 | defm t2CMNz : T2I_cmp_is<"cmn", |
| 996 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 997 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 998 | def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), |
| 999 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1000 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1001 | def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm), |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1002 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1003 | |
David Goodwin | ec52c89 | 2009-06-29 22:49:42 +0000 | [diff] [blame] | 1004 | defm t2TST : T2I_cmp_is<"tst", |
| 1005 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>; |
| 1006 | defm t2TEQ : T2I_cmp_is<"teq", |
| 1007 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1008 | |
| 1009 | // A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero. |
| 1010 | // Short range conditional branch. Looks awesome for loops. Need to figure |
| 1011 | // out how to use this one. |
| 1012 | |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1013 | |
| 1014 | // Conditional moves |
| 1015 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
| 1016 | // a two-value operand where a dag node expects two operands. :( |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1017 | def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr, |
Evan Cheng | dec0824 | 2009-07-31 22:21:55 +0000 | [diff] [blame] | 1018 | "mov", ".w $dst, $true", |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1019 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
| 1020 | RegConstraint<"$false = $dst">; |
| 1021 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1022 | def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true), |
| 1023 | IIC_iCMOVi, "mov", ".w $dst, $true", |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1024 | [/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
| 1025 | RegConstraint<"$false = $dst">; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1026 | |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1027 | def t2MOVCClsl : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true, i32imm:$rhs), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1028 | IIC_iCMOVsi, "lsl", ".w $dst, $true, $rhs", []>, |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1029 | RegConstraint<"$false = $dst">; |
| 1030 | def t2MOVCClsr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true, i32imm:$rhs), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1031 | IIC_iCMOVsi, "lsr", ".w $dst, $true, $rhs", []>, |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1032 | RegConstraint<"$false = $dst">; |
| 1033 | def t2MOVCCasr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true, i32imm:$rhs), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1034 | IIC_iCMOVsi, "asr", ".w $dst, $true, $rhs", []>, |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1035 | RegConstraint<"$false = $dst">; |
| 1036 | def t2MOVCCror : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true, i32imm:$rhs), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1037 | IIC_iCMOVsi, "ror", ".w $dst, $true, $rhs", []>, |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1038 | RegConstraint<"$false = $dst">; |
| 1039 | |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1040 | //===----------------------------------------------------------------------===// |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1041 | // TLS Instructions |
| 1042 | // |
| 1043 | |
| 1044 | // __aeabi_read_tp preserves the registers r1-r3. |
| 1045 | let isCall = 1, |
| 1046 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1047 | def t2TPsoft : T2XI<(outs), (ins), IIC_Br, |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1048 | "bl __aeabi_read_tp", |
| 1049 | [(set R0, ARMthread_pointer)]>; |
| 1050 | } |
| 1051 | |
| 1052 | //===----------------------------------------------------------------------===// |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1053 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 207a4ba | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 1054 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1055 | // address and save #0 in R0 for the non-longjmp case. |
| 1056 | // Since by its nature we may be coming from some other function to get |
| 1057 | // here, and we're using the stack frame for the containing function to |
| 1058 | // save/restore registers, we can't keep anything live in regs across |
| 1059 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 1060 | // when we get here from a longjmp(). We force everthing out of registers |
| 1061 | // except for our own input by listing the relevant registers in Defs. By |
| 1062 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1063 | // all of the callee-saved resgisters, which is exactly what we want. |
| 1064 | let Defs = |
Jim Grosbach | 3990e39 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 1065 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 1066 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1067 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
| 1068 | D31 ] in { |
| 1069 | def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src), |
| 1070 | AddrModeNone, SizeSpecial, NoItinerary, |
| 1071 | "str.w sp, [$src, #+8] @ eh_setjmp begin\n" |
Jim Grosbach | 23c001b | 2009-08-12 15:21:13 +0000 | [diff] [blame] | 1072 | "\tadr r12, 0f\n" |
| 1073 | "\torr r12, #1\n" |
| 1074 | "\tstr.w r12, [$src, #+4]\n" |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1075 | "\tmovs r0, #0\n" |
| 1076 | "\tb 1f\n" |
| 1077 | "0:\tmovs r0, #1 @ eh_setjmp end\n" |
Jim Grosbach | dd4f75b | 2009-08-13 15:12:16 +0000 | [diff] [blame] | 1078 | "1:", "", |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1079 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>; |
| 1080 | } |
| 1081 | |
| 1082 | |
| 1083 | |
| 1084 | //===----------------------------------------------------------------------===// |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1085 | // Control-Flow Instructions |
| 1086 | // |
| 1087 | |
Evan Cheng | ad877c8 | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 1088 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1089 | // FIXME: $dst1 should be a def. But the extra ops must be in the end of the |
| 1090 | // operand list. |
| 1091 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 1092 | let isReturn = 1, isTerminator = 1, mayLoad = 1 in |
| 1093 | def t2LDM_RET : T2XI<(outs), |
| 1094 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
Evan Cheng | 9495814 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 1095 | IIC_Br, "ldm${addr:submode}${p}${addr:wide} $addr, $dst1", |
Evan Cheng | ad877c8 | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 1096 | []>; |
| 1097 | |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1098 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 1099 | let isPredicable = 1 in |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1100 | def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 1101 | "b.w $target", |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1102 | [(br bb:$target)]>; |
| 1103 | |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1104 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 6e2ebc9 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 1105 | def t2BR_JT : |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1106 | T2JTI<(outs), |
| 1107 | (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id), |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1108 | IIC_Br, "mov pc, $target\n$jt", |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1109 | [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>; |
| 1110 | |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1111 | // FIXME: Add a non-pc based case that can be predicated. |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1112 | def t2TBB : |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1113 | T2JTI<(outs), |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1114 | (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id), |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1115 | IIC_Br, "tbb $index\n$jt", []>; |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1116 | |
| 1117 | def t2TBH : |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1118 | T2JTI<(outs), |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1119 | (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id), |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1120 | IIC_Br, "tbh $index\n$jt", []>; |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1121 | } // isNotDuplicable, isIndirectBranch |
| 1122 | |
David Goodwin | 13d2f4e | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 1123 | } // isBranch, isTerminator, isBarrier |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1124 | |
| 1125 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1126 | // a two-value operand where a dag node expects two operands. :( |
| 1127 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1128 | def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 1129 | "b", ".w $target", |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1130 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1131 | |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 1132 | |
| 1133 | // IT block |
| 1134 | def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame^] | 1135 | AddrModeNone, Size2Bytes, IIC_iALUx, |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 1136 | "it$mask $cc", "", []>; |
| 1137 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1138 | //===----------------------------------------------------------------------===// |
| 1139 | // Non-Instruction Patterns |
| 1140 | // |
| 1141 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1142 | // ConstantPool, GlobalAddress, and JumpTable |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1143 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>; |
| 1144 | def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; |
| 1145 | def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1146 | (t2LEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1147 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1148 | // Large immediate handling. |
| 1149 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1150 | def : T2Pat<(i32 imm:$src), |
| 1151 | (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>; |