blob: 2e1c9cfdf9a904463fd1ff5320d444f4795ffa68 [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
Evan Chengd5b67fa2009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
16 let PrintMethod = "printPredicateOperand";
17}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng19bb7c72009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Evan Cheng19bb7c72009-06-27 02:26:13 +000029 let PrintMethod = "printT2SOOperand";
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000030 let MIOperandInfo = (ops GPR, i32imm);
31}
32
Evan Cheng36173712009-06-23 17:48:47 +000033// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
34def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000035 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000036}]>;
37
Evan Cheng36173712009-06-23 17:48:47 +000038// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
39def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000040 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Cheng36173712009-06-23 17:48:47 +000041}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000042
Evan Cheng36173712009-06-23 17:48:47 +000043// t2_so_imm - Match a 32-bit immediate operand, which is an
44// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
45// immediate splatted into multiple bytes of the word. t2_so_imm values are
46// represented in the imm field in the same 12-bit form that they are encoded
47// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
48// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
49def t2_so_imm : Operand<i32>,
50 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000051 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
52}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000053
Evan Cheng36173712009-06-23 17:48:47 +000054// t2_so_imm_not - Match an immediate that is a complement
55// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000064 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
65}], t2_so_imm_neg_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000066
Evan Chengf7f986d2009-06-23 19:39:13 +000067/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
68def imm1_31 : PatLeaf<(i32 imm), [{
69 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
70}]>;
71
Evan Cheng36173712009-06-23 17:48:47 +000072/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
73def imm0_4095 : PatLeaf<(i32 imm), [{
74 return (uint32_t)N->getZExtValue() < 4096;
75}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000076
77def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000078 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000079}], imm_neg_XFORM>;
80
Evan Cheng36173712009-06-23 17:48:47 +000081/// imm0_65535 predicate - True if the 32-bit immediate is in the range
82/// [0.65535].
83def imm0_65535 : PatLeaf<(i32 imm), [{
84 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000085}]>;
86
Evan Cheng36173712009-06-23 17:48:47 +000087/// Split a 32-bit immediate into two 16 bit parts.
88def t2_lo16 : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
90 MVT::i32);
91}]>;
92
93def t2_hi16 : SDNodeXForm<imm, [{
94 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
95}]>;
96
97def t2_lo16AllZero : PatLeaf<(i32 imm), [{
98 // Returns true if all low 16-bits are 0.
99 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
100 }], t2_hi16>;
101
Evan Cheng19bb7c72009-06-27 02:26:13 +0000102
Evan Cheng532cdc52009-06-29 07:51:04 +0000103// Define Thumb2 specific addressing modes.
104
105// t2addrmode_imm12 := reg + imm12
106def t2addrmode_imm12 : Operand<i32>,
107 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
108 let PrintMethod = "printT2AddrModeImm12Operand";
109 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
110}
111
David Goodwin7938afc2009-07-24 00:16:18 +0000112// t2addrmode_imm8 := reg - imm8
Evan Cheng532cdc52009-06-29 07:51:04 +0000113def t2addrmode_imm8 : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
115 let PrintMethod = "printT2AddrModeImm8Operand";
116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
117}
118
Evan Cheng24f87d82009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenga90942e2009-07-02 07:28:31 +0000121 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
122}
123
Evan Cheng6bc67202009-07-09 22:21:59 +0000124// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin2af7ed82009-06-30 22:50:01 +0000125def t2addrmode_imm8s4 : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng6bc67202009-07-09 22:21:59 +0000127 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin2af7ed82009-06-30 22:50:01 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
129}
130
Evan Cheng4df2ea72009-07-09 20:40:44 +0000131// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng532cdc52009-06-29 07:51:04 +0000132def t2addrmode_so_reg : Operand<i32>,
133 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
134 let PrintMethod = "printT2AddrModeSoRegOperand";
135 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
136}
137
138
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000139//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000140// Multiclass helpers...
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000141//
142
Evan Chengf7f986d2009-06-23 19:39:13 +0000143/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000144/// unary operation that produces a value. These are predicable and can be
145/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000146multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
147 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000148 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
149 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000150 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
151 let isAsCheapAsAMove = Cheap;
152 let isReMaterializable = ReMat;
153 }
154 // register
155 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000156 opc, ".w $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000157 [(set GPR:$dst, (opnode GPR:$src))]>;
158 // shifted register
159 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000160 opc, ".w $dst, $src",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000161 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000162}
163
164/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000165// binary operation that produces a value. These are predicable and can be
166/// changed to modify CPSR.
David Goodwin87affb92009-07-27 23:34:12 +0000167multiclass T2I_bin_irs<string opc, PatFrag opnode,
168 bit Commutable = 0, string wide =""> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000169 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000170 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
171 opc, " $dst, $lhs, $rhs",
172 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000173 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000174 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin87affb92009-07-27 23:34:12 +0000175 opc, !strconcat(wide, " $dst, $lhs, $rhs"),
Evan Chengbdd679a2009-06-26 00:19:44 +0000176 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
177 let isCommutable = Commutable;
178 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000179 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000180 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin87affb92009-07-27 23:34:12 +0000181 opc, !strconcat(wide, " $dst, $lhs, $rhs"),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000182 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000183}
184
David Goodwin87affb92009-07-27 23:34:12 +0000185/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
186// the ".w" prefix to indicate that they are wide.
187multiclass T2I_bin_w_irs<string opc, PatFrag opnode, bit Commutable = 0> :
188 T2I_bin_irs<opc, opnode, Commutable, ".w">;
189
Evan Chengd4e2f052009-06-25 20:59:23 +0000190/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
191/// reversed. It doesn't define the 'rr' form since it's handled by its
192/// T2I_bin_irs counterpart.
193multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000194 // shifted imm
195 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000196 opc, ".w $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000197 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
198 // shifted register
199 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000200 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000201 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
202}
203
Evan Chengf7f986d2009-06-23 19:39:13 +0000204/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000205/// instruction modifies the CPSR register.
206let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000207multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000208 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000209 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000210 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000211 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000212 // register
213 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000214 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000215 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
216 let isCommutable = Commutable;
217 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000218 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000219 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000220 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000221 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000222}
223}
224
Evan Chengf7f986d2009-06-23 19:39:13 +0000225/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
226/// patterns for a binary operation that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000227multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng36173712009-06-23 17:48:47 +0000228 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000229 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000230 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000231 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000232 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000233 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
234 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
235 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000236 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000237 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000238 opc, ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
240 let isCommutable = Commutable;
241 }
Evan Cheng36173712009-06-23 17:48:47 +0000242 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000243 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000244 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000245 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000246}
247
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000248/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000249/// binary operation that produces a value and use and define the carry bit.
250/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000251let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000252multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000253 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000254 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000255 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000256 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000257 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000258 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000259 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000260 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000261 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000262 Requires<[IsThumb2, CarryDefIsUnused]> {
Evan Chengbdd679a2009-06-26 00:19:44 +0000263 let isCommutable = Commutable;
264 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000265 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000266 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000267 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000268 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000269 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000270 // Carry setting variants
271 // shifted imm
272 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
273 !strconcat(opc, "s $dst, $lhs, $rhs"),
274 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000275 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000276 let Defs = [CPSR];
277 }
278 // register
279 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000280 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000281 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000282 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000283 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000284 let isCommutable = Commutable;
285 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000286 // shifted register
287 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000288 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000289 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000290 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000291 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000292 }
Evan Cheng36173712009-06-23 17:48:47 +0000293}
294}
295
David Goodwin2f6f1132009-07-27 16:31:55 +0000296/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Chengd4e2f052009-06-25 20:59:23 +0000297let Defs = [CPSR] in {
298multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000299 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000300 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin2f6f1132009-07-27 16:31:55 +0000301 !strconcat(opc, "${s}.w $dst, $rhs, $lhs"),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000302 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000303 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000304 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
305 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
306 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000307}
308}
309
Evan Chengf7f986d2009-06-23 19:39:13 +0000310/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
311// rotate operation that produces a value.
312multiclass T2I_sh_ir<string opc, PatFrag opnode> {
313 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000314 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000315 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000316 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000317 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000318 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000319 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000320 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000321}
Evan Cheng36173712009-06-23 17:48:47 +0000322
Evan Chengf7f986d2009-06-23 19:39:13 +0000323/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
324/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000325/// a explicit result, only implicitly set CPSR.
David Goodwin97eb10c2009-07-20 22:13:31 +0000326let Defs = [CPSR] in {
Evan Cheng36173712009-06-23 17:48:47 +0000327multiclass T2I_cmp_is<string opc, PatFrag opnode> {
328 // shifted imm
329 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000330 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000331 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000332 // register
333 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000334 opc, ".w $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000335 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000336 // shifted register
337 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000338 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000339 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000340}
341}
342
Evan Cheng503be112009-06-30 02:15:48 +0000343/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
344multiclass T2I_ld<string opc, PatFrag opnode> {
345 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000346 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000347 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>;
348 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
349 opc, " $dst, $addr",
350 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>;
351 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000352 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000353 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>;
354 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000355 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000356 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>;
357}
358
David Goodwinbab5da12009-06-30 22:11:34 +0000359/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
360multiclass T2I_st<string opc, PatFrag opnode> {
361 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000362 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000363 [(opnode GPR:$src, t2addrmode_imm12:$addr)]>;
364 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr),
365 opc, " $src, $addr",
366 [(opnode GPR:$src, t2addrmode_imm8:$addr)]>;
367 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000368 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000369 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>;
370}
371
David Goodwin5811e5c2009-07-01 00:01:13 +0000372/// T2I_picld - Defines the PIC load pattern.
373class T2I_picld<string opc, PatFrag opnode> :
374 T2I<(outs GPR:$dst), (ins addrmodepc:$addr),
375 !strconcat("${addr:label}:\n\t", opc), " $dst, $addr",
376 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
377
378/// T2I_picst - Defines the PIC store pattern.
379class T2I_picst<string opc, PatFrag opnode> :
380 T2I<(outs), (ins GPR:$src, addrmodepc:$addr),
381 !strconcat("${addr:label}:\n\t", opc), " $src, $addr",
382 [(opnode GPR:$src, addrmodepc:$addr)]>;
383
Evan Cheng0f994ed2009-07-03 01:43:10 +0000384
385/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
386/// register and one whose operand is a register rotated by 8/16/24.
387multiclass T2I_unary_rrot<string opc, PatFrag opnode> {
388 def r : T2I<(outs GPR:$dst), (ins GPR:$Src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000389 opc, ".w $dst, $Src",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000390 [(set GPR:$dst, (opnode GPR:$Src))]>;
391 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
David Goodwin2f6f1132009-07-27 16:31:55 +0000392 opc, ".w $dst, $Src, ror $rot",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000393 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>;
394}
395
396/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
397/// register and one whose operand is a register rotated by 8/16/24.
398multiclass T2I_bin_rrot<string opc, PatFrag opnode> {
399 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
400 opc, " $dst, $LHS, $RHS",
401 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>;
402 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
403 opc, " $dst, $LHS, $RHS, ror $rot",
404 [(set GPR:$dst, (opnode GPR:$LHS,
405 (rotr GPR:$RHS, rot_imm:$rot)))]>;
406}
407
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000408//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000409// Instructions
410//===----------------------------------------------------------------------===//
411
412//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000413// Miscellaneous Instructions.
414//
415
416let isNotDuplicable = 1 in
David Goodwin4a897932009-07-08 23:10:31 +0000417def t2PICADD : T2XI<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp),
David Goodwin2f6f1132009-07-27 16:31:55 +0000418 "$cp:\n\tadd.w $dst, $lhs, pc",
David Goodwin4a897932009-07-08 23:10:31 +0000419 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000420
421
422// LEApcrel - Load a pc-relative address into a register without offending the
423// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000424def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000425 "adr$p.w $dst, #$label", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000426
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000427def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng6683bb62009-07-23 18:26:03 +0000428 (ins i32imm:$label, i32imm:$id, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000429 "adr$p.w $dst, #${label}_${id:no_hash}", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000430
Evan Cheng10e82e32009-06-25 01:21:30 +0000431// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000432def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
David Goodwin2f6f1132009-07-27 16:31:55 +0000433 "add.w $dst, $sp, $imm",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000434 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000435
436// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000437def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
438 "addw $dst, $sp, $imm",
439 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000440
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000441def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
442 "addw $dst, $sp, $rhs",
443 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000444
445
Evan Cheng41799702009-06-24 23:47:58 +0000446//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000447// Load / store Instructions.
448//
449
Evan Cheng532cdc52009-06-29 07:51:04 +0000450// Load
Evan Cheng503be112009-06-30 02:15:48 +0000451let canFoldAsLoad = 1 in
452defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000453
Evan Cheng503be112009-06-30 02:15:48 +0000454// Loads with zero extension
455defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
456defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000457
Evan Cheng503be112009-06-30 02:15:48 +0000458// Loads with sign extension
459defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
460defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000461
Evan Cheng503be112009-06-30 02:15:48 +0000462let mayLoad = 1 in {
463// Load doubleword
David Goodwin2af7ed82009-06-30 22:50:01 +0000464def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8s4:$addr),
Evan Cheng503be112009-06-30 02:15:48 +0000465 "ldrd", " $dst, $addr", []>;
466def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr),
467 "ldrd", " $dst, $addr", []>;
468}
469
470// zextload i1 -> zextload i8
471def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
472 (t2LDRBi12 t2addrmode_imm12:$addr)>;
473def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
474 (t2LDRBi8 t2addrmode_imm8:$addr)>;
475def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
476 (t2LDRBs t2addrmode_so_reg:$addr)>;
477def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
478 (t2LDRBpci tconstpool:$addr)>;
479
480// extload -> zextload
481// FIXME: Reduce the number of patterns by legalizing extload to zextload
482// earlier?
483def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
484 (t2LDRBi12 t2addrmode_imm12:$addr)>;
485def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
486 (t2LDRBi8 t2addrmode_imm8:$addr)>;
487def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
488 (t2LDRBs t2addrmode_so_reg:$addr)>;
489def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
490 (t2LDRBpci tconstpool:$addr)>;
491
492def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
493 (t2LDRBi12 t2addrmode_imm12:$addr)>;
494def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
495 (t2LDRBi8 t2addrmode_imm8:$addr)>;
496def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
497 (t2LDRBs t2addrmode_so_reg:$addr)>;
498def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
499 (t2LDRBpci tconstpool:$addr)>;
500
501def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
502 (t2LDRHi12 t2addrmode_imm12:$addr)>;
503def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
504 (t2LDRHi8 t2addrmode_imm8:$addr)>;
505def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
506 (t2LDRHs t2addrmode_so_reg:$addr)>;
507def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
508 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000509
Evan Chenga90942e2009-07-02 07:28:31 +0000510// Indexed loads
Evan Chengd72edde2009-07-03 00:08:19 +0000511let mayLoad = 1 in {
Evan Chenga90942e2009-07-02 07:28:31 +0000512def t2LDR_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
513 (ins t2addrmode_imm8:$addr),
514 AddrModeT2_i8, IndexModePre,
515 "ldr", " $dst, $addr!", "$addr.base = $base_wb",
516 []>;
517
518def t2LDR_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
519 (ins GPR:$base, t2am_imm8_offset:$offset),
520 AddrModeT2_i8, IndexModePost,
521 "ldr", " $dst, [$base], $offset", "$base = $base_wb",
522 []>;
523
524def t2LDRB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
525 (ins t2addrmode_imm8:$addr),
526 AddrModeT2_i8, IndexModePre,
527 "ldrb", " $dst, $addr!", "$addr.base = $base_wb",
528 []>;
529def t2LDRB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
530 (ins GPR:$base, t2am_imm8_offset:$offset),
531 AddrModeT2_i8, IndexModePost,
532 "ldrb", " $dst, [$base], $offset", "$base = $base_wb",
533 []>;
534
535def t2LDRH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
536 (ins t2addrmode_imm8:$addr),
537 AddrModeT2_i8, IndexModePre,
538 "ldrh", " $dst, $addr!", "$addr.base = $base_wb",
539 []>;
540def t2LDRH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
541 (ins GPR:$base, t2am_imm8_offset:$offset),
542 AddrModeT2_i8, IndexModePost,
543 "ldrh", " $dst, [$base], $offset", "$base = $base_wb",
544 []>;
545
Evan Cheng40995c92009-07-02 23:16:11 +0000546def t2LDRSB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
547 (ins t2addrmode_imm8:$addr),
548 AddrModeT2_i8, IndexModePre,
549 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb",
550 []>;
551def t2LDRSB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
552 (ins GPR:$base, t2am_imm8_offset:$offset),
553 AddrModeT2_i8, IndexModePost,
554 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb",
555 []>;
556
557def t2LDRSH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
558 (ins t2addrmode_imm8:$addr),
559 AddrModeT2_i8, IndexModePre,
560 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb",
561 []>;
562def t2LDRSH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
563 (ins GPR:$base, t2am_imm8_offset:$offset),
564 AddrModeT2_i8, IndexModePost,
565 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb",
566 []>;
Evan Chengd72edde2009-07-03 00:08:19 +0000567}
Evan Cheng40995c92009-07-02 23:16:11 +0000568
David Goodwinbab5da12009-06-30 22:11:34 +0000569// Store
Evan Chenga90942e2009-07-02 07:28:31 +0000570defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
571defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
572defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwinbab5da12009-06-30 22:11:34 +0000573
David Goodwin2af7ed82009-06-30 22:50:01 +0000574// Store doubleword
575let mayLoad = 1 in
576def t2STRDi8 : T2Ii8s4<(outs), (ins GPR:$src, t2addrmode_imm8s4:$addr),
577 "strd", " $src, $addr", []>;
578
Evan Cheng24f87d82009-07-03 00:06:39 +0000579// Indexed stores
580def t2STR_PRE : T2Iidxldst<(outs GPR:$base_wb),
581 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
582 AddrModeT2_i8, IndexModePre,
583 "str", " $src, [$base, $offset]!", "$base = $base_wb",
584 [(set GPR:$base_wb,
585 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
586
587def t2STR_POST : T2Iidxldst<(outs GPR:$base_wb),
588 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
589 AddrModeT2_i8, IndexModePost,
590 "str", " $src, [$base], $offset", "$base = $base_wb",
591 [(set GPR:$base_wb,
592 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
593
594def t2STRH_PRE : T2Iidxldst<(outs GPR:$base_wb),
595 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
596 AddrModeT2_i8, IndexModePre,
597 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
598 [(set GPR:$base_wb,
599 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
600
601def t2STRH_POST : T2Iidxldst<(outs GPR:$base_wb),
602 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
603 AddrModeT2_i8, IndexModePost,
604 "strh", " $src, [$base], $offset", "$base = $base_wb",
605 [(set GPR:$base_wb,
606 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
607
608def t2STRB_PRE : T2Iidxldst<(outs GPR:$base_wb),
609 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
610 AddrModeT2_i8, IndexModePre,
611 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
612 [(set GPR:$base_wb,
613 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
614
615def t2STRB_POST : T2Iidxldst<(outs GPR:$base_wb),
616 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
617 AddrModeT2_i8, IndexModePost,
618 "strb", " $src, [$base], $offset", "$base = $base_wb",
619 [(set GPR:$base_wb,
620 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
621
David Goodwin5811e5c2009-07-01 00:01:13 +0000622
Evan Cheng6bc67202009-07-09 22:21:59 +0000623// FIXME: ldrd / strd pre / post variants
Evan Cheng2832edf2009-07-03 00:18:36 +0000624
625//===----------------------------------------------------------------------===//
626// Load / store multiple Instructions.
627//
628
629let mayLoad = 1 in
630def t2LDM : T2XI<(outs),
631 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000632 "ldm${addr:submode}${p}.w $addr, $dst1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000633
634let mayStore = 1 in
635def t2STM : T2XI<(outs),
636 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000637 "stm${addr:submode}${p}.w $addr, $src1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000638
Evan Cheng19bb7c72009-06-27 02:26:13 +0000639//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000640// Move Instructions.
641//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000642
Evan Cheng36173712009-06-23 17:48:47 +0000643let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000644def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000645 "mov", ".w $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000646
Evan Chengf7f986d2009-06-23 19:39:13 +0000647let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin2dbffd42009-06-26 16:10:07 +0000648def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000649 "mov", ".w $dst, $src",
David Goodwin2dbffd42009-06-26 16:10:07 +0000650 [(set GPR:$dst, t2_so_imm:$src)]>;
651
652let isReMaterializable = 1, isAsCheapAsAMove = 1 in
653def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
654 "movw", " $dst, $src",
655 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000656
Evan Cheng36173712009-06-23 17:48:47 +0000657// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000658let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000659def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
660 "movt", " $dst, $imm",
661 [(set GPR:$dst,
662 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000663
664//===----------------------------------------------------------------------===//
Evan Cheng0f994ed2009-07-03 01:43:10 +0000665// Extend Instructions.
666//
667
668// Sign extenders
669
670defm t2SXTB : T2I_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
671defm t2SXTH : T2I_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
672
673defm t2SXTAB : T2I_bin_rrot<"sxtab",
674 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
675defm t2SXTAH : T2I_bin_rrot<"sxtah",
676 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
677
678// TODO: SXT(A){B|H}16
679
680// Zero extenders
681
682let AddedComplexity = 16 in {
683defm t2UXTB : T2I_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
684defm t2UXTH : T2I_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
685defm t2UXTB16 : T2I_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
686
687def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
688 (t2UXTB16r_rot GPR:$Src, 24)>;
689def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
690 (t2UXTB16r_rot GPR:$Src, 8)>;
691
692defm t2UXTAB : T2I_bin_rrot<"uxtab",
693 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
694defm t2UXTAH : T2I_bin_rrot<"uxtah",
695 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
696}
697
698//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000699// Arithmetic Instructions.
700//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000701
Evan Chengbdd679a2009-06-26 00:19:44 +0000702defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000703defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000704
Evan Cheng36173712009-06-23 17:48:47 +0000705// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengbdd679a2009-06-26 00:19:44 +0000706defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000707defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000708
Evan Chengbdd679a2009-06-26 00:19:44 +0000709defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
710defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000711
David Goodwin3bc1afe2009-07-27 16:39:05 +0000712// RSB
Evan Chengd4e2f052009-06-25 20:59:23 +0000713defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
714defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000715
716// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng19bb7c72009-06-27 02:26:13 +0000717def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
718 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
719def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
720 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000721
722
Evan Cheng36173712009-06-23 17:48:47 +0000723//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000724// Shift and rotate Instructions.
725//
726
727defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
728defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
729defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
730defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
731
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000732def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
733 "mov", " $dst, $src, rrx",
734 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000735
736//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000737// Bitwise Instructions.
738//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000739
David Goodwin87affb92009-07-27 23:34:12 +0000740defm t2AND : T2I_bin_w_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
741defm t2ORR : T2I_bin_w_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
742defm t2EOR : T2I_bin_w_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000743
David Goodwin87affb92009-07-27 23:34:12 +0000744defm t2BIC : T2I_bin_w_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000745
Evan Cheng36173712009-06-23 17:48:47 +0000746let Constraints = "$src = $dst" in
747def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000748 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000749 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
750
751// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
752
Evan Cheng299ee652009-07-06 22:23:46 +0000753defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
754
755// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
756let AddedComplexity = 1 in
757defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
758
759
760def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
761 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
762
763def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
764 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
765
766def : T2Pat<(t2_so_imm_not:$src),
767 (t2MVNi t2_so_imm_not:$src)>;
768
Evan Cheng36173712009-06-23 17:48:47 +0000769//===----------------------------------------------------------------------===//
770// Multiply Instructions.
771//
Evan Chengbdd679a2009-06-26 00:19:44 +0000772let isCommutable = 1 in
Evan Cheng36173712009-06-23 17:48:47 +0000773def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000774 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000775 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
776
777def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000778 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000779 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
780
781def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000782 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000783 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
784
Evan Chenga5626262009-07-07 01:17:28 +0000785// Extra precision multiplies with low / high results
786let neverHasSideEffects = 1 in {
787let isCommutable = 1 in {
788def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
789 "smull", " $ldst, $hdst, $a, $b", []>;
790
791def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
792 "umull", " $ldst, $hdst, $a, $b", []>;
793}
794
795// Multiply + accumulate
796def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
797 "smlal", " $ldst, $hdst, $a, $b", []>;
798
799def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
800 "umlal", " $ldst, $hdst, $a, $b", []>;
801
802def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
803 "umaal", " $ldst, $hdst, $a, $b", []>;
804} // neverHasSideEffects
805
806// Most significant word multiply
807def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
808 "smmul", " $dst, $a, $b",
809 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>;
810
811def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
812 "smmla", " $dst, $a, $b, $c",
813 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>;
814
815
816def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
817 "smmls", " $dst, $a, $b, $c",
818 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>;
819
820multiclass T2I_smul<string opc, PatFrag opnode> {
821 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
822 !strconcat(opc, "bb"), " $dst, $a, $b",
823 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
824 (sext_inreg GPR:$b, i16)))]>;
825
826 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
827 !strconcat(opc, "bt"), " $dst, $a, $b",
828 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
829 (sra GPR:$b, (i32 16))))]>;
830
831 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
832 !strconcat(opc, "tb"), " $dst, $a, $b",
833 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
834 (sext_inreg GPR:$b, i16)))]>;
835
836 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
837 !strconcat(opc, "tt"), " $dst, $a, $b",
838 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
839 (sra GPR:$b, (i32 16))))]>;
840
841 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
842 !strconcat(opc, "wb"), " $dst, $a, $b",
843 [(set GPR:$dst, (sra (opnode GPR:$a,
844 (sext_inreg GPR:$b, i16)), (i32 16)))]>;
845
846 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
847 !strconcat(opc, "wt"), " $dst, $a, $b",
848 [(set GPR:$dst, (sra (opnode GPR:$a,
849 (sra GPR:$b, (i32 16))), (i32 16)))]>;
850}
851
852
853multiclass T2I_smla<string opc, PatFrag opnode> {
854 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
855 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
856 [(set GPR:$dst, (add GPR:$acc,
857 (opnode (sext_inreg GPR:$a, i16),
858 (sext_inreg GPR:$b, i16))))]>;
859
860 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
861 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
862 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
863 (sra GPR:$b, (i32 16)))))]>;
864
865 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
866 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
867 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
868 (sext_inreg GPR:$b, i16))))]>;
869
870 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
871 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
872 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
873 (sra GPR:$b, (i32 16)))))]>;
874
875 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
876 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
877 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
878 (sext_inreg GPR:$b, i16)), (i32 16))))]>;
879
880 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
881 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
882 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
883 (sra GPR:$b, (i32 16))), (i32 16))))]>;
884}
885
886defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
887defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
888
889// TODO: Halfword multiple accumulate long: SMLAL<x><y>
890// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
891
Evan Cheng36173712009-06-23 17:48:47 +0000892
893//===----------------------------------------------------------------------===//
894// Misc. Arithmetic Instructions.
895//
896
Evan Cheng36173712009-06-23 17:48:47 +0000897def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000898 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000899 [(set GPR:$dst, (ctlz GPR:$src))]>;
900
901def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000902 "rev", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000903 [(set GPR:$dst, (bswap GPR:$src))]>;
904
905def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000906 "rev16", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000907 [(set GPR:$dst,
908 (or (and (srl GPR:$src, (i32 8)), 0xFF),
909 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
910 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
911 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
912
Evan Cheng36173712009-06-23 17:48:47 +0000913def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000914 "revsh", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000915 [(set GPR:$dst,
916 (sext_inreg
917 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
918 (shl GPR:$src, (i32 8))), i16))]>;
919
Evan Chengcd0ae282009-07-07 05:35:52 +0000920def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
921 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
922 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
923 (and (shl GPR:$src2, (i32 imm:$shamt)),
924 0xFFFF0000)))]>;
925
926// Alternate cases for PKHBT where identities eliminate some nodes.
927def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
928 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
929def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
930 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
931
932def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
933 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
934 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
935 (and (sra GPR:$src2, imm16_31:$shamt),
936 0xFFFF)))]>;
937
938// Alternate cases for PKHTB where identities eliminate some nodes. Note that
939// a shift amount of 0 is *not legal* here, it is PKHBT instead.
940def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
941 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
942def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
943 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
944 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Cheng36173712009-06-23 17:48:47 +0000945
946//===----------------------------------------------------------------------===//
947// Comparison Instructions...
948//
949
950defm t2CMP : T2I_cmp_is<"cmp",
951 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000952defm t2CMPz : T2I_cmp_is<"cmp",
953 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000954
955defm t2CMN : T2I_cmp_is<"cmn",
956 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000957defm t2CMNz : T2I_cmp_is<"cmn",
958 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000959
Evan Cheng19bb7c72009-06-27 02:26:13 +0000960def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
961 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000962
David Goodwin8bdcbb32009-06-29 15:33:01 +0000963def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Evan Cheng19bb7c72009-06-27 02:26:13 +0000964 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000965
David Goodwinec52c892009-06-29 22:49:42 +0000966defm t2TST : T2I_cmp_is<"tst",
967 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
968defm t2TEQ : T2I_cmp_is<"teq",
969 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000970
971// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
972// Short range conditional branch. Looks awesome for loops. Need to figure
973// out how to use this one.
974
Evan Cheng03137672009-07-07 20:39:03 +0000975
976// Conditional moves
977// FIXME: should be able to write a pattern for ARMcmov, but can't use
978// a two-value operand where a dag node expects two operands. :(
979def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true),
980 "mov", " $dst, $true",
981 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
982 RegConstraint<"$false = $dst">;
983
984def t2MOVCCs : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_reg:$true),
985 "mov", " $dst, $true",
986[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
987 RegConstraint<"$false = $dst">;
988
989def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
990 "mov", " $dst, $true",
991[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
992 RegConstraint<"$false = $dst">;
Evan Cheng36173712009-06-23 17:48:47 +0000993
David Goodwinf6154702009-06-30 18:04:13 +0000994//===----------------------------------------------------------------------===//
David Goodwin41afec22009-07-08 16:09:28 +0000995// TLS Instructions
996//
997
998// __aeabi_read_tp preserves the registers r1-r3.
999let isCall = 1,
1000 Defs = [R0, R12, LR, CPSR] in {
1001 def t2TPsoft : T2XI<(outs), (ins),
1002 "bl __aeabi_read_tp",
1003 [(set R0, ARMthread_pointer)]>;
1004}
1005
1006//===----------------------------------------------------------------------===//
David Goodwinf6154702009-06-30 18:04:13 +00001007// Control-Flow Instructions
1008//
1009
Evan Chengad877c82009-07-09 22:58:39 +00001010// FIXME: remove when we have a way to marking a MI with these properties.
1011// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
1012// operand list.
1013// FIXME: Should pc be an implicit operand like PICADD, etc?
1014let isReturn = 1, isTerminator = 1, mayLoad = 1 in
1015 def t2LDM_RET : T2XI<(outs),
1016 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
1017 "ldm${addr:submode}${p} $addr, $dst1",
1018 []>;
1019
David Goodwin41afec22009-07-08 16:09:28 +00001020// On non-Darwin platforms R9 is callee-saved.
David Goodwin1f0bb992009-07-08 20:28:28 +00001021let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +00001022 Defs = [R0, R1, R2, R3, R12, LR,
1023 D0, D1, D2, D3, D4, D5, D6, D7,
1024 D16, D17, D18, D19, D20, D21, D22, D23,
1025 D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in {
David Goodwin1f0bb992009-07-08 20:28:28 +00001026def t2BL : T2XI<(outs), (ins i32imm:$func, variable_ops),
1027 "bl ${func:call}",
1028 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
1029
1030def t2BLX : T2XI<(outs), (ins GPR:$func, variable_ops),
1031 "blx $func",
1032 [(ARMcall GPR:$func)]>, Requires<[IsNotDarwin]>;
1033}
David Goodwin41afec22009-07-08 16:09:28 +00001034
1035// On Darwin R9 is call-clobbered.
David Goodwin1f0bb992009-07-08 20:28:28 +00001036let isCall = 1,
1037 Defs = [R0, R1, R2, R3, R9, R12, LR,
1038 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
1039def t2BLr9 : T2XI<(outs), (ins i32imm:$func, variable_ops),
1040 "bl ${func:call}",
1041 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
1042
1043def t2BLXr9 : T2XI<(outs), (ins GPR:$func, variable_ops),
1044 "blx $func",
1045 [(ARMcall GPR:$func)]>, Requires<[IsDarwin]>;
1046}
David Goodwin41afec22009-07-08 16:09:28 +00001047
David Goodwinf6154702009-06-30 18:04:13 +00001048let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
1049let isPredicable = 1 in
1050def t2B : T2XI<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001051 "b.w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001052 [(br bb:$target)]>;
1053
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001054let isNotDuplicable = 1, isIndirectBranch = 1 in
1055def t2BR_JT :
David Goodwin13d2f4e2009-06-30 19:50:22 +00001056 T2JTI<(outs),
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001057 (ins GPR:$base, GPR:$idx, jt2block_operand:$jt, i32imm:$id),
David Goodwin2f6f1132009-07-27 16:31:55 +00001058 "add.w pc, $base, $idx, lsl #2\n$jt",
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001059 [(ARMbr2jt GPR:$base, GPR:$idx, tjumptable:$jt, imm:$id)]>;
David Goodwin13d2f4e2009-06-30 19:50:22 +00001060} // isBranch, isTerminator, isBarrier
David Goodwinf6154702009-06-30 18:04:13 +00001061
1062// FIXME: should be able to write a pattern for ARMBrcond, but can't use
1063// a two-value operand where a dag node expects two operands. :(
1064let isBranch = 1, isTerminator = 1 in
1065def t2Bcc : T2I<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001066 "b", ".w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001067 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Cheng36173712009-06-23 17:48:47 +00001068
Evan Chengd5b67fa2009-07-10 01:54:42 +00001069
1070// IT block
1071def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
1072 AddrModeNone, Size2Bytes,
1073 "it$mask $cc", "", []>;
1074
Evan Cheng36173712009-06-23 17:48:47 +00001075//===----------------------------------------------------------------------===//
1076// Non-Instruction Patterns
1077//
1078
Evan Cheng41799702009-06-24 23:47:58 +00001079// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng19bb7c72009-06-27 02:26:13 +00001080def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
1081def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
1082def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1083 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng41799702009-06-24 23:47:58 +00001084
Evan Cheng36173712009-06-23 17:48:47 +00001085// Large immediate handling.
1086
Evan Cheng19bb7c72009-06-27 02:26:13 +00001087def : T2Pat<(i32 imm:$src),
1088 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;