blob: 1e249d0386f09fc04e5b4387a63f19ac456d2ffa [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000224/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000342 /// Case - A struct to record the Value for a switch case, and the
343 /// case's target basic block.
344 struct Case {
345 Constant* Low;
346 Constant* High;
347 MachineBasicBlock* BB;
348
349 Case() : Low(0), High(0), BB(0) { }
350 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
351 Low(low), High(high), BB(bb) { }
352 uint64_t size() const {
353 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
354 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
355 return (rHigh - rLow + 1ULL);
356 }
357 };
358
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000359 struct CaseBits {
360 uint64_t Mask;
361 MachineBasicBlock* BB;
362 unsigned Bits;
363
364 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
365 Mask(mask), BB(bb), Bits(bits) { }
366 };
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000369 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000370 typedef CaseVector::iterator CaseItr;
371 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000372
373 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
374 /// of conditional branches.
375 struct CaseRec {
376 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
377 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
378
379 /// CaseBB - The MBB in which to emit the compare and branch
380 MachineBasicBlock *CaseBB;
381 /// LT, GE - If nonzero, we know the current case value must be less-than or
382 /// greater-than-or-equal-to these Constants.
383 Constant *LT;
384 Constant *GE;
385 /// Range - A pair of iterators representing the range of case values to be
386 /// processed at this point in the binary search tree.
387 CaseRange Range;
388 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000389
390 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000391
392 /// The comparison function for sorting the switch case values in the vector.
393 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
397 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
398 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
399 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000400 }
401 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000402
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000403 struct CaseBitsCmp {
404 bool operator () (const CaseBits& C1, const CaseBits& C2) {
405 return C1.Bits > C2.Bits;
406 }
407 };
408
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000410
Chris Lattner1c08c712005-01-07 07:47:53 +0000411public:
412 // TLI - This is information that describes the available target features we
413 // need for lowering. This indicates when operations are unavailable,
414 // implemented with a libcall, etc.
415 TargetLowering &TLI;
416 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000417 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000418 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000419
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000423 /// JTCases - Vector of JumpTable structures used to communicate
424 /// SwitchInst code generation information.
425 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000426 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000427
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 /// FuncInfo - Information about the function as a whole.
429 ///
430 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000431
432 /// GCI - Garbage collection metadata for the function.
433 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000434
435 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000436 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000437 FunctionLoweringInfo &funcinfo,
438 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000439 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000440 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000441 }
442
Chris Lattnera651cf62005-01-17 19:43:36 +0000443 /// getRoot - Return the current virtual root of the Selection DAG.
444 ///
445 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000446 if (PendingLoads.empty())
447 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000448
Chris Lattnerd3948112005-01-17 22:19:26 +0000449 if (PendingLoads.size() == 1) {
450 SDOperand Root = PendingLoads[0];
451 DAG.setRoot(Root);
452 PendingLoads.clear();
453 return Root;
454 }
455
456 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000457 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
458 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 PendingLoads.clear();
460 DAG.setRoot(Root);
461 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000462 }
463
Chris Lattner571e4342006-10-27 21:36:01 +0000464 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
465
Chris Lattner1c08c712005-01-07 07:47:53 +0000466 void visit(Instruction &I) { visit(I.getOpcode(), I); }
467
468 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000469 // Note: this doesn't use InstVisitor, because it has to work with
470 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000471 switch (Opcode) {
472 default: assert(0 && "Unknown instruction type encountered!");
473 abort();
474 // Build the switch statement using the Instruction.def file.
475#define HANDLE_INST(NUM, OPCODE, CLASS) \
476 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
477#include "llvm/Instruction.def"
478 }
479 }
480
481 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
482
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000483 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000485 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner199862b2006-03-16 19:57:50 +0000487 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
Chris Lattner0da331f2007-02-04 01:31:47 +0000489 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000490 SDOperand &N = NodeMap[V];
491 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000492 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000494
Evan Cheng5c807602008-02-26 02:33:44 +0000495 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000496 std::set<unsigned> &OutputRegs,
497 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000498
Chris Lattner571e4342006-10-27 21:36:01 +0000499 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
501 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000502 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000503 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000504 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000505 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000600 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
Dan Gohmanef5d1942008-03-11 21:11:25 +0000611 void visitGetResult(GetResultInst &I);
Devang Patel40a04212008-02-19 22:15:16 +0000612
Chris Lattner1c08c712005-01-07 07:47:53 +0000613 void visitUserOp1(Instruction &I) {
614 assert(0 && "UserOp1 should not exist at instruction selection time!");
615 abort();
616 }
617 void visitUserOp2(Instruction &I) {
618 assert(0 && "UserOp2 should not exist at instruction selection time!");
619 abort();
620 }
621};
622} // end namespace llvm
623
Dan Gohman6183f782007-07-05 20:12:34 +0000624
Duncan Sandsb988bac2008-02-11 20:58:28 +0000625/// getCopyFromParts - Create a value that contains the specified legal parts
626/// combined into the value they represent. If the parts combine to a type
627/// larger then ValueVT then AssertOp can be used to specify whether the extra
628/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000629/// (ISD::AssertSext).
Dan Gohman6183f782007-07-05 20:12:34 +0000630static SDOperand getCopyFromParts(SelectionDAG &DAG,
631 const SDOperand *Parts,
632 unsigned NumParts,
633 MVT::ValueType PartVT,
634 MVT::ValueType ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000635 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000636 assert(NumParts > 0 && "No parts to assemble!");
637 TargetLowering &TLI = DAG.getTargetLoweringInfo();
638 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000639
Duncan Sands014e04a2008-02-12 20:46:31 +0000640 if (NumParts > 1) {
641 // Assemble the value from multiple parts.
642 if (!MVT::isVector(ValueVT)) {
643 unsigned PartBits = MVT::getSizeInBits(PartVT);
644 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000645
Duncan Sands014e04a2008-02-12 20:46:31 +0000646 // Assemble the power of 2 part.
647 unsigned RoundParts = NumParts & (NumParts - 1) ?
648 1 << Log2_32(NumParts) : NumParts;
649 unsigned RoundBits = PartBits * RoundParts;
650 MVT::ValueType RoundVT = RoundBits == ValueBits ?
651 ValueVT : MVT::getIntegerType(RoundBits);
652 SDOperand Lo, Hi;
653
654 if (RoundParts > 2) {
655 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
656 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
657 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
658 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000659 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000660 Lo = Parts[0];
661 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000662 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000663 if (TLI.isBigEndian())
664 std::swap(Lo, Hi);
665 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
666
667 if (RoundParts < NumParts) {
668 // Assemble the trailing non-power-of-2 part.
669 unsigned OddParts = NumParts - RoundParts;
670 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
671 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
672
673 // Combine the round and odd parts.
674 Lo = Val;
675 if (TLI.isBigEndian())
676 std::swap(Lo, Hi);
677 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
678 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
679 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
680 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
681 TLI.getShiftAmountTy()));
682 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
683 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
684 }
685 } else {
686 // Handle a multi-element vector.
687 MVT::ValueType IntermediateVT, RegisterVT;
688 unsigned NumIntermediates;
689 unsigned NumRegs =
690 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
691 RegisterVT);
692
693 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
694 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
695 assert(RegisterVT == Parts[0].getValueType() &&
696 "Part type doesn't match part!");
697
698 // Assemble the parts into intermediate operands.
699 SmallVector<SDOperand, 8> Ops(NumIntermediates);
700 if (NumIntermediates == NumParts) {
701 // If the register was not expanded, truncate or copy the value,
702 // as appropriate.
703 for (unsigned i = 0; i != NumParts; ++i)
704 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
705 PartVT, IntermediateVT);
706 } else if (NumParts > 0) {
707 // If the intermediate type was expanded, build the intermediate operands
708 // from the parts.
709 assert(NumParts % NumIntermediates == 0 &&
710 "Must expand into a divisible number of parts!");
711 unsigned Factor = NumParts / NumIntermediates;
712 for (unsigned i = 0; i != NumIntermediates; ++i)
713 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
714 PartVT, IntermediateVT);
715 }
716
717 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
718 // operands.
719 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
720 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
721 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000722 }
Dan Gohman6183f782007-07-05 20:12:34 +0000723 }
724
Duncan Sands014e04a2008-02-12 20:46:31 +0000725 // There is now one part, held in Val. Correct it to match ValueVT.
726 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000727
Duncan Sands014e04a2008-02-12 20:46:31 +0000728 if (PartVT == ValueVT)
729 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000730
Duncan Sands014e04a2008-02-12 20:46:31 +0000731 if (MVT::isVector(PartVT)) {
732 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
733 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000734 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000735
736 if (MVT::isVector(ValueVT)) {
737 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
738 MVT::getVectorNumElements(ValueVT) == 1 &&
739 "Only trivial scalar-to-vector conversions should get here!");
740 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
741 }
742
743 if (MVT::isInteger(PartVT) &&
744 MVT::isInteger(ValueVT)) {
745 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
746 // For a truncate, see if we have any information to
747 // indicate whether the truncated bits will always be
748 // zero or sign-extension.
749 if (AssertOp != ISD::DELETED_NODE)
750 Val = DAG.getNode(AssertOp, PartVT, Val,
751 DAG.getValueType(ValueVT));
752 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
753 } else {
754 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
755 }
756 }
757
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000758 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
759 if (ValueVT < Val.getValueType())
Chris Lattner4468c1f2008-03-09 09:38:46 +0000760 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000761 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000762 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000763 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
764 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000765
766 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
767 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
768
769 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000770}
771
Duncan Sandsb988bac2008-02-11 20:58:28 +0000772/// getCopyToParts - Create a series of nodes that contain the specified value
773/// split into legal parts. If the parts contain more bits than Val, then, for
774/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000775static void getCopyToParts(SelectionDAG &DAG,
776 SDOperand Val,
777 SDOperand *Parts,
778 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000779 MVT::ValueType PartVT,
780 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000781 TargetLowering &TLI = DAG.getTargetLoweringInfo();
782 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000783 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000784 unsigned PartBits = MVT::getSizeInBits(PartVT);
785 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000786
Duncan Sands014e04a2008-02-12 20:46:31 +0000787 if (!NumParts)
788 return;
789
790 if (!MVT::isVector(ValueVT)) {
791 if (PartVT == ValueVT) {
792 assert(NumParts == 1 && "No-op copy with multiple parts!");
793 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000794 return;
795 }
796
Duncan Sands014e04a2008-02-12 20:46:31 +0000797 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
798 // If the parts cover more bits than the value has, promote the value.
799 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
800 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000801 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000802 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
803 ValueVT = MVT::getIntegerType(NumParts * PartBits);
804 Val = DAG.getNode(ExtendKind, ValueVT, Val);
805 } else {
806 assert(0 && "Unknown mismatch!");
807 }
808 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
809 // Different types of the same size.
810 assert(NumParts == 1 && PartVT != ValueVT);
811 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
812 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
813 // If the parts cover less bits than value has, truncate the value.
814 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
815 ValueVT = MVT::getIntegerType(NumParts * PartBits);
816 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000817 } else {
818 assert(0 && "Unknown mismatch!");
819 }
820 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000821
822 // The value may have changed - recompute ValueVT.
823 ValueVT = Val.getValueType();
824 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
825 "Failed to tile the value with PartVT!");
826
827 if (NumParts == 1) {
828 assert(PartVT == ValueVT && "Type conversion failed!");
829 Parts[0] = Val;
830 return;
831 }
832
833 // Expand the value into multiple parts.
834 if (NumParts & (NumParts - 1)) {
835 // The number of parts is not a power of 2. Split off and copy the tail.
836 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
837 "Do not know what to expand to!");
838 unsigned RoundParts = 1 << Log2_32(NumParts);
839 unsigned RoundBits = RoundParts * PartBits;
840 unsigned OddParts = NumParts - RoundParts;
841 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
842 DAG.getConstant(RoundBits,
843 TLI.getShiftAmountTy()));
844 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
845 if (TLI.isBigEndian())
846 // The odd parts were reversed by getCopyToParts - unreverse them.
847 std::reverse(Parts + RoundParts, Parts + NumParts);
848 NumParts = RoundParts;
849 ValueVT = MVT::getIntegerType(NumParts * PartBits);
850 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
851 }
852
853 // The number of parts is a power of 2. Repeatedly bisect the value using
854 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +0000855 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
856 MVT::getIntegerType(MVT::getSizeInBits(ValueVT)),
857 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000858 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
859 for (unsigned i = 0; i < NumParts; i += StepSize) {
860 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands25eb0432008-03-12 20:30:08 +0000861 MVT::ValueType ThisVT = MVT::getIntegerType (ThisBits);
862 SDOperand &Part0 = Parts[i];
863 SDOperand &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +0000864
Duncan Sands25eb0432008-03-12 20:30:08 +0000865 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
866 DAG.getConstant(1, PtrVT));
867 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
868 DAG.getConstant(0, PtrVT));
869
870 if (ThisBits == PartBits && ThisVT != PartVT) {
871 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
872 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
873 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000874 }
875 }
876
877 if (TLI.isBigEndian())
878 std::reverse(Parts, Parts + NumParts);
879
880 return;
881 }
882
883 // Vector ValueVT.
884 if (NumParts == 1) {
885 if (PartVT != ValueVT) {
886 if (MVT::isVector(PartVT)) {
887 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
888 } else {
889 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
890 MVT::getVectorNumElements(ValueVT) == 1 &&
891 "Only trivial vector-to-scalar conversions should get here!");
892 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
893 DAG.getConstant(0, PtrVT));
894 }
895 }
896
Dan Gohman6183f782007-07-05 20:12:34 +0000897 Parts[0] = Val;
898 return;
899 }
900
901 // Handle a multi-element vector.
902 MVT::ValueType IntermediateVT, RegisterVT;
903 unsigned NumIntermediates;
904 unsigned NumRegs =
905 DAG.getTargetLoweringInfo()
906 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
907 RegisterVT);
908 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
909
910 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
911 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
912
913 // Split the vector into intermediate operands.
914 SmallVector<SDOperand, 8> Ops(NumIntermediates);
915 for (unsigned i = 0; i != NumIntermediates; ++i)
916 if (MVT::isVector(IntermediateVT))
917 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
918 IntermediateVT, Val,
919 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000920 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000921 else
922 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
923 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000924 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000925
926 // Split the intermediate operands into legal parts.
927 if (NumParts == NumIntermediates) {
928 // If the register was not expanded, promote or copy the value,
929 // as appropriate.
930 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000931 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000932 } else if (NumParts > 0) {
933 // If the intermediate type was expanded, split each the value into
934 // legal parts.
935 assert(NumParts % NumIntermediates == 0 &&
936 "Must expand into a divisible number of parts!");
937 unsigned Factor = NumParts / NumIntermediates;
938 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000939 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000940 }
941}
942
943
Chris Lattner199862b2006-03-16 19:57:50 +0000944SDOperand SelectionDAGLowering::getValue(const Value *V) {
945 SDOperand &N = NodeMap[V];
946 if (N.Val) return N;
947
948 const Type *VTy = V->getType();
949 MVT::ValueType VT = TLI.getValueType(VTy);
950 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
951 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
952 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000953 SDOperand N1 = NodeMap[V];
954 assert(N1.Val && "visit didn't populate the ValueMap!");
955 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000956 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
957 return N = DAG.getGlobalAddress(GV, VT);
958 } else if (isa<ConstantPointerNull>(C)) {
959 return N = DAG.getConstant(0, TLI.getPointerTy());
960 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000961 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000962 return N = DAG.getNode(ISD::UNDEF, VT);
963
Dan Gohman7f321562007-06-25 16:23:39 +0000964 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000965 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000966 unsigned NumElements = PTy->getNumElements();
967 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
968
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000969 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000970 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
971
972 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000973 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
974 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000975 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000976 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000977 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000978 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000979 unsigned NumElements = PTy->getNumElements();
980 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000981
982 // Now that we know the number and type of the elements, push a
983 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000984 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000985 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000986 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000987 for (unsigned i = 0; i != NumElements; ++i)
988 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000989 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000990 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000991 SDOperand Op;
992 if (MVT::isFloatingPoint(PVT))
993 Op = DAG.getConstantFP(0, PVT);
994 else
995 Op = DAG.getConstant(0, PVT);
996 Ops.assign(NumElements, Op);
997 }
998
Dan Gohman7f321562007-06-25 16:23:39 +0000999 // Create a BUILD_VECTOR node.
1000 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1001 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +00001002 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001003 } else {
1004 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001005 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001006 }
1007 }
1008
1009 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1010 std::map<const AllocaInst*, int>::iterator SI =
1011 FuncInfo.StaticAllocaMap.find(AI);
1012 if (SI != FuncInfo.StaticAllocaMap.end())
1013 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1014 }
1015
Chris Lattner251db182007-02-25 18:40:32 +00001016 unsigned InReg = FuncInfo.ValueMap[V];
1017 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001018
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001019 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1020 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001021
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001022 std::vector<unsigned> Regs(NumRegs);
1023 for (unsigned i = 0; i != NumRegs; ++i)
1024 Regs[i] = InReg + i;
1025
1026 RegsForValue RFV(Regs, RegisterVT, VT);
1027 SDOperand Chain = DAG.getEntryNode();
1028
1029 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001030}
1031
1032
Chris Lattner1c08c712005-01-07 07:47:53 +00001033void SelectionDAGLowering::visitRet(ReturnInst &I) {
1034 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +00001035 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001036 return;
1037 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001038 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +00001039 NewValues.push_back(getRoot());
1040 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
1041 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001042 MVT::ValueType VT = RetOp.getValueType();
1043
Evan Cheng8e7d0562006-05-26 23:09:09 +00001044 // FIXME: C calling convention requires the return type to be promoted to
1045 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001046 if (MVT::isInteger(VT)) {
1047 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1048 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1049 VT = MinVT;
1050 }
1051
1052 unsigned NumParts = TLI.getNumRegisters(VT);
1053 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1054 SmallVector<SDOperand, 4> Parts(NumParts);
1055 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1056
1057 const Function *F = I.getParent()->getParent();
1058 if (F->paramHasAttr(0, ParamAttr::SExt))
1059 ExtendKind = ISD::SIGN_EXTEND;
1060 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1061 ExtendKind = ISD::ZERO_EXTEND;
1062
1063 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1064
1065 for (unsigned i = 0; i < NumParts; ++i) {
1066 NewValues.push_back(Parts[i]);
Dan Gohman6183f782007-07-05 20:12:34 +00001067 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Nate Begemanee625572006-01-27 21:09:22 +00001068 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001069 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001070 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1071 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001072}
1073
Chris Lattner571e4342006-10-27 21:36:01 +00001074/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1075/// the current basic block, add it to ValueMap now so that we'll get a
1076/// CopyTo/FromReg.
1077void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1078 // No need to export constants.
1079 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1080
1081 // Already exported?
1082 if (FuncInfo.isExportedInst(V)) return;
1083
1084 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1085 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
1086}
1087
Chris Lattner8c494ab2006-10-27 23:50:33 +00001088bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1089 const BasicBlock *FromBB) {
1090 // The operands of the setcc have to be in this block. We don't know
1091 // how to export them from some other block.
1092 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1093 // Can export from current BB.
1094 if (VI->getParent() == FromBB)
1095 return true;
1096
1097 // Is already exported, noop.
1098 return FuncInfo.isExportedInst(V);
1099 }
1100
1101 // If this is an argument, we can export it if the BB is the entry block or
1102 // if it is already exported.
1103 if (isa<Argument>(V)) {
1104 if (FromBB == &FromBB->getParent()->getEntryBlock())
1105 return true;
1106
1107 // Otherwise, can only export this if it is already exported.
1108 return FuncInfo.isExportedInst(V);
1109 }
1110
1111 // Otherwise, constants can always be exported.
1112 return true;
1113}
1114
Chris Lattner6a586c82006-10-29 21:01:20 +00001115static bool InBlock(const Value *V, const BasicBlock *BB) {
1116 if (const Instruction *I = dyn_cast<Instruction>(V))
1117 return I->getParent() == BB;
1118 return true;
1119}
1120
Chris Lattner571e4342006-10-27 21:36:01 +00001121/// FindMergedConditions - If Cond is an expression like
1122void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1123 MachineBasicBlock *TBB,
1124 MachineBasicBlock *FBB,
1125 MachineBasicBlock *CurBB,
1126 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001127 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001128 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001129
Reid Spencere4d87aa2006-12-23 06:05:41 +00001130 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1131 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001132 BOp->getParent() != CurBB->getBasicBlock() ||
1133 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1134 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001135 const BasicBlock *BB = CurBB->getBasicBlock();
1136
Reid Spencere4d87aa2006-12-23 06:05:41 +00001137 // If the leaf of the tree is a comparison, merge the condition into
1138 // the caseblock.
1139 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1140 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001141 // how to export them from some other block. If this is the first block
1142 // of the sequence, no exporting is needed.
1143 (CurBB == CurMBB ||
1144 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1145 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001146 BOp = cast<Instruction>(Cond);
1147 ISD::CondCode Condition;
1148 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1149 switch (IC->getPredicate()) {
1150 default: assert(0 && "Unknown icmp predicate opcode!");
1151 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1152 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1153 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1154 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1155 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1156 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1157 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1158 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1159 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1160 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1161 }
1162 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1163 ISD::CondCode FPC, FOC;
1164 switch (FC->getPredicate()) {
1165 default: assert(0 && "Unknown fcmp predicate opcode!");
1166 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1167 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1168 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1169 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1170 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1171 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1172 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1173 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1174 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1175 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1176 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1177 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1178 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1179 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1180 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1181 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1182 }
1183 if (FiniteOnlyFPMath())
1184 Condition = FOC;
1185 else
1186 Condition = FPC;
1187 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001188 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001189 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001190 }
1191
Chris Lattner571e4342006-10-27 21:36:01 +00001192 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001193 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001194 SwitchCases.push_back(CB);
1195 return;
1196 }
1197
1198 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001199 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001200 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001201 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001202 return;
1203 }
1204
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001205
1206 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001207 MachineFunction::iterator BBI = CurBB;
1208 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1209 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1210
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001211 if (Opc == Instruction::Or) {
1212 // Codegen X | Y as:
1213 // jmp_if_X TBB
1214 // jmp TmpBB
1215 // TmpBB:
1216 // jmp_if_Y TBB
1217 // jmp FBB
1218 //
Chris Lattner571e4342006-10-27 21:36:01 +00001219
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001220 // Emit the LHS condition.
1221 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1222
1223 // Emit the RHS condition into TmpBB.
1224 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1225 } else {
1226 assert(Opc == Instruction::And && "Unknown merge op!");
1227 // Codegen X & Y as:
1228 // jmp_if_X TmpBB
1229 // jmp FBB
1230 // TmpBB:
1231 // jmp_if_Y TBB
1232 // jmp FBB
1233 //
1234 // This requires creation of TmpBB after CurBB.
1235
1236 // Emit the LHS condition.
1237 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1238
1239 // Emit the RHS condition into TmpBB.
1240 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1241 }
Chris Lattner571e4342006-10-27 21:36:01 +00001242}
1243
Chris Lattnerdf19f272006-10-31 22:37:42 +00001244/// If the set of cases should be emitted as a series of branches, return true.
1245/// If we should emit this as a bunch of and/or'd together conditions, return
1246/// false.
1247static bool
1248ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1249 if (Cases.size() != 2) return true;
1250
Chris Lattner0ccb5002006-10-31 23:06:00 +00001251 // If this is two comparisons of the same values or'd or and'd together, they
1252 // will get folded into a single comparison, so don't emit two blocks.
1253 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1254 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1255 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1256 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1257 return false;
1258 }
1259
Chris Lattnerdf19f272006-10-31 22:37:42 +00001260 return true;
1261}
1262
Chris Lattner1c08c712005-01-07 07:47:53 +00001263void SelectionDAGLowering::visitBr(BranchInst &I) {
1264 // Update machine-CFG edges.
1265 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001266
1267 // Figure out which block is immediately after the current one.
1268 MachineBasicBlock *NextBlock = 0;
1269 MachineFunction::iterator BBI = CurMBB;
1270 if (++BBI != CurMBB->getParent()->end())
1271 NextBlock = BBI;
1272
1273 if (I.isUnconditional()) {
1274 // If this is not a fall-through branch, emit the branch.
1275 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001276 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001277 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001278
Chris Lattner57ab6592006-10-24 17:57:59 +00001279 // Update machine-CFG edges.
1280 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001281 return;
1282 }
1283
1284 // If this condition is one of the special cases we handle, do special stuff
1285 // now.
1286 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001287 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001288
1289 // If this is a series of conditions that are or'd or and'd together, emit
1290 // this as a sequence of branches instead of setcc's with and/or operations.
1291 // For example, instead of something like:
1292 // cmp A, B
1293 // C = seteq
1294 // cmp D, E
1295 // F = setle
1296 // or C, F
1297 // jnz foo
1298 // Emit:
1299 // cmp A, B
1300 // je foo
1301 // cmp D, E
1302 // jle foo
1303 //
1304 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1305 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001306 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001307 BOp->getOpcode() == Instruction::Or)) {
1308 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001309 // If the compares in later blocks need to use values not currently
1310 // exported from this block, export them now. This block should always
1311 // be the first entry.
1312 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1313
Chris Lattnerdf19f272006-10-31 22:37:42 +00001314 // Allow some cases to be rejected.
1315 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001316 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1317 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1318 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1319 }
1320
1321 // Emit the branch for this block.
1322 visitSwitchCase(SwitchCases[0]);
1323 SwitchCases.erase(SwitchCases.begin());
1324 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001325 }
1326
Chris Lattner0ccb5002006-10-31 23:06:00 +00001327 // Okay, we decided not to do this, remove any inserted MBB's and clear
1328 // SwitchCases.
1329 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1330 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1331
Chris Lattnerdf19f272006-10-31 22:37:42 +00001332 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001333 }
1334 }
Chris Lattner24525952006-10-24 18:07:37 +00001335
1336 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001337 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001338 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001339 // Use visitSwitchCase to actually insert the fast branch sequence for this
1340 // cond branch.
1341 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001342}
1343
Nate Begemanf15485a2006-03-27 01:32:24 +00001344/// visitSwitchCase - Emits the necessary code to represent a single node in
1345/// the binary search tree resulting from lowering a switch instruction.
1346void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001347 SDOperand Cond;
1348 SDOperand CondLHS = getValue(CB.CmpLHS);
1349
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001350 // Build the setcc now.
1351 if (CB.CmpMHS == NULL) {
1352 // Fold "(X == true)" to X and "(X == false)" to !X to
1353 // handle common cases produced by branch lowering.
1354 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1355 Cond = CondLHS;
1356 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1357 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1358 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1359 } else
1360 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1361 } else {
1362 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001363
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001364 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1365 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1366
1367 SDOperand CmpOp = getValue(CB.CmpMHS);
1368 MVT::ValueType VT = CmpOp.getValueType();
1369
1370 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1371 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1372 } else {
1373 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1374 Cond = DAG.getSetCC(MVT::i1, SUB,
1375 DAG.getConstant(High-Low, VT), ISD::SETULE);
1376 }
1377
1378 }
1379
Nate Begemanf15485a2006-03-27 01:32:24 +00001380 // Set NextBlock to be the MBB immediately after the current one, if any.
1381 // This is used to avoid emitting unnecessary branches to the next block.
1382 MachineBasicBlock *NextBlock = 0;
1383 MachineFunction::iterator BBI = CurMBB;
1384 if (++BBI != CurMBB->getParent()->end())
1385 NextBlock = BBI;
1386
1387 // If the lhs block is the next block, invert the condition so that we can
1388 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001389 if (CB.TrueBB == NextBlock) {
1390 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001391 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1392 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1393 }
1394 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001395 DAG.getBasicBlock(CB.TrueBB));
1396 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001397 DAG.setRoot(BrCond);
1398 else
1399 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001400 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001401 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001402 CurMBB->addSuccessor(CB.TrueBB);
1403 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001404}
1405
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001406/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001407void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001408 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001409 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001410 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001411 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1412 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1413 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1414 Table, Index));
1415 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001416}
1417
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001418/// visitJumpTableHeader - This function emits necessary code to produce index
1419/// in the JumpTable from switch case.
1420void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1421 SelectionDAGISel::JumpTableHeader &JTH) {
1422 // Subtract the lowest switch case value from the value being switched on
1423 // and conditional branch to default mbb if the result is greater than the
1424 // difference between smallest and largest cases.
1425 SDOperand SwitchOp = getValue(JTH.SValue);
1426 MVT::ValueType VT = SwitchOp.getValueType();
1427 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1428 DAG.getConstant(JTH.First, VT));
1429
1430 // The SDNode we just created, which holds the value being switched on
1431 // minus the the smallest case value, needs to be copied to a virtual
1432 // register so it can be used as an index into the jump table in a
1433 // subsequent basic block. This value may be smaller or larger than the
1434 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001435 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001436 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1437 else
1438 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1439
1440 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1441 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1442 JT.Reg = JumpTableReg;
1443
1444 // Emit the range check for the jump table, and branch to the default
1445 // block for the switch statement if the value being switched on exceeds
1446 // the largest case in the switch.
Scott Michel5b8f82e2008-03-10 15:42:14 +00001447 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001448 DAG.getConstant(JTH.Last-JTH.First,VT),
1449 ISD::SETUGT);
1450
1451 // Set NextBlock to be the MBB immediately after the current one, if any.
1452 // This is used to avoid emitting unnecessary branches to the next block.
1453 MachineBasicBlock *NextBlock = 0;
1454 MachineFunction::iterator BBI = CurMBB;
1455 if (++BBI != CurMBB->getParent()->end())
1456 NextBlock = BBI;
1457
1458 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1459 DAG.getBasicBlock(JT.Default));
1460
1461 if (JT.MBB == NextBlock)
1462 DAG.setRoot(BrCond);
1463 else
1464 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001465 DAG.getBasicBlock(JT.MBB)));
1466
1467 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001468}
1469
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001470/// visitBitTestHeader - This function emits necessary code to produce value
1471/// suitable for "bit tests"
1472void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1473 // Subtract the minimum value
1474 SDOperand SwitchOp = getValue(B.SValue);
1475 MVT::ValueType VT = SwitchOp.getValueType();
1476 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1477 DAG.getConstant(B.First, VT));
1478
1479 // Check range
Scott Michel5b8f82e2008-03-10 15:42:14 +00001480 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001481 DAG.getConstant(B.Range, VT),
1482 ISD::SETUGT);
1483
1484 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001485 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001486 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1487 else
1488 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1489
1490 // Make desired shift
1491 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1492 DAG.getConstant(1, TLI.getPointerTy()),
1493 ShiftOp);
1494
1495 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1496 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1497 B.Reg = SwitchReg;
1498
1499 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1500 DAG.getBasicBlock(B.Default));
1501
1502 // Set NextBlock to be the MBB immediately after the current one, if any.
1503 // This is used to avoid emitting unnecessary branches to the next block.
1504 MachineBasicBlock *NextBlock = 0;
1505 MachineFunction::iterator BBI = CurMBB;
1506 if (++BBI != CurMBB->getParent()->end())
1507 NextBlock = BBI;
1508
1509 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1510 if (MBB == NextBlock)
1511 DAG.setRoot(BrRange);
1512 else
1513 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1514 DAG.getBasicBlock(MBB)));
1515
1516 CurMBB->addSuccessor(B.Default);
1517 CurMBB->addSuccessor(MBB);
1518
1519 return;
1520}
1521
1522/// visitBitTestCase - this function produces one "bit test"
1523void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1524 unsigned Reg,
1525 SelectionDAGISel::BitTestCase &B) {
1526 // Emit bit tests and jumps
1527 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1528
1529 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1530 SwitchVal,
1531 DAG.getConstant(B.Mask,
1532 TLI.getPointerTy()));
Scott Michel5b8f82e2008-03-10 15:42:14 +00001533 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001534 DAG.getConstant(0, TLI.getPointerTy()),
1535 ISD::SETNE);
1536 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1537 AndCmp, DAG.getBasicBlock(B.TargetBB));
1538
1539 // Set NextBlock to be the MBB immediately after the current one, if any.
1540 // This is used to avoid emitting unnecessary branches to the next block.
1541 MachineBasicBlock *NextBlock = 0;
1542 MachineFunction::iterator BBI = CurMBB;
1543 if (++BBI != CurMBB->getParent()->end())
1544 NextBlock = BBI;
1545
1546 if (NextMBB == NextBlock)
1547 DAG.setRoot(BrAnd);
1548 else
1549 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1550 DAG.getBasicBlock(NextMBB)));
1551
1552 CurMBB->addSuccessor(B.TargetBB);
1553 CurMBB->addSuccessor(NextMBB);
1554
1555 return;
1556}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001557
Jim Laskeyb180aa12007-02-21 22:53:45 +00001558void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1559 // Retrieve successors.
1560 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001561 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001562
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001563 if (isa<InlineAsm>(I.getCalledValue()))
1564 visitInlineAsm(&I);
1565 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001566 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001567
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001568 // If the value of the invoke is used outside of its defining block, make it
1569 // available as a virtual register.
1570 if (!I.use_empty()) {
1571 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1572 if (VMI != FuncInfo.ValueMap.end())
1573 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001574 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001575
1576 // Drop into normal successor.
1577 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1578 DAG.getBasicBlock(Return)));
1579
1580 // Update successor info
1581 CurMBB->addSuccessor(Return);
1582 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001583}
1584
1585void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1586}
1587
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001588/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001589/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001590bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001591 CaseRecVector& WorkList,
1592 Value* SV,
1593 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001594 Case& BackCase = *(CR.Range.second-1);
1595
1596 // Size is the number of Cases represented by this range.
1597 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001598 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001599 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001600
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001601 // Get the MachineFunction which holds the current MBB. This is used when
1602 // inserting any additional MBBs necessary to represent the switch.
1603 MachineFunction *CurMF = CurMBB->getParent();
1604
1605 // Figure out which block is immediately after the current one.
1606 MachineBasicBlock *NextBlock = 0;
1607 MachineFunction::iterator BBI = CR.CaseBB;
1608
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001609 if (++BBI != CurMBB->getParent()->end())
1610 NextBlock = BBI;
1611
1612 // TODO: If any two of the cases has the same destination, and if one value
1613 // is the same as the other, but has one bit unset that the other has set,
1614 // use bit manipulation to do two compares at once. For example:
1615 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1616
1617 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001618 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001619 // The last case block won't fall through into 'NextBlock' if we emit the
1620 // branches in this order. See if rearranging a case value would help.
1621 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001622 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001623 std::swap(*I, BackCase);
1624 break;
1625 }
1626 }
1627 }
1628
1629 // Create a CaseBlock record representing a conditional branch to
1630 // the Case's target mbb if the value being switched on SV is equal
1631 // to C.
1632 MachineBasicBlock *CurBlock = CR.CaseBB;
1633 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1634 MachineBasicBlock *FallThrough;
1635 if (I != E-1) {
1636 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1637 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1638 } else {
1639 // If the last case doesn't match, go to the default block.
1640 FallThrough = Default;
1641 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001642
1643 Value *RHS, *LHS, *MHS;
1644 ISD::CondCode CC;
1645 if (I->High == I->Low) {
1646 // This is just small small case range :) containing exactly 1 case
1647 CC = ISD::SETEQ;
1648 LHS = SV; RHS = I->High; MHS = NULL;
1649 } else {
1650 CC = ISD::SETLE;
1651 LHS = I->Low; MHS = SV; RHS = I->High;
1652 }
1653 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1654 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001655
1656 // If emitting the first comparison, just call visitSwitchCase to emit the
1657 // code into the current block. Otherwise, push the CaseBlock onto the
1658 // vector to be later processed by SDISel, and insert the node's MBB
1659 // before the next MBB.
1660 if (CurBlock == CurMBB)
1661 visitSwitchCase(CB);
1662 else
1663 SwitchCases.push_back(CB);
1664
1665 CurBlock = FallThrough;
1666 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001667
1668 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001669}
1670
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001671static inline bool areJTsAllowed(const TargetLowering &TLI) {
1672 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1673 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1674}
1675
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001676/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001677bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001678 CaseRecVector& WorkList,
1679 Value* SV,
1680 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001681 Case& FrontCase = *CR.Range.first;
1682 Case& BackCase = *(CR.Range.second-1);
1683
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001684 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1685 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1686
1687 uint64_t TSize = 0;
1688 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1689 I!=E; ++I)
1690 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001691
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001692 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001693 return false;
1694
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001695 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1696 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001697 return false;
1698
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001699 DOUT << "Lowering jump table\n"
1700 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001701 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001702
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001703 // Get the MachineFunction which holds the current MBB. This is used when
1704 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001705 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001706
1707 // Figure out which block is immediately after the current one.
1708 MachineBasicBlock *NextBlock = 0;
1709 MachineFunction::iterator BBI = CR.CaseBB;
1710
1711 if (++BBI != CurMBB->getParent()->end())
1712 NextBlock = BBI;
1713
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001714 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1715
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001716 // Create a new basic block to hold the code for loading the address
1717 // of the jump table, and jumping to it. Update successor information;
1718 // we will either branch to the default case for the switch, or the jump
1719 // table.
1720 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1721 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1722 CR.CaseBB->addSuccessor(Default);
1723 CR.CaseBB->addSuccessor(JumpTableBB);
1724
1725 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001726 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001727 // a case statement, push the case's BB onto the vector, otherwise, push
1728 // the default BB.
1729 std::vector<MachineBasicBlock*> DestBBs;
1730 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001731 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1732 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1733 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1734
1735 if ((Low <= TEI) && (TEI <= High)) {
1736 DestBBs.push_back(I->BB);
1737 if (TEI==High)
1738 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001739 } else {
1740 DestBBs.push_back(Default);
1741 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001742 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001743
1744 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001745 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001746 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1747 E = DestBBs.end(); I != E; ++I) {
1748 if (!SuccsHandled[(*I)->getNumber()]) {
1749 SuccsHandled[(*I)->getNumber()] = true;
1750 JumpTableBB->addSuccessor(*I);
1751 }
1752 }
1753
1754 // Create a jump table index for this jump table, or return an existing
1755 // one.
1756 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1757
1758 // Set the jump table information so that we can codegen it as a second
1759 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001760 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001761 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1762 (CR.CaseBB == CurMBB));
1763 if (CR.CaseBB == CurMBB)
1764 visitJumpTableHeader(JT, JTH);
1765
1766 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001767
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001768 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001769}
1770
1771/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1772/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001773bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001774 CaseRecVector& WorkList,
1775 Value* SV,
1776 MachineBasicBlock* Default) {
1777 // Get the MachineFunction which holds the current MBB. This is used when
1778 // inserting any additional MBBs necessary to represent the switch.
1779 MachineFunction *CurMF = CurMBB->getParent();
1780
1781 // Figure out which block is immediately after the current one.
1782 MachineBasicBlock *NextBlock = 0;
1783 MachineFunction::iterator BBI = CR.CaseBB;
1784
1785 if (++BBI != CurMBB->getParent()->end())
1786 NextBlock = BBI;
1787
1788 Case& FrontCase = *CR.Range.first;
1789 Case& BackCase = *(CR.Range.second-1);
1790 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1791
1792 // Size is the number of Cases represented by this range.
1793 unsigned Size = CR.Range.second - CR.Range.first;
1794
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001795 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1796 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001797 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001798 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001799
1800 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1801 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001802 uint64_t TSize = 0;
1803 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1804 I!=E; ++I)
1805 TSize += I->size();
1806
1807 uint64_t LSize = FrontCase.size();
1808 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001809 DOUT << "Selecting best pivot: \n"
1810 << "First: " << First << ", Last: " << Last <<"\n"
1811 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001812 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001813 J!=E; ++I, ++J) {
1814 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1815 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001816 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001817 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1818 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001819 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001820 // Should always split in some non-trivial place
1821 DOUT <<"=>Step\n"
1822 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1823 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1824 << "Metric: " << Metric << "\n";
1825 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001826 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001827 FMetric = Metric;
1828 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001829 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001830
1831 LSize += J->size();
1832 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001833 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001834 if (areJTsAllowed(TLI)) {
1835 // If our case is dense we *really* should handle it earlier!
1836 assert((FMetric > 0) && "Should handle dense range earlier!");
1837 } else {
1838 Pivot = CR.Range.first + Size/2;
1839 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001840
1841 CaseRange LHSR(CR.Range.first, Pivot);
1842 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001843 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001844 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1845
1846 // We know that we branch to the LHS if the Value being switched on is
1847 // less than the Pivot value, C. We use this to optimize our binary
1848 // tree a bit, by recognizing that if SV is greater than or equal to the
1849 // LHS's Case Value, and that Case Value is exactly one less than the
1850 // Pivot's Value, then we can branch directly to the LHS's Target,
1851 // rather than creating a leaf node for it.
1852 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001853 LHSR.first->High == CR.GE &&
1854 cast<ConstantInt>(C)->getSExtValue() ==
1855 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1856 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001857 } else {
1858 TrueBB = new MachineBasicBlock(LLVMBB);
1859 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1860 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1861 }
1862
1863 // Similar to the optimization above, if the Value being switched on is
1864 // known to be less than the Constant CR.LT, and the current Case Value
1865 // is CR.LT - 1, then we can branch directly to the target block for
1866 // the current Case Value, rather than emitting a RHS leaf node for it.
1867 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001868 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1869 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1870 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001871 } else {
1872 FalseBB = new MachineBasicBlock(LLVMBB);
1873 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1874 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1875 }
1876
1877 // Create a CaseBlock record representing a conditional branch to
1878 // the LHS node if the value being switched on SV is less than C.
1879 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001880 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1881 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001882
1883 if (CR.CaseBB == CurMBB)
1884 visitSwitchCase(CB);
1885 else
1886 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001887
1888 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001889}
1890
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001891/// handleBitTestsSwitchCase - if current case range has few destination and
1892/// range span less, than machine word bitwidth, encode case range into series
1893/// of masks and emit bit tests with these masks.
1894bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1895 CaseRecVector& WorkList,
1896 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001897 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001898 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001899
1900 Case& FrontCase = *CR.Range.first;
1901 Case& BackCase = *(CR.Range.second-1);
1902
1903 // Get the MachineFunction which holds the current MBB. This is used when
1904 // inserting any additional MBBs necessary to represent the switch.
1905 MachineFunction *CurMF = CurMBB->getParent();
1906
1907 unsigned numCmps = 0;
1908 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1909 I!=E; ++I) {
1910 // Single case counts one, case range - two.
1911 if (I->Low == I->High)
1912 numCmps +=1;
1913 else
1914 numCmps +=2;
1915 }
1916
1917 // Count unique destinations
1918 SmallSet<MachineBasicBlock*, 4> Dests;
1919 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1920 Dests.insert(I->BB);
1921 if (Dests.size() > 3)
1922 // Don't bother the code below, if there are too much unique destinations
1923 return false;
1924 }
1925 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1926 << "Total number of comparisons: " << numCmps << "\n";
1927
1928 // Compute span of values.
1929 Constant* minValue = FrontCase.Low;
1930 Constant* maxValue = BackCase.High;
1931 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1932 cast<ConstantInt>(minValue)->getSExtValue();
1933 DOUT << "Compare range: " << range << "\n"
1934 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1935 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1936
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001937 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001938 (!(Dests.size() == 1 && numCmps >= 3) &&
1939 !(Dests.size() == 2 && numCmps >= 5) &&
1940 !(Dests.size() >= 3 && numCmps >= 6)))
1941 return false;
1942
1943 DOUT << "Emitting bit tests\n";
1944 int64_t lowBound = 0;
1945
1946 // Optimize the case where all the case values fit in a
1947 // word without having to subtract minValue. In this case,
1948 // we can optimize away the subtraction.
1949 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001950 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001951 range = cast<ConstantInt>(maxValue)->getSExtValue();
1952 } else {
1953 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1954 }
1955
1956 CaseBitsVector CasesBits;
1957 unsigned i, count = 0;
1958
1959 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1960 MachineBasicBlock* Dest = I->BB;
1961 for (i = 0; i < count; ++i)
1962 if (Dest == CasesBits[i].BB)
1963 break;
1964
1965 if (i == count) {
1966 assert((count < 3) && "Too much destinations to test!");
1967 CasesBits.push_back(CaseBits(0, Dest, 0));
1968 count++;
1969 }
1970
1971 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1972 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1973
1974 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001975 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001976 CasesBits[i].Bits++;
1977 }
1978
1979 }
1980 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1981
1982 SelectionDAGISel::BitTestInfo BTC;
1983
1984 // Figure out which block is immediately after the current one.
1985 MachineFunction::iterator BBI = CR.CaseBB;
1986 ++BBI;
1987
1988 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1989
1990 DOUT << "Cases:\n";
1991 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1992 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1993 << ", BB: " << CasesBits[i].BB << "\n";
1994
1995 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1996 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1997 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1998 CaseBB,
1999 CasesBits[i].BB));
2000 }
2001
2002 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002003 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002004 CR.CaseBB, Default, BTC);
2005
2006 if (CR.CaseBB == CurMBB)
2007 visitBitTestHeader(BTB);
2008
2009 BitTestCases.push_back(BTB);
2010
2011 return true;
2012}
2013
2014
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002015// Clusterify - Transform simple list of Cases into list of CaseRange's
2016unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2017 const SwitchInst& SI) {
2018 unsigned numCmps = 0;
2019
2020 // Start with "simple" cases
2021 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2022 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2023 Cases.push_back(Case(SI.getSuccessorValue(i),
2024 SI.getSuccessorValue(i),
2025 SMBB));
2026 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002027 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002028
2029 // Merge case into clusters
2030 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002031 // Must recompute end() each iteration because it may be
2032 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002033 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002034 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2035 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2036 MachineBasicBlock* nextBB = J->BB;
2037 MachineBasicBlock* currentBB = I->BB;
2038
2039 // If the two neighboring cases go to the same destination, merge them
2040 // into a single case.
2041 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2042 I->High = J->High;
2043 J = Cases.erase(J);
2044 } else {
2045 I = J++;
2046 }
2047 }
2048
2049 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2050 if (I->Low != I->High)
2051 // A range counts double, since it requires two compares.
2052 ++numCmps;
2053 }
2054
2055 return numCmps;
2056}
2057
2058void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002059 // Figure out which block is immediately after the current one.
2060 MachineBasicBlock *NextBlock = 0;
2061 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002062
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002063 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002064
Nate Begemanf15485a2006-03-27 01:32:24 +00002065 // If there is only the default destination, branch to it if it is not the
2066 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002067 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002068 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002069
Nate Begemanf15485a2006-03-27 01:32:24 +00002070 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002071 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00002072 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002073 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002074
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002075 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002076 return;
2077 }
2078
2079 // If there are any non-default case statements, create a vector of Cases
2080 // representing each one, and sort the vector so that we can efficiently
2081 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002082 CaseVector Cases;
2083 unsigned numCmps = Clusterify(Cases, SI);
2084 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2085 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002086
Nate Begemanf15485a2006-03-27 01:32:24 +00002087 // Get the Value to be switched on and default basic blocks, which will be
2088 // inserted into CaseBlock records, representing basic blocks in the binary
2089 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002090 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002091
Nate Begemanf15485a2006-03-27 01:32:24 +00002092 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002093 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002094 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2095
2096 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002097 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002098 CaseRec CR = WorkList.back();
2099 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002100
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002101 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2102 continue;
2103
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002104 // If the range has few cases (two or less) emit a series of specific
2105 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002106 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2107 continue;
2108
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002109 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002110 // target supports indirect branches, then emit a jump table rather than
2111 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002112 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2113 continue;
2114
2115 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2116 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2117 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002118 }
2119}
2120
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002121
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002122void SelectionDAGLowering::visitSub(User &I) {
2123 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002124 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002125 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002126 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2127 const VectorType *DestTy = cast<VectorType>(I.getType());
2128 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002129 if (ElTy->isFloatingPoint()) {
2130 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002131 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002132 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2133 if (CV == CNZ) {
2134 SDOperand Op2 = getValue(I.getOperand(1));
2135 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2136 return;
2137 }
Dan Gohman7f321562007-06-25 16:23:39 +00002138 }
2139 }
2140 }
2141 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002142 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002143 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002144 SDOperand Op2 = getValue(I.getOperand(1));
2145 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2146 return;
2147 }
Dan Gohman7f321562007-06-25 16:23:39 +00002148 }
2149
2150 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002151}
2152
Dan Gohman7f321562007-06-25 16:23:39 +00002153void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002154 SDOperand Op1 = getValue(I.getOperand(0));
2155 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002156
2157 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002158}
2159
Nate Begemane21ea612005-11-18 07:42:56 +00002160void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2161 SDOperand Op1 = getValue(I.getOperand(0));
2162 SDOperand Op2 = getValue(I.getOperand(1));
2163
Dan Gohman7f321562007-06-25 16:23:39 +00002164 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2165 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002166 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2167 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2168 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002169
Chris Lattner1c08c712005-01-07 07:47:53 +00002170 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2171}
2172
Reid Spencer45fb3f32006-11-20 01:22:35 +00002173void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002174 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2175 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2176 predicate = IC->getPredicate();
2177 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2178 predicate = ICmpInst::Predicate(IC->getPredicate());
2179 SDOperand Op1 = getValue(I.getOperand(0));
2180 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002181 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002182 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002183 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2184 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2185 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2186 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2187 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2188 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2189 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2190 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2191 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2192 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2193 default:
2194 assert(!"Invalid ICmp predicate value");
2195 Opcode = ISD::SETEQ;
2196 break;
2197 }
2198 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2199}
2200
2201void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002202 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2203 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2204 predicate = FC->getPredicate();
2205 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2206 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002207 SDOperand Op1 = getValue(I.getOperand(0));
2208 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002209 ISD::CondCode Condition, FOC, FPC;
2210 switch (predicate) {
2211 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2212 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2213 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2214 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2215 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2216 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2217 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2218 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2219 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2220 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2221 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2222 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2223 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2224 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2225 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2226 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2227 default:
2228 assert(!"Invalid FCmp predicate value");
2229 FOC = FPC = ISD::SETFALSE;
2230 break;
2231 }
2232 if (FiniteOnlyFPMath())
2233 Condition = FOC;
2234 else
2235 Condition = FPC;
2236 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002237}
2238
2239void SelectionDAGLowering::visitSelect(User &I) {
2240 SDOperand Cond = getValue(I.getOperand(0));
2241 SDOperand TrueVal = getValue(I.getOperand(1));
2242 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002243 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2244 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002245}
2246
Reid Spencer3da59db2006-11-27 01:05:10 +00002247
2248void SelectionDAGLowering::visitTrunc(User &I) {
2249 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2250 SDOperand N = getValue(I.getOperand(0));
2251 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2252 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2253}
2254
2255void SelectionDAGLowering::visitZExt(User &I) {
2256 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2257 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2258 SDOperand N = getValue(I.getOperand(0));
2259 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2260 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2261}
2262
2263void SelectionDAGLowering::visitSExt(User &I) {
2264 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2265 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2266 SDOperand N = getValue(I.getOperand(0));
2267 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2268 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2269}
2270
2271void SelectionDAGLowering::visitFPTrunc(User &I) {
2272 // FPTrunc is never a no-op cast, no need to check
2273 SDOperand N = getValue(I.getOperand(0));
2274 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002275 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002276}
2277
2278void SelectionDAGLowering::visitFPExt(User &I){
2279 // FPTrunc is never a no-op cast, no need to check
2280 SDOperand N = getValue(I.getOperand(0));
2281 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2282 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2283}
2284
2285void SelectionDAGLowering::visitFPToUI(User &I) {
2286 // FPToUI is never a no-op cast, no need to check
2287 SDOperand N = getValue(I.getOperand(0));
2288 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2289 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2290}
2291
2292void SelectionDAGLowering::visitFPToSI(User &I) {
2293 // FPToSI is never a no-op cast, no need to check
2294 SDOperand N = getValue(I.getOperand(0));
2295 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2296 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2297}
2298
2299void SelectionDAGLowering::visitUIToFP(User &I) {
2300 // UIToFP is never a no-op cast, no need to check
2301 SDOperand N = getValue(I.getOperand(0));
2302 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2303 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2304}
2305
2306void SelectionDAGLowering::visitSIToFP(User &I){
2307 // UIToFP is never a no-op cast, no need to check
2308 SDOperand N = getValue(I.getOperand(0));
2309 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2310 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2311}
2312
2313void SelectionDAGLowering::visitPtrToInt(User &I) {
2314 // What to do depends on the size of the integer and the size of the pointer.
2315 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002316 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002317 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002318 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002319 SDOperand Result;
2320 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2321 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2322 else
2323 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2324 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2325 setValue(&I, Result);
2326}
Chris Lattner1c08c712005-01-07 07:47:53 +00002327
Reid Spencer3da59db2006-11-27 01:05:10 +00002328void SelectionDAGLowering::visitIntToPtr(User &I) {
2329 // What to do depends on the size of the integer and the size of the pointer.
2330 // We can either truncate, zero extend, or no-op, accordingly.
2331 SDOperand N = getValue(I.getOperand(0));
2332 MVT::ValueType SrcVT = N.getValueType();
2333 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2334 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2335 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2336 else
2337 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2338 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2339}
2340
2341void SelectionDAGLowering::visitBitCast(User &I) {
2342 SDOperand N = getValue(I.getOperand(0));
2343 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002344
2345 // BitCast assures us that source and destination are the same size so this
2346 // is either a BIT_CONVERT or a no-op.
2347 if (DestVT != N.getValueType())
2348 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2349 else
2350 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002351}
2352
Chris Lattner2bbd8102006-03-29 00:11:43 +00002353void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002354 SDOperand InVec = getValue(I.getOperand(0));
2355 SDOperand InVal = getValue(I.getOperand(1));
2356 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2357 getValue(I.getOperand(2)));
2358
Dan Gohman7f321562007-06-25 16:23:39 +00002359 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2360 TLI.getValueType(I.getType()),
2361 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002362}
2363
Chris Lattner2bbd8102006-03-29 00:11:43 +00002364void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002365 SDOperand InVec = getValue(I.getOperand(0));
2366 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2367 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002368 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002369 TLI.getValueType(I.getType()), InVec, InIdx));
2370}
Chris Lattnerc7029802006-03-18 01:44:44 +00002371
Chris Lattner3e104b12006-04-08 04:15:24 +00002372void SelectionDAGLowering::visitShuffleVector(User &I) {
2373 SDOperand V1 = getValue(I.getOperand(0));
2374 SDOperand V2 = getValue(I.getOperand(1));
2375 SDOperand Mask = getValue(I.getOperand(2));
2376
Dan Gohman7f321562007-06-25 16:23:39 +00002377 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2378 TLI.getValueType(I.getType()),
2379 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002380}
2381
2382
Chris Lattner1c08c712005-01-07 07:47:53 +00002383void SelectionDAGLowering::visitGetElementPtr(User &I) {
2384 SDOperand N = getValue(I.getOperand(0));
2385 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002386
2387 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2388 OI != E; ++OI) {
2389 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002390 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002391 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002392 if (Field) {
2393 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002394 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002395 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002396 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002397 }
2398 Ty = StTy->getElementType(Field);
2399 } else {
2400 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002401
Chris Lattner7c0104b2005-11-09 04:45:33 +00002402 // If this is a constant subscript, handle it quickly.
2403 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002404 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002405 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002406 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002407 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2408 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002409 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002410 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002411
2412 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002413 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002414 SDOperand IdxN = getValue(Idx);
2415
2416 // If the index is smaller or larger than intptr_t, truncate or extend
2417 // it.
2418 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002419 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002420 } else if (IdxN.getValueType() > N.getValueType())
2421 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2422
2423 // If this is a multiply by a power of two, turn it into a shl
2424 // immediately. This is a very common case.
2425 if (isPowerOf2_64(ElementSize)) {
2426 unsigned Amt = Log2_64(ElementSize);
2427 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002428 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002429 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2430 continue;
2431 }
2432
Chris Lattner0bd48932008-01-17 07:00:52 +00002433 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002434 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2435 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002436 }
2437 }
2438 setValue(&I, N);
2439}
2440
2441void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2442 // If this is a fixed sized alloca in the entry block of the function,
2443 // allocate it statically on the stack.
2444 if (FuncInfo.StaticAllocaMap.count(&I))
2445 return; // getValue will auto-populate this.
2446
2447 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002448 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002449 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002450 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002451 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002452
2453 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002454 MVT::ValueType IntPtr = TLI.getPointerTy();
2455 if (IntPtr < AllocSize.getValueType())
2456 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2457 else if (IntPtr > AllocSize.getValueType())
2458 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002459
Chris Lattner68cd65e2005-01-22 23:04:37 +00002460 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002461 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002462
Evan Cheng45157792007-08-16 23:46:29 +00002463 // Handle alignment. If the requested alignment is less than or equal to
2464 // the stack alignment, ignore it. If the size is greater than or equal to
2465 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002466 unsigned StackAlign =
2467 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002468 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002469 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002470
2471 // Round the size of the allocation up to the stack alignment size
2472 // by add SA-1 to the size.
2473 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002474 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002475 // Mask out the low bits for alignment purposes.
2476 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002477 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002478
Chris Lattner0bd48932008-01-17 07:00:52 +00002479 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002480 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2481 MVT::Other);
2482 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002483 setValue(&I, DSA);
2484 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002485
2486 // Inform the Frame Information that we have just allocated a variable-sized
2487 // object.
2488 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2489}
2490
Chris Lattner1c08c712005-01-07 07:47:53 +00002491void SelectionDAGLowering::visitLoad(LoadInst &I) {
2492 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002493
Chris Lattnerd3948112005-01-17 22:19:26 +00002494 SDOperand Root;
2495 if (I.isVolatile())
2496 Root = getRoot();
2497 else {
2498 // Do not serialize non-volatile loads against each other.
2499 Root = DAG.getRoot();
2500 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002501
Evan Cheng466685d2006-10-09 20:57:25 +00002502 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002503 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002504}
2505
2506SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002507 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002508 bool isVolatile,
2509 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002510 SDOperand L =
2511 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2512 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002513
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002514 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002515 DAG.setRoot(L.getValue(1));
2516 else
2517 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002518
2519 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002520}
2521
2522
2523void SelectionDAGLowering::visitStore(StoreInst &I) {
2524 Value *SrcV = I.getOperand(0);
2525 SDOperand Src = getValue(SrcV);
2526 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002527 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002528 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002529}
2530
Chris Lattner0eade312006-03-24 02:22:33 +00002531/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2532/// node.
2533void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2534 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002535 bool HasChain = !I.doesNotAccessMemory();
2536 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2537
Chris Lattner0eade312006-03-24 02:22:33 +00002538 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002539 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002540 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2541 if (OnlyLoad) {
2542 // We don't need to serialize loads against other loads.
2543 Ops.push_back(DAG.getRoot());
2544 } else {
2545 Ops.push_back(getRoot());
2546 }
2547 }
Chris Lattner0eade312006-03-24 02:22:33 +00002548
2549 // Add the intrinsic ID as an integer operand.
2550 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2551
2552 // Add all operands of the call to the operand list.
2553 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2554 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002555 assert(TLI.isTypeLegal(Op.getValueType()) &&
2556 "Intrinsic uses a non-legal type?");
2557 Ops.push_back(Op);
2558 }
2559
2560 std::vector<MVT::ValueType> VTs;
2561 if (I.getType() != Type::VoidTy) {
2562 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002563 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002564 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002565 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2566
2567 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2568 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2569 }
2570
2571 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2572 VTs.push_back(VT);
2573 }
2574 if (HasChain)
2575 VTs.push_back(MVT::Other);
2576
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002577 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2578
Chris Lattner0eade312006-03-24 02:22:33 +00002579 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002580 SDOperand Result;
2581 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002582 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2583 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002584 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002585 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2586 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002587 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002588 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2589 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002590
Chris Lattnere58a7802006-04-02 03:41:14 +00002591 if (HasChain) {
2592 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2593 if (OnlyLoad)
2594 PendingLoads.push_back(Chain);
2595 else
2596 DAG.setRoot(Chain);
2597 }
Chris Lattner0eade312006-03-24 02:22:33 +00002598 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002599 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002600 MVT::ValueType VT = TLI.getValueType(PTy);
2601 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002602 }
2603 setValue(&I, Result);
2604 }
2605}
2606
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002607/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002608static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002609 V = IntrinsicInst::StripPointerCasts(V);
2610 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002611 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002612 "TypeInfo must be a global variable or NULL");
2613 return GV;
2614}
2615
Duncan Sandsf4070822007-06-15 19:04:19 +00002616/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002617/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002618static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2619 MachineBasicBlock *MBB) {
2620 // Inform the MachineModuleInfo of the personality for this landing pad.
2621 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2622 assert(CE->getOpcode() == Instruction::BitCast &&
2623 isa<Function>(CE->getOperand(0)) &&
2624 "Personality should be a function");
2625 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2626
2627 // Gather all the type infos for this landing pad and pass them along to
2628 // MachineModuleInfo.
2629 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002630 unsigned N = I.getNumOperands();
2631
2632 for (unsigned i = N - 1; i > 2; --i) {
2633 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2634 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002635 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002636 assert (FirstCatch <= N && "Invalid filter length");
2637
2638 if (FirstCatch < N) {
2639 TyInfo.reserve(N - FirstCatch);
2640 for (unsigned j = FirstCatch; j < N; ++j)
2641 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2642 MMI->addCatchTypeInfo(MBB, TyInfo);
2643 TyInfo.clear();
2644 }
2645
Duncan Sands6590b042007-08-27 15:47:50 +00002646 if (!FilterLength) {
2647 // Cleanup.
2648 MMI->addCleanup(MBB);
2649 } else {
2650 // Filter.
2651 TyInfo.reserve(FilterLength - 1);
2652 for (unsigned j = i + 1; j < FirstCatch; ++j)
2653 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2654 MMI->addFilterTypeInfo(MBB, TyInfo);
2655 TyInfo.clear();
2656 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002657
2658 N = i;
2659 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002660 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002661
2662 if (N > 3) {
2663 TyInfo.reserve(N - 3);
2664 for (unsigned j = 3; j < N; ++j)
2665 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002666 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002667 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002668}
2669
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002670/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2671/// we want to emit this as a call to a named external function, return the name
2672/// otherwise lower it and return null.
2673const char *
2674SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2675 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002676 default:
2677 // By default, turn this into a target intrinsic node.
2678 visitTargetIntrinsic(I, Intrinsic);
2679 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002680 case Intrinsic::vastart: visitVAStart(I); return 0;
2681 case Intrinsic::vaend: visitVAEnd(I); return 0;
2682 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002683 case Intrinsic::returnaddress:
2684 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2685 getValue(I.getOperand(1))));
2686 return 0;
2687 case Intrinsic::frameaddress:
2688 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2689 getValue(I.getOperand(1))));
2690 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002691 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002692 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002693 break;
2694 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002695 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002696 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002697 case Intrinsic::memcpy_i32:
2698 case Intrinsic::memcpy_i64:
2699 visitMemIntrinsic(I, ISD::MEMCPY);
2700 return 0;
2701 case Intrinsic::memset_i32:
2702 case Intrinsic::memset_i64:
2703 visitMemIntrinsic(I, ISD::MEMSET);
2704 return 0;
2705 case Intrinsic::memmove_i32:
2706 case Intrinsic::memmove_i64:
2707 visitMemIntrinsic(I, ISD::MEMMOVE);
2708 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002709
Chris Lattner86cb6432005-12-13 17:40:33 +00002710 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002711 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002712 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002713 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002714 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002715
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002716 Ops[0] = getRoot();
2717 Ops[1] = getValue(SPI.getLineValue());
2718 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002719
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002720 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002721 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002722 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2723
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002724 Ops[3] = DAG.getString(CompileUnit->getFileName());
2725 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002726
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002727 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002728 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002729
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002730 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002731 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002732 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002733 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002734 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002735 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2736 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002737 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002738 DAG.getConstant(LabelID, MVT::i32),
2739 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002740 }
2741
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002742 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002743 }
2744 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002745 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002746 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002747 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2748 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002749 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2750 DAG.getConstant(LabelID, MVT::i32),
2751 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002752 }
2753
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002754 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002755 }
2756 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002757 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002758 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002759 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002760 Value *SP = FSI.getSubprogram();
2761 if (SP && MMI->Verify(SP)) {
2762 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2763 // what (most?) gdb expects.
2764 DebugInfoDesc *DD = MMI->getDescFor(SP);
2765 assert(DD && "Not a debug information descriptor");
2766 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2767 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2768 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2769 CompileUnit->getFileName());
2770 // Record the source line but does create a label. It will be emitted
2771 // at asm emission time.
2772 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002773 }
2774
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002775 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002776 }
2777 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002778 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002779 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002780 Value *Variable = DI.getVariable();
2781 if (MMI && Variable && MMI->Verify(Variable))
2782 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2783 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002784 return 0;
2785 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002786
Jim Laskeyb180aa12007-02-21 22:53:45 +00002787 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002788 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002789 if (!CurMBB->isLandingPad()) {
2790 // FIXME: Mark exception register as live in. Hack for PR1508.
2791 unsigned Reg = TLI.getExceptionAddressRegister();
2792 if (Reg) CurMBB->addLiveIn(Reg);
2793 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002794 // Insert the EXCEPTIONADDR instruction.
2795 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2796 SDOperand Ops[1];
2797 Ops[0] = DAG.getRoot();
2798 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2799 setValue(&I, Op);
2800 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002801 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002802 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002803 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002804 return 0;
2805 }
2806
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002807 case Intrinsic::eh_selector_i32:
2808 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002809 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002810 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2811 MVT::i32 : MVT::i64);
2812
Duncan Sandsf4070822007-06-15 19:04:19 +00002813 if (ExceptionHandling && MMI) {
2814 if (CurMBB->isLandingPad())
2815 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002816 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002817#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002818 FuncInfo.CatchInfoLost.insert(&I);
2819#endif
Duncan Sands90291952007-07-06 09:18:59 +00002820 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2821 unsigned Reg = TLI.getExceptionSelectorRegister();
2822 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002823 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002824
2825 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002826 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002827 SDOperand Ops[2];
2828 Ops[0] = getValue(I.getOperand(1));
2829 Ops[1] = getRoot();
2830 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2831 setValue(&I, Op);
2832 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002833 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002834 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002835 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002836
2837 return 0;
2838 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002839
2840 case Intrinsic::eh_typeid_for_i32:
2841 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002842 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002843 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2844 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002845
Jim Laskey735b6f82007-02-22 15:38:06 +00002846 if (MMI) {
2847 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002848 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002849
Jim Laskey735b6f82007-02-22 15:38:06 +00002850 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002851 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002852 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002853 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002854 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002855 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002856
2857 return 0;
2858 }
2859
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002860 case Intrinsic::eh_return: {
2861 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2862
2863 if (MMI && ExceptionHandling) {
2864 MMI->setCallsEHReturn(true);
2865 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2866 MVT::Other,
2867 getRoot(),
2868 getValue(I.getOperand(1)),
2869 getValue(I.getOperand(2))));
2870 } else {
2871 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2872 }
2873
2874 return 0;
2875 }
2876
2877 case Intrinsic::eh_unwind_init: {
2878 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2879 MMI->setCallsUnwindInit(true);
2880 }
2881
2882 return 0;
2883 }
2884
2885 case Intrinsic::eh_dwarf_cfa: {
2886 if (ExceptionHandling) {
2887 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002888 SDOperand CfaArg;
2889 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2890 CfaArg = DAG.getNode(ISD::TRUNCATE,
2891 TLI.getPointerTy(), getValue(I.getOperand(1)));
2892 else
2893 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2894 TLI.getPointerTy(), getValue(I.getOperand(1)));
2895
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002896 SDOperand Offset = DAG.getNode(ISD::ADD,
2897 TLI.getPointerTy(),
2898 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002899 TLI.getPointerTy()),
2900 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002901 setValue(&I, DAG.getNode(ISD::ADD,
2902 TLI.getPointerTy(),
2903 DAG.getNode(ISD::FRAMEADDR,
2904 TLI.getPointerTy(),
2905 DAG.getConstant(0,
2906 TLI.getPointerTy())),
2907 Offset));
2908 } else {
2909 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2910 }
2911
2912 return 0;
2913 }
2914
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002915 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002916 setValue(&I, DAG.getNode(ISD::FSQRT,
2917 getValue(I.getOperand(1)).getValueType(),
2918 getValue(I.getOperand(1))));
2919 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002920 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002921 setValue(&I, DAG.getNode(ISD::FPOWI,
2922 getValue(I.getOperand(1)).getValueType(),
2923 getValue(I.getOperand(1)),
2924 getValue(I.getOperand(2))));
2925 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002926 case Intrinsic::sin:
2927 setValue(&I, DAG.getNode(ISD::FSIN,
2928 getValue(I.getOperand(1)).getValueType(),
2929 getValue(I.getOperand(1))));
2930 return 0;
2931 case Intrinsic::cos:
2932 setValue(&I, DAG.getNode(ISD::FCOS,
2933 getValue(I.getOperand(1)).getValueType(),
2934 getValue(I.getOperand(1))));
2935 return 0;
2936 case Intrinsic::pow:
2937 setValue(&I, DAG.getNode(ISD::FPOW,
2938 getValue(I.getOperand(1)).getValueType(),
2939 getValue(I.getOperand(1)),
2940 getValue(I.getOperand(2))));
2941 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002942 case Intrinsic::pcmarker: {
2943 SDOperand Tmp = getValue(I.getOperand(1));
2944 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2945 return 0;
2946 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002947 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002948 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002949 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2950 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2951 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002952 setValue(&I, Tmp);
2953 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002954 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002955 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002956 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002957 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002958 assert(0 && "part_select intrinsic not implemented");
2959 abort();
2960 }
2961 case Intrinsic::part_set: {
2962 // Currently not implemented: just abort
2963 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002964 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002965 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002966 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002967 setValue(&I, DAG.getNode(ISD::BSWAP,
2968 getValue(I.getOperand(1)).getValueType(),
2969 getValue(I.getOperand(1))));
2970 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002971 case Intrinsic::cttz: {
2972 SDOperand Arg = getValue(I.getOperand(1));
2973 MVT::ValueType Ty = Arg.getValueType();
2974 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002975 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002976 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002977 }
2978 case Intrinsic::ctlz: {
2979 SDOperand Arg = getValue(I.getOperand(1));
2980 MVT::ValueType Ty = Arg.getValueType();
2981 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002982 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002983 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002984 }
2985 case Intrinsic::ctpop: {
2986 SDOperand Arg = getValue(I.getOperand(1));
2987 MVT::ValueType Ty = Arg.getValueType();
2988 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002989 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002990 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002991 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002992 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002993 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002994 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2995 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002996 setValue(&I, Tmp);
2997 DAG.setRoot(Tmp.getValue(1));
2998 return 0;
2999 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003000 case Intrinsic::stackrestore: {
3001 SDOperand Tmp = getValue(I.getOperand(1));
3002 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003003 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003004 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003005 case Intrinsic::var_annotation:
3006 // Discard annotate attributes
3007 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003008
Duncan Sands36397f52007-07-27 12:58:54 +00003009 case Intrinsic::init_trampoline: {
3010 const Function *F =
3011 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3012
3013 SDOperand Ops[6];
3014 Ops[0] = getRoot();
3015 Ops[1] = getValue(I.getOperand(1));
3016 Ops[2] = getValue(I.getOperand(2));
3017 Ops[3] = getValue(I.getOperand(3));
3018 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3019 Ops[5] = DAG.getSrcValue(F);
3020
Duncan Sandsf7331b32007-09-11 14:10:23 +00003021 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3022 DAG.getNodeValueTypes(TLI.getPointerTy(),
3023 MVT::Other), 2,
3024 Ops, 6);
3025
3026 setValue(&I, Tmp);
3027 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003028 return 0;
3029 }
Gordon Henriksence224772008-01-07 01:30:38 +00003030
3031 case Intrinsic::gcroot:
3032 if (GCI) {
3033 Value *Alloca = I.getOperand(1);
3034 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3035
3036 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3037 GCI->addStackRoot(FI->getIndex(), TypeMap);
3038 }
3039 return 0;
3040
3041 case Intrinsic::gcread:
3042 case Intrinsic::gcwrite:
3043 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3044 return 0;
3045
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003046 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003047 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003048 return 0;
3049 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003050
3051 case Intrinsic::trap: {
3052 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3053 return 0;
3054 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003055 case Intrinsic::prefetch: {
3056 SDOperand Ops[4];
3057 Ops[0] = getRoot();
3058 Ops[1] = getValue(I.getOperand(1));
3059 Ops[2] = getValue(I.getOperand(2));
3060 Ops[3] = getValue(I.getOperand(3));
3061 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3062 return 0;
3063 }
3064
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003065 case Intrinsic::memory_barrier: {
3066 SDOperand Ops[6];
3067 Ops[0] = getRoot();
3068 for (int x = 1; x < 6; ++x)
3069 Ops[x] = getValue(I.getOperand(x));
3070
3071 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3072 return 0;
3073 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003074 case Intrinsic::atomic_lcs: {
3075 SDOperand Root = getRoot();
3076 SDOperand O3 = getValue(I.getOperand(3));
3077 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3078 getValue(I.getOperand(1)),
3079 getValue(I.getOperand(2)),
3080 O3, O3.getValueType());
3081 setValue(&I, L);
3082 DAG.setRoot(L.getValue(1));
3083 return 0;
3084 }
3085 case Intrinsic::atomic_las: {
3086 SDOperand Root = getRoot();
3087 SDOperand O2 = getValue(I.getOperand(2));
3088 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3089 getValue(I.getOperand(1)),
3090 O2, O2.getValueType());
3091 setValue(&I, L);
3092 DAG.setRoot(L.getValue(1));
3093 return 0;
3094 }
3095 case Intrinsic::atomic_swap: {
3096 SDOperand Root = getRoot();
3097 SDOperand O2 = getValue(I.getOperand(2));
3098 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3099 getValue(I.getOperand(1)),
3100 O2, O2.getValueType());
3101 setValue(&I, L);
3102 DAG.setRoot(L.getValue(1));
3103 return 0;
3104 }
3105
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003106 }
3107}
3108
3109
Duncan Sands6f74b482007-12-19 09:48:52 +00003110void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003111 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003112 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003113 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003114 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003115 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3116 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003117
Jim Laskey735b6f82007-02-22 15:38:06 +00003118 TargetLowering::ArgListTy Args;
3119 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003120 Args.reserve(CS.arg_size());
3121 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3122 i != e; ++i) {
3123 SDOperand ArgNode = getValue(*i);
3124 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003125
Duncan Sands6f74b482007-12-19 09:48:52 +00003126 unsigned attrInd = i - CS.arg_begin() + 1;
3127 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3128 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3129 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3130 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3131 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3132 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003133 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003134 Args.push_back(Entry);
3135 }
3136
Duncan Sands23a1d0c2008-03-14 21:36:24 +00003137 if (LandingPad && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003138 // Insert a label before the invoke call to mark the try range. This can be
3139 // used to detect deletion of the invoke via the MachineModuleInfo.
3140 BeginLabel = MMI->NextLabelID();
3141 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003142 DAG.getConstant(BeginLabel, MVT::i32),
3143 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003144 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003145
Jim Laskey735b6f82007-02-22 15:38:06 +00003146 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003147 TLI.LowerCallTo(getRoot(), CS.getType(),
3148 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003149 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003150 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003151 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003152 if (CS.getType() != Type::VoidTy)
3153 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003154 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003155
Duncan Sands23a1d0c2008-03-14 21:36:24 +00003156 if (LandingPad && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003157 // Insert a label at the end of the invoke call to mark the try range. This
3158 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3159 EndLabel = MMI->NextLabelID();
3160 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003161 DAG.getConstant(EndLabel, MVT::i32),
3162 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003163
Duncan Sands6f74b482007-12-19 09:48:52 +00003164 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003165 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3166 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003167}
3168
3169
Chris Lattner1c08c712005-01-07 07:47:53 +00003170void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003171 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003172 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003173 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003174 if (unsigned IID = F->getIntrinsicID()) {
3175 RenameFn = visitIntrinsicCall(I, IID);
3176 if (!RenameFn)
3177 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003178 }
3179 }
3180
3181 // Check for well-known libc/libm calls. If the function is internal, it
3182 // can't be a library call.
3183 unsigned NameLen = F->getNameLen();
3184 if (!F->hasInternalLinkage() && NameLen) {
3185 const char *NameStr = F->getNameStart();
3186 if (NameStr[0] == 'c' &&
3187 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3188 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3189 if (I.getNumOperands() == 3 && // Basic sanity checks.
3190 I.getOperand(1)->getType()->isFloatingPoint() &&
3191 I.getType() == I.getOperand(1)->getType() &&
3192 I.getType() == I.getOperand(2)->getType()) {
3193 SDOperand LHS = getValue(I.getOperand(1));
3194 SDOperand RHS = getValue(I.getOperand(2));
3195 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3196 LHS, RHS));
3197 return;
3198 }
3199 } else if (NameStr[0] == 'f' &&
3200 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003201 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3202 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003203 if (I.getNumOperands() == 2 && // Basic sanity checks.
3204 I.getOperand(1)->getType()->isFloatingPoint() &&
3205 I.getType() == I.getOperand(1)->getType()) {
3206 SDOperand Tmp = getValue(I.getOperand(1));
3207 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3208 return;
3209 }
3210 } else if (NameStr[0] == 's' &&
3211 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003212 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3213 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003214 if (I.getNumOperands() == 2 && // Basic sanity checks.
3215 I.getOperand(1)->getType()->isFloatingPoint() &&
3216 I.getType() == I.getOperand(1)->getType()) {
3217 SDOperand Tmp = getValue(I.getOperand(1));
3218 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3219 return;
3220 }
3221 } else if (NameStr[0] == 'c' &&
3222 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003223 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3224 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003225 if (I.getNumOperands() == 2 && // Basic sanity checks.
3226 I.getOperand(1)->getType()->isFloatingPoint() &&
3227 I.getType() == I.getOperand(1)->getType()) {
3228 SDOperand Tmp = getValue(I.getOperand(1));
3229 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3230 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003231 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003232 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003233 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003234 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003235 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003236 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003237 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003238
Chris Lattner64e14b12005-01-08 22:48:57 +00003239 SDOperand Callee;
3240 if (!RenameFn)
3241 Callee = getValue(I.getOperand(0));
3242 else
3243 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003244
Duncan Sands6f74b482007-12-19 09:48:52 +00003245 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003246}
3247
Jim Laskey735b6f82007-02-22 15:38:06 +00003248
Dan Gohmanef5d1942008-03-11 21:11:25 +00003249void SelectionDAGLowering::visitGetResult(GetResultInst &I) {
3250 SDOperand Call = getValue(I.getOperand(0));
3251 setValue(&I, SDOperand(Call.Val, I.getIndex()));
3252}
3253
3254
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003255/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3256/// this value and returns the result as a ValueVT value. This uses
3257/// Chain/Flag as the input and updates them for the output Chain/Flag.
3258/// If the Flag pointer is NULL, no flag is used.
3259SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3260 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003261 // Copy the legal parts from the registers.
3262 unsigned NumParts = Regs.size();
3263 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003264 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003265 SDOperand Part = Flag ?
3266 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3267 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3268 Chain = Part.getValue(1);
3269 if (Flag)
3270 *Flag = Part.getValue(2);
3271 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003272 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003273
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003274 // Assemble the legal parts into the final value.
Chris Lattner4c55c632008-03-09 20:04:36 +00003275 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003276}
3277
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003278/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3279/// specified value into the registers specified by this object. This uses
3280/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003281/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003282void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003283 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003284 // Get the list of the values's legal parts.
3285 unsigned NumParts = Regs.size();
3286 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003287 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003288
3289 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003290 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003291 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003292 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3293 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003294 Chain = Part.getValue(0);
3295 if (Flag)
3296 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003297 }
3298}
Chris Lattner864635a2006-02-22 22:37:12 +00003299
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003300/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3301/// operand list. This adds the code marker and includes the number of
3302/// values added into it.
3303void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003304 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003305 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3306 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003307 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3308 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3309}
Chris Lattner864635a2006-02-22 22:37:12 +00003310
3311/// isAllocatableRegister - If the specified register is safe to allocate,
3312/// i.e. it isn't a stack pointer or some other special register, return the
3313/// register class for the register. Otherwise, return null.
3314static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003315isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003316 const TargetLowering &TLI,
3317 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003318 MVT::ValueType FoundVT = MVT::Other;
3319 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003320 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3321 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003322 MVT::ValueType ThisVT = MVT::Other;
3323
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003324 const TargetRegisterClass *RC = *RCI;
3325 // If none of the the value types for this register class are valid, we
3326 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003327 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3328 I != E; ++I) {
3329 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003330 // If we have already found this register in a different register class,
3331 // choose the one with the largest VT specified. For example, on
3332 // PowerPC, we favor f64 register classes over f32.
3333 if (FoundVT == MVT::Other ||
3334 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3335 ThisVT = *I;
3336 break;
3337 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003338 }
3339 }
3340
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003341 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003342
Chris Lattner864635a2006-02-22 22:37:12 +00003343 // NOTE: This isn't ideal. In particular, this might allocate the
3344 // frame pointer in functions that need it (due to them not being taken
3345 // out of allocation, because a variable sized allocation hasn't been seen
3346 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003347 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3348 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003349 if (*I == Reg) {
3350 // We found a matching register class. Keep looking at others in case
3351 // we find one with larger registers that this physreg is also in.
3352 FoundRC = RC;
3353 FoundVT = ThisVT;
3354 break;
3355 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003356 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003357 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003358}
3359
Chris Lattner4e4b5762006-02-01 18:59:47 +00003360
Chris Lattner0c583402007-04-28 20:49:53 +00003361namespace {
3362/// AsmOperandInfo - This contains information for each constraint that we are
3363/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003364struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3365 /// CallOperand - If this is the result output operand or a clobber
3366 /// this is null, otherwise it is the incoming operand to the CallInst.
3367 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003368 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003369
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003370 /// AssignedRegs - If this is a register or register class operand, this
3371 /// contains the set of register corresponding to the operand.
3372 RegsForValue AssignedRegs;
3373
Evan Cheng5c807602008-02-26 02:33:44 +00003374 SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
3375 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003376 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003377
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003378 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3379 /// busy in OutputRegs/InputRegs.
3380 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3381 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003382 std::set<unsigned> &InputRegs,
3383 const TargetRegisterInfo &TRI) const {
3384 if (isOutReg) {
3385 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3386 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3387 }
3388 if (isInReg) {
3389 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3390 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3391 }
3392 }
3393
3394private:
3395 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3396 /// specified set.
3397 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3398 const TargetRegisterInfo &TRI) {
3399 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3400 Regs.insert(Reg);
3401 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3402 for (; *Aliases; ++Aliases)
3403 Regs.insert(*Aliases);
3404 }
Chris Lattner0c583402007-04-28 20:49:53 +00003405};
3406} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003407
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003408
Chris Lattner0fe71e92008-02-21 19:43:13 +00003409/// GetRegistersForValue - Assign registers (virtual or physical) for the
3410/// specified operand. We prefer to assign virtual registers, to allow the
3411/// register allocator handle the assignment process. However, if the asm uses
3412/// features that we can't model on machineinstrs, we have SDISel do the
3413/// allocation. This produces generally horrible, but correct, code.
3414///
3415/// OpInfo describes the operand.
3416/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3417/// or any explicitly clobbered registers.
3418/// Input and OutputRegs are the set of already allocated physical registers.
3419///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003420void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003421GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003422 std::set<unsigned> &OutputRegs,
3423 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003424 // Compute whether this value requires an input register, an output register,
3425 // or both.
3426 bool isOutReg = false;
3427 bool isInReg = false;
3428 switch (OpInfo.Type) {
3429 case InlineAsm::isOutput:
3430 isOutReg = true;
3431
3432 // If this is an early-clobber output, or if there is an input
3433 // constraint that matches this, we need to reserve the input register
3434 // so no other inputs allocate to it.
3435 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3436 break;
3437 case InlineAsm::isInput:
3438 isInReg = true;
3439 isOutReg = false;
3440 break;
3441 case InlineAsm::isClobber:
3442 isOutReg = true;
3443 isInReg = true;
3444 break;
3445 }
3446
3447
3448 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003449 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003450
3451 // If this is a constraint for a single physreg, or a constraint for a
3452 // register class, find it.
3453 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3454 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3455 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003456
3457 unsigned NumRegs = 1;
3458 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003459 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003460 MVT::ValueType RegVT;
3461 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3462
Chris Lattnerbf996f12007-04-30 17:29:31 +00003463
3464 // If this is a constraint for a specific physical register, like {r17},
3465 // assign it now.
3466 if (PhysReg.first) {
3467 if (OpInfo.ConstraintVT == MVT::Other)
3468 ValueVT = *PhysReg.second->vt_begin();
3469
3470 // Get the actual register value type. This is important, because the user
3471 // may have asked for (e.g.) the AX register in i32 type. We need to
3472 // remember that AX is actually i16 to get the right extension.
3473 RegVT = *PhysReg.second->vt_begin();
3474
3475 // This is a explicit reference to a physical register.
3476 Regs.push_back(PhysReg.first);
3477
3478 // If this is an expanded reference, add the rest of the regs to Regs.
3479 if (NumRegs != 1) {
3480 TargetRegisterClass::iterator I = PhysReg.second->begin();
3481 TargetRegisterClass::iterator E = PhysReg.second->end();
3482 for (; *I != PhysReg.first; ++I)
3483 assert(I != E && "Didn't find reg!");
3484
3485 // Already added the first reg.
3486 --NumRegs; ++I;
3487 for (; NumRegs; --NumRegs, ++I) {
3488 assert(I != E && "Ran out of registers to allocate!");
3489 Regs.push_back(*I);
3490 }
3491 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003492 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003493 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3494 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003495 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003496 }
3497
3498 // Otherwise, if this was a reference to an LLVM register class, create vregs
3499 // for this reference.
3500 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003501 const TargetRegisterClass *RC = PhysReg.second;
3502 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003503 // If this is an early clobber or tied register, our regalloc doesn't know
3504 // how to maintain the constraint. If it isn't, go ahead and create vreg
3505 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003506 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3507 // If there is some other early clobber and this is an input register,
3508 // then we are forced to pre-allocate the input reg so it doesn't
3509 // conflict with the earlyclobber.
3510 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003511 RegVT = *PhysReg.second->vt_begin();
3512
3513 if (OpInfo.ConstraintVT == MVT::Other)
3514 ValueVT = RegVT;
3515
3516 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003517 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003518 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003519 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003520
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003521 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003522 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003523 }
3524
3525 // Otherwise, we can't allocate it. Let the code below figure out how to
3526 // maintain these constraints.
3527 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3528
3529 } else {
3530 // This is a reference to a register class that doesn't directly correspond
3531 // to an LLVM register class. Allocate NumRegs consecutive, available,
3532 // registers from the class.
3533 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3534 OpInfo.ConstraintVT);
3535 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003536
Dan Gohman6f0d0242008-02-10 18:45:23 +00003537 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003538 unsigned NumAllocated = 0;
3539 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3540 unsigned Reg = RegClassRegs[i];
3541 // See if this register is available.
3542 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3543 (isInReg && InputRegs.count(Reg))) { // Already used.
3544 // Make sure we find consecutive registers.
3545 NumAllocated = 0;
3546 continue;
3547 }
3548
3549 // Check to see if this register is allocatable (i.e. don't give out the
3550 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003551 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003552 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003553 if (!RC) { // Couldn't allocate this register.
3554 // Reset NumAllocated to make sure we return consecutive registers.
3555 NumAllocated = 0;
3556 continue;
3557 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003558 }
3559
3560 // Okay, this register is good, we can use it.
3561 ++NumAllocated;
3562
3563 // If we allocated enough consecutive registers, succeed.
3564 if (NumAllocated == NumRegs) {
3565 unsigned RegStart = (i-NumAllocated)+1;
3566 unsigned RegEnd = i+1;
3567 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003568 for (unsigned i = RegStart; i != RegEnd; ++i)
3569 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003570
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003571 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3572 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003573 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003574 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003575 }
3576 }
3577
3578 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003579 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003580}
3581
3582
Chris Lattnerce7518c2006-01-26 22:24:51 +00003583/// visitInlineAsm - Handle a call to an InlineAsm object.
3584///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003585void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3586 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003587
Chris Lattner0c583402007-04-28 20:49:53 +00003588 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003589 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003590
3591 SDOperand Chain = getRoot();
3592 SDOperand Flag;
3593
Chris Lattner4e4b5762006-02-01 18:59:47 +00003594 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003595
Chris Lattner0c583402007-04-28 20:49:53 +00003596 // Do a prepass over the constraints, canonicalizing them, and building up the
3597 // ConstraintOperands list.
3598 std::vector<InlineAsm::ConstraintInfo>
3599 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003600
3601 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3602 // constraint. If so, we can't let the register allocator allocate any input
3603 // registers, because it will not know to avoid the earlyclobbered output reg.
3604 bool SawEarlyClobber = false;
3605
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003606 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003607 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003608 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3609 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003610
Chris Lattner0c583402007-04-28 20:49:53 +00003611 MVT::ValueType OpVT = MVT::Other;
3612
3613 // Compute the value type for each operand.
3614 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003615 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003616 if (!OpInfo.isIndirect) {
3617 // The return value of the call is this value. As such, there is no
3618 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003619 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3620 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003621 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003622 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003623 }
3624 break;
3625 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003626 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003627 break;
3628 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003629 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003630 break;
3631 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003632
Chris Lattner0c583402007-04-28 20:49:53 +00003633 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003634 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003635 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003636 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3637 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003638 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3639 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003640 else {
3641 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3642 const Type *OpTy = OpInfo.CallOperandVal->getType();
3643 // If this is an indirect operand, the operand is a pointer to the
3644 // accessed type.
3645 if (OpInfo.isIndirect)
3646 OpTy = cast<PointerType>(OpTy)->getElementType();
3647
3648 // If OpTy is not a first-class value, it may be a struct/union that we
3649 // can tile with integers.
3650 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3651 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3652 switch (BitSize) {
3653 default: break;
3654 case 1:
3655 case 8:
3656 case 16:
3657 case 32:
3658 case 64:
3659 OpTy = IntegerType::get(BitSize);
3660 break;
3661 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003662 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003663
3664 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003665 }
3666 }
3667
3668 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003669
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003670 // Compute the constraint code and ConstraintType to use.
3671 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003672
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003673 // Keep track of whether we see an earlyclobber.
3674 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003675
Chris Lattner0fe71e92008-02-21 19:43:13 +00003676 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003677 if (!SawEarlyClobber &&
3678 OpInfo.Type == InlineAsm::isClobber &&
3679 OpInfo.ConstraintType == TargetLowering::C_Register) {
3680 // Note that we want to ignore things that we don't trick here, like
3681 // dirflag, fpsr, flags, etc.
3682 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3683 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3684 OpInfo.ConstraintVT);
3685 if (PhysReg.first || PhysReg.second) {
3686 // This is a register we know of.
3687 SawEarlyClobber = true;
3688 }
3689 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003690
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003691 // If this is a memory input, and if the operand is not indirect, do what we
3692 // need to to provide an address for the memory input.
3693 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3694 !OpInfo.isIndirect) {
3695 assert(OpInfo.Type == InlineAsm::isInput &&
3696 "Can only indirectify direct input operands!");
3697
3698 // Memory operands really want the address of the value. If we don't have
3699 // an indirect input, put it in the constpool if we can, otherwise spill
3700 // it to a stack slot.
3701
3702 // If the operand is a float, integer, or vector constant, spill to a
3703 // constant pool entry to get its address.
3704 Value *OpVal = OpInfo.CallOperandVal;
3705 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3706 isa<ConstantVector>(OpVal)) {
3707 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3708 TLI.getPointerTy());
3709 } else {
3710 // Otherwise, create a stack slot and emit a store to it before the
3711 // asm.
3712 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003713 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003714 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3715 MachineFunction &MF = DAG.getMachineFunction();
3716 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3717 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3718 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3719 OpInfo.CallOperand = StackSlot;
3720 }
3721
3722 // There is no longer a Value* corresponding to this operand.
3723 OpInfo.CallOperandVal = 0;
3724 // It is now an indirect operand.
3725 OpInfo.isIndirect = true;
3726 }
3727
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003728 // If this constraint is for a specific register, allocate it before
3729 // anything else.
3730 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3731 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003732 }
Chris Lattner0c583402007-04-28 20:49:53 +00003733 ConstraintInfos.clear();
3734
3735
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003736 // Second pass - Loop over all of the operands, assigning virtual or physregs
3737 // to registerclass operands.
3738 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003739 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003740
3741 // C_Register operands have already been allocated, Other/Memory don't need
3742 // to be.
3743 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3744 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3745 }
3746
Chris Lattner0c583402007-04-28 20:49:53 +00003747 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3748 std::vector<SDOperand> AsmNodeOperands;
3749 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3750 AsmNodeOperands.push_back(
3751 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3752
Chris Lattner2cc2f662006-02-01 01:28:23 +00003753
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003754 // Loop over all of the inputs, copying the operand values into the
3755 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003756 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003757
Chris Lattner0c583402007-04-28 20:49:53 +00003758 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3759 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3760
3761 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003762 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003763
Chris Lattner0c583402007-04-28 20:49:53 +00003764 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003765 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003766 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3767 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003768 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003769 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003770
Chris Lattner22873462006-02-27 23:45:39 +00003771 // Add information to the INLINEASM node to know about this output.
3772 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003773 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3774 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003775 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003776 break;
3777 }
3778
Chris Lattner2a600be2007-04-28 21:01:43 +00003779 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003780
Chris Lattner864635a2006-02-22 22:37:12 +00003781 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003782 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003783 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003784 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003785 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003786 exit(1);
3787 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003788
Chris Lattner0c583402007-04-28 20:49:53 +00003789 if (!OpInfo.isIndirect) {
3790 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003791 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003792 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003793 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003794 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003795 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003796 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003797 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003798 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003799
3800 // Add information to the INLINEASM node to know that this register is
3801 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003802 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3803 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003804 break;
3805 }
3806 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003807 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003808
Chris Lattner0c583402007-04-28 20:49:53 +00003809 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003810 // If this is required to match an output register we have already set,
3811 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003812 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003813
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003814 // Scan until we find the definition we already emitted of this operand.
3815 // When we find it, create a RegsForValue operand.
3816 unsigned CurOp = 2; // The first operand.
3817 for (; OperandNo; --OperandNo) {
3818 // Advance to the next operand.
3819 unsigned NumOps =
3820 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003821 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3822 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003823 "Skipped past definitions?");
3824 CurOp += (NumOps>>3)+1;
3825 }
3826
3827 unsigned NumOps =
3828 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003829 if ((NumOps & 7) == 2 /*REGDEF*/) {
3830 // Add NumOps>>3 registers to MatchedRegs.
3831 RegsForValue MatchedRegs;
3832 MatchedRegs.ValueVT = InOperandVal.getValueType();
3833 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3834 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3835 unsigned Reg =
3836 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3837 MatchedRegs.Regs.push_back(Reg);
3838 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003839
Chris Lattner527fae12007-02-01 01:21:12 +00003840 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003841 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003842 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3843 break;
3844 } else {
3845 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00003846 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
3847 // Add information to the INLINEASM node to know about this input.
3848 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3849 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3850 TLI.getPointerTy()));
3851 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
3852 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003853 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003854 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003855
Chris Lattner2a600be2007-04-28 21:01:43 +00003856 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003857 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003858 "Don't know how to handle indirect other inputs yet!");
3859
Chris Lattner48884cd2007-08-25 00:47:38 +00003860 std::vector<SDOperand> Ops;
3861 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3862 Ops, DAG);
3863 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003864 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003865 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003866 exit(1);
3867 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003868
3869 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003870 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003871 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3872 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003873 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003874 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003875 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003876 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003877 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3878 "Memory operands expect pointer values");
3879
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003880 // Add information to the INLINEASM node to know about this input.
3881 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003882 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3883 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003884 AsmNodeOperands.push_back(InOperandVal);
3885 break;
3886 }
3887
Chris Lattner2a600be2007-04-28 21:01:43 +00003888 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3889 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3890 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003891 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003892 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003893
3894 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003895 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3896 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003897
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003898 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003899
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003900 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3901 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003902 break;
3903 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003904 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003905 // Add the clobbered value to the operand list, so that the register
3906 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003907 if (!OpInfo.AssignedRegs.Regs.empty())
3908 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3909 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003910 break;
3911 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003912 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003913 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003914
3915 // Finish up input operands.
3916 AsmNodeOperands[0] = Chain;
3917 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3918
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003919 Chain = DAG.getNode(ISD::INLINEASM,
3920 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003921 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003922 Flag = Chain.getValue(1);
3923
Chris Lattner6656dd12006-01-31 02:03:41 +00003924 // If this asm returns a register value, copy the result from that register
3925 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003926 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003927 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003928
3929 // If the result of the inline asm is a vector, it may have the wrong
3930 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003931 // bit_convert.
3932 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003933 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003934 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003935
Dan Gohman7f321562007-06-25 16:23:39 +00003936 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003937 }
3938
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003939 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003940 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003941
Chris Lattner6656dd12006-01-31 02:03:41 +00003942 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3943
3944 // Process indirect outputs, first output all of the flagged copies out of
3945 // physregs.
3946 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003947 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003948 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003949 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003950 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003951 }
3952
3953 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003954 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003955 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003956 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003957 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003958 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003959 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003960 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3961 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003962 DAG.setRoot(Chain);
3963}
3964
3965
Chris Lattner1c08c712005-01-07 07:47:53 +00003966void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3967 SDOperand Src = getValue(I.getOperand(0));
3968
3969 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003970
3971 if (IntPtr < Src.getValueType())
3972 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3973 else if (IntPtr > Src.getValueType())
3974 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003975
3976 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003977 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003978 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003979 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003980
Reid Spencer47857812006-12-31 05:55:36 +00003981 TargetLowering::ArgListTy Args;
3982 TargetLowering::ArgListEntry Entry;
3983 Entry.Node = Src;
3984 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003985 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003986
3987 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003988 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
3989 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003990 setValue(&I, Result.first); // Pointers always fit in registers
3991 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003992}
3993
3994void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003995 TargetLowering::ArgListTy Args;
3996 TargetLowering::ArgListEntry Entry;
3997 Entry.Node = getValue(I.getOperand(0));
3998 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003999 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00004000 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00004001 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004002 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4003 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004004 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4005 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004006}
4007
Evan Chengff9b3732008-01-30 18:18:23 +00004008// EmitInstrWithCustomInserter - This method should be implemented by targets
4009// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004010// instructions are special in various ways, which require special support to
4011// insert. The specified MachineInstr is created but not inserted into any
4012// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004013MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004014 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004015 cerr << "If a target marks an instruction with "
4016 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004017 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004018 abort();
4019 return 0;
4020}
4021
Chris Lattner39ae3622005-01-09 00:00:49 +00004022void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004023 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4024 getValue(I.getOperand(1)),
4025 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004026}
4027
4028void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004029 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4030 getValue(I.getOperand(0)),
4031 DAG.getSrcValue(I.getOperand(0)));
4032 setValue(&I, V);
4033 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004034}
4035
4036void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004037 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4038 getValue(I.getOperand(1)),
4039 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004040}
4041
4042void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004043 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4044 getValue(I.getOperand(1)),
4045 getValue(I.getOperand(2)),
4046 DAG.getSrcValue(I.getOperand(1)),
4047 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004048}
4049
Chris Lattnerfdfded52006-04-12 16:20:43 +00004050/// TargetLowering::LowerArguments - This is the default LowerArguments
4051/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004052/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4053/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004054std::vector<SDOperand>
4055TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4056 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4057 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004058 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004059 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4060 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4061
4062 // Add one result value for each formal argument.
4063 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004064 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004065 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4066 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004067 MVT::ValueType VT = getValueType(I->getType());
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004068 ISD::ParamFlags::ParamFlagsTy Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004069 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004070 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004071
Chris Lattnerddf53e42007-02-26 02:56:58 +00004072 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
4073 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004074 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004075 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004076 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004077 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004078 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004079 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004080 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004081 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004082 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00004083 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00004084 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004085 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004086 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004087 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004088 // For ByVal, alignment should be passed from FE. BE will guess if
4089 // this info is not there but there are cases it cannot get right.
4090 if (F.getParamAlignment(j))
4091 FrameAlign = Log2_32(F.getParamAlignment(j));
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004092 Flags |= ((ISD::ParamFlags::ParamFlagsTy)FrameAlign
4093 << ISD::ParamFlags::ByValAlignOffs);
4094 Flags |= ((ISD::ParamFlags::ParamFlagsTy)FrameSize
4095 << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004096 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004097 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00004098 Flags |= ISD::ParamFlags::Nest;
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004099 Flags |= ((ISD::ParamFlags::ParamFlagsTy)OriginalAlignment
4100 << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004101
4102 MVT::ValueType RegisterVT = getRegisterType(VT);
4103 unsigned NumRegs = getNumRegisters(VT);
4104 for (unsigned i = 0; i != NumRegs; ++i) {
4105 RetVals.push_back(RegisterVT);
4106 // if it isn't first piece, alignment must be 1
4107 if (i > 0)
4108 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004109 (ISD::ParamFlags::One << ISD::ParamFlags::OrigAlignmentOffs);
4110 Ops.push_back(DAG.getConstant(Flags, MVT::i64));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004111 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004112 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004113
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004114 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004115
4116 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004117 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004118 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004119 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004120
4121 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4122 // allows exposing the loads that may be part of the argument access to the
4123 // first DAGCombiner pass.
4124 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4125
4126 // The number of results should match up, except that the lowered one may have
4127 // an extra flag result.
4128 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4129 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4130 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4131 && "Lowering produced unexpected number of results!");
4132 Result = TmpRes.Val;
4133
Dan Gohman27a70be2007-07-02 16:18:06 +00004134 unsigned NumArgRegs = Result->getNumValues() - 1;
4135 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004136
4137 // Set up the return result vector.
4138 Ops.clear();
4139 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004140 unsigned Idx = 1;
4141 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4142 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004143 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004144 MVT::ValueType PartVT = getRegisterType(VT);
4145
4146 unsigned NumParts = getNumRegisters(VT);
4147 SmallVector<SDOperand, 4> Parts(NumParts);
4148 for (unsigned j = 0; j != NumParts; ++j)
4149 Parts[j] = SDOperand(Result, i++);
4150
4151 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4152 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4153 AssertOp = ISD::AssertSext;
4154 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4155 AssertOp = ISD::AssertZext;
4156
4157 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004158 AssertOp));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004159 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004160 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004161 return Ops;
4162}
4163
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004164
4165/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4166/// implementation, which just inserts an ISD::CALL node, which is later custom
4167/// lowered by the target to something concrete. FIXME: When all targets are
4168/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4169std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004170TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4171 bool RetSExt, bool RetZExt, bool isVarArg,
4172 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004173 SDOperand Callee,
4174 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004175 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004176 Ops.push_back(Chain); // Op#0 - Chain
4177 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4178 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4179 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4180 Ops.push_back(Callee);
4181
4182 // Handle all of the outgoing arguments.
4183 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004184 MVT::ValueType VT = getValueType(Args[i].Ty);
4185 SDOperand Op = Args[i].Node;
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004186 ISD::ParamFlags::ParamFlagsTy Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004187 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004188 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004189
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004190 if (Args[i].isSExt)
4191 Flags |= ISD::ParamFlags::SExt;
4192 if (Args[i].isZExt)
4193 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004194 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004195 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004196 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004197 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004198 if (Args[i].isByVal) {
4199 Flags |= ISD::ParamFlags::ByVal;
4200 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004201 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004202 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004203 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004204 // For ByVal, alignment should come from FE. BE will guess if this
4205 // info is not there but there are cases it cannot get right.
4206 if (Args[i].Alignment)
4207 FrameAlign = Log2_32(Args[i].Alignment);
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004208 Flags |= ((ISD::ParamFlags::ParamFlagsTy)FrameAlign
4209 << ISD::ParamFlags::ByValAlignOffs);
4210 Flags |= ((ISD::ParamFlags::ParamFlagsTy)FrameSize
4211 << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004212 }
Duncan Sands36397f52007-07-27 12:58:54 +00004213 if (Args[i].isNest)
4214 Flags |= ISD::ParamFlags::Nest;
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004215 Flags |= ((ISD::ParamFlags::ParamFlagsTy)OriginalAlignment)
4216 << ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohman27a70be2007-07-02 16:18:06 +00004217
Duncan Sandsb988bac2008-02-11 20:58:28 +00004218 MVT::ValueType PartVT = getRegisterType(VT);
4219 unsigned NumParts = getNumRegisters(VT);
4220 SmallVector<SDOperand, 4> Parts(NumParts);
4221 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4222
4223 if (Args[i].isSExt)
4224 ExtendKind = ISD::SIGN_EXTEND;
4225 else if (Args[i].isZExt)
4226 ExtendKind = ISD::ZERO_EXTEND;
4227
4228 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4229
4230 for (unsigned i = 0; i != NumParts; ++i) {
4231 // if it isn't first piece, alignment must be 1
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004232 ISD::ParamFlags::ParamFlagsTy MyFlags = Flags;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004233 if (i != 0)
4234 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004235 (ISD::ParamFlags::One << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004236
4237 Ops.push_back(Parts[i]);
Dale Johannesenb8cafe32008-03-10 02:17:22 +00004238 Ops.push_back(DAG.getConstant(MyFlags, MVT::i64));
Dan Gohman27a70be2007-07-02 16:18:06 +00004239 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004240 }
4241
Dan Gohmanef5d1942008-03-11 21:11:25 +00004242 // Figure out the result value types. We start by making a list of
4243 // the high-level LLVM return types.
4244 SmallVector<const Type *, 4> LLVMRetTys;
4245 if (const StructType *ST = dyn_cast<StructType>(RetTy))
4246 // A struct return type in the LLVM IR means we have multiple return values.
4247 LLVMRetTys.insert(LLVMRetTys.end(), ST->element_begin(), ST->element_end());
4248 else
4249 LLVMRetTys.push_back(RetTy);
4250
4251 // Then we translate that to a list of lowered codegen result types.
4252 SmallVector<MVT::ValueType, 4> LoweredRetTys;
4253 SmallVector<MVT::ValueType, 4> RetTys;
4254 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4255 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4256 RetTys.push_back(VT);
4257
4258 MVT::ValueType RegisterVT = getRegisterType(VT);
4259 unsigned NumRegs = getNumRegisters(VT);
4260 for (unsigned i = 0; i != NumRegs; ++i)
4261 LoweredRetTys.push_back(RegisterVT);
4262 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004263
Dan Gohmanef5d1942008-03-11 21:11:25 +00004264 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004265
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004266 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004267 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004268 DAG.getVTList(&LoweredRetTys[0],
4269 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004270 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004271 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004272
4273 // Gather up the call result into a single value.
4274 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004275 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4276
4277 if (RetSExt)
4278 AssertOp = ISD::AssertSext;
4279 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004280 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004281
Dan Gohmanef5d1942008-03-11 21:11:25 +00004282 SmallVector<SDOperand, 4> ReturnValues;
4283 unsigned RegNo = 0;
4284 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4285 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4286 MVT::ValueType RegisterVT = getRegisterType(VT);
4287 unsigned NumRegs = getNumRegisters(VT);
4288 unsigned RegNoEnd = NumRegs + RegNo;
4289 SmallVector<SDOperand, 4> Results;
4290 for (; RegNo != RegNoEnd; ++RegNo)
4291 Results.push_back(Res.getValue(RegNo));
4292 SDOperand ReturnValue =
4293 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4294 AssertOp);
4295 ReturnValues.push_back(ReturnValue);
4296 }
4297 Res = ReturnValues.size() == 1 ? ReturnValues.front() :
4298 DAG.getNode(ISD::MERGE_VALUES,
4299 DAG.getVTList(&RetTys[0], RetTys.size()),
4300 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004301 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004302
4303 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004304}
4305
Chris Lattner50381b62005-05-14 05:50:48 +00004306SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004307 assert(0 && "LowerOperation not implemented for this target!");
4308 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004309 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004310}
4311
Nate Begeman0aed7842006-01-28 03:14:31 +00004312SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4313 SelectionDAG &DAG) {
4314 assert(0 && "CustomPromoteOperation not implemented for this target!");
4315 abort();
4316 return SDOperand();
4317}
4318
Evan Cheng74d0aa92006-02-15 21:59:04 +00004319/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004320/// operand.
4321static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004322 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004323 MVT::ValueType CurVT = VT;
4324 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4325 uint64_t Val = C->getValue() & 255;
4326 unsigned Shift = 8;
4327 while (CurVT != MVT::i8) {
4328 Val = (Val << Shift) | Val;
4329 Shift <<= 1;
4330 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004331 }
4332 return DAG.getConstant(Val, VT);
4333 } else {
4334 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4335 unsigned Shift = 8;
4336 while (CurVT != MVT::i8) {
4337 Value =
4338 DAG.getNode(ISD::OR, VT,
4339 DAG.getNode(ISD::SHL, VT, Value,
4340 DAG.getConstant(Shift, MVT::i8)), Value);
4341 Shift <<= 1;
4342 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004343 }
4344
4345 return Value;
4346 }
4347}
4348
Evan Cheng74d0aa92006-02-15 21:59:04 +00004349/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4350/// used when a memcpy is turned into a memset when the source is a constant
4351/// string ptr.
4352static SDOperand getMemsetStringVal(MVT::ValueType VT,
4353 SelectionDAG &DAG, TargetLowering &TLI,
4354 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004355 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004356 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004357 if (TLI.isLittleEndian())
4358 Offset = Offset + MSB - 1;
4359 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004360 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004361 Offset += TLI.isLittleEndian() ? -1 : 1;
4362 }
4363 return DAG.getConstant(Val, VT);
4364}
4365
Evan Cheng1db92f92006-02-14 08:22:34 +00004366/// getMemBasePlusOffset - Returns base and offset node for the
4367static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4368 SelectionDAG &DAG, TargetLowering &TLI) {
4369 MVT::ValueType VT = Base.getValueType();
4370 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4371}
4372
Evan Chengc4f8eee2006-02-14 20:12:38 +00004373/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004374/// to replace the memset / memcpy is below the threshold. It also returns the
4375/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004376static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4377 unsigned Limit, uint64_t Size,
4378 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004379 MVT::ValueType VT;
4380
4381 if (TLI.allowsUnalignedMemoryAccesses()) {
4382 VT = MVT::i64;
4383 } else {
4384 switch (Align & 7) {
4385 case 0:
4386 VT = MVT::i64;
4387 break;
4388 case 4:
4389 VT = MVT::i32;
4390 break;
4391 case 2:
4392 VT = MVT::i16;
4393 break;
4394 default:
4395 VT = MVT::i8;
4396 break;
4397 }
4398 }
4399
Evan Cheng80e89d72006-02-14 09:11:59 +00004400 MVT::ValueType LVT = MVT::i64;
4401 while (!TLI.isTypeLegal(LVT))
4402 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4403 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004404
Evan Cheng80e89d72006-02-14 09:11:59 +00004405 if (VT > LVT)
4406 VT = LVT;
4407
Evan Chengdea72452006-02-14 23:05:54 +00004408 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004409 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004410 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004411 while (VTSize > Size) {
4412 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004413 VTSize >>= 1;
4414 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004415 assert(MVT::isInteger(VT));
4416
4417 if (++NumMemOps > Limit)
4418 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004419 MemOps.push_back(VT);
4420 Size -= VTSize;
4421 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004422
4423 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004424}
4425
Chris Lattner7041ee32005-01-11 05:56:49 +00004426void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004427 SDOperand Op1 = getValue(I.getOperand(1));
4428 SDOperand Op2 = getValue(I.getOperand(2));
4429 SDOperand Op3 = getValue(I.getOperand(3));
4430 SDOperand Op4 = getValue(I.getOperand(4));
4431 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4432 if (Align == 0) Align = 1;
4433
Dan Gohman5f43f922007-08-27 16:26:13 +00004434 // If the source and destination are known to not be aliases, we can
4435 // lower memmove as memcpy.
4436 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004437 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4439 Size = C->getValue();
4440 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4441 AliasAnalysis::NoAlias)
4442 Op = ISD::MEMCPY;
4443 }
4444
Evan Cheng1db92f92006-02-14 08:22:34 +00004445 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4446 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004447
4448 // Expand memset / memcpy to a series of load / store ops
4449 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004450 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004451 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004452 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004453 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004454 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4455 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004456 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004457 unsigned Offset = 0;
4458 for (unsigned i = 0; i < NumMemOps; i++) {
4459 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004460 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004461 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004462 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004463 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004464 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004465 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004466 Offset += VTSize;
4467 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004468 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004469 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004470 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004471 case ISD::MEMCPY: {
4472 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4473 Size->getValue(), Align, TLI)) {
4474 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004475 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004476 GlobalAddressSDNode *G = NULL;
4477 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004478 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004479
4480 if (Op2.getOpcode() == ISD::GlobalAddress)
4481 G = cast<GlobalAddressSDNode>(Op2);
4482 else if (Op2.getOpcode() == ISD::ADD &&
4483 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4484 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4485 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004486 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004487 }
4488 if (G) {
4489 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004490 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004491 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004492 if (!Str.empty()) {
4493 CopyFromStr = true;
4494 SrcOff += SrcDelta;
4495 }
4496 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004497 }
4498
Evan Chengc080d6f2006-02-15 01:54:51 +00004499 for (unsigned i = 0; i < NumMemOps; i++) {
4500 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004501 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004502 SDOperand Value, Chain, Store;
4503
Evan Chengcffbb512006-02-16 23:11:42 +00004504 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004505 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4506 Chain = getRoot();
4507 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004508 DAG.getStore(Chain, Value,
4509 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004510 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004511 } else {
4512 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004513 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4514 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004515 Chain = Value.getValue(1);
4516 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004517 DAG.getStore(Chain, Value,
4518 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004519 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004520 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004521 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004522 SrcOff += VTSize;
4523 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004524 }
4525 }
4526 break;
4527 }
4528 }
4529
4530 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004531 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4532 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004533 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004534 }
4535 }
4536
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004537 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4538 SDOperand Node;
4539 switch(Op) {
4540 default:
4541 assert(0 && "Unknown Op");
4542 case ISD::MEMCPY:
4543 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4544 break;
4545 case ISD::MEMMOVE:
4546 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4547 break;
4548 case ISD::MEMSET:
4549 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4550 break;
4551 }
4552 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004553}
4554
Chris Lattner7041ee32005-01-11 05:56:49 +00004555//===----------------------------------------------------------------------===//
4556// SelectionDAGISel code
4557//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004558
4559unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004560 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004561}
4562
Chris Lattner495a0b52005-08-17 06:37:43 +00004563void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004564 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004565 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004566 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004567}
Chris Lattner1c08c712005-01-07 07:47:53 +00004568
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004569
Chris Lattnerbad7f482006-10-28 19:22:10 +00004570
Chris Lattner1c08c712005-01-07 07:47:53 +00004571bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004572 // Get alias analysis for load/store combining.
4573 AA = &getAnalysis<AliasAnalysis>();
4574
Chris Lattner1c08c712005-01-07 07:47:53 +00004575 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004576 if (MF.getFunction()->hasCollector())
4577 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4578 else
4579 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004580 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004581 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004582
4583 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4584
Duncan Sandsea632432007-06-13 16:53:21 +00004585 if (ExceptionHandling)
4586 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4587 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4588 // Mark landing pad.
4589 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004590
4591 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004592 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004593
Evan Chengad2070c2007-02-10 02:43:39 +00004594 // Add function live-ins to entry block live-in set.
4595 BasicBlock *EntryBB = &Fn.getEntryBlock();
4596 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004597 if (!RegInfo->livein_empty())
4598 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4599 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004600 BB->addLiveIn(I->first);
4601
Duncan Sandsf4070822007-06-15 19:04:19 +00004602#ifndef NDEBUG
4603 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4604 "Not all catch info was assigned to a landing pad!");
4605#endif
4606
Chris Lattner1c08c712005-01-07 07:47:53 +00004607 return true;
4608}
4609
Chris Lattner571e4342006-10-27 21:36:01 +00004610SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4611 unsigned Reg) {
4612 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004613 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004614 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004615 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004616
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004617 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004618 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4619 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4620 SmallVector<SDOperand, 8> Regs(NumRegs);
4621 SmallVector<SDOperand, 8> Chains(NumRegs);
4622
4623 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004624 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004625 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004626 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4627 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004628}
4629
Chris Lattner068a81e2005-01-17 17:15:02 +00004630void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004631LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004632 std::vector<SDOperand> &UnorderedChains) {
4633 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004634 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004635 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004636 SDOperand OldRoot = SDL.DAG.getRoot();
4637 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004638
Chris Lattnerbf209482005-10-30 19:42:35 +00004639 unsigned a = 0;
4640 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4641 AI != E; ++AI, ++a)
4642 if (!AI->use_empty()) {
4643 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004644
Chris Lattnerbf209482005-10-30 19:42:35 +00004645 // If this argument is live outside of the entry block, insert a copy from
4646 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004647 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4648 if (VMI != FuncInfo.ValueMap.end()) {
4649 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004650 UnorderedChains.push_back(Copy);
4651 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004652 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004653
Chris Lattnerbf209482005-10-30 19:42:35 +00004654 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004655 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004656 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004657}
4658
Duncan Sandsf4070822007-06-15 19:04:19 +00004659static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4660 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004661 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004662 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004663 // Apply the catch info to DestBB.
4664 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4665#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004666 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4667 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004668#endif
4669 }
4670}
4671
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004672/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004673/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004674static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4675 TargetLowering& TLI) {
4676 SDNode * Ret = NULL;
4677 SDOperand Terminator = DAG.getRoot();
4678
4679 // Find RET node.
4680 if (Terminator.getOpcode() == ISD::RET) {
4681 Ret = Terminator.Val;
4682 }
4683
4684 // Fix tail call attribute of CALL nodes.
4685 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4686 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4687 if (BI->getOpcode() == ISD::CALL) {
4688 SDOperand OpRet(Ret, 0);
4689 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4690 bool isMarkedTailCall =
4691 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4692 // If CALL node has tail call attribute set to true and the call is not
4693 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004694 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004695 // must correctly identify tail call optimizable calls.
4696 if (isMarkedTailCall &&
4697 (Ret==NULL ||
4698 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4699 SmallVector<SDOperand, 32> Ops;
4700 unsigned idx=0;
4701 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4702 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4703 if (idx!=3)
4704 Ops.push_back(*I);
4705 else
4706 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4707 }
4708 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4709 }
4710 }
4711 }
4712}
4713
Chris Lattner1c08c712005-01-07 07:47:53 +00004714void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4715 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004716 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004717 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004718
4719 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004720
Chris Lattnerbf209482005-10-30 19:42:35 +00004721 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004722 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004723 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004724
4725 BB = FuncInfo.MBBMap[LLVMBB];
4726 SDL.setCurrentBasicBlock(BB);
4727
Duncan Sandsf4070822007-06-15 19:04:19 +00004728 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004729
Duncan Sandsf4070822007-06-15 19:04:19 +00004730 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4731 // Add a label to mark the beginning of the landing pad. Deletion of the
4732 // landing pad can thus be detected via the MachineModuleInfo.
4733 unsigned LabelID = MMI->addLandingPad(BB);
4734 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004735 DAG.getConstant(LabelID, MVT::i32),
4736 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004737
Evan Chenge47c3332007-06-27 18:45:32 +00004738 // Mark exception register as live in.
4739 unsigned Reg = TLI.getExceptionAddressRegister();
4740 if (Reg) BB->addLiveIn(Reg);
4741
4742 // Mark exception selector register as live in.
4743 Reg = TLI.getExceptionSelectorRegister();
4744 if (Reg) BB->addLiveIn(Reg);
4745
Duncan Sandsf4070822007-06-15 19:04:19 +00004746 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4747 // function and list of typeids logically belong to the invoke (or, if you
4748 // like, the basic block containing the invoke), and need to be associated
4749 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004750 // information is provided by an intrinsic (eh.selector) that can be moved
4751 // to unexpected places by the optimizers: if the unwind edge is critical,
4752 // then breaking it can result in the intrinsics being in the successor of
4753 // the landing pad, not the landing pad itself. This results in exceptions
4754 // not being caught because no typeids are associated with the invoke.
4755 // This may not be the only way things can go wrong, but it is the only way
4756 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004757 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4758
4759 if (Br && Br->isUnconditional()) { // Critical edge?
4760 BasicBlock::iterator I, E;
4761 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004762 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004763 break;
4764
4765 if (I == E)
4766 // No catch info found - try to extract some from the successor.
4767 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004768 }
4769 }
4770
Chris Lattner1c08c712005-01-07 07:47:53 +00004771 // Lower all of the non-terminator instructions.
4772 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4773 I != E; ++I)
4774 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004775
Chris Lattner1c08c712005-01-07 07:47:53 +00004776 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004777 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004778 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004779 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004780 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004781 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004782 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004783 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004784 }
4785
4786 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4787 // ensure constants are generated when needed. Remember the virtual registers
4788 // that need to be added to the Machine PHI nodes as input. We cannot just
4789 // directly add them, because expansion might result in multiple MBB's for one
4790 // BB. As such, the start of the BB might correspond to a different MBB than
4791 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004792 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004793 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004794
4795 // Emit constants only once even if used by multiple PHI nodes.
4796 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004797
Chris Lattner8c494ab2006-10-27 23:50:33 +00004798 // Vector bool would be better, but vector<bool> is really slow.
4799 std::vector<unsigned char> SuccsHandled;
4800 if (TI->getNumSuccessors())
4801 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4802
Dan Gohman532dc2e2007-07-09 20:59:04 +00004803 // Check successor nodes' PHI nodes that expect a constant to be available
4804 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004805 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4806 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004807 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004808 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004809
Chris Lattner8c494ab2006-10-27 23:50:33 +00004810 // If this terminator has multiple identical successors (common for
4811 // switches), only handle each succ once.
4812 unsigned SuccMBBNo = SuccMBB->getNumber();
4813 if (SuccsHandled[SuccMBBNo]) continue;
4814 SuccsHandled[SuccMBBNo] = true;
4815
4816 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004817 PHINode *PN;
4818
4819 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4820 // nodes and Machine PHI nodes, but the incoming operands have not been
4821 // emitted yet.
4822 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004823 (PN = dyn_cast<PHINode>(I)); ++I) {
4824 // Ignore dead phi's.
4825 if (PN->use_empty()) continue;
4826
4827 unsigned Reg;
4828 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004829
Chris Lattner8c494ab2006-10-27 23:50:33 +00004830 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4831 unsigned &RegOut = ConstantsOut[C];
4832 if (RegOut == 0) {
4833 RegOut = FuncInfo.CreateRegForValue(C);
4834 UnorderedChains.push_back(
4835 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004836 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004837 Reg = RegOut;
4838 } else {
4839 Reg = FuncInfo.ValueMap[PHIOp];
4840 if (Reg == 0) {
4841 assert(isa<AllocaInst>(PHIOp) &&
4842 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4843 "Didn't codegen value into a register!??");
4844 Reg = FuncInfo.CreateRegForValue(PHIOp);
4845 UnorderedChains.push_back(
4846 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004847 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004848 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004849
4850 // Remember that this register needs to added to the machine PHI node as
4851 // the input for this MBB.
4852 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004853 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004854 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004855 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4856 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004857 }
4858 ConstantsOut.clear();
4859
Chris Lattnerddb870b2005-01-13 17:59:43 +00004860 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004861 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004862 SDOperand Root = SDL.getRoot();
4863 if (Root.getOpcode() != ISD::EntryToken) {
4864 unsigned i = 0, e = UnorderedChains.size();
4865 for (; i != e; ++i) {
4866 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4867 if (UnorderedChains[i].Val->getOperand(0) == Root)
4868 break; // Don't add the root if we already indirectly depend on it.
4869 }
4870
4871 if (i == e)
4872 UnorderedChains.push_back(Root);
4873 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004874 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4875 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004876 }
4877
Chris Lattner1c08c712005-01-07 07:47:53 +00004878 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004879 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004880
Nate Begemanf15485a2006-03-27 01:32:24 +00004881 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004882 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004883 SwitchCases.clear();
4884 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004885 JTCases.clear();
4886 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004887 BitTestCases.clear();
4888 BitTestCases = SDL.BitTestCases;
4889
Chris Lattnera651cf62005-01-17 19:43:36 +00004890 // Make sure the root of the DAG is up-to-date.
4891 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004892
4893 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4894 // with correct tailcall attribute so that the target can rely on the tailcall
4895 // attribute indicating whether the call is really eligible for tail call
4896 // optimization.
4897 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004898}
4899
Nate Begemanf15485a2006-03-27 01:32:24 +00004900void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004901 DOUT << "Lowered selection DAG:\n";
4902 DEBUG(DAG.dump());
4903
Chris Lattneraf21d552005-10-10 16:47:10 +00004904 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004905 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004906
Dan Gohman417e11b2007-10-08 15:12:17 +00004907 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004908 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004909
Chris Lattner1c08c712005-01-07 07:47:53 +00004910 // Second step, hack on the DAG until it only uses operations and types that
4911 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004912#if 0 // Enable this some day.
4913 DAG.LegalizeTypes();
4914 // Someday even later, enable a dag combine pass here.
4915#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004916 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004917
Bill Wendling832171c2006-12-07 20:04:42 +00004918 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004919 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004920
Chris Lattneraf21d552005-10-10 16:47:10 +00004921 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004922 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004923
Dan Gohman417e11b2007-10-08 15:12:17 +00004924 DOUT << "Optimized legalized selection DAG:\n";
4925 DEBUG(DAG.dump());
4926
Evan Chenga9c20912006-01-21 02:32:06 +00004927 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004928
Chris Lattnera33ef482005-03-30 01:10:47 +00004929 // Third, instruction select all of the operations to machine code, adding the
4930 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004931 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004932
Bill Wendling832171c2006-12-07 20:04:42 +00004933 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004934 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004935}
Chris Lattner1c08c712005-01-07 07:47:53 +00004936
Nate Begemanf15485a2006-03-27 01:32:24 +00004937void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4938 FunctionLoweringInfo &FuncInfo) {
4939 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4940 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004941 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004942 CurDAG = &DAG;
4943
4944 // First step, lower LLVM code to some DAG. This DAG may use operations and
4945 // types that are not supported by the target.
4946 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4947
4948 // Second step, emit the lowered DAG as machine code.
4949 CodeGenAndEmitDAG(DAG);
4950 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004951
4952 DOUT << "Total amount of phi nodes to update: "
4953 << PHINodesToUpdate.size() << "\n";
4954 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4955 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4956 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004957
Chris Lattnera33ef482005-03-30 01:10:47 +00004958 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004959 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004960 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004961 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4962 MachineInstr *PHI = PHINodesToUpdate[i].first;
4963 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4964 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004965 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4966 false));
4967 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004968 }
4969 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004970 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004971
4972 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4973 // Lower header first, if it wasn't already lowered
4974 if (!BitTestCases[i].Emitted) {
4975 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4976 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004977 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004978 // Set the current basic block to the mbb we wish to insert the code into
4979 BB = BitTestCases[i].Parent;
4980 HSDL.setCurrentBasicBlock(BB);
4981 // Emit the code
4982 HSDL.visitBitTestHeader(BitTestCases[i]);
4983 HSDAG.setRoot(HSDL.getRoot());
4984 CodeGenAndEmitDAG(HSDAG);
4985 }
4986
4987 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4988 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4989 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004990 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004991 // Set the current basic block to the mbb we wish to insert the code into
4992 BB = BitTestCases[i].Cases[j].ThisBB;
4993 BSDL.setCurrentBasicBlock(BB);
4994 // Emit the code
4995 if (j+1 != ej)
4996 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4997 BitTestCases[i].Reg,
4998 BitTestCases[i].Cases[j]);
4999 else
5000 BSDL.visitBitTestCase(BitTestCases[i].Default,
5001 BitTestCases[i].Reg,
5002 BitTestCases[i].Cases[j]);
5003
5004
5005 BSDAG.setRoot(BSDL.getRoot());
5006 CodeGenAndEmitDAG(BSDAG);
5007 }
5008
5009 // Update PHI Nodes
5010 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5011 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5012 MachineBasicBlock *PHIBB = PHI->getParent();
5013 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5014 "This is not a machine PHI node that we are updating!");
5015 // This is "default" BB. We have two jumps to it. From "header" BB and
5016 // from last "case" BB.
5017 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005018 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5019 false));
5020 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5021 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5022 false));
5023 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5024 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005025 }
5026 // One of "cases" BB.
5027 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5028 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5029 if (cBB->succ_end() !=
5030 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005031 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5032 false));
5033 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005034 }
5035 }
5036 }
5037 }
5038
Nate Begeman9453eea2006-04-23 06:26:20 +00005039 // If the JumpTable record is filled in, then we need to emit a jump table.
5040 // Updating the PHI nodes is tricky in this case, since we need to determine
5041 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005042 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5043 // Lower header first, if it wasn't already lowered
5044 if (!JTCases[i].first.Emitted) {
5045 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5046 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005047 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005048 // Set the current basic block to the mbb we wish to insert the code into
5049 BB = JTCases[i].first.HeaderBB;
5050 HSDL.setCurrentBasicBlock(BB);
5051 // Emit the code
5052 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5053 HSDAG.setRoot(HSDL.getRoot());
5054 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005055 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005056
5057 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5058 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005059 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005060 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005061 BB = JTCases[i].second.MBB;
5062 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005063 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005064 JSDL.visitJumpTable(JTCases[i].second);
5065 JSDAG.setRoot(JSDL.getRoot());
5066 CodeGenAndEmitDAG(JSDAG);
5067
Nate Begeman37efe672006-04-22 18:53:45 +00005068 // Update PHI Nodes
5069 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5070 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5071 MachineBasicBlock *PHIBB = PHI->getParent();
5072 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5073 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005074 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005075 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005076 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5077 false));
5078 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005079 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005080 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005081 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005082 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5083 false));
5084 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005085 }
5086 }
Nate Begeman37efe672006-04-22 18:53:45 +00005087 }
5088
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005089 // If the switch block involved a branch to one of the actual successors, we
5090 // need to update PHI nodes in that block.
5091 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5092 MachineInstr *PHI = PHINodesToUpdate[i].first;
5093 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5094 "This is not a machine PHI node that we are updating!");
5095 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005096 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5097 false));
5098 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005099 }
5100 }
5101
Nate Begemanf15485a2006-03-27 01:32:24 +00005102 // If we generated any switch lowering information, build and codegen any
5103 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005104 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005105 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005106 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005107 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005108
Nate Begemanf15485a2006-03-27 01:32:24 +00005109 // Set the current basic block to the mbb we wish to insert the code into
5110 BB = SwitchCases[i].ThisBB;
5111 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005112
Nate Begemanf15485a2006-03-27 01:32:24 +00005113 // Emit the code
5114 SDL.visitSwitchCase(SwitchCases[i]);
5115 SDAG.setRoot(SDL.getRoot());
5116 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005117
5118 // Handle any PHI nodes in successors of this chunk, as if we were coming
5119 // from the original BB before switch expansion. Note that PHI nodes can
5120 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5121 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005122 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005123 for (MachineBasicBlock::iterator Phi = BB->begin();
5124 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5125 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5126 for (unsigned pn = 0; ; ++pn) {
5127 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5128 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005129 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5130 second, false));
5131 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005132 break;
5133 }
5134 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005135 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005136
5137 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005138 if (BB == SwitchCases[i].FalseBB)
5139 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005140
5141 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005142 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005143 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005144 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005145 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005146 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005147}
Evan Chenga9c20912006-01-21 02:32:06 +00005148
Jim Laskey13ec7022006-08-01 14:21:23 +00005149
Evan Chenga9c20912006-01-21 02:32:06 +00005150//===----------------------------------------------------------------------===//
5151/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5152/// target node in the graph.
5153void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5154 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005155
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005156 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005157
5158 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005159 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005160 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005161 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005162
Jim Laskey9ff542f2006-08-01 18:29:48 +00005163 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005164 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005165
5166 if (ViewSUnitDAGs) SL->viewGraph();
5167
Evan Chengcccf1232006-02-04 06:49:00 +00005168 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005169}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005170
Chris Lattner03fc53c2006-03-06 00:22:00 +00005171
Jim Laskey9ff542f2006-08-01 18:29:48 +00005172HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5173 return new HazardRecognizer();
5174}
5175
Chris Lattner75548062006-10-11 03:58:02 +00005176//===----------------------------------------------------------------------===//
5177// Helper functions used by the generated instruction selector.
5178//===----------------------------------------------------------------------===//
5179// Calls to these methods are generated by tblgen.
5180
5181/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5182/// the dag combiner simplified the 255, we still want to match. RHS is the
5183/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5184/// specified in the .td file (e.g. 255).
5185bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005186 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005187 const APInt &ActualMask = RHS->getAPIntValue();
5188 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005189
5190 // If the actual mask exactly matches, success!
5191 if (ActualMask == DesiredMask)
5192 return true;
5193
5194 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005195 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005196 return false;
5197
5198 // Otherwise, the DAG Combiner may have proven that the value coming in is
5199 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005200 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005201 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005202 return true;
5203
5204 // TODO: check to see if missing bits are just not demanded.
5205
5206 // Otherwise, this pattern doesn't match.
5207 return false;
5208}
5209
5210/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5211/// the dag combiner simplified the 255, we still want to match. RHS is the
5212/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5213/// specified in the .td file (e.g. 255).
5214bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005215 int64_t DesiredMaskS) const {
5216 const APInt &ActualMask = RHS->getAPIntValue();
5217 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005218
5219 // If the actual mask exactly matches, success!
5220 if (ActualMask == DesiredMask)
5221 return true;
5222
5223 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005224 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005225 return false;
5226
5227 // Otherwise, the DAG Combiner may have proven that the value coming in is
5228 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005229 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005230
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005231 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005232 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005233
5234 // If all the missing bits in the or are already known to be set, match!
5235 if ((NeededMask & KnownOne) == NeededMask)
5236 return true;
5237
5238 // TODO: check to see if missing bits are just not demanded.
5239
5240 // Otherwise, this pattern doesn't match.
5241 return false;
5242}
5243
Jim Laskey9ff542f2006-08-01 18:29:48 +00005244
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005245/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5246/// by tblgen. Others should not call it.
5247void SelectionDAGISel::
5248SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5249 std::vector<SDOperand> InOps;
5250 std::swap(InOps, Ops);
5251
5252 Ops.push_back(InOps[0]); // input chain.
5253 Ops.push_back(InOps[1]); // input asm string.
5254
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005255 unsigned i = 2, e = InOps.size();
5256 if (InOps[e-1].getValueType() == MVT::Flag)
5257 --e; // Don't process a flag operand if it is here.
5258
5259 while (i != e) {
5260 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5261 if ((Flags & 7) != 4 /*MEM*/) {
5262 // Just skip over this operand, copying the operands verbatim.
5263 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5264 i += (Flags >> 3) + 1;
5265 } else {
5266 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5267 // Otherwise, this is a memory operand. Ask the target to select it.
5268 std::vector<SDOperand> SelOps;
5269 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005270 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005271 exit(1);
5272 }
5273
5274 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005275 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005276 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005277 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005278 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5279 i += 2;
5280 }
5281 }
5282
5283 // Add the flag input back if present.
5284 if (e != InOps.size())
5285 Ops.push_back(InOps.back());
5286}
Devang Patel794fd752007-05-01 21:15:47 +00005287
Devang Patel19974732007-05-03 01:11:54 +00005288char SelectionDAGISel::ID = 0;