blob: d80909c7fd6a6496707f3808980f6d61a240d593 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
56/// MVT::getIntVectorWithNumElements with the number of elements that ThisOp
57/// has.
58class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
63//===----------------------------------------------------------------------===//
64// Selection DAG Type Profile definitions.
65//
66// These use the constraints defined above to describe the type requirements of
67// the various nodes. These are not hard coded into tblgen, allowing targets to
68// add their own if needed.
69//
70
71// SDTypeProfile - This profile describes the type requirements of a Selection
72// DAG node.
73class SDTypeProfile<int numresults, int numoperands,
74 list<SDTypeConstraint> constraints> {
75 int NumResults = numresults;
76 int NumOperands = numoperands;
77 list<SDTypeConstraint> Constraints = constraints;
78}
79
80// Builtin profiles.
81def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
82def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
83def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
84def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
85def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
86def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
87
88def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
89 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
90]>;
91def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
92 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
93]>;
94def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
95 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
96]>;
97def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
98 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
99]>;
100def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
101 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
102]>;
103def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
104 SDTCisSameAs<0, 1>, SDTCisInt<0>
105]>;
106def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
107 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
108]>;
109def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
110 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
111]>;
112def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
113 SDTCisSameAs<0, 1>, SDTCisFP<0>
114]>;
115def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
116 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
117]>;
118def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
119 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
120]>;
121def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
122 SDTCisFP<0>, SDTCisInt<1>
123]>;
124def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
125 SDTCisInt<0>, SDTCisFP<1>
126]>;
127def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
128 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
129 SDTCisVTSmallerThanOp<2, 1>
130]>;
131
132def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
133 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
134]>;
135
136def SDTSelect : SDTypeProfile<1, 3, [ // select
137 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
138]>;
139
140def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
141 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
142 SDTCisVT<5, OtherVT>
143]>;
144
145def SDTBr : SDTypeProfile<0, 1, [ // br
146 SDTCisVT<0, OtherVT>
147]>;
148
149def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
150 SDTCisInt<0>, SDTCisVT<1, OtherVT>
151]>;
152
153def SDTBrind : SDTypeProfile<0, 1, [ // brind
154 SDTCisPtrTy<0>
155]>;
156
157def SDTRet : SDTypeProfile<0, 0, []>; // ret
158
159def SDTLoad : SDTypeProfile<1, 1, [ // load
160 SDTCisPtrTy<1>
161]>;
162
163def SDTStore : SDTypeProfile<0, 2, [ // store
164 SDTCisPtrTy<1>
165]>;
166
167def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
168 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
169]>;
170
171def SDTVecShuffle : SDTypeProfile<1, 3, [
172 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
173]>;
174
Bill Wendling7173da52007-11-13 09:19:02 +0000175class SDCallSeqStart<list<SDTypeConstraint> constraints> :
176 SDTypeProfile<0, 1, constraints>;
177class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
178 SDTypeProfile<0, 2, constraints>;
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180//===----------------------------------------------------------------------===//
181// Selection DAG Node Properties.
182//
183// Note: These are hard coded into tblgen.
184//
185class SDNodeProperty;
186def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
187def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
188def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
189def SDNPOutFlag : SDNodeProperty; // Write a flag result
190def SDNPInFlag : SDNodeProperty; // Read a flag operand
191def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
Chris Lattner6887b142008-01-06 08:36:04 +0000192def SDNPMayStore : SDNodeProperty; // May write to memory, sets 'mayStore'.
Chris Lattnerdfde8132008-01-10 04:44:32 +0000193def SDNPMayLoad : SDNodeProperty; // May read memory, sets 'mayLoad'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194
195//===----------------------------------------------------------------------===//
196// Selection DAG Node definitions.
197//
198class SDNode<string opcode, SDTypeProfile typeprof,
199 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
200 string Opcode = opcode;
201 string SDClass = sdclass;
202 list<SDNodeProperty> Properties = props;
203 SDTypeProfile TypeProfile = typeprof;
204}
205
206def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000207def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000208def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209def node;
210def srcvalue;
211
212def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
213def fpimm : SDNode<"ISD::TargetConstantFP",
214 SDTFPLeaf, [], "ConstantFPSDNode">;
215def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
216def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
217def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
218def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
219def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
220 "GlobalAddressSDNode">;
221def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
222 "GlobalAddressSDNode">;
223def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
224 "GlobalAddressSDNode">;
225def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
226 "GlobalAddressSDNode">;
227def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
228 "ConstantPoolSDNode">;
229def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
230 "ConstantPoolSDNode">;
231def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
232 "JumpTableSDNode">;
233def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
234 "JumpTableSDNode">;
235def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
236 "FrameIndexSDNode">;
237def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
238 "FrameIndexSDNode">;
239def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
240 "ExternalSymbolSDNode">;
241def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
242 "ExternalSymbolSDNode">;
243
244def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
245 [SDNPCommutative, SDNPAssociative]>;
246def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
247def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
248 [SDNPCommutative, SDNPAssociative]>;
249def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
250def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
251def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
252def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
253def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
254def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
255def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
256def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
257def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
258def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
259def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
260def and : SDNode<"ISD::AND" , SDTIntBinOp,
261 [SDNPCommutative, SDNPAssociative]>;
262def or : SDNode<"ISD::OR" , SDTIntBinOp,
263 [SDNPCommutative, SDNPAssociative]>;
264def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
265 [SDNPCommutative, SDNPAssociative]>;
266def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
267 [SDNPCommutative, SDNPOutFlag]>;
268def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
269 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
270def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
271 [SDNPOutFlag]>;
272def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
273 [SDNPOutFlag, SDNPInFlag]>;
274
275def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
276def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
277def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
278def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
279def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
280def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
281def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
282def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
283def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
284def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
285
286def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
287def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
288def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
289def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
290def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
291def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
292def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
293def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
294def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
295def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
296
297def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
298def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
299def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
300
301def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
302def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
303def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
304def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
305
306def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
307def select : SDNode<"ISD::SELECT" , SDTSelect>;
308def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
309
310def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
311def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
312def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
313def ret : SDNode<"ISD::RET" , SDTRet, [SDNPHasChain]>;
314
315// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
316// and truncst (see below).
Chris Lattnerdfde8132008-01-10 04:44:32 +0000317def ld : SDNode<"ISD::LOAD" , SDTLoad,
318 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000319def st : SDNode<"ISD::STORE" , SDTStore,
320 [SDNPHasChain, SDNPMayStore]>;
321def ist : SDNode<"ISD::STORE" , SDTIStore,
322 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323
324def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
325def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, 0, []>, []>;
326def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
327 []>;
328def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
329 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
330def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
331 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000332
333def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
334 SDTypeProfile<1, 2, []>>;
335def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
336 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337
338// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
339// these internally. Don't reference these directly.
340def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
341 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
342 [SDNPHasChain]>;
343def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
344 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
345 [SDNPHasChain]>;
346def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
347 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
348
349
350//===----------------------------------------------------------------------===//
351// Selection DAG Condition Codes
352
353class CondCode; // ISD::CondCode enums
354def SETOEQ : CondCode; def SETOGT : CondCode;
355def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
356def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
357def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
358def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
359
360def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
361def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
362
363
364//===----------------------------------------------------------------------===//
365// Selection DAG Node Transformation Functions.
366//
367// This mechanism allows targets to manipulate nodes in the output DAG once a
368// match has been formed. This is typically used to manipulate immediate
369// values.
370//
371class SDNodeXForm<SDNode opc, code xformFunction> {
372 SDNode Opcode = opc;
373 code XFormFunction = xformFunction;
374}
375
376def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
377
378
379//===----------------------------------------------------------------------===//
380// Selection DAG Pattern Fragments.
381//
382// Pattern fragments are reusable chunks of dags that match specific things.
383// They can take arguments and have C++ predicates that control whether they
384// match. They are intended to make the patterns for common instructions more
385// compact and readable.
386//
387
388/// PatFrag - Represents a pattern fragment. This can match something on the
389/// DAG, frame a single node to multiply nested other fragments.
390///
391class PatFrag<dag ops, dag frag, code pred = [{}],
392 SDNodeXForm xform = NOOP_SDNodeXForm> {
393 dag Operands = ops;
394 dag Fragment = frag;
395 code Predicate = pred;
396 SDNodeXForm OperandTransform = xform;
397}
398
399// PatLeaf's are pattern fragments that have no operands. This is just a helper
400// to define immediates and other common things concisely.
401class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
402 : PatFrag<(ops), frag, pred, xform>;
403
404// Leaf fragments.
405
406def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
407def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
408
409def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
410def immAllOnesV: PatLeaf<(build_vector), [{
411 return ISD::isBuildVectorAllOnes(N);
412}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413def immAllOnesV_bc: PatLeaf<(bitconvert), [{
414 return ISD::isBuildVectorAllOnes(N);
415}]>;
Chris Lattner8f259c02007-11-24 19:02:07 +0000416def immAllZerosV: PatLeaf<(build_vector), [{
417 return ISD::isBuildVectorAllZeros(N);
418}]>;
419def immAllZerosV_bc: PatLeaf<(bitconvert), [{
420 return ISD::isBuildVectorAllZeros(N);
421}]>;
422
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
424
425// Other helper fragments.
426def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
427def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
428def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
429def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
430
431// load fragments.
432def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
433 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
434 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
435 LD->getAddressingMode() == ISD::UNINDEXED;
436 return false;
437}]>;
438
439// extending load fragments.
440def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
441 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
442 return LD->getExtensionType() == ISD::EXTLOAD &&
443 LD->getAddressingMode() == ISD::UNINDEXED &&
444 LD->getLoadedVT() == MVT::i1;
445 return false;
446}]>;
447def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
448 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
449 return LD->getExtensionType() == ISD::EXTLOAD &&
450 LD->getAddressingMode() == ISD::UNINDEXED &&
451 LD->getLoadedVT() == MVT::i8;
452 return false;
453}]>;
454def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
455 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
456 return LD->getExtensionType() == ISD::EXTLOAD &&
457 LD->getAddressingMode() == ISD::UNINDEXED &&
458 LD->getLoadedVT() == MVT::i16;
459 return false;
460}]>;
461def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
462 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
463 return LD->getExtensionType() == ISD::EXTLOAD &&
464 LD->getAddressingMode() == ISD::UNINDEXED &&
465 LD->getLoadedVT() == MVT::i32;
466 return false;
467}]>;
468def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
469 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
470 return LD->getExtensionType() == ISD::EXTLOAD &&
471 LD->getAddressingMode() == ISD::UNINDEXED &&
472 LD->getLoadedVT() == MVT::f32;
473 return false;
474}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000475def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
476 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
477 return LD->getExtensionType() == ISD::EXTLOAD &&
478 LD->getAddressingMode() == ISD::UNINDEXED &&
479 LD->getLoadedVT() == MVT::f64;
480 return false;
481}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482
483def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
484 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
485 return LD->getExtensionType() == ISD::SEXTLOAD &&
486 LD->getAddressingMode() == ISD::UNINDEXED &&
487 LD->getLoadedVT() == MVT::i1;
488 return false;
489}]>;
490def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
491 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
492 return LD->getExtensionType() == ISD::SEXTLOAD &&
493 LD->getAddressingMode() == ISD::UNINDEXED &&
494 LD->getLoadedVT() == MVT::i8;
495 return false;
496}]>;
497def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
498 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
499 return LD->getExtensionType() == ISD::SEXTLOAD &&
500 LD->getAddressingMode() == ISD::UNINDEXED &&
501 LD->getLoadedVT() == MVT::i16;
502 return false;
503}]>;
504def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
505 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
506 return LD->getExtensionType() == ISD::SEXTLOAD &&
507 LD->getAddressingMode() == ISD::UNINDEXED &&
508 LD->getLoadedVT() == MVT::i32;
509 return false;
510}]>;
511
512def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
513 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
514 return LD->getExtensionType() == ISD::ZEXTLOAD &&
515 LD->getAddressingMode() == ISD::UNINDEXED &&
516 LD->getLoadedVT() == MVT::i1;
517 return false;
518}]>;
519def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
520 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
521 return LD->getExtensionType() == ISD::ZEXTLOAD &&
522 LD->getAddressingMode() == ISD::UNINDEXED &&
523 LD->getLoadedVT() == MVT::i8;
524 return false;
525}]>;
526def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
527 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
528 return LD->getExtensionType() == ISD::ZEXTLOAD &&
529 LD->getAddressingMode() == ISD::UNINDEXED &&
530 LD->getLoadedVT() == MVT::i16;
531 return false;
532}]>;
533def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
534 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
535 return LD->getExtensionType() == ISD::ZEXTLOAD &&
536 LD->getAddressingMode() == ISD::UNINDEXED &&
537 LD->getLoadedVT() == MVT::i32;
538 return false;
539}]>;
540
541// store fragments.
542def store : PatFrag<(ops node:$val, node:$ptr),
543 (st node:$val, node:$ptr), [{
544 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
545 return !ST->isTruncatingStore() &&
546 ST->getAddressingMode() == ISD::UNINDEXED;
547 return false;
548}]>;
549
550// truncstore fragments.
551def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
552 (st node:$val, node:$ptr), [{
553 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
554 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1 &&
555 ST->getAddressingMode() == ISD::UNINDEXED;
556 return false;
557}]>;
558def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
559 (st node:$val, node:$ptr), [{
560 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
561 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8 &&
562 ST->getAddressingMode() == ISD::UNINDEXED;
563 return false;
564}]>;
565def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
566 (st node:$val, node:$ptr), [{
567 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
568 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16 &&
569 ST->getAddressingMode() == ISD::UNINDEXED;
570 return false;
571}]>;
572def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
573 (st node:$val, node:$ptr), [{
574 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
575 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32 &&
576 ST->getAddressingMode() == ISD::UNINDEXED;
577 return false;
578}]>;
579def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
580 (st node:$val, node:$ptr), [{
581 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
582 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32 &&
583 ST->getAddressingMode() == ISD::UNINDEXED;
584 return false;
585}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000586def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
587 (st node:$val, node:$ptr), [{
588 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
589 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f64 &&
590 ST->getAddressingMode() == ISD::UNINDEXED;
591 return false;
592}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593
594// indexed store fragments.
595def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
596 (ist node:$val, node:$base, node:$offset), [{
597 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
598 ISD::MemIndexedMode AM = ST->getAddressingMode();
599 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
600 !ST->isTruncatingStore();
601 }
602 return false;
603}]>;
604
605def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
606 (ist node:$val, node:$base, node:$offset), [{
607 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
608 ISD::MemIndexedMode AM = ST->getAddressingMode();
609 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
610 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
611 }
612 return false;
613}]>;
614def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
615 (ist node:$val, node:$base, node:$offset), [{
616 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
617 ISD::MemIndexedMode AM = ST->getAddressingMode();
618 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
619 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
620 }
621 return false;
622}]>;
623def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
624 (ist node:$val, node:$base, node:$offset), [{
625 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
626 ISD::MemIndexedMode AM = ST->getAddressingMode();
627 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
628 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
629 }
630 return false;
631}]>;
632def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
633 (ist node:$val, node:$base, node:$offset), [{
634 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
635 ISD::MemIndexedMode AM = ST->getAddressingMode();
636 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
637 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
638 }
639 return false;
640}]>;
641def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
642 (ist node:$val, node:$base, node:$offset), [{
643 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
644 ISD::MemIndexedMode AM = ST->getAddressingMode();
645 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
646 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
647 }
648 return false;
649}]>;
650
651def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
652 (ist node:$val, node:$ptr, node:$offset), [{
653 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
654 ISD::MemIndexedMode AM = ST->getAddressingMode();
655 return !ST->isTruncatingStore() &&
656 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
657 }
658 return false;
659}]>;
660
661def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
662 (ist node:$val, node:$base, node:$offset), [{
663 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
664 ISD::MemIndexedMode AM = ST->getAddressingMode();
665 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
666 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
667 }
668 return false;
669}]>;
670def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
671 (ist node:$val, node:$base, node:$offset), [{
672 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
673 ISD::MemIndexedMode AM = ST->getAddressingMode();
674 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
675 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
676 }
677 return false;
678}]>;
679def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
680 (ist node:$val, node:$base, node:$offset), [{
681 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
682 ISD::MemIndexedMode AM = ST->getAddressingMode();
683 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
684 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
685 }
686 return false;
687}]>;
688def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
689 (ist node:$val, node:$base, node:$offset), [{
690 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
691 ISD::MemIndexedMode AM = ST->getAddressingMode();
692 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
693 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
694 }
695 return false;
696}]>;
697def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
698 (ist node:$val, node:$base, node:$offset), [{
699 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
700 ISD::MemIndexedMode AM = ST->getAddressingMode();
701 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
702 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
703 }
704 return false;
705}]>;
706
707// setcc convenience fragments.
708def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
709 (setcc node:$lhs, node:$rhs, SETOEQ)>;
710def setogt : PatFrag<(ops node:$lhs, node:$rhs),
711 (setcc node:$lhs, node:$rhs, SETOGT)>;
712def setoge : PatFrag<(ops node:$lhs, node:$rhs),
713 (setcc node:$lhs, node:$rhs, SETOGE)>;
714def setolt : PatFrag<(ops node:$lhs, node:$rhs),
715 (setcc node:$lhs, node:$rhs, SETOLT)>;
716def setole : PatFrag<(ops node:$lhs, node:$rhs),
717 (setcc node:$lhs, node:$rhs, SETOLE)>;
718def setone : PatFrag<(ops node:$lhs, node:$rhs),
719 (setcc node:$lhs, node:$rhs, SETONE)>;
720def seto : PatFrag<(ops node:$lhs, node:$rhs),
721 (setcc node:$lhs, node:$rhs, SETO)>;
722def setuo : PatFrag<(ops node:$lhs, node:$rhs),
723 (setcc node:$lhs, node:$rhs, SETUO)>;
724def setueq : PatFrag<(ops node:$lhs, node:$rhs),
725 (setcc node:$lhs, node:$rhs, SETUEQ)>;
726def setugt : PatFrag<(ops node:$lhs, node:$rhs),
727 (setcc node:$lhs, node:$rhs, SETUGT)>;
728def setuge : PatFrag<(ops node:$lhs, node:$rhs),
729 (setcc node:$lhs, node:$rhs, SETUGE)>;
730def setult : PatFrag<(ops node:$lhs, node:$rhs),
731 (setcc node:$lhs, node:$rhs, SETULT)>;
732def setule : PatFrag<(ops node:$lhs, node:$rhs),
733 (setcc node:$lhs, node:$rhs, SETULE)>;
734def setune : PatFrag<(ops node:$lhs, node:$rhs),
735 (setcc node:$lhs, node:$rhs, SETUNE)>;
736def seteq : PatFrag<(ops node:$lhs, node:$rhs),
737 (setcc node:$lhs, node:$rhs, SETEQ)>;
738def setgt : PatFrag<(ops node:$lhs, node:$rhs),
739 (setcc node:$lhs, node:$rhs, SETGT)>;
740def setge : PatFrag<(ops node:$lhs, node:$rhs),
741 (setcc node:$lhs, node:$rhs, SETGE)>;
742def setlt : PatFrag<(ops node:$lhs, node:$rhs),
743 (setcc node:$lhs, node:$rhs, SETLT)>;
744def setle : PatFrag<(ops node:$lhs, node:$rhs),
745 (setcc node:$lhs, node:$rhs, SETLE)>;
746def setne : PatFrag<(ops node:$lhs, node:$rhs),
747 (setcc node:$lhs, node:$rhs, SETNE)>;
748
749//===----------------------------------------------------------------------===//
750// Selection DAG Pattern Support.
751//
752// Patterns are what are actually matched against the target-flavored
753// instruction selection DAG. Instructions defined by the target implicitly
754// define patterns in most cases, but patterns can also be explicitly added when
755// an operation is defined by a sequence of instructions (e.g. loading a large
756// immediate value on RISC targets that do not support immediates as large as
757// their GPRs).
758//
759
760class Pattern<dag patternToMatch, list<dag> resultInstrs> {
761 dag PatternToMatch = patternToMatch;
762 list<dag> ResultInstrs = resultInstrs;
763 list<Predicate> Predicates = []; // See class Instruction in Target.td.
764 int AddedComplexity = 0; // See class Instruction in Target.td.
765}
766
767// Pat - A simple (but common) form of a pattern, which produces a simple result
768// not needing a full list.
769class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
770
771//===----------------------------------------------------------------------===//
772// Complex pattern definitions.
773//
774// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
775// in C++. NumOperands is the number of operands returned by the select function;
776// SelectFunc is the name of the function used to pattern match the max. pattern;
777// RootNodes are the list of possible root nodes of the sub-dags to match.
778// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
779//
780class ComplexPattern<ValueType ty, int numops, string fn,
781 list<SDNode> roots = [], list<SDNodeProperty> props = []> {
782 ValueType Ty = ty;
783 int NumOperands = numops;
784 string SelectFunc = fn;
785 list<SDNode> RootNodes = roots;
786 list<SDNodeProperty> Properties = props;
787}
788
789//===----------------------------------------------------------------------===//
790// Dwarf support.
791//
792def SDT_dwarf_loc : SDTypeProfile<0, 3,
793 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
794def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;
795
796
797