blob: df87e70ece73fc175f8e84d514016d4f05ad4464 [file] [log] [blame]
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "asm-printer"
16#include "ARM.h"
Anton Korobeynikova229f0b2009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattnerfd73ff42009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen2ecdd062010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/Constants.h"
26#include "llvm/Module.h"
Benjamin Kramer572d6dc2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohman2aa282f2009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner52121382009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner52121382009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendling4dfe4962010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattner7f1ac7f2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner73266f92009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattnerc6f802d2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattner2acc03c2010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetMachine.h"
44#include "llvm/Target/TargetOptions.h"
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengb437c252009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbach1e587802009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson6a14a002009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattnerda6d01a2009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Edwin Török26cb0252009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattner3eac1ed2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052#include <cctype>
53using namespace llvm;
54
Chris Lattnerda6d01a2009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059namespace {
Chris Lattnerb8db7822009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Chenge6c61622008-09-18 07:27:23 +000067 /// MachineFunction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068 ARMFunctionInfo *AFI;
69
Evan Chenge6c61622008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling4f405312009-02-24 08:30:20 +000074 public:
Chris Lattner3eac1ed2010-04-04 08:18:47 +000075 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
76 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling4f405312009-02-24 08:30:20 +000077 Subtarget = &TM.getSubtarget<ARMSubtarget>();
78 }
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080 virtual const char *getPassName() const {
81 return "ARM Assembly Printer";
82 }
Chris Lattnerfd73ff42009-10-19 19:59:05 +000083
Chris Lattnerda6d01a2009-10-19 20:20:46 +000084 void printInstructionThroughMCStreamer(const MachineInstr *MI);
85
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Chris Lattner4e972532010-04-04 04:47:45 +000087 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088 const char *Modifier = 0);
Chris Lattner4e972532010-04-04 04:47:45 +000089 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
90 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
91 raw_ostream &O);
92 void printSORegOperand(const MachineInstr *MI, int OpNum,
93 raw_ostream &O);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
95 raw_ostream &O);
96 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
97 raw_ostream &O);
98 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
99 raw_ostream &O);
100 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
101 raw_ostream &O);
102 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 const char *Modifier = 0);
Chris Lattner4e972532010-04-04 04:47:45 +0000104 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 const char *Modifier = 0);
Chris Lattner4e972532010-04-04 04:47:45 +0000106 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
Evan Cheng532cdc52009-06-29 07:51:04 +0000110 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner4e972532010-04-04 04:47:45 +0000111 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 const char *Modifier = 0);
Chris Lattner4e972532010-04-04 04:47:45 +0000113 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
114 raw_ostream &O);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000115
Chris Lattner4e972532010-04-04 04:47:45 +0000116 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
118 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
119 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
120 raw_ostream &O);
Evan Cheng532cdc52009-06-29 07:51:04 +0000121 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner4e972532010-04-04 04:47:45 +0000122 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 unsigned Scale);
Chris Lattner4e972532010-04-04 04:47:45 +0000124 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
125 raw_ostream &O);
126 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
127 raw_ostream &O);
128 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
129 raw_ostream &O);
130 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
131 raw_ostream &O);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000132
Chris Lattner4e972532010-04-04 04:47:45 +0000133 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
134 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
135 raw_ostream &O);
136 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
137 raw_ostream &O);
138 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
139 raw_ostream &O);
140 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O) {}
144 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000146
Chris Lattner4e972532010-04-04 04:47:45 +0000147 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
148 raw_ostream &O) {}
149 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
150 raw_ostream &O) {}
151 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
152 raw_ostream &O) {}
153 void printPredicateOperand(const MachineInstr *MI, int OpNum,
154 raw_ostream &O);
155 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
156 raw_ostream &O);
157 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
158 raw_ostream &O);
159 void printPCLabel(const MachineInstr *MI, int OpNum,
160 raw_ostream &O);
161 void printRegisterList(const MachineInstr *MI, int OpNum,
162 raw_ostream &O);
Evan Cheng532cdc52009-06-29 07:51:04 +0000163 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner4e972532010-04-04 04:47:45 +0000164 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 const char *Modifier);
Chris Lattner4e972532010-04-04 04:47:45 +0000166 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
167 raw_ostream &O);
168 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
169 raw_ostream &O);
170 void printTBAddrMode(const MachineInstr *MI, int OpNum,
171 raw_ostream &O);
172 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
173 raw_ostream &O);
174 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
175 raw_ostream &O);
176 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
177 raw_ostream &O);
Bob Wilson73e9f2e2010-06-11 21:34:50 +0000178 void printNEONModImmOperand(const MachineInstr *MI, int OpNum,
179 raw_ostream &O);
Bob Wilson6a14a002009-11-06 23:33:28 +0000180
Evan Cheng532cdc52009-06-29 07:51:04 +0000181 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3eb5dc12010-04-04 05:29:35 +0000182 unsigned AsmVariant, const char *ExtraCode,
183 raw_ostream &O);
Evan Cheng532cdc52009-06-29 07:51:04 +0000184 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson6c982bb2009-05-19 05:53:42 +0000185 unsigned AsmVariant,
Chris Lattner3eb5dc12010-04-04 05:29:35 +0000186 const char *ExtraCode, raw_ostream &O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187
Chris Lattner4e972532010-04-04 04:47:45 +0000188 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattner213703c2009-09-13 20:19:22 +0000189 static const char *getRegisterName(unsigned RegNo);
Chris Lattner92221692009-09-13 20:08:00 +0000190
Chris Lattnerd2f089f2010-01-28 01:10:34 +0000191 virtual void EmitInstruction(const MachineInstr *MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 bool runOnMachineFunction(MachineFunction &F);
Chris Lattner8559cf72010-01-28 00:19:24 +0000193
194 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner0ee0d722010-01-27 23:58:11 +0000195 virtual void EmitFunctionEntryLabel();
Bob Wilsonb5f835e2009-09-30 22:06:26 +0000196 void EmitStartOfAsmFile(Module &M);
Chris Lattnerb8db7822009-10-19 17:59:19 +0000197 void EmitEndOfAsmFile(Module &M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198
Chris Lattnerc180db22010-01-25 19:51:38 +0000199 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
200 const MachineBasicBlock *MBB) const;
201 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerccda1402010-01-25 19:39:52 +0000202
Evan Chengf1012ce2008-08-08 06:56:16 +0000203 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
204 /// the .s file.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner82d07b72010-04-04 07:05:53 +0000206 SmallString<128> Str;
207 raw_svector_ostream OS(Str);
208 EmitMachineConstantPoolValue(MCPV, OS);
209 OutStreamer.EmitRawText(OS.str());
210 }
211
212 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
213 raw_ostream &O) {
Chris Lattner939a3142010-01-20 07:33:29 +0000214 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
215 case 1: O << MAI->getData8bitsDirective(0); break;
216 case 2: O << MAI->getData16bitsDirective(0); break;
217 case 4: O << MAI->getData32bitsDirective(0); break;
218 default: assert(0 && "Unknown CPV size");
219 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220
Evan Chengf1012ce2008-08-08 06:56:16 +0000221 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5e0257f2009-09-01 01:57:56 +0000222
223 if (ACPV->isLSDA()) {
Chris Lattner82d07b72010-04-04 07:05:53 +0000224 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson62acbf12009-11-02 16:59:06 +0000225 } else if (ACPV->isBlockAddress()) {
Chris Lattner534cd522010-04-05 16:32:14 +0000226 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson62acbf12009-11-02 16:59:06 +0000227 } else if (ACPV->isGlobalValue()) {
Dan Gohman36c56d02010-04-15 01:51:59 +0000228 const GlobalValue *GV = ACPV->getGV();
Evan Chengc2999142009-08-28 23:18:09 +0000229 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Chengba2cf3d2009-09-03 07:04:02 +0000230 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengc2999142009-08-28 23:18:09 +0000231 if (!isIndirect)
Chris Lattner2acc03c2010-03-12 21:19:23 +0000232 O << *Mang->getSymbol(GV);
Evan Chengc2999142009-08-28 23:18:09 +0000233 else {
234 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattnera6f2a102010-01-16 18:37:32 +0000235 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattnerce409842010-01-17 21:43:43 +0000236 O << *Sym;
Chris Lattner1c7f8d32009-10-19 18:49:14 +0000237
238 MachineModuleInfoMachO &MMIMachO =
239 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingce996512010-03-10 22:34:10 +0000240 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattner1c7f8d32009-10-19 18:49:14 +0000241 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
242 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingce996512010-03-10 22:34:10 +0000243 if (StubSym.getPointer() == 0)
244 StubSym = MachineModuleInfoImpl::
Chris Lattner2acc03c2010-03-12 21:19:23 +0000245 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chengc2999142009-08-28 23:18:09 +0000246 }
Bob Wilson62acbf12009-11-02 16:59:06 +0000247 } else {
248 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattnerce409842010-01-17 21:43:43 +0000249 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson62acbf12009-11-02 16:59:06 +0000250 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000251
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
253 if (ACPV->getPCAdjustment() != 0) {
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000254 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge4582d92009-11-06 22:24:13 +0000255 << getFunctionNumber() << "_" << ACPV->getLabelId()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 << "+" << (unsigned)ACPV->getPCAdjustment();
257 if (ACPV->mustAddCurrentAddress())
258 O << "-.";
Chris Lattner3ec04732010-01-15 23:26:49 +0000259 O << ')';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 };
263} // end of anonymous namespace
264
265#include "ARMGenAsmWriter.inc"
266
Chris Lattner0ee0d722010-01-27 23:58:11 +0000267void ARMAsmPrinter::EmitFunctionEntryLabel() {
268 if (AFI->isThumbFunction()) {
Chris Lattner82d07b72010-04-04 07:05:53 +0000269 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner534cd522010-04-05 16:32:14 +0000270 if (!Subtarget->isTargetDarwin())
Chris Lattner82d07b72010-04-04 07:05:53 +0000271 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner534cd522010-04-05 16:32:14 +0000272 else {
273 // This needs to emit to a temporary string to get properly quoted
274 // MCSymbols when they have spaces in them.
275 SmallString<128> Tmp;
276 raw_svector_ostream OS(Tmp);
277 OS << "\t.thumb_func\t" << *CurrentFnSym;
278 OutStreamer.EmitRawText(OS.str());
279 }
Chris Lattner0ee0d722010-01-27 23:58:11 +0000280 }
281
282 OutStreamer.EmitLabel(CurrentFnSym);
283}
284
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285/// runOnMachineFunction - This uses the printInstruction()
286/// method to print assembly for each instruction.
287///
288bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
289 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenge6c61622008-09-18 07:27:23 +0000290 MCP = MF.getConstantPool();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
Chris Lattner1d40b372010-01-28 01:28:58 +0000292 return AsmPrinter::runOnMachineFunction(MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293}
294
Evan Cheng532cdc52009-06-29 07:51:04 +0000295void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner4e972532010-04-04 04:47:45 +0000296 raw_ostream &O, const char *Modifier) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000297 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikova414f362009-11-24 00:44:37 +0000298 unsigned TF = MO.getTargetFlags();
299
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 switch (MO.getType()) {
Chris Lattner799e7c12009-10-19 20:59:55 +0000301 default:
302 assert(0 && "<unknown operand type>");
Bob Wilsone60fee02009-06-22 23:27:02 +0000303 case MachineOperand::MO_Register: {
304 unsigned Reg = MO.getReg();
Chris Lattner799e7c12009-10-19 20:59:55 +0000305 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
306 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Jakob Stoklund Olesen204c1852010-05-24 16:54:32 +0000307 unsigned DRegLo = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_0);
308 unsigned DRegHi = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_1);
Chris Lattner799e7c12009-10-19 20:59:55 +0000309 O << '{'
310 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
311 << '}';
312 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
313 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Chris Lattner017c7f92010-04-04 18:06:11 +0000314 unsigned DReg =
Jakob Stoklund Olesen6ce14ee2010-05-25 00:15:15 +0000315 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
316 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner799e7c12009-10-19 20:59:55 +0000317 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
318 } else {
Anton Korobeynikov59ab8af2009-11-07 15:20:32 +0000319 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner799e7c12009-10-19 20:59:55 +0000320 O << getRegisterName(Reg);
321 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 break;
Bob Wilsone60fee02009-06-22 23:27:02 +0000323 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 case MachineOperand::MO_Immediate: {
Evan Cheng16c012d2009-09-28 09:14:39 +0000325 int64_t Imm = MO.getImm();
Anton Korobeynikov9c196ef2009-10-08 20:43:22 +0000326 O << '#';
Anton Korobeynikova414f362009-11-24 00:44:37 +0000327 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
328 (TF & ARMII::MO_LO16))
329 O << ":lower16:";
330 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
331 (TF & ARMII::MO_HI16))
332 O << ":upper16:";
Anton Korobeynikov9c196ef2009-10-08 20:43:22 +0000333 O << Imm;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 break;
335 }
336 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerd13daf82010-03-13 21:04:28 +0000337 O << *MO.getMBB()->getSymbol();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 return;
339 case MachineOperand::MO_GlobalAddress: {
340 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman36c56d02010-04-15 01:51:59 +0000341 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikova414f362009-11-24 00:44:37 +0000342
343 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
344 (TF & ARMII::MO_LO16))
345 O << ":lower16:";
346 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
347 (TF & ARMII::MO_HI16))
348 O << ":upper16:";
Chris Lattner2acc03c2010-03-12 21:19:23 +0000349 O << *Mang->getSymbol(GV);
Anton Korobeynikov440f23d2008-11-22 16:15:34 +0000350
Chris Lattner6d718812010-04-03 22:28:33 +0000351 printOffset(MO.getOffset(), O);
Anton Korobeynikov440f23d2008-11-22 16:15:34 +0000352
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 if (isCallOp && Subtarget->isTargetELF() &&
354 TM.getRelocationModel() == Reloc::PIC_)
355 O << "(PLT)";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 break;
357 }
358 case MachineOperand::MO_ExternalSymbol: {
359 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattnerce409842010-01-17 21:43:43 +0000360 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner52f39f02010-01-13 08:08:33 +0000361
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 if (isCallOp && Subtarget->isTargetELF() &&
363 TM.getRelocationModel() == Reloc::PIC_)
364 O << "(PLT)";
365 break;
366 }
367 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner3e990112010-01-23 07:00:21 +0000368 O << *GetCPISymbol(MO.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 break;
370 case MachineOperand::MO_JumpTableIndex:
Chris Lattner3e990112010-01-23 07:00:21 +0000371 O << *GetJTISymbol(MO.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 }
374}
375
Chris Lattner4e972532010-04-04 04:47:45 +0000376static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000377 const MCAsmInfo *MAI) {
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000378 // Break it up into two parts that make up a shifter immediate.
379 V = ARM_AM::getSOImmVal(V);
380 assert(V != -1 && "Not a valid so_imm value!");
381
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 unsigned Imm = ARM_AM::getSOImmValImm(V);
383 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov440f23d2008-11-22 16:15:34 +0000384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 // Print low-level immediate formation info, per
386 // A5.1.3: "Data-processing operands - Immediate".
387 if (Rot) {
388 O << "#" << Imm << ", " << Rot;
389 // Pretty printed version.
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000390 if (VerboseAsm) {
Chris Lattner4e972532010-04-04 04:47:45 +0000391 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000392 O << (int)ARM_AM::rotr32(Imm, Rot);
393 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 } else {
395 O << "#" << Imm;
396 }
397}
398
399/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
400/// immediate in bits 0-7.
Chris Lattner4e972532010-04-04 04:47:45 +0000401void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
402 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000404 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner97c69b72010-04-04 18:52:31 +0000405 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406}
407
Evan Cheng7cd4acb2008-11-06 02:25:39 +0000408/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
409/// followed by an 'orr' to materialize.
Chris Lattner4e972532010-04-04 04:47:45 +0000410void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
411 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000413 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattnera96056a2007-12-30 20:49:49 +0000414 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
415 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner97c69b72010-04-04 18:52:31 +0000416 printSOImm(O, V1, isVerbose(), MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 O << "\n\torr";
Chris Lattner4e972532010-04-04 04:47:45 +0000418 printPredicateOperand(MI, 2, O);
Evan Chengd3f9bc42009-10-26 23:45:59 +0000419 O << "\t";
Chris Lattner4e972532010-04-04 04:47:45 +0000420 printOperand(MI, 0, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 O << ", ";
Chris Lattner4e972532010-04-04 04:47:45 +0000422 printOperand(MI, 0, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 O << ", ";
Chris Lattner97c69b72010-04-04 18:52:31 +0000424 printSOImm(O, V2, isVerbose(), MAI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425}
426
427// so_reg is a 4-operand unit corresponding to register forms of the A5.1
428// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng19bb7c72009-06-27 02:26:13 +0000429// REG 0 0 - e.g. R5
430// REG REG 0,SH_OPC - e.g. R5, ROR R3
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner4e972532010-04-04 04:47:45 +0000432void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
433 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 const MachineOperand &MO1 = MI->getOperand(Op);
435 const MachineOperand &MO2 = MI->getOperand(Op+1);
436 const MachineOperand &MO3 = MI->getOperand(Op+2);
437
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000438 O << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
440 // Print the shift opc.
441 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000442 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443 << " ";
444
445 if (MO2.getReg()) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000446 O << getRegisterName(MO2.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
448 } else {
449 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
450 }
451}
452
Chris Lattner4e972532010-04-04 04:47:45 +0000453void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
454 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 const MachineOperand &MO1 = MI->getOperand(Op);
456 const MachineOperand &MO2 = MI->getOperand(Op+1);
457 const MachineOperand &MO3 = MI->getOperand(Op+2);
458
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000459 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner4e972532010-04-04 04:47:45 +0000460 printOperand(MI, Op, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 return;
462 }
463
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000464 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465
466 if (!MO2.getReg()) {
Johnny Chen09a43762010-03-17 17:52:21 +0000467 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 O << ", #"
Johnny Chen09a43762010-03-17 17:52:21 +0000469 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 << ARM_AM::getAM2Offset(MO3.getImm());
471 O << "]";
472 return;
473 }
474
475 O << ", "
Johnny Chen09a43762010-03-17 17:52:21 +0000476 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000477 << getRegisterName(MO2.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000478
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
480 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000481 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 << " #" << ShImm;
483 O << "]";
484}
485
Chris Lattner4e972532010-04-04 04:47:45 +0000486void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
487 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 const MachineOperand &MO1 = MI->getOperand(Op);
489 const MachineOperand &MO2 = MI->getOperand(Op+1);
490
491 if (!MO1.getReg()) {
492 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 O << "#"
Johnny Chen09a43762010-03-17 17:52:21 +0000494 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 << ImmOffs;
496 return;
497 }
498
Johnny Chen09a43762010-03-17 17:52:21 +0000499 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000500 << getRegisterName(MO1.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000501
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
503 O << ", "
Chris Lattnera96056a2007-12-30 20:49:49 +0000504 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 << " #" << ShImm;
506}
507
Chris Lattner4e972532010-04-04 04:47:45 +0000508void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
509 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 const MachineOperand &MO1 = MI->getOperand(Op);
511 const MachineOperand &MO2 = MI->getOperand(Op+1);
512 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000513
Dan Gohman1e57df32008-02-10 18:45:23 +0000514 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000515 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
517 if (MO2.getReg()) {
518 O << ", "
519 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000520 << getRegisterName(MO2.getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 << "]";
522 return;
523 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000524
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
526 O << ", #"
Johnny Chen09a43762010-03-17 17:52:21 +0000527 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 << ImmOffs;
529 O << "]";
530}
531
Chris Lattner4e972532010-04-04 04:47:45 +0000532void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
533 raw_ostream &O){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 const MachineOperand &MO1 = MI->getOperand(Op);
535 const MachineOperand &MO2 = MI->getOperand(Op+1);
536
537 if (MO1.getReg()) {
538 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000539 << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 return;
541 }
542
543 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 O << "#"
Johnny Chen09a43762010-03-17 17:52:21 +0000545 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 << ImmOffs;
547}
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000548
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner4e972532010-04-04 04:47:45 +0000550 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 const char *Modifier) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 const MachineOperand &MO2 = MI->getOperand(Op+1);
553 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
554 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilson1d7bcd82010-03-16 16:19:07 +0000555 O << ARM_AM::getAMSubModeStr(Mode);
Evan Cheng9b531042009-08-07 21:19:10 +0000556 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
557 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
558 if (Mode == ARM_AM::ia)
559 O << ".w";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 } else {
Chris Lattner4e972532010-04-04 04:47:45 +0000561 printOperand(MI, Op, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 }
563}
564
565void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner4e972532010-04-04 04:47:45 +0000566 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 const char *Modifier) {
568 const MachineOperand &MO1 = MI->getOperand(Op);
569 const MachineOperand &MO2 = MI->getOperand(Op+1);
570
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000571 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner4e972532010-04-04 04:47:45 +0000572 printOperand(MI, Op, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 return;
574 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000575
Dan Gohman1e57df32008-02-10 18:45:23 +0000576 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577
578 if (Modifier && strcmp(Modifier, "submode") == 0) {
579 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache2fda532009-11-09 00:11:35 +0000580 O << ARM_AM::getAMSubModeStr(Mode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 return;
582 } else if (Modifier && strcmp(Modifier, "base") == 0) {
583 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000584 O << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 return;
586 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000587
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000588 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000589
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
591 O << ", #"
Johnny Chen09a43762010-03-17 17:52:21 +0000592 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 << ImmOffs*4;
594 }
595 O << "]";
596}
597
Chris Lattner4e972532010-04-04 04:47:45 +0000598void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
599 raw_ostream &O) {
Bob Wilson970a10d2009-07-01 23:16:05 +0000600 const MachineOperand &MO1 = MI->getOperand(Op);
601 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson970a10d2009-07-01 23:16:05 +0000602
Jim Grosbach04d92822009-11-07 21:25:39 +0000603 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson255e7482010-03-20 22:13:40 +0000604 if (MO2.getImm()) {
Anton Korobeynikovaa4af892009-11-17 20:04:59 +0000605 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson255e7482010-03-20 22:13:40 +0000606 O << ", :" << MO2.getImm();
Jim Grosbach04d92822009-11-07 21:25:39 +0000607 }
608 O << "]";
Bob Wilson255e7482010-03-20 22:13:40 +0000609}
Bob Wilsond1092142010-03-16 23:01:13 +0000610
Chris Lattner4e972532010-04-04 04:47:45 +0000611void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
612 raw_ostream &O){
Bob Wilson255e7482010-03-20 22:13:40 +0000613 const MachineOperand &MO = MI->getOperand(Op);
614 if (MO.getReg() == 0)
615 O << "!";
616 else
617 O << ", " << getRegisterName(MO.getReg());
Bob Wilson970a10d2009-07-01 23:16:05 +0000618}
619
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner4e972532010-04-04 04:47:45 +0000621 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 const char *Modifier) {
623 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner4e972532010-04-04 04:47:45 +0000624 printPCLabel(MI, Op+1, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 return;
626 }
627
628 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman1e57df32008-02-10 18:45:23 +0000629 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen09a43762010-03-17 17:52:21 +0000630 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631}
632
633void
Chris Lattner4e972532010-04-04 04:47:45 +0000634ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
635 raw_ostream &O) {
Evan Cheng36173712009-06-23 17:48:47 +0000636 const MachineOperand &MO = MI->getOperand(Op);
637 uint32_t v = ~MO.getImm();
Evan Cheng23057682009-06-25 22:04:44 +0000638 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyd2e271b2009-06-24 01:08:42 +0000639 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Cheng36173712009-06-23 17:48:47 +0000640 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
641 O << "#" << lsb << ", #" << width;
642}
643
Evan Cheng532cdc52009-06-29 07:51:04 +0000644//===--------------------------------------------------------------------===//
645
Chris Lattner4e972532010-04-04 04:47:45 +0000646void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
647 raw_ostream &O) {
Evan Cheng91fd9e42009-11-19 06:57:41 +0000648 O << "#" << MI->getOperand(Op).getImm() * 4;
649}
650
Evan Cheng36173712009-06-23 17:48:47 +0000651void
Chris Lattner4e972532010-04-04 04:47:45 +0000652ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
653 raw_ostream &O) {
Evan Chengb8d07432009-07-09 23:43:36 +0000654 // (3 - the number of trailing zeros) is the number of then / else.
655 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen09a43762010-03-17 17:52:21 +0000656 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chengb8d07432009-07-09 23:43:36 +0000657 unsigned NumTZ = CountTrailingZeros_32(Mask);
658 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Chengd5b67fa2009-07-10 01:54:42 +0000659 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen09a43762010-03-17 17:52:21 +0000660 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chengb8d07432009-07-09 23:43:36 +0000661 if (T)
662 O << 't';
663 else
664 O << 'e';
665 }
666}
667
668void
Chris Lattner4e972532010-04-04 04:47:45 +0000669ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
670 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 const MachineOperand &MO1 = MI->getOperand(Op);
672 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000673 O << "[" << getRegisterName(MO1.getReg());
674 O << ", " << getRegisterName(MO2.getReg()) << "]";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675}
676
677void
678ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner4e972532010-04-04 04:47:45 +0000679 raw_ostream &O,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 unsigned Scale) {
681 const MachineOperand &MO1 = MI->getOperand(Op);
682 const MachineOperand &MO2 = MI->getOperand(Op+1);
683 const MachineOperand &MO3 = MI->getOperand(Op+2);
684
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000685 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner4e972532010-04-04 04:47:45 +0000686 printOperand(MI, Op, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 return;
688 }
689
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000690 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 if (MO3.getReg())
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000692 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4137d7c2009-11-10 19:48:13 +0000693 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen09a43762010-03-17 17:52:21 +0000694 O << ", #" << ImmOffs * Scale;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 O << "]";
696}
697
698void
Chris Lattner4e972532010-04-04 04:47:45 +0000699ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
700 raw_ostream &O) {
701 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702}
703void
Chris Lattner4e972532010-04-04 04:47:45 +0000704ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
705 raw_ostream &O) {
706 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707}
708void
Chris Lattner4e972532010-04-04 04:47:45 +0000709ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
710 raw_ostream &O) {
711 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712}
713
Chris Lattner4e972532010-04-04 04:47:45 +0000714void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
715 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 const MachineOperand &MO1 = MI->getOperand(Op);
717 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000718 O << "[" << getRegisterName(MO1.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen09a43762010-03-17 17:52:21 +0000720 O << ", #" << ImmOffs*4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 O << "]";
722}
723
Evan Cheng532cdc52009-06-29 07:51:04 +0000724//===--------------------------------------------------------------------===//
725
Evan Cheng19bb7c72009-06-27 02:26:13 +0000726// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
727// register with shift forms.
728// REG 0 0 - e.g. R5
729// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner4e972532010-04-04 04:47:45 +0000730void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
731 raw_ostream &O) {
Evan Cheng19bb7c72009-06-27 02:26:13 +0000732 const MachineOperand &MO1 = MI->getOperand(OpNum);
733 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
734
735 unsigned Reg = MO1.getReg();
736 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000737 O << getRegisterName(Reg);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000738
739 // Print the shift opc.
740 O << ", "
741 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
742 << " ";
743
744 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
745 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
746}
747
Evan Cheng532cdc52009-06-29 07:51:04 +0000748void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000749 int OpNum,
750 raw_ostream &O) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000751 const MachineOperand &MO1 = MI->getOperand(OpNum);
752 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng19bb7c72009-06-27 02:26:13 +0000753
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000754 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000755
756 unsigned OffImm = MO2.getImm();
757 if (OffImm) // Don't print +0.
Johnny Chen09a43762010-03-17 17:52:21 +0000758 O << ", #" << OffImm;
Evan Cheng532cdc52009-06-29 07:51:04 +0000759 O << "]";
760}
761
762void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000763 int OpNum,
764 raw_ostream &O) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000765 const MachineOperand &MO1 = MI->getOperand(OpNum);
766 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
767
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000768 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000769
770 int32_t OffImm = (int32_t)MO2.getImm();
771 // Don't print +0.
772 if (OffImm < 0)
773 O << ", #-" << -OffImm;
774 else if (OffImm > 0)
Johnny Chen09a43762010-03-17 17:52:21 +0000775 O << ", #" << OffImm;
Evan Cheng532cdc52009-06-29 07:51:04 +0000776 O << "]";
777}
778
Evan Cheng6bc67202009-07-09 22:21:59 +0000779void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000780 int OpNum,
781 raw_ostream &O) {
Evan Cheng6bc67202009-07-09 22:21:59 +0000782 const MachineOperand &MO1 = MI->getOperand(OpNum);
783 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
784
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000785 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng6bc67202009-07-09 22:21:59 +0000786
787 int32_t OffImm = (int32_t)MO2.getImm() / 4;
788 // Don't print +0.
789 if (OffImm < 0)
Evan Cheng46251782009-11-19 06:31:26 +0000790 O << ", #-" << -OffImm * 4;
Evan Cheng6bc67202009-07-09 22:21:59 +0000791 else if (OffImm > 0)
Johnny Chen09a43762010-03-17 17:52:21 +0000792 O << ", #" << OffImm * 4;
Evan Cheng6bc67202009-07-09 22:21:59 +0000793 O << "]";
794}
795
Evan Chenga90942e2009-07-02 07:28:31 +0000796void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000797 int OpNum,
798 raw_ostream &O) {
Evan Chenga90942e2009-07-02 07:28:31 +0000799 const MachineOperand &MO1 = MI->getOperand(OpNum);
800 int32_t OffImm = (int32_t)MO1.getImm();
801 // Don't print +0.
802 if (OffImm < 0)
803 O << "#-" << -OffImm;
804 else if (OffImm > 0)
Johnny Chen09a43762010-03-17 17:52:21 +0000805 O << "#" << OffImm;
806}
807
Evan Cheng532cdc52009-06-29 07:51:04 +0000808void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000809 int OpNum,
810 raw_ostream &O) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000811 const MachineOperand &MO1 = MI->getOperand(OpNum);
812 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
813 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
814
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000815 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000816
Evan Chenge8f37122009-08-11 08:52:18 +0000817 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000818 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng532cdc52009-06-29 07:51:04 +0000819
Evan Chenge8f37122009-08-11 08:52:18 +0000820 unsigned ShAmt = MO3.getImm();
821 if (ShAmt) {
822 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
823 O << ", lsl #" << ShAmt;
Evan Cheng532cdc52009-06-29 07:51:04 +0000824 }
825 O << "]";
826}
827
828
829//===--------------------------------------------------------------------===//
830
Chris Lattner4e972532010-04-04 04:47:45 +0000831void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
832 raw_ostream &O) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000833 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 if (CC != ARMCC::AL)
835 O << ARMCondCodeToString(CC);
836}
837
Johnny Chen6d519bf2010-03-02 17:57:15 +0000838void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner4e972532010-04-04 04:47:45 +0000839 int OpNum,
840 raw_ostream &O) {
Johnny Chen6d519bf2010-03-02 17:57:15 +0000841 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
842 O << ARMCondCodeToString(CC);
843}
844
Chris Lattner4e972532010-04-04 04:47:45 +0000845void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
846 raw_ostream &O){
Evan Cheng532cdc52009-06-29 07:51:04 +0000847 unsigned Reg = MI->getOperand(OpNum).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 if (Reg) {
849 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
850 O << 's';
851 }
852}
853
Chris Lattner4e972532010-04-04 04:47:45 +0000854void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
855 raw_ostream &O) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000856 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge4582d92009-11-06 22:24:13 +0000857 O << MAI->getPrivateGlobalPrefix()
858 << "PC" << getFunctionNumber() << "_" << Id;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859}
860
Chris Lattner4e972532010-04-04 04:47:45 +0000861void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
862 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 O << "{";
Bob Wilson5ef33c72010-03-13 01:08:20 +0000864 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng94958142009-08-11 21:11:32 +0000865 if (MI->getOperand(i).isImplicit())
866 continue;
Bob Wilson5ef33c72010-03-13 01:08:20 +0000867 if ((int)i != OpNum) O << ", ";
Chris Lattner4e972532010-04-04 04:47:45 +0000868 printOperand(MI, i, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 }
870 O << "}";
871}
872
Evan Cheng532cdc52009-06-29 07:51:04 +0000873void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner4e972532010-04-04 04:47:45 +0000874 raw_ostream &O, const char *Modifier) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 assert(Modifier && "This operand only works with a modifier!");
876 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
877 // data itself.
878 if (!strcmp(Modifier, "label")) {
Evan Cheng532cdc52009-06-29 07:51:04 +0000879 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner726d3972010-02-10 00:36:00 +0000880 OutStreamer.EmitLabel(GetCPISymbol(ID));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 } else {
882 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng532cdc52009-06-29 07:51:04 +0000883 unsigned CPI = MI->getOperand(OpNum).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884
Evan Chenge6c61622008-09-18 07:27:23 +0000885 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +0000886
Evan Chengf1012ce2008-08-08 06:56:16 +0000887 if (MCPE.isMachineConstantPoolEntry()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Chengf1012ce2008-08-08 06:56:16 +0000889 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 EmitGlobalConstant(MCPE.Val.ConstVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 }
892 }
893}
894
Chris Lattnerc180db22010-01-25 19:51:38 +0000895MCSymbol *ARMAsmPrinter::
896GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
897 const MachineBasicBlock *MBB) const {
898 SmallString<60> Name;
899 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerccda1402010-01-25 19:39:52 +0000900 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattnerc180db22010-01-25 19:51:38 +0000901 << "_set_" << MBB->getNumber();
Chris Lattner3b197832010-03-30 18:10:53 +0000902 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerc180db22010-01-25 19:51:38 +0000903}
904
905MCSymbol *ARMAsmPrinter::
906GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
907 SmallString<60> Name;
908 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattnerc42059f2010-01-25 23:28:03 +0000909 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner3b197832010-03-30 18:10:53 +0000910 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerccda1402010-01-25 19:39:52 +0000911}
912
Chris Lattner4e972532010-04-04 04:47:45 +0000913void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
914 raw_ostream &O) {
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000915 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
916
Evan Cheng532cdc52009-06-29 07:51:04 +0000917 const MachineOperand &MO1 = MI->getOperand(OpNum);
918 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner3e990112010-01-23 07:00:21 +0000919
Chris Lattner6017d482007-12-30 23:10:15 +0000920 unsigned JTI = MO1.getIndex();
Chris Lattnerc180db22010-01-25 19:51:38 +0000921 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner8d357862010-04-05 17:52:31 +0000922 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
923 // order.
924 O << *JTISymbol << ":\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000926 const char *JTEntryDirective = MAI->getData32bitsDirective();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927
Dan Gohmane4da6412008-07-07 20:06:06 +0000928 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
930 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattner5e969572010-01-26 20:40:54 +0000931 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengb437c252009-07-24 18:19:46 +0000932 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
934 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000935 bool isNew = JTSets.insert(MBB);
936
Chris Lattnerc180db22010-01-25 19:51:38 +0000937 if (UseSet && isNew) {
Chris Lattner5e969572010-01-26 20:40:54 +0000938 O << "\t.set\t"
Jim Grosbach9e096312010-01-25 23:50:13 +0000939 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerd13daf82010-03-13 21:04:28 +0000940 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattnerc180db22010-01-25 19:51:38 +0000941 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942
943 O << JTEntryDirective << ' ';
944 if (UseSet)
Chris Lattnerc180db22010-01-25 19:51:38 +0000945 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
946 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerd13daf82010-03-13 21:04:28 +0000947 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattnerc180db22010-01-25 19:51:38 +0000948 else
Chris Lattnerd13daf82010-03-13 21:04:28 +0000949 O << *MBB->getSymbol();
Chris Lattnerc180db22010-01-25 19:51:38 +0000950
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 if (i != e-1)
952 O << '\n';
953 }
954}
955
Chris Lattner4e972532010-04-04 04:47:45 +0000956void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
957 raw_ostream &O) {
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000958 const MachineOperand &MO1 = MI->getOperand(OpNum);
959 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
960 unsigned JTI = MO1.getIndex();
Chris Lattnerc180db22010-01-25 19:51:38 +0000961
962 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner8d357862010-04-05 17:52:31 +0000963
964 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
965 // order.
966 O << *JTISymbol << ":\n";
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000967
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000968 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
969 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
970 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000971 bool ByteOffset = false, HalfWordOffset = false;
972 if (MI->getOpcode() == ARM::t2TBB)
973 ByteOffset = true;
974 else if (MI->getOpcode() == ARM::t2TBH)
975 HalfWordOffset = true;
976
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000977 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
978 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000979 if (ByteOffset)
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000980 O << MAI->getData8bitsDirective();
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000981 else if (HalfWordOffset)
Chris Lattnera5ef4d32009-08-22 21:43:10 +0000982 O << MAI->getData16bitsDirective();
Chris Lattnerc180db22010-01-25 19:51:38 +0000983
984 if (ByteOffset || HalfWordOffset)
Chris Lattnerd13daf82010-03-13 21:04:28 +0000985 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattnerc180db22010-01-25 19:51:38 +0000986 else
Chris Lattnerd13daf82010-03-13 21:04:28 +0000987 O << "\tb.w " << *MBB->getSymbol();
Chris Lattnerc180db22010-01-25 19:51:38 +0000988
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000989 if (i != e-1)
990 O << '\n';
991 }
992}
993
Chris Lattner4e972532010-04-04 04:47:45 +0000994void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
995 raw_ostream &O) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +0000996 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng1b2b3e22009-07-29 02:18:14 +0000997 if (MI->getOpcode() == ARM::t2TBH)
998 O << ", lsl #1";
999 O << ']';
1000}
1001
Chris Lattner4e972532010-04-04 04:47:45 +00001002void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1003 raw_ostream &O) {
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001004 O << MI->getOperand(OpNum).getImm();
1005}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006
Chris Lattner4e972532010-04-04 04:47:45 +00001007void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1008 raw_ostream &O) {
Evan Cheng7c7a3ff2009-10-28 01:44:26 +00001009 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach8d450b22009-11-23 21:08:25 +00001010 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner97c69b72010-04-04 18:52:31 +00001011 if (isVerbose()) {
Chris Lattner4e972532010-04-04 04:47:45 +00001012 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng7c7a3ff2009-10-28 01:44:26 +00001013 WriteAsOperand(O, FP, /*PrintType=*/false);
1014 }
1015}
1016
Chris Lattner4e972532010-04-04 04:47:45 +00001017void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1018 raw_ostream &O) {
Evan Cheng7c7a3ff2009-10-28 01:44:26 +00001019 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach8d450b22009-11-23 21:08:25 +00001020 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner97c69b72010-04-04 18:52:31 +00001021 if (isVerbose()) {
Chris Lattner4e972532010-04-04 04:47:45 +00001022 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng7c7a3ff2009-10-28 01:44:26 +00001023 WriteAsOperand(O, FP, /*PrintType=*/false);
1024 }
1025}
1026
Bob Wilson73e9f2e2010-06-11 21:34:50 +00001027void ARMAsmPrinter::printNEONModImmOperand(const MachineInstr *MI, int OpNum,
1028 raw_ostream &O) {
1029 unsigned Imm = MI->getOperand(OpNum).getImm();
1030 unsigned OpCmode = (Imm >> 8) & 0x1f;
1031 unsigned Imm8 = Imm & 0xff;
1032 uint64_t Val = 0;
1033
1034 if (OpCmode == 0xe) {
1035 // 8-bit vector elements
1036 Val = Imm8;
1037 } else if ((OpCmode & 0xc) == 0x8) {
1038 // 16-bit vector elements
1039 unsigned ByteNum = (OpCmode & 0x6) >> 1;
1040 Val = Imm8 << (8 * ByteNum);
1041 } else if ((OpCmode & 0x8) == 0) {
1042 // 32-bit vector elements, zero with one byte set
1043 unsigned ByteNum = (OpCmode & 0x6) >> 1;
1044 Val = Imm8 << (8 * ByteNum);
1045 } else if ((OpCmode & 0xe) == 0xc) {
1046 // 32-bit vector elements, one byte with low bits set
Bob Wilson3477c872010-07-02 17:23:44 +00001047 unsigned ByteNum = 1 + (OpCmode & 0x1);
1048 Val = (Imm8 << (8 * ByteNum)) | (0xffff >> (8 * (2 - ByteNum)));
Bob Wilson73e9f2e2010-06-11 21:34:50 +00001049 } else if (OpCmode == 0x1e) {
1050 // 64-bit vector elements
1051 for (unsigned ByteNum = 0; ByteNum < 8; ++ByteNum) {
1052 if ((Imm >> ByteNum) & 1)
1053 Val |= (uint64_t)0xff << (8 * ByteNum);
1054 }
1055 } else {
1056 assert(false && "Unsupported NEON immediate");
1057 }
1058 O << "#0x" << utohexstr(Val);
1059}
1060
Evan Cheng532cdc52009-06-29 07:51:04 +00001061bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3eb5dc12010-04-04 05:29:35 +00001062 unsigned AsmVariant, const char *ExtraCode,
1063 raw_ostream &O) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 // Does this asm operand have a single letter operand modifier?
1065 if (ExtraCode && ExtraCode[0]) {
1066 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001067
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 switch (ExtraCode[0]) {
1069 default: return true; // Unknown modifier.
Bob Wilsonc6751352009-07-09 23:54:51 +00001070 case 'a': // Print as a memory address.
1071 if (MI->getOperand(OpNum).isReg()) {
Chris Lattnerf0a25de2009-09-13 20:31:40 +00001072 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilsonc6751352009-07-09 23:54:51 +00001073 return false;
1074 }
1075 // Fallthrough
1076 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson30ff4492009-08-21 21:58:55 +00001077 if (!MI->getOperand(OpNum).isImm())
1078 return true;
Chris Lattner4e972532010-04-04 04:47:45 +00001079 printNoHashImmediate(MI, OpNum, O);
Bob Wilson5260c4c2009-04-06 21:46:51 +00001080 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 case 'P': // Print a VFP double precision register.
Evan Cheng9e5c8a82009-12-08 23:06:22 +00001082 case 'q': // Print a NEON quad precision register.
Chris Lattner4e972532010-04-04 04:47:45 +00001083 printOperand(MI, OpNum, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 return false;
1085 case 'Q':
Bob Wilson314d7eb2010-05-27 20:23:42 +00001086 case 'R':
Bob Wilson314d7eb2010-05-27 20:23:42 +00001087 case 'H':
Evan Cheng5f3b96d2010-05-27 23:45:31 +00001088 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilson314d7eb2010-05-27 20:23:42 +00001089 return true;
Evan Chengc2cb3702010-05-27 22:08:38 +00001090 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 }
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001092
Chris Lattner4e972532010-04-04 04:47:45 +00001093 printOperand(MI, OpNum, O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 return false;
1095}
1096
Bob Wilson6c982bb2009-05-19 05:53:42 +00001097bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng532cdc52009-06-29 07:51:04 +00001098 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3eb5dc12010-04-04 05:29:35 +00001099 const char *ExtraCode,
1100 raw_ostream &O) {
Bob Wilson6c982bb2009-05-19 05:53:42 +00001101 if (ExtraCode && ExtraCode[0])
1102 return true; // Unknown modifier.
Bob Wilson6855b222009-10-13 20:50:28 +00001103
1104 const MachineOperand &MO = MI->getOperand(OpNum);
1105 assert(MO.isReg() && "unexpected inline asm memory operand");
1106 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson6c982bb2009-05-19 05:53:42 +00001107 return false;
1108}
1109
Chris Lattnerd2f089f2010-01-28 01:10:34 +00001110void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001111 if (EnableMCInst) {
1112 printInstructionThroughMCStreamer(MI);
Chris Lattnerae181792010-04-04 06:12:20 +00001113 return;
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001114 }
Chris Lattnerae181792010-04-04 06:12:20 +00001115
1116 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1117 EmitAlignment(2);
1118
1119 SmallString<128> Str;
1120 raw_svector_ostream OS(Str);
Dale Johannesen2ecdd062010-04-26 20:07:31 +00001121 if (MI->getOpcode() == ARM::DBG_VALUE) {
1122 unsigned NOps = MI->getNumOperands();
1123 assert(NOps==4);
1124 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1125 // cast away const; DIetc do not take const operands for some reason.
1126 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1127 OS << V.getName();
1128 OS << " <- ";
1129 // Frame address. Currently handles register +- offset only.
1130 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1131 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1132 OS << ']';
1133 OS << "+";
1134 printOperand(MI, NOps-2, OS);
1135 OutStreamer.EmitRawText(OS.str());
1136 return;
1137 }
1138
Chris Lattnerae181792010-04-04 06:12:20 +00001139 printInstruction(MI, OS);
1140 OutStreamer.EmitRawText(OS.str());
1141
1142 // Make sure the instruction that follows TBB is 2-byte aligned.
1143 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1144 if (MI->getOpcode() == ARM::t2TBB)
1145 EmitAlignment(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146}
1147
Bob Wilsonb5f835e2009-09-30 22:06:26 +00001148void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson5147f112009-09-30 00:23:42 +00001149 if (Subtarget->isTargetDarwin()) {
1150 Reloc::Model RelocM = TM.getRelocationModel();
1151 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1152 // Declare all the text sections up front (before the DWARF sections
1153 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1154 // them together at the beginning of the object file. This helps
1155 // avoid out-of-range branches that are due a fundamental limitation of
1156 // the way symbol offsets are encoded with the current Darwin ARM
1157 // relocations.
Dan Gohman443093d2010-04-17 16:44:48 +00001158 const TargetLoweringObjectFileMachO &TLOFMacho =
1159 static_cast<const TargetLoweringObjectFileMachO &>(
1160 getObjFileLowering());
Bob Wilson1f9b67a2009-09-30 22:25:37 +00001161 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1162 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1163 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1164 if (RelocM == Reloc::DynamicNoPIC) {
1165 const MCSection *sect =
Chris Lattner088d71c2010-04-08 20:40:11 +00001166 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1167 MCSectionMachO::S_SYMBOL_STUBS,
1168 12, SectionKind::getText());
Bob Wilson1f9b67a2009-09-30 22:25:37 +00001169 OutStreamer.SwitchSection(sect);
1170 } else {
1171 const MCSection *sect =
Chris Lattner088d71c2010-04-08 20:40:11 +00001172 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1173 MCSectionMachO::S_SYMBOL_STUBS,
1174 16, SectionKind::getText());
Bob Wilson1f9b67a2009-09-30 22:25:37 +00001175 OutStreamer.SwitchSection(sect);
1176 }
Bob Wilson5147f112009-09-30 00:23:42 +00001177 }
1178 }
1179
Jim Grosbache2fda532009-11-09 00:11:35 +00001180 // Use unified assembler syntax.
Chris Lattner82d07b72010-04-04 07:05:53 +00001181 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikov9a2d2302009-06-17 23:43:18 +00001182
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001183 // Emit ARM Build Attributes
1184 if (Subtarget->isTargetELF()) {
1185 // CPU Type
Anton Korobeynikov84529082009-06-01 19:03:17 +00001186 std::string CPUString = Subtarget->getCPUString();
1187 if (CPUString != "generic")
Chris Lattner82d07b72010-04-04 07:05:53 +00001188 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001189
1190 // FIXME: Emit FPU type
1191 if (Subtarget->hasVFP2())
Chris Lattner82d07b72010-04-04 07:05:53 +00001192 OutStreamer.EmitRawText("\t.eabi_attribute " +
1193 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001194
1195 // Signal various FP modes.
Chris Lattner82d07b72010-04-04 07:05:53 +00001196 if (!UnsafeFPMath) {
1197 OutStreamer.EmitRawText("\t.eabi_attribute " +
1198 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1199 OutStreamer.EmitRawText("\t.eabi_attribute " +
1200 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1201 }
1202
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001203 if (FiniteOnlyFPMath())
Chris Lattner82d07b72010-04-04 07:05:53 +00001204 OutStreamer.EmitRawText("\t.eabi_attribute " +
1205 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001206 else
Chris Lattner82d07b72010-04-04 07:05:53 +00001207 OutStreamer.EmitRawText("\t.eabi_attribute " +
1208 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001209
1210 // 8-bytes alignment stuff.
Chris Lattner82d07b72010-04-04 07:05:53 +00001211 OutStreamer.EmitRawText("\t.eabi_attribute " +
1212 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1213 OutStreamer.EmitRawText("\t.eabi_attribute " +
1214 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001215
Anton Korobeynikov02e15b82009-08-05 19:04:42 +00001216 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner82d07b72010-04-04 07:05:53 +00001217 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1218 OutStreamer.EmitRawText("\t.eabi_attribute " +
1219 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1220 OutStreamer.EmitRawText("\t.eabi_attribute " +
1221 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1222 }
Anton Korobeynikova229f0b2009-05-23 19:51:20 +00001223 // FIXME: Should we signal R9 usage?
1224 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225}
1226
Anton Korobeynikov3cc6efa2008-08-07 09:54:23 +00001227
Chris Lattnerb8db7822009-10-19 17:59:19 +00001228void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 if (Subtarget->isTargetDarwin()) {
Chris Lattner21f0cc22009-08-03 22:18:15 +00001230 // All darwin targets use mach-o.
Dan Gohman443093d2010-04-17 16:44:48 +00001231 const TargetLoweringObjectFileMachO &TLOFMacho =
1232 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner52121382009-10-19 18:38:33 +00001233 MachineModuleInfoMachO &MMIMacho =
1234 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach9c2ed5c2009-09-04 01:38:51 +00001235
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 // Output non-lazy-pointers for external and common global variables.
Chris Lattner52121382009-10-19 18:38:33 +00001237 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingce996512010-03-10 22:34:10 +00001238
Chris Lattner52121382009-10-19 18:38:33 +00001239 if (!Stubs.empty()) {
Chris Lattner72a676a2009-08-10 01:39:42 +00001240 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner73266f92009-08-19 05:49:37 +00001241 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner13089a42009-08-10 18:01:34 +00001242 EmitAlignment(2);
Chris Lattner52121382009-10-19 18:38:33 +00001243 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendling4dfe4962010-03-09 00:40:17 +00001244 // L_foo$stub:
1245 OutStreamer.EmitLabel(Stubs[i].first);
1246 // .indirect_symbol _foo
Bill Wendlinga9480cb2010-03-11 01:18:13 +00001247 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1248 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendling341930c2010-03-09 00:43:34 +00001249
Bill Wendlinga9480cb2010-03-11 01:18:13 +00001250 if (MCSym.getInt())
Bill Wendling341930c2010-03-09 00:43:34 +00001251 // External to current translation unit.
1252 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1253 else
1254 // Internal to current translation unit.
Bill Wendlingdfd093f2010-03-31 18:47:10 +00001255 //
1256 // When we place the LSDA into the TEXT section, the type info pointers
1257 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1258 // However, sometimes the types are local to the file. So we need to
1259 // fill in the value for the NLP in those cases.
Bill Wendlinga9480cb2010-03-11 01:18:13 +00001260 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1261 OutContext),
Bill Wendling341930c2010-03-09 00:43:34 +00001262 4/*size*/, 0/*addrspace*/);
Evan Chenga65854f2008-12-05 01:06:39 +00001263 }
Bill Wendling4dfe4962010-03-09 00:40:17 +00001264
1265 Stubs.clear();
1266 OutStreamer.AddBlankLine();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 }
1268
Chris Lattnerd9a6f162009-10-19 18:44:38 +00001269 Stubs = MMIMacho.GetHiddenGVStubList();
1270 if (!Stubs.empty()) {
Chris Lattner73266f92009-08-19 05:49:37 +00001271 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattner05fbaf62009-08-10 18:02:16 +00001272 EmitAlignment(2);
Bill Wendling4dfe4962010-03-09 00:40:17 +00001273 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1274 // L_foo$stub:
1275 OutStreamer.EmitLabel(Stubs[i].first);
1276 // .long _foo
Bill Wendlingce996512010-03-10 22:34:10 +00001277 OutStreamer.EmitValue(MCSymbolRefExpr::
1278 Create(Stubs[i].second.getPointer(),
1279 OutContext),
Bill Wendling4dfe4962010-03-09 00:40:17 +00001280 4/*size*/, 0/*addrspace*/);
1281 }
Bill Wendling341930c2010-03-09 00:43:34 +00001282
1283 Stubs.clear();
1284 OutStreamer.AddBlankLine();
Evan Chenga65854f2008-12-05 01:06:39 +00001285 }
1286
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 // Funny Darwin hack: This flag tells the linker that no global symbols
1288 // contain code that falls through to other global symbols (e.g. the obvious
1289 // implementation of multiple entry points). If this doesn't occur, the
1290 // linker can safely perform dead code stripping. Since LLVM never
1291 // generates code that does this, it is always safe to set.
Chris Lattner2d7c8142010-01-23 06:39:22 +00001292 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294}
Anton Korobeynikov74b114b2008-08-17 13:55:10 +00001295
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001296//===----------------------------------------------------------------------===//
1297
1298void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattnera2483d52009-10-20 00:52:47 +00001299 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001300 switch (MI->getOpcode()) {
Chris Lattner6cc1d342009-10-20 05:58:02 +00001301 case ARM::t2MOVi32imm:
1302 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner817d5512009-10-19 22:23:04 +00001303 default: break;
Chris Lattner817d5512009-10-19 22:23:04 +00001304 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1305 // This is a pseudo op for a label + instruction sequence, which looks like:
1306 // LPC0:
1307 // add r0, pc, r0
1308 // This adds the address of LPC0 to r0.
1309
1310 // Emit the label.
1311 // FIXME: MOVE TO SHARED PLACE.
Chris Lattner4c565d82009-10-19 22:33:05 +00001312 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner2743f362009-10-19 22:49:00 +00001313 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner3b197832010-03-30 18:10:53 +00001314 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge4582d92009-11-06 22:24:13 +00001315 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner2743f362009-10-19 22:49:00 +00001316 OutStreamer.EmitLabel(Label);
Chris Lattner817d5512009-10-19 22:23:04 +00001317
1318
1319 // Form and emit tha dd.
1320 MCInst AddInst;
1321 AddInst.setOpcode(ARM::ADDrr);
1322 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1323 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1324 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001325 OutStreamer.EmitInstruction(AddInst);
Chris Lattner817d5512009-10-19 22:23:04 +00001326 return;
1327 }
Chris Lattner4c565d82009-10-19 22:33:05 +00001328 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1329 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1330 /// in the function. The first operand is the ID# for this instruction, the
1331 /// second is the index into the MachineConstantPool that this is, the third
1332 /// is the size in bytes of this constant pool entry.
1333 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1334 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1335
1336 EmitAlignment(2);
Chris Lattner3e990112010-01-23 07:00:21 +00001337 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner4c565d82009-10-19 22:33:05 +00001338
1339 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1340 if (MCPE.isMachineConstantPoolEntry())
1341 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1342 else
1343 EmitGlobalConstant(MCPE.Val.ConstVal);
1344
1345 return;
1346 }
Chris Lattnere4eb7342009-10-20 00:40:56 +00001347 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1348 // This is a hack that lowers as a two instruction sequence.
1349 unsigned DstReg = MI->getOperand(0).getReg();
1350 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1351
1352 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1353 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1354
1355 {
1356 MCInst TmpInst;
1357 TmpInst.setOpcode(ARM::MOVi);
1358 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1359 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1360
1361 // Predicate.
1362 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1363 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner37cd7db2009-10-20 00:46:11 +00001364
1365 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001366 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere4eb7342009-10-20 00:40:56 +00001367 }
1368
1369 {
1370 MCInst TmpInst;
1371 TmpInst.setOpcode(ARM::ORRri);
1372 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1373 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1374 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1375 // Predicate.
1376 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1377 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1378
1379 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001380 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere4eb7342009-10-20 00:40:56 +00001381 }
1382 return;
1383 }
Chris Lattner7960fbe2009-10-20 01:11:37 +00001384 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1385 // This is a hack that lowers as a two instruction sequence.
1386 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola5fc30532010-05-12 05:16:34 +00001387 const MachineOperand &MO = MI->getOperand(1);
1388 MCOperand V1, V2;
1389 if (MO.isImm()) {
1390 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1391 V1 = MCOperand::CreateImm(ImmVal & 65535);
1392 V2 = MCOperand::CreateImm(ImmVal >> 16);
1393 } else if (MO.isGlobal()) {
1394 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO);
1395 const MCSymbolRefExpr *SymRef1 =
1396 MCSymbolRefExpr::Create(Symbol,
1397 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
1398 const MCSymbolRefExpr *SymRef2 =
1399 MCSymbolRefExpr::Create(Symbol,
1400 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
1401 V1 = MCOperand::CreateExpr(SymRef1);
1402 V2 = MCOperand::CreateExpr(SymRef2);
1403 } else {
1404 MI->dump();
1405 llvm_unreachable("cannot handle this operand");
1406 }
1407
Chris Lattner7960fbe2009-10-20 01:11:37 +00001408 {
1409 MCInst TmpInst;
1410 TmpInst.setOpcode(ARM::MOVi16);
1411 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola5fc30532010-05-12 05:16:34 +00001412 TmpInst.addOperand(V1); // lower16(imm)
Chris Lattnere4eb7342009-10-20 00:40:56 +00001413
Chris Lattner7960fbe2009-10-20 01:11:37 +00001414 // Predicate.
1415 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1416 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1417
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001418 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner7960fbe2009-10-20 01:11:37 +00001419 }
1420
1421 {
1422 MCInst TmpInst;
1423 TmpInst.setOpcode(ARM::MOVTi16);
1424 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1425 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola5fc30532010-05-12 05:16:34 +00001426 TmpInst.addOperand(V2); // upper16(imm)
Chris Lattner7960fbe2009-10-20 01:11:37 +00001427
1428 // Predicate.
1429 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1431
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001432 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner7960fbe2009-10-20 01:11:37 +00001433 }
1434
1435 return;
1436 }
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001437 }
1438
1439 MCInst TmpInst;
1440 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerba4a4b02010-02-03 01:16:28 +00001441 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnerda6d01a2009-10-19 20:20:46 +00001442}
Daniel Dunbar75b43152009-10-20 05:15:36 +00001443
1444//===----------------------------------------------------------------------===//
1445// Target Registry Stuff
1446//===----------------------------------------------------------------------===//
1447
1448static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1449 unsigned SyntaxVariant,
Chris Lattner99fbae72010-04-04 05:04:31 +00001450 const MCAsmInfo &MAI) {
Daniel Dunbar75b43152009-10-20 05:15:36 +00001451 if (SyntaxVariant == 0)
Chris Lattner99fbae72010-04-04 05:04:31 +00001452 return new ARMInstPrinter(MAI, false);
Daniel Dunbar75b43152009-10-20 05:15:36 +00001453 return 0;
1454}
1455
1456// Force static initialization.
1457extern "C" void LLVMInitializeARMAsmPrinter() {
1458 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1459 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1460
1461 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1462 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1463}
1464