Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that ARM uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef ARMISELLOWERING_H |
| 16 | #define ARMISELLOWERING_H |
| 17 | |
Rafael Espindola | dd867c7 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 18 | #include "ARMSubtarget.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetLowering.h" |
| 20 | #include "llvm/CodeGen/SelectionDAG.h" |
Bob Wilson | fd45117 | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/CallingConvLower.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 22 | #include <vector> |
| 23 | |
| 24 | namespace llvm { |
| 25 | class ARMConstantPoolValue; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 26 | |
| 27 | namespace ARMISD { |
| 28 | // ARM Specific DAG Nodes |
| 29 | enum NodeType { |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 30 | // Start the numbering where the builtin ops and target ops leave off. |
Dan Gohman | 868636e | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 31 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 32 | |
| 33 | Wrapper, // Wrapper - A wrapper node for TargetConstantPool, |
| 34 | // TargetExternalSymbol, and TargetGlobalAddress. |
| 35 | WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 36 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 37 | CALL, // Function call. |
| 38 | CALL_PRED, // Function call that's predicable. |
| 39 | CALL_NOLINK, // Function call with branch not branch-and-link. |
| 40 | tCALL, // Thumb function call. |
| 41 | BRCOND, // Conditional branch. |
| 42 | BR_JT, // Jumptable branch. |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 43 | BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump). |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | RET_FLAG, // Return with a flag operand. |
| 45 | |
| 46 | PIC_ADD, // Add with a PC operand and a PIC label. |
| 47 | |
| 48 | CMP, // ARM compare instructions. |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 49 | CMPZ, // ARM compare that sets only Z flag. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 50 | CMPFP, // ARM VFP compare instruction, sets FPSCR. |
| 51 | CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR. |
| 52 | FMSTAT, // ARM fmstat instruction. |
| 53 | CMOV, // ARM conditional move instructions. |
| 54 | CNEG, // ARM conditional negate instructions. |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 55 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 56 | FTOSI, // FP to sint within a FP register. |
| 57 | FTOUI, // FP to uint within a FP register. |
| 58 | SITOF, // sint to FP within a FP register. |
| 59 | UITOF, // uint to FP within a FP register. |
| 60 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 61 | SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out. |
| 62 | SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out. |
| 63 | RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag. |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 64 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 65 | FMRRD, // double to two gprs. |
Bob Wilson | 896bfc3 | 2009-05-20 16:30:25 +0000 | [diff] [blame] | 66 | FMDRR, // Two gprs to double. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 67 | |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 68 | EH_SJLJ_SETJMP, // SjLj exception handling setjmp. |
| 69 | EH_SJLJ_LONGJMP, // SjLj exception handling longjmp. |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 70 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 71 | THREAD_POINTER, |
| 72 | |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 73 | DYN_ALLOC, // Dynamic allocation on the stack. |
| 74 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 75 | VCEQ, // Vector compare equal. |
| 76 | VCGE, // Vector compare greater than or equal. |
| 77 | VCGEU, // Vector compare unsigned greater than or equal. |
| 78 | VCGT, // Vector compare greater than. |
| 79 | VCGTU, // Vector compare unsigned greater than. |
| 80 | VTST, // Vector test bits. |
| 81 | |
| 82 | // Vector shift by immediate: |
| 83 | VSHL, // ...left |
| 84 | VSHRs, // ...right (signed) |
| 85 | VSHRu, // ...right (unsigned) |
| 86 | VSHLLs, // ...left long (signed) |
| 87 | VSHLLu, // ...left long (unsigned) |
| 88 | VSHLLi, // ...left long (with maximum shift count) |
| 89 | VSHRN, // ...right narrow |
| 90 | |
| 91 | // Vector rounding shift by immediate: |
| 92 | VRSHRs, // ...right (signed) |
| 93 | VRSHRu, // ...right (unsigned) |
| 94 | VRSHRN, // ...right narrow |
| 95 | |
| 96 | // Vector saturating shift by immediate: |
| 97 | VQSHLs, // ...left (signed) |
| 98 | VQSHLu, // ...left (unsigned) |
| 99 | VQSHLsu, // ...left (signed to unsigned) |
| 100 | VQSHRNs, // ...right narrow (signed) |
| 101 | VQSHRNu, // ...right narrow (unsigned) |
| 102 | VQSHRNsu, // ...right narrow (signed to unsigned) |
| 103 | |
| 104 | // Vector saturating rounding shift by immediate: |
| 105 | VQRSHRNs, // ...right narrow (signed) |
| 106 | VQRSHRNu, // ...right narrow (unsigned) |
| 107 | VQRSHRNsu, // ...right narrow (signed to unsigned) |
| 108 | |
| 109 | // Vector shift and insert: |
| 110 | VSLI, // ...left |
| 111 | VSRI, // ...right |
| 112 | |
| 113 | // Vector get lane (VMOV scalar to ARM core register) |
| 114 | // (These are used for 8- and 16-bit element types only.) |
| 115 | VGETLANEu, // zero-extend vector extract element |
| 116 | VGETLANEs, // sign-extend vector extract element |
| 117 | |
Bob Wilson | f4f1a27 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 118 | // Vector duplicate: |
| 119 | VDUP, |
Bob Wilson | 206f6c4 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 120 | VDUPLANE, |
Bob Wilson | d2a2e00 | 2009-08-04 00:36:16 +0000 | [diff] [blame] | 121 | |
| 122 | // Vector load/store with (de)interleaving |
| 123 | VLD2D, |
| 124 | VLD3D, |
Bob Wilson | 6a209cd | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 125 | VLD4D, |
| 126 | VST2D, |
| 127 | VST3D, |
Bob Wilson | 0847927 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 128 | VST4D, |
| 129 | |
| 130 | // Vector shuffles: |
Bob Wilson | 3ac3913 | 2009-08-19 17:03:43 +0000 | [diff] [blame^] | 131 | VEXT, // extract |
Bob Wilson | 0847927 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 132 | VREV64, // reverse elements within 64-bit doublewords |
| 133 | VREV32, // reverse elements within 32-bit words |
Bob Wilson | 62255b5 | 2009-08-13 05:58:56 +0000 | [diff] [blame] | 134 | VREV16 // reverse elements within 16-bit halfwords |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 135 | }; |
| 136 | } |
| 137 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 138 | /// Define some predicates that are used for node matching. |
| 139 | namespace ARM { |
| 140 | /// getVMOVImm - If this is a build_vector of constants which can be |
| 141 | /// formed by using a VMOV instruction of the specified element size, |
| 142 | /// return the constant being splatted. The ByteSize field indicates the |
| 143 | /// number of bytes of each element [1248]. |
| 144 | SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); |
| 145 | } |
| 146 | |
Bob Wilson | 896bfc3 | 2009-05-20 16:30:25 +0000 | [diff] [blame] | 147 | //===--------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 148 | // ARMTargetLowering - ARM Implementation of the TargetLowering interface |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 149 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 150 | class ARMTargetLowering : public TargetLowering { |
| 151 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
| 152 | public: |
Dan Gohman | 3a78bbf | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 153 | explicit ARMTargetLowering(TargetMachine &TM); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 154 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 155 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 156 | |
| 157 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 158 | /// type with new values built out of custom code. |
| 159 | /// |
| 160 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 161 | SelectionDAG &DAG); |
| 162 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 163 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 164 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 165 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 166 | |
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 167 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 168 | MachineBasicBlock *MBB) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 169 | |
Bill Wendling | 5c433f3 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 170 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 171 | /// unaligned memory accesses. of the specified type. |
| 172 | /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON? |
| 173 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const; |
| 174 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 175 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 176 | /// by AM is legal for this target, for a load/store of the specified type. |
| 177 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
Evan Cheng | a71c2b6 | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 178 | bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const; |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 179 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 180 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 181 | /// offset pointer and addressing mode by reference if the node's address |
| 182 | /// can be legally represented as pre-indexed load / store address. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 183 | virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 184 | SDValue &Offset, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 185 | ISD::MemIndexedMode &AM, |
Dan Gohman | b9e1026 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 186 | SelectionDAG &DAG) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 187 | |
| 188 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 189 | /// offset pointer and addressing mode by reference if this node can be |
| 190 | /// combined with a load / store to form a post-indexed load / store. |
| 191 | virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 192 | SDValue &Base, SDValue &Offset, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 193 | ISD::MemIndexedMode &AM, |
Dan Gohman | b9e1026 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 194 | SelectionDAG &DAG) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 195 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 196 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 197 | const APInt &Mask, |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 198 | APInt &KnownZero, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 199 | APInt &KnownOne, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 200 | const SelectionDAG &DAG, |
| 201 | unsigned Depth) const; |
Bill Wendling | 5c433f3 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 202 | |
| 203 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 204 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 205 | std::pair<unsigned, const TargetRegisterClass*> |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 206 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 207 | EVT VT) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 208 | std::vector<unsigned> |
| 209 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 210 | EVT VT) const; |
Rafael Espindola | dd867c7 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 211 | |
Bob Wilson | 221511d | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 212 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 213 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 214 | /// true it means one of the asm constraint of the inline asm instruction |
| 215 | /// being processed is 'm'. |
| 216 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
| 217 | char ConstraintLetter, |
| 218 | bool hasMemory, |
| 219 | std::vector<SDValue> &Ops, |
| 220 | SelectionDAG &DAG) const; |
Jim Grosbach | d4895b6 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 221 | |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 222 | virtual const ARMSubtarget* getSubtarget() { |
| 223 | return Subtarget; |
Rafael Espindola | dd867c7 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Bill Wendling | 045f263 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 226 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 227 | virtual unsigned getFunctionAlignment(const Function *F) const; |
| 228 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 229 | private: |
| 230 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 231 | /// make the right decision when generating code for different targets. |
| 232 | const ARMSubtarget *Subtarget; |
| 233 | |
Bob Wilson | 0c5f44e | 2009-07-13 18:11:36 +0000 | [diff] [blame] | 234 | /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 235 | /// |
| 236 | unsigned ARMPCLabelIndex; |
| 237 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 238 | void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT); |
| 239 | void addDRTypeForNEON(EVT VT); |
| 240 | void addQRTypeForNEON(EVT VT); |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 241 | |
| 242 | typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 243 | void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG, |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 244 | SDValue Chain, SDValue &Arg, |
| 245 | RegsToPassVector &RegsToPass, |
| 246 | CCValAssign &VA, CCValAssign &NextVA, |
| 247 | SDValue &StackPtr, |
| 248 | SmallVector<SDValue, 8> &MemOpChains, |
| 249 | ISD::ArgFlagsTy Flags); |
| 250 | SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA, |
| 251 | SDValue &Root, SelectionDAG &DAG, DebugLoc dl); |
| 252 | |
Anton Korobeynikov | 02e15b8 | 2009-08-05 19:04:42 +0000 | [diff] [blame] | 253 | CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return, bool isVarArg) const; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 254 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 255 | DebugLoc dl, SelectionDAG &DAG, |
| 256 | const CCValAssign &VA, |
| 257 | ISD::ArgFlagsTy Flags); |
Bob Wilson | d2a2e00 | 2009-08-04 00:36:16 +0000 | [diff] [blame] | 258 | SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG); |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 259 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 260 | SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG); |
| 261 | SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG); |
| 262 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG); |
| 263 | SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 264 | SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 265 | SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA, |
Evan Cheng | 857b89e | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 266 | SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 267 | SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 268 | SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG); |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 269 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG); |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 270 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG); |
Rafael Espindola | 0ec733a | 2007-10-19 14:35:17 +0000 | [diff] [blame] | 271 | |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 272 | SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 273 | SDValue Chain, |
| 274 | SDValue Dst, SDValue Src, |
| 275 | SDValue Size, unsigned Align, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 276 | bool AlwaysInline, |
Dan Gohman | 65118f4 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 277 | const Value *DstSV, uint64_t DstSVOff, |
| 278 | const Value *SrcSV, uint64_t SrcSVOff); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 279 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
| 280 | unsigned CallConv, bool isVarArg, |
| 281 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 282 | DebugLoc dl, SelectionDAG &DAG, |
| 283 | SmallVectorImpl<SDValue> &InVals); |
| 284 | |
| 285 | virtual SDValue |
| 286 | LowerFormalArguments(SDValue Chain, |
| 287 | unsigned CallConv, bool isVarArg, |
| 288 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 289 | DebugLoc dl, SelectionDAG &DAG, |
| 290 | SmallVectorImpl<SDValue> &InVals); |
| 291 | |
| 292 | virtual SDValue |
| 293 | LowerCall(SDValue Chain, SDValue Callee, |
| 294 | unsigned CallConv, bool isVarArg, |
| 295 | bool isTailCall, |
| 296 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 297 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 298 | DebugLoc dl, SelectionDAG &DAG, |
| 299 | SmallVectorImpl<SDValue> &InVals); |
| 300 | |
| 301 | virtual SDValue |
| 302 | LowerReturn(SDValue Chain, |
| 303 | unsigned CallConv, bool isVarArg, |
| 304 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 305 | DebugLoc dl, SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 306 | }; |
| 307 | } |
| 308 | |
| 309 | #endif // ARMISELLOWERING_H |