blob: 847ec1bf3eaec77584693224c1f809e883949ffb [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000036using namespace llvm;
37
38static cl::opt<bool>
39EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
40 cl::desc("Enable ARM 2-addr to 3-addr conv"));
41
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
44 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000045}
46
47MachineInstr *
48ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
49 MachineBasicBlock::iterator &MBBI,
50 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000051 // FIXME: Thumb2 support.
52
David Goodwin334c2642009-07-08 16:09:28 +000053 if (!EnableARM3Addr)
54 return NULL;
55
56 MachineInstr *MI = MBBI;
57 MachineFunction &MF = *MI->getParent()->getParent();
58 unsigned TSFlags = MI->getDesc().TSFlags;
59 bool isPre = false;
60 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
61 default: return NULL;
62 case ARMII::IndexModePre:
63 isPre = true;
64 break;
65 case ARMII::IndexModePost:
66 break;
67 }
68
69 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
70 // operation.
71 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
72 if (MemOpc == 0)
73 return NULL;
74
75 MachineInstr *UpdateMI = NULL;
76 MachineInstr *MemMI = NULL;
77 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
78 const TargetInstrDesc &TID = MI->getDesc();
79 unsigned NumOps = TID.getNumOperands();
80 bool isLoad = !TID.mayStore();
81 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
82 const MachineOperand &Base = MI->getOperand(2);
83 const MachineOperand &Offset = MI->getOperand(NumOps-3);
84 unsigned WBReg = WB.getReg();
85 unsigned BaseReg = Base.getReg();
86 unsigned OffReg = Offset.getReg();
87 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
88 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
89 switch (AddrMode) {
90 default:
91 assert(false && "Unknown indexed op!");
92 return NULL;
93 case ARMII::AddrMode2: {
94 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
95 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
96 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000097 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000098 // Can't encode it in a so_imm operand. This transformation will
99 // add more than 1 instruction. Abandon!
100 return NULL;
101 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000103 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000104 .addImm(Pred).addReg(0).addReg(0);
105 } else if (Amt != 0) {
106 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
107 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
108 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000109 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000110 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
111 .addImm(Pred).addReg(0).addReg(0);
112 } else
113 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000114 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000125 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000126 .addReg(BaseReg).addImm(Amt)
127 .addImm(Pred).addReg(0).addReg(0);
128 else
129 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000130 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000131 .addReg(BaseReg).addReg(OffReg)
132 .addImm(Pred).addReg(0).addReg(0);
133 break;
134 }
135 }
136
137 std::vector<MachineInstr*> NewMIs;
138 if (isPre) {
139 if (isLoad)
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc), MI->getOperand(0).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 else
144 MemMI = BuildMI(MF, MI->getDebugLoc(),
145 get(MemOpc)).addReg(MI->getOperand(1).getReg())
146 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
147 NewMIs.push_back(MemMI);
148 NewMIs.push_back(UpdateMI);
149 } else {
150 if (isLoad)
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc), MI->getOperand(0).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 else
155 MemMI = BuildMI(MF, MI->getDebugLoc(),
156 get(MemOpc)).addReg(MI->getOperand(1).getReg())
157 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
158 if (WB.isDead())
159 UpdateMI->getOperand(0).setIsDead();
160 NewMIs.push_back(UpdateMI);
161 NewMIs.push_back(MemMI);
162 }
163
164 // Transfer LiveVariables states, kill / dead info.
165 if (LV) {
166 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
167 MachineOperand &MO = MI->getOperand(i);
168 if (MO.isReg() && MO.getReg() &&
169 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
170 unsigned Reg = MO.getReg();
171
172 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
173 if (MO.isDef()) {
174 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
175 if (MO.isDead())
176 LV->addVirtualRegisterDead(Reg, NewMI);
177 }
178 if (MO.isUse() && MO.isKill()) {
179 for (unsigned j = 0; j < 2; ++j) {
180 // Look at the two new MI's in reverse order.
181 MachineInstr *NewMI = NewMIs[j];
182 if (!NewMI->readsRegister(Reg))
183 continue;
184 LV->addVirtualRegisterKilled(Reg, NewMI);
185 if (VI.removeKill(MI))
186 VI.Kills.push_back(NewMI);
187 break;
188 }
189 }
190 }
191 }
192 }
193
194 MFI->insert(MBBI, NewMIs[1]);
195 MFI->insert(MBBI, NewMIs[0]);
196 return NewMIs[0];
197}
198
199// Branch analysis.
200bool
201ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
202 MachineBasicBlock *&FBB,
203 SmallVectorImpl<MachineOperand> &Cond,
204 bool AllowModify) const {
205 // If the block has no terminators, it just falls into the block after it.
206 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000207 if (I == MBB.begin())
208 return false;
209 --I;
210 while (I->isDebugValue()) {
211 if (I == MBB.begin())
212 return false;
213 --I;
214 }
215 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000216 return false;
217
218 // Get the last instruction in the block.
219 MachineInstr *LastInst = I;
220
221 // If there is only one terminator instruction, process it.
222 unsigned LastOpc = LastInst->getOpcode();
223 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000224 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000225 TBB = LastInst->getOperand(0).getMBB();
226 return false;
227 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000228 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000229 // Block ends with fall-through condbranch.
230 TBB = LastInst->getOperand(0).getMBB();
231 Cond.push_back(LastInst->getOperand(1));
232 Cond.push_back(LastInst->getOperand(2));
233 return false;
234 }
235 return true; // Can't handle indirect branch.
236 }
237
238 // Get the instruction before it if it is a terminator.
239 MachineInstr *SecondLastInst = I;
240
241 // If there are three terminators, we don't know what sort of block this is.
242 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
243 return true;
244
Evan Cheng5ca53a72009-07-27 18:20:05 +0000245 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000246 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000247 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000248 TBB = SecondLastInst->getOperand(0).getMBB();
249 Cond.push_back(SecondLastInst->getOperand(1));
250 Cond.push_back(SecondLastInst->getOperand(2));
251 FBB = LastInst->getOperand(0).getMBB();
252 return false;
253 }
254
255 // If the block ends with two unconditional branches, handle it. The second
256 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000257 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000258 TBB = SecondLastInst->getOperand(0).getMBB();
259 I = LastInst;
260 if (AllowModify)
261 I->eraseFromParent();
262 return false;
263 }
264
265 // ...likewise if it ends with a branch table followed by an unconditional
266 // branch. The branch folder can create these, and we must get rid of them for
267 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000268 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
269 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000270 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000271 I = LastInst;
272 if (AllowModify)
273 I->eraseFromParent();
274 return true;
275 }
276
277 // Otherwise, can't handle this.
278 return true;
279}
280
281
282unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000283 MachineBasicBlock::iterator I = MBB.end();
284 if (I == MBB.begin()) return 0;
285 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000286 while (I->isDebugValue()) {
287 if (I == MBB.begin())
288 return 0;
289 --I;
290 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000291 if (!isUncondBranchOpcode(I->getOpcode()) &&
292 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000293 return 0;
294
295 // Remove the branch.
296 I->eraseFromParent();
297
298 I = MBB.end();
299
300 if (I == MBB.begin()) return 1;
301 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000302 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000303 return 1;
304
305 // Remove the branch.
306 I->eraseFromParent();
307 return 2;
308}
309
310unsigned
311ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
312 MachineBasicBlock *FBB,
313 const SmallVectorImpl<MachineOperand> &Cond) const {
314 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000315 DebugLoc dl;
Evan Cheng6495f632009-07-28 05:48:47 +0000316
317 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
318 int BOpc = !AFI->isThumbFunction()
319 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
320 int BccOpc = !AFI->isThumbFunction()
321 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000322
323 // Shouldn't be a fall through.
324 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
325 assert((Cond.size() == 2 || Cond.size() == 0) &&
326 "ARM branch conditions have two components!");
327
328 if (FBB == 0) {
329 if (Cond.empty()) // Unconditional branch?
330 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
331 else
332 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
333 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
334 return 1;
335 }
336
337 // Two-way conditional branch.
338 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
339 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
340 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
341 return 2;
342}
343
344bool ARMBaseInstrInfo::
345ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
346 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
347 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
348 return false;
349}
350
David Goodwin334c2642009-07-08 16:09:28 +0000351bool ARMBaseInstrInfo::
352PredicateInstruction(MachineInstr *MI,
353 const SmallVectorImpl<MachineOperand> &Pred) const {
354 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000355 if (isUncondBranchOpcode(Opc)) {
356 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000357 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
358 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
359 return true;
360 }
361
362 int PIdx = MI->findFirstPredOperandIdx();
363 if (PIdx != -1) {
364 MachineOperand &PMO = MI->getOperand(PIdx);
365 PMO.setImm(Pred[0].getImm());
366 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
367 return true;
368 }
369 return false;
370}
371
372bool ARMBaseInstrInfo::
373SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
374 const SmallVectorImpl<MachineOperand> &Pred2) const {
375 if (Pred1.size() > 2 || Pred2.size() > 2)
376 return false;
377
378 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
379 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
380 if (CC1 == CC2)
381 return true;
382
383 switch (CC1) {
384 default:
385 return false;
386 case ARMCC::AL:
387 return true;
388 case ARMCC::HS:
389 return CC2 == ARMCC::HI;
390 case ARMCC::LS:
391 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
392 case ARMCC::GE:
393 return CC2 == ARMCC::GT;
394 case ARMCC::LE:
395 return CC2 == ARMCC::LT;
396 }
397}
398
399bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
400 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000401 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000402 const TargetInstrDesc &TID = MI->getDesc();
403 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
404 return false;
405
406 bool Found = false;
407 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
408 const MachineOperand &MO = MI->getOperand(i);
409 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
410 Pred.push_back(MO);
411 Found = true;
412 }
413 }
414
415 return Found;
416}
417
Evan Chengac0869d2009-11-21 06:21:52 +0000418/// isPredicable - Return true if the specified instruction can be predicated.
419/// By default, this returns true for every instruction with a
420/// PredicateOperand.
421bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
422 const TargetInstrDesc &TID = MI->getDesc();
423 if (!TID.isPredicable())
424 return false;
425
426 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
427 ARMFunctionInfo *AFI =
428 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000429 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000430 }
431 return true;
432}
David Goodwin334c2642009-07-08 16:09:28 +0000433
Chris Lattner56856b12009-12-03 06:58:32 +0000434/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
435DISABLE_INLINE
David Goodwin334c2642009-07-08 16:09:28 +0000436static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000437 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000438static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
439 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000440 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000441 return JT[JTI].MBBs.size();
442}
443
444/// GetInstSize - Return the size of the specified MachineInstr.
445///
446unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
447 const MachineBasicBlock &MBB = *MI->getParent();
448 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000449 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000450
451 // Basic size info comes from the TSFlags field.
452 const TargetInstrDesc &TID = MI->getDesc();
453 unsigned TSFlags = TID.TSFlags;
454
Evan Chenga0ee8622009-07-31 22:22:22 +0000455 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000456 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
457 default: {
458 // If this machine instr is an inline asm, measure it.
459 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000460 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000461 if (MI->isLabel())
462 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000463 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000464 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000465 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000466 case TargetOpcode::IMPLICIT_DEF:
467 case TargetOpcode::KILL:
468 case TargetOpcode::DBG_LABEL:
469 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000470 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000471 return 0;
472 }
473 break;
474 }
Evan Cheng78947622009-07-24 18:20:44 +0000475 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
476 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
477 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000478 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000479 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000480 case ARM::CONSTPOOL_ENTRY:
481 // If this machine instr is a constant pool entry, its size is recorded as
482 // operand #2.
483 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000484 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000485 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000486 return 24;
Jim Grosbachd1228742009-12-01 18:10:36 +0000487 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000488 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000489 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha87ded22010-02-08 23:22:00 +0000490 return 14;
David Goodwin334c2642009-07-08 16:09:28 +0000491 case ARM::BR_JTr:
492 case ARM::BR_JTm:
493 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000494 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000495 case ARM::t2BR_JT:
496 case ARM::t2TBB:
497 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000498 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000499 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
500 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000501 unsigned EntrySize = (Opc == ARM::t2TBB)
502 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000503 unsigned NumOps = TID.getNumOperands();
504 MachineOperand JTOP =
505 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
506 unsigned JTI = JTOP.getIndex();
507 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000508 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000509 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
510 assert(JTI < JT.size());
511 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
512 // 4 aligned. The assembler / linker may add 2 byte padding just before
513 // the JT entries. The size does not include this padding; the
514 // constant islands pass does separate bookkeeping for it.
515 // FIXME: If we know the size of the function is less than (1 << 16) *2
516 // bytes, we can use 16-bit entries instead. Then there won't be an
517 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000518 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
519 unsigned NumEntries = getNumJTEntries(JT, JTI);
520 if (Opc == ARM::t2TBB && (NumEntries & 1))
521 // Make sure the instruction that follows TBB is 2-byte aligned.
522 // FIXME: Constant island pass should insert an "ALIGN" instruction
523 // instead.
524 ++NumEntries;
525 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000526 }
527 default:
528 // Otherwise, pseudo-instruction sizes are zero.
529 return 0;
530 }
531 }
532 }
533 return 0; // Not reached
534}
535
536/// Return true if the instruction is a register to register move and
537/// leave the source and dest operands in the passed parameters.
538///
539bool
540ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
541 unsigned &SrcReg, unsigned &DstReg,
542 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
543 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
544
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000545 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000546 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000547 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000548 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000549 case ARM::VMOVDneon:
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000550 case ARM::VMOVQ:
551 case ARM::VMOVQQ : {
David Goodwin334c2642009-07-08 16:09:28 +0000552 SrcReg = MI.getOperand(1).getReg();
553 DstReg = MI.getOperand(0).getReg();
554 return true;
555 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000556 case ARM::MOVr:
557 case ARM::tMOVr:
558 case ARM::tMOVgpr2tgpr:
559 case ARM::tMOVtgpr2gpr:
560 case ARM::tMOVgpr2gpr:
561 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000562 assert(MI.getDesc().getNumOperands() >= 2 &&
563 MI.getOperand(0).isReg() &&
564 MI.getOperand(1).isReg() &&
565 "Invalid ARM MOV instruction");
566 SrcReg = MI.getOperand(1).getReg();
567 DstReg = MI.getOperand(0).getReg();
568 return true;
569 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000570 }
David Goodwin334c2642009-07-08 16:09:28 +0000571
572 return false;
573}
574
Jim Grosbach764ab522009-08-11 15:33:49 +0000575unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000576ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
577 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000578 switch (MI->getOpcode()) {
579 default: break;
580 case ARM::LDR:
581 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000582 if (MI->getOperand(1).isFI() &&
583 MI->getOperand(2).isReg() &&
584 MI->getOperand(3).isImm() &&
585 MI->getOperand(2).getReg() == 0 &&
586 MI->getOperand(3).getImm() == 0) {
587 FrameIndex = MI->getOperand(1).getIndex();
588 return MI->getOperand(0).getReg();
589 }
Evan Chengdced03f2009-07-27 00:24:36 +0000590 break;
591 case ARM::t2LDRi12:
592 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000593 if (MI->getOperand(1).isFI() &&
594 MI->getOperand(2).isImm() &&
595 MI->getOperand(2).getImm() == 0) {
596 FrameIndex = MI->getOperand(1).getIndex();
597 return MI->getOperand(0).getReg();
598 }
Evan Chengdced03f2009-07-27 00:24:36 +0000599 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000600 case ARM::VLDRD:
601 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000602 if (MI->getOperand(1).isFI() &&
603 MI->getOperand(2).isImm() &&
604 MI->getOperand(2).getImm() == 0) {
605 FrameIndex = MI->getOperand(1).getIndex();
606 return MI->getOperand(0).getReg();
607 }
Evan Chengdced03f2009-07-27 00:24:36 +0000608 break;
David Goodwin334c2642009-07-08 16:09:28 +0000609 }
610
611 return 0;
612}
613
614unsigned
615ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
616 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000617 switch (MI->getOpcode()) {
618 default: break;
619 case ARM::STR:
620 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000621 if (MI->getOperand(1).isFI() &&
622 MI->getOperand(2).isReg() &&
623 MI->getOperand(3).isImm() &&
624 MI->getOperand(2).getReg() == 0 &&
625 MI->getOperand(3).getImm() == 0) {
626 FrameIndex = MI->getOperand(1).getIndex();
627 return MI->getOperand(0).getReg();
628 }
Evan Chengdced03f2009-07-27 00:24:36 +0000629 break;
630 case ARM::t2STRi12:
631 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000632 if (MI->getOperand(1).isFI() &&
633 MI->getOperand(2).isImm() &&
634 MI->getOperand(2).getImm() == 0) {
635 FrameIndex = MI->getOperand(1).getIndex();
636 return MI->getOperand(0).getReg();
637 }
Evan Chengdced03f2009-07-27 00:24:36 +0000638 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000639 case ARM::VSTRD:
640 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000641 if (MI->getOperand(1).isFI() &&
642 MI->getOperand(2).isImm() &&
643 MI->getOperand(2).getImm() == 0) {
644 FrameIndex = MI->getOperand(1).getIndex();
645 return MI->getOperand(0).getReg();
646 }
Evan Chengdced03f2009-07-27 00:24:36 +0000647 break;
David Goodwin334c2642009-07-08 16:09:28 +0000648 }
649
650 return 0;
651}
652
653bool
654ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
655 MachineBasicBlock::iterator I,
656 unsigned DestReg, unsigned SrcReg,
657 const TargetRegisterClass *DestRC,
658 const TargetRegisterClass *SrcRC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000659 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000660 if (I != MBB.end()) DL = I->getDebugLoc();
661
Bob Wilson1665b0a2010-02-16 17:24:15 +0000662 // tGPR is used sometimes in ARM instructions that need to avoid using
663 // certain registers. Just treat it as GPR here.
664 if (DestRC == ARM::tGPRRegisterClass)
665 DestRC = ARM::GPRRegisterClass;
666 if (SrcRC == ARM::tGPRRegisterClass)
667 SrcRC = ARM::GPRRegisterClass;
668
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000669 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
670 if (DestRC == ARM::DPR_8RegisterClass)
671 DestRC = ARM::DPR_VFP2RegisterClass;
672 if (SrcRC == ARM::DPR_8RegisterClass)
673 SrcRC = ARM::DPR_VFP2RegisterClass;
Evan Chengb4db6a42009-11-03 05:51:39 +0000674
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000675 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
676 if (DestRC == ARM::QPR_VFP2RegisterClass ||
677 DestRC == ARM::QPR_8RegisterClass)
678 DestRC = ARM::QPRRegisterClass;
679 if (SrcRC == ARM::QPR_VFP2RegisterClass ||
680 SrcRC == ARM::QPR_8RegisterClass)
681 SrcRC = ARM::QPRRegisterClass;
682
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000683 // Allow QQPR / QQPR_VFP2 / QQPR_8 cross-class copies.
684 if (DestRC == ARM::QQPR_VFP2RegisterClass ||
685 DestRC == ARM::QQPR_8RegisterClass)
686 DestRC = ARM::QQPRRegisterClass;
687 if (SrcRC == ARM::QQPR_VFP2RegisterClass ||
688 SrcRC == ARM::QQPR_8RegisterClass)
689 SrcRC = ARM::QQPRRegisterClass;
690
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000691 // Disallow copies of unequal sizes.
692 if (DestRC != SrcRC && DestRC->getSize() != SrcRC->getSize())
693 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000694
David Goodwin7bfdca02009-08-05 21:02:22 +0000695 if (DestRC == ARM::GPRRegisterClass) {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000696 if (SrcRC == ARM::SPRRegisterClass)
697 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVRS), DestReg)
698 .addReg(SrcReg));
699 else
700 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
701 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000702 } else {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000703 unsigned Opc;
704
705 if (DestRC == ARM::SPRRegisterClass)
706 Opc = (SrcRC == ARM::GPRRegisterClass ? ARM::VMOVSR : ARM::VMOVS);
707 else if (DestRC == ARM::DPRRegisterClass)
708 Opc = ARM::VMOVD;
709 else if (DestRC == ARM::DPR_VFP2RegisterClass ||
710 SrcRC == ARM::DPR_VFP2RegisterClass)
711 // Always use neon reg-reg move if source or dest is NEON-only regclass.
712 Opc = ARM::VMOVDneon;
713 else if (DestRC == ARM::QPRRegisterClass)
714 Opc = ARM::VMOVQ;
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000715 else if (DestRC == ARM::QQPRRegisterClass)
716 Opc = ARM::VMOVQQ;
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000717 else
718 return false;
719
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000720 AddDefaultPred(BuildMI(MBB, I, DL, get(Opc), DestReg).addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000721 }
David Goodwin334c2642009-07-08 16:09:28 +0000722
723 return true;
724}
725
726void ARMBaseInstrInfo::
727storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
728 unsigned SrcReg, bool isKill, int FI,
729 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000730 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000731 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000732 MachineFunction &MF = *MBB.getParent();
733 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000734 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000735
736 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000737 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000738 MachineMemOperand::MOStore, 0,
739 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000740 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000741
Bob Wilson0eb0c742010-02-16 22:01:59 +0000742 // tGPR is used sometimes in ARM instructions that need to avoid using
743 // certain registers. Just treat it as GPR here.
744 if (RC == ARM::tGPRRegisterClass)
745 RC = ARM::GPRRegisterClass;
746
David Goodwin334c2642009-07-08 16:09:28 +0000747 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000748 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000749 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000750 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Evan Chengd31c5492010-05-06 01:34:11 +0000751 } else if (RC == ARM::SPRRegisterClass) {
752 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
753 .addReg(SrcReg, getKillRegState(isKill))
754 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000755 } else if (RC == ARM::DPRRegisterClass ||
756 RC == ARM::DPR_VFP2RegisterClass ||
757 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000758 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000759 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000760 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000761 } else if (RC == ARM::QPRRegisterClass ||
762 RC == ARM::QPR_VFP2RegisterClass ||
763 RC == ARM::QPR_8RegisterClass) {
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000764 // FIXME: Neon instructions should support predicates
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000765 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Bob Wilson11d98992010-03-23 06:20:33 +0000766 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q))
Bob Wilson226036e2010-03-20 22:13:40 +0000767 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000768 .addMemOperand(MMO)
769 .addReg(SrcReg, getKillRegState(isKill)));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000770 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000771 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQ)).
Evan Chengac0869d2009-11-21 06:21:52 +0000772 addReg(SrcReg, getKillRegState(isKill))
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000773 .addFrameIndex(FI)
774 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
775 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000776 }
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000777 } else {
778 assert((RC == ARM::QQPRRegisterClass ||
779 RC == ARM::QQPR_VFP2RegisterClass ||
780 RC == ARM::QQPR_8RegisterClass) && "Unknown regclass!");
781 llvm_unreachable("Not yet implemented!");
David Goodwin334c2642009-07-08 16:09:28 +0000782 }
783}
784
David Goodwin334c2642009-07-08 16:09:28 +0000785void ARMBaseInstrInfo::
786loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
787 unsigned DestReg, int FI,
788 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000789 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000790 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000791 MachineFunction &MF = *MBB.getParent();
792 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000793 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000794
795 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000796 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000797 MachineMemOperand::MOLoad, 0,
798 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000799 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000800
Bob Wilson0eb0c742010-02-16 22:01:59 +0000801 // tGPR is used sometimes in ARM instructions that need to avoid using
802 // certain registers. Just treat it as GPR here.
803 if (RC == ARM::tGPRRegisterClass)
804 RC = ARM::GPRRegisterClass;
805
David Goodwin334c2642009-07-08 16:09:28 +0000806 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000807 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000808 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Evan Chengd31c5492010-05-06 01:34:11 +0000809 } else if (RC == ARM::SPRRegisterClass) {
810 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
811 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000812 } else if (RC == ARM::DPRRegisterClass ||
813 RC == ARM::DPR_VFP2RegisterClass ||
814 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000815 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000816 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000817 } else if (RC == ARM::QPRRegisterClass ||
818 RC == ARM::QPR_VFP2RegisterClass ||
819 RC == ARM::QPR_8RegisterClass) {
820 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Bob Wilson621f1952010-03-23 05:25:43 +0000821 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q), DestReg)
Bob Wilson226036e2010-03-20 22:13:40 +0000822 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000823 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000824 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000825 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQ), DestReg)
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000826 .addFrameIndex(FI)
827 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
828 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000829 }
Evan Cheng4ffc22a2010-05-06 01:52:03 +0000830 } else {
831 assert((RC == ARM::QQPRRegisterClass ||
832 RC == ARM::QQPR_VFP2RegisterClass ||
833 RC == ARM::QQPR_8RegisterClass) && "Unknown regclass!");
834 llvm_unreachable("Not yet implemented!");
David Goodwin334c2642009-07-08 16:09:28 +0000835 }
836}
837
Evan Cheng62b50652010-04-26 07:39:25 +0000838MachineInstr*
839ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000840 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +0000841 const MDNode *MDPtr,
842 DebugLoc DL) const {
843 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
844 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
845 return &*MIB;
846}
847
David Goodwin334c2642009-07-08 16:09:28 +0000848MachineInstr *ARMBaseInstrInfo::
849foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
850 const SmallVectorImpl<unsigned> &Ops, int FI) const {
851 if (Ops.size() != 1) return NULL;
852
853 unsigned OpNum = Ops[0];
854 unsigned Opc = MI->getOpcode();
855 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000856 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000857 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000858 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
859 return NULL;
860 unsigned Pred = MI->getOperand(2).getImm();
861 unsigned PredReg = MI->getOperand(3).getReg();
862 if (OpNum == 0) { // move -> store
863 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000864 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000865 bool isKill = MI->getOperand(1).isKill();
866 bool isUndef = MI->getOperand(1).isUndef();
867 if (Opc == ARM::MOVr)
868 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000869 .addReg(SrcReg,
870 getKillRegState(isKill) | getUndefRegState(isUndef),
871 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000872 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
873 else // ARM::t2MOVr
874 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000875 .addReg(SrcReg,
876 getKillRegState(isKill) | getUndefRegState(isUndef),
877 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000878 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
879 } else { // move -> load
880 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000881 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000882 bool isDead = MI->getOperand(0).isDead();
883 bool isUndef = MI->getOperand(0).isUndef();
884 if (Opc == ARM::MOVr)
885 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
886 .addReg(DstReg,
887 RegState::Define |
888 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000889 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000890 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
891 else // ARM::t2MOVr
892 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
893 .addReg(DstReg,
894 RegState::Define |
895 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000896 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000897 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000898 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000899 } else if (Opc == ARM::tMOVgpr2gpr ||
900 Opc == ARM::tMOVtgpr2gpr ||
901 Opc == ARM::tMOVgpr2tgpr) {
902 if (OpNum == 0) { // move -> store
903 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000904 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000905 bool isKill = MI->getOperand(1).isKill();
906 bool isUndef = MI->getOperand(1).isUndef();
907 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000908 .addReg(SrcReg,
909 getKillRegState(isKill) | getUndefRegState(isUndef),
910 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000911 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
912 } else { // move -> load
913 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000914 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000915 bool isDead = MI->getOperand(0).isDead();
916 bool isUndef = MI->getOperand(0).isUndef();
917 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
918 .addReg(DstReg,
919 RegState::Define |
920 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000921 getUndefRegState(isUndef),
922 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000923 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
924 }
Jim Grosbache5165492009-11-09 00:11:35 +0000925 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +0000926 unsigned Pred = MI->getOperand(2).getImm();
927 unsigned PredReg = MI->getOperand(3).getReg();
928 if (OpNum == 0) { // move -> store
929 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000930 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000931 bool isKill = MI->getOperand(1).isKill();
932 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000933 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +0000934 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
935 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000936 .addFrameIndex(FI)
937 .addImm(0).addImm(Pred).addReg(PredReg);
938 } else { // move -> load
939 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000940 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000941 bool isDead = MI->getOperand(0).isDead();
942 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000943 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +0000944 .addReg(DstReg,
945 RegState::Define |
946 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000947 getUndefRegState(isUndef),
948 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000949 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
950 }
951 }
Jim Grosbache5165492009-11-09 00:11:35 +0000952 else if (Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000953 unsigned Pred = MI->getOperand(2).getImm();
954 unsigned PredReg = MI->getOperand(3).getReg();
955 if (OpNum == 0) { // move -> store
956 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000957 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000958 bool isKill = MI->getOperand(1).isKill();
959 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000960 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +0000961 .addReg(SrcReg,
962 getKillRegState(isKill) | getUndefRegState(isUndef),
963 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000964 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
965 } else { // move -> load
966 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000967 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000968 bool isDead = MI->getOperand(0).isDead();
969 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000970 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +0000971 .addReg(DstReg,
972 RegState::Define |
973 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000974 getUndefRegState(isUndef),
975 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000976 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
977 }
978 }
979
980 return NewMI;
981}
982
Jim Grosbach764ab522009-08-11 15:33:49 +0000983MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000984ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
985 MachineInstr* MI,
986 const SmallVectorImpl<unsigned> &Ops,
987 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000988 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000989 return 0;
990}
991
992bool
993ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000994 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000995 if (Ops.size() != 1) return false;
996
997 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000998 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000999 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +00001000 return MI->getOperand(4).getReg() != ARM::CPSR ||
1001 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +00001002 } else if (Opc == ARM::tMOVgpr2gpr ||
1003 Opc == ARM::tMOVtgpr2gpr ||
1004 Opc == ARM::tMOVgpr2tgpr) {
1005 return true;
Jim Grosbache5165492009-11-09 00:11:35 +00001006 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +00001007 return true;
Jim Grosbache5165492009-11-09 00:11:35 +00001008 } else if (Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +00001009 return false; // FIXME
1010 }
1011
1012 return false;
1013}
Evan Cheng5ca53a72009-07-27 18:20:05 +00001014
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001015/// Create a copy of a const pool value. Update CPI to the new index and return
1016/// the label UID.
1017static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1018 MachineConstantPool *MCP = MF.getConstantPool();
1019 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1020
1021 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1022 assert(MCPE.isMachineConstantPoolEntry() &&
1023 "Expecting a machine constantpool entry!");
1024 ARMConstantPoolValue *ACPV =
1025 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1026
1027 unsigned PCLabelId = AFI->createConstPoolEntryUId();
1028 ARMConstantPoolValue *NewCPV = 0;
1029 if (ACPV->isGlobalValue())
1030 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
1031 ARMCP::CPValue, 4);
1032 else if (ACPV->isExtSymbol())
1033 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
1034 ACPV->getSymbol(), PCLabelId, 4);
1035 else if (ACPV->isBlockAddress())
1036 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
1037 ARMCP::CPBlockAddress, 4);
1038 else
1039 llvm_unreachable("Unexpected ARM constantpool value type!!");
1040 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1041 return PCLabelId;
1042}
1043
Evan Chengfdc83402009-11-08 00:15:23 +00001044void ARMBaseInstrInfo::
1045reMaterialize(MachineBasicBlock &MBB,
1046 MachineBasicBlock::iterator I,
1047 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001048 const MachineInstr *Orig,
1049 const TargetRegisterInfo *TRI) const {
Evan Chengd57cdd52009-11-14 02:55:43 +00001050 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
1051 DestReg = TRI->getSubReg(DestReg, SubIdx);
1052 SubIdx = 0;
1053 }
1054
Evan Chengfdc83402009-11-08 00:15:23 +00001055 unsigned Opcode = Orig->getOpcode();
1056 switch (Opcode) {
1057 default: {
1058 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
1059 MI->getOperand(0).setReg(DestReg);
1060 MBB.insert(I, MI);
1061 break;
1062 }
1063 case ARM::tLDRpci_pic:
1064 case ARM::t2LDRpci_pic: {
1065 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001066 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001067 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001068 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1069 DestReg)
1070 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1071 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1072 break;
1073 }
1074 }
1075
1076 MachineInstr *NewMI = prior(I);
1077 NewMI->getOperand(0).setSubReg(SubIdx);
1078}
1079
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001080MachineInstr *
1081ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1082 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1083 switch(Orig->getOpcode()) {
1084 case ARM::tLDRpci_pic:
1085 case ARM::t2LDRpci_pic: {
1086 unsigned CPI = Orig->getOperand(1).getIndex();
1087 unsigned PCLabelId = duplicateCPV(MF, CPI);
1088 Orig->getOperand(1).setIndex(CPI);
1089 Orig->getOperand(2).setImm(PCLabelId);
1090 break;
1091 }
1092 }
1093 return MI;
1094}
1095
Evan Cheng506049f2010-03-03 01:44:33 +00001096bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1097 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001098 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001099 if (Opcode == ARM::t2LDRpci ||
1100 Opcode == ARM::t2LDRpci_pic ||
1101 Opcode == ARM::tLDRpci ||
1102 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001103 if (MI1->getOpcode() != Opcode)
1104 return false;
1105 if (MI0->getNumOperands() != MI1->getNumOperands())
1106 return false;
1107
1108 const MachineOperand &MO0 = MI0->getOperand(1);
1109 const MachineOperand &MO1 = MI1->getOperand(1);
1110 if (MO0.getOffset() != MO1.getOffset())
1111 return false;
1112
1113 const MachineFunction *MF = MI0->getParent()->getParent();
1114 const MachineConstantPool *MCP = MF->getConstantPool();
1115 int CPI0 = MO0.getIndex();
1116 int CPI1 = MO1.getIndex();
1117 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1118 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1119 ARMConstantPoolValue *ACPV0 =
1120 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1121 ARMConstantPoolValue *ACPV1 =
1122 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1123 return ACPV0->hasSameValue(ACPV1);
1124 }
1125
Evan Cheng506049f2010-03-03 01:44:33 +00001126 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001127}
1128
Evan Cheng8fb90362009-08-08 03:20:32 +00001129/// getInstrPredicate - If instruction is predicated, returns its predicate
1130/// condition, otherwise returns AL. It also returns the condition code
1131/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001132ARMCC::CondCodes
1133llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001134 int PIdx = MI->findFirstPredOperandIdx();
1135 if (PIdx == -1) {
1136 PredReg = 0;
1137 return ARMCC::AL;
1138 }
1139
1140 PredReg = MI->getOperand(PIdx+1).getReg();
1141 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1142}
1143
1144
Evan Cheng6495f632009-07-28 05:48:47 +00001145int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001146 if (Opc == ARM::B)
1147 return ARM::Bcc;
1148 else if (Opc == ARM::tB)
1149 return ARM::tBcc;
1150 else if (Opc == ARM::t2B)
1151 return ARM::t2Bcc;
1152
1153 llvm_unreachable("Unknown unconditional branch opcode!");
1154 return 0;
1155}
1156
Evan Cheng6495f632009-07-28 05:48:47 +00001157
1158void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1159 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1160 unsigned DestReg, unsigned BaseReg, int NumBytes,
1161 ARMCC::CondCodes Pred, unsigned PredReg,
1162 const ARMBaseInstrInfo &TII) {
1163 bool isSub = NumBytes < 0;
1164 if (isSub) NumBytes = -NumBytes;
1165
1166 while (NumBytes) {
1167 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1168 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1169 assert(ThisVal && "Didn't extract field correctly");
1170
1171 // We will handle these bits from offset, clear them.
1172 NumBytes &= ~ThisVal;
1173
1174 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1175
1176 // Build the new ADD / SUB.
1177 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1178 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1179 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1180 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1181 BaseReg = DestReg;
1182 }
1183}
1184
Evan Chengcdbb3f52009-08-27 01:23:50 +00001185bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1186 unsigned FrameReg, int &Offset,
1187 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001188 unsigned Opcode = MI.getOpcode();
1189 const TargetInstrDesc &Desc = MI.getDesc();
1190 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1191 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001192
Evan Cheng6495f632009-07-28 05:48:47 +00001193 // Memory operands in inline assembly always use AddrMode2.
1194 if (Opcode == ARM::INLINEASM)
1195 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001196
Evan Cheng6495f632009-07-28 05:48:47 +00001197 if (Opcode == ARM::ADDri) {
1198 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1199 if (Offset == 0) {
1200 // Turn it into a move.
1201 MI.setDesc(TII.get(ARM::MOVr));
1202 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1203 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001204 Offset = 0;
1205 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001206 } else if (Offset < 0) {
1207 Offset = -Offset;
1208 isSub = true;
1209 MI.setDesc(TII.get(ARM::SUBri));
1210 }
1211
1212 // Common case: small offset, fits into instruction.
1213 if (ARM_AM::getSOImmVal(Offset) != -1) {
1214 // Replace the FrameIndex with sp / fp
1215 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1216 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001217 Offset = 0;
1218 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001219 }
1220
1221 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1222 // as possible.
1223 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1224 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1225
1226 // We will handle these bits from offset, clear them.
1227 Offset &= ~ThisImmVal;
1228
1229 // Get the properly encoded SOImmVal field.
1230 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1231 "Bit extraction didn't work?");
1232 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1233 } else {
1234 unsigned ImmIdx = 0;
1235 int InstrOffs = 0;
1236 unsigned NumBits = 0;
1237 unsigned Scale = 1;
1238 switch (AddrMode) {
1239 case ARMII::AddrMode2: {
1240 ImmIdx = FrameRegIdx+2;
1241 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1242 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1243 InstrOffs *= -1;
1244 NumBits = 12;
1245 break;
1246 }
1247 case ARMII::AddrMode3: {
1248 ImmIdx = FrameRegIdx+2;
1249 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1250 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1251 InstrOffs *= -1;
1252 NumBits = 8;
1253 break;
1254 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001255 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001256 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001257 // Can't fold any offset even if it's zero.
1258 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001259 case ARMII::AddrMode5: {
1260 ImmIdx = FrameRegIdx+1;
1261 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1262 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1263 InstrOffs *= -1;
1264 NumBits = 8;
1265 Scale = 4;
1266 break;
1267 }
1268 default:
1269 llvm_unreachable("Unsupported addressing mode!");
1270 break;
1271 }
1272
1273 Offset += InstrOffs * Scale;
1274 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1275 if (Offset < 0) {
1276 Offset = -Offset;
1277 isSub = true;
1278 }
1279
1280 // Attempt to fold address comp. if opcode has offset bits
1281 if (NumBits > 0) {
1282 // Common case: small offset, fits into instruction.
1283 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1284 int ImmedOffset = Offset / Scale;
1285 unsigned Mask = (1 << NumBits) - 1;
1286 if ((unsigned)Offset <= Mask * Scale) {
1287 // Replace the FrameIndex with sp
1288 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1289 if (isSub)
1290 ImmedOffset |= 1 << NumBits;
1291 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001292 Offset = 0;
1293 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001294 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001295
Evan Cheng6495f632009-07-28 05:48:47 +00001296 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1297 ImmedOffset = ImmedOffset & Mask;
1298 if (isSub)
1299 ImmedOffset |= 1 << NumBits;
1300 ImmOp.ChangeToImmediate(ImmedOffset);
1301 Offset &= ~(Mask*Scale);
1302 }
1303 }
1304
Evan Chengcdbb3f52009-08-27 01:23:50 +00001305 Offset = (isSub) ? -Offset : Offset;
1306 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001307}