blob: 1e66475eae92931ce03b61ba2faff94bb3af93bd [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
18#include "X86Subtarget.h"
19#include "X86RegisterInfo.h"
Gordon Henriksen18ace102008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenek164967f2008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindoladdb88da2007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
26namespace llvm {
27 namespace X86ISD {
28 // X86 Specific DAG Nodes
29 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
Evan Cheng48679f42007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
43 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
47 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
51 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
55 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
57 FSRL,
58
59 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
64 FILD,
65 FILD_FLAG,
66
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
70 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
72 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
76 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
78 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
80 FLD,
81
82 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Dan Gohman9178de12009-08-05 01:29:28 +000088 /// CALL - These operations represent an abstract X86 call
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 CALL,
Dan Gohman9178de12009-08-05 01:29:28 +0000106
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 /// RDTSC_DAG - This operation implements the lowering for
108 /// readcyclecounter
109 RDTSC_DAG,
110
111 /// X86 compare and logical compare instructions.
Evan Cheng904febe2007-09-17 17:42:53 +0000112 CMP, COMI, UCOMI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113
Dan Gohman7fe9b7f2008-12-23 22:45:23 +0000114 /// X86 bit-test instructions.
115 BT,
116
Dan Gohmane7dc7522009-03-23 15:40:10 +0000117 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 /// operand produced by a CMP instruction.
119 SETCC,
120
Evan Cheng834ae6b2009-12-15 00:53:42 +0000121 // Same as SETCC except it's materialized with a sbb and the value is all
122 // one's or all zero's.
123 SETCC_CARRY,
124
Chris Lattner039e0372009-03-12 06:46:02 +0000125 /// X86 conditional moves. Operand 0 and operand 1 are the two values
126 /// to select from. Operand 2 is the condition code, and operand 3 is the
127 /// flag operand produced by a CMP or TEST instruction. It also writes a
128 /// flag result.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 CMOV,
130
Dan Gohmane7dc7522009-03-23 15:40:10 +0000131 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
132 /// is the block to branch if condition is true, operand 2 is the
133 /// condition code, and operand 3 is the flag operand produced by a CMP
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 /// or TEST instruction.
135 BRCOND,
136
Dan Gohmane7dc7522009-03-23 15:40:10 +0000137 /// Return with a flag operand. Operand 0 is the chain operand, operand
138 /// 1 is the number of bytes of stack to pop.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 RET_FLAG,
140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
146
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
150
Bill Wendlingfef06052008-09-16 21:48:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
152 /// TargetExternalSymbol, and TargetGlobalAddress.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 Wrapper,
154
155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000159 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
160 /// Can be used to move a vector value from a MMX register to a XMM
161 /// register.
162 MOVQ2DQ,
163
Nate Begemand77e59e2008-02-11 04:19:36 +0000164 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
165 /// i32, corresponds to X86::PEXTRB.
166 PEXTRB,
167
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
169 /// i32, corresponds to X86::PEXTRW.
170 PEXTRW,
171
Nate Begemand77e59e2008-02-11 04:19:36 +0000172 /// INSERTPS - Insert any element of a 4 x float vector into any element
173 /// of a destination 4 x floatvector.
174 INSERTPS,
175
176 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
177 /// corresponds to X86::PINSRB.
178 PINSRB,
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
181 /// corresponds to X86::PINSRW.
182 PINSRW,
183
Nate Begeman2c87c422009-02-23 08:49:38 +0000184 /// PSHUFB - Shuffle 16 8-bit values within a vector.
185 PSHUFB,
186
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 /// FMAX, FMIN - Floating point max and min.
188 ///
189 FMAX, FMIN,
190
191 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
192 /// approximation. Note that these typically require refinement
193 /// in order to obtain suitable precision.
194 FRSQRT, FRCP,
195
Rafael Espindolabca99f72009-04-08 21:14:34 +0000196 // TLSADDR - Thread Local Storage.
197 TLSADDR,
198
199 // SegmentBaseAddress - The address segment:0
200 SegmentBaseAddress,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201
Evan Cheng40ee6e52008-05-08 00:57:18 +0000202 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000203 EH_RETURN,
204
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000205 /// TC_RETURN - Tail call return.
206 /// operand #0 chain
207 /// operand #1 callee (register or absolute)
208 /// operand #2 stack adjustment
209 /// operand #3 optional in flag
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000210 TC_RETURN,
211
Evan Cheng40ee6e52008-05-08 00:57:18 +0000212 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000213 LCMPXCHG_DAG,
Andrew Lenharth81580822008-03-05 01:15:49 +0000214 LCMPXCHG8_DAG,
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000215
Evan Cheng40ee6e52008-05-08 00:57:18 +0000216 // FNSTCW16m - Store FP control world into i16 memory.
217 FNSTCW16m,
218
Evan Chenge9b9c672008-05-09 21:53:03 +0000219 // VZEXT_MOVL - Vector move low and zero extend.
220 VZEXT_MOVL,
221
222 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengdea99362008-05-29 08:22:04 +0000223 VZEXT_LOAD,
224
225 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman03605a02008-07-17 16:51:19 +0000226 VSHL, VSRL,
Nate Begeman543d2142009-04-27 18:41:29 +0000227
228 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman03605a02008-07-17 16:51:19 +0000229 // CMPPD, CMPPS - Vector double/float comparison.
230 CMPPD, CMPPS,
231
232 // PCMP* - Vector integer comparisons.
233 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingae034ed2008-12-12 00:56:36 +0000234 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
235
Dan Gohman99a12192009-03-04 19:44:21 +0000236 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
237 ADD, SUB, SMUL, UMUL,
Dan Gohman12e03292009-09-18 19:59:53 +0000238 INC, DEC, OR, XOR, AND,
Evan Chengc3495762009-03-30 21:36:47 +0000239
240 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher95d79262009-07-29 00:28:05 +0000241 MUL_IMM,
242
243 // PTEST - Vector bitwise comparisons
Dan Gohman34228bf2009-08-15 01:38:56 +0000244 PTEST,
245
246 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
247 // according to %al. An operator is needed so that this can be expanded
248 // with control flow.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000249 VASTART_SAVE_XMM_REGS,
250
251 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
252 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
253 // Atomic 64-bit binary operations.
254 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
255 ATOMSUB64_DAG,
256 ATOMOR64_DAG,
257 ATOMXOR64_DAG,
258 ATOMAND64_DAG,
259 ATOMNAND64_DAG,
260 ATOMSWAP64_DAG
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 };
262 }
263
Evan Cheng931a8f42008-01-29 19:34:22 +0000264 /// Define some predicates that are used for node matching.
265 namespace X86 {
266 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
267 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000268 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269
Evan Cheng931a8f42008-01-29 19:34:22 +0000270 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
271 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000272 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
Evan Cheng931a8f42008-01-29 19:34:22 +0000274 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
275 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman543d2142009-04-27 18:41:29 +0000276 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277
Evan Cheng931a8f42008-01-29 19:34:22 +0000278 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
279 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman543d2142009-04-27 18:41:29 +0000280 bool isSHUFPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281
Evan Cheng931a8f42008-01-29 19:34:22 +0000282 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
283 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +0000284 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
Evan Cheng931a8f42008-01-29 19:34:22 +0000286 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
287 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
288 /// <2, 3, 2, 3>
Nate Begeman543d2142009-04-27 18:41:29 +0000289 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290
Evan Cheng931a8f42008-01-29 19:34:22 +0000291 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman543d2142009-04-27 18:41:29 +0000292 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
293 bool isMOVLPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
Evan Cheng931a8f42008-01-29 19:34:22 +0000295 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman543d2142009-04-27 18:41:29 +0000296 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng931a8f42008-01-29 19:34:22 +0000297 /// as well as MOVLHPS.
Nate Begemanb13034d2009-11-07 23:17:15 +0000298 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
Evan Cheng931a8f42008-01-29 19:34:22 +0000300 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
301 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman543d2142009-04-27 18:41:29 +0000302 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
Evan Cheng931a8f42008-01-29 19:34:22 +0000304 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
305 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman543d2142009-04-27 18:41:29 +0000306 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307
Evan Cheng931a8f42008-01-29 19:34:22 +0000308 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
309 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
310 /// <0, 0, 1, 1>
Nate Begeman543d2142009-04-27 18:41:29 +0000311 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312
Evan Cheng931a8f42008-01-29 19:34:22 +0000313 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
314 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
315 /// <2, 2, 3, 3>
Nate Begeman543d2142009-04-27 18:41:29 +0000316 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317
Evan Cheng931a8f42008-01-29 19:34:22 +0000318 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
319 /// specifies a shuffle of elements that is suitable for input to MOVSS,
320 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman543d2142009-04-27 18:41:29 +0000321 bool isMOVLMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322
Evan Cheng931a8f42008-01-29 19:34:22 +0000323 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
324 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000325 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326
Evan Cheng931a8f42008-01-29 19:34:22 +0000327 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
328 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000329 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330
Evan Chenga2497eb2008-09-25 20:50:48 +0000331 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
332 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +0000333 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Chenga2497eb2008-09-25 20:50:48 +0000334
Nate Begeman080f8e22009-10-19 02:17:23 +0000335 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
337 bool isPALIGNRMask(ShuffleVectorSDNode *N);
338
Evan Cheng931a8f42008-01-29 19:34:22 +0000339 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
340 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
341 /// instructions.
342 unsigned getShuffleSHUFImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343
Evan Cheng931a8f42008-01-29 19:34:22 +0000344 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +0000345 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng931a8f42008-01-29 19:34:22 +0000346 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347
Nate Begeman080f8e22009-10-19 02:17:23 +0000348 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
349 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng931a8f42008-01-29 19:34:22 +0000350 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengb723fb52009-07-30 08:33:02 +0000351
Nate Begeman080f8e22009-10-19 02:17:23 +0000352 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
353 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
354 unsigned getShufflePALIGNRImmediate(SDNode *N);
355
Evan Chengb723fb52009-07-30 08:33:02 +0000356 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
357 /// constant +0.0.
358 bool isZeroNode(SDValue Elt);
Anton Korobeynikovc283e152009-08-05 23:01:26 +0000359
360 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
361 /// fit into displacement field of the instruction.
362 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
363 bool hasSymbolicDisplacement = true);
Evan Cheng931a8f42008-01-29 19:34:22 +0000364 }
365
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 //===--------------------------------------------------------------------===//
367 // X86TargetLowering - X86 Implementation of the TargetLowering interface
368 class X86TargetLowering : public TargetLowering {
369 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
370 int RegSaveFrameIndex; // X86-64 vararg func register save area.
371 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
372 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
374 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000377 explicit X86TargetLowering(X86TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378
Chris Lattner541d8902010-01-26 06:28:43 +0000379 /// getPICBaseSymbol - Return the X86-32 PIC base.
380 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
381
Chris Lattner82411c42010-01-26 05:02:42 +0000382 virtual unsigned getJumpTableEncoding() const;
Chris Lattner25525cd2010-01-25 23:38:14 +0000383
Chris Lattner82411c42010-01-26 05:02:42 +0000384 virtual const MCExpr *
385 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
386 const MachineBasicBlock *MBB, unsigned uid,
387 MCContext &Ctx) const;
388
Evan Cheng6fb06762007-11-09 01:32:10 +0000389 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
390 /// jumptable.
Chris Lattner82411c42010-01-26 05:02:42 +0000391 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
392 SelectionDAG &DAG) const;
Chris Lattner541d8902010-01-26 06:28:43 +0000393 virtual const MCExpr *
394 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
395 unsigned JTI, MCContext &Ctx) const;
396
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 // Return the number of bytes that a function should pop when it returns (in
398 // addition to the space used by the return address).
399 //
400 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
401
402 // Return the number of bytes that the caller reserves for arguments passed
403 // to this function.
404 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
405
406 /// getStackPtrReg - Return the stack pointer register we are using: either
407 /// ESP or RSP.
408 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng5a67b812008-01-23 23:17:41 +0000409
410 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
411 /// function arguments in the caller parameter area. For X86, aggregates
412 /// that contains are placed at 16-byte boundaries while the rest are at
413 /// 4-byte boundaries.
414 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Cheng8c590372008-05-15 08:39:06 +0000415
416 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000417 /// and store operations as a result of memset, memcpy, and memmove
Owen Andersonac9de032009-08-10 22:56:29 +0000418 /// lowering. It returns EVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000419 /// determining it.
Bill Wendling5c433f32009-08-15 21:21:19 +0000420 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned Align,
421 bool isSrcConst, bool isSrcStr,
422 SelectionDAG &DAG) const;
423
424 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
425 /// unaligned memory accesses. of the specified type.
426 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
427 return true;
428 }
Bill Wendling25a8ae32009-06-30 22:38:32 +0000429
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 /// LowerOperation - Provide custom lowering hooks for some operations.
431 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000432 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
Duncan Sands7d9834b2008-12-01 11:39:25 +0000434 /// ReplaceNodeResults - Replace the results of node with an illegal result
435 /// type with new values built out of custom code.
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000436 ///
Duncan Sands7d9834b2008-12-01 11:39:25 +0000437 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
438 SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000439
440
Dan Gohman8181bd12008-07-27 21:46:04 +0000441 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
Evan Chenge637db12008-01-30 18:18:23 +0000443 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +0000444 MachineBasicBlock *MBB,
445 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Mon P Wang078a62d2008-05-05 19:05:59 +0000447
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 /// getTargetNodeName - This method returns the name of a target specific
449 /// DAG node.
450 virtual const char *getTargetNodeName(unsigned Opcode) const;
451
Scott Michel502151f2008-03-10 15:42:14 +0000452 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000453 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel502151f2008-03-10 15:42:14 +0000454
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
456 /// in Mask are known to be either zero or one and return them in the
457 /// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +0000458 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000459 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000460 APInt &KnownZero,
461 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 const SelectionDAG &DAG,
463 unsigned Depth = 0) const;
Evan Chengef7be082008-05-12 19:56:52 +0000464
465 virtual bool
466 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
Dan Gohman8181bd12008-07-27 21:46:04 +0000468 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469
Chris Lattner7fce21c2009-07-20 17:51:36 +0000470 virtual bool ExpandInlineAsm(CallInst *CI) const;
471
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 ConstraintType getConstraintType(const std::string &Constraint) const;
473
474 std::vector<unsigned>
475 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000476 EVT VT) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000477
Owen Andersonac9de032009-08-10 22:56:29 +0000478 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesene99fc902008-01-29 02:21:21 +0000479
Chris Lattnera531abc2007-08-25 00:47:38 +0000480 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +0000481 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
482 /// true it means one of the asm constraint of the inline asm instruction
483 /// being processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +0000484 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +0000485 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +0000486 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +0000487 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +0000488 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489
490 /// getRegForInlineAsmConstraint - Given a physical register constraint
491 /// (e.g. {edx}), return the register number and the register class for the
492 /// register. This should only be used for C_Register constraints. On
493 /// error, this returns a register number of 0.
494 std::pair<unsigned, const TargetRegisterClass*>
495 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000496 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497
498 /// isLegalAddressingMode - Return true if the addressing mode represented
499 /// by AM is legal for this target, for a load/store of the specified type.
500 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
501
Evan Cheng27a820a2007-10-26 01:56:11 +0000502 /// isTruncateFree - Return true if it's free to truncate a value of
503 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
504 /// register EAX to i16 by referencing its sub-register AX.
505 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersonac9de032009-08-10 22:56:29 +0000506 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000507
508 /// isZExtFree - Return true if any actual instruction that defines a
509 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
510 /// register. This does not necessarily include registers defined in
511 /// unknown ways, such as incoming arguments, or copies from unknown
512 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
513 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
514 /// all instructions that define 32-bit values implicit zero-extend the
515 /// result out to 64 bits.
516 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersonac9de032009-08-10 22:56:29 +0000517 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000518
Evan Cheng2f5d3a52009-05-28 00:35:15 +0000519 /// isNarrowingProfitable - Return true if it's profitable to narrow
520 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
521 /// from i32 to i8 but not from i32 to i16.
Owen Andersonac9de032009-08-10 22:56:29 +0000522 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Cheng2f5d3a52009-05-28 00:35:15 +0000523
Evan Cheng6337b552009-10-27 19:56:55 +0000524 /// isFPImmLegal - Returns true if the target can instruction select the
525 /// specified FP immediate natively. If false, the legalizer will
526 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +0000527 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng6337b552009-10-27 19:56:55 +0000528
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 /// isShuffleMaskLegal - Targets can use this to indicate that they only
530 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
531 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
532 /// values are assumed to be legal.
Nate Begemane8f61cb2009-04-29 05:20:52 +0000533 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +0000534 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535
536 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
537 /// used by Targets can use this to indicate if there is a suitable
538 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
539 /// pool entry.
Nate Begemane8f61cb2009-04-29 05:20:52 +0000540 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +0000541 EVT VT) const;
Evan Cheng35190fd2008-03-05 01:30:59 +0000542
543 /// ShouldShrinkFPConstant - If true, then instruction selection should
544 /// seek to shrink the FP constant of the specified type to a smaller type
545 /// in order to save space and / or reduce runtime.
Owen Andersonac9de032009-08-10 22:56:29 +0000546 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng35190fd2008-03-05 01:30:59 +0000547 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
548 // expensive than a straight movsd. On the other hand, it's important to
549 // shrink long double fp constant since fldt is very slow.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000550 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng35190fd2008-03-05 01:30:59 +0000551 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000552
553 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
Dan Gohmanf6ff82e2009-08-01 21:25:00 +0000554 /// for tail call optimization. Targets which want to do tail call
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000555 /// optimization should implement this function.
Dan Gohman9178de12009-08-05 01:29:28 +0000556 virtual bool
557 IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000558 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +0000559 bool isVarArg,
560 const SmallVectorImpl<ISD::InputArg> &Ins,
561 SelectionDAG& DAG) const;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000562
Dan Gohmane8b391e2008-04-12 04:36:06 +0000563 virtual const X86Subtarget* getSubtarget() {
564 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000565 }
566
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000567 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
568 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersonac9de032009-08-10 22:56:29 +0000569 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000570 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
571 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000572 }
Dan Gohman97805ee2008-08-19 21:32:53 +0000573
Mon P Wang1448aad2008-10-30 08:01:45 +0000574 /// getWidenVectorType: given a vector type, returns the type to widen
575 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Andersonac9de032009-08-10 22:56:29 +0000576 /// If there is no vector type that we want to widen to, returns EVT::Other
Mon P Wang1448aad2008-10-30 08:01:45 +0000577 /// When and were to widen is target dependent based on the cost of
578 /// scalarizing vs using the wider vector type.
Owen Andersonac9de032009-08-10 22:56:29 +0000579 virtual EVT getWidenVectorType(EVT VT) const;
Mon P Wang1448aad2008-10-30 08:01:45 +0000580
Dan Gohman97805ee2008-08-19 21:32:53 +0000581 /// createFastISel - This method returns a target specific FastISel object,
582 /// or null if the target does not support "fast" ISel.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000583 virtual FastISel *
584 createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000585 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000586 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000587 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000588 DenseMap<const AllocaInst *, int> &
589#ifndef NDEBUG
590 , SmallSet<Instruction*, 8> &
591#endif
592 );
Bill Wendling25a8ae32009-06-30 22:38:32 +0000593
Bill Wendling045f2632009-07-01 18:50:55 +0000594 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000595 virtual unsigned getFunctionAlignment(const Function *F) const;
596
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 private:
598 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
599 /// make the right decision when generating code for different targets.
600 const X86Subtarget *Subtarget;
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000601 const X86RegisterInfo *RegInfo;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000602 const TargetData *TD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
604 /// X86StackPtr - X86 physical register used as stack ptr.
605 unsigned X86StackPtr;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000606
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000607 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
608 /// floating point ops.
609 /// When SSE is available, use it for f32 operations.
610 /// When SSE2 is available, use it for f64 operations.
611 bool X86ScalarSSEf32;
612 bool X86ScalarSSEf64;
Evan Cheng931a8f42008-01-29 19:34:22 +0000613
Evan Cheng6337b552009-10-27 19:56:55 +0000614 /// LegalFPImmediates - A list of legal fp immediates.
615 std::vector<APFloat> LegalFPImmediates;
616
617 /// addLegalFPImmediate - Indicate that this x86 target can instruction
618 /// select the specified FP immediate natively.
619 void addLegalFPImmediate(const APFloat& Imm) {
620 LegalFPImmediates.push_back(Imm);
621 }
622
Dan Gohman9178de12009-08-05 01:29:28 +0000623 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000625 const SmallVectorImpl<ISD::InputArg> &Ins,
626 DebugLoc dl, SelectionDAG &DAG,
627 SmallVectorImpl<SDValue> &InVals);
628 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000629 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +0000630 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
631 DebugLoc dl, SelectionDAG &DAG,
632 const CCValAssign &VA, MachineFrameInfo *MFI,
633 unsigned i);
634 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
635 DebugLoc dl, SelectionDAG &DAG,
636 const CCValAssign &VA,
637 ISD::ArgFlagsTy Flags);
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000638
Gordon Henriksen18ace102008-01-05 16:56:59 +0000639 // Call lowering helpers.
Sandeep Patel5838baa2009-09-02 08:44:58 +0000640 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv);
Dan Gohman8181bd12008-07-27 21:46:04 +0000641 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
642 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +0000643 int FPDiff, DebugLoc dl);
Arnold Schwaighofera38df102008-04-12 18:11:06 +0000644
Sandeep Patel5838baa2009-09-02 08:44:58 +0000645 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
646 NameDecorationStyle NameDecorationForCallConv(CallingConv::ID CallConv);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000647 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648
Eli Friedman8c3cb582009-05-23 09:59:16 +0000649 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
650 bool isSigned);
Evan Chenge31a26a2009-12-09 21:00:30 +0000651
652 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
653 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000654 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000655 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000656 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
657 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
658 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
659 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
660 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
661 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
662 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dan Gohman064403e2009-10-30 01:28:02 +0000663 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000664 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
665 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000666 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
667 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
668 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
669 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
Owen Andersonac9de032009-08-10 22:56:29 +0000670 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Eli Friedman8c3cb582009-05-23 09:59:16 +0000671 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000672 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000673 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000674 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
675 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000676 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000677 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000678 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
679 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
680 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
681 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
682 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
683 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
684 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
685 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
686 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000687 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000688 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
689 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
690 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
691 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
692 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
693 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
694 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
695 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
696 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
697 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
698 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
699 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wang14edb092008-12-18 21:42:19 +0000700 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +0000701 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling4c134df2008-11-24 19:21:46 +0000702
Dan Gohman8181bd12008-07-27 21:46:04 +0000703 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen9011d872008-09-29 22:25:26 +0000704 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000705 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
706
Dan Gohman9178de12009-08-05 01:29:28 +0000707 virtual SDValue
708 LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000709 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000710 const SmallVectorImpl<ISD::InputArg> &Ins,
711 DebugLoc dl, SelectionDAG &DAG,
712 SmallVectorImpl<SDValue> &InVals);
713 virtual SDValue
714 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000715 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000716 const SmallVectorImpl<ISD::OutputArg> &Outs,
717 const SmallVectorImpl<ISD::InputArg> &Ins,
718 DebugLoc dl, SelectionDAG &DAG,
719 SmallVectorImpl<SDValue> &InVals);
720
721 virtual SDValue
722 LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000723 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000724 const SmallVectorImpl<ISD::OutputArg> &Outs,
725 DebugLoc dl, SelectionDAG &DAG);
726
Kenneth Uildriks87d04262009-11-07 02:11:54 +0000727 virtual bool
728 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
729 const SmallVectorImpl<EVT> &OutTys,
730 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
731 SelectionDAG &DAG);
732
Duncan Sands7d9834b2008-12-01 11:39:25 +0000733 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
734 SelectionDAG &DAG, unsigned NewOp);
735
Dale Johannesen9e746372009-02-03 22:26:34 +0000736 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000737 SDValue Chain,
738 SDValue Dst, SDValue Src,
739 SDValue Size, unsigned Align,
Bill Wendling4b2e3782008-10-01 00:59:58 +0000740 const Value *DstSV, uint64_t DstSVOff);
Dale Johannesen9e746372009-02-03 22:26:34 +0000741 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000742 SDValue Chain,
743 SDValue Dst, SDValue Src,
744 SDValue Size, unsigned Align,
745 bool AlwaysInline,
746 const Value *DstSV, uint64_t DstSVOff,
747 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang078a62d2008-05-05 19:05:59 +0000748
Eric Christopher22a39402009-08-18 22:50:32 +0000749 /// Utility function to emit string processing sse4.2 instructions
750 /// that return in xmm0.
Evan Chengbb57eef2009-09-19 10:09:15 +0000751 /// This takes the instruction to expand, the associated machine basic
752 /// block, the number of args, and whether or not the second arg is
753 /// in memory or not.
Eric Christopher22a39402009-08-18 22:50:32 +0000754 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
755 unsigned argNum, bool inMem) const;
756
Mon P Wang078a62d2008-05-05 19:05:59 +0000757 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengbb57eef2009-09-19 10:09:15 +0000758 /// It takes the bitwise instruction to expand, the associated machine basic
759 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang078a62d2008-05-05 19:05:59 +0000760 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
761 MachineInstr *BInstr,
762 MachineBasicBlock *BB,
763 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +0000764 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +0000765 unsigned loadOpc,
766 unsigned cxchgOpc,
767 unsigned copyOpc,
768 unsigned notOpc,
769 unsigned EAXreg,
770 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +0000771 bool invSrc = false) const;
Dale Johannesenf160d802008-10-02 18:53:47 +0000772
773 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
774 MachineInstr *BInstr,
775 MachineBasicBlock *BB,
776 unsigned regOpcL,
777 unsigned regOpcH,
778 unsigned immOpcL,
779 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +0000780 bool invSrc = false) const;
Mon P Wang078a62d2008-05-05 19:05:59 +0000781
782 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingb23a6e22009-03-26 01:46:56 +0000783 /// instruction to expand, the associated basic block, and the associated
784 /// cmov opcode for moving the min or max value.
Mon P Wang078a62d2008-05-05 19:05:59 +0000785 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
786 MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +0000787 unsigned cmovOpc) const;
Dan Gohman99a12192009-03-04 19:44:21 +0000788
Dan Gohman34228bf2009-08-15 01:38:56 +0000789 /// Utility function to emit the xmm reg save portion of va_start.
790 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
791 MachineInstr *BInstr,
792 MachineBasicBlock *BB) const;
793
Chris Lattner84a67202009-09-02 05:57:00 +0000794 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Evan Cheng5f3a5402009-09-19 09:51:03 +0000795 MachineBasicBlock *BB,
796 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Chris Lattner84a67202009-09-02 05:57:00 +0000797
Dan Gohman99a12192009-03-04 19:44:21 +0000798 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000799 /// equivalent, for use with the given x86 condition code.
800 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman99a12192009-03-04 19:44:21 +0000801
802 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000803 /// equivalent, for use with the given x86 condition code.
804 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
805 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 };
Evan Cheng5a0f5912008-09-03 00:03:49 +0000807
808 namespace X86 {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000809 FastISel *createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000810 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000811 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000812 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000813 DenseMap<const AllocaInst *, int> &
814#ifndef NDEBUG
815 , SmallSet<Instruction*, 8> &
816#endif
817 );
Evan Cheng5a0f5912008-09-03 00:03:49 +0000818 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819}
820
821#endif // X86ISELLOWERING_H