blob: ea80e47589d65192b6fa03a01c9a05309e19cb71 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000020#include "llvm/DerivedTypes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000027#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetRegisterInfo.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000031#include "llvm/Support/Compiler.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000033#include "llvm/ADT/DenseMap.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000036#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000037#include "llvm/ADT/SmallVector.h"
38#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039using namespace llvm;
40
41STATISTIC(NumLDMGened , "Number of ldm instructions generated");
42STATISTIC(NumSTMGened , "Number of stm instructions generated");
43STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
44STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000045STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000046STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
47STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
48STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
49STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
50STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
51STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000052
53/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
54/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000055
56namespace {
57 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000058 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000059 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000060
Evan Chenga8e29892007-01-19 07:51:42 +000061 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000062 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000063 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000064 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000065 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000066
67 virtual bool runOnMachineFunction(MachineFunction &Fn);
68
69 virtual const char *getPassName() const {
70 return "ARM load / store optimization pass";
71 }
72
73 private:
74 struct MemOpQueueEntry {
75 int Offset;
76 unsigned Position;
77 MachineBasicBlock::iterator MBBI;
78 bool Merged;
79 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
80 : Offset(o), Position(p), MBBI(i), Merged(false) {};
81 };
82 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
83 typedef MemOpQueue::iterator MemOpQueueIter;
84
Evan Cheng92549222009-06-05 19:08:58 +000085 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000086 int Offset, unsigned Base, bool BaseKill, int Opcode,
87 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
88 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5ba71882009-06-05 17:56:14 +000089 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
90 int Opcode, unsigned Size,
91 ARMCC::CondCodes Pred, unsigned PredReg,
92 unsigned Scratch, MemOpQueue &MemOps,
93 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +000094
Evan Cheng11788fd2007-03-08 02:55:08 +000095 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +000096 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +000098 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
99 MachineBasicBlock::iterator MBBI,
100 const TargetInstrInfo *TII,
101 bool &Advance,
102 MachineBasicBlock::iterator &I);
103 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
104 MachineBasicBlock::iterator MBBI,
105 bool &Advance,
106 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000107 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
108 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
109 };
Devang Patel19974732007-05-03 01:11:54 +0000110 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000111}
112
Evan Chenga8e29892007-01-19 07:51:42 +0000113static int getLoadStoreMultipleOpcode(int Opcode) {
114 switch (Opcode) {
115 case ARM::LDR:
116 NumLDMGened++;
117 return ARM::LDM;
118 case ARM::STR:
119 NumSTMGened++;
120 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000121 case ARM::t2LDRi8:
122 case ARM::t2LDRi12:
123 NumLDMGened++;
124 return ARM::t2LDM;
125 case ARM::t2STRi8:
126 case ARM::t2STRi12:
127 NumSTMGened++;
128 return ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000129 case ARM::FLDS:
130 NumFLDMGened++;
131 return ARM::FLDMS;
132 case ARM::FSTS:
133 NumFSTMGened++;
134 return ARM::FSTMS;
135 case ARM::FLDD:
136 NumFLDMGened++;
137 return ARM::FLDMD;
138 case ARM::FSTD:
139 NumFSTMGened++;
140 return ARM::FSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000141 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000142 }
143 return 0;
144}
145
Evan Cheng27934da2009-08-04 01:43:45 +0000146static bool isT2i32Load(unsigned Opc) {
147 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
148}
149
Evan Cheng45032f22009-07-09 23:11:34 +0000150static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000151 return Opc == ARM::LDR || isT2i32Load(Opc);
152}
153
154static bool isT2i32Store(unsigned Opc) {
155 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000156}
157
158static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000159 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000160}
161
Evan Cheng92549222009-06-05 19:08:58 +0000162/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000163/// registers in Regs as the register operands that would be loaded / stored.
164/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000165bool
Evan Cheng92549222009-06-05 19:08:58 +0000166ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000167 MachineBasicBlock::iterator MBBI,
168 int Offset, unsigned Base, bool BaseKill,
169 int Opcode, ARMCC::CondCodes Pred,
170 unsigned PredReg, unsigned Scratch, DebugLoc dl,
171 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000172 // Only a single register to load / store. Don't bother.
173 unsigned NumRegs = Regs.size();
174 if (NumRegs <= 1)
175 return false;
176
177 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000178 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000179 if (isAM4 && Offset == 4) {
180 if (isThumb2)
181 // Thumb2 does not support ldmib / stmib.
182 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000183 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000184 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
185 if (isThumb2)
186 // Thumb2 does not support ldmda / stmda.
187 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000188 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000189 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000191 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000192 // If starting offset isn't zero, insert a MI to materialize a new base.
193 // But only do so if it is cost effective, i.e. merging more than two
194 // loads / stores.
195 if (NumRegs <= 2)
196 return false;
197
198 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000199 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000200 // If it is a load, then just use one of the destination register to
201 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000202 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000204 // Use the scratch register to use as a new base.
205 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000206 if (NewBase == 0)
207 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000208 }
Evan Cheng86198642009-08-07 00:34:42 +0000209 int BaseOpc = !isThumb2
210 ? ARM::ADDri
211 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000212 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000213 BaseOpc = !isThumb2
214 ? ARM::SUBri
215 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000216 Offset = - Offset;
217 }
Evan Cheng45032f22009-07-09 23:11:34 +0000218 int ImmedOffset = isThumb2
219 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
220 if (ImmedOffset == -1)
221 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000222 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000223
Dale Johannesenb6728402009-02-13 02:25:56 +0000224 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000225 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000226 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000228 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000229 }
230
231 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
Evan Cheng27934da2009-08-04 01:43:45 +0000232 bool isDef = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Evan Chenga8e29892007-01-19 07:51:42 +0000233 Opcode = getLoadStoreMultipleOpcode(Opcode);
234 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000235 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000236 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000237 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000238 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000239 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000240 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000241 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000243 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
244 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000245
246 return true;
247}
248
Evan Chenga90f3402007-03-06 21:59:20 +0000249/// MergeLDR_STR - Merge a number of load / store instructions into one or more
250/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000251void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000252ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000253 unsigned Base, int Opcode, unsigned Size,
254 ARMCC::CondCodes Pred, unsigned PredReg,
255 unsigned Scratch, MemOpQueue &MemOps,
256 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000257 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000258 int Offset = MemOps[SIndex].Offset;
259 int SOffset = Offset;
260 unsigned Pos = MemOps[SIndex].Position;
261 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000262 DebugLoc dl = Loc->getDebugLoc();
263 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000264 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng87d59e42009-06-05 18:19:23 +0000265 bool isKill = Loc->getOperand(0).isKill();
Evan Cheng44bec522007-05-15 01:29:07 +0000266
267 SmallVector<std::pair<unsigned,bool>, 8> Regs;
Evan Chenga90f3402007-03-06 21:59:20 +0000268 Regs.push_back(std::make_pair(PReg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000269 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
270 int NewOffset = MemOps[i].Offset;
271 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
272 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga90f3402007-03-06 21:59:20 +0000273 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000274 // AM4 - register numbers in ascending order.
275 // AM5 - consecutive register numbers in ascending order.
276 if (NewOffset == Offset + (int)Size &&
277 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
278 Offset += Size;
Evan Chenga90f3402007-03-06 21:59:20 +0000279 Regs.push_back(std::make_pair(Reg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000280 PRegNum = RegNum;
281 } else {
282 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng92549222009-06-05 19:08:58 +0000283 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000284 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000285 Merges.push_back(prior(Loc));
286 for (unsigned j = SIndex; j < i; ++j) {
287 MBB.erase(MemOps[j].MBBI);
288 MemOps[j].Merged = true;
289 }
290 }
Evan Cheng5ba71882009-06-05 17:56:14 +0000291 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
292 MemOps, Merges);
293 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000294 }
295
296 if (MemOps[i].Position > Pos) {
297 Pos = MemOps[i].Position;
298 Loc = MemOps[i].MBBI;
299 }
300 }
301
Evan Chengfaa51072007-04-26 19:00:32 +0000302 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng92549222009-06-05 19:08:58 +0000303 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000304 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000305 Merges.push_back(prior(Loc));
306 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
307 MBB.erase(MemOps[i].MBBI);
308 MemOps[i].Merged = true;
309 }
310 }
311
Evan Cheng5ba71882009-06-05 17:56:14 +0000312 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000313}
314
Evan Cheng44bec522007-05-15 01:29:07 +0000315/// getInstrPredicate - If instruction is predicated, returns its predicate
Evan Cheng0e1d3792007-07-05 07:18:20 +0000316/// condition, otherwise returns AL. It also returns the condition code
317/// register by reference.
318static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000319 int PIdx = MI->findFirstPredOperandIdx();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000320 if (PIdx == -1) {
321 PredReg = 0;
322 return ARMCC::AL;
323 }
324
325 PredReg = MI->getOperand(PIdx+1).getReg();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000326 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000327}
328
Evan Chenga8e29892007-01-19 07:51:42 +0000329static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000330 unsigned Bytes, unsigned Limit,
331 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000332 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000333 if (!MI)
334 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000335 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000336 MI->getOpcode() != ARM::t2SUBrSPi &&
337 MI->getOpcode() != ARM::t2SUBrSPi12 &&
338 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000339 MI->getOpcode() != ARM::SUBri)
340 return false;
341
342 // Make sure the offset fits in 8 bits.
343 if (Bytes <= 0 || (Limit && Bytes >= Limit))
344 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000345
Evan Cheng86198642009-08-07 00:34:42 +0000346 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000347 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000348 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000349 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000350 getInstrPredicate(MI, MyPredReg) == Pred &&
351 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000352}
353
354static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000355 unsigned Bytes, unsigned Limit,
356 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000357 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000358 if (!MI)
359 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000360 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000361 MI->getOpcode() != ARM::t2ADDrSPi &&
362 MI->getOpcode() != ARM::t2ADDrSPi12 &&
363 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000364 MI->getOpcode() != ARM::ADDri)
365 return false;
366
367 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000368 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000369 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000370
Evan Cheng86198642009-08-07 00:34:42 +0000371 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000372 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000373 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000374 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000375 getInstrPredicate(MI, MyPredReg) == Pred &&
376 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000377}
378
379static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
380 switch (MI->getOpcode()) {
381 default: return 0;
382 case ARM::LDR:
383 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000384 case ARM::t2LDRi8:
385 case ARM::t2LDRi12:
386 case ARM::t2STRi8:
387 case ARM::t2STRi12:
Evan Chenga8e29892007-01-19 07:51:42 +0000388 case ARM::FLDS:
389 case ARM::FSTS:
390 return 4;
391 case ARM::FLDD:
392 case ARM::FSTD:
393 return 8;
394 case ARM::LDM:
395 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000396 case ARM::t2LDM:
397 case ARM::t2STM:
Evan Cheng0e1d3792007-07-05 07:18:20 +0000398 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000399 case ARM::FLDMS:
400 case ARM::FSTMS:
401 case ARM::FLDMD:
402 case ARM::FSTMD:
403 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
404 }
405}
406
Evan Cheng45032f22009-07-09 23:11:34 +0000407/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000408/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
409///
410/// stmia rn, <ra, rb, rc>
411/// rn := rn + 4 * 3;
412/// =>
413/// stmia rn!, <ra, rb, rc>
414///
415/// rn := rn - 4 * 3;
416/// ldmia rn, <ra, rb, rc>
417/// =>
418/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000419bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
420 MachineBasicBlock::iterator MBBI,
421 bool &Advance,
422 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000423 MachineInstr *MI = MBBI;
424 unsigned Base = MI->getOperand(0).getReg();
425 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000426 unsigned PredReg = 0;
427 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000428 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000429 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
430 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000431
432 if (isAM4) {
433 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
434 return false;
435
436 // Can't use the updating AM4 sub-mode if the base register is also a dest
437 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000438 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000439 if (MI->getOperand(i).getReg() == Base)
440 return false;
441 }
442
443 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
444 if (MBBI != MBB.begin()) {
445 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
446 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000447 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000448 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
449 MBB.erase(PrevMBBI);
450 return true;
451 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000452 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000453 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
454 MBB.erase(PrevMBBI);
455 return true;
456 }
457 }
458
459 if (MBBI != MBB.end()) {
460 MachineBasicBlock::iterator NextMBBI = next(MBBI);
461 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000462 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000463 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000464 if (NextMBBI == I) {
465 Advance = true;
466 ++I;
467 }
Evan Chenga8e29892007-01-19 07:51:42 +0000468 MBB.erase(NextMBBI);
469 return true;
470 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000471 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000472 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000473 if (NextMBBI == I) {
474 Advance = true;
475 ++I;
476 }
Evan Chenga8e29892007-01-19 07:51:42 +0000477 MBB.erase(NextMBBI);
478 return true;
479 }
480 }
481 } else {
482 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
483 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
484 return false;
485
486 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
487 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
488 if (MBBI != MBB.begin()) {
489 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
490 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000491 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000492 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
493 MBB.erase(PrevMBBI);
494 return true;
495 }
496 }
497
498 if (MBBI != MBB.end()) {
499 MachineBasicBlock::iterator NextMBBI = next(MBBI);
500 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000501 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000502 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chenge71bff72007-09-19 21:48:07 +0000503 if (NextMBBI == I) {
504 Advance = true;
505 ++I;
506 }
Evan Chenga8e29892007-01-19 07:51:42 +0000507 MBB.erase(NextMBBI);
508 }
509 return true;
510 }
511 }
512
513 return false;
514}
515
516static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
517 switch (Opc) {
518 case ARM::LDR: return ARM::LDR_PRE;
519 case ARM::STR: return ARM::STR_PRE;
520 case ARM::FLDS: return ARM::FLDMS;
521 case ARM::FLDD: return ARM::FLDMD;
522 case ARM::FSTS: return ARM::FSTMS;
523 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000524 case ARM::t2LDRi8:
525 case ARM::t2LDRi12:
526 return ARM::t2LDR_PRE;
527 case ARM::t2STRi8:
528 case ARM::t2STRi12:
529 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000530 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000531 }
532 return 0;
533}
534
535static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
536 switch (Opc) {
537 case ARM::LDR: return ARM::LDR_POST;
538 case ARM::STR: return ARM::STR_POST;
539 case ARM::FLDS: return ARM::FLDMS;
540 case ARM::FLDD: return ARM::FLDMD;
541 case ARM::FSTS: return ARM::FSTMS;
542 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000543 case ARM::t2LDRi8:
544 case ARM::t2LDRi12:
545 return ARM::t2LDR_POST;
546 case ARM::t2STRi8:
547 case ARM::t2STRi12:
548 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000549 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000550 }
551 return 0;
552}
553
Evan Cheng45032f22009-07-09 23:11:34 +0000554/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000556bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
557 MachineBasicBlock::iterator MBBI,
558 const TargetInstrInfo *TII,
559 bool &Advance,
560 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000561 MachineInstr *MI = MBBI;
562 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000563 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000564 unsigned Bytes = getLSMultipleTransferSize(MI);
565 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000566 DebugLoc dl = MI->getDebugLoc();
Evan Cheng27934da2009-08-04 01:43:45 +0000567 bool isAM5 = Opcode == ARM::FLDD || Opcode == ARM::FLDS ||
568 Opcode == ARM::FSTD || Opcode == ARM::FSTS;
Evan Chenga8e29892007-01-19 07:51:42 +0000569 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000570 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
571 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000572 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000573 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000574 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
575 if (MI->getOperand(2).getImm() != 0)
576 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000577
Evan Cheng45032f22009-07-09 23:11:34 +0000578 bool isLd = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 // Can't do the merge if the destination register is the same as the would-be
580 // writeback register.
581 if (isLd && MI->getOperand(0).getReg() == Base)
582 return false;
583
Evan Cheng0e1d3792007-07-05 07:18:20 +0000584 unsigned PredReg = 0;
585 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000586 bool DoMerge = false;
587 ARM_AM::AddrOpc AddSub = ARM_AM::add;
588 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000589 // AM2 - 12 bits, thumb2 - 8 bits.
590 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000591 if (MBBI != MBB.begin()) {
592 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000593 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000594 DoMerge = true;
595 AddSub = ARM_AM::sub;
596 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000597 } else if (!isAM5 &&
598 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000599 DoMerge = true;
600 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
601 }
602 if (DoMerge)
603 MBB.erase(PrevMBBI);
604 }
605
606 if (!DoMerge && MBBI != MBB.end()) {
607 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000608 if (!isAM5 &&
609 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000610 DoMerge = true;
611 AddSub = ARM_AM::sub;
612 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000613 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000614 DoMerge = true;
615 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
616 }
Evan Chenge71bff72007-09-19 21:48:07 +0000617 if (DoMerge) {
618 if (NextMBBI == I) {
619 Advance = true;
620 ++I;
621 }
Evan Chenga8e29892007-01-19 07:51:42 +0000622 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000623 }
Evan Chenga8e29892007-01-19 07:51:42 +0000624 }
625
626 if (!DoMerge)
627 return false;
628
629 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000630 unsigned Offset = 0;
631 if (isAM5)
632 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
633 ? ARM_AM::db
634 : ARM_AM::ia, true, (isDPR ? 2 : 1));
635 else if (isAM2)
636 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
637 else
638 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000639 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000640 if (isAM5)
Evan Cheng44bec522007-05-15 01:29:07 +0000641 // FLDMS, FLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000642 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000643 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000644 .addImm(Offset).addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000645 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000646 else if (isAM2)
647 // LDR_PRE, LDR_POST,
648 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
649 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000650 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000651 else
Evan Cheng27934da2009-08-04 01:43:45 +0000652 // t2LDR_PRE, t2LDR_POST
653 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
654 .addReg(Base, RegState::Define)
655 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
656 } else {
657 MachineOperand &MO = MI->getOperand(0);
658 if (isAM5)
Evan Cheng44bec522007-05-15 01:29:07 +0000659 // FSTMS, FSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000660 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000661 .addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000662 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000663 else if (isAM2)
664 // STR_PRE, STR_POST
665 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
666 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
667 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
668 else
669 // t2STR_PRE, t2STR_POST
670 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
671 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
672 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000673 }
674 MBB.erase(MBBI);
675
676 return true;
677}
678
Evan Chengcc1c4272007-03-06 18:02:41 +0000679/// isMemoryOp - Returns true if instruction is a memory operations (that this
680/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000681static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000682 int Opcode = MI->getOpcode();
683 switch (Opcode) {
684 default: break;
685 case ARM::LDR:
686 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000687 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Evan Chengcc1c4272007-03-06 18:02:41 +0000688 case ARM::FLDS:
689 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000690 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000691 case ARM::FLDD:
692 case ARM::FSTD:
Dan Gohmand735b802008-10-03 15:45:36 +0000693 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000694 case ARM::t2LDRi8:
695 case ARM::t2LDRi12:
696 case ARM::t2STRi8:
697 case ARM::t2STRi12:
698 return true;
Evan Chengcc1c4272007-03-06 18:02:41 +0000699 }
700 return false;
701}
702
Evan Cheng11788fd2007-03-08 02:55:08 +0000703/// AdvanceRS - Advance register scavenger to just before the earliest memory
704/// op that is being merged.
705void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
706 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
707 unsigned Position = MemOps[0].Position;
708 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
709 if (MemOps[i].Position < Position) {
710 Position = MemOps[i].Position;
711 Loc = MemOps[i].MBBI;
712 }
713 }
714
715 if (Loc != MBB.begin())
716 RS->forward(prior(Loc));
717}
718
Evan Chenge7d6df72009-06-13 09:12:55 +0000719static int getMemoryOpOffset(const MachineInstr *MI) {
720 int Opcode = MI->getOpcode();
721 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000722 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000723 unsigned NumOperands = MI->getDesc().getNumOperands();
724 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000725
726 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
727 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
728 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
729 return OffField;
730
Evan Chenge7d6df72009-06-13 09:12:55 +0000731 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000732 ? ARM_AM::getAM2Offset(OffField)
733 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
734 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000735 if (isAM2) {
736 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
737 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000738 } else if (isAM3) {
739 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
740 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000741 } else {
742 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
743 Offset = -Offset;
744 }
745 return Offset;
746}
747
Evan Cheng358dec52009-06-15 08:28:29 +0000748static void InsertLDR_STR(MachineBasicBlock &MBB,
749 MachineBasicBlock::iterator &MBBI,
750 int OffImm, bool isDef,
751 DebugLoc dl, unsigned NewOpc,
Evan Cheng974fe5d2009-06-19 01:59:04 +0000752 unsigned Reg, bool RegDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000753 unsigned BaseReg, bool BaseKill,
754 unsigned OffReg, bool OffKill,
755 ARMCC::CondCodes Pred, unsigned PredReg,
756 const TargetInstrInfo *TII) {
757 unsigned Offset;
758 if (OffImm < 0)
759 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
760 else
761 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
762 if (isDef)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000763 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
764 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Cheng358dec52009-06-15 08:28:29 +0000765 .addReg(BaseReg, getKillRegState(BaseKill))
766 .addReg(OffReg, getKillRegState(OffKill))
767 .addImm(Offset)
768 .addImm(Pred).addReg(PredReg);
769 else
770 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000771 .addReg(Reg, getKillRegState(RegDeadKill))
Evan Cheng358dec52009-06-15 08:28:29 +0000772 .addReg(BaseReg, getKillRegState(BaseKill))
773 .addReg(OffReg, getKillRegState(OffKill))
774 .addImm(Offset)
775 .addImm(Pred).addReg(PredReg);
776}
777
778bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
779 MachineBasicBlock::iterator &MBBI) {
780 MachineInstr *MI = &*MBBI;
781 unsigned Opcode = MI->getOpcode();
782 if (Opcode == ARM::LDRD || Opcode == ARM::STRD) {
783 unsigned EvenReg = MI->getOperand(0).getReg();
784 unsigned OddReg = MI->getOperand(1).getReg();
785 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
786 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
787 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
788 return false;
789
Evan Chengf9f1da12009-06-18 02:04:01 +0000790 bool isLd = Opcode == ARM::LDRD;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000791 bool EvenDeadKill = isLd ?
792 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
793 bool OddDeadKill = isLd ?
794 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Cheng358dec52009-06-15 08:28:29 +0000795 const MachineOperand &BaseOp = MI->getOperand(2);
796 unsigned BaseReg = BaseOp.getReg();
797 bool BaseKill = BaseOp.isKill();
798 const MachineOperand &OffOp = MI->getOperand(3);
799 unsigned OffReg = OffOp.getReg();
800 bool OffKill = OffOp.isKill();
801 int OffImm = getMemoryOpOffset(MI);
802 unsigned PredReg = 0;
803 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
804
805 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
806 // Ascending register numbers and no offset. It's safe to change it to a
807 // ldm or stm.
808 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDM : ARM::STM;
Evan Chengf9f1da12009-06-18 02:04:01 +0000809 if (isLd) {
810 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
811 .addReg(BaseReg, getKillRegState(BaseKill))
812 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
813 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000814 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
815 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000816 ++NumLDRD2LDM;
817 } else {
818 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
819 .addReg(BaseReg, getKillRegState(BaseKill))
820 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
821 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000822 .addReg(EvenReg, getKillRegState(EvenDeadKill))
823 .addReg(OddReg, getKillRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000824 ++NumSTRD2STM;
825 }
Evan Cheng358dec52009-06-15 08:28:29 +0000826 } else {
827 // Split into two instructions.
828 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDR : ARM::STR;
829 DebugLoc dl = MBBI->getDebugLoc();
830 // If this is a load and base register is killed, it may have been
831 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000832 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000833 (BaseKill || OffKill) &&
834 (TRI->regsOverlap(EvenReg, BaseReg) ||
835 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
836 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
837 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Cheng974fe5d2009-06-19 01:59:04 +0000838 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, OddReg, OddDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000839 BaseReg, false, OffReg, false, Pred, PredReg, TII);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000840 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, EvenReg, EvenDeadKill,
Evan Cheng358dec52009-06-15 08:28:29 +0000841 BaseReg, BaseKill, OffReg, OffKill, Pred, PredReg, TII);
842 } else {
Evan Cheng974fe5d2009-06-19 01:59:04 +0000843 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
844 EvenReg, EvenDeadKill, BaseReg, false, OffReg, false,
845 Pred, PredReg, TII);
846 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
847 OddReg, OddDeadKill, BaseReg, BaseKill, OffReg, OffKill,
848 Pred, PredReg, TII);
Evan Cheng358dec52009-06-15 08:28:29 +0000849 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000850 if (isLd)
851 ++NumLDRD2LDR;
852 else
853 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000854 }
855
856 MBBI = prior(MBBI);
857 MBB.erase(MI);
858 }
859 return false;
860}
861
Evan Chenga8e29892007-01-19 07:51:42 +0000862/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
863/// ops of the same base and incrementing offset into LDM / STM ops.
864bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
865 unsigned NumMerges = 0;
866 unsigned NumMemOps = 0;
867 MemOpQueue MemOps;
868 unsigned CurrBase = 0;
869 int CurrOpc = -1;
870 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000871 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000872 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000873 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000874 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000875
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000876 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000877 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
878 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000879 if (FixInvalidRegPairOp(MBB, MBBI))
880 continue;
881
Evan Chenga8e29892007-01-19 07:51:42 +0000882 bool Advance = false;
883 bool TryMerge = false;
884 bool Clobber = false;
885
Evan Chengcc1c4272007-03-06 18:02:41 +0000886 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000887 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000888 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000889 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000890 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000891 unsigned PredReg = 0;
892 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000893 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000894 // Watch out for:
895 // r4 := ldr [r5]
896 // r5 := ldr [r5, #4]
897 // r6 := ldr [r5, #8]
898 //
899 // The second ldr has effectively broken the chain even though it
900 // looks like the later ldr(s) use the same base register. Try to
901 // merge the ldr's so far, including this one. But don't try to
902 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000903 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000904 if (CurrBase == 0 && !Clobber) {
905 // Start of a new chain.
906 CurrBase = Base;
907 CurrOpc = Opcode;
908 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000909 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000910 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000911 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
912 NumMemOps++;
913 Advance = true;
914 } else {
915 if (Clobber) {
916 TryMerge = true;
917 Advance = true;
918 }
919
Evan Cheng44bec522007-05-15 01:29:07 +0000920 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000921 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000922 // Continue adding to the queue.
923 if (Offset > MemOps.back().Offset) {
924 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
925 NumMemOps++;
926 Advance = true;
927 } else {
928 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
929 I != E; ++I) {
930 if (Offset < I->Offset) {
931 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
932 NumMemOps++;
933 Advance = true;
934 break;
935 } else if (Offset == I->Offset) {
936 // Collision! This can't be merged!
937 break;
938 }
939 }
940 }
941 }
942 }
943 }
944
945 if (Advance) {
946 ++Position;
947 ++MBBI;
948 } else
949 TryMerge = true;
950
951 if (TryMerge) {
952 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000953 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000954 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +0000955 AdvanceRS(MBB, MemOps);
Evan Cheng603b83e2007-03-07 20:30:36 +0000956 // Find a scratch register. Make sure it's a call clobbered register or
957 // a spilled callee-saved register.
Evan Cheng11788fd2007-03-08 02:55:08 +0000958 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true);
Evan Cheng603b83e2007-03-07 20:30:36 +0000959 if (!Scratch)
Evan Cheng11788fd2007-03-08 02:55:08 +0000960 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass,
961 AFI->getSpilledCSRegisters());
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000962 // Process the load / store instructions.
963 RS->forward(prior(MBBI));
964
965 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000966 Merges.clear();
967 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
968 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000969
Evan Chenga8e29892007-01-19 07:51:42 +0000970 // Try folding preceeding/trailing base inc/dec into the generated
971 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000972 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +0000973 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000974 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +0000975 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +0000976
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000977 // Try folding preceeding/trailing base inc/dec into those load/store
978 // that were not merged to form LDM/STM ops.
979 for (unsigned i = 0; i != NumMemOps; ++i)
980 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +0000981 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000982 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000983
984 // RS may be pointing to an instruction that's deleted.
985 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +0000986 } else if (NumMemOps == 1) {
987 // Try folding preceeding/trailing base inc/dec into the single
988 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +0000989 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +0000990 ++NumMerges;
991 RS->forward(prior(MBBI));
992 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000993 }
Evan Chenga8e29892007-01-19 07:51:42 +0000994
995 CurrBase = 0;
996 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +0000997 CurrSize = 0;
998 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000999 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001000 if (NumMemOps) {
1001 MemOps.clear();
1002 NumMemOps = 0;
1003 }
1004
1005 // If iterator hasn't been advanced and this is not a memory op, skip it.
1006 // It can't start a new chain anyway.
1007 if (!Advance && !isMemOp && MBBI != E) {
1008 ++Position;
1009 ++MBBI;
1010 }
1011 }
1012 }
1013 return NumMerges > 0;
1014}
1015
Evan Chenge7d6df72009-06-13 09:12:55 +00001016namespace {
1017 struct OffsetCompare {
1018 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1019 int LOffset = getMemoryOpOffset(LHS);
1020 int ROffset = getMemoryOpOffset(RHS);
1021 assert(LHS == RHS || LOffset != ROffset);
1022 return LOffset > ROffset;
1023 }
1024 };
1025}
1026
Evan Chenga8e29892007-01-19 07:51:42 +00001027/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1028/// (bx lr) into the preceeding stack restore so it directly restore the value
1029/// of LR into pc.
1030/// ldmfd sp!, {r7, lr}
1031/// bx lr
1032/// =>
1033/// ldmfd sp!, {r7, pc}
1034bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1035 if (MBB.empty()) return false;
1036
1037 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001038 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001039 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001040 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001041 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001042 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001043 if (MO.getReg() != ARM::LR)
1044 return false;
1045 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1046 PrevMI->setDesc(TII->get(NewOpc));
1047 MO.setReg(ARM::PC);
1048 MBB.erase(MBBI);
1049 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001050 }
1051 }
1052 return false;
1053}
1054
1055bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001056 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001057 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001058 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001059 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001060 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001061 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001062
Evan Chenga8e29892007-01-19 07:51:42 +00001063 bool Modified = false;
1064 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1065 ++MFI) {
1066 MachineBasicBlock &MBB = *MFI;
1067 Modified |= LoadStoreMultipleOpti(MBB);
1068 Modified |= MergeReturnIntoLDM(MBB);
1069 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001070
1071 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001072 return Modified;
1073}
Evan Chenge7d6df72009-06-13 09:12:55 +00001074
1075
1076/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1077/// load / stores from consecutive locations close to make it more
1078/// likely they will be combined later.
1079
1080namespace {
1081 struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
1082 static char ID;
1083 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1084
Evan Cheng358dec52009-06-15 08:28:29 +00001085 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001086 const TargetInstrInfo *TII;
1087 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001088 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001089 MachineRegisterInfo *MRI;
1090
1091 virtual bool runOnMachineFunction(MachineFunction &Fn);
1092
1093 virtual const char *getPassName() const {
1094 return "ARM pre- register allocation load / store optimization pass";
1095 }
1096
1097 private:
Evan Chengd780f352009-06-15 20:54:56 +00001098 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1099 unsigned &NewOpc, unsigned &EvenReg,
1100 unsigned &OddReg, unsigned &BaseReg,
1101 unsigned &OffReg, unsigned &Offset,
1102 unsigned &PredReg, ARMCC::CondCodes &Pred);
Evan Chenge7d6df72009-06-13 09:12:55 +00001103 bool RescheduleOps(MachineBasicBlock *MBB,
1104 SmallVector<MachineInstr*, 4> &Ops,
1105 unsigned Base, bool isLd,
1106 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1107 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1108 };
1109 char ARMPreAllocLoadStoreOpt::ID = 0;
1110}
1111
1112bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001113 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001114 TII = Fn.getTarget().getInstrInfo();
1115 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001116 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001117 MRI = &Fn.getRegInfo();
1118
1119 bool Modified = false;
1120 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1121 ++MFI)
1122 Modified |= RescheduleLoadStoreInstrs(MFI);
1123
1124 return Modified;
1125}
1126
Evan Chengae69a2a2009-06-19 23:17:27 +00001127static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1128 MachineBasicBlock::iterator I,
1129 MachineBasicBlock::iterator E,
1130 SmallPtrSet<MachineInstr*, 4> &MemOps,
1131 SmallSet<unsigned, 4> &MemRegs,
1132 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001133 // Are there stores / loads / calls between them?
1134 // FIXME: This is overly conservative. We should make use of alias information
1135 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001136 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001137 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001138 if (MemOps.count(&*I))
1139 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001140 const TargetInstrDesc &TID = I->getDesc();
1141 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1142 return false;
1143 if (isLd && TID.mayStore())
1144 return false;
1145 if (!isLd) {
1146 if (TID.mayLoad())
1147 return false;
1148 // It's not safe to move the first 'str' down.
1149 // str r1, [r0]
1150 // strh r5, [r0]
1151 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001152 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001153 return false;
1154 }
1155 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1156 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001157 if (!MO.isReg())
1158 continue;
1159 unsigned Reg = MO.getReg();
1160 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001161 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001162 if (Reg != Base && !MemRegs.count(Reg))
1163 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001164 }
1165 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001166
1167 // Estimate register pressure increase due to the transformation.
1168 if (MemRegs.size() <= 4)
1169 // Ok if we are moving small number of instructions.
1170 return true;
1171 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001172}
1173
Evan Chengd780f352009-06-15 20:54:56 +00001174bool
1175ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1176 DebugLoc &dl,
1177 unsigned &NewOpc, unsigned &EvenReg,
1178 unsigned &OddReg, unsigned &BaseReg,
1179 unsigned &OffReg, unsigned &Offset,
1180 unsigned &PredReg,
1181 ARMCC::CondCodes &Pred) {
1182 // FIXME: FLDS / FSTS -> FLDD / FSTD
1183 unsigned Opcode = Op0->getOpcode();
1184 if (Opcode == ARM::LDR)
1185 NewOpc = ARM::LDRD;
1186 else if (Opcode == ARM::STR)
1187 NewOpc = ARM::STRD;
1188 else
1189 return 0;
1190
1191 // Must sure the base address satisfies i64 ld / st alignment requirement.
1192 if (!Op0->hasOneMemOperand() ||
1193 !Op0->memoperands_begin()->getValue() ||
1194 Op0->memoperands_begin()->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001195 return false;
1196
Evan Chengd780f352009-06-15 20:54:56 +00001197 unsigned Align = Op0->memoperands_begin()->getAlignment();
Evan Cheng358dec52009-06-15 08:28:29 +00001198 unsigned ReqAlign = STI->hasV6Ops()
1199 ? TD->getPrefTypeAlignment(Type::Int64Ty) : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001200 if (Align < ReqAlign)
1201 return false;
1202
1203 // Then make sure the immediate offset fits.
1204 int OffImm = getMemoryOpOffset(Op0);
1205 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1206 if (OffImm < 0) {
1207 AddSub = ARM_AM::sub;
1208 OffImm = - OffImm;
1209 }
1210 if (OffImm >= 256) // 8 bits
1211 return false;
1212 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
1213
1214 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001215 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001216 if (EvenReg == OddReg)
1217 return false;
1218 BaseReg = Op0->getOperand(1).getReg();
1219 OffReg = Op0->getOperand(2).getReg();
1220 Pred = getInstrPredicate(Op0, PredReg);
1221 dl = Op0->getDebugLoc();
1222 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001223}
1224
Evan Chenge7d6df72009-06-13 09:12:55 +00001225bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1226 SmallVector<MachineInstr*, 4> &Ops,
1227 unsigned Base, bool isLd,
1228 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1229 bool RetVal = false;
1230
1231 // Sort by offset (in reverse order).
1232 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1233
1234 // The loads / stores of the same base are in order. Scan them from first to
1235 // last and check for the followins:
1236 // 1. Any def of base.
1237 // 2. Any gaps.
1238 while (Ops.size() > 1) {
1239 unsigned FirstLoc = ~0U;
1240 unsigned LastLoc = 0;
1241 MachineInstr *FirstOp = 0;
1242 MachineInstr *LastOp = 0;
1243 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001244 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001245 unsigned LastBytes = 0;
1246 unsigned NumMove = 0;
1247 for (int i = Ops.size() - 1; i >= 0; --i) {
1248 MachineInstr *Op = Ops[i];
1249 unsigned Loc = MI2LocMap[Op];
1250 if (Loc <= FirstLoc) {
1251 FirstLoc = Loc;
1252 FirstOp = Op;
1253 }
1254 if (Loc >= LastLoc) {
1255 LastLoc = Loc;
1256 LastOp = Op;
1257 }
1258
Evan Chengf9f1da12009-06-18 02:04:01 +00001259 unsigned Opcode = Op->getOpcode();
1260 if (LastOpcode && Opcode != LastOpcode)
1261 break;
1262
Evan Chenge7d6df72009-06-13 09:12:55 +00001263 int Offset = getMemoryOpOffset(Op);
1264 unsigned Bytes = getLSMultipleTransferSize(Op);
1265 if (LastBytes) {
1266 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1267 break;
1268 }
1269 LastOffset = Offset;
1270 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001271 LastOpcode = Opcode;
Evan Chengae69a2a2009-06-19 23:17:27 +00001272 if (++NumMove == 8) // FIXME: Tune
Evan Chenge7d6df72009-06-13 09:12:55 +00001273 break;
1274 }
1275
1276 if (NumMove <= 1)
1277 Ops.pop_back();
1278 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001279 SmallPtrSet<MachineInstr*, 4> MemOps;
1280 SmallSet<unsigned, 4> MemRegs;
1281 for (int i = NumMove-1; i >= 0; --i) {
1282 MemOps.insert(Ops[i]);
1283 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1284 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001285
1286 // Be conservative, if the instructions are too far apart, don't
1287 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001288 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001289 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001290 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1291 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001292 if (!DoMove) {
1293 for (unsigned i = 0; i != NumMove; ++i)
1294 Ops.pop_back();
1295 } else {
1296 // This is the new location for the loads / stores.
1297 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001298 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001299 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001300
1301 // If we are moving a pair of loads / stores, see if it makes sense
1302 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001303 MachineInstr *Op0 = Ops.back();
1304 MachineInstr *Op1 = Ops[Ops.size()-2];
1305 unsigned EvenReg = 0, OddReg = 0;
1306 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1307 ARMCC::CondCodes Pred = ARMCC::AL;
1308 unsigned NewOpc = 0;
Evan Cheng358dec52009-06-15 08:28:29 +00001309 unsigned Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001310 DebugLoc dl;
1311 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1312 EvenReg, OddReg, BaseReg, OffReg,
1313 Offset, PredReg, Pred)) {
1314 Ops.pop_back();
1315 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001316
Evan Chengd780f352009-06-15 20:54:56 +00001317 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001318 if (isLd) {
Evan Chengd780f352009-06-15 20:54:56 +00001319 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001320 .addReg(EvenReg, RegState::Define)
1321 .addReg(OddReg, RegState::Define)
1322 .addReg(BaseReg).addReg(0).addImm(Offset)
1323 .addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001324 ++NumLDRDFormed;
1325 } else {
Evan Chengd780f352009-06-15 20:54:56 +00001326 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001327 .addReg(EvenReg)
1328 .addReg(OddReg)
1329 .addReg(BaseReg).addReg(0).addImm(Offset)
1330 .addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001331 ++NumSTRDFormed;
1332 }
1333 MBB->erase(Op0);
1334 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001335
1336 // Add register allocation hints to form register pairs.
1337 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1338 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001339 } else {
1340 for (unsigned i = 0; i != NumMove; ++i) {
1341 MachineInstr *Op = Ops.back();
1342 Ops.pop_back();
1343 MBB->splice(InsertPos, MBB, Op);
1344 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001345 }
1346
1347 NumLdStMoved += NumMove;
1348 RetVal = true;
1349 }
1350 }
1351 }
1352
1353 return RetVal;
1354}
1355
1356bool
1357ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1358 bool RetVal = false;
1359
1360 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1361 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1362 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1363 SmallVector<unsigned, 4> LdBases;
1364 SmallVector<unsigned, 4> StBases;
1365
1366 unsigned Loc = 0;
1367 MachineBasicBlock::iterator MBBI = MBB->begin();
1368 MachineBasicBlock::iterator E = MBB->end();
1369 while (MBBI != E) {
1370 for (; MBBI != E; ++MBBI) {
1371 MachineInstr *MI = MBBI;
1372 const TargetInstrDesc &TID = MI->getDesc();
1373 if (TID.isCall() || TID.isTerminator()) {
1374 // Stop at barriers.
1375 ++MBBI;
1376 break;
1377 }
1378
1379 MI2LocMap[MI] = Loc++;
1380 if (!isMemoryOp(MI))
1381 continue;
1382 unsigned PredReg = 0;
1383 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
1384 continue;
1385
1386 int Opcode = MI->getOpcode();
1387 bool isLd = Opcode == ARM::LDR ||
1388 Opcode == ARM::FLDS || Opcode == ARM::FLDD;
1389 unsigned Base = MI->getOperand(1).getReg();
1390 int Offset = getMemoryOpOffset(MI);
1391
1392 bool StopHere = false;
1393 if (isLd) {
1394 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1395 Base2LdsMap.find(Base);
1396 if (BI != Base2LdsMap.end()) {
1397 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1398 if (Offset == getMemoryOpOffset(BI->second[i])) {
1399 StopHere = true;
1400 break;
1401 }
1402 }
1403 if (!StopHere)
1404 BI->second.push_back(MI);
1405 } else {
1406 SmallVector<MachineInstr*, 4> MIs;
1407 MIs.push_back(MI);
1408 Base2LdsMap[Base] = MIs;
1409 LdBases.push_back(Base);
1410 }
1411 } else {
1412 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1413 Base2StsMap.find(Base);
1414 if (BI != Base2StsMap.end()) {
1415 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1416 if (Offset == getMemoryOpOffset(BI->second[i])) {
1417 StopHere = true;
1418 break;
1419 }
1420 }
1421 if (!StopHere)
1422 BI->second.push_back(MI);
1423 } else {
1424 SmallVector<MachineInstr*, 4> MIs;
1425 MIs.push_back(MI);
1426 Base2StsMap[Base] = MIs;
1427 StBases.push_back(Base);
1428 }
1429 }
1430
1431 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001432 // Found a duplicate (a base+offset combination that's seen earlier).
1433 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001434 --Loc;
1435 break;
1436 }
1437 }
1438
1439 // Re-schedule loads.
1440 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1441 unsigned Base = LdBases[i];
1442 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1443 if (Lds.size() > 1)
1444 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1445 }
1446
1447 // Re-schedule stores.
1448 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1449 unsigned Base = StBases[i];
1450 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1451 if (Sts.size() > 1)
1452 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1453 }
1454
1455 if (MBBI != E) {
1456 Base2LdsMap.clear();
1457 Base2StsMap.clear();
1458 LdBases.clear();
1459 StBases.clear();
1460 }
1461 }
1462
1463 return RetVal;
1464}
1465
1466
1467/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1468/// optimization pass.
1469FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1470 if (PreAlloc)
1471 return new ARMPreAllocLoadStoreOpt();
1472 return new ARMLoadStoreOpt();
1473}