blob: dc9afa37af8da5d717ea187cd49ab68b120b342e [file] [log] [blame]
Chris Lattner1cca5e32003-08-03 21:54:21 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +00009//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner66fa1dc2004-08-11 02:25:00 +000016// *mem - Operand definitions for the funky X86 addressing mode operands.
17//
Chris Lattner9795b3a2004-08-11 06:50:10 +000018
19class X86MemOperand<ValueType Ty> : Operand<Ty> {
Chris Lattner66fa1dc2004-08-11 02:25:00 +000020 let NumMIOperands = 4;
21 let PrintMethod = "printMemoryOperand";
22}
23
Chris Lattner9795b3a2004-08-11 06:50:10 +000024def i8mem : X86MemOperand<i8>;
25def i16mem : X86MemOperand<i16>;
26def i32mem : X86MemOperand<i32>;
27def i64mem : X86MemOperand<i64>;
28def f32mem : X86MemOperand<f32>;
29def f64mem : X86MemOperand<f64>;
30def f80mem : X86MemOperand<f80>;
Chris Lattner66fa1dc2004-08-11 02:25:00 +000031
Chris Lattnere4ead0c2004-08-11 06:59:12 +000032// PCRelative calls need special operand formatting.
33let PrintMethod = "printCallOperand" in
34 def calltarget : Operand<i32>;
35
Chris Lattner1cca5e32003-08-03 21:54:21 +000036// Format specifies the encoding used by the instruction. This is part of the
37// ad-hoc solution used to emit machine instruction encodings by our machine
38// code emitter.
39class Format<bits<5> val> {
40 bits<5> Value = val;
41}
42
43def Pseudo : Format<0>; def RawFrm : Format<1>;
44def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
45def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
46def MRMSrcMem : Format<6>;
Alkis Evlogimenos169584e2004-02-27 18:55:12 +000047def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
48def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
49def MRM6r : Format<22>; def MRM7r : Format<23>;
50def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
51def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
52def MRM6m : Format<30>; def MRM7m : Format<31>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000053
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000054// ImmType - This specifies the immediate type used by an instruction. This is
Chris Lattner1cca5e32003-08-03 21:54:21 +000055// part of the ad-hoc solution used to emit machine instruction encodings by our
56// machine code emitter.
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000057class ImmType<bits<2> val> {
58 bits<2> Value = val;
59}
60def NoImm : ImmType<0>;
61def Imm8 : ImmType<1>;
62def Imm16 : ImmType<2>;
63def Imm32 : ImmType<3>;
64
Chris Lattner1cca5e32003-08-03 21:54:21 +000065// FPFormat - This specifies what form this FP instruction has. This is used by
66// the Floating-Point stackifier pass.
67class FPFormat<bits<3> val> {
68 bits<3> Value = val;
69}
70def NotFP : FPFormat<0>;
71def ZeroArgFP : FPFormat<1>;
72def OneArgFP : FPFormat<2>;
73def OneArgFPRW : FPFormat<3>;
74def TwoArgFP : FPFormat<4>;
Chris Lattnerab8decc2004-06-11 04:41:24 +000075def CompareFP : FPFormat<5>;
76def CondMovFP : FPFormat<6>;
77def SpecialFP : FPFormat<7>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000078
79
Chris Lattner3a173df2004-10-03 20:35:00 +000080class X86Inst<bits<8> opcod, Format f, ImmType i, dag ops, string AsmStr>
81 : Instruction {
Chris Lattnerc8f45872003-08-04 04:59:56 +000082 let Namespace = "X86";
Chris Lattner1cca5e32003-08-03 21:54:21 +000083
Chris Lattner1cca5e32003-08-03 21:54:21 +000084 bits<8> Opcode = opcod;
85 Format Form = f;
86 bits<5> FormBits = Form.Value;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000087 ImmType ImmT = i;
88 bits<2> ImmTypeBits = ImmT.Value;
Chris Lattner1cca5e32003-08-03 21:54:21 +000089
Chris Lattnerc96bb812004-08-11 07:12:04 +000090 dag OperandList = ops;
91 string AsmString = AsmStr;
92
John Criswell4ffff9e2004-04-08 20:31:47 +000093 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000094 // Attributes specific to X86 instructions...
John Criswell4ffff9e2004-04-08 20:31:47 +000095 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000096 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
John Criswell4ffff9e2004-04-08 20:31:47 +000097
Chris Lattner1cca5e32003-08-03 21:54:21 +000098 bits<4> Prefix = 0; // Which prefix byte does this inst have?
99 FPFormat FPForm; // What flavor of FP instruction is this?
100 bits<3> FPFormBits = 0;
101}
102
103class Imp<list<Register> uses, list<Register> defs> {
104 list<Register> Uses = uses;
105 list<Register> Defs = defs;
106}
107
108
109// Prefix byte classes which are used to indicate to the ad-hoc machine code
110// emitter that various prefix bytes are required.
111class OpSize { bit hasOpSizePrefix = 1; }
112class TB { bits<4> Prefix = 1; }
Chris Lattner915e5e52004-02-12 17:53:22 +0000113class REP { bits<4> Prefix = 2; }
114class D8 { bits<4> Prefix = 3; }
115class D9 { bits<4> Prefix = 4; }
116class DA { bits<4> Prefix = 5; }
117class DB { bits<4> Prefix = 6; }
118class DC { bits<4> Prefix = 7; }
119class DD { bits<4> Prefix = 8; }
120class DE { bits<4> Prefix = 9; }
121class DF { bits<4> Prefix = 10; }
Chris Lattner1cca5e32003-08-03 21:54:21 +0000122
123
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000124//===----------------------------------------------------------------------===//
125// Instruction templates...
126
Chris Lattner3a173df2004-10-03 20:35:00 +0000127class I<bits<8> o, Format f, dag ops, string asm>
128 : X86Inst<o, f, NoImm, ops, asm>;
129class Ii8 <bits<8> o, Format f, dag ops, string asm>
130 : X86Inst<o, f, Imm8 , ops, asm>;
131class Ii16<bits<8> o, Format f, dag ops, string asm>
132 : X86Inst<o, f, Imm16, ops, asm>;
133class Ii32<bits<8> o, Format f, dag ops, string asm>
134 : X86Inst<o, f, Imm32, ops, asm>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000135
Chris Lattner1cca5e32003-08-03 21:54:21 +0000136//===----------------------------------------------------------------------===//
137// Instruction list...
138//
139
Chris Lattner30bf2d82004-08-10 20:17:41 +0000140def PHI : I<0, Pseudo, (ops), "PHINODE">; // PHI node.
141def NOOP : I<0x90, RawFrm, (ops), "nop">; // nop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000142
Chris Lattner30bf2d82004-08-10 20:17:41 +0000143def ADJCALLSTACKDOWN : I<0, Pseudo, (ops), "#ADJCALLSTACKDOWN">;
144def ADJCALLSTACKUP : I<0, Pseudo, (ops), "#ADJCALLSTACKUP">;
145def IMPLICIT_USE : I<0, Pseudo, (ops), "#IMPLICIT_USE">;
146def IMPLICIT_DEF : I<0, Pseudo, (ops), "#IMPLICIT_DEF">;
Alkis Evlogimenose0bb3e72003-12-20 16:22:59 +0000147let isTerminator = 1 in
148 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000149 def FP_REG_KILL : I<0, Pseudo, (ops), "#FP_REG_KILL">;
Chris Lattner62cce392004-07-31 02:10:53 +0000150
Chris Lattner1cca5e32003-08-03 21:54:21 +0000151//===----------------------------------------------------------------------===//
152// Control Flow Instructions...
153//
154
155// Return instruction...
Chris Lattner62cce392004-07-31 02:10:53 +0000156let isTerminator = 1, isReturn = 1, isBarrier = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000157 def RET : I<0xC3, RawFrm, (ops), "ret">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000158
159// All branches are RawFrm, Void, Branch, and Terminators
Chris Lattnerc8f45872003-08-04 04:59:56 +0000160let isBranch = 1, isTerminator = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000161 class IBr<bits<8> opcode, dag ops, string asm> : I<opcode, RawFrm, ops, asm>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000162
Chris Lattner62cce392004-07-31 02:10:53 +0000163let isBarrier = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000164 def JMP : IBr<0xE9, (ops i32imm:$dst), "jmp $dst">;
165def JB : IBr<0x82, (ops i32imm:$dst), "jb $dst">, TB;
166def JAE : IBr<0x83, (ops i32imm:$dst), "jae $dst">, TB;
167def JE : IBr<0x84, (ops i32imm:$dst), "je $dst">, TB;
168def JNE : IBr<0x85, (ops i32imm:$dst), "jne $dst">, TB;
169def JBE : IBr<0x86, (ops i32imm:$dst), "jbe $dst">, TB;
170def JA : IBr<0x87, (ops i32imm:$dst), "ja $dst">, TB;
171def JS : IBr<0x88, (ops i32imm:$dst), "js $dst">, TB;
172def JNS : IBr<0x89, (ops i32imm:$dst), "jns $dst">, TB;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000173def JP : IBr<0x8A, (ops i32imm:$dst), "jp $dst">, TB;
174def JNP : IBr<0x8B, (ops i32imm:$dst), "jnp $dst">, TB;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000175def JL : IBr<0x8C, (ops i32imm:$dst), "jl $dst">, TB;
176def JGE : IBr<0x8D, (ops i32imm:$dst), "jge $dst">, TB;
177def JLE : IBr<0x8E, (ops i32imm:$dst), "jle $dst">, TB;
178def JG : IBr<0x8F, (ops i32imm:$dst), "jg $dst">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000179
180
181//===----------------------------------------------------------------------===//
182// Call Instructions...
183//
Chris Lattnerc8f45872003-08-04 04:59:56 +0000184let isCall = 1 in
Chris Lattner1cca5e32003-08-03 21:54:21 +0000185 // All calls clobber the non-callee saved registers...
Alkis Evlogimenos978f6292004-09-08 16:54:54 +0000186 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0] in {
Chris Lattnere4ead0c2004-08-11 06:59:12 +0000187 def CALLpcrel32 : I<0xE8, RawFrm, (ops calltarget:$dst), "call $dst">;
Chris Lattner60c715c2004-10-04 00:43:31 +0000188 def CALL32r : I<0xFF, MRM2r, (ops R32:$dst), "call {*}$dst">;
189 def CALL32m : I<0xFF, MRM2m, (ops i32mem:$dst), "call {*}$dst">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000190 }
191
192
193//===----------------------------------------------------------------------===//
194// Miscellaneous Instructions...
195//
Chris Lattner30bf2d82004-08-10 20:17:41 +0000196def LEAVE : I<0xC9, RawFrm,
197 (ops), "leave">, Imp<[EBP,ESP],[EBP,ESP]>;
198def POP32r : I<0x58, AddRegFrm,
Chris Lattner3a173df2004-10-03 20:35:00 +0000199 (ops R32:$reg), "pop{l} $reg">, Imp<[ESP],[ESP]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000200
Chris Lattner3a173df2004-10-03 20:35:00 +0000201let isTwoAddress = 1 in // R32 = bswap R32
Chris Lattner30bf2d82004-08-10 20:17:41 +0000202 def BSWAP32r : I<0xC8, AddRegFrm,
Chris Lattner3a173df2004-10-03 20:35:00 +0000203 (ops R32:$dst, R32:$src), "bswap{l} $dst">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000204
Chris Lattner30bf2d82004-08-10 20:17:41 +0000205def XCHG8rr : I<0x86, MRMDestReg, // xchg R8, R8
Chris Lattner3a173df2004-10-03 20:35:00 +0000206 (ops R8:$src1, R8:$src2),
207 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000208def XCHG16rr : I<0x87, MRMDestReg, // xchg R16, R16
Chris Lattner3a173df2004-10-03 20:35:00 +0000209 (ops R16:$src1, R16:$src2),
210 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000211def XCHG32rr : I<0x87, MRMDestReg, // xchg R32, R32
Chris Lattner3a173df2004-10-03 20:35:00 +0000212 (ops R32:$src1, R32:$src2),
213 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000214
Chris Lattner3a173df2004-10-03 20:35:00 +0000215def XCHG8mr : I<0x86, MRMDestMem,
216 (ops i8mem:$src1, R8:$src2),
217 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
218def XCHG16mr : I<0x87, MRMDestMem,
219 (ops i16mem:$src1, R16:$src2),
220 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
221def XCHG32mr : I<0x87, MRMDestMem,
222 (ops i32mem:$src1, R32:$src2),
223 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
224def XCHG8rm : I<0x86, MRMSrcMem,
225 (ops R8:$src1, i8mem:$src2),
226 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
227def XCHG16rm : I<0x87, MRMSrcMem,
228 (ops R16:$src1, i16mem:$src2),
229 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
230def XCHG32rm : I<0x87, MRMSrcMem,
231 (ops R32:$src1, i32mem:$src2),
232 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000233
Chris Lattner3a173df2004-10-03 20:35:00 +0000234def LEA16r : I<0x8D, MRMSrcMem,
235 (ops R16:$dst, i32mem:$src),
236 "lea{w} {$src|$dst}, {$dst|$src}">, OpSize;
237def LEA32r : I<0x8D, MRMSrcMem,
238 (ops R32:$dst, i32mem:$src),
239 "lea{l} {$src|$dst}, {$dst|$src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000240
Chris Lattner915e5e52004-02-12 17:53:22 +0000241
Chris Lattner3a173df2004-10-03 20:35:00 +0000242def REP_MOVSB : I<0xA4, RawFrm, (ops), "{rep;movsb|rep movsb}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000243 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
Chris Lattner3a173df2004-10-03 20:35:00 +0000244def REP_MOVSW : I<0xA5, RawFrm, (ops), "{rep;movsw|rep movsw}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000245 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000246def REP_MOVSD : I<0xA5, RawFrm, (ops), "{rep;movsd|rep movsd}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000247 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
Chris Lattner915e5e52004-02-12 17:53:22 +0000248
Chris Lattner3a173df2004-10-03 20:35:00 +0000249def REP_STOSB : I<0xAA, RawFrm, (ops), "{rep;stosb|rep stosb}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000250 Imp<[AL,ECX,EDI], [ECX,EDI]>, REP;
Chris Lattner3a173df2004-10-03 20:35:00 +0000251def REP_STOSW : I<0xAB, RawFrm, (ops), "{rep;stosw|rep stosw}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000252 Imp<[AX,ECX,EDI], [ECX,EDI]>, REP, OpSize;
John Criswell546faca2004-11-10 04:48:15 +0000253def REP_STOSD : I<0xAB, RawFrm, (ops), "{rep;stosl|rep stosd}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000254 Imp<[EAX,ECX,EDI], [ECX,EDI]>, REP;
255
Chris Lattnerb89abef2004-02-14 04:45:37 +0000256
Chris Lattner1cca5e32003-08-03 21:54:21 +0000257//===----------------------------------------------------------------------===//
John Criswell4ffff9e2004-04-08 20:31:47 +0000258// Input/Output Instructions...
259//
Chris Lattner30bf2d82004-08-10 20:17:41 +0000260def IN8rr : I<0xEC, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000261 "in{b} {%DX, %AL|AL, DX}">, Imp<[DX], [AL]>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000262def IN16rr : I<0xED, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000263 "in{w} {%DX, %AX|AX, DX}">, Imp<[DX], [AX]>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000264def IN32rr : I<0xED, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000265 "in{l} {%DX, %EAX|EAX, DX}">, Imp<[DX],[EAX]>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000266
Chris Lattner30bf2d82004-08-10 20:17:41 +0000267def IN8ri : Ii16<0xE4, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000268 "in{b} {$port, %AL|AL, $port}">, Imp<[], [AL]>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000269def IN16ri : Ii16<0xE5, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000270 "in{w} {$port, %AX|AX, $port}">, Imp<[], [AX]>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000271def IN32ri : Ii16<0xE5, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000272 "in{l} {$port, %EAX|EAX, $port}">, Imp<[],[EAX]>;
Chris Lattner440bbc22004-04-13 17:19:31 +0000273
Chris Lattner30bf2d82004-08-10 20:17:41 +0000274def OUT8rr : I<0xEE, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000275 "out{b} {%AL, %DX|DX, AL}">, Imp<[DX, AL], []>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000276def OUT16rr : I<0xEF, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000277 "out{w} {%AX, %DX|DX, AX}">, Imp<[DX, AX], []>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000278def OUT32rr : I<0xEF, RawFrm, (ops),
Chris Lattner3a173df2004-10-03 20:35:00 +0000279 "out{l} {%EAX, %DX|DX, EAX}">, Imp<[DX, EAX], []>;
Chris Lattnerffff7082004-08-01 07:44:35 +0000280
Chris Lattner7d620d52004-08-10 16:22:02 +0000281def OUT8ir : Ii16<0xE6, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000282 "out{b} {%AL, $port|$port, AL}">, Imp<[AL], []>;
Chris Lattner7d620d52004-08-10 16:22:02 +0000283def OUT16ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000284 "out{w} {%AX, $port|$port, AX}">, Imp<[AX], []>, OpSize;
Chris Lattner7d620d52004-08-10 16:22:02 +0000285def OUT32ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
Chris Lattner3a173df2004-10-03 20:35:00 +0000286 "out{l} {%EAX, $port|$port, %EAX}">, Imp<[EAX], []>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000287
288//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000289// Move Instructions...
290//
Chris Lattner3a173df2004-10-03 20:35:00 +0000291def MOV8rr : I<0x88, MRMDestReg, (ops R8 :$dst, R8 :$src),
292 "mov{b} {$src, $dst|$dst, $src}">;
293def MOV16rr : I<0x89, MRMDestReg, (ops R16:$dst, R16:$src),
294 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
295def MOV32rr : I<0x89, MRMDestReg, (ops R32:$dst, R32:$src),
296 "mov{l} {$src, $dst|$dst, $src}">;
297def MOV8ri : Ii8 <0xB0, AddRegFrm, (ops R8 :$dst, i8imm :$src),
298 "mov{b} {$src, $dst|$dst, $src}">;
299def MOV16ri : Ii16<0xB8, AddRegFrm, (ops R16:$dst, i16imm:$src),
300 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
301def MOV32ri : Ii32<0xB8, AddRegFrm, (ops R32:$dst, i32imm:$src),
302 "mov{l} {$src, $dst|$dst, $src}">;
303def MOV8mi : Ii8 <0xC6, MRM0m, (ops i8mem :$dst, i8imm :$src),
304 "mov{b} {$src, $dst|$dst, $src}">;
305def MOV16mi : Ii16<0xC7, MRM0m, (ops i16mem:$dst, i16imm:$src),
306 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
307def MOV32mi : Ii32<0xC7, MRM0m, (ops i32mem:$dst, i32imm:$src),
308 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000309
Chris Lattner3a173df2004-10-03 20:35:00 +0000310def MOV8rm : I<0x8A, MRMSrcMem, (ops R8 :$dst, i8mem :$src),
311 "mov{b} {$src, $dst|$dst, $src}">;
312def MOV16rm : I<0x8B, MRMSrcMem, (ops R16:$dst, i16mem:$src),
313 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
314def MOV32rm : I<0x8B, MRMSrcMem, (ops R32:$dst, i32mem:$src),
315 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000316
Chris Lattner3a173df2004-10-03 20:35:00 +0000317def MOV8mr : I<0x88, MRMDestMem, (ops i8mem :$dst, R8 :$src),
318 "mov{b} {$src, $dst|$dst, $src}">;
319def MOV16mr : I<0x89, MRMDestMem, (ops i16mem:$dst, R16:$src),
320 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
321def MOV32mr : I<0x89, MRMDestMem, (ops i32mem:$dst, R32:$src),
322 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000323
324//===----------------------------------------------------------------------===//
325// Fixed-Register Multiplication and Division Instructions...
326//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000327
Chris Lattnerc8f45872003-08-04 04:59:56 +0000328// Extra precision multiplication
Chris Lattner3a173df2004-10-03 20:35:00 +0000329def MUL8r : I<0xF6, MRM4r, (ops R8:$src), "mul{b} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000330 Imp<[AL],[AX]>; // AL,AH = AL*R8
Chris Lattner3a173df2004-10-03 20:35:00 +0000331def MUL16r : I<0xF7, MRM4r, (ops R16:$src), "mul{w} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000332 Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*R16
Chris Lattner3a173df2004-10-03 20:35:00 +0000333def MUL32r : I<0xF7, MRM4r, (ops R32:$src), "mul{l} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000334 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*R32
Chris Lattner57a02302004-08-11 04:31:00 +0000335def MUL8m : I<0xF6, MRM4m, (ops i8mem :$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000336 "mul{b} $src">, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
Chris Lattner57a02302004-08-11 04:31:00 +0000337def MUL16m : I<0xF7, MRM4m, (ops i16mem:$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000338 "mul{w} $src">, Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*[mem16]
Chris Lattner57a02302004-08-11 04:31:00 +0000339def MUL32m : I<0xF7, MRM4m, (ops i32mem:$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000340 "mul{l} $src">, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000341
Chris Lattnerc8f45872003-08-04 04:59:56 +0000342// unsigned division/remainder
Chris Lattner3a173df2004-10-03 20:35:00 +0000343def DIV8r : I<0xF6, MRM6r, (ops R8:$src), // AX/r8 = AL,AH
344 "div{b} $src">, Imp<[AX],[AX]>;
345def DIV16r : I<0xF7, MRM6r, (ops R16:$src), // DX:AX/r16 = AX,DX
346 "div{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
347def DIV32r : I<0xF7, MRM6r, (ops R32:$src), // EDX:EAX/r32 = EAX,EDX
348 "div{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
349def DIV8m : I<0xF6, MRM6m, (ops i8mem:$src), // AX/[mem8] = AL,AH
350 "div{b} $src">, Imp<[AX],[AX]>;
351def DIV16m : I<0xF7, MRM6m, (ops i16mem:$src), // DX:AX/[mem16] = AX,DX
352 "div{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
353def DIV32m : I<0xF7, MRM6m, (ops i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
354 "div{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000355
Chris Lattnerfc752712004-08-01 09:52:59 +0000356// Signed division/remainder.
Chris Lattner3a173df2004-10-03 20:35:00 +0000357def IDIV8r : I<0xF6, MRM7r, (ops R8:$src), // AX/r8 = AL,AH
358 "idiv{b} $src">, Imp<[AX],[AX]>;
359def IDIV16r: I<0xF7, MRM7r, (ops R16:$src), // DX:AX/r16 = AX,DX
360 "idiv{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
361def IDIV32r: I<0xF7, MRM7r, (ops R32:$src), // EDX:EAX/r32 = EAX,EDX
362 "idiv{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
363def IDIV8m : I<0xF6, MRM7m, (ops i8mem:$src), // AX/[mem8] = AL,AH
364 "idiv{b} $src">, Imp<[AX],[AX]>;
365def IDIV16m: I<0xF7, MRM7m, (ops i16mem:$src), // DX:AX/[mem16] = AX,DX
366 "idiv{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
367def IDIV32m: I<0xF7, MRM7m, (ops i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
368 "idiv{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
Chris Lattnerc8f45872003-08-04 04:59:56 +0000369
Chris Lattnerfc752712004-08-01 09:52:59 +0000370// Sign-extenders for division.
Chris Lattner3a173df2004-10-03 20:35:00 +0000371def CBW : I<0x98, RawFrm, (ops),
372 "{cbtw|cbw}">, Imp<[AL],[AH]>; // AX = signext(AL)
373def CWD : I<0x99, RawFrm, (ops),
Chris Lattner10f873b2004-10-04 07:08:46 +0000374 "{cwtd|cwd}">, Imp<[AX],[DX]>; // DX:AX = signext(AX)
Chris Lattner3a173df2004-10-03 20:35:00 +0000375def CDQ : I<0x99, RawFrm, (ops),
376 "{cltd|cdq}">, Imp<[EAX],[EDX]>; // EDX:EAX = signext(EAX)
Chris Lattnerfc752712004-08-01 09:52:59 +0000377
Chris Lattner1cca5e32003-08-03 21:54:21 +0000378
Chris Lattner1cca5e32003-08-03 21:54:21 +0000379//===----------------------------------------------------------------------===//
380// Two address Instructions...
381//
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000382let isTwoAddress = 1 in {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000383
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000384// Conditional moves
Chris Lattner3a173df2004-10-03 20:35:00 +0000385def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, R16 = R16
386 (ops R16:$dst, R16:$src1, R16:$src2),
387 "cmovb {$src2, $dst|$dst, $src2}">, TB, OpSize;
388def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, R16 = [mem16]
389 (ops R16:$dst, R16:$src1, i16mem:$src2),
390 "cmovb {$src2, $dst|$dst, $src2}">, TB, OpSize;
391def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, R32 = R32
392 (ops R32:$dst, R32:$src1, R32:$src2),
393 "cmovb {$src2, $dst|$dst, $src2}">, TB;
394def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, R32 = [mem32]
395 (ops R32:$dst, R32:$src1, i32mem:$src2),
396 "cmovb {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000397
Chris Lattner3a173df2004-10-03 20:35:00 +0000398def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, R16 = R16
399 (ops R16:$dst, R16:$src1, R16:$src2),
400 "cmovae {$src2, $dst|$dst, $src2}">, TB, OpSize;
401def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, R16 = [mem16]
402 (ops R16:$dst, R16:$src1, i16mem:$src2),
403 "cmovae {$src2, $dst|$dst, $src2}">, TB, OpSize;
404def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, R32 = R32
405 (ops R32:$dst, R32:$src1, R32:$src2),
406 "cmovae {$src2, $dst|$dst, $src2}">, TB;
407def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, R32 = [mem32]
408 (ops R32:$dst, R32:$src1, i32mem:$src2),
409 "cmovae {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000410
Chris Lattner3a173df2004-10-03 20:35:00 +0000411def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, R16 = R16
412 (ops R16:$dst, R16:$src1, R16:$src2),
413 "cmove {$src2, $dst|$dst, $src2}">, TB, OpSize;
414def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, R16 = [mem16]
415 (ops R16:$dst, R16:$src1, i16mem:$src2),
416 "cmove {$src2, $dst|$dst, $src2}">, TB, OpSize;
417def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, R32 = R32
418 (ops R32:$dst, R32:$src1, R32:$src2),
419 "cmove {$src2, $dst|$dst, $src2}">, TB;
420def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, R32 = [mem32]
421 (ops R32:$dst, R32:$src1, i32mem:$src2),
422 "cmove {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000423
Chris Lattner3a173df2004-10-03 20:35:00 +0000424def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, R16 = R16
425 (ops R16:$dst, R16:$src1, R16:$src2),
426 "cmovne {$src2, $dst|$dst, $src2}">, TB, OpSize;
427def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, R16 = [mem16]
428 (ops R16:$dst, R16:$src1, i16mem:$src2),
429 "cmovne {$src2, $dst|$dst, $src2}">, TB, OpSize;
430def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, R32 = R32
431 (ops R32:$dst, R32:$src1, R32:$src2),
432 "cmovne {$src2, $dst|$dst, $src2}">, TB;
433def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, R32 = [mem32]
434 (ops R32:$dst, R32:$src1, i32mem:$src2),
435 "cmovne {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000436
Chris Lattner3a173df2004-10-03 20:35:00 +0000437def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, R16 = R16
438 (ops R16:$dst, R16:$src1, R16:$src2),
439 "cmovbe {$src2, $dst|$dst, $src2}">, TB, OpSize;
440def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, R16 = [mem16]
441 (ops R16:$dst, R16:$src1, i16mem:$src2),
442 "cmovbe {$src2, $dst|$dst, $src2}">, TB, OpSize;
443def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, R32 = R32
444 (ops R32:$dst, R32:$src1, R32:$src2),
445 "cmovbe {$src2, $dst|$dst, $src2}">, TB;
446def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, R32 = [mem32]
447 (ops R32:$dst, R32:$src1, i32mem:$src2),
448 "cmovbe {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000449
Chris Lattner3a173df2004-10-03 20:35:00 +0000450def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, R16 = R16
451 (ops R16:$dst, R16:$src1, R16:$src2),
452 "cmova {$src2, $dst|$dst, $src2}">, TB, OpSize;
453def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, R16 = [mem16]
454 (ops R16:$dst, R16:$src1, i16mem:$src2),
455 "cmova {$src2, $dst|$dst, $src2}">, TB, OpSize;
456def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, R32 = R32
457 (ops R32:$dst, R32:$src1, R32:$src2),
458 "cmova {$src2, $dst|$dst, $src2}">, TB;
459def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, R32 = [mem32]
460 (ops R32:$dst, R32:$src1, i32mem:$src2),
461 "cmova {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000462
Chris Lattner3a173df2004-10-03 20:35:00 +0000463def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, R16 = R16
464 (ops R16:$dst, R16:$src1, R16:$src2),
465 "cmovs {$src2, $dst|$dst, $src2}">, TB, OpSize;
466def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, R16 = [mem16]
467 (ops R16:$dst, R16:$src1, i16mem:$src2),
468 "cmovs {$src2, $dst|$dst, $src2}">, TB, OpSize;
469def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, R32 = R32
470 (ops R32:$dst, R32:$src1, R32:$src2),
471 "cmovs {$src2, $dst|$dst, $src2}">, TB;
472def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, R32 = [mem32]
473 (ops R32:$dst, R32:$src1, i32mem:$src2),
474 "cmovs {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000475
Chris Lattner3a173df2004-10-03 20:35:00 +0000476def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, R16 = R16
477 (ops R16:$dst, R16:$src1, R16:$src2),
478 "cmovns {$src2, $dst|$dst, $src2}">, TB, OpSize;
479def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, R16 = [mem16]
480 (ops R16:$dst, R16:$src1, i16mem:$src2),
481 "cmovns {$src2, $dst|$dst, $src2}">, TB, OpSize;
482def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, R32 = R32
483 (ops R32:$dst, R32:$src1, R32:$src2),
484 "cmovns {$src2, $dst|$dst, $src2}">, TB;
485def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, R32 = [mem32]
486 (ops R32:$dst, R32:$src1, i32mem:$src2),
487 "cmovns {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000488
Chris Lattner57fbfb52005-01-10 22:09:33 +0000489def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, R16 = R16
490 (ops R16:$dst, R16:$src1, R16:$src2),
491 "cmovp {$src2, $dst|$dst, $src2}">, TB, OpSize;
492def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, R16 = [mem16]
493 (ops R16:$dst, R16:$src1, i16mem:$src2),
494 "cmovp {$src2, $dst|$dst, $src2}">, TB, OpSize;
495def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, R32 = R32
496 (ops R32:$dst, R32:$src1, R32:$src2),
497 "cmovp {$src2, $dst|$dst, $src2}">, TB;
498def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, R32 = [mem32]
499 (ops R32:$dst, R32:$src1, i32mem:$src2),
500 "cmovp {$src2, $dst|$dst, $src2}">, TB;
501
502
503def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, R16 = R16
504 (ops R16:$dst, R16:$src1, R16:$src2),
505 "cmovnp {$src2, $dst|$dst, $src2}">, TB, OpSize;
506def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, R16 = [mem16]
507 (ops R16:$dst, R16:$src1, i16mem:$src2),
508 "cmovnp {$src2, $dst|$dst, $src2}">, TB, OpSize;
509def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, R32 = R32
510 (ops R32:$dst, R32:$src1, R32:$src2),
511 "cmovnp {$src2, $dst|$dst, $src2}">, TB;
512def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, R32 = [mem32]
513 (ops R32:$dst, R32:$src1, i32mem:$src2),
514 "cmovnp {$src2, $dst|$dst, $src2}">, TB;
515
516
Chris Lattner3a173df2004-10-03 20:35:00 +0000517def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, R16 = R16
518 (ops R16:$dst, R16:$src1, R16:$src2),
519 "cmovl {$src2, $dst|$dst, $src2}">, TB, OpSize;
520def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, R16 = [mem16]
521 (ops R16:$dst, R16:$src1, i16mem:$src2),
522 "cmovl {$src2, $dst|$dst, $src2}">, TB, OpSize;
523def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, R32 = R32
524 (ops R32:$dst, R32:$src1, R32:$src2),
525 "cmovl {$src2, $dst|$dst, $src2}">, TB;
526def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, R32 = [mem32]
527 (ops R32:$dst, R32:$src1, i32mem:$src2),
528 "cmovl {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000529
Chris Lattner3a173df2004-10-03 20:35:00 +0000530def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, R16 = R16
531 (ops R16:$dst, R16:$src1, R16:$src2),
532 "cmovge {$src2, $dst|$dst, $src2}">, TB, OpSize;
533def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, R16 = [mem16]
534 (ops R16:$dst, R16:$src1, i16mem:$src2),
535 "cmovge {$src2, $dst|$dst, $src2}">, TB, OpSize;
536def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, R32 = R32
537 (ops R32:$dst, R32:$src1, R32:$src2),
538 "cmovge {$src2, $dst|$dst, $src2}">, TB;
539def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, R32 = [mem32]
540 (ops R32:$dst, R32:$src1, i32mem:$src2),
541 "cmovge {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000542
Chris Lattner3a173df2004-10-03 20:35:00 +0000543def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, R16 = R16
544 (ops R16:$dst, R16:$src1, R16:$src2),
545 "cmovle {$src2, $dst|$dst, $src2}">, TB, OpSize;
546def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, R16 = [mem16]
547 (ops R16:$dst, R16:$src1, i16mem:$src2),
548 "cmovle {$src2, $dst|$dst, $src2}">, TB, OpSize;
549def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, R32 = R32
550 (ops R32:$dst, R32:$src1, R32:$src2),
551 "cmovle {$src2, $dst|$dst, $src2}">, TB;
552def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, R32 = [mem32]
553 (ops R32:$dst, R32:$src1, i32mem:$src2),
554 "cmovle {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000555
Chris Lattner3a173df2004-10-03 20:35:00 +0000556def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, R16 = R16
557 (ops R16:$dst, R16:$src1, R16:$src2),
558 "cmovg {$src2, $dst|$dst, $src2}">, TB, OpSize;
559def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, R16 = [mem16]
560 (ops R16:$dst, R16:$src1, i16mem:$src2),
561 "cmovg {$src2, $dst|$dst, $src2}">, TB, OpSize;
562def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, R32 = R32
563 (ops R32:$dst, R32:$src1, R32:$src2),
564 "cmovg {$src2, $dst|$dst, $src2}">, TB;
565def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, R32 = [mem32]
566 (ops R32:$dst, R32:$src1, i32mem:$src2),
567 "cmovg {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000568
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000569// unary instructions
Chris Lattner3a173df2004-10-03 20:35:00 +0000570def NEG8r : I<0xF6, MRM3r, (ops R8 :$dst, R8 :$src), "neg{b} $dst">;
571def NEG16r : I<0xF7, MRM3r, (ops R16:$dst, R16:$src), "neg{w} $dst">, OpSize;
572def NEG32r : I<0xF7, MRM3r, (ops R32:$dst, R32:$src), "neg{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000573let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000574 def NEG8m : I<0xF6, MRM3m, (ops i8mem :$dst), "neg{b} $dst">;
575 def NEG16m : I<0xF7, MRM3m, (ops i16mem:$dst), "neg{w} $dst">, OpSize;
576 def NEG32m : I<0xF7, MRM3m, (ops i32mem:$dst), "neg{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000577}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000578
Chris Lattner3a173df2004-10-03 20:35:00 +0000579def NOT8r : I<0xF6, MRM2r, (ops R8 :$dst, R8 :$src), "not{b} $dst">;
580def NOT16r : I<0xF7, MRM2r, (ops R16:$dst, R16:$src), "not{w} $dst">, OpSize;
581def NOT32r : I<0xF7, MRM2r, (ops R32:$dst, R32:$src), "not{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000582let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000583 def NOT8m : I<0xF6, MRM2m, (ops i8mem :$dst), "not{b} $dst">;
584 def NOT16m : I<0xF7, MRM2m, (ops i16mem:$dst), "not{w} $dst">, OpSize;
585 def NOT32m : I<0xF7, MRM2m, (ops i32mem:$dst), "not{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000586}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000587
Chris Lattner3a173df2004-10-03 20:35:00 +0000588def INC8r : I<0xFE, MRM0r, (ops R8 :$dst, R8 :$src), "inc{b} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000589let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000590def INC16r : I<0xFF, MRM0r, (ops R16:$dst, R16:$src), "inc{w} $dst">, OpSize;
591def INC32r : I<0xFF, MRM0r, (ops R32:$dst, R32:$src), "inc{l} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000592}
Chris Lattner57a02302004-08-11 04:31:00 +0000593let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000594 def INC8m : I<0xFE, MRM0m, (ops i8mem :$dst), "inc{b} $dst">;
595 def INC16m : I<0xFF, MRM0m, (ops i16mem:$dst), "inc{w} $dst">, OpSize;
596 def INC32m : I<0xFF, MRM0m, (ops i32mem:$dst), "inc{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000597}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000598
Chris Lattner3a173df2004-10-03 20:35:00 +0000599def DEC8r : I<0xFE, MRM1r, (ops R8 :$dst, R8 :$src), "dec{b} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000600let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000601def DEC16r : I<0xFF, MRM1r, (ops R16:$dst, R16:$src), "dec{w} $dst">, OpSize;
602def DEC32r : I<0xFF, MRM1r, (ops R32:$dst, R32:$src), "dec{l} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000603}
Chris Lattner57a02302004-08-11 04:31:00 +0000604
605let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000606 def DEC8m : I<0xFE, MRM1m, (ops i8mem :$dst), "dec{b} $dst">;
607 def DEC16m : I<0xFF, MRM1m, (ops i16mem:$dst), "dec{w} $dst">, OpSize;
608 def DEC32m : I<0xFF, MRM1m, (ops i32mem:$dst), "dec{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000609}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000610
611// Logical operators...
Chris Lattnercc65bee2005-01-02 02:35:46 +0000612let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000613def AND8rr : I<0x20, MRMDestReg,
614 (ops R8 :$dst, R8 :$src1, R8 :$src2),
615 "and{b} {$src2, $dst|$dst, $src2}">;
616def AND16rr : I<0x21, MRMDestReg,
617 (ops R16:$dst, R16:$src1, R16:$src2),
618 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
619def AND32rr : I<0x21, MRMDestReg,
620 (ops R32:$dst, R32:$src1, R32:$src2),
621 "and{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000622}
Chris Lattner57a02302004-08-11 04:31:00 +0000623
Chris Lattner3a173df2004-10-03 20:35:00 +0000624def AND8rm : I<0x22, MRMSrcMem,
625 (ops R8 :$dst, R8 :$src1, i8mem :$src2),
626 "and{b} {$src2, $dst|$dst, $src2}">;
627def AND16rm : I<0x23, MRMSrcMem,
628 (ops R16:$dst, R16:$src1, i16mem:$src2),
629 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
630def AND32rm : I<0x23, MRMSrcMem,
631 (ops R32:$dst, R32:$src1, i32mem:$src2),
632 "and{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000633
Chris Lattner3a173df2004-10-03 20:35:00 +0000634def AND8ri : Ii8<0x80, MRM4r,
635 (ops R8 :$dst, R8 :$src1, i8imm :$src2),
636 "and{b} {$src2, $dst|$dst, $src2}">;
637def AND16ri : Ii16<0x81, MRM4r,
638 (ops R16:$dst, R16:$src1, i16imm:$src2),
639 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
640def AND32ri : Ii32<0x81, MRM4r,
641 (ops R32:$dst, R32:$src1, i32imm:$src2),
642 "and{l} {$src2, $dst|$dst, $src2}">;
643def AND16ri8 : Ii8<0x83, MRM4r,
644 (ops R16:$dst, R16:$src1, i8imm:$src2),
645 "and{w} {$src2, $dst|$dst, $src2}" >, OpSize;
646def AND32ri8 : Ii8<0x83, MRM4r,
647 (ops R32:$dst, R32:$src1, i8imm:$src2),
648 "and{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000649
650let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000651 def AND8mr : I<0x20, MRMDestMem,
652 (ops i8mem :$dst, R8 :$src),
653 "and{b} {$src, $dst|$dst, $src}">;
654 def AND16mr : I<0x21, MRMDestMem,
655 (ops i16mem:$dst, R16:$src),
656 "and{w} {$src, $dst|$dst, $src}">, OpSize;
657 def AND32mr : I<0x21, MRMDestMem,
658 (ops i32mem:$dst, R32:$src),
659 "and{l} {$src, $dst|$dst, $src}">;
660 def AND8mi : Ii8<0x80, MRM4m,
661 (ops i8mem :$dst, i8imm :$src),
662 "and{b} {$src, $dst|$dst, $src}">;
663 def AND16mi : Ii16<0x81, MRM4m,
664 (ops i16mem:$dst, i16imm:$src),
665 "and{w} {$src, $dst|$dst, $src}">, OpSize;
666 def AND32mi : Ii32<0x81, MRM4m,
667 (ops i32mem:$dst, i32imm:$src),
668 "and{l} {$src, $dst|$dst, $src}">;
669 def AND16mi8 : Ii8<0x83, MRM4m,
670 (ops i16mem:$dst, i8imm :$src),
671 "and{w} {$src, $dst|$dst, $src}">, OpSize;
672 def AND32mi8 : Ii8<0x83, MRM4m,
673 (ops i32mem:$dst, i8imm :$src),
674 "and{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000675}
676
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000677
Chris Lattnercc65bee2005-01-02 02:35:46 +0000678let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Chris Lattner36b68902004-08-10 21:21:30 +0000679def OR8rr : I<0x08, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000680 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000681def OR16rr : I<0x09, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000682 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000683def OR32rr : I<0x09, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000684 "or{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000685}
Chris Lattner57a02302004-08-11 04:31:00 +0000686def OR8rm : I<0x0A, MRMSrcMem , (ops R8 :$dst, R8 :$src1, i8mem :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000687 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000688def OR16rm : I<0x0B, MRMSrcMem , (ops R16:$dst, R16:$src1, i16mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000689 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +0000690def OR32rm : I<0x0B, MRMSrcMem , (ops R32:$dst, R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000691 "or{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000692
Chris Lattner36b68902004-08-10 21:21:30 +0000693def OR8ri : Ii8 <0x80, MRM1r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000694 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000695def OR16ri : Ii16<0x81, MRM1r, (ops R16:$dst, R16:$src1, i16imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000696 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000697def OR32ri : Ii32<0x81, MRM1r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000698 "or{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000699
Chris Lattner36b68902004-08-10 21:21:30 +0000700def OR16ri8 : Ii8<0x83, MRM1r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000701 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000702def OR32ri8 : Ii8<0x83, MRM1r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000703 "or{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000704let isTwoAddress = 0 in {
Chris Lattnerf29ed092004-08-11 05:07:25 +0000705 def OR8mr : I<0x08, MRMDestMem, (ops i8mem:$dst, R8:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000706 "or{b} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000707 def OR16mr : I<0x09, MRMDestMem, (ops i16mem:$dst, R16:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000708 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000709 def OR32mr : I<0x09, MRMDestMem, (ops i32mem:$dst, R32:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000710 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000711 def OR8mi : Ii8<0x80, MRM1m, (ops i8mem :$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000712 "or{b} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000713 def OR16mi : Ii16<0x81, MRM1m, (ops i16mem:$dst, i16imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000714 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000715 def OR32mi : Ii32<0x81, MRM1m, (ops i32mem:$dst, i32imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000716 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000717 def OR16mi8 : Ii8<0x83, MRM1m, (ops i16mem:$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000718 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000719 def OR32mi8 : Ii8<0x83, MRM1m, (ops i32mem:$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000720 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000721}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000722
723
Chris Lattnercc65bee2005-01-02 02:35:46 +0000724let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000725def XOR8rr : I<0x30, MRMDestReg,
726 (ops R8 :$dst, R8 :$src1, R8 :$src2),
727 "xor{b} {$src2, $dst|$dst, $src2}">;
728def XOR16rr : I<0x31, MRMDestReg,
729 (ops R16:$dst, R16:$src1, R16:$src2),
730 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
731def XOR32rr : I<0x31, MRMDestReg,
732 (ops R32:$dst, R32:$src1, R32:$src2),
733 "xor{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000734}
735
Chris Lattner3a173df2004-10-03 20:35:00 +0000736def XOR8rm : I<0x32, MRMSrcMem ,
737 (ops R8 :$dst, R8:$src1, i8mem :$src2),
738 "xor{b} {$src2, $dst|$dst, $src2}">;
739def XOR16rm : I<0x33, MRMSrcMem ,
740 (ops R16:$dst, R8:$src1, i16mem:$src2),
741 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
742def XOR32rm : I<0x33, MRMSrcMem ,
743 (ops R32:$dst, R8:$src1, i32mem:$src2),
744 "xor{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000745
Chris Lattner3a173df2004-10-03 20:35:00 +0000746def XOR8ri : Ii8<0x80, MRM6r,
747 (ops R8:$dst, R8:$src1, i8imm:$src2),
748 "xor{b} {$src2, $dst|$dst, $src2}">;
749def XOR16ri : Ii16<0x81, MRM6r,
750 (ops R16:$dst, R16:$src1, i16imm:$src2),
751 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
752def XOR32ri : Ii32<0x81, MRM6r,
753 (ops R32:$dst, R32:$src1, i32imm:$src2),
754 "xor{l} {$src2, $dst|$dst, $src2}">;
755def XOR16ri8 : Ii8<0x83, MRM6r,
756 (ops R16:$dst, R16:$src1, i8imm:$src2),
757 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
758def XOR32ri8 : Ii8<0x83, MRM6r,
759 (ops R32:$dst, R32:$src1, i8imm:$src2),
760 "xor{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000761let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000762 def XOR8mr : I<0x30, MRMDestMem,
763 (ops i8mem :$dst, R8 :$src),
764 "xor{b} {$src, $dst|$dst, $src}">;
765 def XOR16mr : I<0x31, MRMDestMem,
766 (ops i16mem:$dst, R16:$src),
767 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
768 def XOR32mr : I<0x31, MRMDestMem,
769 (ops i32mem:$dst, R32:$src),
770 "xor{l} {$src, $dst|$dst, $src}">;
771 def XOR8mi : Ii8<0x80, MRM6m,
772 (ops i8mem :$dst, i8imm :$src),
773 "xor{b} {$src, $dst|$dst, $src}">;
774 def XOR16mi : Ii16<0x81, MRM6m,
775 (ops i16mem:$dst, i16imm:$src),
776 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
777 def XOR32mi : Ii32<0x81, MRM6m,
778 (ops i32mem:$dst, i32imm:$src),
779 "xor{l} {$src, $dst|$dst, $src}">;
780 def XOR16mi8 : Ii8<0x83, MRM6m,
781 (ops i16mem:$dst, i8imm :$src),
782 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
783 def XOR32mi8 : Ii8<0x83, MRM6m,
784 (ops i32mem:$dst, i8imm :$src),
785 "xor{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000786}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000787
788// Shift instructions
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000789// FIXME: provide shorter instructions when imm8 == 1
Chris Lattner3a173df2004-10-03 20:35:00 +0000790def SHL8rCL : I<0xD2, MRM4r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000791 "shl{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000792def SHL16rCL : I<0xD3, MRM4r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000793 "shl{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000794def SHL32rCL : I<0xD3, MRM4r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000795 "shl{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000796
Chris Lattner36b68902004-08-10 21:21:30 +0000797def SHL8ri : Ii8<0xC0, MRM4r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000798 "shl{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000799let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner36b68902004-08-10 21:21:30 +0000800def SHL16ri : Ii8<0xC1, MRM4r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000801 "shl{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000802def SHL32ri : Ii8<0xC1, MRM4r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000803 "shl{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000804}
Chris Lattnerf29ed092004-08-11 05:07:25 +0000805
806let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000807 def SHL8mCL : I<0xD2, MRM4m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000808 "shl{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000809 def SHL16mCL : I<0xD3, MRM4m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000810 "shl{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000811 def SHL32mCL : I<0xD3, MRM4m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000812 "shl{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000813 def SHL8mi : Ii8<0xC0, MRM4m, (ops i8mem :$dst, i8imm:$src),
814 "shl{b} {$src, $dst|$dst, $src}">;
815 def SHL16mi : Ii8<0xC1, MRM4m, (ops i16mem:$dst, i8imm:$src),
816 "shl{w} {$src, $dst|$dst, $src}">, OpSize;
817 def SHL32mi : Ii8<0xC1, MRM4m, (ops i32mem:$dst, i8imm:$src),
818 "shl{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000819}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000820
Chris Lattner3a173df2004-10-03 20:35:00 +0000821def SHR8rCL : I<0xD2, MRM5r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000822 "shr{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000823def SHR16rCL : I<0xD3, MRM5r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000824 "shr{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000825def SHR32rCL : I<0xD3, MRM5r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000826 "shr{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000827
Chris Lattner3a173df2004-10-03 20:35:00 +0000828def SHR8ri : Ii8<0xC0, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2),
829 "shr{b} {$src2, $dst|$dst, $src2}">;
830def SHR16ri : Ii8<0xC1, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2),
831 "shr{w} {$src2, $dst|$dst, $src2}">, OpSize;
832def SHR32ri : Ii8<0xC1, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2),
833 "shr{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000834
Chris Lattner57a02302004-08-11 04:31:00 +0000835let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000836 def SHR8mCL : I<0xD2, MRM5m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000837 "shr{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000838 def SHR16mCL : I<0xD3, MRM5m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000839 "shr{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000840 def SHR32mCL : I<0xD3, MRM5m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000841 "shr{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000842 def SHR8mi : Ii8<0xC0, MRM5m, (ops i8mem :$dst, i8imm:$src),
843 "shr{b} {$src, $dst|$dst, $src}">;
844 def SHR16mi : Ii8<0xC1, MRM5m, (ops i16mem:$dst, i8imm:$src),
845 "shr{w} {$src, $dst|$dst, $src}">, OpSize;
846 def SHR32mi : Ii8<0xC1, MRM5m, (ops i32mem:$dst, i8imm:$src),
847 "shr{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000848}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000849
Chris Lattner3a173df2004-10-03 20:35:00 +0000850def SAR8rCL : I<0xD2, MRM7r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000851 "sar{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000852def SAR16rCL : I<0xD3, MRM7r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000853 "sar{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000854def SAR32rCL : I<0xD3, MRM7r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000855 "sar{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000856
Chris Lattner36b68902004-08-10 21:21:30 +0000857def SAR8ri : Ii8<0xC0, MRM7r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000858 "sar{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000859def SAR16ri : Ii8<0xC1, MRM7r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000860 "sar{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000861def SAR32ri : Ii8<0xC1, MRM7r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000862 "sar{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000863let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000864 def SAR8mCL : I<0xD2, MRM7m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000865 "sar{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000866 def SAR16mCL : I<0xD3, MRM7m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000867 "sar{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000868 def SAR32mCL : I<0xD3, MRM7m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000869 "sar{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000870 def SAR8mi : Ii8<0xC0, MRM7m, (ops i8mem :$dst, i8imm:$src),
871 "sar{b} {$src, $dst|$dst, $src}">;
872 def SAR16mi : Ii8<0xC1, MRM7m, (ops i16mem:$dst, i8imm:$src),
873 "sar{w} {$src, $dst|$dst, $src}">, OpSize;
874 def SAR32mi : Ii8<0xC1, MRM7m, (ops i32mem:$dst, i8imm:$src),
875 "sar{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000876}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000877
Chris Lattner57a02302004-08-11 04:31:00 +0000878def SHLD32rrCL : I<0xA5, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000879 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000880 Imp<[CL],[]>, TB;
Chris Lattner57a02302004-08-11 04:31:00 +0000881def SHRD32rrCL : I<0xAD, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000882 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000883 Imp<[CL],[]>, TB;
884def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
885 (ops R32:$dst, R32:$src1, R32:$src2, i8imm:$src3),
886 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
887def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
888 (ops R32:$dst, R32:$src1, R32:$src2, i8imm:$src3),
889 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
Chris Lattner0e967d42004-08-01 08:13:11 +0000890
Chris Lattner57a02302004-08-11 04:31:00 +0000891let isTwoAddress = 0 in {
892 def SHLD32mrCL : I<0xA5, MRMDestMem, (ops i32mem:$dst, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000893 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000894 Imp<[CL],[]>, TB;
Chris Lattner57a02302004-08-11 04:31:00 +0000895 def SHRD32mrCL : I<0xAD, MRMDestMem, (ops i32mem:$dst, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000896 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000897 Imp<[CL],[]>, TB;
898 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
899 (ops i32mem:$dst, R32:$src2, i8imm:$src3),
900 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
901 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
902 (ops i32mem:$dst, R32:$src2, i8imm:$src3),
903 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
Chris Lattner57a02302004-08-11 04:31:00 +0000904}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000905
906
Chris Lattnercc65bee2005-01-02 02:35:46 +0000907// Arithmetic.
908let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000909def ADD8rr : I<0x00, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
910 "add{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000911let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000912def ADD16rr : I<0x01, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
913 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
914def ADD32rr : I<0x01, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
915 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000916} // end isConvertibleToThreeAddress
917} // end isCommutable
Chris Lattner3a173df2004-10-03 20:35:00 +0000918def ADD8rm : I<0x02, MRMSrcMem, (ops R8 :$dst, R8 :$src1, i8mem :$src2),
919 "add{b} {$src2, $dst|$dst, $src2}">;
920def ADD16rm : I<0x03, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
921 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
922def ADD32rm : I<0x03, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
923 "add{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000924
Chris Lattner3a173df2004-10-03 20:35:00 +0000925def ADD8ri : Ii8<0x80, MRM0r, (ops R8:$dst, R8:$src1, i8imm:$src2),
926 "add{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000927
928let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000929def ADD16ri : Ii16<0x81, MRM0r, (ops R16:$dst, R16:$src1, i16imm:$src2),
930 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
931def ADD32ri : Ii32<0x81, MRM0r, (ops R32:$dst, R32:$src1, i32imm:$src2),
932 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000933}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000934
Chris Lattner3a173df2004-10-03 20:35:00 +0000935def ADD16ri8 : Ii8<0x83, MRM0r, (ops R16:$dst, R16:$src1, i8imm:$src2),
936 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
937def ADD32ri8 : Ii8<0x83, MRM0r, (ops R32:$dst, R32:$src1, i8imm:$src2),
938 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000939
940let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000941 def ADD8mr : I<0x00, MRMDestMem, (ops i8mem :$dst, R8 :$src2),
942 "add{b} {$src2, $dst|$dst, $src2}">;
943 def ADD16mr : I<0x01, MRMDestMem, (ops i16mem:$dst, R16:$src2),
944 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
945 def ADD32mr : I<0x01, MRMDestMem, (ops i32mem:$dst, R32:$src2),
946 "add{l} {$src2, $dst|$dst, $src2}">;
947 def ADD8mi : Ii8<0x80, MRM0m, (ops i8mem :$dst, i8imm :$src2),
948 "add{b} {$src2, $dst|$dst, $src2}">;
949 def ADD16mi : Ii16<0x81, MRM0m, (ops i16mem:$dst, i16imm:$src2),
950 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
951 def ADD32mi : Ii32<0x81, MRM0m, (ops i32mem:$dst, i32imm:$src2),
952 "add{l} {$src2, $dst|$dst, $src2}">;
953 def ADD16mi8 : Ii8<0x83, MRM0m, (ops i16mem:$dst, i8imm :$src2),
954 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
955 def ADD32mi8 : Ii8<0x83, MRM0m, (ops i32mem:$dst, i8imm :$src2),
956 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000957}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000958
Chris Lattner10197ff2005-01-03 01:27:59 +0000959let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000960def ADC32rr : I<0x11, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
961 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner10197ff2005-01-03 01:27:59 +0000962}
Chris Lattner3a173df2004-10-03 20:35:00 +0000963def ADC32rm : I<0x13, MRMSrcMem , (ops R32:$dst, R32:$src1, i32mem:$src2),
964 "adc{l} {$src2, $dst|$dst, $src2}">;
965def ADC32ri : Ii32<0x81, MRM2r, (ops R32:$dst, R32:$src1, i32imm:$src2),
966 "adc{l} {$src2, $dst|$dst, $src2}">;
967def ADC32ri8 : Ii8<0x83, MRM2r, (ops R32:$dst, R32:$src1, i8imm:$src2),
968 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000969
970let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000971 def ADC32mr : I<0x11, MRMDestMem, (ops i32mem:$dst, R32:$src2),
972 "adc{l} {$src2, $dst|$dst, $src2}">;
973 def ADC32mi : Ii32<0x81, MRM2m, (ops i32mem:$dst, i32imm:$src2),
974 "adc{l} {$src2, $dst|$dst, $src2}">;
975 def ADC32mi8 : Ii8<0x83, MRM2m, (ops i32mem:$dst, i8imm :$src2),
976 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000977}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000978
Chris Lattner3a173df2004-10-03 20:35:00 +0000979def SUB8rr : I<0x28, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
980 "sub{b} {$src2, $dst|$dst, $src2}">;
981def SUB16rr : I<0x29, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
982 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
983def SUB32rr : I<0x29, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
984 "sub{l} {$src2, $dst|$dst, $src2}">;
985def SUB8rm : I<0x2A, MRMSrcMem, (ops R8 :$dst, R8 :$src1, i8mem :$src2),
986 "sub{b} {$src2, $dst|$dst, $src2}">;
987def SUB16rm : I<0x2B, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
988 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
989def SUB32rm : I<0x2B, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
990 "sub{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000991
Chris Lattner36b68902004-08-10 21:21:30 +0000992def SUB8ri : Ii8 <0x80, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000993 "sub{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000994def SUB16ri : Ii16<0x81, MRM5r, (ops R16:$dst, R16:$src1, i16imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000995 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000996def SUB32ri : Ii32<0x81, MRM5r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000997 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000998def SUB16ri8 : Ii8<0x83, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000999 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001000def SUB32ri8 : Ii8<0x83, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001001 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001002let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001003 def SUB8mr : I<0x28, MRMDestMem, (ops i8mem :$dst, R8 :$src2),
1004 "sub{b} {$src2, $dst|$dst, $src2}">;
1005 def SUB16mr : I<0x29, MRMDestMem, (ops i16mem:$dst, R16:$src2),
1006 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1007 def SUB32mr : I<0x29, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1008 "sub{l} {$src2, $dst|$dst, $src2}">;
1009 def SUB8mi : Ii8<0x80, MRM5m, (ops i8mem :$dst, i8imm:$src2),
1010 "sub{b} {$src2, $dst|$dst, $src2}">;
1011 def SUB16mi : Ii16<0x81, MRM5m, (ops i16mem:$dst, i16imm:$src2),
1012 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1013 def SUB32mi : Ii32<0x81, MRM5m, (ops i32mem:$dst, i32imm:$src2),
1014 "sub{l} {$src2, $dst|$dst, $src2}">;
1015 def SUB16mi8 : Ii8<0x83, MRM5m, (ops i16mem:$dst, i8imm :$src2),
1016 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1017 def SUB32mi8 : Ii8<0x83, MRM5m, (ops i32mem:$dst, i8imm :$src2),
1018 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001019}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001020
Chris Lattner3a173df2004-10-03 20:35:00 +00001021def SBB32rr : I<0x19, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001022 "sbb{l} {$src2, $dst|$dst, $src2}">;
1023
Chris Lattner57a02302004-08-11 04:31:00 +00001024let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001025 def SBB32mr : I<0x19, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1026 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001027 def SBB8mi : Ii32<0x80, MRM3m, (ops i8mem:$dst, i8imm:$src2),
1028 "sbb{b} {$src2, $dst|$dst, $src2}">;
1029 def SBB16mi : Ii32<0x81, MRM3m, (ops i16mem:$dst, i16imm:$src2),
1030 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001031 def SBB32mi : Ii32<0x81, MRM3m, (ops i32mem:$dst, i32imm:$src2),
1032 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001033 def SBB16mi8 : Ii8<0x83, MRM3m, (ops i16mem:$dst, i8imm :$src2),
1034 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001035 def SBB32mi8 : Ii8<0x83, MRM3m, (ops i32mem:$dst, i8imm :$src2),
1036 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001037}
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001038def SBB8ri : Ii8<0x80, MRM3r, (ops R8:$dst, R8:$src1, i8imm:$src2),
1039 "sbb{b} {$src2, $dst|$dst, $src2}">;
1040def SBB16ri : Ii16<0x81, MRM3r, (ops R16:$dst, R16:$src1, i16imm:$src2),
1041 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
1042
Chris Lattner57a02302004-08-11 04:31:00 +00001043def SBB32rm : I<0x1B, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001044 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001045def SBB32ri : Ii32<0x81, MRM3r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001046 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001047
Chris Lattner09c750f2004-10-06 14:31:50 +00001048def SBB16ri8 : Ii8<0x83, MRM3r, (ops R16:$dst, R16:$src1, i8imm:$src2),
1049 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001050def SBB32ri8 : Ii8<0x83, MRM3r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001051 "sbb{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001052
Chris Lattner10197ff2005-01-03 01:27:59 +00001053let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +00001054def IMUL16rr : I<0xAF, MRMSrcReg, (ops R16:$dst, R16:$src1, R16:$src2),
1055 "imul{w} {$src2, $dst|$dst, $src2}">, TB, OpSize;
1056def IMUL32rr : I<0xAF, MRMSrcReg, (ops R32:$dst, R32:$src1, R32:$src2),
1057 "imul{l} {$src2, $dst|$dst, $src2}">, TB;
Chris Lattner10197ff2005-01-03 01:27:59 +00001058}
Chris Lattner3a173df2004-10-03 20:35:00 +00001059def IMUL16rm : I<0xAF, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
1060 "imul{w} {$src2, $dst|$dst, $src2}">, TB, OpSize;
1061def IMUL32rm : I<0xAF, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
1062 "imul{l} {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001063
1064} // end Two Address instructions
1065
Chris Lattnerf5d3a832004-08-11 05:31:07 +00001066// Suprisingly enough, these are not two address instructions!
Chris Lattner3a173df2004-10-03 20:35:00 +00001067def IMUL16rri : Ii16<0x69, MRMSrcReg, // R16 = R16*I16
1068 (ops R16:$dst, R16:$src1, i16imm:$src2),
1069 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">,
1070 OpSize;
1071def IMUL32rri : Ii32<0x69, MRMSrcReg, // R32 = R32*I32
1072 (ops R32:$dst, R32:$src1, i32imm:$src2),
1073 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
1074def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // R16 = R16*I8
1075 (ops R16:$dst, R16:$src1, i8imm:$src2),
1076 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1077def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // R32 = R32*I8
1078 (ops R32:$dst, R32:$src1, i8imm:$src2),
1079 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +00001080
Chris Lattner3a173df2004-10-03 20:35:00 +00001081def IMUL16rmi : Ii16<0x69, MRMSrcMem, // R16 = [mem16]*I16
1082 (ops R32:$dst, i16mem:$src1, i16imm:$src2),
1083 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1084def IMUL32rmi : Ii32<0x69, MRMSrcMem, // R32 = [mem32]*I32
1085 (ops R32:$dst, i32mem:$src1, i32imm:$src2),
1086 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
1087def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // R16 = [mem16]*I8
1088 (ops R32:$dst, i16mem:$src1, i8imm :$src2),
1089 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1090def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // R32 = [mem32]*I8
1091 (ops R32:$dst, i32mem:$src1, i8imm: $src2),
1092 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001093
1094//===----------------------------------------------------------------------===//
1095// Test instructions are just like AND, except they don't generate a result.
Chris Lattner3a173df2004-10-03 20:35:00 +00001096//
Chris Lattnercc65bee2005-01-02 02:35:46 +00001097let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Chris Lattner36b68902004-08-10 21:21:30 +00001098def TEST8rr : I<0x84, MRMDestReg, (ops R8:$src1, R8:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001099 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001100def TEST16rr : I<0x85, MRMDestReg, (ops R16:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001101 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001102def TEST32rr : I<0x85, MRMDestReg, (ops R32:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001103 "test{l} {$src2, $src1|$src1, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001104}
Chris Lattner57a02302004-08-11 04:31:00 +00001105def TEST8mr : I<0x84, MRMDestMem, (ops i8mem :$src1, R8 :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001106 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001107def TEST16mr : I<0x85, MRMDestMem, (ops i16mem:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001108 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00001109def TEST32mr : I<0x85, MRMDestMem, (ops i32mem:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001110 "test{l} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001111def TEST8rm : I<0x84, MRMSrcMem, (ops R8 :$src1, i8mem :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001112 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001113def TEST16rm : I<0x85, MRMSrcMem, (ops R16:$src1, i16mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001114 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00001115def TEST32rm : I<0x85, MRMSrcMem, (ops R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001116 "test{l} {$src2, $src1|$src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001117
Chris Lattner707c6fe2004-10-04 01:38:10 +00001118def TEST8ri : Ii8 <0xF6, MRM0r, // flags = R8 & imm8
1119 (ops R8:$src1, i8imm:$src2),
1120 "test{b} {$src2, $src1|$src1, $src2}">;
1121def TEST16ri : Ii16<0xF7, MRM0r, // flags = R16 & imm16
1122 (ops R16:$src1, i16imm:$src2),
1123 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
1124def TEST32ri : Ii32<0xF7, MRM0r, // flags = R32 & imm32
1125 (ops R32:$src1, i32imm:$src2),
1126 "test{l} {$src2, $src1|$src1, $src2}">;
1127def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
1128 (ops i32mem:$src1, i8imm:$src2),
1129 "test{b} {$src2, $src1|$src1, $src2}">;
1130def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
1131 (ops i16mem:$src1, i16imm:$src2),
1132 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
1133def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
1134 (ops i32mem:$src1, i32imm:$src2),
1135 "test{l} {$src2, $src1|$src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001136
1137
1138
1139// Condition code ops, incl. set if equal/not equal/...
Chris Lattner30bf2d82004-08-10 20:17:41 +00001140def SAHF : I<0x9E, RawFrm, (ops), "sahf">, Imp<[AH],[]>; // flags = AH
1141def LAHF : I<0x9F, RawFrm, (ops), "lahf">, Imp<[],[AH]>; // AH = flags
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001142
Chris Lattner3a173df2004-10-03 20:35:00 +00001143def SETBr : I<0x92, MRM0r,
1144 (ops R8 :$dst), "setb $dst">, TB; // R8 = < unsign
1145def SETBm : I<0x92, MRM0m,
1146 (ops i8mem:$dst), "setb $dst">, TB; // [mem8] = < unsign
1147def SETAEr : I<0x93, MRM0r,
1148 (ops R8 :$dst), "setae $dst">, TB; // R8 = >= unsign
1149def SETAEm : I<0x93, MRM0m,
1150 (ops i8mem:$dst), "setae $dst">, TB; // [mem8] = >= unsign
1151def SETEr : I<0x94, MRM0r,
1152 (ops R8 :$dst), "sete $dst">, TB; // R8 = ==
1153def SETEm : I<0x94, MRM0m,
1154 (ops i8mem:$dst), "sete $dst">, TB; // [mem8] = ==
1155def SETNEr : I<0x95, MRM0r,
1156 (ops R8 :$dst), "setne $dst">, TB; // R8 = !=
1157def SETNEm : I<0x95, MRM0m,
1158 (ops i8mem:$dst), "setne $dst">, TB; // [mem8] = !=
1159def SETBEr : I<0x96, MRM0r,
1160 (ops R8 :$dst), "setbe $dst">, TB; // R8 = <= unsign
1161def SETBEm : I<0x96, MRM0m,
1162 (ops i8mem:$dst), "setbe $dst">, TB; // [mem8] = <= unsign
1163def SETAr : I<0x97, MRM0r,
1164 (ops R8 :$dst), "seta $dst">, TB; // R8 = > signed
1165def SETAm : I<0x97, MRM0m,
1166 (ops i8mem:$dst), "seta $dst">, TB; // [mem8] = > signed
1167def SETSr : I<0x98, MRM0r,
1168 (ops R8 :$dst), "sets $dst">, TB; // R8 = <sign bit>
1169def SETSm : I<0x98, MRM0m,
1170 (ops i8mem:$dst), "sets $dst">, TB; // [mem8] = <sign bit>
1171def SETNSr : I<0x99, MRM0r,
1172 (ops R8 :$dst), "setns $dst">, TB; // R8 = !<sign bit>
1173def SETNSm : I<0x99, MRM0m,
1174 (ops i8mem:$dst), "setns $dst">, TB; // [mem8] = !<sign bit>
1175def SETPr : I<0x9A, MRM0r,
1176 (ops R8 :$dst), "setp $dst">, TB; // R8 = parity
1177def SETPm : I<0x9A, MRM0m,
1178 (ops i8mem:$dst), "setp $dst">, TB; // [mem8] = parity
Chris Lattnercc65bee2005-01-02 02:35:46 +00001179def SETNPr : I<0x9B, MRM0r,
1180 (ops R8 :$dst), "setnp $dst">, TB; // R8 = not parity
1181def SETNPm : I<0x9B, MRM0m,
1182 (ops i8mem:$dst), "setnp $dst">, TB; // [mem8] = not parity
Chris Lattner3a173df2004-10-03 20:35:00 +00001183def SETLr : I<0x9C, MRM0r,
1184 (ops R8 :$dst), "setl $dst">, TB; // R8 = < signed
1185def SETLm : I<0x9C, MRM0m,
1186 (ops i8mem:$dst), "setl $dst">, TB; // [mem8] = < signed
1187def SETGEr : I<0x9D, MRM0r,
1188 (ops R8 :$dst), "setge $dst">, TB; // R8 = >= signed
1189def SETGEm : I<0x9D, MRM0m,
1190 (ops i8mem:$dst), "setge $dst">, TB; // [mem8] = >= signed
1191def SETLEr : I<0x9E, MRM0r,
1192 (ops R8 :$dst), "setle $dst">, TB; // R8 = <= signed
1193def SETLEm : I<0x9E, MRM0m,
1194 (ops i8mem:$dst), "setle $dst">, TB; // [mem8] = <= signed
1195def SETGr : I<0x9F, MRM0r,
1196 (ops R8 :$dst), "setg $dst">, TB; // R8 = < signed
1197def SETGm : I<0x9F, MRM0m,
1198 (ops i8mem:$dst), "setg $dst">, TB; // [mem8] = < signed
Chris Lattner1cca5e32003-08-03 21:54:21 +00001199
1200// Integer comparisons
Chris Lattner3a173df2004-10-03 20:35:00 +00001201def CMP8rr : I<0x38, MRMDestReg,
1202 (ops R8 :$src1, R8 :$src2),
1203 "cmp{b} {$src2, $src1|$src1, $src2}">;
1204def CMP16rr : I<0x39, MRMDestReg,
1205 (ops R16:$src1, R16:$src2),
1206 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1207def CMP32rr : I<0x39, MRMDestReg,
1208 (ops R32:$src1, R32:$src2),
1209 "cmp{l} {$src2, $src1|$src1, $src2}">;
1210def CMP8mr : I<0x38, MRMDestMem,
1211 (ops i8mem :$src1, R8 :$src2),
1212 "cmp{b} {$src2, $src1|$src1, $src2}">;
1213def CMP16mr : I<0x39, MRMDestMem,
1214 (ops i16mem:$src1, R16:$src2),
1215 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1216def CMP32mr : I<0x39, MRMDestMem,
1217 (ops i32mem:$src1, R32:$src2),
1218 "cmp{l} {$src2, $src1|$src1, $src2}">;
1219def CMP8rm : I<0x3A, MRMSrcMem,
1220 (ops R8 :$src1, i8mem :$src2),
1221 "cmp{b} {$src2, $src1|$src1, $src2}">;
1222def CMP16rm : I<0x3B, MRMSrcMem,
1223 (ops R16:$src1, i16mem:$src2),
1224 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1225def CMP32rm : I<0x3B, MRMSrcMem,
1226 (ops R32:$src1, i32mem:$src2),
1227 "cmp{l} {$src2, $src1|$src1, $src2}">;
1228def CMP8ri : Ii8<0x80, MRM7r,
1229 (ops R16:$src1, i8imm:$src2),
1230 "cmp{b} {$src2, $src1|$src1, $src2}">;
1231def CMP16ri : Ii16<0x81, MRM7r,
1232 (ops R16:$src1, i16imm:$src2),
1233 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1234def CMP32ri : Ii32<0x81, MRM7r,
1235 (ops R32:$src1, i32imm:$src2),
1236 "cmp{l} {$src2, $src1|$src1, $src2}">;
1237def CMP8mi : Ii8 <0x80, MRM7m,
1238 (ops i8mem :$src1, i8imm :$src2),
1239 "cmp{b} {$src2, $src1|$src1, $src2}">;
1240def CMP16mi : Ii16<0x81, MRM7m,
1241 (ops i16mem:$src1, i16imm:$src2),
1242 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1243def CMP32mi : Ii32<0x81, MRM7m,
1244 (ops i32mem:$src1, i32imm:$src2),
1245 "cmp{l} {$src2, $src1|$src1, $src2}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001246
1247// Sign/Zero extenders
Chris Lattner3a173df2004-10-03 20:35:00 +00001248def MOVSX16rr8 : I<0xBE, MRMSrcReg, (ops R16:$dst, R8 :$src),
1249 "movs{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1250def MOVSX16rm8 : I<0xBE, MRMSrcMem, (ops R16:$dst, i8mem :$src),
1251 "movs{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1252def MOVSX32rr8 : I<0xBE, MRMSrcReg, (ops R32:$dst, R8 :$src),
1253 "movs{bl|x} {$src, $dst|$dst, $src}">, TB;
1254def MOVSX32rm8 : I<0xBE, MRMSrcMem, (ops R32:$dst, i8mem :$src),
1255 "movs{bl|x} {$src, $dst|$dst, $src}">, TB;
1256def MOVSX32rr16: I<0xBF, MRMSrcReg, (ops R32:$dst, R16:$src),
1257 "movs{wl|x} {$src, $dst|$dst, $src}">, TB;
1258def MOVSX32rm16: I<0xBF, MRMSrcMem, (ops R32:$dst, i16mem:$src),
1259 "movs{wl|x} {$src, $dst|$dst, $src}">, TB;
Alkis Evlogimenosa7be9822004-02-17 09:14:23 +00001260
Chris Lattner3a173df2004-10-03 20:35:00 +00001261def MOVZX16rr8 : I<0xB6, MRMSrcReg, (ops R16:$dst, R8 :$src),
1262 "movz{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1263def MOVZX16rm8 : I<0xB6, MRMSrcMem, (ops R16:$dst, i8mem :$src),
1264 "movz{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1265def MOVZX32rr8 : I<0xB6, MRMSrcReg, (ops R32:$dst, R8 :$src),
1266 "movz{bl|x} {$src, $dst|$dst, $src}">, TB;
1267def MOVZX32rm8 : I<0xB6, MRMSrcMem, (ops R32:$dst, i8mem :$src),
1268 "movz{bl|x} {$src, $dst|$dst, $src}">, TB;
1269def MOVZX32rr16: I<0xB7, MRMSrcReg, (ops R32:$dst, R16:$src),
1270 "movz{wl|x} {$src, $dst|$dst, $src}">, TB;
1271def MOVZX32rm16: I<0xB7, MRMSrcMem, (ops R32:$dst, i16mem:$src),
1272 "movz{wl|x} {$src, $dst|$dst, $src}">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001273
1274
1275//===----------------------------------------------------------------------===//
1276// Floating point support
1277//===----------------------------------------------------------------------===//
1278
1279// FIXME: These need to indicate mod/ref sets for FP regs... & FP 'TOP'
1280
Chris Lattner9795b3a2004-08-11 06:50:10 +00001281// Floating point instruction template
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001282class FPI<bits<8> o, Format F, FPFormat fp, dag ops, string asm>
Chris Lattnerc96bb812004-08-11 07:12:04 +00001283 : X86Inst<o, F, NoImm, ops, asm> {
Chris Lattner9795b3a2004-08-11 06:50:10 +00001284 let FPForm = fp; let FPFormBits = FPForm.Value;
1285}
Chris Lattner1cca5e32003-08-03 21:54:21 +00001286
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001287// Pseudo instructions for floating point. We use these pseudo instructions
1288// because they can be expanded by the fp spackifier into one of many different
1289// forms of instructions for doing these operations. Until the stackifier runs,
1290// we prefer to be abstract.
Chris Lattner3a173df2004-10-03 20:35:00 +00001291def FpMOV : FPI<0, Pseudo, SpecialFP,
1292 (ops RFP, RFP), "">; // f1 = fmov f2
1293def FpADD : FPI<0, Pseudo, TwoArgFP ,
1294 (ops RFP, RFP, RFP), "">; // f1 = fadd f2, f3
1295def FpSUB : FPI<0, Pseudo, TwoArgFP ,
1296 (ops RFP, RFP, RFP), "">; // f1 = fsub f2, f3
1297def FpMUL : FPI<0, Pseudo, TwoArgFP ,
1298 (ops RFP, RFP, RFP), "">; // f1 = fmul f2, f3
1299def FpDIV : FPI<0, Pseudo, TwoArgFP ,
1300 (ops RFP, RFP, RFP), "">; // f1 = fdiv f2, f3
Chris Lattner1cca5e32003-08-03 21:54:21 +00001301
Alkis Evlogimenos93c1ab22004-09-08 18:29:31 +00001302def FpGETRESULT : FPI<0, Pseudo, SpecialFP, (ops RFP), "">,
1303 Imp<[ST0], []>; // FPR = ST(0)
Alkis Evlogimenos978f6292004-09-08 16:54:54 +00001304
Alkis Evlogimenos93c1ab22004-09-08 18:29:31 +00001305def FpSETRESULT : FPI<0, Pseudo, SpecialFP, (ops RFP), "">,
1306 Imp<[], [ST0]>; // ST(0) = FPR
Chris Lattner1cca5e32003-08-03 21:54:21 +00001307
Chris Lattner3a173df2004-10-03 20:35:00 +00001308// FADD reg, mem: Before stackification, these are represented by:
1309// R1 = FADD* R2, [mem]
1310def FADD32m : FPI<0xD8, MRM0m, OneArgFPRW, // ST(0) = ST(0) + [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001311 (ops f32mem:$src), "fadd{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001312def FADD64m : FPI<0xDC, MRM0m, OneArgFPRW, // ST(0) = ST(0) + [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001313 (ops f64mem:$src), "fadd{l} $src">;
1314//def FIADD16m : FPI<0xDE, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem16int]
1315//def FIADD32m : FPI<0xDA, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem32int]
Chris Lattner490e86f2004-04-11 20:24:15 +00001316
Chris Lattner3a173df2004-10-03 20:35:00 +00001317// FMUL reg, mem: Before stackification, these are represented by:
1318// R1 = FMUL* R2, [mem]
1319def FMUL32m : FPI<0xD8, MRM1m, OneArgFPRW, // ST(0) = ST(0) * [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001320 (ops f32mem:$src), "fmul{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001321def FMUL64m : FPI<0xDC, MRM1m, OneArgFPRW, // ST(0) = ST(0) * [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001322 (ops f64mem:$src), "fmul{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001323// ST(0) = ST(0) * [mem16int]
1324//def FIMUL16m : FPI16m<"fimul", 0xDE, MRM1m, OneArgFPRW>;
1325// ST(0) = ST(0) * [mem32int]
1326//def FIMUL32m : FPI32m<"fimul", 0xDA, MRM1m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001327
Chris Lattner3a173df2004-10-03 20:35:00 +00001328// FSUB reg, mem: Before stackification, these are represented by:
1329// R1 = FSUB* R2, [mem]
1330def FSUB32m : FPI<0xD8, MRM4m, OneArgFPRW, // ST(0) = ST(0) - [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001331 (ops f32mem:$src), "fsub{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001332def FSUB64m : FPI<0xDC, MRM4m, OneArgFPRW, // ST(0) = ST(0) - [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001333 (ops f64mem:$src), "fsub{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001334// ST(0) = ST(0) - [mem16int]
1335//def FISUB16m : FPI16m<"fisub", 0xDE, MRM4m, OneArgFPRW>;
1336// ST(0) = ST(0) - [mem32int]
1337//def FISUB32m : FPI32m<"fisub", 0xDA, MRM4m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001338
Chris Lattner3a173df2004-10-03 20:35:00 +00001339// FSUBR reg, mem: Before stackification, these are represented by:
1340// R1 = FSUBR* R2, [mem]
Chris Lattner490e86f2004-04-11 20:24:15 +00001341
Chris Lattner3a173df2004-10-03 20:35:00 +00001342// Note that the order of operands does not reflect the operation being
1343// performed.
1344def FSUBR32m : FPI<0xD8, MRM5m, OneArgFPRW, // ST(0) = [mem32real] - ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001345 (ops f32mem:$src), "fsubr{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001346def FSUBR64m : FPI<0xDC, MRM5m, OneArgFPRW, // ST(0) = [mem64real] - ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001347 (ops f64mem:$src), "fsubr{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001348// ST(0) = [mem16int] - ST(0)
1349//def FISUBR16m : FPI16m<"fisubr", 0xDE, MRM5m, OneArgFPRW>;
1350// ST(0) = [mem32int] - ST(0)
1351//def FISUBR32m : FPI32m<"fisubr", 0xDA, MRM5m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001352
Chris Lattner3a173df2004-10-03 20:35:00 +00001353// FDIV reg, mem: Before stackification, these are represented by:
1354// R1 = FDIV* R2, [mem]
1355def FDIV32m : FPI<0xD8, MRM6m, OneArgFPRW, // ST(0) = ST(0) / [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001356 (ops f32mem:$src), "fdiv{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001357def FDIV64m : FPI<0xDC, MRM6m, OneArgFPRW, // ST(0) = ST(0) / [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001358 (ops f64mem:$src), "fdiv{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001359// ST(0) = ST(0) / [mem16int]
1360//def FIDIV16m : FPI16m<"fidiv", 0xDE, MRM6m, OneArgFPRW>;
1361// ST(0) = ST(0) / [mem32int]
1362//def FIDIV32m : FPI32m<"fidiv", 0xDA, MRM6m, OneArgFPRW>;
1363
1364// FDIVR reg, mem: Before stackification, these are represented by:
1365// R1 = FDIVR* R2, [mem]
1366// Note that the order of operands does not reflect the operation being
1367// performed.
1368def FDIVR32m : FPI<0xD8, MRM7m, OneArgFPRW, // ST(0) = [mem32real] / ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001369 (ops f32mem:$src), "fdivr{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001370def FDIVR64m : FPI<0xDC, MRM7m, OneArgFPRW, // ST(0) = [mem64real] / ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001371 (ops f64mem:$src), "fdivr{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001372// ST(0) = [mem16int] / ST(0)
1373//def FIDIVR16m : FPI16m<"fidivr", 0xDE, MRM7m, OneArgFPRW>;
1374// ST(0) = [mem32int] / ST(0)
1375//def FIDIVR32m : FPI32m<"fidivr", 0xDA, MRM7m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001376
Chris Lattner1c54a852004-03-31 22:02:13 +00001377
1378// Floating point cmovs...
Chris Lattner0e967d42004-08-01 08:13:11 +00001379let isTwoAddress = 1, Uses = [ST0], Defs = [ST0] in {
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001380 def FCMOVB : FPI<0xC0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001381 (ops RST:$op), "fcmovb {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001382 def FCMOVBE : FPI<0xD0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001383 (ops RST:$op), "fcmovbe {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001384 def FCMOVE : FPI<0xC8, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001385 (ops RST:$op), "fcmove {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner57fbfb52005-01-10 22:09:33 +00001386 def FCMOVP : FPI<0xD8, AddRegFrm, CondMovFP,
1387 (ops RST:$op), "fcmovu {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001388 def FCMOVAE : FPI<0xC0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001389 (ops RST:$op), "fcmovae {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001390 def FCMOVA : FPI<0xD0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001391 (ops RST:$op), "fcmova {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001392 def FCMOVNE : FPI<0xC8, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001393 (ops RST:$op), "fcmovne {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner57fbfb52005-01-10 22:09:33 +00001394 def FCMOVNP : FPI<0xD8, AddRegFrm, CondMovFP,
1395 (ops RST:$op), "fcmovnu {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner1c54a852004-03-31 22:02:13 +00001396}
1397
Chris Lattner1cca5e32003-08-03 21:54:21 +00001398// Floating point loads & stores...
Chris Lattner9795b3a2004-08-11 06:50:10 +00001399def FLDrr : FPI<0xC0, AddRegFrm, NotFP, (ops RST:$src), "fld $src">, D9;
Chris Lattner60c715c2004-10-04 00:43:31 +00001400def FLD32m : FPI<0xD9, MRM0m, ZeroArgFP, (ops f32mem:$src), "fld{s} $src">;
1401def FLD64m : FPI<0xDD, MRM0m, ZeroArgFP, (ops f64mem:$src), "fld{l} $src">;
1402def FLD80m : FPI<0xDB, MRM5m, ZeroArgFP, (ops f80mem:$src), "fld{t} $src">;
1403def FILD16m : FPI<0xDF, MRM0m, ZeroArgFP, (ops i16mem:$src), "fild{s} $src">;
1404def FILD32m : FPI<0xDB, MRM0m, ZeroArgFP, (ops i32mem:$src), "fild{l} $src">;
Chris Lattnerac6a4752004-10-04 05:20:16 +00001405def FILD64m : FPI<0xDF, MRM5m, ZeroArgFP, (ops i64mem:$src), "fild{ll} $src">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001406
Chris Lattner9795b3a2004-08-11 06:50:10 +00001407def FSTrr : FPI<0xD0, AddRegFrm, NotFP, (ops RST:$op), "fst $op">, DD;
1408def FSTPrr : FPI<0xD8, AddRegFrm, NotFP, (ops RST:$op), "fstp $op">, DD;
Chris Lattner60c715c2004-10-04 00:43:31 +00001409def FST32m : FPI<0xD9, MRM2m, OneArgFP, (ops f32mem:$op), "fst{s} $op">;
1410def FST64m : FPI<0xDD, MRM2m, OneArgFP, (ops f64mem:$op), "fst{l} $op">;
1411def FSTP32m : FPI<0xD9, MRM3m, OneArgFP, (ops f32mem:$op), "fstp{s} $op">;
1412def FSTP64m : FPI<0xDD, MRM3m, OneArgFP, (ops f64mem:$op), "fstp{l} $op">;
1413def FSTP80m : FPI<0xDB, MRM7m, OneArgFP, (ops f80mem:$op), "fstp{t} $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001414
Chris Lattner60c715c2004-10-04 00:43:31 +00001415def FIST16m : FPI<0xDF, MRM2m , OneArgFP, (ops i16mem:$op), "fist{s} $op">;
1416def FIST32m : FPI<0xDB, MRM2m , OneArgFP, (ops i32mem:$op), "fist{l} $op">;
1417def FISTP16m : FPI<0xDF, MRM3m , NotFP , (ops i16mem:$op), "fistp{s} $op">;
1418def FISTP32m : FPI<0xDB, MRM3m , NotFP , (ops i32mem:$op), "fistp{l} $op">;
1419def FISTP64m : FPI<0xDF, MRM7m , OneArgFP, (ops i64mem:$op), "fistp{ll} $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001420
Chris Lattner3a173df2004-10-03 20:35:00 +00001421def FXCH : FPI<0xC8, AddRegFrm, NotFP,
1422 (ops RST:$op), "fxch $op">, D9; // fxch ST(i), ST(0)
Chris Lattner1cca5e32003-08-03 21:54:21 +00001423
1424// Floating point constant loads...
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001425def FLD0 : FPI<0xEE, RawFrm, ZeroArgFP, (ops), "fldz">, D9;
1426def FLD1 : FPI<0xE8, RawFrm, ZeroArgFP, (ops), "fld1">, D9;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001427
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001428
Chris Lattner3b904eb2004-02-03 07:27:50 +00001429// Unary operations...
Chris Lattner3a173df2004-10-03 20:35:00 +00001430def FCHS : FPI<0xE0, RawFrm, OneArgFPRW, (ops), "fchs">, D9; // f1 = fchs f2
1431def FTST : FPI<0xE4, RawFrm, OneArgFP, (ops), "ftst">, D9; // ftst ST(0)
Chris Lattner3b904eb2004-02-03 07:27:50 +00001432
Chris Lattner1cca5e32003-08-03 21:54:21 +00001433// Binary arithmetic operations...
Chris Lattner3a173df2004-10-03 20:35:00 +00001434class FPST0rInst<bits<8> o, dag ops, string asm>
1435 : I<o, AddRegFrm, ops, asm>, D8 {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001436 list<Register> Uses = [ST0];
1437 list<Register> Defs = [ST0];
1438}
Chris Lattner3a173df2004-10-03 20:35:00 +00001439class FPrST0Inst<bits<8> o, dag ops, string asm>
1440 : I<o, AddRegFrm, ops, asm>, DC {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001441 list<Register> Uses = [ST0];
1442}
Chris Lattner3a173df2004-10-03 20:35:00 +00001443class FPrST0PInst<bits<8> o, dag ops, string asm>
1444 : I<o, AddRegFrm, ops, asm>, DE {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001445 list<Register> Uses = [ST0];
1446}
1447
Chris Lattner3a173df2004-10-03 20:35:00 +00001448def FADDST0r : FPST0rInst <0xC0, (ops RST:$op),
1449 "fadd $op">;
1450def FADDrST0 : FPrST0Inst <0xC0, (ops RST:$op),
1451 "fadd {%ST(0), $op|$op, %ST(0)}">;
1452def FADDPrST0 : FPrST0PInst<0xC0, (ops RST:$op),
1453 "faddp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001454
Chris Lattner10f873b2004-10-04 07:08:46 +00001455// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
1456// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
1457// we have to put some 'r's in and take them out of wierd places.
Chris Lattner3a173df2004-10-03 20:35:00 +00001458def FSUBRST0r : FPST0rInst <0xE8, (ops RST:$op),
1459 "fsubr $op">;
1460def FSUBrST0 : FPrST0Inst <0xE8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001461 "fsub{r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001462def FSUBPrST0 : FPrST0PInst<0xE8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001463 "fsub{r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001464
Chris Lattner3a173df2004-10-03 20:35:00 +00001465def FSUBST0r : FPST0rInst <0xE0, (ops RST:$op),
1466 "fsub $op">;
1467def FSUBRrST0 : FPrST0Inst <0xE0, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001468 "fsub{|r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001469def FSUBRPrST0 : FPrST0PInst<0xE0, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001470 "fsub{|r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001471
Chris Lattner3a173df2004-10-03 20:35:00 +00001472def FMULST0r : FPST0rInst <0xC8, (ops RST:$op),
1473 "fmul $op">;
1474def FMULrST0 : FPrST0Inst <0xC8, (ops RST:$op),
1475 "fmul {%ST(0), $op|$op, %ST(0)}">;
1476def FMULPrST0 : FPrST0PInst<0xC8, (ops RST:$op),
1477 "fmulp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001478
Chris Lattner3a173df2004-10-03 20:35:00 +00001479def FDIVRST0r : FPST0rInst <0xF8, (ops RST:$op),
1480 "fdivr $op">;
1481def FDIVrST0 : FPrST0Inst <0xF8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001482 "fdiv{r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001483def FDIVPrST0 : FPrST0PInst<0xF8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001484 "fdiv{r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001485
Chris Lattner3a173df2004-10-03 20:35:00 +00001486def FDIVST0r : FPST0rInst <0xF0, (ops RST:$op), // ST(0) = ST(0) / ST(i)
1487 "fdiv $op">;
1488def FDIVRrST0 : FPrST0Inst <0xF0, (ops RST:$op), // ST(i) = ST(0) / ST(i)
Chris Lattner10f873b2004-10-04 07:08:46 +00001489 "fdiv{|r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001490def FDIVRPrST0 : FPrST0PInst<0xF0, (ops RST:$op), // ST(i) = ST(0) / ST(i), pop
Chris Lattner10f873b2004-10-04 07:08:46 +00001491 "fdiv{|r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001492
1493// Floating point compares
Chris Lattner3a173df2004-10-03 20:35:00 +00001494def FUCOMr : FPI<0xE0, AddRegFrm, CompareFP, // FPSW = cmp ST(0) with ST(i)
1495 (ops RST:$reg),
1496 "fucom $reg">, DD, Imp<[ST0],[]>;
1497def FUCOMPr : I<0xE8, AddRegFrm,
1498 (ops RST:$reg), // FPSW = cmp ST(0) with ST(i), pop
1499 "fucomp $reg">, DD, Imp<[ST0],[]>;
1500def FUCOMPPr : I<0xE9, RawFrm,
1501 (ops), // cmp ST(0) with ST(1), pop, pop
1502 "fucompp">, DA, Imp<[ST0],[]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001503
Chris Lattner3a173df2004-10-03 20:35:00 +00001504def FUCOMIr : FPI<0xE8, AddRegFrm, CompareFP, // CC = cmp ST(0) with ST(i)
1505 (ops RST:$reg),
1506 "fucomi {$reg, %ST(0)|%ST(0), $reg}">, DB, Imp<[ST0],[]>;
1507def FUCOMIPr : I<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
1508 (ops RST:$reg),
1509 "fucomip {$reg, %ST(0)|%ST(0), $reg}">, DF, Imp<[ST0],[]>;
Chris Lattner0e967d42004-08-01 08:13:11 +00001510
Chris Lattnera1b5e162004-04-12 01:38:55 +00001511
Chris Lattnerc8f45872003-08-04 04:59:56 +00001512// Floating point flag ops
Chris Lattner3a173df2004-10-03 20:35:00 +00001513def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
1514 (ops), "fnstsw">, DF, Imp<[],[AX]>;
Chris Lattner96563df2004-08-01 06:01:00 +00001515
Chris Lattner3a173df2004-10-03 20:35:00 +00001516def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
1517 (ops i16mem:$dst), "fnstcw $dst">;
1518def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
1519 (ops i16mem:$dst), "fldcw $dst">;