Jim Grosbach | 31c24bf | 2009-11-07 22:00:39 +0000 | [diff] [blame] | 1 | //===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===// |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Base ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMBaseInstrInfo.h" |
| 15 | #include "ARM.h" |
| 16 | #include "ARMAddressingModes.h" |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 17 | #include "ARMConstantPoolValue.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 19 | #include "ARMRegisterInfo.h" |
Chris Lattner | 4dbbe34 | 2010-07-20 21:17:29 +0000 | [diff] [blame] | 20 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 21 | #include "llvm/Constants.h" |
| 22 | #include "llvm/Function.h" |
| 23 | #include "llvm/GlobalValue.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/LiveVariables.h" |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineConstantPool.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 28 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineMemOperand.h" |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCAsmInfo.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 33 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" |
Bill Wendling | 40a5eb1 | 2010-11-01 20:41:43 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/STLExtras.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
| 39 | static cl::opt<bool> |
| 40 | EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 41 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
| 42 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 43 | ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI) |
| 44 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)), |
| 45 | Subtarget(STI) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 46 | } |
| 47 | |
| 48 | MachineInstr * |
| 49 | ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 50 | MachineBasicBlock::iterator &MBBI, |
| 51 | LiveVariables *LV) const { |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 52 | // FIXME: Thumb2 support. |
| 53 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 54 | if (!EnableARM3Addr) |
| 55 | return NULL; |
| 56 | |
| 57 | MachineInstr *MI = MBBI; |
| 58 | MachineFunction &MF = *MI->getParent()->getParent(); |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 59 | uint64_t TSFlags = MI->getDesc().TSFlags; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 60 | bool isPre = false; |
| 61 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 62 | default: return NULL; |
| 63 | case ARMII::IndexModePre: |
| 64 | isPre = true; |
| 65 | break; |
| 66 | case ARMII::IndexModePost: |
| 67 | break; |
| 68 | } |
| 69 | |
| 70 | // Try splitting an indexed load/store to an un-indexed one plus an add/sub |
| 71 | // operation. |
| 72 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 73 | if (MemOpc == 0) |
| 74 | return NULL; |
| 75 | |
| 76 | MachineInstr *UpdateMI = NULL; |
| 77 | MachineInstr *MemMI = NULL; |
| 78 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
| 79 | const TargetInstrDesc &TID = MI->getDesc(); |
| 80 | unsigned NumOps = TID.getNumOperands(); |
| 81 | bool isLoad = !TID.mayStore(); |
| 82 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 83 | const MachineOperand &Base = MI->getOperand(2); |
| 84 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
| 85 | unsigned WBReg = WB.getReg(); |
| 86 | unsigned BaseReg = Base.getReg(); |
| 87 | unsigned OffReg = Offset.getReg(); |
| 88 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 89 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
| 90 | switch (AddrMode) { |
| 91 | default: |
| 92 | assert(false && "Unknown indexed op!"); |
| 93 | return NULL; |
| 94 | case ARMII::AddrMode2: { |
| 95 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 96 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 97 | if (OffReg == 0) { |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 98 | if (ARM_AM::getSOImmVal(Amt) == -1) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 99 | // Can't encode it in a so_imm operand. This transformation will |
| 100 | // add more than 1 instruction. Abandon! |
| 101 | return NULL; |
| 102 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 103 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 104 | .addReg(BaseReg).addImm(Amt) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 105 | .addImm(Pred).addReg(0).addReg(0); |
| 106 | } else if (Amt != 0) { |
| 107 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 108 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
| 109 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 110 | get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 111 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 112 | .addImm(Pred).addReg(0).addReg(0); |
| 113 | } else |
| 114 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 115 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 116 | .addReg(BaseReg).addReg(OffReg) |
| 117 | .addImm(Pred).addReg(0).addReg(0); |
| 118 | break; |
| 119 | } |
| 120 | case ARMII::AddrMode3 : { |
| 121 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 122 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 123 | if (OffReg == 0) |
| 124 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
| 125 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 126 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 127 | .addReg(BaseReg).addImm(Amt) |
| 128 | .addImm(Pred).addReg(0).addReg(0); |
| 129 | else |
| 130 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
Evan Cheng | 78703dd | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 131 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 132 | .addReg(BaseReg).addReg(OffReg) |
| 133 | .addImm(Pred).addReg(0).addReg(0); |
| 134 | break; |
| 135 | } |
| 136 | } |
| 137 | |
| 138 | std::vector<MachineInstr*> NewMIs; |
| 139 | if (isPre) { |
| 140 | if (isLoad) |
| 141 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 142 | get(MemOpc), MI->getOperand(0).getReg()) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 143 | .addReg(WBReg).addImm(0).addImm(Pred); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 144 | else |
| 145 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 146 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
| 147 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
| 148 | NewMIs.push_back(MemMI); |
| 149 | NewMIs.push_back(UpdateMI); |
| 150 | } else { |
| 151 | if (isLoad) |
| 152 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 153 | get(MemOpc), MI->getOperand(0).getReg()) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 154 | .addReg(BaseReg).addImm(0).addImm(Pred); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 155 | else |
| 156 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 157 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
| 158 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
| 159 | if (WB.isDead()) |
| 160 | UpdateMI->getOperand(0).setIsDead(); |
| 161 | NewMIs.push_back(UpdateMI); |
| 162 | NewMIs.push_back(MemMI); |
| 163 | } |
| 164 | |
| 165 | // Transfer LiveVariables states, kill / dead info. |
| 166 | if (LV) { |
| 167 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 168 | MachineOperand &MO = MI->getOperand(i); |
| 169 | if (MO.isReg() && MO.getReg() && |
| 170 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 171 | unsigned Reg = MO.getReg(); |
| 172 | |
| 173 | LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); |
| 174 | if (MO.isDef()) { |
| 175 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 176 | if (MO.isDead()) |
| 177 | LV->addVirtualRegisterDead(Reg, NewMI); |
| 178 | } |
| 179 | if (MO.isUse() && MO.isKill()) { |
| 180 | for (unsigned j = 0; j < 2; ++j) { |
| 181 | // Look at the two new MI's in reverse order. |
| 182 | MachineInstr *NewMI = NewMIs[j]; |
| 183 | if (!NewMI->readsRegister(Reg)) |
| 184 | continue; |
| 185 | LV->addVirtualRegisterKilled(Reg, NewMI); |
| 186 | if (VI.removeKill(MI)) |
| 187 | VI.Kills.push_back(NewMI); |
| 188 | break; |
| 189 | } |
| 190 | } |
| 191 | } |
| 192 | } |
| 193 | } |
| 194 | |
| 195 | MFI->insert(MBBI, NewMIs[1]); |
| 196 | MFI->insert(MBBI, NewMIs[0]); |
| 197 | return NewMIs[0]; |
| 198 | } |
| 199 | |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 200 | bool |
| 201 | ARMBaseInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 202 | MachineBasicBlock::iterator MI, |
| 203 | const std::vector<CalleeSavedInfo> &CSI, |
| 204 | const TargetRegisterInfo *TRI) const { |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 205 | if (CSI.empty()) |
| 206 | return false; |
| 207 | |
| 208 | DebugLoc DL; |
| 209 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 210 | |
Eric Christopher | 6c50119 | 2010-11-11 19:47:02 +0000 | [diff] [blame] | 211 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { |
| 212 | unsigned Reg = CSI[i].getReg(); |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 213 | bool isKill = true; |
| 214 | |
| 215 | // Add the callee-saved register as live-in unless it's LR and |
| 216 | // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress |
| 217 | // then it's already added to the function and entry block live-in sets. |
| 218 | if (Reg == ARM::LR) { |
| 219 | MachineFunction &MF = *MBB.getParent(); |
| 220 | if (MF.getFrameInfo()->isReturnAddressTaken() && |
| 221 | MF.getRegInfo().isLiveIn(Reg)) |
| 222 | isKill = false; |
| 223 | } |
| 224 | |
| 225 | if (isKill) |
| 226 | MBB.addLiveIn(Reg); |
| 227 | |
Eric Christopher | 6c50119 | 2010-11-11 19:47:02 +0000 | [diff] [blame] | 228 | // Insert the spill to the stack frame. The register is killed at the spill |
| 229 | // |
| 230 | const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); |
| 231 | storeRegToStackSlot(MBB, MI, Reg, isKill, |
| 232 | CSI[i].getFrameIdx(), RC, TRI); |
Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 233 | } |
| 234 | return true; |
| 235 | } |
| 236 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 237 | // Branch analysis. |
| 238 | bool |
| 239 | ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 240 | MachineBasicBlock *&FBB, |
| 241 | SmallVectorImpl<MachineOperand> &Cond, |
| 242 | bool AllowModify) const { |
| 243 | // If the block has no terminators, it just falls into the block after it. |
| 244 | MachineBasicBlock::iterator I = MBB.end(); |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 245 | if (I == MBB.begin()) |
| 246 | return false; |
| 247 | --I; |
| 248 | while (I->isDebugValue()) { |
| 249 | if (I == MBB.begin()) |
| 250 | return false; |
| 251 | --I; |
| 252 | } |
| 253 | if (!isUnpredicatedTerminator(I)) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 254 | return false; |
| 255 | |
| 256 | // Get the last instruction in the block. |
| 257 | MachineInstr *LastInst = I; |
| 258 | |
| 259 | // If there is only one terminator instruction, process it. |
| 260 | unsigned LastOpc = LastInst->getOpcode(); |
| 261 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 262 | if (isUncondBranchOpcode(LastOpc)) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 263 | TBB = LastInst->getOperand(0).getMBB(); |
| 264 | return false; |
| 265 | } |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 266 | if (isCondBranchOpcode(LastOpc)) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 267 | // Block ends with fall-through condbranch. |
| 268 | TBB = LastInst->getOperand(0).getMBB(); |
| 269 | Cond.push_back(LastInst->getOperand(1)); |
| 270 | Cond.push_back(LastInst->getOperand(2)); |
| 271 | return false; |
| 272 | } |
| 273 | return true; // Can't handle indirect branch. |
| 274 | } |
| 275 | |
| 276 | // Get the instruction before it if it is a terminator. |
| 277 | MachineInstr *SecondLastInst = I; |
Evan Cheng | 108c872 | 2010-09-23 06:54:40 +0000 | [diff] [blame] | 278 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 279 | |
| 280 | // If AllowModify is true and the block ends with two or more unconditional |
| 281 | // branches, delete all but the first unconditional branch. |
| 282 | if (AllowModify && isUncondBranchOpcode(LastOpc)) { |
| 283 | while (isUncondBranchOpcode(SecondLastOpc)) { |
| 284 | LastInst->eraseFromParent(); |
| 285 | LastInst = SecondLastInst; |
| 286 | LastOpc = LastInst->getOpcode(); |
Evan Cheng | 676e258 | 2010-09-23 19:42:03 +0000 | [diff] [blame] | 287 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
| 288 | // Return now the only terminator is an unconditional branch. |
| 289 | TBB = LastInst->getOperand(0).getMBB(); |
| 290 | return false; |
| 291 | } else { |
Evan Cheng | 108c872 | 2010-09-23 06:54:40 +0000 | [diff] [blame] | 292 | SecondLastInst = I; |
| 293 | SecondLastOpc = SecondLastInst->getOpcode(); |
| 294 | } |
| 295 | } |
| 296 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 297 | |
| 298 | // If there are three terminators, we don't know what sort of block this is. |
| 299 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
| 300 | return true; |
| 301 | |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 302 | // If the block ends with a B and a Bcc, handle it. |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 303 | if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 304 | TBB = SecondLastInst->getOperand(0).getMBB(); |
| 305 | Cond.push_back(SecondLastInst->getOperand(1)); |
| 306 | Cond.push_back(SecondLastInst->getOperand(2)); |
| 307 | FBB = LastInst->getOperand(0).getMBB(); |
| 308 | return false; |
| 309 | } |
| 310 | |
| 311 | // If the block ends with two unconditional branches, handle it. The second |
| 312 | // one is not executed, so remove it. |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 313 | if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 314 | TBB = SecondLastInst->getOperand(0).getMBB(); |
| 315 | I = LastInst; |
| 316 | if (AllowModify) |
| 317 | I->eraseFromParent(); |
| 318 | return false; |
| 319 | } |
| 320 | |
| 321 | // ...likewise if it ends with a branch table followed by an unconditional |
| 322 | // branch. The branch folder can create these, and we must get rid of them for |
| 323 | // correctness of Thumb constant islands. |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 324 | if ((isJumpTableBranchOpcode(SecondLastOpc) || |
| 325 | isIndirectBranchOpcode(SecondLastOpc)) && |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 326 | isUncondBranchOpcode(LastOpc)) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 327 | I = LastInst; |
| 328 | if (AllowModify) |
| 329 | I->eraseFromParent(); |
| 330 | return true; |
| 331 | } |
| 332 | |
| 333 | // Otherwise, can't handle this. |
| 334 | return true; |
| 335 | } |
| 336 | |
| 337 | |
| 338 | unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 339 | MachineBasicBlock::iterator I = MBB.end(); |
| 340 | if (I == MBB.begin()) return 0; |
| 341 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 342 | while (I->isDebugValue()) { |
| 343 | if (I == MBB.begin()) |
| 344 | return 0; |
| 345 | --I; |
| 346 | } |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 347 | if (!isUncondBranchOpcode(I->getOpcode()) && |
| 348 | !isCondBranchOpcode(I->getOpcode())) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 349 | return 0; |
| 350 | |
| 351 | // Remove the branch. |
| 352 | I->eraseFromParent(); |
| 353 | |
| 354 | I = MBB.end(); |
| 355 | |
| 356 | if (I == MBB.begin()) return 1; |
| 357 | --I; |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 358 | if (!isCondBranchOpcode(I->getOpcode())) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 359 | return 1; |
| 360 | |
| 361 | // Remove the branch. |
| 362 | I->eraseFromParent(); |
| 363 | return 2; |
| 364 | } |
| 365 | |
| 366 | unsigned |
| 367 | ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 368 | MachineBasicBlock *FBB, |
| 369 | const SmallVectorImpl<MachineOperand> &Cond, |
| 370 | DebugLoc DL) const { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 371 | ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>(); |
| 372 | int BOpc = !AFI->isThumbFunction() |
| 373 | ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB); |
| 374 | int BccOpc = !AFI->isThumbFunction() |
| 375 | ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 376 | |
| 377 | // Shouldn't be a fall through. |
| 378 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 379 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 380 | "ARM branch conditions have two components!"); |
| 381 | |
| 382 | if (FBB == 0) { |
| 383 | if (Cond.empty()) // Unconditional branch? |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 384 | BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 385 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 386 | BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 387 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
| 388 | return 1; |
| 389 | } |
| 390 | |
| 391 | // Two-way conditional branch. |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 392 | BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 393 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 394 | BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 395 | return 2; |
| 396 | } |
| 397 | |
| 398 | bool ARMBaseInstrInfo:: |
| 399 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
| 400 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 401 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 402 | return false; |
| 403 | } |
| 404 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 405 | bool ARMBaseInstrInfo:: |
| 406 | PredicateInstruction(MachineInstr *MI, |
| 407 | const SmallVectorImpl<MachineOperand> &Pred) const { |
| 408 | unsigned Opc = MI->getOpcode(); |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 409 | if (isUncondBranchOpcode(Opc)) { |
| 410 | MI->setDesc(get(getMatchingCondBranchOpcode(Opc))); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 411 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 412 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
| 413 | return true; |
| 414 | } |
| 415 | |
| 416 | int PIdx = MI->findFirstPredOperandIdx(); |
| 417 | if (PIdx != -1) { |
| 418 | MachineOperand &PMO = MI->getOperand(PIdx); |
| 419 | PMO.setImm(Pred[0].getImm()); |
| 420 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
| 421 | return true; |
| 422 | } |
| 423 | return false; |
| 424 | } |
| 425 | |
| 426 | bool ARMBaseInstrInfo:: |
| 427 | SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, |
| 428 | const SmallVectorImpl<MachineOperand> &Pred2) const { |
| 429 | if (Pred1.size() > 2 || Pred2.size() > 2) |
| 430 | return false; |
| 431 | |
| 432 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 433 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
| 434 | if (CC1 == CC2) |
| 435 | return true; |
| 436 | |
| 437 | switch (CC1) { |
| 438 | default: |
| 439 | return false; |
| 440 | case ARMCC::AL: |
| 441 | return true; |
| 442 | case ARMCC::HS: |
| 443 | return CC2 == ARMCC::HI; |
| 444 | case ARMCC::LS: |
| 445 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 446 | case ARMCC::GE: |
| 447 | return CC2 == ARMCC::GT; |
| 448 | case ARMCC::LE: |
| 449 | return CC2 == ARMCC::LT; |
| 450 | } |
| 451 | } |
| 452 | |
| 453 | bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI, |
| 454 | std::vector<MachineOperand> &Pred) const { |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 455 | // FIXME: This confuses implicit_def with optional CPSR def. |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 456 | const TargetInstrDesc &TID = MI->getDesc(); |
| 457 | if (!TID.getImplicitDefs() && !TID.hasOptionalDef()) |
| 458 | return false; |
| 459 | |
| 460 | bool Found = false; |
| 461 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 462 | const MachineOperand &MO = MI->getOperand(i); |
| 463 | if (MO.isReg() && MO.getReg() == ARM::CPSR) { |
| 464 | Pred.push_back(MO); |
| 465 | Found = true; |
| 466 | } |
| 467 | } |
| 468 | |
| 469 | return Found; |
| 470 | } |
| 471 | |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 472 | /// isPredicable - Return true if the specified instruction can be predicated. |
| 473 | /// By default, this returns true for every instruction with a |
| 474 | /// PredicateOperand. |
| 475 | bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const { |
| 476 | const TargetInstrDesc &TID = MI->getDesc(); |
| 477 | if (!TID.isPredicable()) |
| 478 | return false; |
| 479 | |
| 480 | if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) { |
| 481 | ARMFunctionInfo *AFI = |
| 482 | MI->getParent()->getParent()->getInfo<ARMFunctionInfo>(); |
Evan Cheng | d7f0810 | 2009-11-24 08:06:15 +0000 | [diff] [blame] | 483 | return AFI->isThumb2Function(); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 484 | } |
| 485 | return true; |
| 486 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 487 | |
Chris Lattner | 56856b1 | 2009-12-03 06:58:32 +0000 | [diff] [blame] | 488 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing. |
Chandler Carruth | 19e5702 | 2010-10-23 08:40:19 +0000 | [diff] [blame] | 489 | LLVM_ATTRIBUTE_NOINLINE |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 490 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
Chris Lattner | 56856b1 | 2009-12-03 06:58:32 +0000 | [diff] [blame] | 491 | unsigned JTI); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 492 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 493 | unsigned JTI) { |
Chris Lattner | 56856b1 | 2009-12-03 06:58:32 +0000 | [diff] [blame] | 494 | assert(JTI < JT.size()); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 495 | return JT[JTI].MBBs.size(); |
| 496 | } |
| 497 | |
| 498 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 499 | /// |
| 500 | unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
| 501 | const MachineBasicBlock &MBB = *MI->getParent(); |
| 502 | const MachineFunction *MF = MBB.getParent(); |
Chris Lattner | 33adcfb | 2009-08-22 21:43:10 +0000 | [diff] [blame] | 503 | const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo(); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 504 | |
| 505 | // Basic size info comes from the TSFlags field. |
| 506 | const TargetInstrDesc &TID = MI->getDesc(); |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 507 | uint64_t TSFlags = TID.TSFlags; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 508 | |
Evan Cheng | a0ee862 | 2009-07-31 22:22:22 +0000 | [diff] [blame] | 509 | unsigned Opc = MI->getOpcode(); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 510 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
| 511 | default: { |
| 512 | // If this machine instr is an inline asm, measure it. |
| 513 | if (MI->getOpcode() == ARM::INLINEASM) |
Chris Lattner | 33adcfb | 2009-08-22 21:43:10 +0000 | [diff] [blame] | 514 | return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 515 | if (MI->isLabel()) |
| 516 | return 0; |
Evan Cheng | a0ee862 | 2009-07-31 22:22:22 +0000 | [diff] [blame] | 517 | switch (Opc) { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 518 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 519 | llvm_unreachable("Unknown or unset size field for instr!"); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 520 | case TargetOpcode::IMPLICIT_DEF: |
| 521 | case TargetOpcode::KILL: |
Bill Wendling | 7431bea | 2010-07-16 22:20:36 +0000 | [diff] [blame] | 522 | case TargetOpcode::PROLOG_LABEL: |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 523 | case TargetOpcode::EH_LABEL: |
Dale Johannesen | 375be77 | 2010-04-07 19:51:44 +0000 | [diff] [blame] | 524 | case TargetOpcode::DBG_VALUE: |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 525 | return 0; |
| 526 | } |
| 527 | break; |
| 528 | } |
Evan Cheng | 7894762 | 2009-07-24 18:20:44 +0000 | [diff] [blame] | 529 | case ARMII::Size8Bytes: return 8; // ARM instruction x 2. |
| 530 | case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction. |
| 531 | case ARMII::Size2Bytes: return 2; // Thumb1 instruction. |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 532 | case ARMII::SizeSpecial: { |
Evan Cheng | a0ee862 | 2009-07-31 22:22:22 +0000 | [diff] [blame] | 533 | switch (Opc) { |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 534 | case ARM::MOVi32imm: |
| 535 | case ARM::t2MOVi32imm: |
| 536 | return 8; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 537 | case ARM::CONSTPOOL_ENTRY: |
| 538 | // If this machine instr is a constant pool entry, its size is recorded as |
| 539 | // operand #2. |
| 540 | return MI->getOperand(2).getImm(); |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 541 | case ARM::Int_eh_sjlj_longjmp: |
| 542 | return 16; |
| 543 | case ARM::tInt_eh_sjlj_longjmp: |
| 544 | return 10; |
Evan Cheng | 7894762 | 2009-07-24 18:20:44 +0000 | [diff] [blame] | 545 | case ARM::Int_eh_sjlj_setjmp: |
Jim Grosbach | d100755 | 2010-04-28 20:33:09 +0000 | [diff] [blame] | 546 | case ARM::Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 547 | return 20; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 548 | case ARM::tInt_eh_sjlj_setjmp: |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 549 | case ARM::t2Int_eh_sjlj_setjmp: |
Jim Grosbach | d100755 | 2010-04-28 20:33:09 +0000 | [diff] [blame] | 550 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 551 | return 12; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 552 | case ARM::BR_JTr: |
| 553 | case ARM::BR_JTm: |
| 554 | case ARM::BR_JTadd: |
Evan Cheng | a0ee862 | 2009-07-31 22:22:22 +0000 | [diff] [blame] | 555 | case ARM::tBR_JTr: |
Evan Cheng | d26b14c | 2009-07-31 18:28:05 +0000 | [diff] [blame] | 556 | case ARM::t2BR_JT: |
| 557 | case ARM::t2TBB: |
| 558 | case ARM::t2TBH: { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 559 | // These are jumptable branches, i.e. a branch followed by an inlined |
Evan Cheng | d26b14c | 2009-07-31 18:28:05 +0000 | [diff] [blame] | 560 | // jumptable. The size is 4 + 4 * number of entries. For TBB, each |
| 561 | // entry is one byte; TBH two byte each. |
Evan Cheng | a0ee862 | 2009-07-31 22:22:22 +0000 | [diff] [blame] | 562 | unsigned EntrySize = (Opc == ARM::t2TBB) |
| 563 | ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 564 | unsigned NumOps = TID.getNumOperands(); |
| 565 | MachineOperand JTOP = |
| 566 | MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2)); |
| 567 | unsigned JTI = JTOP.getIndex(); |
| 568 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
Chris Lattner | b1e8039 | 2010-01-25 23:22:00 +0000 | [diff] [blame] | 569 | assert(MJTI != 0); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 570 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 571 | assert(JTI < JT.size()); |
| 572 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 573 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
| 574 | // the JT entries. The size does not include this padding; the |
| 575 | // constant islands pass does separate bookkeeping for it. |
| 576 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 577 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 578 | // alignment issue. |
Evan Cheng | 25f7cfc | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 579 | unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4; |
| 580 | unsigned NumEntries = getNumJTEntries(JT, JTI); |
| 581 | if (Opc == ARM::t2TBB && (NumEntries & 1)) |
| 582 | // Make sure the instruction that follows TBB is 2-byte aligned. |
| 583 | // FIXME: Constant island pass should insert an "ALIGN" instruction |
| 584 | // instead. |
| 585 | ++NumEntries; |
| 586 | return NumEntries * EntrySize + InstSize; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 587 | } |
| 588 | default: |
| 589 | // Otherwise, pseudo-instruction sizes are zero. |
| 590 | return 0; |
| 591 | } |
| 592 | } |
| 593 | } |
| 594 | return 0; // Not reached |
| 595 | } |
| 596 | |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 597 | void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 598 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 599 | unsigned DestReg, unsigned SrcReg, |
| 600 | bool KillSrc) const { |
| 601 | bool GPRDest = ARM::GPRRegClass.contains(DestReg); |
| 602 | bool GPRSrc = ARM::GPRRegClass.contains(SrcReg); |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 603 | |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 604 | if (GPRDest && GPRSrc) { |
| 605 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) |
| 606 | .addReg(SrcReg, getKillRegState(KillSrc)))); |
| 607 | return; |
David Goodwin | 7bfdca0 | 2009-08-05 21:02:22 +0000 | [diff] [blame] | 608 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 609 | |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 610 | bool SPRDest = ARM::SPRRegClass.contains(DestReg); |
| 611 | bool SPRSrc = ARM::SPRRegClass.contains(SrcReg); |
| 612 | |
| 613 | unsigned Opc; |
| 614 | if (SPRDest && SPRSrc) |
| 615 | Opc = ARM::VMOVS; |
| 616 | else if (GPRDest && SPRSrc) |
| 617 | Opc = ARM::VMOVRS; |
| 618 | else if (SPRDest && GPRSrc) |
| 619 | Opc = ARM::VMOVSR; |
| 620 | else if (ARM::DPRRegClass.contains(DestReg, SrcReg)) |
| 621 | Opc = ARM::VMOVD; |
| 622 | else if (ARM::QPRRegClass.contains(DestReg, SrcReg)) |
| 623 | Opc = ARM::VMOVQ; |
| 624 | else if (ARM::QQPRRegClass.contains(DestReg, SrcReg)) |
| 625 | Opc = ARM::VMOVQQ; |
| 626 | else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) |
| 627 | Opc = ARM::VMOVQQQQ; |
| 628 | else |
| 629 | llvm_unreachable("Impossible reg-to-reg copy"); |
| 630 | |
| 631 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg); |
| 632 | MIB.addReg(SrcReg, getKillRegState(KillSrc)); |
| 633 | if (Opc != ARM::VMOVQQ && Opc != ARM::VMOVQQQQ) |
| 634 | AddDefaultPred(MIB); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 635 | } |
| 636 | |
Evan Cheng | c10b5af | 2010-05-07 00:24:52 +0000 | [diff] [blame] | 637 | static const |
| 638 | MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB, |
| 639 | unsigned Reg, unsigned SubIdx, unsigned State, |
| 640 | const TargetRegisterInfo *TRI) { |
| 641 | if (!SubIdx) |
| 642 | return MIB.addReg(Reg, State); |
| 643 | |
| 644 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 645 | return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State); |
| 646 | return MIB.addReg(Reg, State, SubIdx); |
| 647 | } |
| 648 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 649 | void ARMBaseInstrInfo:: |
| 650 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 651 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 652 | const TargetRegisterClass *RC, |
| 653 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 654 | DebugLoc DL; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 655 | if (I != MBB.end()) DL = I->getDebugLoc(); |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 656 | MachineFunction &MF = *MBB.getParent(); |
| 657 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 658 | unsigned Align = MFI.getObjectAlignment(FI); |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 659 | |
| 660 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 661 | MF.getMachineMemOperand(MachinePointerInfo( |
| 662 | PseudoSourceValue::getFixedStack(FI)), |
| 663 | MachineMemOperand::MOStore, |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 664 | MFI.getObjectSize(FI), |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 665 | Align); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 666 | |
Bob Wilson | 0eb0c74 | 2010-02-16 22:01:59 +0000 | [diff] [blame] | 667 | // tGPR is used sometimes in ARM instructions that need to avoid using |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 668 | // certain registers. Just treat it as GPR here. Likewise, rGPR. |
| 669 | if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass |
| 670 | || RC == ARM::rGPRRegisterClass) |
Bob Wilson | 0eb0c74 | 2010-02-16 22:01:59 +0000 | [diff] [blame] | 671 | RC = ARM::GPRRegisterClass; |
| 672 | |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 673 | switch (RC->getID()) { |
| 674 | case ARM::GPRRegClassID: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 675 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12)) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 676 | .addReg(SrcReg, getKillRegState(isKill)) |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 677 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 678 | break; |
| 679 | case ARM::SPRRegClassID: |
Evan Cheng | d31c549 | 2010-05-06 01:34:11 +0000 | [diff] [blame] | 680 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS)) |
| 681 | .addReg(SrcReg, getKillRegState(isKill)) |
| 682 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 683 | break; |
| 684 | case ARM::DPRRegClassID: |
| 685 | case ARM::DPR_VFP2RegClassID: |
| 686 | case ARM::DPR_8RegClassID: |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 687 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD)) |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 688 | .addReg(SrcReg, getKillRegState(isKill)) |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 689 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 690 | break; |
| 691 | case ARM::QPRRegClassID: |
| 692 | case ARM::QPR_VFP2RegClassID: |
| 693 | case ARM::QPR_8RegClassID: |
Jim Grosbach | 0cfcf93 | 2010-09-08 00:26:59 +0000 | [diff] [blame] | 694 | if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) { |
Bob Wilson | 168f382 | 2010-09-15 01:48:05 +0000 | [diff] [blame] | 695 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64Pseudo)) |
Bob Wilson | f967ca0 | 2010-07-06 21:26:18 +0000 | [diff] [blame] | 696 | .addFrameIndex(FI).addImm(16) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 697 | .addReg(SrcReg, getKillRegState(isKill)) |
| 698 | .addMemOperand(MMO)); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 699 | } else { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 700 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA)) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 701 | .addReg(SrcReg, getKillRegState(isKill)) |
| 702 | .addFrameIndex(FI) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 703 | .addMemOperand(MMO)); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 704 | } |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 705 | break; |
| 706 | case ARM::QQPRRegClassID: |
| 707 | case ARM::QQPR_VFP2RegClassID: |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 708 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
Evan Cheng | 22c687b | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 709 | // FIXME: It's possible to only store part of the QQ register if the |
| 710 | // spilled def has a sub-register index. |
Bob Wilson | 168f382 | 2010-09-15 01:48:05 +0000 | [diff] [blame] | 711 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo)) |
| 712 | .addFrameIndex(FI).addImm(16) |
| 713 | .addReg(SrcReg, getKillRegState(isKill)) |
| 714 | .addMemOperand(MMO)); |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 715 | } else { |
| 716 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 717 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) |
| 718 | .addFrameIndex(FI)) |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 719 | .addMemOperand(MMO); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 720 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); |
| 721 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); |
| 722 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); |
| 723 | AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 724 | } |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 725 | break; |
| 726 | case ARM::QQQQPRRegClassID: { |
Evan Cheng | 22c687b | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 727 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 728 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) |
| 729 | .addFrameIndex(FI)) |
Evan Cheng | 22c687b | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 730 | .addMemOperand(MMO); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 731 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); |
| 732 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); |
| 733 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); |
| 734 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); |
| 735 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI); |
| 736 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI); |
| 737 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI); |
| 738 | AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 739 | break; |
| 740 | } |
| 741 | default: |
| 742 | llvm_unreachable("Unknown regclass!"); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 743 | } |
| 744 | } |
| 745 | |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 746 | unsigned |
| 747 | ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 748 | int &FrameIndex) const { |
| 749 | switch (MI->getOpcode()) { |
| 750 | default: break; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 751 | case ARM::STRrs: |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 752 | case ARM::t2STRs: // FIXME: don't use t2STRs to access frame. |
| 753 | if (MI->getOperand(1).isFI() && |
| 754 | MI->getOperand(2).isReg() && |
| 755 | MI->getOperand(3).isImm() && |
| 756 | MI->getOperand(2).getReg() == 0 && |
| 757 | MI->getOperand(3).getImm() == 0) { |
| 758 | FrameIndex = MI->getOperand(1).getIndex(); |
| 759 | return MI->getOperand(0).getReg(); |
| 760 | } |
| 761 | break; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 762 | case ARM::STRi12: |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 763 | case ARM::t2STRi12: |
| 764 | case ARM::tSpill: |
| 765 | case ARM::VSTRD: |
| 766 | case ARM::VSTRS: |
| 767 | if (MI->getOperand(1).isFI() && |
| 768 | MI->getOperand(2).isImm() && |
| 769 | MI->getOperand(2).getImm() == 0) { |
| 770 | FrameIndex = MI->getOperand(1).getIndex(); |
| 771 | return MI->getOperand(0).getReg(); |
| 772 | } |
| 773 | break; |
Jakob Stoklund Olesen | d64816a | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 774 | case ARM::VST1q64Pseudo: |
| 775 | if (MI->getOperand(0).isFI() && |
| 776 | MI->getOperand(2).getSubReg() == 0) { |
| 777 | FrameIndex = MI->getOperand(0).getIndex(); |
| 778 | return MI->getOperand(2).getReg(); |
| 779 | } |
Jakob Stoklund Olesen | 31bbc51 | 2010-09-15 21:40:09 +0000 | [diff] [blame] | 780 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 781 | case ARM::VSTMQIA: |
Jakob Stoklund Olesen | d64816a | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 782 | if (MI->getOperand(1).isFI() && |
Jakob Stoklund Olesen | d64816a | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 783 | MI->getOperand(0).getSubReg() == 0) { |
| 784 | FrameIndex = MI->getOperand(1).getIndex(); |
| 785 | return MI->getOperand(0).getReg(); |
| 786 | } |
| 787 | break; |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | return 0; |
| 791 | } |
| 792 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 793 | void ARMBaseInstrInfo:: |
| 794 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 795 | unsigned DestReg, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 796 | const TargetRegisterClass *RC, |
| 797 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 798 | DebugLoc DL; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 799 | if (I != MBB.end()) DL = I->getDebugLoc(); |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 800 | MachineFunction &MF = *MBB.getParent(); |
| 801 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 802 | unsigned Align = MFI.getObjectAlignment(FI); |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 803 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 804 | MF.getMachineMemOperand( |
| 805 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)), |
| 806 | MachineMemOperand::MOLoad, |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 807 | MFI.getObjectSize(FI), |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 808 | Align); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 809 | |
Bob Wilson | 0eb0c74 | 2010-02-16 22:01:59 +0000 | [diff] [blame] | 810 | // tGPR is used sometimes in ARM instructions that need to avoid using |
| 811 | // certain registers. Just treat it as GPR here. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 812 | if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass |
| 813 | || RC == ARM::rGPRRegisterClass) |
Bob Wilson | 0eb0c74 | 2010-02-16 22:01:59 +0000 | [diff] [blame] | 814 | RC = ARM::GPRRegisterClass; |
| 815 | |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 816 | switch (RC->getID()) { |
| 817 | case ARM::GPRRegClassID: |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 818 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg) |
| 819 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 820 | break; |
| 821 | case ARM::SPRRegClassID: |
Evan Cheng | d31c549 | 2010-05-06 01:34:11 +0000 | [diff] [blame] | 822 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg) |
| 823 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 824 | break; |
| 825 | case ARM::DPRRegClassID: |
| 826 | case ARM::DPR_VFP2RegClassID: |
| 827 | case ARM::DPR_8RegClassID: |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 828 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg) |
Anton Korobeynikov | 249fb33 | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 829 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 830 | break; |
| 831 | case ARM::QPRRegClassID: |
| 832 | case ARM::QPR_VFP2RegClassID: |
| 833 | case ARM::QPR_8RegClassID: |
Jim Grosbach | 0cfcf93 | 2010-09-08 00:26:59 +0000 | [diff] [blame] | 834 | if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) { |
Bob Wilson | 168f382 | 2010-09-15 01:48:05 +0000 | [diff] [blame] | 835 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64Pseudo), DestReg) |
Bob Wilson | f967ca0 | 2010-07-06 21:26:18 +0000 | [diff] [blame] | 836 | .addFrameIndex(FI).addImm(16) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 837 | .addMemOperand(MMO)); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 838 | } else { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 839 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 840 | .addFrameIndex(FI) |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 841 | .addMemOperand(MMO)); |
Jim Grosbach | 31bc849 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 842 | } |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 843 | break; |
| 844 | case ARM::QQPRRegClassID: |
| 845 | case ARM::QQPR_VFP2RegClassID: |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 846 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
Bob Wilson | 168f382 | 2010-09-15 01:48:05 +0000 | [diff] [blame] | 847 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg) |
| 848 | .addFrameIndex(FI).addImm(16) |
| 849 | .addMemOperand(MMO)); |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 850 | } else { |
| 851 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 852 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) |
| 853 | .addFrameIndex(FI)) |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 854 | .addMemOperand(MMO); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 855 | MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI); |
| 856 | MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI); |
| 857 | MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI); |
| 858 | AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI); |
Evan Cheng | 435d499 | 2010-05-07 02:04:02 +0000 | [diff] [blame] | 859 | } |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 860 | break; |
| 861 | case ARM::QQQQPRRegClassID: { |
| 862 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 863 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) |
| 864 | .addFrameIndex(FI)) |
Bob Wilson | ebe99b2 | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 865 | .addMemOperand(MMO); |
| 866 | MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI); |
| 867 | MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI); |
| 868 | MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI); |
| 869 | MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI); |
| 870 | MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI); |
| 871 | MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI); |
| 872 | MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI); |
| 873 | AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI); |
| 874 | break; |
| 875 | } |
| 876 | default: |
| 877 | llvm_unreachable("Unknown regclass!"); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 878 | } |
| 879 | } |
| 880 | |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 881 | unsigned |
| 882 | ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 883 | int &FrameIndex) const { |
| 884 | switch (MI->getOpcode()) { |
| 885 | default: break; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 886 | case ARM::LDRrs: |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 887 | case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame. |
| 888 | if (MI->getOperand(1).isFI() && |
| 889 | MI->getOperand(2).isReg() && |
| 890 | MI->getOperand(3).isImm() && |
| 891 | MI->getOperand(2).getReg() == 0 && |
| 892 | MI->getOperand(3).getImm() == 0) { |
| 893 | FrameIndex = MI->getOperand(1).getIndex(); |
| 894 | return MI->getOperand(0).getReg(); |
| 895 | } |
| 896 | break; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 897 | case ARM::LDRi12: |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 898 | case ARM::t2LDRi12: |
| 899 | case ARM::tRestore: |
| 900 | case ARM::VLDRD: |
| 901 | case ARM::VLDRS: |
| 902 | if (MI->getOperand(1).isFI() && |
| 903 | MI->getOperand(2).isImm() && |
| 904 | MI->getOperand(2).getImm() == 0) { |
| 905 | FrameIndex = MI->getOperand(1).getIndex(); |
| 906 | return MI->getOperand(0).getReg(); |
| 907 | } |
| 908 | break; |
Jakob Stoklund Olesen | d64816a | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 909 | case ARM::VLD1q64Pseudo: |
| 910 | if (MI->getOperand(1).isFI() && |
| 911 | MI->getOperand(0).getSubReg() == 0) { |
| 912 | FrameIndex = MI->getOperand(1).getIndex(); |
| 913 | return MI->getOperand(0).getReg(); |
| 914 | } |
| 915 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 916 | case ARM::VLDMQIA: |
Jakob Stoklund Olesen | 06f264e | 2010-09-15 21:40:11 +0000 | [diff] [blame] | 917 | if (MI->getOperand(1).isFI() && |
Jakob Stoklund Olesen | 06f264e | 2010-09-15 21:40:11 +0000 | [diff] [blame] | 918 | MI->getOperand(0).getSubReg() == 0) { |
| 919 | FrameIndex = MI->getOperand(1).getIndex(); |
| 920 | return MI->getOperand(0).getReg(); |
| 921 | } |
| 922 | break; |
Jakob Stoklund Olesen | 3432785 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 923 | } |
| 924 | |
| 925 | return 0; |
| 926 | } |
| 927 | |
Evan Cheng | 62b5065 | 2010-04-26 07:39:25 +0000 | [diff] [blame] | 928 | MachineInstr* |
| 929 | ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, |
Evan Cheng | 8601a3d | 2010-04-29 01:13:30 +0000 | [diff] [blame] | 930 | int FrameIx, uint64_t Offset, |
Evan Cheng | 62b5065 | 2010-04-26 07:39:25 +0000 | [diff] [blame] | 931 | const MDNode *MDPtr, |
| 932 | DebugLoc DL) const { |
| 933 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE)) |
| 934 | .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr); |
| 935 | return &*MIB; |
| 936 | } |
| 937 | |
Jakob Stoklund Olesen | 30ac046 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 938 | /// Create a copy of a const pool value. Update CPI to the new index and return |
| 939 | /// the label UID. |
| 940 | static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) { |
| 941 | MachineConstantPool *MCP = MF.getConstantPool(); |
| 942 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 943 | |
| 944 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI]; |
| 945 | assert(MCPE.isMachineConstantPoolEntry() && |
| 946 | "Expecting a machine constantpool entry!"); |
| 947 | ARMConstantPoolValue *ACPV = |
| 948 | static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); |
| 949 | |
| 950 | unsigned PCLabelId = AFI->createConstPoolEntryUId(); |
| 951 | ARMConstantPoolValue *NewCPV = 0; |
Jim Grosbach | 51f5b67 | 2010-09-10 21:38:22 +0000 | [diff] [blame] | 952 | // FIXME: The below assumes PIC relocation model and that the function |
| 953 | // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and |
| 954 | // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR |
| 955 | // instructions, so that's probably OK, but is PIC always correct when |
| 956 | // we get here? |
Jakob Stoklund Olesen | 30ac046 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 957 | if (ACPV->isGlobalValue()) |
| 958 | NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId, |
| 959 | ARMCP::CPValue, 4); |
| 960 | else if (ACPV->isExtSymbol()) |
| 961 | NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(), |
| 962 | ACPV->getSymbol(), PCLabelId, 4); |
| 963 | else if (ACPV->isBlockAddress()) |
| 964 | NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId, |
| 965 | ARMCP::CPBlockAddress, 4); |
Jim Grosbach | 51f5b67 | 2010-09-10 21:38:22 +0000 | [diff] [blame] | 966 | else if (ACPV->isLSDA()) |
| 967 | NewCPV = new ARMConstantPoolValue(MF.getFunction(), PCLabelId, |
| 968 | ARMCP::CPLSDA, 4); |
Jakob Stoklund Olesen | 30ac046 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 969 | else |
| 970 | llvm_unreachable("Unexpected ARM constantpool value type!!"); |
| 971 | CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment()); |
| 972 | return PCLabelId; |
| 973 | } |
| 974 | |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 975 | void ARMBaseInstrInfo:: |
| 976 | reMaterialize(MachineBasicBlock &MBB, |
| 977 | MachineBasicBlock::iterator I, |
| 978 | unsigned DestReg, unsigned SubIdx, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 979 | const MachineInstr *Orig, |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 980 | const TargetRegisterInfo &TRI) const { |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 981 | unsigned Opcode = Orig->getOpcode(); |
| 982 | switch (Opcode) { |
| 983 | default: { |
| 984 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 985 | MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI); |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 986 | MBB.insert(I, MI); |
| 987 | break; |
| 988 | } |
| 989 | case ARM::tLDRpci_pic: |
| 990 | case ARM::t2LDRpci_pic: { |
| 991 | MachineFunction &MF = *MBB.getParent(); |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 992 | unsigned CPI = Orig->getOperand(1).getIndex(); |
Jakob Stoklund Olesen | 30ac046 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 993 | unsigned PCLabelId = duplicateCPV(MF, CPI); |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 994 | MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode), |
| 995 | DestReg) |
| 996 | .addConstantPoolIndex(CPI).addImm(PCLabelId); |
| 997 | (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end()); |
| 998 | break; |
| 999 | } |
| 1000 | } |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 1001 | } |
| 1002 | |
Jakob Stoklund Olesen | 30ac046 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1003 | MachineInstr * |
| 1004 | ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const { |
| 1005 | MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF); |
| 1006 | switch(Orig->getOpcode()) { |
| 1007 | case ARM::tLDRpci_pic: |
| 1008 | case ARM::t2LDRpci_pic: { |
| 1009 | unsigned CPI = Orig->getOperand(1).getIndex(); |
| 1010 | unsigned PCLabelId = duplicateCPV(MF, CPI); |
| 1011 | Orig->getOperand(1).setIndex(CPI); |
| 1012 | Orig->getOperand(2).setImm(PCLabelId); |
| 1013 | break; |
| 1014 | } |
| 1015 | } |
| 1016 | return MI; |
| 1017 | } |
| 1018 | |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 1019 | bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0, |
| 1020 | const MachineInstr *MI1) const { |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1021 | int Opcode = MI0->getOpcode(); |
Evan Cheng | 9b82425 | 2009-11-20 02:10:27 +0000 | [diff] [blame] | 1022 | if (Opcode == ARM::t2LDRpci || |
| 1023 | Opcode == ARM::t2LDRpci_pic || |
| 1024 | Opcode == ARM::tLDRpci || |
| 1025 | Opcode == ARM::tLDRpci_pic) { |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1026 | if (MI1->getOpcode() != Opcode) |
| 1027 | return false; |
| 1028 | if (MI0->getNumOperands() != MI1->getNumOperands()) |
| 1029 | return false; |
| 1030 | |
| 1031 | const MachineOperand &MO0 = MI0->getOperand(1); |
| 1032 | const MachineOperand &MO1 = MI1->getOperand(1); |
| 1033 | if (MO0.getOffset() != MO1.getOffset()) |
| 1034 | return false; |
| 1035 | |
| 1036 | const MachineFunction *MF = MI0->getParent()->getParent(); |
| 1037 | const MachineConstantPool *MCP = MF->getConstantPool(); |
| 1038 | int CPI0 = MO0.getIndex(); |
| 1039 | int CPI1 = MO1.getIndex(); |
| 1040 | const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0]; |
| 1041 | const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1]; |
| 1042 | ARMConstantPoolValue *ACPV0 = |
| 1043 | static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal); |
| 1044 | ARMConstantPoolValue *ACPV1 = |
| 1045 | static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal); |
| 1046 | return ACPV0->hasSameValue(ACPV1); |
| 1047 | } |
| 1048 | |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 1049 | return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs); |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
Bill Wendling | 4b72210 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1052 | /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to |
| 1053 | /// determine if two loads are loading from the same base address. It should |
| 1054 | /// only return true if the base pointers are the same and the only differences |
| 1055 | /// between the two addresses is the offset. It also returns the offsets by |
| 1056 | /// reference. |
| 1057 | bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, |
| 1058 | int64_t &Offset1, |
| 1059 | int64_t &Offset2) const { |
| 1060 | // Don't worry about Thumb: just ARM and Thumb2. |
| 1061 | if (Subtarget.isThumb1Only()) return false; |
| 1062 | |
| 1063 | if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode()) |
| 1064 | return false; |
| 1065 | |
| 1066 | switch (Load1->getMachineOpcode()) { |
| 1067 | default: |
| 1068 | return false; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1069 | case ARM::LDRi12: |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1070 | case ARM::LDRBi12: |
Bill Wendling | 4b72210 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1071 | case ARM::LDRD: |
| 1072 | case ARM::LDRH: |
| 1073 | case ARM::LDRSB: |
| 1074 | case ARM::LDRSH: |
| 1075 | case ARM::VLDRD: |
| 1076 | case ARM::VLDRS: |
| 1077 | case ARM::t2LDRi8: |
| 1078 | case ARM::t2LDRDi8: |
| 1079 | case ARM::t2LDRSHi8: |
| 1080 | case ARM::t2LDRi12: |
| 1081 | case ARM::t2LDRSHi12: |
| 1082 | break; |
| 1083 | } |
| 1084 | |
| 1085 | switch (Load2->getMachineOpcode()) { |
| 1086 | default: |
| 1087 | return false; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1088 | case ARM::LDRi12: |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1089 | case ARM::LDRBi12: |
Bill Wendling | 4b72210 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1090 | case ARM::LDRD: |
| 1091 | case ARM::LDRH: |
| 1092 | case ARM::LDRSB: |
| 1093 | case ARM::LDRSH: |
| 1094 | case ARM::VLDRD: |
| 1095 | case ARM::VLDRS: |
| 1096 | case ARM::t2LDRi8: |
| 1097 | case ARM::t2LDRDi8: |
| 1098 | case ARM::t2LDRSHi8: |
| 1099 | case ARM::t2LDRi12: |
| 1100 | case ARM::t2LDRSHi12: |
| 1101 | break; |
| 1102 | } |
| 1103 | |
| 1104 | // Check if base addresses and chain operands match. |
| 1105 | if (Load1->getOperand(0) != Load2->getOperand(0) || |
| 1106 | Load1->getOperand(4) != Load2->getOperand(4)) |
| 1107 | return false; |
| 1108 | |
| 1109 | // Index should be Reg0. |
| 1110 | if (Load1->getOperand(3) != Load2->getOperand(3)) |
| 1111 | return false; |
| 1112 | |
| 1113 | // Determine the offsets. |
| 1114 | if (isa<ConstantSDNode>(Load1->getOperand(1)) && |
| 1115 | isa<ConstantSDNode>(Load2->getOperand(1))) { |
| 1116 | Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue(); |
| 1117 | Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue(); |
| 1118 | return true; |
| 1119 | } |
| 1120 | |
| 1121 | return false; |
| 1122 | } |
| 1123 | |
| 1124 | /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to |
| 1125 | /// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should |
| 1126 | /// be scheduled togther. On some targets if two loads are loading from |
| 1127 | /// addresses in the same cache line, it's better if they are scheduled |
| 1128 | /// together. This function takes two integers that represent the load offsets |
| 1129 | /// from the common base address. It returns true if it decides it's desirable |
| 1130 | /// to schedule the two loads together. "NumLoads" is the number of loads that |
| 1131 | /// have already been scheduled after Load1. |
| 1132 | bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, |
| 1133 | int64_t Offset1, int64_t Offset2, |
| 1134 | unsigned NumLoads) const { |
| 1135 | // Don't worry about Thumb: just ARM and Thumb2. |
| 1136 | if (Subtarget.isThumb1Only()) return false; |
| 1137 | |
| 1138 | assert(Offset2 > Offset1); |
| 1139 | |
| 1140 | if ((Offset2 - Offset1) / 8 > 64) |
| 1141 | return false; |
| 1142 | |
| 1143 | if (Load1->getMachineOpcode() != Load2->getMachineOpcode()) |
| 1144 | return false; // FIXME: overly conservative? |
| 1145 | |
| 1146 | // Four loads in a row should be sufficient. |
| 1147 | if (NumLoads >= 3) |
| 1148 | return false; |
| 1149 | |
| 1150 | return true; |
| 1151 | } |
| 1152 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1153 | bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI, |
| 1154 | const MachineBasicBlock *MBB, |
| 1155 | const MachineFunction &MF) const { |
Jim Grosbach | 57bb394 | 2010-06-25 18:43:14 +0000 | [diff] [blame] | 1156 | // Debug info is never a scheduling boundary. It's necessary to be explicit |
| 1157 | // due to the special treatment of IT instructions below, otherwise a |
| 1158 | // dbg_value followed by an IT will result in the IT instruction being |
| 1159 | // considered a scheduling hazard, which is wrong. It should be the actual |
| 1160 | // instruction preceding the dbg_value instruction(s), just like it is |
| 1161 | // when debug info is not present. |
| 1162 | if (MI->isDebugValue()) |
| 1163 | return false; |
| 1164 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1165 | // Terminators and labels can't be scheduled around. |
| 1166 | if (MI->getDesc().isTerminator() || MI->isLabel()) |
| 1167 | return true; |
| 1168 | |
| 1169 | // Treat the start of the IT block as a scheduling boundary, but schedule |
| 1170 | // t2IT along with all instructions following it. |
| 1171 | // FIXME: This is a big hammer. But the alternative is to add all potential |
| 1172 | // true and anti dependencies to IT block instructions as implicit operands |
| 1173 | // to the t2IT instruction. The added compile time and complexity does not |
| 1174 | // seem worth it. |
| 1175 | MachineBasicBlock::const_iterator I = MI; |
Jim Grosbach | 57bb394 | 2010-06-25 18:43:14 +0000 | [diff] [blame] | 1176 | // Make sure to skip any dbg_value instructions |
| 1177 | while (++I != MBB->end() && I->isDebugValue()) |
| 1178 | ; |
| 1179 | if (I != MBB->end() && I->getOpcode() == ARM::t2IT) |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1180 | return true; |
| 1181 | |
| 1182 | // Don't attempt to schedule around any instruction that defines |
| 1183 | // a stack-oriented pointer, as it's unlikely to be profitable. This |
| 1184 | // saves compile time, because it doesn't require every single |
| 1185 | // stack slot reference to depend on the instruction that does the |
| 1186 | // modification. |
| 1187 | if (MI->definesRegister(ARM::SP)) |
| 1188 | return true; |
| 1189 | |
| 1190 | return false; |
| 1191 | } |
| 1192 | |
Owen Anderson | b20b851 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1193 | bool ARMBaseInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB, |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1194 | unsigned NumCyles, |
| 1195 | unsigned ExtraPredCycles, |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 1196 | float Probability, |
| 1197 | float Confidence) const { |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1198 | if (!NumCyles) |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1199 | return false; |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1200 | |
Owen Anderson | b20b851 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1201 | // Attempt to estimate the relative costs of predication versus branching. |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1202 | float UnpredCost = Probability * NumCyles; |
Owen Anderson | 654d544 | 2010-09-28 21:57:50 +0000 | [diff] [blame] | 1203 | UnpredCost += 1.0; // The branch itself |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 1204 | UnpredCost += (1.0 - Confidence) * Subtarget.getMispredictionPenalty(); |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1205 | |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1206 | return (float)(NumCyles + ExtraPredCycles) < UnpredCost; |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1207 | } |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1208 | |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1209 | bool ARMBaseInstrInfo:: |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1210 | isProfitableToIfCvt(MachineBasicBlock &TMBB, |
| 1211 | unsigned TCycles, unsigned TExtra, |
| 1212 | MachineBasicBlock &FMBB, |
| 1213 | unsigned FCycles, unsigned FExtra, |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 1214 | float Probability, float Confidence) const { |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1215 | if (!TCycles || !FCycles) |
Owen Anderson | b20b851 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1216 | return false; |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1217 | |
Owen Anderson | b20b851 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1218 | // Attempt to estimate the relative costs of predication versus branching. |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1219 | float UnpredCost = Probability * TCycles + (1.0 - Probability) * FCycles; |
Owen Anderson | 654d544 | 2010-09-28 21:57:50 +0000 | [diff] [blame] | 1220 | UnpredCost += 1.0; // The branch itself |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 1221 | UnpredCost += (1.0 - Confidence) * Subtarget.getMispredictionPenalty(); |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1222 | |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1223 | return (float)(TCycles + FCycles + TExtra + FExtra) < UnpredCost; |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1226 | /// getInstrPredicate - If instruction is predicated, returns its predicate |
| 1227 | /// condition, otherwise returns AL. It also returns the condition code |
| 1228 | /// register by reference. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1229 | ARMCC::CondCodes |
| 1230 | llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1231 | int PIdx = MI->findFirstPredOperandIdx(); |
| 1232 | if (PIdx == -1) { |
| 1233 | PredReg = 0; |
| 1234 | return ARMCC::AL; |
| 1235 | } |
| 1236 | |
| 1237 | PredReg = MI->getOperand(PIdx+1).getReg(); |
| 1238 | return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm(); |
| 1239 | } |
| 1240 | |
| 1241 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1242 | int llvm::getMatchingCondBranchOpcode(int Opc) { |
Evan Cheng | 5ca53a7 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 1243 | if (Opc == ARM::B) |
| 1244 | return ARM::Bcc; |
| 1245 | else if (Opc == ARM::tB) |
| 1246 | return ARM::tBcc; |
| 1247 | else if (Opc == ARM::t2B) |
| 1248 | return ARM::t2Bcc; |
| 1249 | |
| 1250 | llvm_unreachable("Unknown unconditional branch opcode!"); |
| 1251 | return 0; |
| 1252 | } |
| 1253 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1254 | |
| 1255 | void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB, |
| 1256 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 1257 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 1258 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 1259 | const ARMBaseInstrInfo &TII) { |
| 1260 | bool isSub = NumBytes < 0; |
| 1261 | if (isSub) NumBytes = -NumBytes; |
| 1262 | |
| 1263 | while (NumBytes) { |
| 1264 | unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes); |
| 1265 | unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt); |
| 1266 | assert(ThisVal && "Didn't extract field correctly"); |
| 1267 | |
| 1268 | // We will handle these bits from offset, clear them. |
| 1269 | NumBytes &= ~ThisVal; |
| 1270 | |
| 1271 | assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?"); |
| 1272 | |
| 1273 | // Build the new ADD / SUB. |
| 1274 | unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri; |
| 1275 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 1276 | .addReg(BaseReg, RegState::Kill).addImm(ThisVal) |
| 1277 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 1278 | BaseReg = DestReg; |
| 1279 | } |
| 1280 | } |
| 1281 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1282 | bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 1283 | unsigned FrameReg, int &Offset, |
| 1284 | const ARMBaseInstrInfo &TII) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1285 | unsigned Opcode = MI.getOpcode(); |
| 1286 | const TargetInstrDesc &Desc = MI.getDesc(); |
| 1287 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 1288 | bool isSub = false; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1289 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1290 | // Memory operands in inline assembly always use AddrMode2. |
| 1291 | if (Opcode == ARM::INLINEASM) |
| 1292 | AddrMode = ARMII::AddrMode2; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1293 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1294 | if (Opcode == ARM::ADDri) { |
| 1295 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 1296 | if (Offset == 0) { |
| 1297 | // Turn it into a move. |
| 1298 | MI.setDesc(TII.get(ARM::MOVr)); |
| 1299 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 1300 | MI.RemoveOperand(FrameRegIdx+1); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1301 | Offset = 0; |
| 1302 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1303 | } else if (Offset < 0) { |
| 1304 | Offset = -Offset; |
| 1305 | isSub = true; |
| 1306 | MI.setDesc(TII.get(ARM::SUBri)); |
| 1307 | } |
| 1308 | |
| 1309 | // Common case: small offset, fits into instruction. |
| 1310 | if (ARM_AM::getSOImmVal(Offset) != -1) { |
| 1311 | // Replace the FrameIndex with sp / fp |
| 1312 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 1313 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1314 | Offset = 0; |
| 1315 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1316 | } |
| 1317 | |
| 1318 | // Otherwise, pull as much of the immedidate into this ADDri/SUBri |
| 1319 | // as possible. |
| 1320 | unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset); |
| 1321 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt); |
| 1322 | |
| 1323 | // We will handle these bits from offset, clear them. |
| 1324 | Offset &= ~ThisImmVal; |
| 1325 | |
| 1326 | // Get the properly encoded SOImmVal field. |
| 1327 | assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 && |
| 1328 | "Bit extraction didn't work?"); |
| 1329 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
| 1330 | } else { |
| 1331 | unsigned ImmIdx = 0; |
| 1332 | int InstrOffs = 0; |
| 1333 | unsigned NumBits = 0; |
| 1334 | unsigned Scale = 1; |
| 1335 | switch (AddrMode) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1336 | case ARMII::AddrMode_i12: { |
| 1337 | ImmIdx = FrameRegIdx + 1; |
| 1338 | InstrOffs = MI.getOperand(ImmIdx).getImm(); |
| 1339 | NumBits = 12; |
| 1340 | break; |
| 1341 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1342 | case ARMII::AddrMode2: { |
| 1343 | ImmIdx = FrameRegIdx+2; |
| 1344 | InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm()); |
| 1345 | if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 1346 | InstrOffs *= -1; |
| 1347 | NumBits = 12; |
| 1348 | break; |
| 1349 | } |
| 1350 | case ARMII::AddrMode3: { |
| 1351 | ImmIdx = FrameRegIdx+2; |
| 1352 | InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm()); |
| 1353 | if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 1354 | InstrOffs *= -1; |
| 1355 | NumBits = 8; |
| 1356 | break; |
| 1357 | } |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 1358 | case ARMII::AddrMode4: |
Jim Grosbach | a443217 | 2009-11-15 21:45:34 +0000 | [diff] [blame] | 1359 | case ARMII::AddrMode6: |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1360 | // Can't fold any offset even if it's zero. |
| 1361 | return false; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1362 | case ARMII::AddrMode5: { |
| 1363 | ImmIdx = FrameRegIdx+1; |
| 1364 | InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); |
| 1365 | if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 1366 | InstrOffs *= -1; |
| 1367 | NumBits = 8; |
| 1368 | Scale = 4; |
| 1369 | break; |
| 1370 | } |
| 1371 | default: |
| 1372 | llvm_unreachable("Unsupported addressing mode!"); |
| 1373 | break; |
| 1374 | } |
| 1375 | |
| 1376 | Offset += InstrOffs * Scale; |
| 1377 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 1378 | if (Offset < 0) { |
| 1379 | Offset = -Offset; |
| 1380 | isSub = true; |
| 1381 | } |
| 1382 | |
| 1383 | // Attempt to fold address comp. if opcode has offset bits |
| 1384 | if (NumBits > 0) { |
| 1385 | // Common case: small offset, fits into instruction. |
| 1386 | MachineOperand &ImmOp = MI.getOperand(ImmIdx); |
| 1387 | int ImmedOffset = Offset / Scale; |
| 1388 | unsigned Mask = (1 << NumBits) - 1; |
| 1389 | if ((unsigned)Offset <= Mask * Scale) { |
| 1390 | // Replace the FrameIndex with sp |
| 1391 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 1392 | // FIXME: When addrmode2 goes away, this will simplify (like the |
| 1393 | // T2 version), as the LDR.i12 versions don't need the encoding |
| 1394 | // tricks for the offset value. |
| 1395 | if (isSub) { |
| 1396 | if (AddrMode == ARMII::AddrMode_i12) |
| 1397 | ImmedOffset = -ImmedOffset; |
| 1398 | else |
| 1399 | ImmedOffset |= 1 << NumBits; |
| 1400 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1401 | ImmOp.ChangeToImmediate(ImmedOffset); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1402 | Offset = 0; |
| 1403 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1404 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1405 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1406 | // Otherwise, it didn't fit. Pull in what we can to simplify the immed. |
| 1407 | ImmedOffset = ImmedOffset & Mask; |
Jim Grosbach | 063efbf | 2010-10-27 16:50:31 +0000 | [diff] [blame] | 1408 | if (isSub) { |
| 1409 | if (AddrMode == ARMII::AddrMode_i12) |
| 1410 | ImmedOffset = -ImmedOffset; |
| 1411 | else |
| 1412 | ImmedOffset |= 1 << NumBits; |
| 1413 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1414 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 1415 | Offset &= ~(Mask*Scale); |
| 1416 | } |
| 1417 | } |
| 1418 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 1419 | Offset = (isSub) ? -Offset : Offset; |
| 1420 | return Offset == 0; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 1421 | } |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1422 | |
| 1423 | bool ARMBaseInstrInfo:: |
Eric Christopher | a99c3e9 | 2010-09-28 04:18:29 +0000 | [diff] [blame] | 1424 | AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask, |
| 1425 | int &CmpValue) const { |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1426 | switch (MI->getOpcode()) { |
| 1427 | default: break; |
Bill Wendling | 38ae997 | 2010-08-11 00:23:00 +0000 | [diff] [blame] | 1428 | case ARM::CMPri: |
| 1429 | case ARM::CMPzri: |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1430 | case ARM::t2CMPri: |
| 1431 | case ARM::t2CMPzri: |
| 1432 | SrcReg = MI->getOperand(0).getReg(); |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1433 | CmpMask = ~0; |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1434 | CmpValue = MI->getOperand(1).getImm(); |
| 1435 | return true; |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1436 | case ARM::TSTri: |
| 1437 | case ARM::t2TSTri: |
| 1438 | SrcReg = MI->getOperand(0).getReg(); |
| 1439 | CmpMask = MI->getOperand(1).getImm(); |
| 1440 | CmpValue = 0; |
| 1441 | return true; |
| 1442 | } |
| 1443 | |
| 1444 | return false; |
| 1445 | } |
| 1446 | |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1447 | /// isSuitableForMask - Identify a suitable 'and' instruction that |
| 1448 | /// operates on the given source register and applies the same mask |
| 1449 | /// as a 'tst' instruction. Provide a limited look-through for copies. |
| 1450 | /// When successful, MI will hold the found instruction. |
| 1451 | static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg, |
Gabor Greif | 8ff9bb1 | 2010-09-21 13:30:57 +0000 | [diff] [blame] | 1452 | int CmpMask, bool CommonUse) { |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1453 | switch (MI->getOpcode()) { |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1454 | case ARM::ANDri: |
| 1455 | case ARM::t2ANDri: |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1456 | if (CmpMask != MI->getOperand(2).getImm()) |
Gabor Greif | 8ff9bb1 | 2010-09-21 13:30:57 +0000 | [diff] [blame] | 1457 | return false; |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1458 | if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg()) |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1459 | return true; |
| 1460 | break; |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1461 | case ARM::COPY: { |
| 1462 | // Walk down one instruction which is potentially an 'and'. |
| 1463 | const MachineInstr &Copy = *MI; |
Michael J. Spencer | f000a7a | 2010-10-05 06:00:43 +0000 | [diff] [blame] | 1464 | MachineBasicBlock::iterator AND( |
| 1465 | llvm::next(MachineBasicBlock::iterator(MI))); |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1466 | if (AND == MI->getParent()->end()) return false; |
| 1467 | MI = AND; |
| 1468 | return isSuitableForMask(MI, Copy.getOperand(0).getReg(), |
| 1469 | CmpMask, true); |
| 1470 | } |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1471 | } |
| 1472 | |
| 1473 | return false; |
| 1474 | } |
| 1475 | |
Bill Wendling | a655686 | 2010-09-11 00:13:50 +0000 | [diff] [blame] | 1476 | /// OptimizeCompareInstr - Convert the instruction supplying the argument to the |
Evan Cheng | eb96a2f | 2010-11-15 21:20:45 +0000 | [diff] [blame] | 1477 | /// comparison into one that sets the zero bit in the flags register. |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1478 | bool ARMBaseInstrInfo:: |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1479 | OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask, |
Evan Cheng | eb96a2f | 2010-11-15 21:20:45 +0000 | [diff] [blame] | 1480 | int CmpValue, const MachineRegisterInfo *MRI) const { |
Bill Wendling | 3665661 | 2010-09-10 23:46:12 +0000 | [diff] [blame] | 1481 | if (CmpValue != 0) |
Bill Wendling | 92ad57f | 2010-09-10 23:34:19 +0000 | [diff] [blame] | 1482 | return false; |
| 1483 | |
Bill Wendling | b41ee96 | 2010-10-18 21:22:31 +0000 | [diff] [blame] | 1484 | MachineRegisterInfo::def_iterator DI = MRI->def_begin(SrcReg); |
| 1485 | if (llvm::next(DI) != MRI->def_end()) |
Bill Wendling | 92ad57f | 2010-09-10 23:34:19 +0000 | [diff] [blame] | 1486 | // Only support one definition. |
| 1487 | return false; |
| 1488 | |
| 1489 | MachineInstr *MI = &*DI; |
| 1490 | |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1491 | // Masked compares sometimes use the same register as the corresponding 'and'. |
| 1492 | if (CmpMask != ~0) { |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1493 | if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) { |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1494 | MI = 0; |
Bill Wendling | b41ee96 | 2010-10-18 21:22:31 +0000 | [diff] [blame] | 1495 | for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg), |
| 1496 | UE = MRI->use_end(); UI != UE; ++UI) { |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1497 | if (UI->getParent() != CmpInstr->getParent()) continue; |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1498 | MachineInstr *PotentialAND = &*UI; |
Gabor Greif | 8ff9bb1 | 2010-09-21 13:30:57 +0000 | [diff] [blame] | 1499 | if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true)) |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1500 | continue; |
Gabor Greif | 05642a3 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 1501 | MI = PotentialAND; |
Gabor Greif | 04ac81d | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 1502 | break; |
| 1503 | } |
| 1504 | if (!MI) return false; |
| 1505 | } |
| 1506 | } |
| 1507 | |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1508 | // Conservatively refuse to convert an instruction which isn't in the same BB |
| 1509 | // as the comparison. |
| 1510 | if (MI->getParent() != CmpInstr->getParent()) |
| 1511 | return false; |
| 1512 | |
| 1513 | // Check that CPSR isn't set between the comparison instruction and the one we |
| 1514 | // want to change. |
Evan Cheng | 691e64a | 2010-09-21 23:49:07 +0000 | [diff] [blame] | 1515 | MachineBasicBlock::const_iterator I = CmpInstr, E = MI, |
| 1516 | B = MI->getParent()->begin(); |
Bill Wendling | 0aa38b9 | 2010-10-09 00:03:48 +0000 | [diff] [blame] | 1517 | |
| 1518 | // Early exit if CmpInstr is at the beginning of the BB. |
| 1519 | if (I == B) return false; |
| 1520 | |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1521 | --I; |
| 1522 | for (; I != E; --I) { |
| 1523 | const MachineInstr &Instr = *I; |
| 1524 | |
| 1525 | for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) { |
| 1526 | const MachineOperand &MO = Instr.getOperand(IO); |
Bill Wendling | 40a5eb1 | 2010-11-01 20:41:43 +0000 | [diff] [blame] | 1527 | if (!MO.isReg()) continue; |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1528 | |
Bill Wendling | 40a5eb1 | 2010-11-01 20:41:43 +0000 | [diff] [blame] | 1529 | // This instruction modifies or uses CPSR after the one we want to |
| 1530 | // change. We can't do this transformation. |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1531 | if (MO.getReg() == ARM::CPSR) |
| 1532 | return false; |
| 1533 | } |
Evan Cheng | 691e64a | 2010-09-21 23:49:07 +0000 | [diff] [blame] | 1534 | |
| 1535 | if (I == B) |
| 1536 | // The 'and' is below the comparison instruction. |
| 1537 | return false; |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1538 | } |
| 1539 | |
| 1540 | // Set the "zero" bit in CPSR. |
| 1541 | switch (MI->getOpcode()) { |
| 1542 | default: break; |
Bill Wendling | 38ae997 | 2010-08-11 00:23:00 +0000 | [diff] [blame] | 1543 | case ARM::ADDri: |
Bob Wilson | 3a95182 | 2010-09-15 17:12:08 +0000 | [diff] [blame] | 1544 | case ARM::ANDri: |
| 1545 | case ARM::t2ANDri: |
Bill Wendling | 38ae997 | 2010-08-11 00:23:00 +0000 | [diff] [blame] | 1546 | case ARM::SUBri: |
| 1547 | case ARM::t2ADDri: |
Bill Wendling | ad42271 | 2010-08-18 21:32:07 +0000 | [diff] [blame] | 1548 | case ARM::t2SUBri: |
Evan Cheng | 3642e64 | 2010-11-17 08:06:50 +0000 | [diff] [blame] | 1549 | // Toggle the optional operand to CPSR. |
| 1550 | MI->getOperand(5).setReg(ARM::CPSR); |
| 1551 | MI->getOperand(5).setIsDef(true); |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1552 | CmpInstr->eraseFromParent(); |
| 1553 | return true; |
| 1554 | } |
Bill Wendling | e4ddbdf | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 1555 | |
| 1556 | return false; |
| 1557 | } |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1558 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1559 | bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI, |
| 1560 | MachineInstr *DefMI, unsigned Reg, |
| 1561 | MachineRegisterInfo *MRI) const { |
| 1562 | // Fold large immediates into add, sub, or, xor. |
| 1563 | unsigned DefOpc = DefMI->getOpcode(); |
| 1564 | if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm) |
| 1565 | return false; |
| 1566 | if (!DefMI->getOperand(1).isImm()) |
| 1567 | // Could be t2MOVi32imm <ga:xx> |
| 1568 | return false; |
| 1569 | |
| 1570 | if (!MRI->hasOneNonDBGUse(Reg)) |
| 1571 | return false; |
| 1572 | |
| 1573 | unsigned UseOpc = UseMI->getOpcode(); |
Evan Cheng | 5c71c7a | 2010-11-18 01:43:23 +0000 | [diff] [blame^] | 1574 | unsigned NewUseOpc = 0; |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1575 | uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm(); |
Evan Cheng | 5c71c7a | 2010-11-18 01:43:23 +0000 | [diff] [blame^] | 1576 | uint32_t SOImmValV1 = 0, SOImmValV2 = 0; |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1577 | bool Commute = false; |
| 1578 | switch (UseOpc) { |
| 1579 | default: return false; |
| 1580 | case ARM::SUBrr: |
| 1581 | case ARM::ADDrr: |
| 1582 | case ARM::ORRrr: |
| 1583 | case ARM::EORrr: |
| 1584 | case ARM::t2SUBrr: |
| 1585 | case ARM::t2ADDrr: |
| 1586 | case ARM::t2ORRrr: |
| 1587 | case ARM::t2EORrr: { |
| 1588 | Commute = UseMI->getOperand(2).getReg() != Reg; |
| 1589 | switch (UseOpc) { |
| 1590 | default: break; |
| 1591 | case ARM::SUBrr: { |
| 1592 | if (Commute) |
| 1593 | return false; |
| 1594 | ImmVal = -ImmVal; |
| 1595 | NewUseOpc = ARM::SUBri; |
| 1596 | // Fallthrough |
| 1597 | } |
| 1598 | case ARM::ADDrr: |
| 1599 | case ARM::ORRrr: |
| 1600 | case ARM::EORrr: { |
| 1601 | if (!ARM_AM::isSOImmTwoPartVal(ImmVal)) |
| 1602 | return false; |
| 1603 | SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 1604 | SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 1605 | switch (UseOpc) { |
| 1606 | default: break; |
| 1607 | case ARM::ADDrr: NewUseOpc = ARM::ADDri; break; |
| 1608 | case ARM::ORRrr: NewUseOpc = ARM::ORRri; break; |
| 1609 | case ARM::EORrr: NewUseOpc = ARM::EORri; break; |
| 1610 | } |
| 1611 | break; |
| 1612 | } |
| 1613 | case ARM::t2SUBrr: { |
| 1614 | if (Commute) |
| 1615 | return false; |
| 1616 | ImmVal = -ImmVal; |
| 1617 | NewUseOpc = ARM::t2SUBri; |
| 1618 | // Fallthrough |
| 1619 | } |
| 1620 | case ARM::t2ADDrr: |
| 1621 | case ARM::t2ORRrr: |
| 1622 | case ARM::t2EORrr: { |
| 1623 | if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal)) |
| 1624 | return false; |
| 1625 | SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); |
| 1626 | SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); |
| 1627 | switch (UseOpc) { |
| 1628 | default: break; |
| 1629 | case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break; |
| 1630 | case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break; |
| 1631 | case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break; |
| 1632 | } |
| 1633 | break; |
| 1634 | } |
| 1635 | } |
| 1636 | } |
| 1637 | } |
| 1638 | |
| 1639 | unsigned OpIdx = Commute ? 2 : 1; |
| 1640 | unsigned Reg1 = UseMI->getOperand(OpIdx).getReg(); |
| 1641 | bool isKill = UseMI->getOperand(OpIdx).isKill(); |
| 1642 | unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg)); |
| 1643 | AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(), |
| 1644 | *UseMI, UseMI->getDebugLoc(), |
| 1645 | get(NewUseOpc), NewReg) |
| 1646 | .addReg(Reg1, getKillRegState(isKill)) |
| 1647 | .addImm(SOImmValV1))); |
| 1648 | UseMI->setDesc(get(NewUseOpc)); |
| 1649 | UseMI->getOperand(1).setReg(NewReg); |
| 1650 | UseMI->getOperand(1).setIsKill(); |
| 1651 | UseMI->getOperand(2).ChangeToImmediate(SOImmValV2); |
| 1652 | DefMI->eraseFromParent(); |
| 1653 | return true; |
| 1654 | } |
| 1655 | |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1656 | unsigned |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1657 | ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData, |
| 1658 | const MachineInstr *MI) const { |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 1659 | if (!ItinData || ItinData->isEmpty()) |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1660 | return 1; |
| 1661 | |
| 1662 | const TargetInstrDesc &Desc = MI->getDesc(); |
| 1663 | unsigned Class = Desc.getSchedClass(); |
Bob Wilson | 064312d | 2010-09-15 16:28:21 +0000 | [diff] [blame] | 1664 | unsigned UOps = ItinData->Itineraries[Class].NumMicroOps; |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1665 | if (UOps) |
| 1666 | return UOps; |
| 1667 | |
| 1668 | unsigned Opc = MI->getOpcode(); |
| 1669 | switch (Opc) { |
| 1670 | default: |
| 1671 | llvm_unreachable("Unexpected multi-uops instruction!"); |
| 1672 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1673 | case ARM::VLDMQIA: |
| 1674 | case ARM::VLDMQDB: |
| 1675 | case ARM::VSTMQIA: |
| 1676 | case ARM::VSTMQDB: |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1677 | return 2; |
| 1678 | |
| 1679 | // The number of uOps for load / store multiple are determined by the number |
| 1680 | // registers. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1681 | // |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 1682 | // On Cortex-A8, each pair of register loads / stores can be scheduled on the |
| 1683 | // same cycle. The scheduling for the first load / store must be done |
| 1684 | // separately by assuming the the address is not 64-bit aligned. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1685 | // |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 1686 | // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1687 | // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON |
| 1688 | // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1. |
| 1689 | case ARM::VLDMDIA: |
| 1690 | case ARM::VLDMDDB: |
| 1691 | case ARM::VLDMDIA_UPD: |
| 1692 | case ARM::VLDMDDB_UPD: |
| 1693 | case ARM::VLDMSIA: |
| 1694 | case ARM::VLDMSDB: |
| 1695 | case ARM::VLDMSIA_UPD: |
| 1696 | case ARM::VLDMSDB_UPD: |
| 1697 | case ARM::VSTMDIA: |
| 1698 | case ARM::VSTMDDB: |
| 1699 | case ARM::VSTMDIA_UPD: |
| 1700 | case ARM::VSTMDDB_UPD: |
| 1701 | case ARM::VSTMSIA: |
| 1702 | case ARM::VSTMSDB: |
| 1703 | case ARM::VSTMSIA_UPD: |
| 1704 | case ARM::VSTMSDB_UPD: { |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1705 | unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands(); |
| 1706 | return (NumRegs / 2) + (NumRegs % 2) + 1; |
| 1707 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1708 | |
| 1709 | case ARM::LDMIA_RET: |
| 1710 | case ARM::LDMIA: |
| 1711 | case ARM::LDMDA: |
| 1712 | case ARM::LDMDB: |
| 1713 | case ARM::LDMIB: |
| 1714 | case ARM::LDMIA_UPD: |
| 1715 | case ARM::LDMDA_UPD: |
| 1716 | case ARM::LDMDB_UPD: |
| 1717 | case ARM::LDMIB_UPD: |
| 1718 | case ARM::STMIA: |
| 1719 | case ARM::STMDA: |
| 1720 | case ARM::STMDB: |
| 1721 | case ARM::STMIB: |
| 1722 | case ARM::STMIA_UPD: |
| 1723 | case ARM::STMDA_UPD: |
| 1724 | case ARM::STMDB_UPD: |
| 1725 | case ARM::STMIB_UPD: |
| 1726 | case ARM::tLDMIA: |
| 1727 | case ARM::tLDMIA_UPD: |
| 1728 | case ARM::tSTMIA: |
| 1729 | case ARM::tSTMIA_UPD: |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1730 | case ARM::tPOP_RET: |
| 1731 | case ARM::tPOP: |
| 1732 | case ARM::tPUSH: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1733 | case ARM::t2LDMIA_RET: |
| 1734 | case ARM::t2LDMIA: |
| 1735 | case ARM::t2LDMDB: |
| 1736 | case ARM::t2LDMIA_UPD: |
| 1737 | case ARM::t2LDMDB_UPD: |
| 1738 | case ARM::t2STMIA: |
| 1739 | case ARM::t2STMDB: |
| 1740 | case ARM::t2STMIA_UPD: |
| 1741 | case ARM::t2STMDB_UPD: { |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 1742 | unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1; |
| 1743 | if (Subtarget.isCortexA8()) { |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1744 | if (NumRegs < 4) |
| 1745 | return 2; |
| 1746 | // 4 registers would be issued: 2, 2. |
| 1747 | // 5 registers would be issued: 2, 2, 1. |
| 1748 | UOps = (NumRegs / 2); |
| 1749 | if (NumRegs % 2) |
| 1750 | ++UOps; |
| 1751 | return UOps; |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 1752 | } else if (Subtarget.isCortexA9()) { |
| 1753 | UOps = (NumRegs / 2); |
| 1754 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 1755 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| 1756 | if ((NumRegs % 2) || |
| 1757 | !MI->hasOneMemOperand() || |
| 1758 | (*MI->memoperands_begin())->getAlignment() < 8) |
| 1759 | ++UOps; |
| 1760 | return UOps; |
| 1761 | } else { |
| 1762 | // Assume the worst. |
| 1763 | return NumRegs; |
Michael J. Spencer | 2bbb769 | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1764 | } |
Evan Cheng | 5f54ce3 | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 1765 | } |
| 1766 | } |
| 1767 | } |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1768 | |
| 1769 | int |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1770 | ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData, |
| 1771 | const TargetInstrDesc &DefTID, |
| 1772 | unsigned DefClass, |
| 1773 | unsigned DefIdx, unsigned DefAlign) const { |
| 1774 | int RegNo = (int)(DefIdx+1) - DefTID.getNumOperands() + 1; |
| 1775 | if (RegNo <= 0) |
| 1776 | // Def is the address writeback. |
| 1777 | return ItinData->getOperandCycle(DefClass, DefIdx); |
| 1778 | |
| 1779 | int DefCycle; |
| 1780 | if (Subtarget.isCortexA8()) { |
| 1781 | // (regno / 2) + (regno % 2) + 1 |
| 1782 | DefCycle = RegNo / 2 + 1; |
| 1783 | if (RegNo % 2) |
| 1784 | ++DefCycle; |
| 1785 | } else if (Subtarget.isCortexA9()) { |
| 1786 | DefCycle = RegNo; |
| 1787 | bool isSLoad = false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1788 | |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1789 | switch (DefTID.getOpcode()) { |
| 1790 | default: break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1791 | case ARM::VLDMSIA: |
| 1792 | case ARM::VLDMSDB: |
| 1793 | case ARM::VLDMSIA_UPD: |
| 1794 | case ARM::VLDMSDB_UPD: |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1795 | isSLoad = true; |
| 1796 | break; |
| 1797 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1798 | |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1799 | // If there are odd number of 'S' registers or if it's not 64-bit aligned, |
| 1800 | // then it takes an extra cycle. |
| 1801 | if ((isSLoad && (RegNo % 2)) || DefAlign < 8) |
| 1802 | ++DefCycle; |
| 1803 | } else { |
| 1804 | // Assume the worst. |
| 1805 | DefCycle = RegNo + 2; |
| 1806 | } |
| 1807 | |
| 1808 | return DefCycle; |
| 1809 | } |
| 1810 | |
| 1811 | int |
| 1812 | ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData, |
| 1813 | const TargetInstrDesc &DefTID, |
| 1814 | unsigned DefClass, |
| 1815 | unsigned DefIdx, unsigned DefAlign) const { |
| 1816 | int RegNo = (int)(DefIdx+1) - DefTID.getNumOperands() + 1; |
| 1817 | if (RegNo <= 0) |
| 1818 | // Def is the address writeback. |
| 1819 | return ItinData->getOperandCycle(DefClass, DefIdx); |
| 1820 | |
| 1821 | int DefCycle; |
| 1822 | if (Subtarget.isCortexA8()) { |
| 1823 | // 4 registers would be issued: 1, 2, 1. |
| 1824 | // 5 registers would be issued: 1, 2, 2. |
| 1825 | DefCycle = RegNo / 2; |
| 1826 | if (DefCycle < 1) |
| 1827 | DefCycle = 1; |
| 1828 | // Result latency is issue cycle + 2: E2. |
| 1829 | DefCycle += 2; |
| 1830 | } else if (Subtarget.isCortexA9()) { |
| 1831 | DefCycle = (RegNo / 2); |
| 1832 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 1833 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| 1834 | if ((RegNo % 2) || DefAlign < 8) |
| 1835 | ++DefCycle; |
| 1836 | // Result latency is AGU cycles + 2. |
| 1837 | DefCycle += 2; |
| 1838 | } else { |
| 1839 | // Assume the worst. |
| 1840 | DefCycle = RegNo + 2; |
| 1841 | } |
| 1842 | |
| 1843 | return DefCycle; |
| 1844 | } |
| 1845 | |
| 1846 | int |
| 1847 | ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData, |
| 1848 | const TargetInstrDesc &UseTID, |
| 1849 | unsigned UseClass, |
| 1850 | unsigned UseIdx, unsigned UseAlign) const { |
| 1851 | int RegNo = (int)(UseIdx+1) - UseTID.getNumOperands() + 1; |
| 1852 | if (RegNo <= 0) |
| 1853 | return ItinData->getOperandCycle(UseClass, UseIdx); |
| 1854 | |
| 1855 | int UseCycle; |
| 1856 | if (Subtarget.isCortexA8()) { |
| 1857 | // (regno / 2) + (regno % 2) + 1 |
| 1858 | UseCycle = RegNo / 2 + 1; |
| 1859 | if (RegNo % 2) |
| 1860 | ++UseCycle; |
| 1861 | } else if (Subtarget.isCortexA9()) { |
| 1862 | UseCycle = RegNo; |
| 1863 | bool isSStore = false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1864 | |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1865 | switch (UseTID.getOpcode()) { |
| 1866 | default: break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1867 | case ARM::VSTMSIA: |
| 1868 | case ARM::VSTMSDB: |
| 1869 | case ARM::VSTMSIA_UPD: |
| 1870 | case ARM::VSTMSDB_UPD: |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1871 | isSStore = true; |
| 1872 | break; |
| 1873 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1874 | |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1875 | // If there are odd number of 'S' registers or if it's not 64-bit aligned, |
| 1876 | // then it takes an extra cycle. |
| 1877 | if ((isSStore && (RegNo % 2)) || UseAlign < 8) |
| 1878 | ++UseCycle; |
| 1879 | } else { |
| 1880 | // Assume the worst. |
| 1881 | UseCycle = RegNo + 2; |
| 1882 | } |
| 1883 | |
| 1884 | return UseCycle; |
| 1885 | } |
| 1886 | |
| 1887 | int |
| 1888 | ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData, |
| 1889 | const TargetInstrDesc &UseTID, |
| 1890 | unsigned UseClass, |
| 1891 | unsigned UseIdx, unsigned UseAlign) const { |
| 1892 | int RegNo = (int)(UseIdx+1) - UseTID.getNumOperands() + 1; |
| 1893 | if (RegNo <= 0) |
| 1894 | return ItinData->getOperandCycle(UseClass, UseIdx); |
| 1895 | |
| 1896 | int UseCycle; |
| 1897 | if (Subtarget.isCortexA8()) { |
| 1898 | UseCycle = RegNo / 2; |
| 1899 | if (UseCycle < 2) |
| 1900 | UseCycle = 2; |
| 1901 | // Read in E3. |
| 1902 | UseCycle += 2; |
| 1903 | } else if (Subtarget.isCortexA9()) { |
| 1904 | UseCycle = (RegNo / 2); |
| 1905 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 1906 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| 1907 | if ((RegNo % 2) || UseAlign < 8) |
| 1908 | ++UseCycle; |
| 1909 | } else { |
| 1910 | // Assume the worst. |
| 1911 | UseCycle = 1; |
| 1912 | } |
| 1913 | return UseCycle; |
| 1914 | } |
| 1915 | |
| 1916 | int |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1917 | ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| 1918 | const TargetInstrDesc &DefTID, |
| 1919 | unsigned DefIdx, unsigned DefAlign, |
| 1920 | const TargetInstrDesc &UseTID, |
| 1921 | unsigned UseIdx, unsigned UseAlign) const { |
| 1922 | unsigned DefClass = DefTID.getSchedClass(); |
| 1923 | unsigned UseClass = UseTID.getSchedClass(); |
| 1924 | |
| 1925 | if (DefIdx < DefTID.getNumDefs() && UseIdx < UseTID.getNumOperands()) |
| 1926 | return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx); |
| 1927 | |
| 1928 | // This may be a def / use of a variable_ops instruction, the operand |
| 1929 | // latency might be determinable dynamically. Let the target try to |
| 1930 | // figure it out. |
Evan Cheng | 9e08ee5 | 2010-10-28 02:00:25 +0000 | [diff] [blame] | 1931 | int DefCycle = -1; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1932 | bool LdmBypass = false; |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1933 | switch (DefTID.getOpcode()) { |
| 1934 | default: |
| 1935 | DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); |
| 1936 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1937 | |
| 1938 | case ARM::VLDMDIA: |
| 1939 | case ARM::VLDMDDB: |
| 1940 | case ARM::VLDMDIA_UPD: |
| 1941 | case ARM::VLDMDDB_UPD: |
| 1942 | case ARM::VLDMSIA: |
| 1943 | case ARM::VLDMSDB: |
| 1944 | case ARM::VLDMSIA_UPD: |
| 1945 | case ARM::VLDMSDB_UPD: |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1946 | DefCycle = getVLDMDefCycle(ItinData, DefTID, DefClass, DefIdx, DefAlign); |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 1947 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1948 | |
| 1949 | case ARM::LDMIA_RET: |
| 1950 | case ARM::LDMIA: |
| 1951 | case ARM::LDMDA: |
| 1952 | case ARM::LDMDB: |
| 1953 | case ARM::LDMIB: |
| 1954 | case ARM::LDMIA_UPD: |
| 1955 | case ARM::LDMDA_UPD: |
| 1956 | case ARM::LDMDB_UPD: |
| 1957 | case ARM::LDMIB_UPD: |
| 1958 | case ARM::tLDMIA: |
| 1959 | case ARM::tLDMIA_UPD: |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1960 | case ARM::tPUSH: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1961 | case ARM::t2LDMIA_RET: |
| 1962 | case ARM::t2LDMIA: |
| 1963 | case ARM::t2LDMDB: |
| 1964 | case ARM::t2LDMIA_UPD: |
| 1965 | case ARM::t2LDMDB_UPD: |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1966 | LdmBypass = 1; |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1967 | DefCycle = getLDMDefCycle(ItinData, DefTID, DefClass, DefIdx, DefAlign); |
| 1968 | break; |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1969 | } |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1970 | |
| 1971 | if (DefCycle == -1) |
| 1972 | // We can't seem to determine the result latency of the def, assume it's 2. |
| 1973 | DefCycle = 2; |
| 1974 | |
| 1975 | int UseCycle = -1; |
| 1976 | switch (UseTID.getOpcode()) { |
| 1977 | default: |
| 1978 | UseCycle = ItinData->getOperandCycle(UseClass, UseIdx); |
| 1979 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1980 | |
| 1981 | case ARM::VSTMDIA: |
| 1982 | case ARM::VSTMDDB: |
| 1983 | case ARM::VSTMDIA_UPD: |
| 1984 | case ARM::VSTMDDB_UPD: |
| 1985 | case ARM::VSTMSIA: |
| 1986 | case ARM::VSTMSDB: |
| 1987 | case ARM::VSTMSIA_UPD: |
| 1988 | case ARM::VSTMSDB_UPD: |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 1989 | UseCycle = getVSTMUseCycle(ItinData, UseTID, UseClass, UseIdx, UseAlign); |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 1990 | break; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1991 | |
| 1992 | case ARM::STMIA: |
| 1993 | case ARM::STMDA: |
| 1994 | case ARM::STMDB: |
| 1995 | case ARM::STMIB: |
| 1996 | case ARM::STMIA_UPD: |
| 1997 | case ARM::STMDA_UPD: |
| 1998 | case ARM::STMDB_UPD: |
| 1999 | case ARM::STMIB_UPD: |
| 2000 | case ARM::tSTMIA: |
| 2001 | case ARM::tSTMIA_UPD: |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2002 | case ARM::tPOP_RET: |
| 2003 | case ARM::tPOP: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2004 | case ARM::t2STMIA: |
| 2005 | case ARM::t2STMDB: |
| 2006 | case ARM::t2STMIA_UPD: |
| 2007 | case ARM::t2STMDB_UPD: |
Evan Cheng | 344d9db | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 2008 | UseCycle = getSTMUseCycle(ItinData, UseTID, UseClass, UseIdx, UseAlign); |
Evan Cheng | 5a50cee | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 2009 | break; |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2010 | } |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2011 | |
| 2012 | if (UseCycle == -1) |
| 2013 | // Assume it's read in the first stage. |
| 2014 | UseCycle = 1; |
| 2015 | |
| 2016 | UseCycle = DefCycle - UseCycle + 1; |
| 2017 | if (UseCycle > 0) { |
| 2018 | if (LdmBypass) { |
| 2019 | // It's a variable_ops instruction so we can't use DefIdx here. Just use |
| 2020 | // first def operand. |
| 2021 | if (ItinData->hasPipelineForwarding(DefClass, DefTID.getNumOperands()-1, |
| 2022 | UseClass, UseIdx)) |
| 2023 | --UseCycle; |
| 2024 | } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2025 | UseClass, UseIdx)) { |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2026 | --UseCycle; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2027 | } |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2028 | } |
| 2029 | |
| 2030 | return UseCycle; |
| 2031 | } |
| 2032 | |
| 2033 | int |
| 2034 | ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| 2035 | const MachineInstr *DefMI, unsigned DefIdx, |
| 2036 | const MachineInstr *UseMI, unsigned UseIdx) const { |
| 2037 | if (DefMI->isCopyLike() || DefMI->isInsertSubreg() || |
| 2038 | DefMI->isRegSequence() || DefMI->isImplicitDef()) |
| 2039 | return 1; |
| 2040 | |
| 2041 | const TargetInstrDesc &DefTID = DefMI->getDesc(); |
| 2042 | if (!ItinData || ItinData->isEmpty()) |
| 2043 | return DefTID.mayLoad() ? 3 : 1; |
| 2044 | |
Evan Cheng | dd9dd6f | 2010-10-23 02:04:38 +0000 | [diff] [blame] | 2045 | |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2046 | const TargetInstrDesc &UseTID = UseMI->getDesc(); |
Evan Cheng | dd9dd6f | 2010-10-23 02:04:38 +0000 | [diff] [blame] | 2047 | const MachineOperand &DefMO = DefMI->getOperand(DefIdx); |
Evan Cheng | e09206d | 2010-10-29 23:16:55 +0000 | [diff] [blame] | 2048 | if (DefMO.getReg() == ARM::CPSR) { |
| 2049 | if (DefMI->getOpcode() == ARM::FMSTAT) { |
| 2050 | // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?) |
| 2051 | return Subtarget.isCortexA9() ? 1 : 20; |
| 2052 | } |
| 2053 | |
Evan Cheng | dd9dd6f | 2010-10-23 02:04:38 +0000 | [diff] [blame] | 2054 | // CPSR set and branch can be paired in the same cycle. |
Evan Cheng | e09206d | 2010-10-29 23:16:55 +0000 | [diff] [blame] | 2055 | if (UseTID.isBranch()) |
| 2056 | return 0; |
| 2057 | } |
Evan Cheng | dd9dd6f | 2010-10-23 02:04:38 +0000 | [diff] [blame] | 2058 | |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2059 | unsigned DefAlign = DefMI->hasOneMemOperand() |
| 2060 | ? (*DefMI->memoperands_begin())->getAlignment() : 0; |
| 2061 | unsigned UseAlign = UseMI->hasOneMemOperand() |
| 2062 | ? (*UseMI->memoperands_begin())->getAlignment() : 0; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2063 | int Latency = getOperandLatency(ItinData, DefTID, DefIdx, DefAlign, |
| 2064 | UseTID, UseIdx, UseAlign); |
| 2065 | |
| 2066 | if (Latency > 1 && |
| 2067 | (Subtarget.isCortexA8() || Subtarget.isCortexA9())) { |
| 2068 | // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] |
| 2069 | // variants are one cycle cheaper. |
| 2070 | switch (DefTID.getOpcode()) { |
| 2071 | default: break; |
| 2072 | case ARM::LDRrs: |
| 2073 | case ARM::LDRBrs: { |
| 2074 | unsigned ShOpVal = DefMI->getOperand(3).getImm(); |
| 2075 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 2076 | if (ShImm == 0 || |
| 2077 | (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) |
| 2078 | --Latency; |
| 2079 | break; |
| 2080 | } |
| 2081 | case ARM::t2LDRs: |
| 2082 | case ARM::t2LDRBs: |
| 2083 | case ARM::t2LDRHs: |
| 2084 | case ARM::t2LDRSHs: { |
| 2085 | // Thumb2 mode: lsl only. |
| 2086 | unsigned ShAmt = DefMI->getOperand(3).getImm(); |
| 2087 | if (ShAmt == 0 || ShAmt == 2) |
| 2088 | --Latency; |
| 2089 | break; |
| 2090 | } |
| 2091 | } |
| 2092 | } |
| 2093 | |
| 2094 | return Latency; |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2095 | } |
| 2096 | |
| 2097 | int |
| 2098 | ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| 2099 | SDNode *DefNode, unsigned DefIdx, |
| 2100 | SDNode *UseNode, unsigned UseIdx) const { |
| 2101 | if (!DefNode->isMachineOpcode()) |
| 2102 | return 1; |
| 2103 | |
| 2104 | const TargetInstrDesc &DefTID = get(DefNode->getMachineOpcode()); |
| 2105 | if (!ItinData || ItinData->isEmpty()) |
| 2106 | return DefTID.mayLoad() ? 3 : 1; |
| 2107 | |
Evan Cheng | 0897515 | 2010-10-29 18:09:28 +0000 | [diff] [blame] | 2108 | if (!UseNode->isMachineOpcode()) { |
| 2109 | int Latency = ItinData->getOperandCycle(DefTID.getSchedClass(), DefIdx); |
| 2110 | if (Subtarget.isCortexA9()) |
| 2111 | return Latency <= 2 ? 1 : Latency - 1; |
| 2112 | else |
| 2113 | return Latency <= 3 ? 1 : Latency - 2; |
| 2114 | } |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2115 | |
| 2116 | const TargetInstrDesc &UseTID = get(UseNode->getMachineOpcode()); |
| 2117 | const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode); |
| 2118 | unsigned DefAlign = !DefMN->memoperands_empty() |
| 2119 | ? (*DefMN->memoperands_begin())->getAlignment() : 0; |
| 2120 | const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode); |
| 2121 | unsigned UseAlign = !UseMN->memoperands_empty() |
| 2122 | ? (*UseMN->memoperands_begin())->getAlignment() : 0; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 2123 | int Latency = getOperandLatency(ItinData, DefTID, DefIdx, DefAlign, |
| 2124 | UseTID, UseIdx, UseAlign); |
| 2125 | |
| 2126 | if (Latency > 1 && |
| 2127 | (Subtarget.isCortexA8() || Subtarget.isCortexA9())) { |
| 2128 | // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] |
| 2129 | // variants are one cycle cheaper. |
| 2130 | switch (DefTID.getOpcode()) { |
| 2131 | default: break; |
| 2132 | case ARM::LDRrs: |
| 2133 | case ARM::LDRBrs: { |
| 2134 | unsigned ShOpVal = |
| 2135 | cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); |
| 2136 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 2137 | if (ShImm == 0 || |
| 2138 | (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) |
| 2139 | --Latency; |
| 2140 | break; |
| 2141 | } |
| 2142 | case ARM::t2LDRs: |
| 2143 | case ARM::t2LDRBs: |
| 2144 | case ARM::t2LDRHs: |
| 2145 | case ARM::t2LDRSHs: { |
| 2146 | // Thumb2 mode: lsl only. |
| 2147 | unsigned ShAmt = |
| 2148 | cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); |
| 2149 | if (ShAmt == 0 || ShAmt == 2) |
| 2150 | --Latency; |
| 2151 | break; |
| 2152 | } |
| 2153 | } |
| 2154 | } |
| 2155 | |
| 2156 | return Latency; |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2157 | } |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 2158 | |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 2159 | int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, |
| 2160 | const MachineInstr *MI, |
| 2161 | unsigned *PredCost) const { |
| 2162 | if (MI->isCopyLike() || MI->isInsertSubreg() || |
| 2163 | MI->isRegSequence() || MI->isImplicitDef()) |
| 2164 | return 1; |
| 2165 | |
| 2166 | if (!ItinData || ItinData->isEmpty()) |
| 2167 | return 1; |
| 2168 | |
| 2169 | const TargetInstrDesc &TID = MI->getDesc(); |
| 2170 | unsigned Class = TID.getSchedClass(); |
| 2171 | unsigned UOps = ItinData->Itineraries[Class].NumMicroOps; |
| 2172 | if (PredCost && TID.hasImplicitDefOfPhysReg(ARM::CPSR)) |
| 2173 | // When predicated, CPSR is an additional source operand for CPSR updating |
| 2174 | // instructions, this apparently increases their latencies. |
| 2175 | *PredCost = 1; |
| 2176 | if (UOps) |
| 2177 | return ItinData->getStageLatency(Class); |
| 2178 | return getNumMicroOps(ItinData, MI); |
| 2179 | } |
| 2180 | |
| 2181 | int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, |
| 2182 | SDNode *Node) const { |
| 2183 | if (!Node->isMachineOpcode()) |
| 2184 | return 1; |
| 2185 | |
| 2186 | if (!ItinData || ItinData->isEmpty()) |
| 2187 | return 1; |
| 2188 | |
| 2189 | unsigned Opcode = Node->getMachineOpcode(); |
| 2190 | switch (Opcode) { |
| 2191 | default: |
| 2192 | return ItinData->getStageLatency(get(Opcode).getSchedClass()); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2193 | case ARM::VLDMQIA: |
| 2194 | case ARM::VLDMQDB: |
| 2195 | case ARM::VSTMQIA: |
| 2196 | case ARM::VSTMQDB: |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 2197 | return 2; |
Eric Christopher | 6c50119 | 2010-11-11 19:47:02 +0000 | [diff] [blame] | 2198 | } |
Evan Cheng | 8239daf | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 2199 | } |
| 2200 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 2201 | bool ARMBaseInstrInfo:: |
| 2202 | hasHighOperandLatency(const InstrItineraryData *ItinData, |
| 2203 | const MachineRegisterInfo *MRI, |
| 2204 | const MachineInstr *DefMI, unsigned DefIdx, |
| 2205 | const MachineInstr *UseMI, unsigned UseIdx) const { |
| 2206 | unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask; |
| 2207 | unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask; |
| 2208 | if (Subtarget.isCortexA8() && |
| 2209 | (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP)) |
| 2210 | // CortexA8 VFP instructions are not pipelined. |
| 2211 | return true; |
| 2212 | |
| 2213 | // Hoist VFP / NEON instructions with 4 or higher latency. |
| 2214 | int Latency = getOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx); |
| 2215 | if (Latency <= 3) |
| 2216 | return false; |
| 2217 | return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON || |
| 2218 | UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON; |
| 2219 | } |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 2220 | |
| 2221 | bool ARMBaseInstrInfo:: |
| 2222 | hasLowDefLatency(const InstrItineraryData *ItinData, |
| 2223 | const MachineInstr *DefMI, unsigned DefIdx) const { |
| 2224 | if (!ItinData || ItinData->isEmpty()) |
| 2225 | return false; |
| 2226 | |
| 2227 | unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask; |
| 2228 | if (DDomain == ARMII::DomainGeneral) { |
| 2229 | unsigned DefClass = DefMI->getDesc().getSchedClass(); |
| 2230 | int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); |
| 2231 | return (DefCycle != -1 && DefCycle <= 2); |
| 2232 | } |
| 2233 | return false; |
| 2234 | } |